1/*	$NetBSD: hi6220-clock.h,v 1.1.1.4 2020/01/03 14:33:04 skrll Exp $	*/
2
3/* SPDX-License-Identifier: GPL-2.0-only */
4/*
5 * Copyright (c) 2015 Hisilicon Limited.
6 *
7 * Author: Bintian Wang <bintian.wang@huawei.com>
8 */
9
10#ifndef __DT_BINDINGS_CLOCK_HI6220_H
11#define __DT_BINDINGS_CLOCK_HI6220_H
12
13/* clk in Hi6220 AO (always on) controller */
14#define HI6220_NONE_CLOCK	0
15
16/* fixed rate clocks */
17#define HI6220_REF32K		1
18#define HI6220_CLK_TCXO		2
19#define HI6220_MMC1_PAD		3
20#define HI6220_MMC2_PAD		4
21#define HI6220_MMC0_PAD		5
22#define HI6220_PLL_BBP		6
23#define HI6220_PLL_GPU		7
24#define HI6220_PLL1_DDR		8
25#define HI6220_PLL_SYS		9
26#define HI6220_PLL_SYS_MEDIA	10
27#define HI6220_DDR_SRC		11
28#define HI6220_PLL_MEDIA	12
29#define HI6220_PLL_DDR		13
30
31/* fixed factor clocks */
32#define HI6220_300M		14
33#define HI6220_150M		15
34#define HI6220_PICOPHY_SRC	16
35#define HI6220_MMC0_SRC_SEL	17
36#define HI6220_MMC1_SRC_SEL	18
37#define HI6220_MMC2_SRC_SEL	19
38#define HI6220_VPU_CODEC	20
39#define HI6220_MMC0_SMP		21
40#define HI6220_MMC1_SMP		22
41#define HI6220_MMC2_SMP		23
42
43/* gate clocks */
44#define HI6220_WDT0_PCLK	24
45#define HI6220_WDT1_PCLK	25
46#define HI6220_WDT2_PCLK	26
47#define HI6220_TIMER0_PCLK	27
48#define HI6220_TIMER1_PCLK	28
49#define HI6220_TIMER2_PCLK	29
50#define HI6220_TIMER3_PCLK	30
51#define HI6220_TIMER4_PCLK	31
52#define HI6220_TIMER5_PCLK	32
53#define HI6220_TIMER6_PCLK	33
54#define HI6220_TIMER7_PCLK	34
55#define HI6220_TIMER8_PCLK	35
56#define HI6220_UART0_PCLK	36
57#define HI6220_RTC0_PCLK	37
58#define HI6220_RTC1_PCLK	38
59#define HI6220_AO_NR_CLKS	39
60
61/* clk in Hi6220 systrl */
62/* gate clock */
63#define HI6220_MMC0_CLK		1
64#define HI6220_MMC0_CIUCLK	2
65#define HI6220_MMC1_CLK		3
66#define HI6220_MMC1_CIUCLK	4
67#define HI6220_MMC2_CLK		5
68#define HI6220_MMC2_CIUCLK	6
69#define HI6220_USBOTG_HCLK	7
70#define HI6220_CLK_PICOPHY	8
71#define HI6220_HIFI		9
72#define HI6220_DACODEC_PCLK	10
73#define HI6220_EDMAC_ACLK	11
74#define HI6220_CS_ATB		12
75#define HI6220_I2C0_CLK		13
76#define HI6220_I2C1_CLK		14
77#define HI6220_I2C2_CLK		15
78#define HI6220_I2C3_CLK		16
79#define HI6220_UART1_PCLK	17
80#define HI6220_UART2_PCLK	18
81#define HI6220_UART3_PCLK	19
82#define HI6220_UART4_PCLK	20
83#define HI6220_SPI_CLK		21
84#define HI6220_TSENSOR_CLK	22
85#define HI6220_MMU_CLK		23
86#define HI6220_HIFI_SEL		24
87#define HI6220_MMC0_SYSPLL	25
88#define HI6220_MMC1_SYSPLL	26
89#define HI6220_MMC2_SYSPLL	27
90#define HI6220_MMC0_SEL		28
91#define HI6220_MMC1_SEL		29
92#define HI6220_BBPPLL_SEL	30
93#define HI6220_MEDIA_PLL_SRC	31
94#define HI6220_MMC2_SEL		32
95#define HI6220_CS_ATB_SYSPLL	33
96
97/* mux clocks */
98#define HI6220_MMC0_SRC		34
99#define HI6220_MMC0_SMP_IN	35
100#define HI6220_MMC1_SRC		36
101#define HI6220_MMC1_SMP_IN	37
102#define HI6220_MMC2_SRC		38
103#define HI6220_MMC2_SMP_IN	39
104#define HI6220_HIFI_SRC		40
105#define HI6220_UART1_SRC	41
106#define HI6220_UART2_SRC	42
107#define HI6220_UART3_SRC	43
108#define HI6220_UART4_SRC	44
109#define HI6220_MMC0_MUX0	45
110#define HI6220_MMC1_MUX0	46
111#define HI6220_MMC2_MUX0	47
112#define HI6220_MMC0_MUX1	48
113#define HI6220_MMC1_MUX1	49
114#define HI6220_MMC2_MUX1	50
115
116/* divider clocks */
117#define HI6220_CLK_BUS		51
118#define HI6220_MMC0_DIV		52
119#define HI6220_MMC1_DIV		53
120#define HI6220_MMC2_DIV		54
121#define HI6220_HIFI_DIV		55
122#define HI6220_BBPPLL0_DIV	56
123#define HI6220_CS_DAPB		57
124#define HI6220_CS_ATB_DIV	58
125
126/* gate clock */
127#define HI6220_DAPB_CLK		59
128
129#define HI6220_SYS_NR_CLKS	60
130
131/* clk in Hi6220 media controller */
132/* gate clocks */
133#define HI6220_DSI_PCLK		1
134#define HI6220_G3D_PCLK		2
135#define HI6220_ACLK_CODEC_VPU	3
136#define HI6220_ISP_SCLK		4
137#define HI6220_ADE_CORE		5
138#define HI6220_MED_MMU		6
139#define HI6220_CFG_CSI4PHY	7
140#define HI6220_CFG_CSI2PHY	8
141#define HI6220_ISP_SCLK_GATE	9
142#define HI6220_ISP_SCLK_GATE1	10
143#define HI6220_ADE_CORE_GATE	11
144#define HI6220_CODEC_VPU_GATE	12
145#define HI6220_MED_SYSPLL	13
146
147/* mux clocks */
148#define HI6220_1440_1200	14
149#define HI6220_1000_1200	15
150#define HI6220_1000_1440	16
151
152/* divider clocks */
153#define HI6220_CODEC_JPEG	17
154#define HI6220_ISP_SCLK_SRC	18
155#define HI6220_ISP_SCLK1	19
156#define HI6220_ADE_CORE_SRC	20
157#define HI6220_ADE_PIX_SRC	21
158#define HI6220_G3D_CLK		22
159#define HI6220_CODEC_VPU_SRC	23
160
161#define HI6220_MEDIA_NR_CLKS	24
162
163/* clk in Hi6220 power controller */
164/* gate clocks */
165#define HI6220_PLL_GPU_GATE	1
166#define HI6220_PLL1_DDR_GATE	2
167#define HI6220_PLL_DDR_GATE	3
168#define HI6220_PLL_MEDIA_GATE	4
169#define HI6220_PLL0_BBP_GATE	5
170
171/* divider clocks */
172#define HI6220_DDRC_SRC		6
173#define HI6220_DDRC_AXI1	7
174
175#define HI6220_POWER_NR_CLKS	8
176
177/* clk in Hi6220 acpu sctrl */
178#define HI6220_ACPU_SFT_AT_S		0
179
180#endif
181