gmc_8_1_enum.h revision 1.2
1/*	$NetBSD: gmc_8_1_enum.h,v 1.2 2018/08/27 04:58:22 riastradh Exp $	*/
2
3/*
4 * GMC_8_1 Register documentation
5 *
6 * Copyright (C) 2014  Advanced Micro Devices, Inc.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included
16 * in all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
22 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
23 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 */
25
26#ifndef GMC_8_1_ENUM_H
27#define GMC_8_1_ENUM_H
28
29typedef enum SurfaceEndian {
30	ENDIAN_NONE                                      = 0x0,
31	ENDIAN_8IN16                                     = 0x1,
32	ENDIAN_8IN32                                     = 0x2,
33	ENDIAN_8IN64                                     = 0x3,
34} SurfaceEndian;
35typedef enum ArrayMode {
36	ARRAY_LINEAR_GENERAL                             = 0x0,
37	ARRAY_LINEAR_ALIGNED                             = 0x1,
38	ARRAY_1D_TILED_THIN1                             = 0x2,
39	ARRAY_1D_TILED_THICK                             = 0x3,
40	ARRAY_2D_TILED_THIN1                             = 0x4,
41	ARRAY_PRT_TILED_THIN1                            = 0x5,
42	ARRAY_PRT_2D_TILED_THIN1                         = 0x6,
43	ARRAY_2D_TILED_THICK                             = 0x7,
44	ARRAY_2D_TILED_XTHICK                            = 0x8,
45	ARRAY_PRT_TILED_THICK                            = 0x9,
46	ARRAY_PRT_2D_TILED_THICK                         = 0xa,
47	ARRAY_PRT_3D_TILED_THIN1                         = 0xb,
48	ARRAY_3D_TILED_THIN1                             = 0xc,
49	ARRAY_3D_TILED_THICK                             = 0xd,
50	ARRAY_3D_TILED_XTHICK                            = 0xe,
51	ARRAY_PRT_3D_TILED_THICK                         = 0xf,
52} ArrayMode;
53typedef enum PipeTiling {
54	CONFIG_1_PIPE                                    = 0x0,
55	CONFIG_2_PIPE                                    = 0x1,
56	CONFIG_4_PIPE                                    = 0x2,
57	CONFIG_8_PIPE                                    = 0x3,
58} PipeTiling;
59typedef enum BankTiling {
60	CONFIG_4_BANK                                    = 0x0,
61	CONFIG_8_BANK                                    = 0x1,
62} BankTiling;
63typedef enum GroupInterleave {
64	CONFIG_256B_GROUP                                = 0x0,
65	CONFIG_512B_GROUP                                = 0x1,
66} GroupInterleave;
67typedef enum RowTiling {
68	CONFIG_1KB_ROW                                   = 0x0,
69	CONFIG_2KB_ROW                                   = 0x1,
70	CONFIG_4KB_ROW                                   = 0x2,
71	CONFIG_8KB_ROW                                   = 0x3,
72	CONFIG_1KB_ROW_OPT                               = 0x4,
73	CONFIG_2KB_ROW_OPT                               = 0x5,
74	CONFIG_4KB_ROW_OPT                               = 0x6,
75	CONFIG_8KB_ROW_OPT                               = 0x7,
76} RowTiling;
77typedef enum BankSwapBytes {
78	CONFIG_128B_SWAPS                                = 0x0,
79	CONFIG_256B_SWAPS                                = 0x1,
80	CONFIG_512B_SWAPS                                = 0x2,
81	CONFIG_1KB_SWAPS                                 = 0x3,
82} BankSwapBytes;
83typedef enum SampleSplitBytes {
84	CONFIG_1KB_SPLIT                                 = 0x0,
85	CONFIG_2KB_SPLIT                                 = 0x1,
86	CONFIG_4KB_SPLIT                                 = 0x2,
87	CONFIG_8KB_SPLIT                                 = 0x3,
88} SampleSplitBytes;
89typedef enum NumPipes {
90	ADDR_CONFIG_1_PIPE                               = 0x0,
91	ADDR_CONFIG_2_PIPE                               = 0x1,
92	ADDR_CONFIG_4_PIPE                               = 0x2,
93	ADDR_CONFIG_8_PIPE                               = 0x3,
94} NumPipes;
95typedef enum PipeInterleaveSize {
96	ADDR_CONFIG_PIPE_INTERLEAVE_256B                 = 0x0,
97	ADDR_CONFIG_PIPE_INTERLEAVE_512B                 = 0x1,
98} PipeInterleaveSize;
99typedef enum BankInterleaveSize {
100	ADDR_CONFIG_BANK_INTERLEAVE_1                    = 0x0,
101	ADDR_CONFIG_BANK_INTERLEAVE_2                    = 0x1,
102	ADDR_CONFIG_BANK_INTERLEAVE_4                    = 0x2,
103	ADDR_CONFIG_BANK_INTERLEAVE_8                    = 0x3,
104} BankInterleaveSize;
105typedef enum NumShaderEngines {
106	ADDR_CONFIG_1_SHADER_ENGINE                      = 0x0,
107	ADDR_CONFIG_2_SHADER_ENGINE                      = 0x1,
108} NumShaderEngines;
109typedef enum ShaderEngineTileSize {
110	ADDR_CONFIG_SE_TILE_16                           = 0x0,
111	ADDR_CONFIG_SE_TILE_32                           = 0x1,
112} ShaderEngineTileSize;
113typedef enum NumGPUs {
114	ADDR_CONFIG_1_GPU                                = 0x0,
115	ADDR_CONFIG_2_GPU                                = 0x1,
116	ADDR_CONFIG_4_GPU                                = 0x2,
117} NumGPUs;
118typedef enum MultiGPUTileSize {
119	ADDR_CONFIG_GPU_TILE_16                          = 0x0,
120	ADDR_CONFIG_GPU_TILE_32                          = 0x1,
121	ADDR_CONFIG_GPU_TILE_64                          = 0x2,
122	ADDR_CONFIG_GPU_TILE_128                         = 0x3,
123} MultiGPUTileSize;
124typedef enum RowSize {
125	ADDR_CONFIG_1KB_ROW                              = 0x0,
126	ADDR_CONFIG_2KB_ROW                              = 0x1,
127	ADDR_CONFIG_4KB_ROW                              = 0x2,
128} RowSize;
129typedef enum NumLowerPipes {
130	ADDR_CONFIG_1_LOWER_PIPES                        = 0x0,
131	ADDR_CONFIG_2_LOWER_PIPES                        = 0x1,
132} NumLowerPipes;
133typedef enum DebugBlockId {
134	DBG_CLIENT_BLKID_RESERVED                        = 0x0,
135	DBG_CLIENT_BLKID_dbg                             = 0x1,
136	DBG_CLIENT_BLKID_scf2                            = 0x2,
137	DBG_CLIENT_BLKID_mcd5                            = 0x3,
138	DBG_CLIENT_BLKID_vmc                             = 0x4,
139	DBG_CLIENT_BLKID_sx30                            = 0x5,
140	DBG_CLIENT_BLKID_mcd2                            = 0x6,
141	DBG_CLIENT_BLKID_bci1                            = 0x7,
142	DBG_CLIENT_BLKID_xdma_dbg_client_wrapper         = 0x8,
143	DBG_CLIENT_BLKID_mcc0                            = 0x9,
144	DBG_CLIENT_BLKID_uvdf_0                          = 0xa,
145	DBG_CLIENT_BLKID_uvdf_1                          = 0xb,
146	DBG_CLIENT_BLKID_uvdf_2                          = 0xc,
147	DBG_CLIENT_BLKID_uvdi_0                          = 0xd,
148	DBG_CLIENT_BLKID_bci0                            = 0xe,
149	DBG_CLIENT_BLKID_vcec0_0                         = 0xf,
150	DBG_CLIENT_BLKID_cb100                           = 0x10,
151	DBG_CLIENT_BLKID_cb001                           = 0x11,
152	DBG_CLIENT_BLKID_mcd4                            = 0x12,
153	DBG_CLIENT_BLKID_tmonw00                         = 0x13,
154	DBG_CLIENT_BLKID_cb101                           = 0x14,
155	DBG_CLIENT_BLKID_sx10                            = 0x15,
156	DBG_CLIENT_BLKID_cb301                           = 0x16,
157	DBG_CLIENT_BLKID_tmonw01                         = 0x17,
158	DBG_CLIENT_BLKID_vcea0_0                         = 0x18,
159	DBG_CLIENT_BLKID_vcea0_1                         = 0x19,
160	DBG_CLIENT_BLKID_vcea0_2                         = 0x1a,
161	DBG_CLIENT_BLKID_vcea0_3                         = 0x1b,
162	DBG_CLIENT_BLKID_scf1                            = 0x1c,
163	DBG_CLIENT_BLKID_sx20                            = 0x1d,
164	DBG_CLIENT_BLKID_spim1                           = 0x1e,
165	DBG_CLIENT_BLKID_pa10                            = 0x1f,
166	DBG_CLIENT_BLKID_pa00                            = 0x20,
167	DBG_CLIENT_BLKID_gmcon                           = 0x21,
168	DBG_CLIENT_BLKID_mcb                             = 0x22,
169	DBG_CLIENT_BLKID_vgt0                            = 0x23,
170	DBG_CLIENT_BLKID_pc0                             = 0x24,
171	DBG_CLIENT_BLKID_bci2                            = 0x25,
172	DBG_CLIENT_BLKID_uvdb_0                          = 0x26,
173	DBG_CLIENT_BLKID_spim3                           = 0x27,
174	DBG_CLIENT_BLKID_cpc_0                           = 0x28,
175	DBG_CLIENT_BLKID_cpc_1                           = 0x29,
176	DBG_CLIENT_BLKID_uvdm_0                          = 0x2a,
177	DBG_CLIENT_BLKID_uvdm_1                          = 0x2b,
178	DBG_CLIENT_BLKID_uvdm_2                          = 0x2c,
179	DBG_CLIENT_BLKID_uvdm_3                          = 0x2d,
180	DBG_CLIENT_BLKID_cb000                           = 0x2e,
181	DBG_CLIENT_BLKID_spim0                           = 0x2f,
182	DBG_CLIENT_BLKID_mcc2                            = 0x30,
183	DBG_CLIENT_BLKID_ds0                             = 0x31,
184	DBG_CLIENT_BLKID_srbm                            = 0x32,
185	DBG_CLIENT_BLKID_ih                              = 0x33,
186	DBG_CLIENT_BLKID_sem                             = 0x34,
187	DBG_CLIENT_BLKID_sdma_0                          = 0x35,
188	DBG_CLIENT_BLKID_sdma_1                          = 0x36,
189	DBG_CLIENT_BLKID_hdp                             = 0x37,
190	DBG_CLIENT_BLKID_acp_0                           = 0x38,
191	DBG_CLIENT_BLKID_acp_1                           = 0x39,
192	DBG_CLIENT_BLKID_cb200                           = 0x3a,
193	DBG_CLIENT_BLKID_scf3                            = 0x3b,
194	DBG_CLIENT_BLKID_vceb1_0                         = 0x3c,
195	DBG_CLIENT_BLKID_vcea1_0                         = 0x3d,
196	DBG_CLIENT_BLKID_vcea1_1                         = 0x3e,
197	DBG_CLIENT_BLKID_vcea1_2                         = 0x3f,
198	DBG_CLIENT_BLKID_vcea1_3                         = 0x40,
199	DBG_CLIENT_BLKID_bci3                            = 0x41,
200	DBG_CLIENT_BLKID_mcd0                            = 0x42,
201	DBG_CLIENT_BLKID_pa11                            = 0x43,
202	DBG_CLIENT_BLKID_pa01                            = 0x44,
203	DBG_CLIENT_BLKID_cb201                           = 0x45,
204	DBG_CLIENT_BLKID_spim2                           = 0x46,
205	DBG_CLIENT_BLKID_vgt2                            = 0x47,
206	DBG_CLIENT_BLKID_pc2                             = 0x48,
207	DBG_CLIENT_BLKID_smu_0                           = 0x49,
208	DBG_CLIENT_BLKID_smu_1                           = 0x4a,
209	DBG_CLIENT_BLKID_smu_2                           = 0x4b,
210	DBG_CLIENT_BLKID_cb1                             = 0x4c,
211	DBG_CLIENT_BLKID_ia0                             = 0x4d,
212	DBG_CLIENT_BLKID_wd                              = 0x4e,
213	DBG_CLIENT_BLKID_ia1                             = 0x4f,
214	DBG_CLIENT_BLKID_vcec1_0                         = 0x50,
215	DBG_CLIENT_BLKID_scf0                            = 0x51,
216	DBG_CLIENT_BLKID_vgt1                            = 0x52,
217	DBG_CLIENT_BLKID_pc1                             = 0x53,
218	DBG_CLIENT_BLKID_cb0                             = 0x54,
219	DBG_CLIENT_BLKID_gdc_one_0                       = 0x55,
220	DBG_CLIENT_BLKID_gdc_one_1                       = 0x56,
221	DBG_CLIENT_BLKID_gdc_one_2                       = 0x57,
222	DBG_CLIENT_BLKID_gdc_one_3                       = 0x58,
223	DBG_CLIENT_BLKID_gdc_one_4                       = 0x59,
224	DBG_CLIENT_BLKID_gdc_one_5                       = 0x5a,
225	DBG_CLIENT_BLKID_gdc_one_6                       = 0x5b,
226	DBG_CLIENT_BLKID_gdc_one_7                       = 0x5c,
227	DBG_CLIENT_BLKID_gdc_one_8                       = 0x5d,
228	DBG_CLIENT_BLKID_gdc_one_9                       = 0x5e,
229	DBG_CLIENT_BLKID_gdc_one_10                      = 0x5f,
230	DBG_CLIENT_BLKID_gdc_one_11                      = 0x60,
231	DBG_CLIENT_BLKID_gdc_one_12                      = 0x61,
232	DBG_CLIENT_BLKID_gdc_one_13                      = 0x62,
233	DBG_CLIENT_BLKID_gdc_one_14                      = 0x63,
234	DBG_CLIENT_BLKID_gdc_one_15                      = 0x64,
235	DBG_CLIENT_BLKID_gdc_one_16                      = 0x65,
236	DBG_CLIENT_BLKID_gdc_one_17                      = 0x66,
237	DBG_CLIENT_BLKID_gdc_one_18                      = 0x67,
238	DBG_CLIENT_BLKID_gdc_one_19                      = 0x68,
239	DBG_CLIENT_BLKID_gdc_one_20                      = 0x69,
240	DBG_CLIENT_BLKID_gdc_one_21                      = 0x6a,
241	DBG_CLIENT_BLKID_gdc_one_22                      = 0x6b,
242	DBG_CLIENT_BLKID_gdc_one_23                      = 0x6c,
243	DBG_CLIENT_BLKID_gdc_one_24                      = 0x6d,
244	DBG_CLIENT_BLKID_gdc_one_25                      = 0x6e,
245	DBG_CLIENT_BLKID_gdc_one_26                      = 0x6f,
246	DBG_CLIENT_BLKID_gdc_one_27                      = 0x70,
247	DBG_CLIENT_BLKID_gdc_one_28                      = 0x71,
248	DBG_CLIENT_BLKID_gdc_one_29                      = 0x72,
249	DBG_CLIENT_BLKID_gdc_one_30                      = 0x73,
250	DBG_CLIENT_BLKID_gdc_one_31                      = 0x74,
251	DBG_CLIENT_BLKID_gdc_one_32                      = 0x75,
252	DBG_CLIENT_BLKID_gdc_one_33                      = 0x76,
253	DBG_CLIENT_BLKID_gdc_one_34                      = 0x77,
254	DBG_CLIENT_BLKID_gdc_one_35                      = 0x78,
255	DBG_CLIENT_BLKID_vceb0_0                         = 0x79,
256	DBG_CLIENT_BLKID_vgt3                            = 0x7a,
257	DBG_CLIENT_BLKID_pc3                             = 0x7b,
258	DBG_CLIENT_BLKID_mcd3                            = 0x7c,
259	DBG_CLIENT_BLKID_uvdu_0                          = 0x7d,
260	DBG_CLIENT_BLKID_uvdu_1                          = 0x7e,
261	DBG_CLIENT_BLKID_uvdu_2                          = 0x7f,
262	DBG_CLIENT_BLKID_uvdu_3                          = 0x80,
263	DBG_CLIENT_BLKID_uvdu_4                          = 0x81,
264	DBG_CLIENT_BLKID_uvdu_5                          = 0x82,
265	DBG_CLIENT_BLKID_uvdu_6                          = 0x83,
266	DBG_CLIENT_BLKID_cb300                           = 0x84,
267	DBG_CLIENT_BLKID_mcd1                            = 0x85,
268	DBG_CLIENT_BLKID_sx00                            = 0x86,
269	DBG_CLIENT_BLKID_uvdc_0                          = 0x87,
270	DBG_CLIENT_BLKID_uvdc_1                          = 0x88,
271	DBG_CLIENT_BLKID_mcc3                            = 0x89,
272	DBG_CLIENT_BLKID_cpg_0                           = 0x8a,
273	DBG_CLIENT_BLKID_cpg_1                           = 0x8b,
274	DBG_CLIENT_BLKID_gck                             = 0x8c,
275	DBG_CLIENT_BLKID_mcc1                            = 0x8d,
276	DBG_CLIENT_BLKID_cpf_0                           = 0x8e,
277	DBG_CLIENT_BLKID_cpf_1                           = 0x8f,
278	DBG_CLIENT_BLKID_rlc                             = 0x90,
279	DBG_CLIENT_BLKID_grbm                            = 0x91,
280	DBG_CLIENT_BLKID_sammsp                          = 0x92,
281	DBG_CLIENT_BLKID_dci_pg                          = 0x93,
282	DBG_CLIENT_BLKID_dci_0                           = 0x94,
283	DBG_CLIENT_BLKID_dccg0_0                         = 0x95,
284	DBG_CLIENT_BLKID_dccg0_1                         = 0x96,
285	DBG_CLIENT_BLKID_dcfe01_0                        = 0x97,
286	DBG_CLIENT_BLKID_dcfe02_0                        = 0x98,
287	DBG_CLIENT_BLKID_dcfe03_0                        = 0x99,
288	DBG_CLIENT_BLKID_dcfe04_0                        = 0x9a,
289	DBG_CLIENT_BLKID_dcfe05_0                        = 0x9b,
290	DBG_CLIENT_BLKID_dcfe06_0                        = 0x9c,
291	DBG_CLIENT_BLKID_RESERVED_LAST                   = 0x9d,
292} DebugBlockId;
293typedef enum DebugBlockId_OLD {
294	DBG_BLOCK_ID_RESERVED                            = 0x0,
295	DBG_BLOCK_ID_DBG                                 = 0x1,
296	DBG_BLOCK_ID_VMC                                 = 0x2,
297	DBG_BLOCK_ID_PDMA                                = 0x3,
298	DBG_BLOCK_ID_CG                                  = 0x4,
299	DBG_BLOCK_ID_SRBM                                = 0x5,
300	DBG_BLOCK_ID_GRBM                                = 0x6,
301	DBG_BLOCK_ID_RLC                                 = 0x7,
302	DBG_BLOCK_ID_CSC                                 = 0x8,
303	DBG_BLOCK_ID_SEM                                 = 0x9,
304	DBG_BLOCK_ID_IH                                  = 0xa,
305	DBG_BLOCK_ID_SC                                  = 0xb,
306	DBG_BLOCK_ID_SQ                                  = 0xc,
307	DBG_BLOCK_ID_AVP                                 = 0xd,
308	DBG_BLOCK_ID_GMCON                               = 0xe,
309	DBG_BLOCK_ID_SMU                                 = 0xf,
310	DBG_BLOCK_ID_DMA0                                = 0x10,
311	DBG_BLOCK_ID_DMA1                                = 0x11,
312	DBG_BLOCK_ID_SPIM                                = 0x12,
313	DBG_BLOCK_ID_GDS                                 = 0x13,
314	DBG_BLOCK_ID_SPIS                                = 0x14,
315	DBG_BLOCK_ID_UNUSED0                             = 0x15,
316	DBG_BLOCK_ID_PA0                                 = 0x16,
317	DBG_BLOCK_ID_PA1                                 = 0x17,
318	DBG_BLOCK_ID_CP0                                 = 0x18,
319	DBG_BLOCK_ID_CP1                                 = 0x19,
320	DBG_BLOCK_ID_CP2                                 = 0x1a,
321	DBG_BLOCK_ID_UNUSED1                             = 0x1b,
322	DBG_BLOCK_ID_UVDU                                = 0x1c,
323	DBG_BLOCK_ID_UVDM                                = 0x1d,
324	DBG_BLOCK_ID_VCE                                 = 0x1e,
325	DBG_BLOCK_ID_UNUSED2                             = 0x1f,
326	DBG_BLOCK_ID_VGT0                                = 0x20,
327	DBG_BLOCK_ID_VGT1                                = 0x21,
328	DBG_BLOCK_ID_IA                                  = 0x22,
329	DBG_BLOCK_ID_UNUSED3                             = 0x23,
330	DBG_BLOCK_ID_SCT0                                = 0x24,
331	DBG_BLOCK_ID_SCT1                                = 0x25,
332	DBG_BLOCK_ID_SPM0                                = 0x26,
333	DBG_BLOCK_ID_SPM1                                = 0x27,
334	DBG_BLOCK_ID_TCAA                                = 0x28,
335	DBG_BLOCK_ID_TCAB                                = 0x29,
336	DBG_BLOCK_ID_TCCA                                = 0x2a,
337	DBG_BLOCK_ID_TCCB                                = 0x2b,
338	DBG_BLOCK_ID_MCC0                                = 0x2c,
339	DBG_BLOCK_ID_MCC1                                = 0x2d,
340	DBG_BLOCK_ID_MCC2                                = 0x2e,
341	DBG_BLOCK_ID_MCC3                                = 0x2f,
342	DBG_BLOCK_ID_SX0                                 = 0x30,
343	DBG_BLOCK_ID_SX1                                 = 0x31,
344	DBG_BLOCK_ID_SX2                                 = 0x32,
345	DBG_BLOCK_ID_SX3                                 = 0x33,
346	DBG_BLOCK_ID_UNUSED4                             = 0x34,
347	DBG_BLOCK_ID_UNUSED5                             = 0x35,
348	DBG_BLOCK_ID_UNUSED6                             = 0x36,
349	DBG_BLOCK_ID_UNUSED7                             = 0x37,
350	DBG_BLOCK_ID_PC0                                 = 0x38,
351	DBG_BLOCK_ID_PC1                                 = 0x39,
352	DBG_BLOCK_ID_UNUSED8                             = 0x3a,
353	DBG_BLOCK_ID_UNUSED9                             = 0x3b,
354	DBG_BLOCK_ID_UNUSED10                            = 0x3c,
355	DBG_BLOCK_ID_UNUSED11                            = 0x3d,
356	DBG_BLOCK_ID_MCB                                 = 0x3e,
357	DBG_BLOCK_ID_UNUSED12                            = 0x3f,
358	DBG_BLOCK_ID_SCB0                                = 0x40,
359	DBG_BLOCK_ID_SCB1                                = 0x41,
360	DBG_BLOCK_ID_UNUSED13                            = 0x42,
361	DBG_BLOCK_ID_UNUSED14                            = 0x43,
362	DBG_BLOCK_ID_SCF0                                = 0x44,
363	DBG_BLOCK_ID_SCF1                                = 0x45,
364	DBG_BLOCK_ID_UNUSED15                            = 0x46,
365	DBG_BLOCK_ID_UNUSED16                            = 0x47,
366	DBG_BLOCK_ID_BCI0                                = 0x48,
367	DBG_BLOCK_ID_BCI1                                = 0x49,
368	DBG_BLOCK_ID_BCI2                                = 0x4a,
369	DBG_BLOCK_ID_BCI3                                = 0x4b,
370	DBG_BLOCK_ID_UNUSED17                            = 0x4c,
371	DBG_BLOCK_ID_UNUSED18                            = 0x4d,
372	DBG_BLOCK_ID_UNUSED19                            = 0x4e,
373	DBG_BLOCK_ID_UNUSED20                            = 0x4f,
374	DBG_BLOCK_ID_CB00                                = 0x50,
375	DBG_BLOCK_ID_CB01                                = 0x51,
376	DBG_BLOCK_ID_CB02                                = 0x52,
377	DBG_BLOCK_ID_CB03                                = 0x53,
378	DBG_BLOCK_ID_CB04                                = 0x54,
379	DBG_BLOCK_ID_UNUSED21                            = 0x55,
380	DBG_BLOCK_ID_UNUSED22                            = 0x56,
381	DBG_BLOCK_ID_UNUSED23                            = 0x57,
382	DBG_BLOCK_ID_CB10                                = 0x58,
383	DBG_BLOCK_ID_CB11                                = 0x59,
384	DBG_BLOCK_ID_CB12                                = 0x5a,
385	DBG_BLOCK_ID_CB13                                = 0x5b,
386	DBG_BLOCK_ID_CB14                                = 0x5c,
387	DBG_BLOCK_ID_UNUSED24                            = 0x5d,
388	DBG_BLOCK_ID_UNUSED25                            = 0x5e,
389	DBG_BLOCK_ID_UNUSED26                            = 0x5f,
390	DBG_BLOCK_ID_TCP0                                = 0x60,
391	DBG_BLOCK_ID_TCP1                                = 0x61,
392	DBG_BLOCK_ID_TCP2                                = 0x62,
393	DBG_BLOCK_ID_TCP3                                = 0x63,
394	DBG_BLOCK_ID_TCP4                                = 0x64,
395	DBG_BLOCK_ID_TCP5                                = 0x65,
396	DBG_BLOCK_ID_TCP6                                = 0x66,
397	DBG_BLOCK_ID_TCP7                                = 0x67,
398	DBG_BLOCK_ID_TCP8                                = 0x68,
399	DBG_BLOCK_ID_TCP9                                = 0x69,
400	DBG_BLOCK_ID_TCP10                               = 0x6a,
401	DBG_BLOCK_ID_TCP11                               = 0x6b,
402	DBG_BLOCK_ID_TCP12                               = 0x6c,
403	DBG_BLOCK_ID_TCP13                               = 0x6d,
404	DBG_BLOCK_ID_TCP14                               = 0x6e,
405	DBG_BLOCK_ID_TCP15                               = 0x6f,
406	DBG_BLOCK_ID_TCP16                               = 0x70,
407	DBG_BLOCK_ID_TCP17                               = 0x71,
408	DBG_BLOCK_ID_TCP18                               = 0x72,
409	DBG_BLOCK_ID_TCP19                               = 0x73,
410	DBG_BLOCK_ID_TCP20                               = 0x74,
411	DBG_BLOCK_ID_TCP21                               = 0x75,
412	DBG_BLOCK_ID_TCP22                               = 0x76,
413	DBG_BLOCK_ID_TCP23                               = 0x77,
414	DBG_BLOCK_ID_TCP_RESERVED0                       = 0x78,
415	DBG_BLOCK_ID_TCP_RESERVED1                       = 0x79,
416	DBG_BLOCK_ID_TCP_RESERVED2                       = 0x7a,
417	DBG_BLOCK_ID_TCP_RESERVED3                       = 0x7b,
418	DBG_BLOCK_ID_TCP_RESERVED4                       = 0x7c,
419	DBG_BLOCK_ID_TCP_RESERVED5                       = 0x7d,
420	DBG_BLOCK_ID_TCP_RESERVED6                       = 0x7e,
421	DBG_BLOCK_ID_TCP_RESERVED7                       = 0x7f,
422	DBG_BLOCK_ID_DB00                                = 0x80,
423	DBG_BLOCK_ID_DB01                                = 0x81,
424	DBG_BLOCK_ID_DB02                                = 0x82,
425	DBG_BLOCK_ID_DB03                                = 0x83,
426	DBG_BLOCK_ID_DB04                                = 0x84,
427	DBG_BLOCK_ID_UNUSED27                            = 0x85,
428	DBG_BLOCK_ID_UNUSED28                            = 0x86,
429	DBG_BLOCK_ID_UNUSED29                            = 0x87,
430	DBG_BLOCK_ID_DB10                                = 0x88,
431	DBG_BLOCK_ID_DB11                                = 0x89,
432	DBG_BLOCK_ID_DB12                                = 0x8a,
433	DBG_BLOCK_ID_DB13                                = 0x8b,
434	DBG_BLOCK_ID_DB14                                = 0x8c,
435	DBG_BLOCK_ID_UNUSED30                            = 0x8d,
436	DBG_BLOCK_ID_UNUSED31                            = 0x8e,
437	DBG_BLOCK_ID_UNUSED32                            = 0x8f,
438	DBG_BLOCK_ID_TCC0                                = 0x90,
439	DBG_BLOCK_ID_TCC1                                = 0x91,
440	DBG_BLOCK_ID_TCC2                                = 0x92,
441	DBG_BLOCK_ID_TCC3                                = 0x93,
442	DBG_BLOCK_ID_TCC4                                = 0x94,
443	DBG_BLOCK_ID_TCC5                                = 0x95,
444	DBG_BLOCK_ID_TCC6                                = 0x96,
445	DBG_BLOCK_ID_TCC7                                = 0x97,
446	DBG_BLOCK_ID_SPS00                               = 0x98,
447	DBG_BLOCK_ID_SPS01                               = 0x99,
448	DBG_BLOCK_ID_SPS02                               = 0x9a,
449	DBG_BLOCK_ID_SPS10                               = 0x9b,
450	DBG_BLOCK_ID_SPS11                               = 0x9c,
451	DBG_BLOCK_ID_SPS12                               = 0x9d,
452	DBG_BLOCK_ID_UNUSED33                            = 0x9e,
453	DBG_BLOCK_ID_UNUSED34                            = 0x9f,
454	DBG_BLOCK_ID_TA00                                = 0xa0,
455	DBG_BLOCK_ID_TA01                                = 0xa1,
456	DBG_BLOCK_ID_TA02                                = 0xa2,
457	DBG_BLOCK_ID_TA03                                = 0xa3,
458	DBG_BLOCK_ID_TA04                                = 0xa4,
459	DBG_BLOCK_ID_TA05                                = 0xa5,
460	DBG_BLOCK_ID_TA06                                = 0xa6,
461	DBG_BLOCK_ID_TA07                                = 0xa7,
462	DBG_BLOCK_ID_TA08                                = 0xa8,
463	DBG_BLOCK_ID_TA09                                = 0xa9,
464	DBG_BLOCK_ID_TA0A                                = 0xaa,
465	DBG_BLOCK_ID_TA0B                                = 0xab,
466	DBG_BLOCK_ID_UNUSED35                            = 0xac,
467	DBG_BLOCK_ID_UNUSED36                            = 0xad,
468	DBG_BLOCK_ID_UNUSED37                            = 0xae,
469	DBG_BLOCK_ID_UNUSED38                            = 0xaf,
470	DBG_BLOCK_ID_TA10                                = 0xb0,
471	DBG_BLOCK_ID_TA11                                = 0xb1,
472	DBG_BLOCK_ID_TA12                                = 0xb2,
473	DBG_BLOCK_ID_TA13                                = 0xb3,
474	DBG_BLOCK_ID_TA14                                = 0xb4,
475	DBG_BLOCK_ID_TA15                                = 0xb5,
476	DBG_BLOCK_ID_TA16                                = 0xb6,
477	DBG_BLOCK_ID_TA17                                = 0xb7,
478	DBG_BLOCK_ID_TA18                                = 0xb8,
479	DBG_BLOCK_ID_TA19                                = 0xb9,
480	DBG_BLOCK_ID_TA1A                                = 0xba,
481	DBG_BLOCK_ID_TA1B                                = 0xbb,
482	DBG_BLOCK_ID_UNUSED39                            = 0xbc,
483	DBG_BLOCK_ID_UNUSED40                            = 0xbd,
484	DBG_BLOCK_ID_UNUSED41                            = 0xbe,
485	DBG_BLOCK_ID_UNUSED42                            = 0xbf,
486	DBG_BLOCK_ID_TD00                                = 0xc0,
487	DBG_BLOCK_ID_TD01                                = 0xc1,
488	DBG_BLOCK_ID_TD02                                = 0xc2,
489	DBG_BLOCK_ID_TD03                                = 0xc3,
490	DBG_BLOCK_ID_TD04                                = 0xc4,
491	DBG_BLOCK_ID_TD05                                = 0xc5,
492	DBG_BLOCK_ID_TD06                                = 0xc6,
493	DBG_BLOCK_ID_TD07                                = 0xc7,
494	DBG_BLOCK_ID_TD08                                = 0xc8,
495	DBG_BLOCK_ID_TD09                                = 0xc9,
496	DBG_BLOCK_ID_TD0A                                = 0xca,
497	DBG_BLOCK_ID_TD0B                                = 0xcb,
498	DBG_BLOCK_ID_UNUSED43                            = 0xcc,
499	DBG_BLOCK_ID_UNUSED44                            = 0xcd,
500	DBG_BLOCK_ID_UNUSED45                            = 0xce,
501	DBG_BLOCK_ID_UNUSED46                            = 0xcf,
502	DBG_BLOCK_ID_TD10                                = 0xd0,
503	DBG_BLOCK_ID_TD11                                = 0xd1,
504	DBG_BLOCK_ID_TD12                                = 0xd2,
505	DBG_BLOCK_ID_TD13                                = 0xd3,
506	DBG_BLOCK_ID_TD14                                = 0xd4,
507	DBG_BLOCK_ID_TD15                                = 0xd5,
508	DBG_BLOCK_ID_TD16                                = 0xd6,
509	DBG_BLOCK_ID_TD17                                = 0xd7,
510	DBG_BLOCK_ID_TD18                                = 0xd8,
511	DBG_BLOCK_ID_TD19                                = 0xd9,
512	DBG_BLOCK_ID_TD1A                                = 0xda,
513	DBG_BLOCK_ID_TD1B                                = 0xdb,
514	DBG_BLOCK_ID_UNUSED47                            = 0xdc,
515	DBG_BLOCK_ID_UNUSED48                            = 0xdd,
516	DBG_BLOCK_ID_UNUSED49                            = 0xde,
517	DBG_BLOCK_ID_UNUSED50                            = 0xdf,
518	DBG_BLOCK_ID_MCD0                                = 0xe0,
519	DBG_BLOCK_ID_MCD1                                = 0xe1,
520	DBG_BLOCK_ID_MCD2                                = 0xe2,
521	DBG_BLOCK_ID_MCD3                                = 0xe3,
522	DBG_BLOCK_ID_MCD4                                = 0xe4,
523	DBG_BLOCK_ID_MCD5                                = 0xe5,
524	DBG_BLOCK_ID_UNUSED51                            = 0xe6,
525	DBG_BLOCK_ID_UNUSED52                            = 0xe7,
526} DebugBlockId_OLD;
527typedef enum DebugBlockId_BY2 {
528	DBG_BLOCK_ID_RESERVED_BY2                        = 0x0,
529	DBG_BLOCK_ID_VMC_BY2                             = 0x1,
530	DBG_BLOCK_ID_CG_BY2                              = 0x2,
531	DBG_BLOCK_ID_GRBM_BY2                            = 0x3,
532	DBG_BLOCK_ID_CSC_BY2                             = 0x4,
533	DBG_BLOCK_ID_IH_BY2                              = 0x5,
534	DBG_BLOCK_ID_SQ_BY2                              = 0x6,
535	DBG_BLOCK_ID_GMCON_BY2                           = 0x7,
536	DBG_BLOCK_ID_DMA0_BY2                            = 0x8,
537	DBG_BLOCK_ID_SPIM_BY2                            = 0x9,
538	DBG_BLOCK_ID_SPIS_BY2                            = 0xa,
539	DBG_BLOCK_ID_PA0_BY2                             = 0xb,
540	DBG_BLOCK_ID_CP0_BY2                             = 0xc,
541	DBG_BLOCK_ID_CP2_BY2                             = 0xd,
542	DBG_BLOCK_ID_UVDU_BY2                            = 0xe,
543	DBG_BLOCK_ID_VCE_BY2                             = 0xf,
544	DBG_BLOCK_ID_VGT0_BY2                            = 0x10,
545	DBG_BLOCK_ID_IA_BY2                              = 0x11,
546	DBG_BLOCK_ID_SCT0_BY2                            = 0x12,
547	DBG_BLOCK_ID_SPM0_BY2                            = 0x13,
548	DBG_BLOCK_ID_TCAA_BY2                            = 0x14,
549	DBG_BLOCK_ID_TCCA_BY2                            = 0x15,
550	DBG_BLOCK_ID_MCC0_BY2                            = 0x16,
551	DBG_BLOCK_ID_MCC2_BY2                            = 0x17,
552	DBG_BLOCK_ID_SX0_BY2                             = 0x18,
553	DBG_BLOCK_ID_SX2_BY2                             = 0x19,
554	DBG_BLOCK_ID_UNUSED4_BY2                         = 0x1a,
555	DBG_BLOCK_ID_UNUSED6_BY2                         = 0x1b,
556	DBG_BLOCK_ID_PC0_BY2                             = 0x1c,
557	DBG_BLOCK_ID_UNUSED8_BY2                         = 0x1d,
558	DBG_BLOCK_ID_UNUSED10_BY2                        = 0x1e,
559	DBG_BLOCK_ID_MCB_BY2                             = 0x1f,
560	DBG_BLOCK_ID_SCB0_BY2                            = 0x20,
561	DBG_BLOCK_ID_UNUSED13_BY2                        = 0x21,
562	DBG_BLOCK_ID_SCF0_BY2                            = 0x22,
563	DBG_BLOCK_ID_UNUSED15_BY2                        = 0x23,
564	DBG_BLOCK_ID_BCI0_BY2                            = 0x24,
565	DBG_BLOCK_ID_BCI2_BY2                            = 0x25,
566	DBG_BLOCK_ID_UNUSED17_BY2                        = 0x26,
567	DBG_BLOCK_ID_UNUSED19_BY2                        = 0x27,
568	DBG_BLOCK_ID_CB00_BY2                            = 0x28,
569	DBG_BLOCK_ID_CB02_BY2                            = 0x29,
570	DBG_BLOCK_ID_CB04_BY2                            = 0x2a,
571	DBG_BLOCK_ID_UNUSED22_BY2                        = 0x2b,
572	DBG_BLOCK_ID_CB10_BY2                            = 0x2c,
573	DBG_BLOCK_ID_CB12_BY2                            = 0x2d,
574	DBG_BLOCK_ID_CB14_BY2                            = 0x2e,
575	DBG_BLOCK_ID_UNUSED25_BY2                        = 0x2f,
576	DBG_BLOCK_ID_TCP0_BY2                            = 0x30,
577	DBG_BLOCK_ID_TCP2_BY2                            = 0x31,
578	DBG_BLOCK_ID_TCP4_BY2                            = 0x32,
579	DBG_BLOCK_ID_TCP6_BY2                            = 0x33,
580	DBG_BLOCK_ID_TCP8_BY2                            = 0x34,
581	DBG_BLOCK_ID_TCP10_BY2                           = 0x35,
582	DBG_BLOCK_ID_TCP12_BY2                           = 0x36,
583	DBG_BLOCK_ID_TCP14_BY2                           = 0x37,
584	DBG_BLOCK_ID_TCP16_BY2                           = 0x38,
585	DBG_BLOCK_ID_TCP18_BY2                           = 0x39,
586	DBG_BLOCK_ID_TCP20_BY2                           = 0x3a,
587	DBG_BLOCK_ID_TCP22_BY2                           = 0x3b,
588	DBG_BLOCK_ID_TCP_RESERVED0_BY2                   = 0x3c,
589	DBG_BLOCK_ID_TCP_RESERVED2_BY2                   = 0x3d,
590	DBG_BLOCK_ID_TCP_RESERVED4_BY2                   = 0x3e,
591	DBG_BLOCK_ID_TCP_RESERVED6_BY2                   = 0x3f,
592	DBG_BLOCK_ID_DB00_BY2                            = 0x40,
593	DBG_BLOCK_ID_DB02_BY2                            = 0x41,
594	DBG_BLOCK_ID_DB04_BY2                            = 0x42,
595	DBG_BLOCK_ID_UNUSED28_BY2                        = 0x43,
596	DBG_BLOCK_ID_DB10_BY2                            = 0x44,
597	DBG_BLOCK_ID_DB12_BY2                            = 0x45,
598	DBG_BLOCK_ID_DB14_BY2                            = 0x46,
599	DBG_BLOCK_ID_UNUSED31_BY2                        = 0x47,
600	DBG_BLOCK_ID_TCC0_BY2                            = 0x48,
601	DBG_BLOCK_ID_TCC2_BY2                            = 0x49,
602	DBG_BLOCK_ID_TCC4_BY2                            = 0x4a,
603	DBG_BLOCK_ID_TCC6_BY2                            = 0x4b,
604	DBG_BLOCK_ID_SPS00_BY2                           = 0x4c,
605	DBG_BLOCK_ID_SPS02_BY2                           = 0x4d,
606	DBG_BLOCK_ID_SPS11_BY2                           = 0x4e,
607	DBG_BLOCK_ID_UNUSED33_BY2                        = 0x4f,
608	DBG_BLOCK_ID_TA00_BY2                            = 0x50,
609	DBG_BLOCK_ID_TA02_BY2                            = 0x51,
610	DBG_BLOCK_ID_TA04_BY2                            = 0x52,
611	DBG_BLOCK_ID_TA06_BY2                            = 0x53,
612	DBG_BLOCK_ID_TA08_BY2                            = 0x54,
613	DBG_BLOCK_ID_TA0A_BY2                            = 0x55,
614	DBG_BLOCK_ID_UNUSED35_BY2                        = 0x56,
615	DBG_BLOCK_ID_UNUSED37_BY2                        = 0x57,
616	DBG_BLOCK_ID_TA10_BY2                            = 0x58,
617	DBG_BLOCK_ID_TA12_BY2                            = 0x59,
618	DBG_BLOCK_ID_TA14_BY2                            = 0x5a,
619	DBG_BLOCK_ID_TA16_BY2                            = 0x5b,
620	DBG_BLOCK_ID_TA18_BY2                            = 0x5c,
621	DBG_BLOCK_ID_TA1A_BY2                            = 0x5d,
622	DBG_BLOCK_ID_UNUSED39_BY2                        = 0x5e,
623	DBG_BLOCK_ID_UNUSED41_BY2                        = 0x5f,
624	DBG_BLOCK_ID_TD00_BY2                            = 0x60,
625	DBG_BLOCK_ID_TD02_BY2                            = 0x61,
626	DBG_BLOCK_ID_TD04_BY2                            = 0x62,
627	DBG_BLOCK_ID_TD06_BY2                            = 0x63,
628	DBG_BLOCK_ID_TD08_BY2                            = 0x64,
629	DBG_BLOCK_ID_TD0A_BY2                            = 0x65,
630	DBG_BLOCK_ID_UNUSED43_BY2                        = 0x66,
631	DBG_BLOCK_ID_UNUSED45_BY2                        = 0x67,
632	DBG_BLOCK_ID_TD10_BY2                            = 0x68,
633	DBG_BLOCK_ID_TD12_BY2                            = 0x69,
634	DBG_BLOCK_ID_TD14_BY2                            = 0x6a,
635	DBG_BLOCK_ID_TD16_BY2                            = 0x6b,
636	DBG_BLOCK_ID_TD18_BY2                            = 0x6c,
637	DBG_BLOCK_ID_TD1A_BY2                            = 0x6d,
638	DBG_BLOCK_ID_UNUSED47_BY2                        = 0x6e,
639	DBG_BLOCK_ID_UNUSED49_BY2                        = 0x6f,
640	DBG_BLOCK_ID_MCD0_BY2                            = 0x70,
641	DBG_BLOCK_ID_MCD2_BY2                            = 0x71,
642	DBG_BLOCK_ID_MCD4_BY2                            = 0x72,
643	DBG_BLOCK_ID_UNUSED51_BY2                        = 0x73,
644} DebugBlockId_BY2;
645typedef enum DebugBlockId_BY4 {
646	DBG_BLOCK_ID_RESERVED_BY4                        = 0x0,
647	DBG_BLOCK_ID_CG_BY4                              = 0x1,
648	DBG_BLOCK_ID_CSC_BY4                             = 0x2,
649	DBG_BLOCK_ID_SQ_BY4                              = 0x3,
650	DBG_BLOCK_ID_DMA0_BY4                            = 0x4,
651	DBG_BLOCK_ID_SPIS_BY4                            = 0x5,
652	DBG_BLOCK_ID_CP0_BY4                             = 0x6,
653	DBG_BLOCK_ID_UVDU_BY4                            = 0x7,
654	DBG_BLOCK_ID_VGT0_BY4                            = 0x8,
655	DBG_BLOCK_ID_SCT0_BY4                            = 0x9,
656	DBG_BLOCK_ID_TCAA_BY4                            = 0xa,
657	DBG_BLOCK_ID_MCC0_BY4                            = 0xb,
658	DBG_BLOCK_ID_SX0_BY4                             = 0xc,
659	DBG_BLOCK_ID_UNUSED4_BY4                         = 0xd,
660	DBG_BLOCK_ID_PC0_BY4                             = 0xe,
661	DBG_BLOCK_ID_UNUSED10_BY4                        = 0xf,
662	DBG_BLOCK_ID_SCB0_BY4                            = 0x10,
663	DBG_BLOCK_ID_SCF0_BY4                            = 0x11,
664	DBG_BLOCK_ID_BCI0_BY4                            = 0x12,
665	DBG_BLOCK_ID_UNUSED17_BY4                        = 0x13,
666	DBG_BLOCK_ID_CB00_BY4                            = 0x14,
667	DBG_BLOCK_ID_CB04_BY4                            = 0x15,
668	DBG_BLOCK_ID_CB10_BY4                            = 0x16,
669	DBG_BLOCK_ID_CB14_BY4                            = 0x17,
670	DBG_BLOCK_ID_TCP0_BY4                            = 0x18,
671	DBG_BLOCK_ID_TCP4_BY4                            = 0x19,
672	DBG_BLOCK_ID_TCP8_BY4                            = 0x1a,
673	DBG_BLOCK_ID_TCP12_BY4                           = 0x1b,
674	DBG_BLOCK_ID_TCP16_BY4                           = 0x1c,
675	DBG_BLOCK_ID_TCP20_BY4                           = 0x1d,
676	DBG_BLOCK_ID_TCP_RESERVED0_BY4                   = 0x1e,
677	DBG_BLOCK_ID_TCP_RESERVED4_BY4                   = 0x1f,
678	DBG_BLOCK_ID_DB_BY4                              = 0x20,
679	DBG_BLOCK_ID_DB04_BY4                            = 0x21,
680	DBG_BLOCK_ID_DB10_BY4                            = 0x22,
681	DBG_BLOCK_ID_DB14_BY4                            = 0x23,
682	DBG_BLOCK_ID_TCC0_BY4                            = 0x24,
683	DBG_BLOCK_ID_TCC4_BY4                            = 0x25,
684	DBG_BLOCK_ID_SPS00_BY4                           = 0x26,
685	DBG_BLOCK_ID_SPS11_BY4                           = 0x27,
686	DBG_BLOCK_ID_TA00_BY4                            = 0x28,
687	DBG_BLOCK_ID_TA04_BY4                            = 0x29,
688	DBG_BLOCK_ID_TA08_BY4                            = 0x2a,
689	DBG_BLOCK_ID_UNUSED35_BY4                        = 0x2b,
690	DBG_BLOCK_ID_TA10_BY4                            = 0x2c,
691	DBG_BLOCK_ID_TA14_BY4                            = 0x2d,
692	DBG_BLOCK_ID_TA18_BY4                            = 0x2e,
693	DBG_BLOCK_ID_UNUSED39_BY4                        = 0x2f,
694	DBG_BLOCK_ID_TD00_BY4                            = 0x30,
695	DBG_BLOCK_ID_TD04_BY4                            = 0x31,
696	DBG_BLOCK_ID_TD08_BY4                            = 0x32,
697	DBG_BLOCK_ID_UNUSED43_BY4                        = 0x33,
698	DBG_BLOCK_ID_TD10_BY4                            = 0x34,
699	DBG_BLOCK_ID_TD14_BY4                            = 0x35,
700	DBG_BLOCK_ID_TD18_BY4                            = 0x36,
701	DBG_BLOCK_ID_UNUSED47_BY4                        = 0x37,
702	DBG_BLOCK_ID_MCD0_BY4                            = 0x38,
703	DBG_BLOCK_ID_MCD4_BY4                            = 0x39,
704} DebugBlockId_BY4;
705typedef enum DebugBlockId_BY8 {
706	DBG_BLOCK_ID_RESERVED_BY8                        = 0x0,
707	DBG_BLOCK_ID_CSC_BY8                             = 0x1,
708	DBG_BLOCK_ID_DMA0_BY8                            = 0x2,
709	DBG_BLOCK_ID_CP0_BY8                             = 0x3,
710	DBG_BLOCK_ID_VGT0_BY8                            = 0x4,
711	DBG_BLOCK_ID_TCAA_BY8                            = 0x5,
712	DBG_BLOCK_ID_SX0_BY8                             = 0x6,
713	DBG_BLOCK_ID_PC0_BY8                             = 0x7,
714	DBG_BLOCK_ID_SCB0_BY8                            = 0x8,
715	DBG_BLOCK_ID_BCI0_BY8                            = 0x9,
716	DBG_BLOCK_ID_CB00_BY8                            = 0xa,
717	DBG_BLOCK_ID_CB10_BY8                            = 0xb,
718	DBG_BLOCK_ID_TCP0_BY8                            = 0xc,
719	DBG_BLOCK_ID_TCP8_BY8                            = 0xd,
720	DBG_BLOCK_ID_TCP16_BY8                           = 0xe,
721	DBG_BLOCK_ID_TCP_RESERVED0_BY8                   = 0xf,
722	DBG_BLOCK_ID_DB00_BY8                            = 0x10,
723	DBG_BLOCK_ID_DB10_BY8                            = 0x11,
724	DBG_BLOCK_ID_TCC0_BY8                            = 0x12,
725	DBG_BLOCK_ID_SPS00_BY8                           = 0x13,
726	DBG_BLOCK_ID_TA00_BY8                            = 0x14,
727	DBG_BLOCK_ID_TA08_BY8                            = 0x15,
728	DBG_BLOCK_ID_TA10_BY8                            = 0x16,
729	DBG_BLOCK_ID_TA18_BY8                            = 0x17,
730	DBG_BLOCK_ID_TD00_BY8                            = 0x18,
731	DBG_BLOCK_ID_TD08_BY8                            = 0x19,
732	DBG_BLOCK_ID_TD10_BY8                            = 0x1a,
733	DBG_BLOCK_ID_TD18_BY8                            = 0x1b,
734	DBG_BLOCK_ID_MCD0_BY8                            = 0x1c,
735} DebugBlockId_BY8;
736typedef enum DebugBlockId_BY16 {
737	DBG_BLOCK_ID_RESERVED_BY16                       = 0x0,
738	DBG_BLOCK_ID_DMA0_BY16                           = 0x1,
739	DBG_BLOCK_ID_VGT0_BY16                           = 0x2,
740	DBG_BLOCK_ID_SX0_BY16                            = 0x3,
741	DBG_BLOCK_ID_SCB0_BY16                           = 0x4,
742	DBG_BLOCK_ID_CB00_BY16                           = 0x5,
743	DBG_BLOCK_ID_TCP0_BY16                           = 0x6,
744	DBG_BLOCK_ID_TCP16_BY16                          = 0x7,
745	DBG_BLOCK_ID_DB00_BY16                           = 0x8,
746	DBG_BLOCK_ID_TCC0_BY16                           = 0x9,
747	DBG_BLOCK_ID_TA00_BY16                           = 0xa,
748	DBG_BLOCK_ID_TA10_BY16                           = 0xb,
749	DBG_BLOCK_ID_TD00_BY16                           = 0xc,
750	DBG_BLOCK_ID_TD10_BY16                           = 0xd,
751	DBG_BLOCK_ID_MCD0_BY16                           = 0xe,
752} DebugBlockId_BY16;
753typedef enum ColorTransform {
754	DCC_CT_AUTO                                      = 0x0,
755	DCC_CT_NONE                                      = 0x1,
756	ABGR_TO_A_BG_G_RB                                = 0x2,
757	BGRA_TO_BG_G_RB_A                                = 0x3,
758} ColorTransform;
759typedef enum CompareRef {
760	REF_NEVER                                        = 0x0,
761	REF_LESS                                         = 0x1,
762	REF_EQUAL                                        = 0x2,
763	REF_LEQUAL                                       = 0x3,
764	REF_GREATER                                      = 0x4,
765	REF_NOTEQUAL                                     = 0x5,
766	REF_GEQUAL                                       = 0x6,
767	REF_ALWAYS                                       = 0x7,
768} CompareRef;
769typedef enum ReadSize {
770	READ_256_BITS                                    = 0x0,
771	READ_512_BITS                                    = 0x1,
772} ReadSize;
773typedef enum DepthFormat {
774	DEPTH_INVALID                                    = 0x0,
775	DEPTH_16                                         = 0x1,
776	DEPTH_X8_24                                      = 0x2,
777	DEPTH_8_24                                       = 0x3,
778	DEPTH_X8_24_FLOAT                                = 0x4,
779	DEPTH_8_24_FLOAT                                 = 0x5,
780	DEPTH_32_FLOAT                                   = 0x6,
781	DEPTH_X24_8_32_FLOAT                             = 0x7,
782} DepthFormat;
783typedef enum ZFormat {
784	Z_INVALID                                        = 0x0,
785	Z_16                                             = 0x1,
786	Z_24                                             = 0x2,
787	Z_32_FLOAT                                       = 0x3,
788} ZFormat;
789typedef enum StencilFormat {
790	STENCIL_INVALID                                  = 0x0,
791	STENCIL_8                                        = 0x1,
792} StencilFormat;
793typedef enum CmaskMode {
794	CMASK_CLEAR_NONE                                 = 0x0,
795	CMASK_CLEAR_ONE                                  = 0x1,
796	CMASK_CLEAR_ALL                                  = 0x2,
797	CMASK_ANY_EXPANDED                               = 0x3,
798	CMASK_ALPHA0_FRAG1                               = 0x4,
799	CMASK_ALPHA0_FRAG2                               = 0x5,
800	CMASK_ALPHA0_FRAG4                               = 0x6,
801	CMASK_ALPHA0_FRAGS                               = 0x7,
802	CMASK_ALPHA1_FRAG1                               = 0x8,
803	CMASK_ALPHA1_FRAG2                               = 0x9,
804	CMASK_ALPHA1_FRAG4                               = 0xa,
805	CMASK_ALPHA1_FRAGS                               = 0xb,
806	CMASK_ALPHAX_FRAG1                               = 0xc,
807	CMASK_ALPHAX_FRAG2                               = 0xd,
808	CMASK_ALPHAX_FRAG4                               = 0xe,
809	CMASK_ALPHAX_FRAGS                               = 0xf,
810} CmaskMode;
811typedef enum QuadExportFormat {
812	EXPORT_UNUSED                                    = 0x0,
813	EXPORT_32_R                                      = 0x1,
814	EXPORT_32_GR                                     = 0x2,
815	EXPORT_32_AR                                     = 0x3,
816	EXPORT_FP16_ABGR                                 = 0x4,
817	EXPORT_UNSIGNED16_ABGR                           = 0x5,
818	EXPORT_SIGNED16_ABGR                             = 0x6,
819	EXPORT_32_ABGR                                   = 0x7,
820} QuadExportFormat;
821typedef enum QuadExportFormatOld {
822	EXPORT_4P_32BPC_ABGR                             = 0x0,
823	EXPORT_4P_16BPC_ABGR                             = 0x1,
824	EXPORT_4P_32BPC_GR                               = 0x2,
825	EXPORT_4P_32BPC_AR                               = 0x3,
826	EXPORT_2P_32BPC_ABGR                             = 0x4,
827	EXPORT_8P_32BPC_R                                = 0x5,
828} QuadExportFormatOld;
829typedef enum ColorFormat {
830	COLOR_INVALID                                    = 0x0,
831	COLOR_8                                          = 0x1,
832	COLOR_16                                         = 0x2,
833	COLOR_8_8                                        = 0x3,
834	COLOR_32                                         = 0x4,
835	COLOR_16_16                                      = 0x5,
836	COLOR_10_11_11                                   = 0x6,
837	COLOR_11_11_10                                   = 0x7,
838	COLOR_10_10_10_2                                 = 0x8,
839	COLOR_2_10_10_10                                 = 0x9,
840	COLOR_8_8_8_8                                    = 0xa,
841	COLOR_32_32                                      = 0xb,
842	COLOR_16_16_16_16                                = 0xc,
843	COLOR_RESERVED_13                                = 0xd,
844	COLOR_32_32_32_32                                = 0xe,
845	COLOR_RESERVED_15                                = 0xf,
846	COLOR_5_6_5                                      = 0x10,
847	COLOR_1_5_5_5                                    = 0x11,
848	COLOR_5_5_5_1                                    = 0x12,
849	COLOR_4_4_4_4                                    = 0x13,
850	COLOR_8_24                                       = 0x14,
851	COLOR_24_8                                       = 0x15,
852	COLOR_X24_8_32_FLOAT                             = 0x16,
853	COLOR_RESERVED_23                                = 0x17,
854} ColorFormat;
855typedef enum SurfaceFormat {
856	FMT_INVALID                                      = 0x0,
857	FMT_8                                            = 0x1,
858	FMT_16                                           = 0x2,
859	FMT_8_8                                          = 0x3,
860	FMT_32                                           = 0x4,
861	FMT_16_16                                        = 0x5,
862	FMT_10_11_11                                     = 0x6,
863	FMT_11_11_10                                     = 0x7,
864	FMT_10_10_10_2                                   = 0x8,
865	FMT_2_10_10_10                                   = 0x9,
866	FMT_8_8_8_8                                      = 0xa,
867	FMT_32_32                                        = 0xb,
868	FMT_16_16_16_16                                  = 0xc,
869	FMT_32_32_32                                     = 0xd,
870	FMT_32_32_32_32                                  = 0xe,
871	FMT_RESERVED_4                                   = 0xf,
872	FMT_5_6_5                                        = 0x10,
873	FMT_1_5_5_5                                      = 0x11,
874	FMT_5_5_5_1                                      = 0x12,
875	FMT_4_4_4_4                                      = 0x13,
876	FMT_8_24                                         = 0x14,
877	FMT_24_8                                         = 0x15,
878	FMT_X24_8_32_FLOAT                               = 0x16,
879	FMT_RESERVED_33                                  = 0x17,
880	FMT_11_11_10_FLOAT                               = 0x18,
881	FMT_16_FLOAT                                     = 0x19,
882	FMT_32_FLOAT                                     = 0x1a,
883	FMT_16_16_FLOAT                                  = 0x1b,
884	FMT_8_24_FLOAT                                   = 0x1c,
885	FMT_24_8_FLOAT                                   = 0x1d,
886	FMT_32_32_FLOAT                                  = 0x1e,
887	FMT_10_11_11_FLOAT                               = 0x1f,
888	FMT_16_16_16_16_FLOAT                            = 0x20,
889	FMT_3_3_2                                        = 0x21,
890	FMT_6_5_5                                        = 0x22,
891	FMT_32_32_32_32_FLOAT                            = 0x23,
892	FMT_RESERVED_36                                  = 0x24,
893	FMT_1                                            = 0x25,
894	FMT_1_REVERSED                                   = 0x26,
895	FMT_GB_GR                                        = 0x27,
896	FMT_BG_RG                                        = 0x28,
897	FMT_32_AS_8                                      = 0x29,
898	FMT_32_AS_8_8                                    = 0x2a,
899	FMT_5_9_9_9_SHAREDEXP                            = 0x2b,
900	FMT_8_8_8                                        = 0x2c,
901	FMT_16_16_16                                     = 0x2d,
902	FMT_16_16_16_FLOAT                               = 0x2e,
903	FMT_4_4                                          = 0x2f,
904	FMT_32_32_32_FLOAT                               = 0x30,
905	FMT_BC1                                          = 0x31,
906	FMT_BC2                                          = 0x32,
907	FMT_BC3                                          = 0x33,
908	FMT_BC4                                          = 0x34,
909	FMT_BC5                                          = 0x35,
910	FMT_BC6                                          = 0x36,
911	FMT_BC7                                          = 0x37,
912	FMT_32_AS_32_32_32_32                            = 0x38,
913	FMT_APC3                                         = 0x39,
914	FMT_APC4                                         = 0x3a,
915	FMT_APC5                                         = 0x3b,
916	FMT_APC6                                         = 0x3c,
917	FMT_APC7                                         = 0x3d,
918	FMT_CTX1                                         = 0x3e,
919	FMT_RESERVED_63                                  = 0x3f,
920} SurfaceFormat;
921typedef enum BUF_DATA_FORMAT {
922	BUF_DATA_FORMAT_INVALID                          = 0x0,
923	BUF_DATA_FORMAT_8                                = 0x1,
924	BUF_DATA_FORMAT_16                               = 0x2,
925	BUF_DATA_FORMAT_8_8                              = 0x3,
926	BUF_DATA_FORMAT_32                               = 0x4,
927	BUF_DATA_FORMAT_16_16                            = 0x5,
928	BUF_DATA_FORMAT_10_11_11                         = 0x6,
929	BUF_DATA_FORMAT_11_11_10                         = 0x7,
930	BUF_DATA_FORMAT_10_10_10_2                       = 0x8,
931	BUF_DATA_FORMAT_2_10_10_10                       = 0x9,
932	BUF_DATA_FORMAT_8_8_8_8                          = 0xa,
933	BUF_DATA_FORMAT_32_32                            = 0xb,
934	BUF_DATA_FORMAT_16_16_16_16                      = 0xc,
935	BUF_DATA_FORMAT_32_32_32                         = 0xd,
936	BUF_DATA_FORMAT_32_32_32_32                      = 0xe,
937	BUF_DATA_FORMAT_RESERVED_15                      = 0xf,
938} BUF_DATA_FORMAT;
939typedef enum IMG_DATA_FORMAT {
940	IMG_DATA_FORMAT_INVALID                          = 0x0,
941	IMG_DATA_FORMAT_8                                = 0x1,
942	IMG_DATA_FORMAT_16                               = 0x2,
943	IMG_DATA_FORMAT_8_8                              = 0x3,
944	IMG_DATA_FORMAT_32                               = 0x4,
945	IMG_DATA_FORMAT_16_16                            = 0x5,
946	IMG_DATA_FORMAT_10_11_11                         = 0x6,
947	IMG_DATA_FORMAT_11_11_10                         = 0x7,
948	IMG_DATA_FORMAT_10_10_10_2                       = 0x8,
949	IMG_DATA_FORMAT_2_10_10_10                       = 0x9,
950	IMG_DATA_FORMAT_8_8_8_8                          = 0xa,
951	IMG_DATA_FORMAT_32_32                            = 0xb,
952	IMG_DATA_FORMAT_16_16_16_16                      = 0xc,
953	IMG_DATA_FORMAT_32_32_32                         = 0xd,
954	IMG_DATA_FORMAT_32_32_32_32                      = 0xe,
955	IMG_DATA_FORMAT_RESERVED_15                      = 0xf,
956	IMG_DATA_FORMAT_5_6_5                            = 0x10,
957	IMG_DATA_FORMAT_1_5_5_5                          = 0x11,
958	IMG_DATA_FORMAT_5_5_5_1                          = 0x12,
959	IMG_DATA_FORMAT_4_4_4_4                          = 0x13,
960	IMG_DATA_FORMAT_8_24                             = 0x14,
961	IMG_DATA_FORMAT_24_8                             = 0x15,
962	IMG_DATA_FORMAT_X24_8_32                         = 0x16,
963	IMG_DATA_FORMAT_RESERVED_23                      = 0x17,
964	IMG_DATA_FORMAT_RESERVED_24                      = 0x18,
965	IMG_DATA_FORMAT_RESERVED_25                      = 0x19,
966	IMG_DATA_FORMAT_RESERVED_26                      = 0x1a,
967	IMG_DATA_FORMAT_RESERVED_27                      = 0x1b,
968	IMG_DATA_FORMAT_RESERVED_28                      = 0x1c,
969	IMG_DATA_FORMAT_RESERVED_29                      = 0x1d,
970	IMG_DATA_FORMAT_RESERVED_30                      = 0x1e,
971	IMG_DATA_FORMAT_RESERVED_31                      = 0x1f,
972	IMG_DATA_FORMAT_GB_GR                            = 0x20,
973	IMG_DATA_FORMAT_BG_RG                            = 0x21,
974	IMG_DATA_FORMAT_5_9_9_9                          = 0x22,
975	IMG_DATA_FORMAT_BC1                              = 0x23,
976	IMG_DATA_FORMAT_BC2                              = 0x24,
977	IMG_DATA_FORMAT_BC3                              = 0x25,
978	IMG_DATA_FORMAT_BC4                              = 0x26,
979	IMG_DATA_FORMAT_BC5                              = 0x27,
980	IMG_DATA_FORMAT_BC6                              = 0x28,
981	IMG_DATA_FORMAT_BC7                              = 0x29,
982	IMG_DATA_FORMAT_RESERVED_42                      = 0x2a,
983	IMG_DATA_FORMAT_RESERVED_43                      = 0x2b,
984	IMG_DATA_FORMAT_FMASK8_S2_F1                     = 0x2c,
985	IMG_DATA_FORMAT_FMASK8_S4_F1                     = 0x2d,
986	IMG_DATA_FORMAT_FMASK8_S8_F1                     = 0x2e,
987	IMG_DATA_FORMAT_FMASK8_S2_F2                     = 0x2f,
988	IMG_DATA_FORMAT_FMASK8_S4_F2                     = 0x30,
989	IMG_DATA_FORMAT_FMASK8_S4_F4                     = 0x31,
990	IMG_DATA_FORMAT_FMASK16_S16_F1                   = 0x32,
991	IMG_DATA_FORMAT_FMASK16_S8_F2                    = 0x33,
992	IMG_DATA_FORMAT_FMASK32_S16_F2                   = 0x34,
993	IMG_DATA_FORMAT_FMASK32_S8_F4                    = 0x35,
994	IMG_DATA_FORMAT_FMASK32_S8_F8                    = 0x36,
995	IMG_DATA_FORMAT_FMASK64_S16_F4                   = 0x37,
996	IMG_DATA_FORMAT_FMASK64_S16_F8                   = 0x38,
997	IMG_DATA_FORMAT_4_4                              = 0x39,
998	IMG_DATA_FORMAT_6_5_5                            = 0x3a,
999	IMG_DATA_FORMAT_1                                = 0x3b,
1000	IMG_DATA_FORMAT_1_REVERSED                       = 0x3c,
1001	IMG_DATA_FORMAT_32_AS_8                          = 0x3d,
1002	IMG_DATA_FORMAT_32_AS_8_8                        = 0x3e,
1003	IMG_DATA_FORMAT_32_AS_32_32_32_32                = 0x3f,
1004} IMG_DATA_FORMAT;
1005typedef enum BUF_NUM_FORMAT {
1006	BUF_NUM_FORMAT_UNORM                             = 0x0,
1007	BUF_NUM_FORMAT_SNORM                             = 0x1,
1008	BUF_NUM_FORMAT_USCALED                           = 0x2,
1009	BUF_NUM_FORMAT_SSCALED                           = 0x3,
1010	BUF_NUM_FORMAT_UINT                              = 0x4,
1011	BUF_NUM_FORMAT_SINT                              = 0x5,
1012	BUF_NUM_FORMAT_RESERVED_6                        = 0x6,
1013	BUF_NUM_FORMAT_FLOAT                             = 0x7,
1014} BUF_NUM_FORMAT;
1015typedef enum IMG_NUM_FORMAT {
1016	IMG_NUM_FORMAT_UNORM                             = 0x0,
1017	IMG_NUM_FORMAT_SNORM                             = 0x1,
1018	IMG_NUM_FORMAT_USCALED                           = 0x2,
1019	IMG_NUM_FORMAT_SSCALED                           = 0x3,
1020	IMG_NUM_FORMAT_UINT                              = 0x4,
1021	IMG_NUM_FORMAT_SINT                              = 0x5,
1022	IMG_NUM_FORMAT_RESERVED_6                        = 0x6,
1023	IMG_NUM_FORMAT_FLOAT                             = 0x7,
1024	IMG_NUM_FORMAT_RESERVED_8                        = 0x8,
1025	IMG_NUM_FORMAT_SRGB                              = 0x9,
1026	IMG_NUM_FORMAT_RESERVED_10                       = 0xa,
1027	IMG_NUM_FORMAT_RESERVED_11                       = 0xb,
1028	IMG_NUM_FORMAT_RESERVED_12                       = 0xc,
1029	IMG_NUM_FORMAT_RESERVED_13                       = 0xd,
1030	IMG_NUM_FORMAT_RESERVED_14                       = 0xe,
1031	IMG_NUM_FORMAT_RESERVED_15                       = 0xf,
1032} IMG_NUM_FORMAT;
1033typedef enum TileType {
1034	ARRAY_COLOR_TILE                                 = 0x0,
1035	ARRAY_DEPTH_TILE                                 = 0x1,
1036} TileType;
1037typedef enum NonDispTilingOrder {
1038	ADDR_SURF_MICRO_TILING_DISPLAY                   = 0x0,
1039	ADDR_SURF_MICRO_TILING_NON_DISPLAY               = 0x1,
1040} NonDispTilingOrder;
1041typedef enum MicroTileMode {
1042	ADDR_SURF_DISPLAY_MICRO_TILING                   = 0x0,
1043	ADDR_SURF_THIN_MICRO_TILING                      = 0x1,
1044	ADDR_SURF_DEPTH_MICRO_TILING                     = 0x2,
1045	ADDR_SURF_ROTATED_MICRO_TILING                   = 0x3,
1046	ADDR_SURF_THICK_MICRO_TILING                     = 0x4,
1047} MicroTileMode;
1048typedef enum TileSplit {
1049	ADDR_SURF_TILE_SPLIT_64B                         = 0x0,
1050	ADDR_SURF_TILE_SPLIT_128B                        = 0x1,
1051	ADDR_SURF_TILE_SPLIT_256B                        = 0x2,
1052	ADDR_SURF_TILE_SPLIT_512B                        = 0x3,
1053	ADDR_SURF_TILE_SPLIT_1KB                         = 0x4,
1054	ADDR_SURF_TILE_SPLIT_2KB                         = 0x5,
1055	ADDR_SURF_TILE_SPLIT_4KB                         = 0x6,
1056} TileSplit;
1057typedef enum SampleSplit {
1058	ADDR_SURF_SAMPLE_SPLIT_1                         = 0x0,
1059	ADDR_SURF_SAMPLE_SPLIT_2                         = 0x1,
1060	ADDR_SURF_SAMPLE_SPLIT_4                         = 0x2,
1061	ADDR_SURF_SAMPLE_SPLIT_8                         = 0x3,
1062} SampleSplit;
1063typedef enum PipeConfig {
1064	ADDR_SURF_P2                                     = 0x0,
1065	ADDR_SURF_P2_RESERVED0                           = 0x1,
1066	ADDR_SURF_P2_RESERVED1                           = 0x2,
1067	ADDR_SURF_P2_RESERVED2                           = 0x3,
1068	ADDR_SURF_P4_8x16                                = 0x4,
1069	ADDR_SURF_P4_16x16                               = 0x5,
1070	ADDR_SURF_P4_16x32                               = 0x6,
1071	ADDR_SURF_P4_32x32                               = 0x7,
1072	ADDR_SURF_P8_16x16_8x16                          = 0x8,
1073	ADDR_SURF_P8_16x32_8x16                          = 0x9,
1074	ADDR_SURF_P8_32x32_8x16                          = 0xa,
1075	ADDR_SURF_P8_16x32_16x16                         = 0xb,
1076	ADDR_SURF_P8_32x32_16x16                         = 0xc,
1077	ADDR_SURF_P8_32x32_16x32                         = 0xd,
1078	ADDR_SURF_P8_32x64_32x32                         = 0xe,
1079	ADDR_SURF_P8_RESERVED0                           = 0xf,
1080	ADDR_SURF_P16_32x32_8x16                         = 0x10,
1081	ADDR_SURF_P16_32x32_16x16                        = 0x11,
1082} PipeConfig;
1083typedef enum NumBanks {
1084	ADDR_SURF_2_BANK                                 = 0x0,
1085	ADDR_SURF_4_BANK                                 = 0x1,
1086	ADDR_SURF_8_BANK                                 = 0x2,
1087	ADDR_SURF_16_BANK                                = 0x3,
1088} NumBanks;
1089typedef enum BankWidth {
1090	ADDR_SURF_BANK_WIDTH_1                           = 0x0,
1091	ADDR_SURF_BANK_WIDTH_2                           = 0x1,
1092	ADDR_SURF_BANK_WIDTH_4                           = 0x2,
1093	ADDR_SURF_BANK_WIDTH_8                           = 0x3,
1094} BankWidth;
1095typedef enum BankHeight {
1096	ADDR_SURF_BANK_HEIGHT_1                          = 0x0,
1097	ADDR_SURF_BANK_HEIGHT_2                          = 0x1,
1098	ADDR_SURF_BANK_HEIGHT_4                          = 0x2,
1099	ADDR_SURF_BANK_HEIGHT_8                          = 0x3,
1100} BankHeight;
1101typedef enum BankWidthHeight {
1102	ADDR_SURF_BANK_WH_1                              = 0x0,
1103	ADDR_SURF_BANK_WH_2                              = 0x1,
1104	ADDR_SURF_BANK_WH_4                              = 0x2,
1105	ADDR_SURF_BANK_WH_8                              = 0x3,
1106} BankWidthHeight;
1107typedef enum MacroTileAspect {
1108	ADDR_SURF_MACRO_ASPECT_1                         = 0x0,
1109	ADDR_SURF_MACRO_ASPECT_2                         = 0x1,
1110	ADDR_SURF_MACRO_ASPECT_4                         = 0x2,
1111	ADDR_SURF_MACRO_ASPECT_8                         = 0x3,
1112} MacroTileAspect;
1113typedef enum GATCL1RequestType {
1114	GATCL1_TYPE_NORMAL                               = 0x0,
1115	GATCL1_TYPE_SHOOTDOWN                            = 0x1,
1116	GATCL1_TYPE_BYPASS                               = 0x2,
1117} GATCL1RequestType;
1118typedef enum TCC_CACHE_POLICIES {
1119	TCC_CACHE_POLICY_LRU                             = 0x0,
1120	TCC_CACHE_POLICY_STREAM                          = 0x1,
1121} TCC_CACHE_POLICIES;
1122typedef enum MTYPE {
1123	MTYPE_NC_NV                                      = 0x0,
1124	MTYPE_NC                                         = 0x1,
1125	MTYPE_CC                                         = 0x2,
1126	MTYPE_UC                                         = 0x3,
1127} MTYPE;
1128typedef enum PERFMON_COUNTER_MODE {
1129	PERFMON_COUNTER_MODE_ACCUM                       = 0x0,
1130	PERFMON_COUNTER_MODE_ACTIVE_CYCLES               = 0x1,
1131	PERFMON_COUNTER_MODE_MAX                         = 0x2,
1132	PERFMON_COUNTER_MODE_DIRTY                       = 0x3,
1133	PERFMON_COUNTER_MODE_SAMPLE                      = 0x4,
1134	PERFMON_COUNTER_MODE_CYCLES_SINCE_FIRST_EVENT    = 0x5,
1135	PERFMON_COUNTER_MODE_CYCLES_SINCE_LAST_EVENT     = 0x6,
1136	PERFMON_COUNTER_MODE_CYCLES_GE_HI                = 0x7,
1137	PERFMON_COUNTER_MODE_CYCLES_EQ_HI                = 0x8,
1138	PERFMON_COUNTER_MODE_INACTIVE_CYCLES             = 0x9,
1139	PERFMON_COUNTER_MODE_RESERVED                    = 0xf,
1140} PERFMON_COUNTER_MODE;
1141typedef enum PERFMON_SPM_MODE {
1142	PERFMON_SPM_MODE_OFF                             = 0x0,
1143	PERFMON_SPM_MODE_16BIT_CLAMP                     = 0x1,
1144	PERFMON_SPM_MODE_16BIT_NO_CLAMP                  = 0x2,
1145	PERFMON_SPM_MODE_32BIT_CLAMP                     = 0x3,
1146	PERFMON_SPM_MODE_32BIT_NO_CLAMP                  = 0x4,
1147	PERFMON_SPM_MODE_RESERVED_5                      = 0x5,
1148	PERFMON_SPM_MODE_RESERVED_6                      = 0x6,
1149	PERFMON_SPM_MODE_RESERVED_7                      = 0x7,
1150	PERFMON_SPM_MODE_TEST_MODE_0                     = 0x8,
1151	PERFMON_SPM_MODE_TEST_MODE_1                     = 0x9,
1152	PERFMON_SPM_MODE_TEST_MODE_2                     = 0xa,
1153} PERFMON_SPM_MODE;
1154typedef enum SurfaceTiling {
1155	ARRAY_LINEAR                                     = 0x0,
1156	ARRAY_TILED                                      = 0x1,
1157} SurfaceTiling;
1158typedef enum SurfaceArray {
1159	ARRAY_1D                                         = 0x0,
1160	ARRAY_2D                                         = 0x1,
1161	ARRAY_3D                                         = 0x2,
1162	ARRAY_3D_SLICE                                   = 0x3,
1163} SurfaceArray;
1164typedef enum ColorArray {
1165	ARRAY_2D_ALT_COLOR                               = 0x0,
1166	ARRAY_2D_COLOR                                   = 0x1,
1167	ARRAY_3D_SLICE_COLOR                             = 0x3,
1168} ColorArray;
1169typedef enum DepthArray {
1170	ARRAY_2D_ALT_DEPTH                               = 0x0,
1171	ARRAY_2D_DEPTH                                   = 0x1,
1172} DepthArray;
1173typedef enum ENUM_NUM_SIMD_PER_CU {
1174	NUM_SIMD_PER_CU                                  = 0x4,
1175} ENUM_NUM_SIMD_PER_CU;
1176typedef enum MEM_PWR_FORCE_CTRL {
1177	NO_FORCE_REQUEST                                 = 0x0,
1178	FORCE_LIGHT_SLEEP_REQUEST                        = 0x1,
1179	FORCE_DEEP_SLEEP_REQUEST                         = 0x2,
1180	FORCE_SHUT_DOWN_REQUEST                          = 0x3,
1181} MEM_PWR_FORCE_CTRL;
1182typedef enum MEM_PWR_FORCE_CTRL2 {
1183	NO_FORCE_REQ                                     = 0x0,
1184	FORCE_LIGHT_SLEEP_REQ                            = 0x1,
1185} MEM_PWR_FORCE_CTRL2;
1186typedef enum MEM_PWR_DIS_CTRL {
1187	ENABLE_MEM_PWR_CTRL                              = 0x0,
1188	DISABLE_MEM_PWR_CTRL                             = 0x1,
1189} MEM_PWR_DIS_CTRL;
1190typedef enum MEM_PWR_SEL_CTRL {
1191	DYNAMIC_SHUT_DOWN_ENABLE                         = 0x0,
1192	DYNAMIC_DEEP_SLEEP_ENABLE                        = 0x1,
1193	DYNAMIC_LIGHT_SLEEP_ENABLE                       = 0x2,
1194} MEM_PWR_SEL_CTRL;
1195typedef enum MEM_PWR_SEL_CTRL2 {
1196	DYNAMIC_DEEP_SLEEP_EN                            = 0x0,
1197	DYNAMIC_LIGHT_SLEEP_EN                           = 0x1,
1198} MEM_PWR_SEL_CTRL2;
1199
1200#endif /* GMC_8_1_ENUM_H */
1201