1/*	$NetBSD: gmc_7_0_d.h,v 1.3 2021/12/18 23:45:15 riastradh Exp $	*/
2
3/*
4 * GMC_7_0 Register documentation
5 *
6 * Copyright (C) 2014  Advanced Micro Devices, Inc.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the "Software"),
10 * to deal in the Software without restriction, including without limitation
11 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
12 * and/or sell copies of the Software, and to permit persons to whom the
13 * Software is furnished to do so, subject to the following conditions:
14 *
15 * The above copyright notice and this permission notice shall be included
16 * in all copies or substantial portions of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
19 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
22 * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
23 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
24 */
25
26#ifndef GMC_7_0_D_H
27#define GMC_7_0_D_H
28
29#define mmMC_CONFIG                                                             0x800
30#define mmMC_ARB_AGE_CNTL                                                       0x9bf
31#define mmMC_ARB_RET_CREDITS2                                                   0x9c0
32#define mmMC_ARB_FED_CNTL                                                       0x9c1
33#define mmMC_ARB_GECC2_STATUS                                                   0x9c2
34#define mmMC_ARB_GECC2_MISC                                                     0x9c3
35#define mmMC_ARB_GECC2_DEBUG                                                    0x9c4
36#define mmMC_ARB_GECC2_DEBUG2                                                   0x9c5
37#define mmMC_ARB_GECC2                                                          0x9c9
38#define mmMC_ARB_GECC2_CLI                                                      0x9ca
39#define mmMC_ARB_ADDR_SWIZ0                                                     0x9cb
40#define mmMC_ARB_ADDR_SWIZ1                                                     0x9cc
41#define mmMC_ARB_MISC3                                                          0x9cd
42#define mmMC_ARB_WCDR_2                                                         0x9ce
43#define mmMC_ARB_RTT_DATA                                                       0x9cf
44#define mmMC_ARB_RTT_CNTL0                                                      0x9d0
45#define mmMC_ARB_RTT_CNTL1                                                      0x9d1
46#define mmMC_ARB_RTT_CNTL2                                                      0x9d2
47#define mmMC_ARB_RTT_DEBUG                                                      0x9d3
48#define mmMC_ARB_CAC_CNTL                                                       0x9d4
49#define mmMC_ARB_MISC2                                                          0x9d5
50#define mmMC_ARB_MISC                                                           0x9d6
51#define mmMC_ARB_BANKMAP                                                        0x9d7
52#define mmMC_ARB_RAMCFG                                                         0x9d8
53#define mmMC_ARB_POP                                                            0x9d9
54#define mmMC_ARB_MINCLKS                                                        0x9da
55#define mmMC_ARB_SQM_CNTL                                                       0x9db
56#define mmMC_ARB_ADDR_HASH                                                      0x9dc
57#define mmMC_ARB_DRAM_TIMING                                                    0x9dd
58#define mmMC_ARB_DRAM_TIMING2                                                   0x9de
59#define mmMC_ARB_WTM_CNTL_RD                                                    0x9df
60#define mmMC_ARB_WTM_CNTL_WR                                                    0x9e0
61#define mmMC_ARB_WTM_GRPWT_RD                                                   0x9e1
62#define mmMC_ARB_WTM_GRPWT_WR                                                   0x9e2
63#define mmMC_ARB_TM_CNTL_RD                                                     0x9e3
64#define mmMC_ARB_TM_CNTL_WR                                                     0x9e4
65#define mmMC_ARB_LAZY0_RD                                                       0x9e5
66#define mmMC_ARB_LAZY0_WR                                                       0x9e6
67#define mmMC_ARB_LAZY1_RD                                                       0x9e7
68#define mmMC_ARB_LAZY1_WR                                                       0x9e8
69#define mmMC_ARB_AGE_RD                                                         0x9e9
70#define mmMC_ARB_AGE_WR                                                         0x9ea
71#define mmMC_ARB_RFSH_CNTL                                                      0x9eb
72#define mmMC_ARB_RFSH_RATE                                                      0x9ec
73#define mmMC_ARB_PM_CNTL                                                        0x9ed
74#define mmMC_ARB_GDEC_RD_CNTL                                                   0x9ee
75#define mmMC_ARB_GDEC_WR_CNTL                                                   0x9ef
76#define mmMC_ARB_LM_RD                                                          0x9f0
77#define mmMC_ARB_LM_WR                                                          0x9f1
78#define mmMC_ARB_REMREQ                                                         0x9f2
79#define mmMC_ARB_REPLAY                                                         0x9f3
80#define mmMC_ARB_RET_CREDITS_RD                                                 0x9f4
81#define mmMC_ARB_RET_CREDITS_WR                                                 0x9f5
82#define mmMC_ARB_MAX_LAT_CID                                                    0x9f6
83#define mmMC_ARB_MAX_LAT_RSLT0                                                  0x9f7
84#define mmMC_ARB_MAX_LAT_RSLT1                                                  0x9f8
85#define mmMC_ARB_SSM                                                            0x9f9
86#define mmMC_ARB_CG                                                             0x9fa
87#define mmMC_ARB_WCDR                                                           0x9fb
88#define mmMC_ARB_DRAM_TIMING_1                                                  0x9fc
89#define mmMC_ARB_BUSY_STATUS                                                    0x9fd
90#define mmMC_ARB_DRAM_TIMING2_1                                                 0x9ff
91#define mmMC_ARB_BURST_TIME                                                     0xa02
92#define mmMC_CITF_XTRA_ENABLE                                                   0x96d
93#define mmCC_MC_MAX_CHANNEL                                                     0x96e
94#define mmMC_CG_CONFIG                                                          0x96f
95#define mmMC_CITF_CNTL                                                          0x970
96#define mmMC_CITF_CREDITS_VM                                                    0x971
97#define mmMC_CITF_CREDITS_ARB_RD                                                0x972
98#define mmMC_CITF_CREDITS_ARB_WR                                                0x973
99#define mmMC_CITF_DAGB_CNTL                                                     0x974
100#define mmMC_CITF_INT_CREDITS                                                   0x975
101#define mmMC_CITF_RET_MODE                                                      0x976
102#define mmMC_CITF_DAGB_DLY                                                      0x977
103#define mmMC_RD_GRP_EXT                                                         0x978
104#define mmMC_WR_GRP_EXT                                                         0x979
105#define mmMC_CITF_REMREQ                                                        0x97a
106#define mmMC_WR_TC0                                                             0x97b
107#define mmMC_WR_TC1                                                             0x97c
108#define mmMC_CITF_INT_CREDITS_WR                                                0x97d
109#define mmMC_CITF_WTM_RD_CNTL                                                   0x97f
110#define mmMC_CITF_WTM_WR_CNTL                                                   0x980
111#define mmMC_RD_CB                                                              0x981
112#define mmMC_RD_DB                                                              0x982
113#define mmMC_RD_TC0                                                             0x983
114#define mmMC_RD_TC1                                                             0x984
115#define mmMC_RD_HUB                                                             0x985
116#define mmMC_WR_CB                                                              0x986
117#define mmMC_WR_DB                                                              0x987
118#define mmMC_WR_HUB                                                             0x988
119#define mmMC_CITF_CREDITS_XBAR                                                  0x989
120#define mmMC_RD_GRP_LCL                                                         0x98a
121#define mmMC_WR_GRP_LCL                                                         0x98b
122#define mmMC_CITF_PERF_MON_CNTL2                                                0x98e
123#define mmMC_CITF_PERF_MON_RSLT2                                                0x991
124#define mmMC_CITF_MISC_RD_CG                                                    0x992
125#define mmMC_CITF_MISC_WR_CG                                                    0x993
126#define mmMC_CITF_MISC_VM_CG                                                    0x994
127#define mmMC_HUB_MISC_POWER                                                     0x82d
128#define mmMC_HUB_MISC_HUB_CG                                                    0x82e
129#define mmMC_HUB_MISC_VM_CG                                                     0x82f
130#define mmMC_HUB_MISC_SIP_CG                                                    0x830
131#define mmMC_HUB_MISC_DBG                                                       0x831
132#define mmMC_HUB_MISC_STATUS                                                    0x832
133#define mmMC_HUB_MISC_OVERRIDE                                                  0x833
134#define mmMC_HUB_MISC_FRAMING                                                   0x834
135#define mmMC_HUB_WDP_CNTL                                                       0x835
136#define mmMC_HUB_WDP_ERR                                                        0x836
137#define mmMC_HUB_WDP_BP                                                         0x837
138#define mmMC_HUB_WDP_STATUS                                                     0x838
139#define mmMC_HUB_RDREQ_STATUS                                                   0x839
140#define mmMC_HUB_WRRET_STATUS                                                   0x83a
141#define mmMC_HUB_RDREQ_CNTL                                                     0x83b
142#define mmMC_HUB_WRRET_CNTL                                                     0x83c
143#define mmMC_HUB_RDREQ_WTM_CNTL                                                 0x83d
144#define mmMC_HUB_WDP_WTM_CNTL                                                   0x83e
145#define mmMC_HUB_WDP_CREDITS                                                    0x83f
146#define mmMC_HUB_WDP_MGPU2                                                      0x840
147#define mmMC_HUB_WDP_GBL0                                                       0x841
148#define mmMC_HUB_WDP_GBL1                                                       0x842
149#define mmMC_HUB_WDP_MGPU                                                       0x843
150#define mmMC_HUB_RDREQ_CREDITS                                                  0x844
151#define mmMC_HUB_RDREQ_CREDITS2                                                 0x845
152#define mmMC_HUB_SHARED_DAGB_DLY                                                0x846
153#define mmMC_HUB_MISC_IDLE_STATUS                                               0x847
154#define mmMC_HUB_RDREQ_DMIF_LIMIT                                               0x848
155#define mmMC_HUB_RDREQ_ACPG_LIMIT                                               0x849
156#define mmMC_HUB_WDP_SH2                                                        0x84d
157#define mmMC_HUB_WDP_SH3                                                        0x84e
158#define mmMC_HUB_RDREQ_IA0                                                      0x84f
159#define mmMC_HUB_RDREQ_IA1                                                      0x850
160#define mmMC_HUB_RDREQ_MCDW                                                     0x851
161#define mmMC_HUB_RDREQ_MCDX                                                     0x852
162#define mmMC_HUB_RDREQ_MCDY                                                     0x853
163#define mmMC_HUB_RDREQ_MCDZ                                                     0x854
164#define mmMC_HUB_RDREQ_SIP                                                      0x855
165#define mmMC_HUB_RDREQ_GBL0                                                     0x856
166#define mmMC_HUB_RDREQ_GBL1                                                     0x857
167#define mmMC_HUB_RDREQ_SMU                                                      0x858
168#define mmMC_HUB_RDREQ_CPG                                                      0x859
169#define mmMC_HUB_RDREQ_SDMA0                                                    0x85a
170#define mmMC_HUB_RDREQ_HDP                                                      0x85b
171#define mmMC_HUB_RDREQ_SDMA1                                                    0x85c
172#define mmMC_HUB_RDREQ_RLC                                                      0x85d
173#define mmMC_HUB_RDREQ_SEM                                                      0x85e
174#define mmMC_HUB_RDREQ_VCE                                                      0x85f
175#define mmMC_HUB_RDREQ_UMC                                                      0x860
176#define mmMC_HUB_RDREQ_UVD                                                      0x861
177#define mmMC_HUB_RDREQ_IA                                                       0x862
178#define mmMC_HUB_RDREQ_DMIF                                                     0x863
179#define mmMC_HUB_RDREQ_MCIF                                                     0x864
180#define mmMC_HUB_RDREQ_VMC                                                      0x865
181#define mmMC_HUB_RDREQ_VCEU                                                     0x866
182#define mmMC_HUB_WDP_MCDW                                                       0x867
183#define mmMC_HUB_WDP_MCDX                                                       0x868
184#define mmMC_HUB_WDP_MCDY                                                       0x869
185#define mmMC_HUB_WDP_MCDZ                                                       0x86a
186#define mmMC_HUB_WDP_SIP                                                        0x86b
187#define mmMC_HUB_WDP_CPG                                                        0x86c
188#define mmMC_HUB_WDP_SDMA1                                                      0x86d
189#define mmMC_HUB_WDP_SH0                                                        0x86e
190#define mmMC_HUB_WDP_MCIF                                                       0x86f
191#define mmMC_HUB_WDP_VCE                                                        0x870
192#define mmMC_HUB_WDP_XDP                                                        0x871
193#define mmMC_HUB_WDP_IH                                                         0x872
194#define mmMC_HUB_WDP_RLC                                                        0x873
195#define mmMC_HUB_WDP_SEM                                                        0x874
196#define mmMC_HUB_WDP_SMU                                                        0x875
197#define mmMC_HUB_WDP_SH1                                                        0x876
198#define mmMC_HUB_WDP_UMC                                                        0x877
199#define mmMC_HUB_WDP_UVD                                                        0x878
200#define mmMC_HUB_WDP_HDP                                                        0x879
201#define mmMC_HUB_WDP_SDMA0                                                      0x87a
202#define mmMC_HUB_WRRET_MCDW                                                     0x87b
203#define mmMC_HUB_WRRET_MCDX                                                     0x87c
204#define mmMC_HUB_WRRET_MCDY                                                     0x87d
205#define mmMC_HUB_WRRET_MCDZ                                                     0x87e
206#define mmMC_HUB_WDP_VCEU                                                       0x87f
207#define mmMC_HUB_WDP_XDMAM                                                      0x880
208#define mmMC_HUB_WDP_XDMA                                                       0x881
209#define mmMC_HUB_RDREQ_XDMAM                                                    0x882
210#define mmMC_HUB_RDREQ_ACPG                                                     0x883
211#define mmMC_HUB_RDREQ_ACPO                                                     0x884
212#define mmMC_HUB_RDREQ_SAM                                                      0x885
213#define mmMC_HUB_WDP_ACPG                                                       0x886
214#define mmMC_HUB_WDP_ACPO                                                       0x887
215#define mmMC_HUB_WDP_SAM                                                        0x888
216#define mmMC_HUB_RDREQ_CPC                                                      0x889
217#define mmMC_HUB_RDREQ_CPF                                                      0x88a
218#define mmMC_HUB_WDP_CPC                                                        0x88b
219#define mmMC_HUB_WDP_CPF                                                        0x88c
220#define mmMC_RPB_CONF                                                           0x94d
221#define mmMC_RPB_IF_CONF                                                        0x94e
222#define mmMC_RPB_DBG1                                                           0x94f
223#define mmMC_RPB_EFF_CNTL                                                       0x950
224#define mmMC_RPB_ARB_CNTL                                                       0x951
225#define mmMC_RPB_BIF_CNTL                                                       0x952
226#define mmMC_RPB_WR_SWITCH_CNTL                                                 0x953
227#define mmMC_RPB_WR_COMBINE_CNTL                                                0x954
228#define mmMC_RPB_RD_SWITCH_CNTL                                                 0x955
229#define mmMC_RPB_CID_QUEUE_WR                                                   0x956
230#define mmMC_RPB_CID_QUEUE_RD                                                   0x957
231#define mmMC_RPB_PERF_COUNTER_CNTL                                              0x958
232#define mmMC_RPB_PERF_COUNTER_STATUS                                            0x959
233#define mmMC_RPB_CID_QUEUE_EX                                                   0x95a
234#define mmMC_RPB_CID_QUEUE_EX_DATA                                              0x95b
235#define mmMC_SHARED_CHMAP                                                       0x801
236#define mmMC_SHARED_CHREMAP                                                     0x802
237#define mmMC_RD_GRP_GFX                                                         0x803
238#define mmMC_WR_GRP_GFX                                                         0x804
239#define mmMC_RD_GRP_SYS                                                         0x805
240#define mmMC_WR_GRP_SYS                                                         0x806
241#define mmMC_RD_GRP_OTH                                                         0x807
242#define mmMC_WR_GRP_OTH                                                         0x808
243#define mmMC_VM_FB_LOCATION                                                     0x809
244#define mmMC_VM_AGP_TOP                                                         0x80a
245#define mmMC_VM_AGP_BOT                                                         0x80b
246#define mmMC_VM_AGP_BASE                                                        0x80c
247#define mmMC_VM_SYSTEM_APERTURE_LOW_ADDR                                        0x80d
248#define mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR                                       0x80e
249#define mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR                                    0x80f
250#define mmMC_VM_DC_WRITE_CNTL                                                   0x810
251#define mmMC_VM_DC_WRITE_HIT_REGION_0_LOW_ADDR                                  0x811
252#define mmMC_VM_DC_WRITE_HIT_REGION_1_LOW_ADDR                                  0x812
253#define mmMC_VM_DC_WRITE_HIT_REGION_2_LOW_ADDR                                  0x813
254#define mmMC_VM_DC_WRITE_HIT_REGION_3_LOW_ADDR                                  0x814
255#define mmMC_VM_DC_WRITE_HIT_REGION_0_HIGH_ADDR                                 0x815
256#define mmMC_VM_DC_WRITE_HIT_REGION_1_HIGH_ADDR                                 0x816
257#define mmMC_VM_DC_WRITE_HIT_REGION_2_HIGH_ADDR                                 0x817
258#define mmMC_VM_DC_WRITE_HIT_REGION_3_HIGH_ADDR                                 0x818
259#define mmMC_VM_MX_L1_TLB_CNTL                                                  0x819
260#define mmMC_VM_FB_OFFSET                                                       0x81a
261#define mmMC_VM_STEERING                                                        0x81b
262#define mmMC_CONFIG_MCD                                                         0x828
263#define mmMC_CG_CONFIG_MCD                                                      0x829
264#define mmMC_MEM_POWER_LS                                                       0x82a
265#define mmMC_SHARED_BLACKOUT_CNTL                                               0x82b
266#define mmMC_VM_MB_L1_TLB0_DEBUG                                                0x891
267#define mmMC_VM_MB_L1_TLB2_DEBUG                                                0x893
268#define mmMC_VM_MB_L1_TLB0_STATUS                                               0x895
269#define mmMC_VM_MB_L1_TLB1_STATUS                                               0x896
270#define mmMC_VM_MB_L1_TLB2_STATUS                                               0x897
271#define mmMC_VM_MB_L2ARBITER_L2_CREDITS                                         0x8a1
272#define mmMC_VM_MB_L1_TLB3_DEBUG                                                0x8a5
273#define mmMC_VM_MB_L1_TLB3_STATUS                                               0x8a6
274#define mmMC_VM_MD_L1_TLB0_DEBUG                                                0x998
275#define mmMC_VM_MD_L1_TLB1_DEBUG                                                0x999
276#define mmMC_VM_MD_L1_TLB2_DEBUG                                                0x99a
277#define mmMC_VM_MD_L1_TLB0_STATUS                                               0x99b
278#define mmMC_VM_MD_L1_TLB1_STATUS                                               0x99c
279#define mmMC_VM_MD_L1_TLB2_STATUS                                               0x99d
280#define mmMC_VM_MD_L2ARBITER_L2_CREDITS                                         0x9a4
281#define mmMC_VM_MD_L1_TLB3_DEBUG                                                0x9a7
282#define mmMC_VM_MD_L1_TLB3_STATUS                                               0x9a8
283#define mmMC_XPB_RTR_SRC_APRTR0                                                 0x8cd
284#define mmMC_XPB_RTR_SRC_APRTR1                                                 0x8ce
285#define mmMC_XPB_RTR_SRC_APRTR2                                                 0x8cf
286#define mmMC_XPB_RTR_SRC_APRTR3                                                 0x8d0
287#define mmMC_XPB_RTR_SRC_APRTR4                                                 0x8d1
288#define mmMC_XPB_RTR_SRC_APRTR5                                                 0x8d2
289#define mmMC_XPB_RTR_SRC_APRTR6                                                 0x8d3
290#define mmMC_XPB_RTR_SRC_APRTR7                                                 0x8d4
291#define mmMC_XPB_RTR_SRC_APRTR8                                                 0x8d5
292#define mmMC_XPB_RTR_SRC_APRTR9                                                 0x8d6
293#define mmMC_XPB_XDMA_RTR_SRC_APRTR0                                            0x8d7
294#define mmMC_XPB_XDMA_RTR_SRC_APRTR1                                            0x8d8
295#define mmMC_XPB_XDMA_RTR_SRC_APRTR2                                            0x8d9
296#define mmMC_XPB_XDMA_RTR_SRC_APRTR3                                            0x8da
297#define mmMC_XPB_RTR_DEST_MAP0                                                  0x8db
298#define mmMC_XPB_RTR_DEST_MAP1                                                  0x8dc
299#define mmMC_XPB_RTR_DEST_MAP2                                                  0x8dd
300#define mmMC_XPB_RTR_DEST_MAP3                                                  0x8de
301#define mmMC_XPB_RTR_DEST_MAP4                                                  0x8df
302#define mmMC_XPB_RTR_DEST_MAP5                                                  0x8e0
303#define mmMC_XPB_RTR_DEST_MAP6                                                  0x8e1
304#define mmMC_XPB_RTR_DEST_MAP7                                                  0x8e2
305#define mmMC_XPB_RTR_DEST_MAP8                                                  0x8e3
306#define mmMC_XPB_RTR_DEST_MAP9                                                  0x8e4
307#define mmMC_XPB_XDMA_RTR_DEST_MAP0                                             0x8e5
308#define mmMC_XPB_XDMA_RTR_DEST_MAP1                                             0x8e6
309#define mmMC_XPB_XDMA_RTR_DEST_MAP2                                             0x8e7
310#define mmMC_XPB_XDMA_RTR_DEST_MAP3                                             0x8e8
311#define mmMC_XPB_CLG_CFG0                                                       0x8e9
312#define mmMC_XPB_CLG_CFG1                                                       0x8ea
313#define mmMC_XPB_CLG_CFG2                                                       0x8eb
314#define mmMC_XPB_CLG_CFG3                                                       0x8ec
315#define mmMC_XPB_CLG_CFG4                                                       0x8ed
316#define mmMC_XPB_CLG_CFG5                                                       0x8ee
317#define mmMC_XPB_CLG_CFG6                                                       0x8ef
318#define mmMC_XPB_CLG_CFG7                                                       0x8f0
319#define mmMC_XPB_CLG_CFG8                                                       0x8f1
320#define mmMC_XPB_CLG_CFG9                                                       0x8f2
321#define mmMC_XPB_CLG_CFG10                                                      0x8f3
322#define mmMC_XPB_CLG_CFG11                                                      0x8f4
323#define mmMC_XPB_CLG_CFG12                                                      0x8f5
324#define mmMC_XPB_CLG_CFG13                                                      0x8f6
325#define mmMC_XPB_CLG_CFG14                                                      0x8f7
326#define mmMC_XPB_CLG_CFG15                                                      0x8f8
327#define mmMC_XPB_CLG_CFG16                                                      0x8f9
328#define mmMC_XPB_CLG_CFG17                                                      0x8fa
329#define mmMC_XPB_CLG_CFG18                                                      0x8fb
330#define mmMC_XPB_CLG_CFG19                                                      0x8fc
331#define mmMC_XPB_CLG_EXTRA                                                      0x8fd
332#define mmMC_XPB_LB_ADDR                                                        0x8fe
333#define mmMC_XPB_UNC_THRESH_HST                                                 0x8ff
334#define mmMC_XPB_UNC_THRESH_SID                                                 0x900
335#define mmMC_XPB_WCB_STS                                                        0x901
336#define mmMC_XPB_WCB_CFG                                                        0x902
337#define mmMC_XPB_P2P_BAR_CFG                                                    0x903
338#define mmMC_XPB_P2P_BAR0                                                       0x904
339#define mmMC_XPB_P2P_BAR1                                                       0x905
340#define mmMC_XPB_P2P_BAR2                                                       0x906
341#define mmMC_XPB_P2P_BAR3                                                       0x907
342#define mmMC_XPB_P2P_BAR4                                                       0x908
343#define mmMC_XPB_P2P_BAR5                                                       0x909
344#define mmMC_XPB_P2P_BAR6                                                       0x90a
345#define mmMC_XPB_P2P_BAR7                                                       0x90b
346#define mmMC_XPB_P2P_BAR_SETUP                                                  0x90c
347#define mmMC_XPB_P2P_BAR_DEBUG                                                  0x90d
348#define mmMC_XPB_P2P_BAR_DELTA_ABOVE                                            0x90e
349#define mmMC_XPB_P2P_BAR_DELTA_BELOW                                            0x90f
350#define mmMC_XPB_PEER_SYS_BAR0                                                  0x910
351#define mmMC_XPB_PEER_SYS_BAR1                                                  0x911
352#define mmMC_XPB_PEER_SYS_BAR2                                                  0x912
353#define mmMC_XPB_PEER_SYS_BAR3                                                  0x913
354#define mmMC_XPB_PEER_SYS_BAR4                                                  0x914
355#define mmMC_XPB_PEER_SYS_BAR5                                                  0x915
356#define mmMC_XPB_PEER_SYS_BAR6                                                  0x916
357#define mmMC_XPB_PEER_SYS_BAR7                                                  0x917
358#define mmMC_XPB_PEER_SYS_BAR8                                                  0x918
359#define mmMC_XPB_PEER_SYS_BAR9                                                  0x919
360#define mmMC_XPB_XDMA_PEER_SYS_BAR0                                             0x91a
361#define mmMC_XPB_XDMA_PEER_SYS_BAR1                                             0x91b
362#define mmMC_XPB_XDMA_PEER_SYS_BAR2                                             0x91c
363#define mmMC_XPB_XDMA_PEER_SYS_BAR3                                             0x91d
364#define mmMC_XPB_CLK_GAT                                                        0x91e
365#define mmMC_XPB_INTF_CFG                                                       0x91f
366#define mmMC_XPB_INTF_STS                                                       0x920
367#define mmMC_XPB_PIPE_STS                                                       0x921
368#define mmMC_XPB_SUB_CTRL                                                       0x922
369#define mmMC_XPB_MAP_INVERT_FLUSH_NUM_LSB                                       0x923
370#define mmMC_XPB_PERF_KNOBS                                                     0x924
371#define mmMC_XPB_STICKY                                                         0x925
372#define mmMC_XPB_STICKY_W1C                                                     0x926
373#define mmMC_XPB_MISC_CFG                                                       0x927
374#define mmMC_XPB_CLG_CFG20                                                      0x928
375#define mmMC_XPB_CLG_CFG21                                                      0x929
376#define mmMC_XPB_CLG_CFG22                                                      0x92a
377#define mmMC_XPB_CLG_CFG23                                                      0x92b
378#define mmMC_XPB_CLG_CFG24                                                      0x92c
379#define mmMC_XPB_CLG_CFG25                                                      0x92d
380#define mmMC_XPB_CLG_CFG26                                                      0x92e
381#define mmMC_XPB_CLG_CFG27                                                      0x92f
382#define mmMC_XPB_CLG_CFG28                                                      0x930
383#define mmMC_XPB_CLG_CFG29                                                      0x931
384#define mmMC_XPB_CLG_CFG30                                                      0x932
385#define mmMC_XPB_CLG_CFG31                                                      0x933
386#define mmMC_XPB_INTF_CFG2                                                      0x934
387#define mmMC_XPB_CLG_EXTRA_RD                                                   0x935
388#define mmMC_XPB_CLG_CFG32                                                      0x936
389#define mmMC_XPB_CLG_CFG33                                                      0x937
390#define mmMC_XPB_CLG_CFG34                                                      0x938
391#define mmMC_XPB_CLG_CFG35                                                      0x939
392#define mmMC_XPB_CLG_CFG36                                                      0x93a
393#define mmMC_XBAR_ADDR_DEC                                                      0xc80
394#define mmMC_XBAR_REMOTE                                                        0xc81
395#define mmMC_XBAR_WRREQ_CREDIT                                                  0xc82
396#define mmMC_XBAR_RDREQ_CREDIT                                                  0xc83
397#define mmMC_XBAR_RDREQ_PRI_CREDIT                                              0xc84
398#define mmMC_XBAR_WRRET_CREDIT1                                                 0xc85
399#define mmMC_XBAR_WRRET_CREDIT2                                                 0xc86
400#define mmMC_XBAR_RDRET_CREDIT1                                                 0xc87
401#define mmMC_XBAR_RDRET_CREDIT2                                                 0xc88
402#define mmMC_XBAR_RDRET_PRI_CREDIT1                                             0xc89
403#define mmMC_XBAR_RDRET_PRI_CREDIT2                                             0xc8a
404#define mmMC_XBAR_CHTRIREMAP                                                    0xc8b
405#define mmMC_XBAR_TWOCHAN                                                       0xc8c
406#define mmMC_XBAR_ARB                                                           0xc8d
407#define mmMC_XBAR_ARB_MAX_BURST                                                 0xc8e
408#define mmMC_XBAR_PERF_MON_CNTL0                                                0xc8f
409#define mmMC_XBAR_PERF_MON_CNTL1                                                0xc90
410#define mmMC_XBAR_PERF_MON_CNTL2                                                0xc91
411#define mmMC_XBAR_PERF_MON_RSLT0                                                0xc92
412#define mmMC_XBAR_PERF_MON_RSLT1                                                0xc93
413#define mmMC_XBAR_PERF_MON_RSLT2                                                0xc94
414#define mmMC_XBAR_PERF_MON_RSLT3                                                0xc95
415#define mmMC_XBAR_PERF_MON_MAX_THSH                                             0xc96
416#define mmMC_XBAR_SPARE0                                                        0xc97
417#define mmMC_XBAR_SPARE1                                                        0xc98
418#define mmMC_CITF_PERFCOUNTER_LO                                                0x7a0
419#define mmMC_HUB_PERFCOUNTER_LO                                                 0x7a1
420#define mmMC_RPB_PERFCOUNTER_LO                                                 0x7a2
421#define mmMC_MCBVM_PERFCOUNTER_LO                                               0x7a3
422#define mmMC_MCDVM_PERFCOUNTER_LO                                               0x7a4
423#define mmMC_VM_L2_PERFCOUNTER_LO                                               0x7a5
424#define mmMC_ARB_PERFCOUNTER_LO                                                 0x7a6
425#define mmATC_PERFCOUNTER_LO                                                    0x7a7
426#define mmMC_CITF_PERFCOUNTER_HI                                                0x7a8
427#define mmMC_HUB_PERFCOUNTER_HI                                                 0x7a9
428#define mmMC_MCBVM_PERFCOUNTER_HI                                               0x7aa
429#define mmMC_MCDVM_PERFCOUNTER_HI                                               0x7ab
430#define mmMC_RPB_PERFCOUNTER_HI                                                 0x7ac
431#define mmMC_VM_L2_PERFCOUNTER_HI                                               0x7ad
432#define mmMC_ARB_PERFCOUNTER_HI                                                 0x7ae
433#define mmATC_PERFCOUNTER_HI                                                    0x7af
434#define mmMC_CITF_PERFCOUNTER0_CFG                                              0x7b0
435#define mmMC_CITF_PERFCOUNTER1_CFG                                              0x7b1
436#define mmMC_CITF_PERFCOUNTER2_CFG                                              0x7b2
437#define mmMC_CITF_PERFCOUNTER3_CFG                                              0x7b3
438#define mmMC_HUB_PERFCOUNTER0_CFG                                               0x7b4
439#define mmMC_HUB_PERFCOUNTER1_CFG                                               0x7b5
440#define mmMC_HUB_PERFCOUNTER2_CFG                                               0x7b6
441#define mmMC_HUB_PERFCOUNTER3_CFG                                               0x7b7
442#define mmMC_RPB_PERFCOUNTER0_CFG                                               0x7b8
443#define mmMC_RPB_PERFCOUNTER1_CFG                                               0x7b9
444#define mmMC_RPB_PERFCOUNTER2_CFG                                               0x7ba
445#define mmMC_RPB_PERFCOUNTER3_CFG                                               0x7bb
446#define mmMC_ARB_PERFCOUNTER0_CFG                                               0x7bc
447#define mmMC_ARB_PERFCOUNTER1_CFG                                               0x7bd
448#define mmMC_ARB_PERFCOUNTER2_CFG                                               0x7be
449#define mmMC_ARB_PERFCOUNTER3_CFG                                               0x7bf
450#define mmMC_MCBVM_PERFCOUNTER0_CFG                                             0x7c0
451#define mmMC_MCBVM_PERFCOUNTER1_CFG                                             0x7c1
452#define mmMC_MCBVM_PERFCOUNTER2_CFG                                             0x7c2
453#define mmMC_MCBVM_PERFCOUNTER3_CFG                                             0x7c3
454#define mmMC_MCDVM_PERFCOUNTER0_CFG                                             0x7c4
455#define mmMC_MCDVM_PERFCOUNTER1_CFG                                             0x7c5
456#define mmMC_MCDVM_PERFCOUNTER2_CFG                                             0x7c6
457#define mmMC_MCDVM_PERFCOUNTER3_CFG                                             0x7c7
458#define mmATC_PERFCOUNTER0_CFG                                                  0x7c8
459#define mmATC_PERFCOUNTER1_CFG                                                  0x7c9
460#define mmATC_PERFCOUNTER2_CFG                                                  0x7ca
461#define mmATC_PERFCOUNTER3_CFG                                                  0x7cb
462#define mmMC_VM_L2_PERFCOUNTER0_CFG                                             0x7cc
463#define mmMC_VM_L2_PERFCOUNTER1_CFG                                             0x7cd
464#define mmMC_CITF_PERFCOUNTER_RSLT_CNTL                                         0x7ce
465#define mmMC_HUB_PERFCOUNTER_RSLT_CNTL                                          0x7cf
466#define mmMC_RPB_PERFCOUNTER_RSLT_CNTL                                          0x7d0
467#define mmMC_MCBVM_PERFCOUNTER_RSLT_CNTL                                        0x7d1
468#define mmMC_MCDVM_PERFCOUNTER_RSLT_CNTL                                        0x7d2
469#define mmMC_VM_L2_PERFCOUNTER_RSLT_CNTL                                        0x7d3
470#define mmMC_ARB_PERFCOUNTER_RSLT_CNTL                                          0x7d4
471#define mmATC_PERFCOUNTER_RSLT_CNTL                                             0x7d5
472#define mmCHUB_ATC_PERFCOUNTER_LO                                               0x7d6
473#define mmCHUB_ATC_PERFCOUNTER_HI                                               0x7d7
474#define mmCHUB_ATC_PERFCOUNTER0_CFG                                             0x7d8
475#define mmCHUB_ATC_PERFCOUNTER1_CFG                                             0x7d9
476#define mmCHUB_ATC_PERFCOUNTER_RSLT_CNTL                                        0x7da
477#define mmMC_ARB_PERF_MON_CNTL0_ECC                                             0x7db
478#define mmATC_VM_APERTURE0_LOW_ADDR                                             0xcc0
479#define mmATC_VM_APERTURE1_LOW_ADDR                                             0xcc1
480#define mmATC_VM_APERTURE0_HIGH_ADDR                                            0xcc2
481#define mmATC_VM_APERTURE1_HIGH_ADDR                                            0xcc3
482#define mmATC_VM_APERTURE0_CNTL                                                 0xcc4
483#define mmATC_VM_APERTURE1_CNTL                                                 0xcc5
484#define mmATC_VM_APERTURE0_CNTL2                                                0xcc6
485#define mmATC_VM_APERTURE1_CNTL2                                                0xcc7
486#define mmATC_ATS_CNTL                                                          0xcc9
487#define mmATC_ATS_DEBUG                                                         0xcca
488#define mmATC_ATS_FAULT_DEBUG                                                   0xccb
489#define mmATC_ATS_STATUS                                                        0xccc
490#define mmATC_ATS_FAULT_CNTL                                                    0xccd
491#define mmATC_ATS_FAULT_STATUS_INFO                                             0xcce
492#define mmATC_ATS_FAULT_STATUS_ADDR                                             0xccf
493#define mmATC_ATS_DEFAULT_PAGE_LOW                                              0xcd0
494#define mmATC_ATS_DEFAULT_PAGE_CNTL                                             0xcd1
495#define mmATC_MISC_CG                                                           0xcd4
496#define mmATC_L2_CNTL                                                           0xcd5
497#define mmATC_L2_CNTL2                                                          0xcd6
498#define mmATC_L2_DEBUG                                                          0xcd7
499#define mmATC_L2_DEBUG2                                                         0xcd8
500#define mmATC_L1_CNTL                                                           0xcdc
501#define mmATC_L1_ADDRESS_OFFSET                                                 0xcdd
502#define mmATC_L1RD_DEBUG_TLB                                                    0xcde
503#define mmATC_L1WR_DEBUG_TLB                                                    0xcdf
504#define mmATC_L1RD_STATUS                                                       0xce0
505#define mmATC_L1WR_STATUS                                                       0xce1
506#define mmATC_VMID_PASID_MAPPING_UPDATE_STATUS                                  0xce6
507#define mmATC_VMID0_PASID_MAPPING                                               0xce7
508#define mmATC_VMID1_PASID_MAPPING                                               0xce8
509#define mmATC_VMID2_PASID_MAPPING                                               0xce9
510#define mmATC_VMID3_PASID_MAPPING                                               0xcea
511#define mmATC_VMID4_PASID_MAPPING                                               0xceb
512#define mmATC_VMID5_PASID_MAPPING                                               0xcec
513#define mmATC_VMID6_PASID_MAPPING                                               0xced
514#define mmATC_VMID7_PASID_MAPPING                                               0xcee
515#define mmATC_VMID8_PASID_MAPPING                                               0xcef
516#define mmATC_VMID9_PASID_MAPPING                                               0xcf0
517#define mmATC_VMID10_PASID_MAPPING                                              0xcf1
518#define mmATC_VMID11_PASID_MAPPING                                              0xcf2
519#define mmATC_VMID12_PASID_MAPPING                                              0xcf3
520#define mmATC_VMID13_PASID_MAPPING                                              0xcf4
521#define mmATC_VMID14_PASID_MAPPING                                              0xcf5
522#define mmATC_VMID15_PASID_MAPPING                                              0xcf6
523#define mmGMCON_RENG_RAM_INDEX                                                  0xd40
524#define mmGMCON_RENG_RAM_DATA                                                   0xd41
525#define mmGMCON_RENG_EXECUTE                                                    0xd42
526#define mmGMCON_MISC                                                            0xd43
527#define mmGMCON_MISC2                                                           0xd44
528#define mmGMCON_STCTRL_REGISTER_SAVE_RANGE0                                     0xd45
529#define mmGMCON_STCTRL_REGISTER_SAVE_RANGE1                                     0xd46
530#define mmGMCON_STCTRL_REGISTER_SAVE_RANGE2                                     0xd47
531#define mmGMCON_STCTRL_REGISTER_SAVE_EXCL_SET0                                  0xd48
532#define mmGMCON_STCTRL_REGISTER_SAVE_EXCL_SET1                                  0xd49
533#define mmGMCON_PERF_MON_CNTL0                                                  0xd4a
534#define mmGMCON_PERF_MON_CNTL1                                                  0xd4b
535#define mmGMCON_PERF_MON_RSLT0                                                  0xd4c
536#define mmGMCON_PERF_MON_RSLT1                                                  0xd4d
537#define mmGMCON_PGFSM_CONFIG                                                    0xd4e
538#define mmGMCON_PGFSM_WRITE                                                     0xd4f
539#define mmGMCON_PGFSM_READ                                                      0xd50
540#define mmGMCON_MISC3                                                           0xd51
541#define mmGMCON_MASK                                                            0xd52
542#define mmGMCON_DEBUG                                                           0xd5f
543#define mmVM_L2_CNTL                                                            0x500
544#define mmVM_L2_CNTL2                                                           0x501
545#define mmVM_L2_CNTL3                                                           0x502
546#define mmVM_L2_STATUS                                                          0x503
547#define mmVM_CONTEXT0_CNTL                                                      0x504
548#define mmVM_CONTEXT1_CNTL                                                      0x505
549#define mmVM_DUMMY_PAGE_FAULT_CNTL                                              0x506
550#define mmVM_DUMMY_PAGE_FAULT_ADDR                                              0x507
551#define mmVM_CONTEXT0_CNTL2                                                     0x50c
552#define mmVM_CONTEXT1_CNTL2                                                     0x50d
553#define mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR                                      0x50e
554#define mmVM_CONTEXT9_PAGE_TABLE_BASE_ADDR                                      0x50f
555#define mmVM_CONTEXT10_PAGE_TABLE_BASE_ADDR                                     0x510
556#define mmVM_CONTEXT11_PAGE_TABLE_BASE_ADDR                                     0x511
557#define mmVM_CONTEXT12_PAGE_TABLE_BASE_ADDR                                     0x512
558#define mmVM_CONTEXT13_PAGE_TABLE_BASE_ADDR                                     0x513
559#define mmVM_CONTEXT14_PAGE_TABLE_BASE_ADDR                                     0x514
560#define mmVM_CONTEXT15_PAGE_TABLE_BASE_ADDR                                     0x515
561#define mmVM_INVALIDATE_REQUEST                                                 0x51e
562#define mmVM_INVALIDATE_RESPONSE                                                0x51f
563#define mmVM_PRT_APERTURE0_LOW_ADDR                                             0x52c
564#define mmVM_PRT_APERTURE1_LOW_ADDR                                             0x52d
565#define mmVM_PRT_APERTURE2_LOW_ADDR                                             0x52e
566#define mmVM_PRT_APERTURE3_LOW_ADDR                                             0x52f
567#define mmVM_PRT_APERTURE0_HIGH_ADDR                                            0x530
568#define mmVM_PRT_APERTURE1_HIGH_ADDR                                            0x531
569#define mmVM_PRT_APERTURE2_HIGH_ADDR                                            0x532
570#define mmVM_PRT_APERTURE3_HIGH_ADDR                                            0x533
571#define mmVM_PRT_CNTL                                                           0x534
572#define mmVM_CONTEXTS_DISABLE                                                   0x535
573#define mmVM_CONTEXT0_PROTECTION_FAULT_STATUS                                   0x536
574#define mmVM_CONTEXT1_PROTECTION_FAULT_STATUS                                   0x537
575#define mmVM_CONTEXT0_PROTECTION_FAULT_MCCLIENT                                 0x538
576#define mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT                                 0x539
577#define mmVM_CONTEXT0_PROTECTION_FAULT_ADDR                                     0x53e
578#define mmVM_CONTEXT1_PROTECTION_FAULT_ADDR                                     0x53f
579#define mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR                             0x546
580#define mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR                             0x547
581#define mmVM_FAULT_CLIENT_ID                                                    0x54e
582#define mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR                                      0x54f
583#define mmVM_CONTEXT1_PAGE_TABLE_BASE_ADDR                                      0x550
584#define mmVM_CONTEXT2_PAGE_TABLE_BASE_ADDR                                      0x551
585#define mmVM_CONTEXT3_PAGE_TABLE_BASE_ADDR                                      0x552
586#define mmVM_CONTEXT4_PAGE_TABLE_BASE_ADDR                                      0x553
587#define mmVM_CONTEXT5_PAGE_TABLE_BASE_ADDR                                      0x554
588#define mmVM_CONTEXT6_PAGE_TABLE_BASE_ADDR                                      0x555
589#define mmVM_CONTEXT7_PAGE_TABLE_BASE_ADDR                                      0x556
590#define mmVM_CONTEXT0_PAGE_TABLE_START_ADDR                                     0x557
591#define mmVM_CONTEXT1_PAGE_TABLE_START_ADDR                                     0x558
592#define mmVM_CONTEXT0_PAGE_TABLE_END_ADDR                                       0x55f
593#define mmVM_CONTEXT1_PAGE_TABLE_END_ADDR                                       0x560
594#define mmVM_DEBUG                                                              0x56f
595#define mmVM_L2_CG                                                              0x570
596#define mmVM_L2_BANK_SELECT_MASKA                                               0x572
597#define mmVM_L2_BANK_SELECT_MASKB                                               0x573
598#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR                             0x575
599#define mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR                            0x576
600#define mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET                                0x577
601#define mmMC_ARB_HARSH_EN_RD                                                    0xdc0
602#define mmMC_ARB_HARSH_EN_WR                                                    0xdc1
603#define mmMC_ARB_HARSH_TX_HI0_RD                                                0xdc2
604#define mmMC_ARB_HARSH_TX_HI0_WR                                                0xdc3
605#define mmMC_ARB_HARSH_TX_HI1_RD                                                0xdc4
606#define mmMC_ARB_HARSH_TX_HI1_WR                                                0xdc5
607#define mmMC_ARB_HARSH_TX_LO0_RD                                                0xdc6
608#define mmMC_ARB_HARSH_TX_LO0_WR                                                0xdc7
609#define mmMC_ARB_HARSH_TX_LO1_RD                                                0xdc8
610#define mmMC_ARB_HARSH_TX_LO1_WR                                                0xdc9
611#define mmMC_ARB_HARSH_BWPERIOD0_RD                                             0xdca
612#define mmMC_ARB_HARSH_BWPERIOD0_WR                                             0xdcb
613#define mmMC_ARB_HARSH_BWPERIOD1_RD                                             0xdcc
614#define mmMC_ARB_HARSH_BWPERIOD1_WR                                             0xdcd
615#define mmMC_ARB_HARSH_BWCNT0_RD                                                0xdce
616#define mmMC_ARB_HARSH_BWCNT0_WR                                                0xdcf
617#define mmMC_ARB_HARSH_BWCNT1_RD                                                0xdd0
618#define mmMC_ARB_HARSH_BWCNT1_WR                                                0xdd1
619#define mmMC_ARB_HARSH_SAT0_RD                                                  0xdd2
620#define mmMC_ARB_HARSH_SAT0_WR                                                  0xdd3
621#define mmMC_ARB_HARSH_SAT1_RD                                                  0xdd4
622#define mmMC_ARB_HARSH_SAT1_WR                                                  0xdd5
623#define mmMC_ARB_HARSH_CTL_RD                                                   0xdd6
624#define mmMC_ARB_HARSH_CTL_WR                                                   0xdd7
625#define mmMC_FUS_DRAM0_CS0_BASE                                                 0xa05
626#define mmMC_FUS_DRAM1_CS0_BASE                                                 0xa06
627#define mmMC_FUS_DRAM0_CS1_BASE                                                 0xa07
628#define mmMC_FUS_DRAM1_CS1_BASE                                                 0xa08
629#define mmMC_FUS_DRAM0_CS2_BASE                                                 0xa09
630#define mmMC_FUS_DRAM1_CS2_BASE                                                 0xa0a
631#define mmMC_FUS_DRAM0_CS3_BASE                                                 0xa0b
632#define mmMC_FUS_DRAM1_CS3_BASE                                                 0xa0c
633#define mmMC_FUS_DRAM0_CS01_MASK                                                0xa0d
634#define mmMC_FUS_DRAM1_CS01_MASK                                                0xa0e
635#define mmMC_FUS_DRAM0_CS23_MASK                                                0xa0f
636#define mmMC_FUS_DRAM1_CS23_MASK                                                0xa10
637#define mmMC_FUS_DRAM0_BANK_ADDR_MAPPING                                        0xa11
638#define mmMC_FUS_DRAM1_BANK_ADDR_MAPPING                                        0xa12
639#define mmMC_FUS_DRAM0_CTL_BASE                                                 0xa13
640#define mmMC_FUS_DRAM1_CTL_BASE                                                 0xa14
641#define mmMC_FUS_DRAM0_CTL_LIMIT                                                0xa15
642#define mmMC_FUS_DRAM1_CTL_LIMIT                                                0xa16
643#define mmMC_FUS_DRAM_CTL_HIGH_01                                               0xa17
644#define mmMC_FUS_DRAM_CTL_HIGH_23                                               0xa18
645#define mmMC_FUS_DRAM_MODE                                                      0xa19
646#define mmMC_FUS_DRAM_APER_BASE                                                 0xa1a
647#define mmMC_FUS_DRAM_APER_TOP                                                  0xa1b
648#define mmMC_FUS_DRAM_C6SAVE_APER_BASE                                          0xa1c
649#define mmMC_FUS_DRAM_C6SAVE_APER_TOP                                           0xa1d
650#define mmMC_FUS_DRAM_APER_DEF                                                  0xa1e
651#define mmMC_FUS_ARB_GARLIC_ISOC_PRI                                            0xa1f
652#define mmMC_FUS_ARB_GARLIC_CNTL                                                0xa20
653#define mmMC_FUS_ARB_GARLIC_WR_PRI                                              0xa21
654#define mmMC_FUS_ARB_GARLIC_WR_PRI2                                             0xa22
655#define mmMC_CG_DATAPORT                                                        0xa32
656#define mmCHUB_ATC_L1_DEBUG_TLB                                                 0x8c00
657#define mmCHUB_ATC_L1_STATUS                                                    0x8c01
658
659#endif /* GMC_7_0_D_H */
660