isareg.h revision 1.5
1/*	$NetBSD: isareg.h,v 1.5 1995/04/17 12:09:13 cgd Exp $	*/
2
3/*-
4 * Copyright (c) 1990 The Regents of the University of California.
5 * All rights reserved.
6 *
7 * This code is derived from software contributed to Berkeley by
8 * William Jolitz.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 *    notice, this list of conditions and the following disclaimer.
15 * 2. Redistributions in binary form must reproduce the above copyright
16 *    notice, this list of conditions and the following disclaimer in the
17 *    documentation and/or other materials provided with the distribution.
18 * 3. All advertising materials mentioning features or use of this software
19 *    must display the following acknowledgement:
20 *	This product includes software developed by the University of
21 *	California, Berkeley and its contributors.
22 * 4. Neither the name of the University nor the names of its contributors
23 *    may be used to endorse or promote products derived from this software
24 *    without specific prior written permission.
25 *
26 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
27 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
28 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
29 * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
30 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
31 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
32 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
33 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
34 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
35 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
36 * SUCH DAMAGE.
37 *
38 *	@(#)isa.h	5.7 (Berkeley) 5/9/91
39 */
40
41/*
42 * ISA Bus conventions
43 */
44
45/*
46 * Input / Output Port Assignments
47 */
48
49#ifndef IO_ISABEGIN
50#define	IO_ISABEGIN	0x000		/* 0x000 - Beginning of I/O Registers */
51
52		/* CPU Board */
53#define	IO_DMA1		0x000		/* 8237A DMA Controller #1 */
54#define	IO_ICU1		0x020		/* 8259A Interrupt Controller #1 */
55#define	IO_PMP1		0x026		/* 82347 Power Management Peripheral */
56#define	IO_TIMER1	0x040		/* 8253 Timer #1 */
57#define	IO_TIMER2	0x048		/* 8253 Timer #2 (EISA only) */
58#define	IO_KBD		0x060		/* 8042 Keyboard */
59#define	IO_PPI		0x061		/* Programmable Peripheral Interface */
60#define	IO_RTC		0x070		/* RTC */
61#define	IO_NMI		IO_RTC		/* NMI Control */
62#define	IO_DMAPG	0x080		/* DMA Page Registers */
63#define	IO_ICU2		0x0A0		/* 8259A Interrupt Controller #2 */
64#define	IO_DMA2		0x0C0		/* 8237A DMA Controller #2 */
65#define	IO_NPX		0x0F0		/* Numeric Coprocessor */
66
67		/* Cards */
68					/* 0x100 - 0x16F Open */
69
70#define	IO_WD2		0x170		/* Secondary Fixed Disk Controller */
71#define	IO_PMP2		0x178		/* 82347 Power Management Peripheral */
72
73					/* 0x17A - 0x1EF Open */
74
75#define	IO_WD1		0x1f0		/* Primary Fixed Disk Controller */
76#define	IO_GAME		0x200		/* Game Controller */
77
78					/* 0x208 - 0x237 Open */
79
80#define	IO_BMS2		0x238		/* secondary InPort Bus Mouse */
81#define	IO_BMS1		0x23c		/* primary InPort Bus Mouse */
82
83					/* 0x240 - 0x277 Open */
84
85#define	IO_LPT2		0x278		/* Parallel Port #2 */
86
87					/* 0x280 - 0x2E7 Open */
88
89#define	IO_COM4		0x2e8		/* COM4 i/o address */
90
91					/* 0x2F0 - 0x2F7 Open */
92
93#define	IO_COM2		0x2f8		/* COM2 i/o address */
94
95					/* 0x300 - 0x32F Open */
96
97#define	IO_BT0		0x330		/* bustek 742a default addr. */
98#define	IO_AHA0		0x330		/* adaptec 1542 default addr. */
99#define	IO_UHA0		0x330		/* ultrastore 14f default addr. */
100#define	IO_BT1          0x334		/* bustek 742a default addr. */
101#define	IO_AHA1         0x334		/* adaptec 1542 default addr. */
102
103					/* 0x338 - 0x34F Open */
104
105#define	IO_WDS		0x350		/* WD7000 scsi */
106
107					/* 0x354 - 0x36F Open */
108
109#define	IO_FD2		0x370		/* secondary base i/o address */
110#define	IO_LPT1		0x378		/* Parallel Port #1 */
111
112					/* 0x380 - 0x3AF Open */
113
114#define	IO_MDA		0x3B0		/* Monochome Adapter */
115#define	IO_LPT3		0x3BC		/* Monochome Adapter Printer Port */
116#define	IO_VGA		0x3C0		/* E/VGA Ports */
117#define	IO_CGA		0x3D0		/* CGA Ports */
118
119					/* 0x3E0 - 0x3E7 Open */
120
121#define	IO_COM3		0x3e8		/* COM3 i/o address */
122#define	IO_FD1		0x3f0		/* primary base i/o address */
123#define	IO_COM1		0x3f8		/* COM1 i/o address */
124
125#define	IO_ISAEND	0x3FF		/* - 0x3FF End of I/O Registers */
126#endif /* !IO_ISABEGIN */
127
128/*
129 * Input / Output Port Sizes - these are from several sources, and tend
130 * to be the larger of what was found, ie COM ports can be 4, but some
131 * boards do not fully decode the address, thus 8 ports are used.
132 */
133
134#ifndef	IO_ISASIZES
135#define	IO_ISASIZES
136
137#define	IO_COMSIZE	8	/* 8250, 16X50 com controllers */
138#define	IO_CGASIZE	16	/* CGA controllers */
139#define	IO_DMASIZE	16	/* 8237 DMA controllers */
140#define	IO_DPGSIZE	32	/* 74LS612 DMA page reisters */
141#define	IO_FDCSIZE	8	/* Nec765 floppy controllers */
142#define	IO_WDCSIZE	8	/* WD compatible disk controller */
143#define	IO_GAMSIZE	16	/* AT compatible game controller */
144#define	IO_ICUSIZE	16	/* 8259A interrupt controllers */
145#define	IO_KBDSIZE	16	/* 8042 Keyboard controllers */
146#define	IO_LPTSIZE	8	/* LPT controllers, some use onl */
147#define	IO_MDASIZE	16	/* Monochrome display controller */
148#define	IO_RTCSIZE	16	/* CMOS real time clock, NMI con */
149#define	IO_TMRSIZE	16	/* 8253 programmable timers */
150#define	IO_NPXSIZE	16	/* 80387/80487 NPX registers */
151#define	IO_VGASIZE	16	/* VGA controllers */
152#define	IO_PMPSIZE	2	/* 82347 Power Management Peripheral */
153#endif /* !IO_ISASIZES */
154
155/*
156 * Input / Output Memory Physical Addresses
157 */
158
159#ifndef	IOM_BEGIN
160#define	IOM_BEGIN	0x0a0000		/* Start of I/O Memory "hole" */
161#define	IOM_END		0x100000		/* End of I/O Memory "hole" */
162#define	IOM_SIZE	(IOM_END - IOM_BEGIN)
163#endif /* !IOM_BEGIN */
164