acpi_cpu.h revision 1.21
1/* $NetBSD: acpi_cpu.h,v 1.21 2010/08/21 03:55:24 jruoho Exp $ */
2
3/*-
4 * Copyright (c) 2010 Jukka Ruohonen <jruohonen@iki.fi>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 *
11 * 1. Redistributions of source code must retain the above copyright
12 *    notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 *    notice, this list of conditions and the following disclaimer in the
15 *    documentation and/or other materials provided with the distribution.
16 *
17 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
18 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
19 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
20 * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
21 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
22 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
23 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
24 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
25 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
26 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
27 * SUCH DAMAGE.
28 */
29
30#ifndef _SYS_DEV_ACPI_ACPI_CPU_H
31#define _SYS_DEV_ACPI_ACPI_CPU_H
32
33/*
34 * The following _PDC values are based on:
35 *
36 * 	Intel Corporation: Intel Processor-Specific ACPI
37 *	Interface Specification, September 2006, Revision 005.
38 */
39#define ACPICPU_PDC_REVID         0x1
40#define ACPICPU_PDC_SMP           0xA
41#define ACPICPU_PDC_MSR           0x1
42
43#define ACPICPU_PDC_P_FFH         __BIT(0)	/* SpeedStep MSRs            */
44#define ACPICPU_PDC_C_C1_HALT     __BIT(1)	/* C1 "I/O then halt"        */
45#define ACPICPU_PDC_T_FFH         __BIT(2)	/* OnDemand throttling MSRs  */
46#define ACPICPU_PDC_C_C1PT        __BIT(3)	/* SMP C1, Px, and Tx (same) */
47#define ACPICPU_PDC_C_C2C3        __BIT(4)	/* SMP C2 and C3 (same)      */
48#define ACPICPU_PDC_P_SW          __BIT(5)	/* SMP Px (different)        */
49#define ACPICPU_PDC_C_SW          __BIT(6)	/* SMP Cx (different)        */
50#define ACPICPU_PDC_T_SW          __BIT(7)	/* SMP Tx (different)        */
51#define ACPICPU_PDC_C_C1_FFH      __BIT(8)	/* SMP C1 native beyond halt */
52#define ACPICPU_PDC_C_C2C3_FFH    __BIT(9)	/* SMP C2 and C2 native      */
53#define ACPICPU_PDC_P_HW          __BIT(11)	/* Px hardware coordination  */
54
55#define ACPICPU_PDC_GAS_HW	  __BIT(0)	/* HW-coordinated state      */
56#define ACPICPU_PDC_GAS_BM	  __BIT(1)	/* Bus master check required */
57
58/*
59 * Notify values.
60 */
61#define ACPICPU_P_NOTIFY	 0x80		/* _PPC */
62#define ACPICPU_C_NOTIFY	 0x81		/* _CST */
63#define ACPICPU_T_NOTIFY	 0x82		/* _TPC */
64
65/*
66 * C-states.
67 */
68#define ACPICPU_C_C2_LATENCY_MAX 100		/* us */
69#define ACPICPU_C_C3_LATENCY_MAX 1000		/* us */
70
71#define ACPICPU_C_STATE_HALT	 0x01
72#define ACPICPU_C_STATE_FFH	 0x02
73#define ACPICPU_C_STATE_SYSIO	 0x03
74
75/*
76 * P-states.
77 */
78#define ACPICPU_P_STATE_MAX	 255		/* Arbitrary upper limit     */
79#define ACPICPU_P_STATE_RETRY	 100
80#define ACPICPU_P_STATE_UNKNOWN	 0x0
81
82/*
83 * T-states.
84 */
85#define ACPICPU_T_STATE_MAX	 0x8
86#define ACPICPU_T_STATE_RETRY	 0xA
87#define ACPICPU_T_STATE_UNKNOWN	 255
88
89/*
90 * Flags.
91 */
92#define ACPICPU_FLAG_C		 __BIT(0)	/* C-states supported        */
93#define ACPICPU_FLAG_P		 __BIT(1)	/* P-states supported        */
94#define ACPICPU_FLAG_T		 __BIT(2)	/* T-states supported        */
95
96#define ACPICPU_FLAG_PIIX4	 __BIT(3)	/* Broken (quirk)	     */
97
98#define ACPICPU_FLAG_C_FFH	 __BIT(4)	/* Native C-states           */
99#define ACPICPU_FLAG_C_FADT	 __BIT(5)	/* C-states with FADT        */
100#define ACPICPU_FLAG_C_BM	 __BIT(6)	/* Bus master control        */
101#define ACPICPU_FLAG_C_BM_STS	 __BIT(7)	/* Bus master check required */
102#define ACPICPU_FLAG_C_ARB	 __BIT(8)	/* Bus master arbitration    */
103#define ACPICPU_FLAG_C_TSC	 __BIT(9)	/* TSC broken with > C1      */
104#define ACPICPU_FLAG_C_C1E	 __BIT(10)	/* AMD C1E detected	     */
105
106#define ACPICPU_FLAG_P_FFH	 __BIT(11)	/* Native P-states           */
107#define ACPICPU_FLAG_P_HW	 __BIT(12)	/* HW coordination supported */
108#define ACPICPU_FLAG_P_XPSS	 __BIT(13)	/* Microsoft XPSS in use     */
109#define ACPICPU_FLAG_P_TURBO	 __BIT(14)	/* Turbo Boost / Turbo Core  */
110
111#define ACPICPU_FLAG_T_FFH	 __BIT(15)	/* Native throttling         */
112#define ACPICPU_FLAG_T_FADT	 __BIT(16)	/* Throttling with FADT      */
113
114/*
115 * This is AML_RESOURCE_GENERIC_REGISTER,
116 * included here separately for convenience.
117 */
118struct acpicpu_reg {
119	uint8_t			 reg_desc;
120	uint16_t		 reg_reslen;
121	uint8_t			 reg_spaceid;
122	uint8_t			 reg_bitwidth;
123	uint8_t			 reg_bitoffset;
124	uint8_t			 reg_accesssize;
125	uint64_t		 reg_addr;
126} __packed;
127
128struct acpicpu_cstate {
129	struct evcnt		 cs_evcnt;
130	char			 cs_name[EVCNT_STRING_MAX];
131	uint64_t		 cs_addr;
132	uint32_t		 cs_power;
133	uint32_t		 cs_latency;
134	int			 cs_method;
135	int			 cs_flags;
136};
137
138/*
139 * This structure supports both the conventional _PSS and the
140 * so-called extended _PSS (XPSS). For the latter, refer to:
141 *
142 *	Microsoft Corporation: Extended PSS ACPI
143 *	Method Specification, April 2, 2007.
144 */
145struct acpicpu_pstate {
146	struct evcnt		 ps_evcnt;
147	char			 ps_name[EVCNT_STRING_MAX];
148	uint32_t		 ps_freq;
149	uint32_t		 ps_power;
150	uint32_t		 ps_latency;
151	uint32_t		 ps_latency_bm;
152	uint64_t		 ps_control;
153	uint64_t		 ps_control_addr;
154	uint64_t		 ps_control_mask;
155	uint64_t		 ps_status;
156	uint64_t		 ps_status_addr;
157	uint64_t		 ps_status_mask;
158	int			 ps_flags;
159};
160
161struct acpicpu_tstate {
162	struct evcnt		 ts_evcnt;
163	char			 ts_name[EVCNT_STRING_MAX];
164	uint32_t		 ts_percent;
165	uint32_t		 ts_power;
166	uint32_t		 ts_latency;
167	uint32_t		 ts_control;
168	uint32_t		 ts_status;
169};
170
171struct acpicpu_object {
172	uint32_t		 ao_procid;
173	uint32_t		 ao_pblklen;
174	uint32_t		 ao_pblkaddr;
175};
176
177struct acpicpu_softc {
178	device_t		 sc_dev;
179	struct acpi_devnode	*sc_node;
180	struct acpicpu_object	 sc_object;
181
182	struct acpicpu_cstate	 sc_cstate[ACPI_C_STATE_COUNT];
183	uint32_t		 sc_cstate_sleep;
184
185	struct acpicpu_pstate	*sc_pstate;
186	struct acpicpu_reg	 sc_pstate_control;
187	struct acpicpu_reg	 sc_pstate_status;
188	uint32_t		 sc_pstate_current;
189	uint32_t		 sc_pstate_count;
190	uint32_t		 sc_pstate_max;
191	uint32_t		 sc_pstate_min;
192
193	struct acpicpu_tstate	*sc_tstate;
194	struct acpicpu_reg	 sc_tstate_control;
195	struct acpicpu_reg	 sc_tstate_status;
196	uint32_t		 sc_tstate_current;
197	uint32_t		 sc_tstate_count;
198	uint32_t		 sc_tstate_max;
199	uint32_t		 sc_tstate_min;
200
201	kmutex_t		 sc_mtx;
202	bus_space_tag_t		 sc_iot;
203	bus_space_handle_t	 sc_ioh;
204
205	uint32_t		 sc_cap;
206	uint32_t		 sc_flags;
207	cpuid_t			 sc_cpuid;
208	bool			 sc_cold;
209	bool			 sc_mapped;
210	bool			 sc_passive;
211};
212
213void		acpicpu_cstate_attach(device_t);
214int		acpicpu_cstate_detach(device_t);
215void		acpicpu_cstate_start(device_t);
216bool		acpicpu_cstate_suspend(device_t);
217bool		acpicpu_cstate_resume(device_t);
218void		acpicpu_cstate_callback(void *);
219void		acpicpu_cstate_idle(void);
220
221void		acpicpu_pstate_attach(device_t);
222int		acpicpu_pstate_detach(device_t);
223void		acpicpu_pstate_start(device_t);
224bool		acpicpu_pstate_suspend(device_t);
225bool		acpicpu_pstate_resume(device_t);
226void		acpicpu_pstate_callback(void *);
227int		acpicpu_pstate_get(struct acpicpu_softc *, uint32_t *);
228int		acpicpu_pstate_set(struct acpicpu_softc *, uint32_t);
229
230void		acpicpu_tstate_attach(device_t);
231int		acpicpu_tstate_detach(device_t);
232void		acpicpu_tstate_start(device_t);
233bool		acpicpu_tstate_suspend(device_t);
234bool		acpicpu_tstate_resume(device_t);
235void		acpicpu_tstate_callback(void *);
236int		acpicpu_tstate_get(struct acpicpu_softc *, uint32_t *);
237int		acpicpu_tstate_set(struct acpicpu_softc *, uint32_t);
238
239uint32_t	acpicpu_md_cap(void);
240uint32_t	acpicpu_md_quirks(void);
241uint32_t	acpicpu_md_cpus_running(void);
242int		acpicpu_md_idle_start(void);
243int		acpicpu_md_idle_stop(void);
244void		acpicpu_md_idle_enter(int, int);
245int		acpicpu_md_pstate_start(void);
246int		acpicpu_md_pstate_stop(void);
247int		acpicpu_md_pstate_pss(struct acpicpu_softc *);
248int		acpicpu_md_pstate_get(struct acpicpu_softc *, uint32_t *);
249int		acpicpu_md_pstate_set(struct acpicpu_pstate *);
250int		acpicpu_md_tstate_get(struct acpicpu_softc *, uint32_t *);
251int		acpicpu_md_tstate_set(struct acpicpu_tstate *);
252
253#endif	/* !_SYS_DEV_ACPI_ACPI_CPU_H */
254