1/* $NetBSD: intr.h,v 1.14 2021/01/24 07:36:54 mrg Exp $ */ 2 3/*- 4 * Copyright (c) 1998 The NetBSD Foundation, Inc. 5 * All rights reserved. 6 * 7 * This code is derived from software contributed to The NetBSD Foundation 8 * by Paul Kranenburg. 9 * 10 * Redistribution and use in source and binary forms, with or without 11 * modification, are permitted provided that the following conditions 12 * are met: 13 * 1. Redistributions of source code must retain the above copyright 14 * notice, this list of conditions and the following disclaimer. 15 * 2. Redistributions in binary form must reproduce the above copyright 16 * notice, this list of conditions and the following disclaimer in the 17 * documentation and/or other materials provided with the distribution. 18 * 19 * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 * POSSIBILITY OF SUCH DAMAGE. 30 */ 31 32/* 33 * Device class interrupt levels 34 * Note: sun4 and sun4c hardware only has software interrupt available 35 * on level 1, 4 or 6. This limits the choice of the various 36 * IPL_SOFT* symbols to one of those three values. 37 */ 38#define IPL_NONE 0 /* nothing */ 39#define IPL_SOFTCLOCK 1 /* timeouts */ 40#define IPL_SOFTNET 1 /* protocol stack */ 41#define IPL_SOFTBIO 1 /* block I/O */ 42#define IPL_SOFTAUDIO 4 /* second-level audio */ 43#define IPL_SOFTFDC 4 /* second-level floppy */ 44#define IPL_SOFTSERIAL 6 /* serial */ 45#define IPL_VM 7 /* memory allocation */ 46#define IPL_SCHED 11 /* scheduler */ 47#define IPL_HIGH 15 /* everything */ 48 49/* 50 * fd hardware, ts102, and tadpole microcontroller interrupts are at level 11 51 */ 52 53#define IPL_FD IPL_SCHED 54#define IPL_TS102 IPL_SCHED 55 56/* 57 * zs hardware interrupts are at level 12 58 * su (com) hardware interrupts are at level 13 59 * IPL_SERIAL must protect them all. 60 */ 61 62#define IPL_ZS IPL_HIGH 63 64/* 65 * IPL_SAFEPRI is a safe priority for sleep to set for a spin-wait 66 * during autoconfiguration or after a panic. 67 */ 68#define IPL_SAFEPRI 0 69 70#if defined(_KERNEL) && !defined(_LOCORE) 71void * 72sparc_softintr_establish(int level, void (*fun)(void *), void *arg); 73 74void 75sparc_softintr_disestablish(void *cookie); 76 77/* 78 * NB that sparc_softintr_schedule() casts the cookie to an int *. 79 * This is to get the sic_pilreq member of the softintr_cookie 80 * structure, which is otherwise internal to intr.c. 81 */ 82#if defined(SUN4M) || defined(SUN4D) 83extern int (*moduleerr_handler)(void); 84extern int (*memerr_handler)(void); 85extern void raise(int, int); 86#if !(defined(SUN4) || defined(SUN4C)) 87#define sparc_softintr_schedule(cookie) raise(0, *((int *) (cookie))) 88#else /* both defined */ 89#define sparc_softintr_schedule(cookie) do { \ 90 if (CPU_ISSUN4M || CPU_ISSUN4D) \ 91 raise(0, *((int *)(cookie))); \ 92 else \ 93 ienab_bis(*((int *)(cookie))); \ 94} while (0) 95#endif /* SUN4 || SUN4C */ 96#else /* SUN4M || SUN4D */ 97#define sparc_softintr_schedule(cookie) ienab_bis(*((int *) (cookie))) 98#endif /* SUN4M || SUN4D */ 99 100#if 0 101void sparc_softintr_schedule(void *cookie); 102#endif 103#endif /* KERNEL && !_LOCORE */ 104