1/*      $NetBSD: pciide_hpt_reg.h,v 1.15 2007/12/25 18:33:41 perry Exp $       */
2
3/*
4 * Copyright (c) 2000 Manuel Bouyer.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 *    notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 *    notice, this list of conditions and the following disclaimer in the
13 *    documentation and/or other materials provided with the distribution.
14 *
15 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 *
26 */
27
28
29/*
30 * Register definitions for the Highpoint HPT366 UDMA/66 * and HPT370 UDMA/100
31 * PCI IDE controller.
32 *
33 * The HPT366 has 2 PCI IDE functions, each of them has only one channel.
34 * The HPT370 has the 2 channels on the same PCI IDE function.
35 */
36
37/*
38 * The HPT366 and HPT370 have the save vendor/device ID but not the
39 * same revision
40 */
41#define HPT366_REV 0x01
42#define HPT368_REV 0x02
43#define HPT370_REV 0x03
44#define HPT370A_REV 0x04
45#define HPT372_REV 0x05
46#define HPT374_REV 0x07
47
48#define HPT_IDETIM(chan, drive) (0x40 + ((drive) * 4) + ((chan) * 8))
49#define HPT_IDETIM_BUFEN		0x80000000
50#define HPT_IDETIM_MSTEN		0x40000000
51#define HPT_IDETIM_DMAEN		0x20000000
52#define HPT_IDETIM_UDMAEN		0x10000000
53
54#define HPT366_CTRL1		0x50
55#define HPT366_CTRL1_BLKDIS(chan)	(0x40 << (chan))
56#define HPT366_CTRL1_CHANEN(chan)	(0x10 << (chan))
57#define HPT366_CTRL1_CLRBUF(chan)	(0x04 << (chan))
58#define HPT366_CTRL1_LEG(chan)		(0x01 << (chan))
59
60#define HPT366_CTRL2		0x51
61#define HPT366_CTRL2_FASTIRQ		0x80
62#define HPT366_CTRL2_HOLDIRQ(chan)	(0x20 << (chan))
63#define HPT366_CTRL2_SGEN		0x10
64#define HPT366_CTRL2_CLEARFIFO(chan)	(0x04 << (chan))
65#define HPT366_CTRL2_CLEARBMSM		0x02
66#define HPT366_CTRL2_CLEARSG		0x01
67
68#define HPT366_CTRL3(chan)	(0x52 + ((chan) * 4))
69#define HPT366_CTRL3_PDMA		0x8000
70#define HPT366_CTRL3_BP			0x4000
71#define HPT366_CTRL3_FASTIRQ_OFFSET	9
72#define HPT366_CTRL3_FASTIRQ_MASK	0x3
73
74#define HPT370_CTRL1(chan)	(0x50 + ((chan) * 4))
75#define HPT370_CTRL1_CLRSG		0x80
76#define HPT370_CTRL1_READF		0x40
77#define HPT370_CTRL1_CLRST		0x20
78#define HPT370_CTRL1_CLRSGC		0x10
79#define HPT370_CTRL1_BLKDIS		0x08
80#define HPT370_CTRL1_EN			0x04
81#define HPT370_CTRL1_CLRDBUF		0x02
82#define HPT370_CTRL1_LEGEN		0x01
83
84#define HPT370_CTRL2(chan)	(0x51 + ((chan) * 4))
85#define HPT370_CTRL2_FASTIRQ		0x02
86#define HPT370_CTRL2_HIRQ		0x01
87
88#define HPT370_CTRL3(chan)	(0x52 + ((chan) * 4))
89#define HPT370_CTRL3_HIZ		0x8000
90#define HPT370_CTRL3_BP			0x4000
91#define HPT370_CTRL3_FASTIRQ_OFFSET	9
92#define HPT370_CTRL3_FASTIRQ_MASK	0x3
93
94#define HPT_STAT1		0x58
95#define HPT_STAT1_IRQPOLL(chan)		(0x40 << (chan)) /* 366 only */
96#define HPT_STAT1_DMARQ(chan) 		(0x04 << ((chan) * 3))
97#define HPT_STAT1_DMACK(chan) 		(0x02 << ((chan) * 3))
98#define HPT_STAT1_IORDY(chan) 		(0x01 << ((chan) * 3))
99
100#define HPT_STAT2		0x59
101#define HPT_STAT2_FLT_RST		0x40 /* 366 only */
102#define HPT_STAT2_RST(chan)		(0x40 << (chan))  /* 370 only */
103#define HPT_STAT2_POLLEN(chan)		(0x04 << ((chan) * 3))
104#define HPT_STAT2_IRQD1(chan)		(0x02 << ((chan) * 3))
105#define HPT_STAT2_IRQD0_CH1		0x08
106#define HPT_STAT2_POLLST		0x01
107
108#define HPT_CSEL		0x5a
109#define HPT_CSEL_IRQDIS			0x10 /* 370 only */
110#define HPT_CSEL_PCIDIS			0x08 /* 370 only */
111#define HPT_CSEL_PCIWR			0x04 /* 370 only */
112#define HPT_CSEL_CBLID(chan)		 (0x01 << (1 - (chan)))
113
114#define HPT_SC2			0x5b
115#define HPT_SC2_OSC_OK		0x80
116#define HPT_SC2_OSC_EN		0x20
117#define HPT_SC2_ECLK		0x10
118#define HPT_SC2_BPIO		0x08
119#define HPT_SC2_DMARQW		0x04
120#define HPT_SC2_SCLK		0x02
121#define HPT_SC2_MAEN		0x01
122
123#define HPT370_FOUT 		0x7c	/* DPLL output frequency */
124
125static const u_int32_t hpt366_pio[] __unused =
126	{0x00d0a7aa, 0x00c8a753, 0x00c8a742, 0x00c8a731};
127static const u_int32_t hpt366_dma[] __unused =
128	{0x20c8a797, 0x20c8a742, 0x20c8a731};
129static const u_int32_t hpt366_udma[] __unused =
130	{0x10c8a731, 0x10cba731, 0x10caa731, 0x10cfa731, 0x10c9a731};
131
132static const u_int32_t hpt370_pio[] __unused =
133	{0x06914e8a, 0x06914e65, 0x06514e33, 0x06514e22, 0x06514e21};
134static const u_int32_t hpt370_dma[] __unused =
135	{0x26514e97, 0x26514e33, 0x26514e21};
136static const u_int32_t hpt370_udma[] __unused =
137	{0x16514e31, 0x164d4e31, 0x16494e31, 0x166d4e31, 0x16454e31,
138	 0x1a85f442};
139
140static const u_int32_t hpt372_pio[] __unused =
141	{0x0d029d5e, 0x0d029d26, 0x0c829ca6, 0x0c829c84, 0x0c829c62};
142static const u_int32_t hpt372_dma[] __unused =
143	{0x2c829d2e, 0x2c829c66, 0x2829c62};
144static const u_int32_t hpt372_udma[] __unused =
145	{0x1c829c62, 0x1c9a9c62, 0x1c929c62, 0x1c8e9c62, 0x1c8a9c62,
146	 0x1cae9c62, 0x1c869c62};
147
148static u_int32_t hpt374_pio[] __unused =
149	{0x0ac1f48a, 0x0ac1f465, 0x0a81f454, 0x0a81f443, 0x0a81f442};
150static u_int32_t hpt374_dma[] __unused =
151	{0x228082ea, 0x22808254, 0x22808242};
152static u_int32_t hpt374_udma[] __unused =
153	{0x121882ea, 0x12148254, 0x120c8242, 0x128c8242, 0x12ac8242,
154	    0x12848242, 0x12808242};
155