1/*
2 * Copyright 2014 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23#ifndef SOC15_H
24#define SOC15_H
25
26#define GFX9_NUM_GFX_RINGS     1
27#define GFX9_NUM_COMPUTE_RINGS 8
28
29/*
30 * PM4
31 */
32#define	PACKET_TYPE0	0
33#define	PACKET_TYPE1	1
34#define	PACKET_TYPE2	2
35#define	PACKET_TYPE3	3
36
37#define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
38#define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
39#define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
40#define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
41#define PACKET0(reg, n)	((PACKET_TYPE0 << 30) |				\
42			 ((reg) & 0xFFFF) |			\
43			 ((n) & 0x3FFF) << 16)
44#define CP_PACKET2			0x80000000
45#define		PACKET2_PAD_SHIFT		0
46#define		PACKET2_PAD_MASK		(0x3fffffff << 0)
47
48#define PACKET2(v)	(CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
49
50#define PACKET3(op, n)	((PACKET_TYPE3 << 30) |				\
51			 (((op) & 0xFF) << 8) |				\
52			 ((n) & 0x3FFF) << 16)
53
54#define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
55
56#define	PACKETJ_CONDITION_CHECK0	0
57#define	PACKETJ_CONDITION_CHECK1	1
58#define	PACKETJ_CONDITION_CHECK2	2
59#define	PACKETJ_CONDITION_CHECK3	3
60#define	PACKETJ_CONDITION_CHECK4	4
61#define	PACKETJ_CONDITION_CHECK5	5
62#define	PACKETJ_CONDITION_CHECK6	6
63#define	PACKETJ_CONDITION_CHECK7	7
64
65#define	PACKETJ_TYPE0	0
66#define	PACKETJ_TYPE1	1
67#define	PACKETJ_TYPE2	2
68#define	PACKETJ_TYPE3	3
69#define	PACKETJ_TYPE4	4
70#define	PACKETJ_TYPE5	5
71#define	PACKETJ_TYPE6	6
72#define	PACKETJ_TYPE7	7
73
74#define PACKETJ(reg, r, cond, type)	((reg & 0x3FFFF) |			\
75			 ((r & 0x3F) << 18) |			\
76			 ((cond & 0xF) << 24) |				\
77			 ((type & 0xF) << 28))
78
79/* Packet 3 types */
80#define	PACKET3_NOP					0x10
81#define	PACKET3_SET_BASE				0x11
82#define		PACKET3_BASE_INDEX(x)                  ((x) << 0)
83#define			CE_PARTITION_BASE		3
84#define	PACKET3_CLEAR_STATE				0x12
85#define	PACKET3_INDEX_BUFFER_SIZE			0x13
86#define	PACKET3_DISPATCH_DIRECT				0x15
87#define	PACKET3_DISPATCH_INDIRECT			0x16
88#define	PACKET3_ATOMIC_GDS				0x1D
89#define	PACKET3_ATOMIC_MEM				0x1E
90#define	PACKET3_OCCLUSION_QUERY				0x1F
91#define	PACKET3_SET_PREDICATION				0x20
92#define	PACKET3_REG_RMW					0x21
93#define	PACKET3_COND_EXEC				0x22
94#define	PACKET3_PRED_EXEC				0x23
95#define	PACKET3_DRAW_INDIRECT				0x24
96#define	PACKET3_DRAW_INDEX_INDIRECT			0x25
97#define	PACKET3_INDEX_BASE				0x26
98#define	PACKET3_DRAW_INDEX_2				0x27
99#define	PACKET3_CONTEXT_CONTROL				0x28
100#define	PACKET3_INDEX_TYPE				0x2A
101#define	PACKET3_DRAW_INDIRECT_MULTI			0x2C
102#define	PACKET3_DRAW_INDEX_AUTO				0x2D
103#define	PACKET3_NUM_INSTANCES				0x2F
104#define	PACKET3_DRAW_INDEX_MULTI_AUTO			0x30
105#define	PACKET3_INDIRECT_BUFFER_CONST			0x33
106#define	PACKET3_STRMOUT_BUFFER_UPDATE			0x34
107#define	PACKET3_DRAW_INDEX_OFFSET_2			0x35
108#define	PACKET3_DRAW_PREAMBLE				0x36
109#define	PACKET3_WRITE_DATA				0x37
110#define		WRITE_DATA_DST_SEL(x)                   ((x) << 8)
111		/* 0 - register
112		 * 1 - memory (sync - via GRBM)
113		 * 2 - gl2
114		 * 3 - gds
115		 * 4 - reserved
116		 * 5 - memory (async - direct)
117		 */
118#define		WR_ONE_ADDR                             (1 << 16)
119#define		WR_CONFIRM                              (1 << 20)
120#define		WRITE_DATA_CACHE_POLICY(x)              ((x) << 25)
121		/* 0 - LRU
122		 * 1 - Stream
123		 */
124#define		WRITE_DATA_ENGINE_SEL(x)                ((x) << 30)
125		/* 0 - me
126		 * 1 - pfp
127		 * 2 - ce
128		 */
129#define	PACKET3_DRAW_INDEX_INDIRECT_MULTI		0x38
130#define	PACKET3_MEM_SEMAPHORE				0x39
131#              define PACKET3_SEM_USE_MAILBOX       (0x1 << 16)
132#              define PACKET3_SEM_SEL_SIGNAL_TYPE   (0x1 << 20) /* 0 = increment, 1 = write 1 */
133#              define PACKET3_SEM_SEL_SIGNAL	    (0x6 << 29)
134#              define PACKET3_SEM_SEL_WAIT	    (0x7 << 29)
135#define	PACKET3_WAIT_REG_MEM				0x3C
136#define		WAIT_REG_MEM_FUNCTION(x)                ((x) << 0)
137		/* 0 - always
138		 * 1 - <
139		 * 2 - <=
140		 * 3 - ==
141		 * 4 - !=
142		 * 5 - >=
143		 * 6 - >
144		 */
145#define		WAIT_REG_MEM_MEM_SPACE(x)               ((x) << 4)
146		/* 0 - reg
147		 * 1 - mem
148		 */
149#define		WAIT_REG_MEM_OPERATION(x)               ((x) << 6)
150		/* 0 - wait_reg_mem
151		 * 1 - wr_wait_wr_reg
152		 */
153#define		WAIT_REG_MEM_ENGINE(x)                  ((x) << 8)
154		/* 0 - me
155		 * 1 - pfp
156		 */
157#define	PACKET3_INDIRECT_BUFFER				0x3F
158#define		INDIRECT_BUFFER_VALID                   (1 << 23)
159#define		INDIRECT_BUFFER_CACHE_POLICY(x)         ((x) << 28)
160		/* 0 - LRU
161		 * 1 - Stream
162		 * 2 - Bypass
163		 */
164#define     INDIRECT_BUFFER_PRE_ENB(x)		 ((x) << 21)
165#define     INDIRECT_BUFFER_PRE_RESUME(x)               ((x) << 30)
166#define	PACKET3_COPY_DATA				0x40
167#define	PACKET3_PFP_SYNC_ME				0x42
168#define	PACKET3_COND_WRITE				0x45
169#define	PACKET3_EVENT_WRITE				0x46
170#define		EVENT_TYPE(x)                           ((x) << 0)
171#define		EVENT_INDEX(x)                          ((x) << 8)
172		/* 0 - any non-TS event
173		 * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
174		 * 2 - SAMPLE_PIPELINESTAT
175		 * 3 - SAMPLE_STREAMOUTSTAT*
176		 * 4 - *S_PARTIAL_FLUSH
177		 */
178#define	PACKET3_RELEASE_MEM				0x49
179#define		EVENT_TYPE(x)                           ((x) << 0)
180#define		EVENT_INDEX(x)                          ((x) << 8)
181#define		EOP_TCL1_VOL_ACTION_EN                  (1 << 12)
182#define		EOP_TC_VOL_ACTION_EN                    (1 << 13) /* L2 */
183#define		EOP_TC_WB_ACTION_EN                     (1 << 15) /* L2 */
184#define		EOP_TCL1_ACTION_EN                      (1 << 16)
185#define		EOP_TC_ACTION_EN                        (1 << 17) /* L2 */
186#define		EOP_TC_NC_ACTION_EN			(1 << 19)
187#define		EOP_TC_MD_ACTION_EN			(1 << 21) /* L2 metadata */
188#define		EOP_EXEC				(1 << 28) /* For Trailing Fence */
189
190#define		DATA_SEL(x)                             ((x) << 29)
191		/* 0 - discard
192		 * 1 - send low 32bit data
193		 * 2 - send 64bit data
194		 * 3 - send 64bit GPU counter value
195		 * 4 - send 64bit sys counter value
196		 */
197#define		INT_SEL(x)                              ((x) << 24)
198		/* 0 - none
199		 * 1 - interrupt only (DATA_SEL = 0)
200		 * 2 - interrupt when data write is confirmed
201		 */
202#define		DST_SEL(x)                              ((x) << 16)
203		/* 0 - MC
204		 * 1 - TC/L2
205		 */
206
207
208
209#define	PACKET3_PREAMBLE_CNTL				0x4A
210#              define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE     (2 << 28)
211#              define PACKET3_PREAMBLE_END_CLEAR_STATE       (3 << 28)
212#define	PACKET3_DMA_DATA				0x50
213/* 1. header
214 * 2. CONTROL
215 * 3. SRC_ADDR_LO or DATA [31:0]
216 * 4. SRC_ADDR_HI [31:0]
217 * 5. DST_ADDR_LO [31:0]
218 * 6. DST_ADDR_HI [7:0]
219 * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
220 */
221/* CONTROL */
222#              define PACKET3_DMA_DATA_ENGINE(x)     ((x) << 0)
223		/* 0 - ME
224		 * 1 - PFP
225		 */
226#              define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
227		/* 0 - LRU
228		 * 1 - Stream
229		 */
230#              define PACKET3_DMA_DATA_DST_SEL(x)  ((x) << 20)
231		/* 0 - DST_ADDR using DAS
232		 * 1 - GDS
233		 * 3 - DST_ADDR using L2
234		 */
235#              define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
236		/* 0 - LRU
237		 * 1 - Stream
238		 */
239#              define PACKET3_DMA_DATA_SRC_SEL(x)  ((x) << 29)
240		/* 0 - SRC_ADDR using SAS
241		 * 1 - GDS
242		 * 2 - DATA
243		 * 3 - SRC_ADDR using L2
244		 */
245#              define PACKET3_DMA_DATA_CP_SYNC     (1 << 31)
246/* COMMAND */
247#              define PACKET3_DMA_DATA_CMD_SAS     (1 << 26)
248		/* 0 - memory
249		 * 1 - register
250		 */
251#              define PACKET3_DMA_DATA_CMD_DAS     (1 << 27)
252		/* 0 - memory
253		 * 1 - register
254		 */
255#              define PACKET3_DMA_DATA_CMD_SAIC    (1 << 28)
256#              define PACKET3_DMA_DATA_CMD_DAIC    (1 << 29)
257#              define PACKET3_DMA_DATA_CMD_RAW_WAIT  (1 << 30)
258#define	PACKET3_ACQUIRE_MEM				0x58
259/* 1.  HEADER
260 * 2.  COHER_CNTL [30:0]
261 * 2.1 ENGINE_SEL [31:31]
262 * 3.  COHER_SIZE [31:0]
263 * 4.  COHER_SIZE_HI [7:0]
264 * 5.  COHER_BASE_LO [31:0]
265 * 6.  COHER_BASE_HI [23:0]
266 * 7.  POLL_INTERVAL [15:0]
267 */
268/* COHER_CNTL fields for CP_COHER_CNTL */
269#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_NC_ACTION_ENA(x) ((x) << 3)
270#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_WC_ACTION_ENA(x) ((x) << 4)
271#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_INV_METADATA_ACTION_ENA(x) ((x) << 5)
272#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TCL1_VOL_ACTION_ENA(x) ((x) << 15)
273#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_WB_ACTION_ENA(x) ((x) << 18)
274#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TCL1_ACTION_ENA(x) ((x) << 22)
275#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_TC_ACTION_ENA(x) ((x) << 23)
276#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_CB_ACTION_ENA(x) ((x) << 25)
277#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_DB_ACTION_ENA(x) ((x) << 26)
278#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_SH_KCACHE_ACTION_ENA(x) ((x) << 27)
279#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_SH_KCACHE_VOL_ACTION_ENA(x) ((x) << 28)
280#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_SH_ICACHE_ACTION_ENA(x) ((x) << 29)
281#define 	PACKET3_ACQUIRE_MEM_CP_COHER_CNTL_SH_KCACHE_WB_ACTION_ENA(x) ((x) << 30)
282#define	PACKET3_REWIND					0x59
283#define	PACKET3_LOAD_UCONFIG_REG			0x5E
284#define	PACKET3_LOAD_SH_REG				0x5F
285#define	PACKET3_LOAD_CONFIG_REG				0x60
286#define	PACKET3_LOAD_CONTEXT_REG			0x61
287#define	PACKET3_SET_CONFIG_REG				0x68
288#define		PACKET3_SET_CONFIG_REG_START			0x00002000
289#define		PACKET3_SET_CONFIG_REG_END			0x00002c00
290#define	PACKET3_SET_CONTEXT_REG				0x69
291#define		PACKET3_SET_CONTEXT_REG_START			0x0000a000
292#define		PACKET3_SET_CONTEXT_REG_END			0x0000a400
293#define	PACKET3_SET_CONTEXT_REG_INDIRECT		0x73
294#define	PACKET3_SET_SH_REG				0x76
295#define		PACKET3_SET_SH_REG_START			0x00002c00
296#define		PACKET3_SET_SH_REG_END				0x00003000
297#define	PACKET3_SET_SH_REG_OFFSET			0x77
298#define	PACKET3_SET_QUEUE_REG				0x78
299#define	PACKET3_SET_UCONFIG_REG				0x79
300#define		PACKET3_SET_UCONFIG_REG_START			0x0000c000
301#define		PACKET3_SET_UCONFIG_REG_END			0x0000c400
302#define		PACKET3_SET_UCONFIG_REG_INDEX_TYPE		(2 << 28)
303#define	PACKET3_SCRATCH_RAM_WRITE			0x7D
304#define	PACKET3_SCRATCH_RAM_READ			0x7E
305#define	PACKET3_LOAD_CONST_RAM				0x80
306#define	PACKET3_WRITE_CONST_RAM				0x81
307#define	PACKET3_DUMP_CONST_RAM				0x83
308#define	PACKET3_INCREMENT_CE_COUNTER			0x84
309#define	PACKET3_INCREMENT_DE_COUNTER			0x85
310#define	PACKET3_WAIT_ON_CE_COUNTER			0x86
311#define	PACKET3_WAIT_ON_DE_COUNTER_DIFF			0x88
312#define	PACKET3_SWITCH_BUFFER				0x8B
313#define PACKET3_FRAME_CONTROL				0x90
314#			define FRAME_TMZ	(1 << 0)
315#			define FRAME_CMD(x) ((x) << 28)
316			/*
317			 * x=0: tmz_begin
318			 * x=1: tmz_end
319			 */
320
321#define	PACKET3_INVALIDATE_TLBS				0x98
322#              define PACKET3_INVALIDATE_TLBS_DST_SEL(x)     ((x) << 0)
323#              define PACKET3_INVALIDATE_TLBS_ALL_HUB(x)     ((x) << 4)
324#              define PACKET3_INVALIDATE_TLBS_PASID(x)       ((x) << 5)
325#              define PACKET3_INVALIDATE_TLBS_FLUSH_TYPE(x)  ((x) << 29)
326#define PACKET3_SET_RESOURCES				0xA0
327/* 1. header
328 * 2. CONTROL
329 * 3. QUEUE_MASK_LO [31:0]
330 * 4. QUEUE_MASK_HI [31:0]
331 * 5. GWS_MASK_LO [31:0]
332 * 6. GWS_MASK_HI [31:0]
333 * 7. OAC_MASK [15:0]
334 * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0]
335 */
336#              define PACKET3_SET_RESOURCES_VMID_MASK(x)     ((x) << 0)
337#              define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16)
338#              define PACKET3_SET_RESOURCES_QUEUE_TYPE(x)    ((x) << 29)
339#define PACKET3_MAP_QUEUES				0xA2
340/* 1. header
341 * 2. CONTROL
342 * 3. CONTROL2
343 * 4. MQD_ADDR_LO [31:0]
344 * 5. MQD_ADDR_HI [31:0]
345 * 6. WPTR_ADDR_LO [31:0]
346 * 7. WPTR_ADDR_HI [31:0]
347 */
348/* CONTROL */
349#              define PACKET3_MAP_QUEUES_QUEUE_SEL(x)       ((x) << 4)
350#              define PACKET3_MAP_QUEUES_VMID(x)            ((x) << 8)
351#              define PACKET3_MAP_QUEUES_QUEUE(x)           ((x) << 13)
352#              define PACKET3_MAP_QUEUES_PIPE(x)            ((x) << 16)
353#              define PACKET3_MAP_QUEUES_ME(x)              ((x) << 18)
354#              define PACKET3_MAP_QUEUES_QUEUE_TYPE(x)      ((x) << 21)
355#              define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x)    ((x) << 24)
356#              define PACKET3_MAP_QUEUES_ENGINE_SEL(x)      ((x) << 26)
357#              define PACKET3_MAP_QUEUES_NUM_QUEUES(x)      ((x) << 29)
358/* CONTROL2 */
359#              define PACKET3_MAP_QUEUES_CHECK_DISABLE(x)   ((x) << 1)
360#              define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2)
361#define	PACKET3_UNMAP_QUEUES				0xA3
362/* 1. header
363 * 2. CONTROL
364 * 3. CONTROL2
365 * 4. CONTROL3
366 * 5. CONTROL4
367 * 6. CONTROL5
368 */
369/* CONTROL */
370#              define PACKET3_UNMAP_QUEUES_ACTION(x)           ((x) << 0)
371		/* 0 - PREEMPT_QUEUES
372		 * 1 - RESET_QUEUES
373		 * 2 - DISABLE_PROCESS_QUEUES
374		 * 3 - PREEMPT_QUEUES_NO_UNMAP
375		 */
376#              define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x)        ((x) << 4)
377#              define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x)       ((x) << 26)
378#              define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x)       ((x) << 29)
379/* CONTROL2a */
380#              define PACKET3_UNMAP_QUEUES_PASID(x)            ((x) << 0)
381/* CONTROL2b */
382#              define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2)
383/* CONTROL3a */
384#              define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2)
385/* CONTROL3b */
386#              define PACKET3_UNMAP_QUEUES_RB_WPTR(x)          ((x) << 0)
387/* CONTROL4 */
388#              define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2)
389/* CONTROL5 */
390#              define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2)
391#define	PACKET3_QUERY_STATUS				0xA4
392/* 1. header
393 * 2. CONTROL
394 * 3. CONTROL2
395 * 4. ADDR_LO [31:0]
396 * 5. ADDR_HI [31:0]
397 * 6. DATA_LO [31:0]
398 * 7. DATA_HI [31:0]
399 */
400/* CONTROL */
401#              define PACKET3_QUERY_STATUS_CONTEXT_ID(x)       ((x) << 0)
402#              define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x)    ((x) << 28)
403#              define PACKET3_QUERY_STATUS_COMMAND(x)          ((x) << 30)
404/* CONTROL2a */
405#              define PACKET3_QUERY_STATUS_PASID(x)            ((x) << 0)
406/* CONTROL2b */
407#              define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x)  ((x) << 2)
408#              define PACKET3_QUERY_STATUS_ENG_SEL(x)          ((x) << 25)
409
410
411#define VCE_CMD_NO_OP		0x00000000
412#define VCE_CMD_END		0x00000001
413#define VCE_CMD_IB		0x00000002
414#define VCE_CMD_FENCE		0x00000003
415#define VCE_CMD_TRAP		0x00000004
416#define VCE_CMD_IB_AUTO 	0x00000005
417#define VCE_CMD_SEMAPHORE	0x00000006
418
419#define VCE_CMD_IB_VM           0x00000102
420#define VCE_CMD_WAIT_GE         0x00000106
421#define VCE_CMD_UPDATE_PTB      0x00000107
422#define VCE_CMD_FLUSH_TLB       0x00000108
423#define VCE_CMD_REG_WRITE       0x00000109
424#define VCE_CMD_REG_WAIT        0x0000010a
425
426#define HEVC_ENC_CMD_NO_OP		0x00000000
427#define HEVC_ENC_CMD_END		0x00000001
428#define HEVC_ENC_CMD_FENCE		0x00000003
429#define HEVC_ENC_CMD_TRAP		0x00000004
430#define HEVC_ENC_CMD_IB_VM		0x00000102
431#define HEVC_ENC_CMD_REG_WRITE		0x00000109
432#define HEVC_ENC_CMD_REG_WAIT		0x0000010a
433
434#endif
435