1Binding for Texas Instruments DPLL clock.
2
3This binding uses the common clock binding[1].  It assumes a
4register-mapped DPLL with usually two selectable input clocks
5(reference clock and bypass clock), with digital phase locked
6loop logic for multiplying the input clock to a desired output
7clock. This clock also typically supports different operation
8modes (locked, low power stop etc.) This binding has several
9sub-types, which effectively result in slightly different setup
10for the actual DPLL clock.
11
12[1] Documentation/devicetree/bindings/clock/clock-bindings.txt
13
14Required properties:
15- compatible : shall be one of:
16		"ti,omap3-dpll-clock",
17		"ti,omap3-dpll-core-clock",
18		"ti,omap3-dpll-per-clock",
19		"ti,omap3-dpll-per-j-type-clock",
20		"ti,omap4-dpll-clock",
21		"ti,omap4-dpll-x2-clock",
22		"ti,omap4-dpll-core-clock",
23		"ti,omap4-dpll-m4xen-clock",
24		"ti,omap4-dpll-j-type-clock",
25		"ti,omap5-mpu-dpll-clock",
26		"ti,am3-dpll-no-gate-clock",
27		"ti,am3-dpll-j-type-clock",
28		"ti,am3-dpll-no-gate-j-type-clock",
29		"ti,am3-dpll-clock",
30		"ti,am3-dpll-core-clock",
31		"ti,am3-dpll-x2-clock",
32		"ti,omap2-dpll-core-clock",
33
34- #clock-cells : from common clock binding; shall be set to 0.
35- clocks : link phandles of parent clocks, first entry lists reference clock
36  and second entry bypass clock
37- reg : offsets for the register set for controlling the DPLL.
38  Registers are listed in following order:
39	"control" - contains the control register base address
40	"idlest" - contains the idle status register base address
41	"mult-div1" - contains the multiplier / divider register base address
42	"autoidle" - contains the autoidle register base address (optional)
43	"ssc-deltam" - DPLL supports spread spectrum clocking (SSC), contains
44		       the frequency spreading register base address (optional)
45	"ssc-modfreq" - DPLL supports spread spectrum clocking (SSC), contains
46		        the modulation frequency register base address
47			(optional)
48  ti,am3-* dpll types do not have autoidle register
49  ti,omap2-* dpll type does not support idlest / autoidle registers
50
51Optional properties:
52- DPLL mode setting - defining any one or more of the following overrides
53  default setting.
54	- ti,low-power-stop : DPLL supports low power stop mode, gating output
55	- ti,low-power-bypass : DPLL output matches rate of parent bypass clock
56	- ti,lock : DPLL locks in programmed rate
57	- ti,min-div : the minimum divisor to start from to round the DPLL
58		       target rate
59	- ti,ssc-deltam : DPLL supports spread spectrum clocking, frequency
60			  spreading in permille (10th of a percent)
61	- ti,ssc-modfreq-hz : DPLL supports spread spectrum clocking, spread
62			      spectrum modulation frequency
63	- ti,ssc-downspread : DPLL supports spread spectrum clocking, boolean
64			      to enable the downspread feature
65
66Examples:
67	dpll_core_ck: dpll_core_ck@44e00490 {
68		#clock-cells = <0>;
69		compatible = "ti,omap4-dpll-core-clock";
70		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
71		reg = <0x490>, <0x45c>, <0x488>, <0x468>;
72	};
73
74	dpll2_ck: dpll2_ck@48004004 {
75		#clock-cells = <0>;
76		compatible = "ti,omap3-dpll-clock";
77		clocks = <&sys_ck>, <&dpll2_fck>;
78		ti,low-power-stop;
79		ti,low-power-bypass;
80		ti,lock;
81		reg = <0x4>, <0x24>, <0x34>, <0x40>;
82	};
83
84	dpll_core_ck: dpll_core_ck@44e00490 {
85		#clock-cells = <0>;
86		compatible = "ti,am3-dpll-core-clock";
87		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
88		reg = <0x90>, <0x5c>, <0x68>;
89	};
90
91	dpll_ck: dpll_ck {
92		#clock-cells = <0>;
93		compatible = "ti,omap2-dpll-core-clock";
94		clocks = <&sys_ck>, <&sys_ck>;
95		reg = <0x0500>, <0x0540>;
96	};
97
98	dpll_disp_ck: dpll_disp_ck {
99		#clock-cells = <0>;
100		compatible = "ti,am3-dpll-no-gate-clock";
101		clocks = <&sys_clkin_ck>, <&sys_clkin_ck>;
102		reg = <0x0498>, <0x0448>, <0x0454>, <0x044c>, <0x0450>;
103	};
104