1// SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause
2/* Copyright(c) 2019-2022  Realtek Corporation
3 */
4
5#include "coex.h"
6#include "fw.h"
7#include "mac.h"
8#include "phy.h"
9#include "reg.h"
10#include "rtw8852b.h"
11#include "rtw8852b_rfk.h"
12#include "rtw8852b_table.h"
13#include "txrx.h"
14
15#define RTW8852B_FW_FORMAT_MAX 1
16#define RTW8852B_FW_BASENAME "rtw89/rtw8852b_fw"
17#define RTW8852B_MODULE_FIRMWARE \
18	RTW8852B_FW_BASENAME "-" __stringify(RTW8852B_FW_FORMAT_MAX) ".bin"
19
20static const struct rtw89_hfc_ch_cfg rtw8852b_hfc_chcfg_pcie[] = {
21	{5, 341, grp_0}, /* ACH 0 */
22	{5, 341, grp_0}, /* ACH 1 */
23	{4, 342, grp_0}, /* ACH 2 */
24	{4, 342, grp_0}, /* ACH 3 */
25	{0, 0, grp_0}, /* ACH 4 */
26	{0, 0, grp_0}, /* ACH 5 */
27	{0, 0, grp_0}, /* ACH 6 */
28	{0, 0, grp_0}, /* ACH 7 */
29	{4, 342, grp_0}, /* B0MGQ */
30	{4, 342, grp_0}, /* B0HIQ */
31	{0, 0, grp_0}, /* B1MGQ */
32	{0, 0, grp_0}, /* B1HIQ */
33	{40, 0, 0} /* FWCMDQ */
34};
35
36static const struct rtw89_hfc_pub_cfg rtw8852b_hfc_pubcfg_pcie = {
37	446, /* Group 0 */
38	0, /* Group 1 */
39	446, /* Public Max */
40	0 /* WP threshold */
41};
42
43static const struct rtw89_hfc_param_ini rtw8852b_hfc_param_ini_pcie[] = {
44	[RTW89_QTA_SCC] = {rtw8852b_hfc_chcfg_pcie, &rtw8852b_hfc_pubcfg_pcie,
45			   &rtw89_mac_size.hfc_preccfg_pcie, RTW89_HCIFC_POH},
46	[RTW89_QTA_DLFW] = {NULL, NULL, &rtw89_mac_size.hfc_preccfg_pcie,
47			    RTW89_HCIFC_POH},
48	[RTW89_QTA_INVALID] = {NULL},
49};
50
51static const struct rtw89_dle_mem rtw8852b_dle_mem_pcie[] = {
52	[RTW89_QTA_SCC] = {RTW89_QTA_SCC, &rtw89_mac_size.wde_size7,
53			   &rtw89_mac_size.ple_size6, &rtw89_mac_size.wde_qt7,
54			   &rtw89_mac_size.wde_qt7, &rtw89_mac_size.ple_qt18,
55			   &rtw89_mac_size.ple_qt58},
56	[RTW89_QTA_WOW] = {RTW89_QTA_WOW, &rtw89_mac_size.wde_size7,
57			   &rtw89_mac_size.ple_size6, &rtw89_mac_size.wde_qt7,
58			   &rtw89_mac_size.wde_qt7, &rtw89_mac_size.ple_qt18,
59			   &rtw89_mac_size.ple_qt_52b_wow},
60	[RTW89_QTA_DLFW] = {RTW89_QTA_DLFW, &rtw89_mac_size.wde_size9,
61			    &rtw89_mac_size.ple_size8, &rtw89_mac_size.wde_qt4,
62			    &rtw89_mac_size.wde_qt4, &rtw89_mac_size.ple_qt13,
63			    &rtw89_mac_size.ple_qt13},
64	[RTW89_QTA_INVALID] = {RTW89_QTA_INVALID, NULL, NULL, NULL, NULL, NULL,
65			       NULL},
66};
67
68static const struct rtw89_reg3_def rtw8852b_pmac_ht20_mcs7_tbl[] = {
69	{0x4580, 0x0000ffff, 0x0},
70	{0x4580, 0xffff0000, 0x0},
71	{0x4584, 0x0000ffff, 0x0},
72	{0x4584, 0xffff0000, 0x0},
73	{0x4580, 0x0000ffff, 0x1},
74	{0x4578, 0x00ffffff, 0x2018b},
75	{0x4570, 0x03ffffff, 0x7},
76	{0x4574, 0x03ffffff, 0x32407},
77	{0x45b8, 0x00000010, 0x0},
78	{0x45b8, 0x00000100, 0x0},
79	{0x45b8, 0x00000080, 0x0},
80	{0x45b8, 0x00000008, 0x0},
81	{0x45a0, 0x0000ff00, 0x0},
82	{0x45a0, 0xff000000, 0x1},
83	{0x45a4, 0x0000ff00, 0x2},
84	{0x45a4, 0xff000000, 0x3},
85	{0x45b8, 0x00000020, 0x0},
86	{0x4568, 0xe0000000, 0x0},
87	{0x45b8, 0x00000002, 0x1},
88	{0x456c, 0xe0000000, 0x0},
89	{0x45b4, 0x00006000, 0x0},
90	{0x45b4, 0x00001800, 0x1},
91	{0x45b8, 0x00000040, 0x0},
92	{0x45b8, 0x00000004, 0x0},
93	{0x45b8, 0x00000200, 0x0},
94	{0x4598, 0xf8000000, 0x0},
95	{0x45b8, 0x00100000, 0x0},
96	{0x45a8, 0x00000fc0, 0x0},
97	{0x45b8, 0x00200000, 0x0},
98	{0x45b0, 0x00000038, 0x0},
99	{0x45b0, 0x000001c0, 0x0},
100	{0x45a0, 0x000000ff, 0x0},
101	{0x45b8, 0x00400000, 0x0},
102	{0x4590, 0x000007ff, 0x0},
103	{0x45b0, 0x00000e00, 0x0},
104	{0x45ac, 0x0000001f, 0x0},
105	{0x45b8, 0x00800000, 0x0},
106	{0x45a8, 0x0003f000, 0x0},
107	{0x45b8, 0x01000000, 0x0},
108	{0x45b0, 0x00007000, 0x0},
109	{0x45b0, 0x00038000, 0x0},
110	{0x45a0, 0x00ff0000, 0x0},
111	{0x45b8, 0x02000000, 0x0},
112	{0x4590, 0x003ff800, 0x0},
113	{0x45b0, 0x001c0000, 0x0},
114	{0x45ac, 0x000003e0, 0x0},
115	{0x45b8, 0x04000000, 0x0},
116	{0x45a8, 0x00fc0000, 0x0},
117	{0x45b8, 0x08000000, 0x0},
118	{0x45b0, 0x00e00000, 0x0},
119	{0x45b0, 0x07000000, 0x0},
120	{0x45a4, 0x000000ff, 0x0},
121	{0x45b8, 0x10000000, 0x0},
122	{0x4594, 0x000007ff, 0x0},
123	{0x45b0, 0x38000000, 0x0},
124	{0x45ac, 0x00007c00, 0x0},
125	{0x45b8, 0x20000000, 0x0},
126	{0x45a8, 0x3f000000, 0x0},
127	{0x45b8, 0x40000000, 0x0},
128	{0x45b4, 0x00000007, 0x0},
129	{0x45b4, 0x00000038, 0x0},
130	{0x45a4, 0x00ff0000, 0x0},
131	{0x45b8, 0x80000000, 0x0},
132	{0x4594, 0x003ff800, 0x0},
133	{0x45b4, 0x000001c0, 0x0},
134	{0x4598, 0xf8000000, 0x0},
135	{0x45b8, 0x00100000, 0x0},
136	{0x45a8, 0x00000fc0, 0x7},
137	{0x45b8, 0x00200000, 0x0},
138	{0x45b0, 0x00000038, 0x0},
139	{0x45b0, 0x000001c0, 0x0},
140	{0x45a0, 0x000000ff, 0x0},
141	{0x45b4, 0x06000000, 0x0},
142	{0x45b0, 0x00000007, 0x0},
143	{0x45b8, 0x00080000, 0x0},
144	{0x45a8, 0x0000003f, 0x0},
145	{0x457c, 0xffe00000, 0x1},
146	{0x4530, 0xffffffff, 0x0},
147	{0x4588, 0x00003fff, 0x0},
148	{0x4598, 0x000001ff, 0x0},
149	{0x4534, 0xffffffff, 0x0},
150	{0x4538, 0xffffffff, 0x0},
151	{0x453c, 0xffffffff, 0x0},
152	{0x4588, 0x0fffc000, 0x0},
153	{0x4598, 0x0003fe00, 0x0},
154	{0x4540, 0xffffffff, 0x0},
155	{0x4544, 0xffffffff, 0x0},
156	{0x4548, 0xffffffff, 0x0},
157	{0x458c, 0x00003fff, 0x0},
158	{0x4598, 0x07fc0000, 0x0},
159	{0x454c, 0xffffffff, 0x0},
160	{0x4550, 0xffffffff, 0x0},
161	{0x4554, 0xffffffff, 0x0},
162	{0x458c, 0x0fffc000, 0x0},
163	{0x459c, 0x000001ff, 0x0},
164	{0x4558, 0xffffffff, 0x0},
165	{0x455c, 0xffffffff, 0x0},
166	{0x4530, 0xffffffff, 0x4e790001},
167	{0x4588, 0x00003fff, 0x0},
168	{0x4598, 0x000001ff, 0x1},
169	{0x4534, 0xffffffff, 0x0},
170	{0x4538, 0xffffffff, 0x4b},
171	{0x45ac, 0x38000000, 0x7},
172	{0x4588, 0xf0000000, 0x0},
173	{0x459c, 0x7e000000, 0x0},
174	{0x45b8, 0x00040000, 0x0},
175	{0x45b8, 0x00020000, 0x0},
176	{0x4590, 0xffc00000, 0x0},
177	{0x45b8, 0x00004000, 0x0},
178	{0x4578, 0xff000000, 0x0},
179	{0x45b8, 0x00000400, 0x0},
180	{0x45b8, 0x00000800, 0x0},
181	{0x45b8, 0x00001000, 0x0},
182	{0x45b8, 0x00002000, 0x0},
183	{0x45b4, 0x00018000, 0x0},
184	{0x45ac, 0x07800000, 0x0},
185	{0x45b4, 0x00000600, 0x2},
186	{0x459c, 0x0001fe00, 0x80},
187	{0x45ac, 0x00078000, 0x3},
188	{0x459c, 0x01fe0000, 0x1},
189};
190
191static const struct rtw89_reg3_def rtw8852b_btc_preagc_en_defs[] = {
192	{0x46D0, GENMASK(1, 0), 0x3},
193	{0x4790, GENMASK(1, 0), 0x3},
194	{0x4AD4, GENMASK(31, 0), 0xf},
195	{0x4AE0, GENMASK(31, 0), 0xf},
196	{0x4688, GENMASK(31, 24), 0x80},
197	{0x476C, GENMASK(31, 24), 0x80},
198	{0x4694, GENMASK(7, 0), 0x80},
199	{0x4694, GENMASK(15, 8), 0x80},
200	{0x4778, GENMASK(7, 0), 0x80},
201	{0x4778, GENMASK(15, 8), 0x80},
202	{0x4AE4, GENMASK(23, 0), 0x780D1E},
203	{0x4AEC, GENMASK(23, 0), 0x780D1E},
204	{0x469C, GENMASK(31, 26), 0x34},
205	{0x49F0, GENMASK(31, 26), 0x34},
206};
207
208static DECLARE_PHY_REG3_TBL(rtw8852b_btc_preagc_en_defs);
209
210static const struct rtw89_reg3_def rtw8852b_btc_preagc_dis_defs[] = {
211	{0x46D0, GENMASK(1, 0), 0x0},
212	{0x4790, GENMASK(1, 0), 0x0},
213	{0x4AD4, GENMASK(31, 0), 0x60},
214	{0x4AE0, GENMASK(31, 0), 0x60},
215	{0x4688, GENMASK(31, 24), 0x1a},
216	{0x476C, GENMASK(31, 24), 0x1a},
217	{0x4694, GENMASK(7, 0), 0x2a},
218	{0x4694, GENMASK(15, 8), 0x2a},
219	{0x4778, GENMASK(7, 0), 0x2a},
220	{0x4778, GENMASK(15, 8), 0x2a},
221	{0x4AE4, GENMASK(23, 0), 0x79E99E},
222	{0x4AEC, GENMASK(23, 0), 0x79E99E},
223	{0x469C, GENMASK(31, 26), 0x26},
224	{0x49F0, GENMASK(31, 26), 0x26},
225};
226
227static DECLARE_PHY_REG3_TBL(rtw8852b_btc_preagc_dis_defs);
228
229static const u32 rtw8852b_h2c_regs[RTW89_H2CREG_MAX] = {
230	R_AX_H2CREG_DATA0, R_AX_H2CREG_DATA1,  R_AX_H2CREG_DATA2,
231	R_AX_H2CREG_DATA3
232};
233
234static const u32 rtw8852b_c2h_regs[RTW89_C2HREG_MAX] = {
235	R_AX_C2HREG_DATA0, R_AX_C2HREG_DATA1, R_AX_C2HREG_DATA2,
236	R_AX_C2HREG_DATA3
237};
238
239static const struct rtw89_page_regs rtw8852b_page_regs = {
240	.hci_fc_ctrl	= R_AX_HCI_FC_CTRL,
241	.ch_page_ctrl	= R_AX_CH_PAGE_CTRL,
242	.ach_page_ctrl	= R_AX_ACH0_PAGE_CTRL,
243	.ach_page_info	= R_AX_ACH0_PAGE_INFO,
244	.pub_page_info3	= R_AX_PUB_PAGE_INFO3,
245	.pub_page_ctrl1	= R_AX_PUB_PAGE_CTRL1,
246	.pub_page_ctrl2	= R_AX_PUB_PAGE_CTRL2,
247	.pub_page_info1	= R_AX_PUB_PAGE_INFO1,
248	.pub_page_info2 = R_AX_PUB_PAGE_INFO2,
249	.wp_page_ctrl1	= R_AX_WP_PAGE_CTRL1,
250	.wp_page_ctrl2	= R_AX_WP_PAGE_CTRL2,
251	.wp_page_info1	= R_AX_WP_PAGE_INFO1,
252};
253
254static const struct rtw89_reg_def rtw8852b_dcfo_comp = {
255	R_DCFO_COMP_S0, B_DCFO_COMP_S0_MSK
256};
257
258static const struct rtw89_imr_info rtw8852b_imr_info = {
259	.wdrls_imr_set		= B_AX_WDRLS_IMR_SET,
260	.wsec_imr_reg		= R_AX_SEC_DEBUG,
261	.wsec_imr_set		= B_AX_IMR_ERROR,
262	.mpdu_tx_imr_set	= 0,
263	.mpdu_rx_imr_set	= 0,
264	.sta_sch_imr_set	= B_AX_STA_SCHEDULER_IMR_SET,
265	.txpktctl_imr_b0_reg	= R_AX_TXPKTCTL_ERR_IMR_ISR,
266	.txpktctl_imr_b0_clr	= B_AX_TXPKTCTL_IMR_B0_CLR,
267	.txpktctl_imr_b0_set	= B_AX_TXPKTCTL_IMR_B0_SET,
268	.txpktctl_imr_b1_reg	= R_AX_TXPKTCTL_ERR_IMR_ISR_B1,
269	.txpktctl_imr_b1_clr	= B_AX_TXPKTCTL_IMR_B1_CLR,
270	.txpktctl_imr_b1_set	= B_AX_TXPKTCTL_IMR_B1_SET,
271	.wde_imr_clr		= B_AX_WDE_IMR_CLR,
272	.wde_imr_set		= B_AX_WDE_IMR_SET,
273	.ple_imr_clr		= B_AX_PLE_IMR_CLR,
274	.ple_imr_set		= B_AX_PLE_IMR_SET,
275	.host_disp_imr_clr	= B_AX_HOST_DISP_IMR_CLR,
276	.host_disp_imr_set	= B_AX_HOST_DISP_IMR_SET,
277	.cpu_disp_imr_clr	= B_AX_CPU_DISP_IMR_CLR,
278	.cpu_disp_imr_set	= B_AX_CPU_DISP_IMR_SET,
279	.other_disp_imr_clr	= B_AX_OTHER_DISP_IMR_CLR,
280	.other_disp_imr_set	= 0,
281	.bbrpt_com_err_imr_reg	= R_AX_BBRPT_COM_ERR_IMR_ISR,
282	.bbrpt_chinfo_err_imr_reg = R_AX_BBRPT_CHINFO_ERR_IMR_ISR,
283	.bbrpt_err_imr_set	= 0,
284	.bbrpt_dfs_err_imr_reg	= R_AX_BBRPT_DFS_ERR_IMR_ISR,
285	.ptcl_imr_clr		= B_AX_PTCL_IMR_CLR_ALL,
286	.ptcl_imr_set		= B_AX_PTCL_IMR_SET,
287	.cdma_imr_0_reg		= R_AX_DLE_CTRL,
288	.cdma_imr_0_clr		= B_AX_DLE_IMR_CLR,
289	.cdma_imr_0_set		= B_AX_DLE_IMR_SET,
290	.cdma_imr_1_reg		= 0,
291	.cdma_imr_1_clr		= 0,
292	.cdma_imr_1_set		= 0,
293	.phy_intf_imr_reg	= R_AX_PHYINFO_ERR_IMR,
294	.phy_intf_imr_clr	= 0,
295	.phy_intf_imr_set	= 0,
296	.rmac_imr_reg		= R_AX_RMAC_ERR_ISR,
297	.rmac_imr_clr		= B_AX_RMAC_IMR_CLR,
298	.rmac_imr_set		= B_AX_RMAC_IMR_SET,
299	.tmac_imr_reg		= R_AX_TMAC_ERR_IMR_ISR,
300	.tmac_imr_clr		= B_AX_TMAC_IMR_CLR,
301	.tmac_imr_set		= B_AX_TMAC_IMR_SET,
302};
303
304static const struct rtw89_rrsr_cfgs rtw8852b_rrsr_cfgs = {
305	.ref_rate = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_REF_RATE_SEL, 0},
306	.rsc = {R_AX_TRXPTCL_RRSR_CTL_0, B_AX_WMAC_RESP_RSC_MASK, 2},
307};
308
309static const struct rtw89_dig_regs rtw8852b_dig_regs = {
310	.seg0_pd_reg = R_SEG0R_PD_V1,
311	.pd_lower_bound_mask = B_SEG0R_PD_LOWER_BOUND_MSK,
312	.pd_spatial_reuse_en = B_SEG0R_PD_SPATIAL_REUSE_EN_MSK_V1,
313	.p0_lna_init = {R_PATH0_LNA_INIT_V1, B_PATH0_LNA_INIT_IDX_MSK},
314	.p1_lna_init = {R_PATH1_LNA_INIT_V1, B_PATH1_LNA_INIT_IDX_MSK},
315	.p0_tia_init = {R_PATH0_TIA_INIT_V1, B_PATH0_TIA_INIT_IDX_MSK_V1},
316	.p1_tia_init = {R_PATH1_TIA_INIT_V1, B_PATH1_TIA_INIT_IDX_MSK_V1},
317	.p0_rxb_init = {R_PATH0_RXB_INIT_V1, B_PATH0_RXB_INIT_IDX_MSK_V1},
318	.p1_rxb_init = {R_PATH1_RXB_INIT_V1, B_PATH1_RXB_INIT_IDX_MSK_V1},
319	.p0_p20_pagcugc_en = {R_PATH0_P20_FOLLOW_BY_PAGCUGC_V2,
320			      B_PATH0_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
321	.p0_s20_pagcugc_en = {R_PATH0_S20_FOLLOW_BY_PAGCUGC_V2,
322			      B_PATH0_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
323	.p1_p20_pagcugc_en = {R_PATH1_P20_FOLLOW_BY_PAGCUGC_V2,
324			      B_PATH1_P20_FOLLOW_BY_PAGCUGC_EN_MSK},
325	.p1_s20_pagcugc_en = {R_PATH1_S20_FOLLOW_BY_PAGCUGC_V2,
326			      B_PATH1_S20_FOLLOW_BY_PAGCUGC_EN_MSK},
327};
328
329static const struct rtw89_btc_rf_trx_para rtw89_btc_8852b_rf_ul[] = {
330	{255, 0, 0, 7}, /* 0 -> original */
331	{255, 2, 0, 7}, /* 1 -> for BT-connected ACI issue && BTG co-rx */
332	{255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
333	{255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
334	{255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
335	{255, 1, 0, 7}, /* the below id is for non-shared-antenna free-run */
336	{6, 1, 0, 7},
337	{13, 1, 0, 7},
338	{13, 1, 0, 7}
339};
340
341static const struct rtw89_btc_rf_trx_para rtw89_btc_8852b_rf_dl[] = {
342	{255, 0, 0, 7}, /* 0 -> original */
343	{255, 2, 0, 7}, /* 1 -> reserved for shared-antenna */
344	{255, 0, 0, 7}, /* 2 ->reserved for shared-antenna */
345	{255, 0, 0, 7}, /* 3- >reserved for shared-antenna */
346	{255, 0, 0, 7}, /* 4 ->reserved for shared-antenna */
347	{255, 1, 0, 7}, /* the below id is for non-shared-antenna free-run */
348	{255, 1, 0, 7},
349	{255, 1, 0, 7},
350	{255, 1, 0, 7}
351};
352
353static const struct rtw89_btc_fbtc_mreg rtw89_btc_8852b_mon_reg[] = {
354	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda24),
355	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda28),
356	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda2c),
357	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda30),
358	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda4c),
359	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda10),
360	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda20),
361	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xda34),
362	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xcef4),
363	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0x8424),
364	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xd200),
365	RTW89_DEF_FBTC_MREG(REG_MAC, 4, 0xd220),
366	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x980),
367	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x4738),
368	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x4688),
369	RTW89_DEF_FBTC_MREG(REG_BB, 4, 0x4694),
370};
371
372static const u8 rtw89_btc_8852b_wl_rssi_thres[BTC_WL_RSSI_THMAX] = {70, 60, 50, 40};
373static const u8 rtw89_btc_8852b_bt_rssi_thres[BTC_BT_RSSI_THMAX] = {50, 40, 30, 20};
374
375static int rtw8852b_pwr_on_func(struct rtw89_dev *rtwdev)
376{
377	u32 val32;
378	u32 ret;
379
380	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_AFSM_WLSUS_EN |
381						    B_AX_AFSM_PCIE_SUS_EN);
382	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_DIS_WLBT_PDNSUSEN_SOPC);
383	rtw89_write32_set(rtwdev, R_AX_WLLPS_CTRL, B_AX_DIS_WLBT_LPSEN_LOPC);
384	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APDM_HPDN);
385	rtw89_write32_clr(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFM_SWLPS);
386
387	ret = read_poll_timeout(rtw89_read32, val32, val32 & B_AX_RDY_SYSPWR,
388				1000, 20000, false, rtwdev, R_AX_SYS_PW_CTRL);
389	if (ret)
390		return ret;
391
392	rtw89_write32_set(rtwdev, R_AX_AFE_LDO_CTRL, B_AX_AON_OFF_PC_EN);
393	ret = read_poll_timeout(rtw89_read32, val32, val32 & B_AX_AON_OFF_PC_EN,
394				1000, 20000, false, rtwdev, R_AX_AFE_LDO_CTRL);
395	if (ret)
396		return ret;
397
398	rtw89_write32_mask(rtwdev, R_AX_SPS_DIG_OFF_CTRL0, B_AX_C1_L1_MASK, 0x1);
399	rtw89_write32_mask(rtwdev, R_AX_SPS_DIG_OFF_CTRL0, B_AX_C3_L1_MASK, 0x3);
400	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_EN_WLON);
401	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFN_ONMAC);
402
403	ret = read_poll_timeout(rtw89_read32, val32, !(val32 & B_AX_APFN_ONMAC),
404				1000, 20000, false, rtwdev, R_AX_SYS_PW_CTRL);
405	if (ret)
406		return ret;
407
408	rtw89_write8_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
409	rtw89_write8_clr(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
410	rtw89_write8_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
411	rtw89_write8_clr(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
412
413	rtw89_write8_set(rtwdev, R_AX_PLATFORM_ENABLE, B_AX_PLATFORM_EN);
414	rtw89_write32_clr(rtwdev, R_AX_SYS_SDIO_CTRL, B_AX_PCIE_CALIB_EN_V1);
415
416	rtw89_write32_set(rtwdev, R_AX_SYS_ADIE_PAD_PWR_CTRL, B_AX_SYM_PADPDN_WL_PTA_1P3);
417
418	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL,
419				      XTAL_SI_GND_SHDN_WL, XTAL_SI_GND_SHDN_WL);
420	if (ret)
421		return ret;
422
423	rtw89_write32_set(rtwdev, R_AX_SYS_ADIE_PAD_PWR_CTRL, B_AX_SYM_PADPDN_WL_RFC_1P3);
424
425	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL,
426				      XTAL_SI_SHDN_WL, XTAL_SI_SHDN_WL);
427	if (ret)
428		return ret;
429	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_OFF_WEI,
430				      XTAL_SI_OFF_WEI);
431	if (ret)
432		return ret;
433	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_OFF_EI,
434				      XTAL_SI_OFF_EI);
435	if (ret)
436		return ret;
437	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_RFC2RF);
438	if (ret)
439		return ret;
440	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_PON_WEI,
441				      XTAL_SI_PON_WEI);
442	if (ret)
443		return ret;
444	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_PON_EI,
445				      XTAL_SI_PON_EI);
446	if (ret)
447		return ret;
448	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_SRAM2RFC);
449	if (ret)
450		return ret;
451	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_SRAM_CTRL, 0, XTAL_SI_SRAM_DIS);
452	if (ret)
453		return ret;
454	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_XTAL_XMD_2, 0, XTAL_SI_LDO_LPS);
455	if (ret)
456		return ret;
457	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_XTAL_XMD_4, 0, XTAL_SI_LPS_CAP);
458	if (ret)
459		return ret;
460
461	rtw89_write32_set(rtwdev, R_AX_PMC_DBG_CTRL2, B_AX_SYSON_DIS_PMCR_AX_WRMSK);
462	rtw89_write32_set(rtwdev, R_AX_SYS_ISO_CTRL, B_AX_ISO_EB2CORE);
463	rtw89_write32_clr(rtwdev, R_AX_SYS_ISO_CTRL, B_AX_PWC_EV2EF_B15);
464
465	fsleep(1000);
466
467	rtw89_write32_clr(rtwdev, R_AX_SYS_ISO_CTRL, B_AX_PWC_EV2EF_B14);
468	rtw89_write32_clr(rtwdev, R_AX_PMC_DBG_CTRL2, B_AX_SYSON_DIS_PMCR_AX_WRMSK);
469
470	if (!rtwdev->efuse.valid || rtwdev->efuse.power_k_valid)
471		goto func_en;
472
473	rtw89_write32_mask(rtwdev, R_AX_SPS_DIG_ON_CTRL0, B_AX_VOL_L1_MASK, 0x9);
474	rtw89_write32_mask(rtwdev, R_AX_SPS_DIG_ON_CTRL0, B_AX_VREFPFM_L_MASK, 0xA);
475
476	if (rtwdev->hal.cv == CHIP_CBV) {
477		rtw89_write32_set(rtwdev, R_AX_PMC_DBG_CTRL2, B_AX_SYSON_DIS_PMCR_AX_WRMSK);
478		rtw89_write16_mask(rtwdev, R_AX_HCI_LDO_CTRL, B_AX_R_AX_VADJ_MASK, 0xA);
479		rtw89_write32_clr(rtwdev, R_AX_PMC_DBG_CTRL2, B_AX_SYSON_DIS_PMCR_AX_WRMSK);
480	}
481
482func_en:
483	rtw89_write32_set(rtwdev, R_AX_DMAC_FUNC_EN,
484			  B_AX_MAC_FUNC_EN | B_AX_DMAC_FUNC_EN | B_AX_MPDU_PROC_EN |
485			  B_AX_WD_RLS_EN | B_AX_DLE_WDE_EN | B_AX_TXPKT_CTRL_EN |
486			  B_AX_STA_SCH_EN | B_AX_DLE_PLE_EN | B_AX_PKT_BUF_EN |
487			  B_AX_DMAC_TBL_EN | B_AX_PKT_IN_EN | B_AX_DLE_CPUIO_EN |
488			  B_AX_DISPATCHER_EN | B_AX_BBRPT_EN | B_AX_MAC_SEC_EN |
489			  B_AX_DMACREG_GCKEN);
490	rtw89_write32_set(rtwdev, R_AX_CMAC_FUNC_EN,
491			  B_AX_CMAC_EN | B_AX_CMAC_TXEN | B_AX_CMAC_RXEN |
492			  B_AX_FORCE_CMACREG_GCKEN | B_AX_PHYINTF_EN | B_AX_CMAC_DMA_EN |
493			  B_AX_PTCLTOP_EN | B_AX_SCHEDULER_EN | B_AX_TMAC_EN |
494			  B_AX_RMAC_EN);
495
496	rtw89_write32_mask(rtwdev, R_AX_EECS_EESK_FUNC_SEL, B_AX_PINMUX_EESK_FUNC_SEL_MASK,
497			   PINMUX_EESK_FUNC_SEL_BT_LOG);
498
499	return 0;
500}
501
502static int rtw8852b_pwr_off_func(struct rtw89_dev *rtwdev)
503{
504	u32 val32;
505	u32 ret;
506
507	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_RFC2RF,
508				      XTAL_SI_RFC2RF);
509	if (ret)
510		return ret;
511	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_OFF_EI);
512	if (ret)
513		return ret;
514	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_OFF_WEI);
515	if (ret)
516		return ret;
517	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, 0, XTAL_SI_RF00);
518	if (ret)
519		return ret;
520	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, 0, XTAL_SI_RF10);
521	if (ret)
522		return ret;
523	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, XTAL_SI_SRAM2RFC,
524				      XTAL_SI_SRAM2RFC);
525	if (ret)
526		return ret;
527	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_PON_EI);
528	if (ret)
529		return ret;
530	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_PON_WEI);
531	if (ret)
532		return ret;
533
534	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_EN_WLON);
535	rtw89_write8_clr(rtwdev, R_AX_SYS_FUNC_EN, B_AX_FEN_BB_GLB_RSTN | B_AX_FEN_BBRSTB);
536	rtw89_write32_clr(rtwdev, R_AX_SYS_ADIE_PAD_PWR_CTRL, B_AX_SYM_PADPDN_WL_RFC_1P3);
537
538	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_SHDN_WL);
539	if (ret)
540		return ret;
541
542	rtw89_write32_clr(rtwdev, R_AX_SYS_ADIE_PAD_PWR_CTRL, B_AX_SYM_PADPDN_WL_PTA_1P3);
543
544	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_ANAPAR_WL, 0, XTAL_SI_GND_SHDN_WL);
545	if (ret)
546		return ret;
547
548	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFM_OFFMAC);
549
550	ret = read_poll_timeout(rtw89_read32, val32, !(val32 & B_AX_APFM_OFFMAC),
551				1000, 20000, false, rtwdev, R_AX_SYS_PW_CTRL);
552	if (ret)
553		return ret;
554
555	rtw89_write32(rtwdev, R_AX_WLLPS_CTRL, SW_LPS_OPTION);
556	rtw89_write32_set(rtwdev, R_AX_SYS_SWR_CTRL1, B_AX_SYM_CTRL_SPS_PWMFREQ);
557	rtw89_write32_mask(rtwdev, R_AX_SPS_DIG_ON_CTRL0, B_AX_REG_ZCDC_H_MASK, 0x3);
558	rtw89_write32_set(rtwdev, R_AX_SYS_PW_CTRL, B_AX_APFM_SWLPS);
559
560	return 0;
561}
562
563static void rtw8852be_efuse_parsing(struct rtw89_efuse *efuse,
564				    struct rtw8852b_efuse *map)
565{
566	ether_addr_copy(efuse->addr, map->e.mac_addr);
567	efuse->rfe_type = map->rfe_type;
568	efuse->xtal_cap = map->xtal_k;
569}
570
571static void rtw8852b_efuse_parsing_tssi(struct rtw89_dev *rtwdev,
572					struct rtw8852b_efuse *map)
573{
574	struct rtw89_tssi_info *tssi = &rtwdev->tssi;
575	struct rtw8852b_tssi_offset *ofst[] = {&map->path_a_tssi, &map->path_b_tssi};
576	u8 i, j;
577
578	tssi->thermal[RF_PATH_A] = map->path_a_therm;
579	tssi->thermal[RF_PATH_B] = map->path_b_therm;
580
581	for (i = 0; i < RF_PATH_NUM_8852B; i++) {
582		memcpy(tssi->tssi_cck[i], ofst[i]->cck_tssi,
583		       sizeof(ofst[i]->cck_tssi));
584
585		for (j = 0; j < TSSI_CCK_CH_GROUP_NUM; j++)
586			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
587				    "[TSSI][EFUSE] path=%d cck[%d]=0x%x\n",
588				    i, j, tssi->tssi_cck[i][j]);
589
590		memcpy(tssi->tssi_mcs[i], ofst[i]->bw40_tssi,
591		       sizeof(ofst[i]->bw40_tssi));
592		memcpy(tssi->tssi_mcs[i] + TSSI_MCS_2G_CH_GROUP_NUM,
593		       ofst[i]->bw40_1s_tssi_5g, sizeof(ofst[i]->bw40_1s_tssi_5g));
594
595		for (j = 0; j < TSSI_MCS_CH_GROUP_NUM; j++)
596			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
597				    "[TSSI][EFUSE] path=%d mcs[%d]=0x%x\n",
598				    i, j, tssi->tssi_mcs[i][j]);
599	}
600}
601
602static bool _decode_efuse_gain(u8 data, s8 *high, s8 *low)
603{
604	if (high)
605		*high = sign_extend32(FIELD_GET(GENMASK(7,  4), data), 3);
606	if (low)
607		*low = sign_extend32(FIELD_GET(GENMASK(3,  0), data), 3);
608
609	return data != 0xff;
610}
611
612static void rtw8852b_efuse_parsing_gain_offset(struct rtw89_dev *rtwdev,
613					       struct rtw8852b_efuse *map)
614{
615	struct rtw89_phy_efuse_gain *gain = &rtwdev->efuse_gain;
616	bool valid = false;
617
618	valid |= _decode_efuse_gain(map->rx_gain_2g_cck,
619				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_2G_CCK],
620				    &gain->offset[RF_PATH_B][RTW89_GAIN_OFFSET_2G_CCK]);
621	valid |= _decode_efuse_gain(map->rx_gain_2g_ofdm,
622				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_2G_OFDM],
623				    &gain->offset[RF_PATH_B][RTW89_GAIN_OFFSET_2G_OFDM]);
624	valid |= _decode_efuse_gain(map->rx_gain_5g_low,
625				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_5G_LOW],
626				    &gain->offset[RF_PATH_B][RTW89_GAIN_OFFSET_5G_LOW]);
627	valid |= _decode_efuse_gain(map->rx_gain_5g_mid,
628				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_5G_MID],
629				    &gain->offset[RF_PATH_B][RTW89_GAIN_OFFSET_5G_MID]);
630	valid |= _decode_efuse_gain(map->rx_gain_5g_high,
631				    &gain->offset[RF_PATH_A][RTW89_GAIN_OFFSET_5G_HIGH],
632				    &gain->offset[RF_PATH_B][RTW89_GAIN_OFFSET_5G_HIGH]);
633
634	gain->offset_valid = valid;
635}
636
637static int rtw8852b_read_efuse(struct rtw89_dev *rtwdev, u8 *log_map)
638{
639	struct rtw89_efuse *efuse = &rtwdev->efuse;
640	struct rtw8852b_efuse *map;
641
642	map = (struct rtw8852b_efuse *)log_map;
643
644	efuse->country_code[0] = map->country_code[0];
645	efuse->country_code[1] = map->country_code[1];
646	rtw8852b_efuse_parsing_tssi(rtwdev, map);
647	rtw8852b_efuse_parsing_gain_offset(rtwdev, map);
648
649	switch (rtwdev->hci.type) {
650	case RTW89_HCI_TYPE_PCIE:
651		rtw8852be_efuse_parsing(efuse, map);
652		break;
653	default:
654		return -EOPNOTSUPP;
655	}
656
657	rtw89_info(rtwdev, "chip rfe_type is %d\n", efuse->rfe_type);
658
659	return 0;
660}
661
662static void rtw8852b_phycap_parsing_power_cal(struct rtw89_dev *rtwdev, u8 *phycap_map)
663{
664#define PWR_K_CHK_OFFSET 0x5E9
665#define PWR_K_CHK_VALUE 0xAA
666	u32 offset = PWR_K_CHK_OFFSET - rtwdev->chip->phycap_addr;
667
668	if (phycap_map[offset] == PWR_K_CHK_VALUE)
669		rtwdev->efuse.power_k_valid = true;
670}
671
672static void rtw8852b_phycap_parsing_tssi(struct rtw89_dev *rtwdev, u8 *phycap_map)
673{
674	struct rtw89_tssi_info *tssi = &rtwdev->tssi;
675	static const u32 tssi_trim_addr[RF_PATH_NUM_8852B] = {0x5D6, 0x5AB};
676	u32 addr = rtwdev->chip->phycap_addr;
677	bool pg = false;
678	u32 ofst;
679	u8 i, j;
680
681	for (i = 0; i < RF_PATH_NUM_8852B; i++) {
682		for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++) {
683			/* addrs are in decreasing order */
684			ofst = tssi_trim_addr[i] - addr - j;
685			tssi->tssi_trim[i][j] = phycap_map[ofst];
686
687			if (phycap_map[ofst] != 0xff)
688				pg = true;
689		}
690	}
691
692	if (!pg) {
693		memset(tssi->tssi_trim, 0, sizeof(tssi->tssi_trim));
694		rtw89_debug(rtwdev, RTW89_DBG_TSSI,
695			    "[TSSI][TRIM] no PG, set all trim info to 0\n");
696	}
697
698	for (i = 0; i < RF_PATH_NUM_8852B; i++)
699		for (j = 0; j < TSSI_TRIM_CH_GROUP_NUM; j++)
700			rtw89_debug(rtwdev, RTW89_DBG_TSSI,
701				    "[TSSI] path=%d idx=%d trim=0x%x addr=0x%x\n",
702				    i, j, tssi->tssi_trim[i][j],
703				    tssi_trim_addr[i] - j);
704}
705
706static void rtw8852b_phycap_parsing_thermal_trim(struct rtw89_dev *rtwdev,
707						 u8 *phycap_map)
708{
709	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
710	static const u32 thm_trim_addr[RF_PATH_NUM_8852B] = {0x5DF, 0x5DC};
711	u32 addr = rtwdev->chip->phycap_addr;
712	u8 i;
713
714	for (i = 0; i < RF_PATH_NUM_8852B; i++) {
715		info->thermal_trim[i] = phycap_map[thm_trim_addr[i] - addr];
716
717		rtw89_debug(rtwdev, RTW89_DBG_RFK,
718			    "[THERMAL][TRIM] path=%d thermal_trim=0x%x\n",
719			    i, info->thermal_trim[i]);
720
721		if (info->thermal_trim[i] != 0xff)
722			info->pg_thermal_trim = true;
723	}
724}
725
726static void rtw8852b_thermal_trim(struct rtw89_dev *rtwdev)
727{
728#define __thm_setting(raw)				\
729({							\
730	u8 __v = (raw);					\
731	((__v & 0x1) << 3) | ((__v & 0x1f) >> 1);	\
732})
733	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
734	u8 i, val;
735
736	if (!info->pg_thermal_trim) {
737		rtw89_debug(rtwdev, RTW89_DBG_RFK,
738			    "[THERMAL][TRIM] no PG, do nothing\n");
739
740		return;
741	}
742
743	for (i = 0; i < RF_PATH_NUM_8852B; i++) {
744		val = __thm_setting(info->thermal_trim[i]);
745		rtw89_write_rf(rtwdev, i, RR_TM2, RR_TM2_OFF, val);
746
747		rtw89_debug(rtwdev, RTW89_DBG_RFK,
748			    "[THERMAL][TRIM] path=%d thermal_setting=0x%x\n",
749			    i, val);
750	}
751#undef __thm_setting
752}
753
754static void rtw8852b_phycap_parsing_pa_bias_trim(struct rtw89_dev *rtwdev,
755						 u8 *phycap_map)
756{
757	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
758	static const u32 pabias_trim_addr[RF_PATH_NUM_8852B] = {0x5DE, 0x5DB};
759	u32 addr = rtwdev->chip->phycap_addr;
760	u8 i;
761
762	for (i = 0; i < RF_PATH_NUM_8852B; i++) {
763		info->pa_bias_trim[i] = phycap_map[pabias_trim_addr[i] - addr];
764
765		rtw89_debug(rtwdev, RTW89_DBG_RFK,
766			    "[PA_BIAS][TRIM] path=%d pa_bias_trim=0x%x\n",
767			    i, info->pa_bias_trim[i]);
768
769		if (info->pa_bias_trim[i] != 0xff)
770			info->pg_pa_bias_trim = true;
771	}
772}
773
774static void rtw8852b_pa_bias_trim(struct rtw89_dev *rtwdev)
775{
776	struct rtw89_power_trim_info *info = &rtwdev->pwr_trim;
777	u8 pabias_2g, pabias_5g;
778	u8 i;
779
780	if (!info->pg_pa_bias_trim) {
781		rtw89_debug(rtwdev, RTW89_DBG_RFK,
782			    "[PA_BIAS][TRIM] no PG, do nothing\n");
783
784		return;
785	}
786
787	for (i = 0; i < RF_PATH_NUM_8852B; i++) {
788		pabias_2g = FIELD_GET(GENMASK(3, 0), info->pa_bias_trim[i]);
789		pabias_5g = FIELD_GET(GENMASK(7, 4), info->pa_bias_trim[i]);
790
791		rtw89_debug(rtwdev, RTW89_DBG_RFK,
792			    "[PA_BIAS][TRIM] path=%d 2G=0x%x 5G=0x%x\n",
793			    i, pabias_2g, pabias_5g);
794
795		rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXG, pabias_2g);
796		rtw89_write_rf(rtwdev, i, RR_BIASA, RR_BIASA_TXA, pabias_5g);
797	}
798}
799
800static void rtw8852b_phycap_parsing_gain_comp(struct rtw89_dev *rtwdev, u8 *phycap_map)
801{
802	static const u32 comp_addrs[][RTW89_SUBBAND_2GHZ_5GHZ_NR] = {
803		{0x5BB, 0x5BA, 0, 0x5B9, 0x5B8},
804		{0x590, 0x58F, 0, 0x58E, 0x58D},
805	};
806	struct rtw89_phy_efuse_gain *gain = &rtwdev->efuse_gain;
807	u32 phycap_addr = rtwdev->chip->phycap_addr;
808	bool valid = false;
809	int path, i;
810	u8 data;
811
812	for (path = 0; path < 2; path++)
813		for (i = 0; i < RTW89_SUBBAND_2GHZ_5GHZ_NR; i++) {
814			if (comp_addrs[path][i] == 0)
815				continue;
816
817			data = phycap_map[comp_addrs[path][i] - phycap_addr];
818			valid |= _decode_efuse_gain(data, NULL,
819						    &gain->comp[path][i]);
820		}
821
822	gain->comp_valid = valid;
823}
824
825static int rtw8852b_read_phycap(struct rtw89_dev *rtwdev, u8 *phycap_map)
826{
827	rtw8852b_phycap_parsing_power_cal(rtwdev, phycap_map);
828	rtw8852b_phycap_parsing_tssi(rtwdev, phycap_map);
829	rtw8852b_phycap_parsing_thermal_trim(rtwdev, phycap_map);
830	rtw8852b_phycap_parsing_pa_bias_trim(rtwdev, phycap_map);
831	rtw8852b_phycap_parsing_gain_comp(rtwdev, phycap_map);
832
833	return 0;
834}
835
836static void rtw8852b_power_trim(struct rtw89_dev *rtwdev)
837{
838	rtw8852b_thermal_trim(rtwdev);
839	rtw8852b_pa_bias_trim(rtwdev);
840}
841
842static void rtw8852b_set_channel_mac(struct rtw89_dev *rtwdev,
843				     const struct rtw89_chan *chan,
844				     u8 mac_idx)
845{
846	u32 rf_mod = rtw89_mac_reg_by_idx(R_AX_WMAC_RFMOD, mac_idx);
847	u32 sub_carr = rtw89_mac_reg_by_idx(R_AX_TX_SUB_CARRIER_VALUE, mac_idx);
848	u32 chk_rate = rtw89_mac_reg_by_idx(R_AX_TXRATE_CHK, mac_idx);
849	u8 txsc20 = 0, txsc40 = 0;
850
851	switch (chan->band_width) {
852	case RTW89_CHANNEL_WIDTH_80:
853		txsc40 = rtw89_phy_get_txsc(rtwdev, chan, RTW89_CHANNEL_WIDTH_40);
854		fallthrough;
855	case RTW89_CHANNEL_WIDTH_40:
856		txsc20 = rtw89_phy_get_txsc(rtwdev, chan, RTW89_CHANNEL_WIDTH_20);
857		break;
858	default:
859		break;
860	}
861
862	switch (chan->band_width) {
863	case RTW89_CHANNEL_WIDTH_80:
864		rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(1));
865		rtw89_write32(rtwdev, sub_carr, txsc20 | (txsc40 << 4));
866		break;
867	case RTW89_CHANNEL_WIDTH_40:
868		rtw89_write8_mask(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK, BIT(0));
869		rtw89_write32(rtwdev, sub_carr, txsc20);
870		break;
871	case RTW89_CHANNEL_WIDTH_20:
872		rtw89_write8_clr(rtwdev, rf_mod, B_AX_WMAC_RFMOD_MASK);
873		rtw89_write32(rtwdev, sub_carr, 0);
874		break;
875	default:
876		break;
877	}
878
879	if (chan->channel > 14) {
880		rtw89_write8_clr(rtwdev, chk_rate, B_AX_BAND_MODE);
881		rtw89_write8_set(rtwdev, chk_rate,
882				 B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
883	} else {
884		rtw89_write8_set(rtwdev, chk_rate, B_AX_BAND_MODE);
885		rtw89_write8_clr(rtwdev, chk_rate,
886				 B_AX_CHECK_CCK_EN | B_AX_RTS_LIMIT_IN_OFDM6);
887	}
888}
889
890static const u32 rtw8852b_sco_barker_threshold[14] = {
891	0x1cfea, 0x1d0e1, 0x1d1d7, 0x1d2cd, 0x1d3c3, 0x1d4b9, 0x1d5b0, 0x1d6a6,
892	0x1d79c, 0x1d892, 0x1d988, 0x1da7f, 0x1db75, 0x1ddc4
893};
894
895static const u32 rtw8852b_sco_cck_threshold[14] = {
896	0x27de3, 0x27f35, 0x28088, 0x281da, 0x2832d, 0x2847f, 0x285d2, 0x28724,
897	0x28877, 0x289c9, 0x28b1c, 0x28c6e, 0x28dc1, 0x290ed
898};
899
900static void rtw8852b_ctrl_sco_cck(struct rtw89_dev *rtwdev, u8 primary_ch)
901{
902	u8 ch_element = primary_ch - 1;
903
904	rtw89_phy_write32_mask(rtwdev, R_RXSCOBC, B_RXSCOBC_TH,
905			       rtw8852b_sco_barker_threshold[ch_element]);
906	rtw89_phy_write32_mask(rtwdev, R_RXSCOCCK, B_RXSCOCCK_TH,
907			       rtw8852b_sco_cck_threshold[ch_element]);
908}
909
910static u8 rtw8852b_sco_mapping(u8 central_ch)
911{
912	if (central_ch == 1)
913		return 109;
914	else if (central_ch >= 2 && central_ch <= 6)
915		return 108;
916	else if (central_ch >= 7 && central_ch <= 10)
917		return 107;
918	else if (central_ch >= 11 && central_ch <= 14)
919		return 106;
920	else if (central_ch == 36 || central_ch == 38)
921		return 51;
922	else if (central_ch >= 40 && central_ch <= 58)
923		return 50;
924	else if (central_ch >= 60 && central_ch <= 64)
925		return 49;
926	else if (central_ch == 100 || central_ch == 102)
927		return 48;
928	else if (central_ch >= 104 && central_ch <= 126)
929		return 47;
930	else if (central_ch >= 128 && central_ch <= 151)
931		return 46;
932	else if (central_ch >= 153 && central_ch <= 177)
933		return 45;
934	else
935		return 0;
936}
937
938struct rtw8852b_bb_gain {
939	u32 gain_g[BB_PATH_NUM_8852B];
940	u32 gain_a[BB_PATH_NUM_8852B];
941	u32 gain_mask;
942};
943
944static const struct rtw8852b_bb_gain bb_gain_lna[LNA_GAIN_NUM] = {
945	{ .gain_g = {0x4678, 0x475C}, .gain_a = {0x45DC, 0x4740},
946	  .gain_mask = 0x00ff0000 },
947	{ .gain_g = {0x4678, 0x475C}, .gain_a = {0x45DC, 0x4740},
948	  .gain_mask = 0xff000000 },
949	{ .gain_g = {0x467C, 0x4760}, .gain_a = {0x4660, 0x4744},
950	  .gain_mask = 0x000000ff },
951	{ .gain_g = {0x467C, 0x4760}, .gain_a = {0x4660, 0x4744},
952	  .gain_mask = 0x0000ff00 },
953	{ .gain_g = {0x467C, 0x4760}, .gain_a = {0x4660, 0x4744},
954	  .gain_mask = 0x00ff0000 },
955	{ .gain_g = {0x467C, 0x4760}, .gain_a = {0x4660, 0x4744},
956	  .gain_mask = 0xff000000 },
957	{ .gain_g = {0x4680, 0x4764}, .gain_a = {0x4664, 0x4748},
958	  .gain_mask = 0x000000ff },
959};
960
961static const struct rtw8852b_bb_gain bb_gain_tia[TIA_GAIN_NUM] = {
962	{ .gain_g = {0x4680, 0x4764}, .gain_a = {0x4664, 0x4748},
963	  .gain_mask = 0x00ff0000 },
964	{ .gain_g = {0x4680, 0x4764}, .gain_a = {0x4664, 0x4748},
965	  .gain_mask = 0xff000000 },
966};
967
968static void rtw8852b_set_gain_error(struct rtw89_dev *rtwdev,
969				    enum rtw89_subband subband,
970				    enum rtw89_rf_path path)
971{
972	const struct rtw89_phy_bb_gain_info *gain = &rtwdev->bb_gain;
973	u8 gain_band = rtw89_subband_to_bb_gain_band(subband);
974	s32 val;
975	u32 reg;
976	u32 mask;
977	int i;
978
979	for (i = 0; i < LNA_GAIN_NUM; i++) {
980		if (subband == RTW89_CH_2G)
981			reg = bb_gain_lna[i].gain_g[path];
982		else
983			reg = bb_gain_lna[i].gain_a[path];
984
985		mask = bb_gain_lna[i].gain_mask;
986		val = gain->lna_gain[gain_band][path][i];
987		rtw89_phy_write32_mask(rtwdev, reg, mask, val);
988	}
989
990	for (i = 0; i < TIA_GAIN_NUM; i++) {
991		if (subband == RTW89_CH_2G)
992			reg = bb_gain_tia[i].gain_g[path];
993		else
994			reg = bb_gain_tia[i].gain_a[path];
995
996		mask = bb_gain_tia[i].gain_mask;
997		val = gain->tia_gain[gain_band][path][i];
998		rtw89_phy_write32_mask(rtwdev, reg, mask, val);
999	}
1000}
1001
1002static void rtw8852b_set_gain_offset(struct rtw89_dev *rtwdev,
1003				     enum rtw89_subband subband,
1004				     enum rtw89_phy_idx phy_idx)
1005{
1006	static const u32 gain_err_addr[2] = {R_P0_AGC_RSVD, R_P1_AGC_RSVD};
1007	static const u32 rssi_ofst_addr[2] = {R_PATH0_G_TIA1_LNA6_OP1DB_V1,
1008					      R_PATH1_G_TIA1_LNA6_OP1DB_V1};
1009	struct rtw89_hal *hal = &rtwdev->hal;
1010	struct rtw89_phy_efuse_gain *efuse_gain = &rtwdev->efuse_gain;
1011	enum rtw89_gain_offset gain_ofdm_band;
1012	s32 offset_a, offset_b;
1013	s32 offset_ofdm, offset_cck;
1014	s32 tmp;
1015	u8 path;
1016
1017	if (!efuse_gain->comp_valid)
1018		goto next;
1019
1020	for (path = RF_PATH_A; path < BB_PATH_NUM_8852B; path++) {
1021		tmp = efuse_gain->comp[path][subband];
1022		tmp = clamp_t(s32, tmp << 2, S8_MIN, S8_MAX);
1023		rtw89_phy_write32_mask(rtwdev, gain_err_addr[path], MASKBYTE0, tmp);
1024	}
1025
1026next:
1027	if (!efuse_gain->offset_valid)
1028		return;
1029
1030	gain_ofdm_band = rtw89_subband_to_gain_offset_band_of_ofdm(subband);
1031
1032	offset_a = -efuse_gain->offset[RF_PATH_A][gain_ofdm_band];
1033	offset_b = -efuse_gain->offset[RF_PATH_B][gain_ofdm_band];
1034
1035	tmp = -((offset_a << 2) + (efuse_gain->offset_base[RTW89_PHY_0] >> 2));
1036	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
1037	rtw89_phy_write32_mask(rtwdev, rssi_ofst_addr[RF_PATH_A], B_PATH0_R_G_OFST_MASK, tmp);
1038
1039	tmp = -((offset_b << 2) + (efuse_gain->offset_base[RTW89_PHY_0] >> 2));
1040	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
1041	rtw89_phy_write32_mask(rtwdev, rssi_ofst_addr[RF_PATH_B], B_PATH0_R_G_OFST_MASK, tmp);
1042
1043	if (hal->antenna_rx == RF_B) {
1044		offset_ofdm = -efuse_gain->offset[RF_PATH_B][gain_ofdm_band];
1045		offset_cck = -efuse_gain->offset[RF_PATH_B][0];
1046	} else {
1047		offset_ofdm = -efuse_gain->offset[RF_PATH_A][gain_ofdm_band];
1048		offset_cck = -efuse_gain->offset[RF_PATH_A][0];
1049	}
1050
1051	tmp = (offset_ofdm << 4) + efuse_gain->offset_base[RTW89_PHY_0];
1052	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
1053	rtw89_phy_write32_idx(rtwdev, R_P0_RPL1, B_P0_RPL1_BIAS_MASK, tmp, phy_idx);
1054
1055	tmp = (offset_ofdm << 4) + efuse_gain->rssi_base[RTW89_PHY_0];
1056	tmp = clamp_t(s32, tmp, S8_MIN, S8_MAX);
1057	rtw89_phy_write32_idx(rtwdev, R_P1_RPL1, B_P0_RPL1_BIAS_MASK, tmp, phy_idx);
1058
1059	if (subband == RTW89_CH_2G) {
1060		tmp = (offset_cck << 3) + (efuse_gain->offset_base[RTW89_PHY_0] >> 1);
1061		tmp = clamp_t(s32, tmp, S8_MIN >> 1, S8_MAX >> 1);
1062		rtw89_phy_write32_mask(rtwdev, R_RX_RPL_OFST,
1063				       B_RX_RPL_OFST_CCK_MASK, tmp);
1064	}
1065}
1066
1067static
1068void rtw8852b_set_rxsc_rpl_comp(struct rtw89_dev *rtwdev, enum rtw89_subband subband)
1069{
1070	const struct rtw89_phy_bb_gain_info *gain = &rtwdev->bb_gain;
1071	u8 band = rtw89_subband_to_bb_gain_band(subband);
1072	u32 val;
1073
1074	val = FIELD_PREP(B_P0_RPL1_20_MASK, (gain->rpl_ofst_20[band][RF_PATH_A] +
1075					     gain->rpl_ofst_20[band][RF_PATH_B]) / 2) |
1076	      FIELD_PREP(B_P0_RPL1_40_MASK, (gain->rpl_ofst_40[band][RF_PATH_A][0] +
1077					     gain->rpl_ofst_40[band][RF_PATH_B][0]) / 2) |
1078	      FIELD_PREP(B_P0_RPL1_41_MASK, (gain->rpl_ofst_40[band][RF_PATH_A][1] +
1079					     gain->rpl_ofst_40[band][RF_PATH_B][1]) / 2);
1080	val >>= B_P0_RPL1_SHIFT;
1081	rtw89_phy_write32_mask(rtwdev, R_P0_RPL1, B_P0_RPL1_MASK, val);
1082	rtw89_phy_write32_mask(rtwdev, R_P1_RPL1, B_P0_RPL1_MASK, val);
1083
1084	val = FIELD_PREP(B_P0_RTL2_42_MASK, (gain->rpl_ofst_40[band][RF_PATH_A][2] +
1085					     gain->rpl_ofst_40[band][RF_PATH_B][2]) / 2) |
1086	      FIELD_PREP(B_P0_RTL2_80_MASK, (gain->rpl_ofst_80[band][RF_PATH_A][0] +
1087					     gain->rpl_ofst_80[band][RF_PATH_B][0]) / 2) |
1088	      FIELD_PREP(B_P0_RTL2_81_MASK, (gain->rpl_ofst_80[band][RF_PATH_A][1] +
1089					     gain->rpl_ofst_80[band][RF_PATH_B][1]) / 2) |
1090	      FIELD_PREP(B_P0_RTL2_8A_MASK, (gain->rpl_ofst_80[band][RF_PATH_A][10] +
1091					     gain->rpl_ofst_80[band][RF_PATH_B][10]) / 2);
1092	rtw89_phy_write32(rtwdev, R_P0_RPL2, val);
1093	rtw89_phy_write32(rtwdev, R_P1_RPL2, val);
1094
1095	val = FIELD_PREP(B_P0_RTL3_82_MASK, (gain->rpl_ofst_80[band][RF_PATH_A][2] +
1096					     gain->rpl_ofst_80[band][RF_PATH_B][2]) / 2) |
1097	      FIELD_PREP(B_P0_RTL3_83_MASK, (gain->rpl_ofst_80[band][RF_PATH_A][3] +
1098					     gain->rpl_ofst_80[band][RF_PATH_B][3]) / 2) |
1099	      FIELD_PREP(B_P0_RTL3_84_MASK, (gain->rpl_ofst_80[band][RF_PATH_A][4] +
1100					     gain->rpl_ofst_80[band][RF_PATH_B][4]) / 2) |
1101	      FIELD_PREP(B_P0_RTL3_89_MASK, (gain->rpl_ofst_80[band][RF_PATH_A][9] +
1102					     gain->rpl_ofst_80[band][RF_PATH_B][9]) / 2);
1103	rtw89_phy_write32(rtwdev, R_P0_RPL3, val);
1104	rtw89_phy_write32(rtwdev, R_P1_RPL3, val);
1105}
1106
1107static void rtw8852b_ctrl_ch(struct rtw89_dev *rtwdev,
1108			     const struct rtw89_chan *chan,
1109			     enum rtw89_phy_idx phy_idx)
1110{
1111	u8 central_ch = chan->channel;
1112	u8 subband = chan->subband_type;
1113	u8 sco_comp;
1114	bool is_2g = central_ch <= 14;
1115
1116	/* Path A */
1117	if (is_2g)
1118		rtw89_phy_write32_idx(rtwdev, R_PATH0_BAND_SEL_V1,
1119				      B_PATH0_BAND_SEL_MSK_V1, 1, phy_idx);
1120	else
1121		rtw89_phy_write32_idx(rtwdev, R_PATH0_BAND_SEL_V1,
1122				      B_PATH0_BAND_SEL_MSK_V1, 0, phy_idx);
1123
1124	/* Path B */
1125	if (is_2g)
1126		rtw89_phy_write32_idx(rtwdev, R_PATH1_BAND_SEL_V1,
1127				      B_PATH1_BAND_SEL_MSK_V1, 1, phy_idx);
1128	else
1129		rtw89_phy_write32_idx(rtwdev, R_PATH1_BAND_SEL_V1,
1130				      B_PATH1_BAND_SEL_MSK_V1, 0, phy_idx);
1131
1132	/* SCO compensate FC setting */
1133	sco_comp = rtw8852b_sco_mapping(central_ch);
1134	rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_INV, sco_comp, phy_idx);
1135
1136	if (chan->band_type == RTW89_BAND_6G)
1137		return;
1138
1139	/* CCK parameters */
1140	if (central_ch == 14) {
1141		rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01, 0x3b13ff);
1142		rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23, 0x1c42de);
1143		rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 0xfdb0ad);
1144		rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67, 0xf60f6e);
1145		rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89, 0xfd8f92);
1146		rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 0x2d011);
1147		rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 0x1c02c);
1148		rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF, 0xfff00a);
1149	} else {
1150		rtw89_phy_write32_mask(rtwdev, R_TXFIR0, B_TXFIR_C01, 0x3d23ff);
1151		rtw89_phy_write32_mask(rtwdev, R_TXFIR2, B_TXFIR_C23, 0x29b354);
1152		rtw89_phy_write32_mask(rtwdev, R_TXFIR4, B_TXFIR_C45, 0xfc1c8);
1153		rtw89_phy_write32_mask(rtwdev, R_TXFIR6, B_TXFIR_C67, 0xfdb053);
1154		rtw89_phy_write32_mask(rtwdev, R_TXFIR8, B_TXFIR_C89, 0xf86f9a);
1155		rtw89_phy_write32_mask(rtwdev, R_TXFIRA, B_TXFIR_CAB, 0xfaef92);
1156		rtw89_phy_write32_mask(rtwdev, R_TXFIRC, B_TXFIR_CCD, 0xfe5fcc);
1157		rtw89_phy_write32_mask(rtwdev, R_TXFIRE, B_TXFIR_CEF, 0xffdff5);
1158	}
1159
1160	rtw8852b_set_gain_error(rtwdev, subband, RF_PATH_A);
1161	rtw8852b_set_gain_error(rtwdev, subband, RF_PATH_B);
1162	rtw8852b_set_gain_offset(rtwdev, subband, phy_idx);
1163	rtw8852b_set_rxsc_rpl_comp(rtwdev, subband);
1164}
1165
1166static void rtw8852b_bw_setting(struct rtw89_dev *rtwdev, u8 bw, u8 path)
1167{
1168	static const u32 adc_sel[2] = {0xC0EC, 0xC1EC};
1169	static const u32 wbadc_sel[2] = {0xC0E4, 0xC1E4};
1170
1171	switch (bw) {
1172	case RTW89_CHANNEL_WIDTH_5:
1173		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x1);
1174		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x0);
1175		break;
1176	case RTW89_CHANNEL_WIDTH_10:
1177		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x2);
1178		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x1);
1179		break;
1180	case RTW89_CHANNEL_WIDTH_20:
1181		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0);
1182		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2);
1183		break;
1184	case RTW89_CHANNEL_WIDTH_40:
1185		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0);
1186		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2);
1187		break;
1188	case RTW89_CHANNEL_WIDTH_80:
1189		rtw89_phy_write32_mask(rtwdev, adc_sel[path], 0x6000, 0x0);
1190		rtw89_phy_write32_mask(rtwdev, wbadc_sel[path], 0x30, 0x2);
1191		break;
1192	default:
1193		rtw89_warn(rtwdev, "Fail to set ADC\n");
1194	}
1195}
1196
1197static void rtw8852b_ctrl_bw(struct rtw89_dev *rtwdev, u8 pri_ch, u8 bw,
1198			     enum rtw89_phy_idx phy_idx)
1199{
1200	u32 rx_path_0;
1201
1202	switch (bw) {
1203	case RTW89_CHANNEL_WIDTH_5:
1204		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x0, phy_idx);
1205		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x1, phy_idx);
1206		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH, 0x0, phy_idx);
1207
1208		/*Set RF mode at 3 */
1209		rtw89_phy_write32_idx(rtwdev, R_P0_RFMODE_ORI_RX,
1210				      B_P0_RFMODE_ORI_RX_ALL, 0x333, phy_idx);
1211		rtw89_phy_write32_idx(rtwdev, R_P1_RFMODE_ORI_RX,
1212				      B_P1_RFMODE_ORI_RX_ALL, 0x333, phy_idx);
1213		break;
1214	case RTW89_CHANNEL_WIDTH_10:
1215		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x0, phy_idx);
1216		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x2, phy_idx);
1217		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH, 0x0, phy_idx);
1218
1219		/*Set RF mode at 3 */
1220		rtw89_phy_write32_idx(rtwdev, R_P0_RFMODE_ORI_RX,
1221				      B_P0_RFMODE_ORI_RX_ALL, 0x333, phy_idx);
1222		rtw89_phy_write32_idx(rtwdev, R_P1_RFMODE_ORI_RX,
1223				      B_P1_RFMODE_ORI_RX_ALL, 0x333, phy_idx);
1224		break;
1225	case RTW89_CHANNEL_WIDTH_20:
1226		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x0, phy_idx);
1227		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x0, phy_idx);
1228		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH, 0x0, phy_idx);
1229
1230		/*Set RF mode at 3 */
1231		rtw89_phy_write32_idx(rtwdev, R_P0_RFMODE_ORI_RX,
1232				      B_P0_RFMODE_ORI_RX_ALL, 0x333, phy_idx);
1233		rtw89_phy_write32_idx(rtwdev, R_P1_RFMODE_ORI_RX,
1234				      B_P1_RFMODE_ORI_RX_ALL, 0x333, phy_idx);
1235		break;
1236	case RTW89_CHANNEL_WIDTH_40:
1237		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x1, phy_idx);
1238		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x0, phy_idx);
1239		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH,
1240				      pri_ch, phy_idx);
1241
1242		/*Set RF mode at 3 */
1243		rtw89_phy_write32_idx(rtwdev, R_P0_RFMODE_ORI_RX,
1244				      B_P0_RFMODE_ORI_RX_ALL, 0x333, phy_idx);
1245		rtw89_phy_write32_idx(rtwdev, R_P1_RFMODE_ORI_RX,
1246				      B_P1_RFMODE_ORI_RX_ALL, 0x333, phy_idx);
1247		/*CCK primary channel */
1248		if (pri_ch == RTW89_SC_20_UPPER)
1249			rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 1);
1250		else
1251			rtw89_phy_write32_mask(rtwdev, R_RXSC, B_RXSC_EN, 0);
1252
1253		break;
1254	case RTW89_CHANNEL_WIDTH_80:
1255		rtw89_phy_write32_idx(rtwdev, R_FC0_BW_V1, B_FC0_BW_SET, 0x2, phy_idx);
1256		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_SBW, 0x0, phy_idx);
1257		rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_CHBW_MOD_PRICH,
1258				      pri_ch, phy_idx);
1259
1260		/*Set RF mode at A */
1261		rtw89_phy_write32_idx(rtwdev, R_P0_RFMODE_ORI_RX,
1262				      B_P0_RFMODE_ORI_RX_ALL, 0xaaa, phy_idx);
1263		rtw89_phy_write32_idx(rtwdev, R_P1_RFMODE_ORI_RX,
1264				      B_P1_RFMODE_ORI_RX_ALL, 0xaaa, phy_idx);
1265		break;
1266	default:
1267		rtw89_warn(rtwdev, "Fail to switch bw (bw:%d, pri ch:%d)\n", bw,
1268			   pri_ch);
1269	}
1270
1271	rtw8852b_bw_setting(rtwdev, bw, RF_PATH_A);
1272	rtw8852b_bw_setting(rtwdev, bw, RF_PATH_B);
1273
1274	rx_path_0 = rtw89_phy_read32_idx(rtwdev, R_CHBW_MOD_V1, B_ANT_RX_SEG0,
1275					 phy_idx);
1276	if (rx_path_0 == 0x1)
1277		rtw89_phy_write32_idx(rtwdev, R_P1_RFMODE_ORI_RX,
1278				      B_P1_RFMODE_ORI_RX_ALL, 0x111, phy_idx);
1279	else if (rx_path_0 == 0x2)
1280		rtw89_phy_write32_idx(rtwdev, R_P0_RFMODE_ORI_RX,
1281				      B_P0_RFMODE_ORI_RX_ALL, 0x111, phy_idx);
1282}
1283
1284static void rtw8852b_ctrl_cck_en(struct rtw89_dev *rtwdev, bool cck_en)
1285{
1286	if (cck_en) {
1287		rtw89_phy_write32_mask(rtwdev, R_UPD_CLK_ADC, B_ENABLE_CCK, 1);
1288		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0);
1289	} else {
1290		rtw89_phy_write32_mask(rtwdev, R_UPD_CLK_ADC, B_ENABLE_CCK, 0);
1291		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 1);
1292	}
1293}
1294
1295static void rtw8852b_5m_mask(struct rtw89_dev *rtwdev, const struct rtw89_chan *chan,
1296			     enum rtw89_phy_idx phy_idx)
1297{
1298	u8 pri_ch = chan->pri_ch_idx;
1299	bool mask_5m_low;
1300	bool mask_5m_en;
1301
1302	switch (chan->band_width) {
1303	case RTW89_CHANNEL_WIDTH_40:
1304		/* Prich=1: Mask 5M High, Prich=2: Mask 5M Low */
1305		mask_5m_en = true;
1306		mask_5m_low = pri_ch == RTW89_SC_20_LOWER;
1307		break;
1308	case RTW89_CHANNEL_WIDTH_80:
1309		/* Prich=3: Mask 5M High, Prich=4: Mask 5M Low, Else: Disable */
1310		mask_5m_en = pri_ch == RTW89_SC_20_UPMOST ||
1311			     pri_ch == RTW89_SC_20_LOWEST;
1312		mask_5m_low = pri_ch == RTW89_SC_20_LOWEST;
1313		break;
1314	default:
1315		mask_5m_en = false;
1316		break;
1317	}
1318
1319	if (!mask_5m_en) {
1320		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_EN, 0x0);
1321		rtw89_phy_write32_mask(rtwdev, R_PATH1_5MDET_V1, B_PATH1_5MDET_EN, 0x0);
1322		rtw89_phy_write32_idx(rtwdev, R_ASSIGN_SBD_OPT_V1,
1323				      B_ASSIGN_SBD_OPT_EN_V1, 0x0, phy_idx);
1324		return;
1325	}
1326
1327	if (mask_5m_low) {
1328		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_TH, 0x4);
1329		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_EN, 0x1);
1330		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB2, 0x0);
1331		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB0, 0x1);
1332		rtw89_phy_write32_mask(rtwdev, R_PATH1_5MDET_V1, B_PATH1_5MDET_TH, 0x4);
1333		rtw89_phy_write32_mask(rtwdev, R_PATH1_5MDET_V1, B_PATH1_5MDET_EN, 0x1);
1334		rtw89_phy_write32_mask(rtwdev, R_PATH1_5MDET_V1, B_PATH1_5MDET_SB2, 0x0);
1335		rtw89_phy_write32_mask(rtwdev, R_PATH1_5MDET_V1, B_PATH1_5MDET_SB0, 0x1);
1336	} else {
1337		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_TH, 0x4);
1338		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_EN, 0x1);
1339		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB2, 0x1);
1340		rtw89_phy_write32_mask(rtwdev, R_PATH0_5MDET_V1, B_PATH0_5MDET_SB0, 0x0);
1341		rtw89_phy_write32_mask(rtwdev, R_PATH1_5MDET_V1, B_PATH1_5MDET_TH, 0x4);
1342		rtw89_phy_write32_mask(rtwdev, R_PATH1_5MDET_V1, B_PATH1_5MDET_EN, 0x1);
1343		rtw89_phy_write32_mask(rtwdev, R_PATH1_5MDET_V1, B_PATH1_5MDET_SB2, 0x1);
1344		rtw89_phy_write32_mask(rtwdev, R_PATH1_5MDET_V1, B_PATH1_5MDET_SB0, 0x0);
1345	}
1346	rtw89_phy_write32_idx(rtwdev, R_ASSIGN_SBD_OPT_V1,
1347			      B_ASSIGN_SBD_OPT_EN_V1, 0x1, phy_idx);
1348}
1349
1350static void rtw8852b_bb_reset_all(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx)
1351{
1352	rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS, B_S0_HW_SI_DIS_W_R_TRIG, 0x7, phy_idx);
1353	rtw89_phy_write32_idx(rtwdev, R_S1_HW_SI_DIS, B_S1_HW_SI_DIS_W_R_TRIG, 0x7, phy_idx);
1354	fsleep(1);
1355	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, phy_idx);
1356	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, phy_idx);
1357	rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS, B_S0_HW_SI_DIS_W_R_TRIG, 0x0, phy_idx);
1358	rtw89_phy_write32_idx(rtwdev, R_S1_HW_SI_DIS, B_S1_HW_SI_DIS_W_R_TRIG, 0x0, phy_idx);
1359	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, phy_idx);
1360}
1361
1362static void rtw8852b_bb_reset_en(struct rtw89_dev *rtwdev, enum rtw89_band band,
1363				 enum rtw89_phy_idx phy_idx, bool en)
1364{
1365	if (en) {
1366		rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS,
1367				      B_S0_HW_SI_DIS_W_R_TRIG, 0x0, phy_idx);
1368		rtw89_phy_write32_idx(rtwdev, R_S1_HW_SI_DIS,
1369				      B_S1_HW_SI_DIS_W_R_TRIG, 0x0, phy_idx);
1370		rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, phy_idx);
1371		if (band == RTW89_BAND_2G)
1372			rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0x0);
1373		rtw89_phy_write32_mask(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0x0);
1374	} else {
1375		rtw89_phy_write32_mask(rtwdev, R_RXCCA, B_RXCCA_DIS, 0x1);
1376		rtw89_phy_write32_mask(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0x1);
1377		rtw89_phy_write32_idx(rtwdev, R_S0_HW_SI_DIS,
1378				      B_S0_HW_SI_DIS_W_R_TRIG, 0x7, phy_idx);
1379		rtw89_phy_write32_idx(rtwdev, R_S1_HW_SI_DIS,
1380				      B_S1_HW_SI_DIS_W_R_TRIG, 0x7, phy_idx);
1381		fsleep(1);
1382		rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, phy_idx);
1383	}
1384}
1385
1386static void rtw8852b_bb_reset(struct rtw89_dev *rtwdev,
1387			      enum rtw89_phy_idx phy_idx)
1388{
1389	rtw89_phy_write32_set(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON);
1390	rtw89_phy_write32_set(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
1391	rtw89_phy_write32_set(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON);
1392	rtw89_phy_write32_set(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
1393	rtw8852b_bb_reset_all(rtwdev, phy_idx);
1394	rtw89_phy_write32_clr(rtwdev, R_P0_TXPW_RSTB, B_P0_TXPW_RSTB_MANON);
1395	rtw89_phy_write32_clr(rtwdev, R_P0_TSSI_TRK, B_P0_TSSI_TRK_EN);
1396	rtw89_phy_write32_clr(rtwdev, R_P1_TXPW_RSTB, B_P1_TXPW_RSTB_MANON);
1397	rtw89_phy_write32_clr(rtwdev, R_P1_TSSI_TRK, B_P1_TSSI_TRK_EN);
1398}
1399
1400static void rtw8852b_bb_macid_ctrl_init(struct rtw89_dev *rtwdev,
1401					enum rtw89_phy_idx phy_idx)
1402{
1403	u32 addr;
1404
1405	for (addr = R_AX_PWR_MACID_LMT_TABLE0;
1406	     addr <= R_AX_PWR_MACID_LMT_TABLE127; addr += 4)
1407		rtw89_mac_txpwr_write32(rtwdev, phy_idx, addr, 0);
1408}
1409
1410static void rtw8852b_bb_sethw(struct rtw89_dev *rtwdev)
1411{
1412	struct rtw89_phy_efuse_gain *gain = &rtwdev->efuse_gain;
1413
1414	rtw89_phy_write32_clr(rtwdev, R_P0_EN_SOUND_WO_NDP, B_P0_EN_SOUND_WO_NDP);
1415	rtw89_phy_write32_clr(rtwdev, R_P1_EN_SOUND_WO_NDP, B_P1_EN_SOUND_WO_NDP);
1416
1417	rtw8852b_bb_macid_ctrl_init(rtwdev, RTW89_PHY_0);
1418
1419	/* read these registers after loading BB parameters */
1420	gain->offset_base[RTW89_PHY_0] =
1421		rtw89_phy_read32_mask(rtwdev, R_P0_RPL1, B_P0_RPL1_BIAS_MASK);
1422	gain->rssi_base[RTW89_PHY_0] =
1423		rtw89_phy_read32_mask(rtwdev, R_P1_RPL1, B_P0_RPL1_BIAS_MASK);
1424}
1425
1426static void rtw8852b_bb_set_pop(struct rtw89_dev *rtwdev)
1427{
1428	if (rtwdev->hw->conf.flags & IEEE80211_CONF_MONITOR)
1429		rtw89_phy_write32_clr(rtwdev, R_PKT_CTRL, B_PKT_POP_EN);
1430}
1431
1432static void rtw8852b_set_channel_bb(struct rtw89_dev *rtwdev, const struct rtw89_chan *chan,
1433				    enum rtw89_phy_idx phy_idx)
1434{
1435	bool cck_en = chan->channel <= 14;
1436	u8 pri_ch_idx = chan->pri_ch_idx;
1437	u8 band = chan->band_type, chan_idx;
1438
1439	if (cck_en)
1440		rtw8852b_ctrl_sco_cck(rtwdev,  chan->primary_channel);
1441
1442	rtw8852b_ctrl_ch(rtwdev, chan, phy_idx);
1443	rtw8852b_ctrl_bw(rtwdev, pri_ch_idx, chan->band_width, phy_idx);
1444	rtw8852b_ctrl_cck_en(rtwdev, cck_en);
1445	if (chan->band_type == RTW89_BAND_5G) {
1446		rtw89_phy_write32_mask(rtwdev, R_PATH0_BT_SHARE_V1,
1447				       B_PATH0_BT_SHARE_V1, 0x0);
1448		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG_PATH_V1,
1449				       B_PATH0_BTG_PATH_V1, 0x0);
1450		rtw89_phy_write32_mask(rtwdev, R_PATH1_BT_SHARE_V1,
1451				       B_PATH1_BT_SHARE_V1, 0x0);
1452		rtw89_phy_write32_mask(rtwdev, R_PATH1_BTG_PATH_V1,
1453				       B_PATH1_BTG_PATH_V1, 0x0);
1454		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_BT_SHARE, 0x0);
1455		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_BT_SEG0, 0x0);
1456		rtw89_phy_write32_mask(rtwdev, R_BT_DYN_DC_EST_EN_V1,
1457				       B_BT_DYN_DC_EST_EN_MSK, 0x0);
1458		rtw89_phy_write32_mask(rtwdev, R_GNT_BT_WGT_EN, B_GNT_BT_WGT_EN, 0x0);
1459	}
1460	chan_idx = rtw89_encode_chan_idx(rtwdev, chan->primary_channel, band);
1461	rtw89_phy_write32_mask(rtwdev, R_MAC_PIN_SEL, B_CH_IDX_SEG0, chan_idx);
1462	rtw8852b_5m_mask(rtwdev, chan, phy_idx);
1463	rtw8852b_bb_set_pop(rtwdev);
1464	rtw8852b_bb_reset_all(rtwdev, phy_idx);
1465}
1466
1467static void rtw8852b_set_channel(struct rtw89_dev *rtwdev,
1468				 const struct rtw89_chan *chan,
1469				 enum rtw89_mac_idx mac_idx,
1470				 enum rtw89_phy_idx phy_idx)
1471{
1472	rtw8852b_set_channel_mac(rtwdev, chan, mac_idx);
1473	rtw8852b_set_channel_bb(rtwdev, chan, phy_idx);
1474	rtw8852b_set_channel_rf(rtwdev, chan, phy_idx);
1475}
1476
1477static void rtw8852b_tssi_cont_en(struct rtw89_dev *rtwdev, bool en,
1478				  enum rtw89_rf_path path)
1479{
1480	static const u32 tssi_trk[2] = {R_P0_TSSI_TRK, R_P1_TSSI_TRK};
1481	static const u32 ctrl_bbrst[2] = {R_P0_TXPW_RSTB, R_P1_TXPW_RSTB};
1482
1483	if (en) {
1484		rtw89_phy_write32_mask(rtwdev, ctrl_bbrst[path], B_P0_TXPW_RSTB_MANON, 0x0);
1485		rtw89_phy_write32_mask(rtwdev, tssi_trk[path], B_P0_TSSI_TRK_EN, 0x0);
1486	} else {
1487		rtw89_phy_write32_mask(rtwdev, ctrl_bbrst[path], B_P0_TXPW_RSTB_MANON, 0x1);
1488		rtw89_phy_write32_mask(rtwdev, tssi_trk[path], B_P0_TSSI_TRK_EN, 0x1);
1489	}
1490}
1491
1492static void rtw8852b_tssi_cont_en_phyidx(struct rtw89_dev *rtwdev, bool en,
1493					 u8 phy_idx)
1494{
1495	if (!rtwdev->dbcc_en) {
1496		rtw8852b_tssi_cont_en(rtwdev, en, RF_PATH_A);
1497		rtw8852b_tssi_cont_en(rtwdev, en, RF_PATH_B);
1498	} else {
1499		if (phy_idx == RTW89_PHY_0)
1500			rtw8852b_tssi_cont_en(rtwdev, en, RF_PATH_A);
1501		else
1502			rtw8852b_tssi_cont_en(rtwdev, en, RF_PATH_B);
1503	}
1504}
1505
1506static void rtw8852b_adc_en(struct rtw89_dev *rtwdev, bool en)
1507{
1508	if (en)
1509		rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST, 0x0);
1510	else
1511		rtw89_phy_write32_mask(rtwdev, R_ADC_FIFO, B_ADC_FIFO_RST, 0xf);
1512}
1513
1514static void rtw8852b_set_channel_help(struct rtw89_dev *rtwdev, bool enter,
1515				      struct rtw89_channel_help_params *p,
1516				      const struct rtw89_chan *chan,
1517				      enum rtw89_mac_idx mac_idx,
1518				      enum rtw89_phy_idx phy_idx)
1519{
1520	if (enter) {
1521		rtw89_chip_stop_sch_tx(rtwdev, RTW89_MAC_0, &p->tx_en, RTW89_SCH_TX_SEL_ALL);
1522		rtw89_mac_cfg_ppdu_status(rtwdev, RTW89_MAC_0, false);
1523		rtw8852b_tssi_cont_en_phyidx(rtwdev, false, RTW89_PHY_0);
1524		rtw8852b_adc_en(rtwdev, false);
1525		fsleep(40);
1526		rtw8852b_bb_reset_en(rtwdev, chan->band_type, phy_idx, false);
1527	} else {
1528		rtw89_mac_cfg_ppdu_status(rtwdev, RTW89_MAC_0, true);
1529		rtw8852b_adc_en(rtwdev, true);
1530		rtw8852b_tssi_cont_en_phyidx(rtwdev, true, RTW89_PHY_0);
1531		rtw8852b_bb_reset_en(rtwdev, chan->band_type, phy_idx, true);
1532		rtw89_chip_resume_sch_tx(rtwdev, RTW89_MAC_0, p->tx_en);
1533	}
1534}
1535
1536static void rtw8852b_rfk_init(struct rtw89_dev *rtwdev)
1537{
1538	rtwdev->is_tssi_mode[RF_PATH_A] = false;
1539	rtwdev->is_tssi_mode[RF_PATH_B] = false;
1540
1541	rtw8852b_dpk_init(rtwdev);
1542	rtw8852b_rck(rtwdev);
1543	rtw8852b_dack(rtwdev);
1544	rtw8852b_rx_dck(rtwdev, RTW89_PHY_0);
1545}
1546
1547static void rtw8852b_rfk_channel(struct rtw89_dev *rtwdev)
1548{
1549	enum rtw89_phy_idx phy_idx = RTW89_PHY_0;
1550
1551	rtw8852b_rx_dck(rtwdev, phy_idx);
1552	rtw8852b_iqk(rtwdev, phy_idx);
1553	rtw8852b_tssi(rtwdev, phy_idx, true);
1554	rtw8852b_dpk(rtwdev, phy_idx);
1555}
1556
1557static void rtw8852b_rfk_band_changed(struct rtw89_dev *rtwdev,
1558				      enum rtw89_phy_idx phy_idx)
1559{
1560	rtw8852b_tssi_scan(rtwdev, phy_idx);
1561}
1562
1563static void rtw8852b_rfk_scan(struct rtw89_dev *rtwdev, bool start)
1564{
1565	rtw8852b_wifi_scan_notify(rtwdev, start, RTW89_PHY_0);
1566}
1567
1568static void rtw8852b_rfk_track(struct rtw89_dev *rtwdev)
1569{
1570	rtw8852b_dpk_track(rtwdev);
1571}
1572
1573static u32 rtw8852b_bb_cal_txpwr_ref(struct rtw89_dev *rtwdev,
1574				     enum rtw89_phy_idx phy_idx, s16 ref)
1575{
1576	const u16 tssi_16dbm_cw = 0x12c;
1577	const u8 base_cw_0db = 0x27;
1578	const s8 ofst_int = 0;
1579	s16 pwr_s10_3;
1580	s16 rf_pwr_cw;
1581	u16 bb_pwr_cw;
1582	u32 pwr_cw;
1583	u32 tssi_ofst_cw;
1584
1585	pwr_s10_3 = (ref << 1) + (s16)(ofst_int) + (s16)(base_cw_0db << 3);
1586	bb_pwr_cw = FIELD_GET(GENMASK(2, 0), pwr_s10_3);
1587	rf_pwr_cw = FIELD_GET(GENMASK(8, 3), pwr_s10_3);
1588	rf_pwr_cw = clamp_t(s16, rf_pwr_cw, 15, 63);
1589	pwr_cw = (rf_pwr_cw << 3) | bb_pwr_cw;
1590
1591	tssi_ofst_cw = (u32)((s16)tssi_16dbm_cw + (ref << 1) - (16 << 3));
1592	rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
1593		    "[TXPWR] tssi_ofst_cw=%d rf_cw=0x%x bb_cw=0x%x\n",
1594		    tssi_ofst_cw, rf_pwr_cw, bb_pwr_cw);
1595
1596	return FIELD_PREP(B_DPD_TSSI_CW, tssi_ofst_cw) |
1597	       FIELD_PREP(B_DPD_PWR_CW, pwr_cw) |
1598	       FIELD_PREP(B_DPD_REF, ref);
1599}
1600
1601static void rtw8852b_set_txpwr_ref(struct rtw89_dev *rtwdev,
1602				   enum rtw89_phy_idx phy_idx)
1603{
1604	static const u32 addr[RF_PATH_NUM_8852B] = {0x5800, 0x7800};
1605	const u32 mask = B_DPD_TSSI_CW | B_DPD_PWR_CW | B_DPD_REF;
1606	const u8 ofst_ofdm = 0x4;
1607	const u8 ofst_cck = 0x8;
1608	const s16 ref_ofdm = 0;
1609	const s16 ref_cck = 0;
1610	u32 val;
1611	u8 i;
1612
1613	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set txpwr reference\n");
1614
1615	rtw89_mac_txpwr_write32_mask(rtwdev, phy_idx, R_AX_PWR_RATE_CTRL,
1616				     B_AX_PWR_REF, 0x0);
1617
1618	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb ofdm txpwr ref\n");
1619	val = rtw8852b_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_ofdm);
1620
1621	for (i = 0; i < RF_PATH_NUM_8852B; i++)
1622		rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_ofdm, mask, val,
1623				      phy_idx);
1624
1625	rtw89_debug(rtwdev, RTW89_DBG_TXPWR, "[TXPWR] set bb cck txpwr ref\n");
1626	val = rtw8852b_bb_cal_txpwr_ref(rtwdev, phy_idx, ref_cck);
1627
1628	for (i = 0; i < RF_PATH_NUM_8852B; i++)
1629		rtw89_phy_write32_idx(rtwdev, addr[i] + ofst_cck, mask, val,
1630				      phy_idx);
1631}
1632
1633static void rtw8852b_bb_set_tx_shape_dfir(struct rtw89_dev *rtwdev,
1634					  const struct rtw89_chan *chan,
1635					  u8 tx_shape_idx,
1636					  enum rtw89_phy_idx phy_idx)
1637{
1638#define __DFIR_CFG_ADDR(i) (R_TXFIR0 + ((i) << 2))
1639#define __DFIR_CFG_MASK 0xffffffff
1640#define __DFIR_CFG_NR 8
1641#if defined(__linux__)
1642#define __DECL_DFIR_PARAM(_name, _val...) \
1643	static const u32 param_ ## _name[] = {_val}; \
1644	static_assert(ARRAY_SIZE(param_ ## _name) == __DFIR_CFG_NR)
1645#elif defined(__FreeBSD__)
1646#define __DECL_DFIR_PARAM(_name, _val...) \
1647	static const u32 param_ ## _name[] = {_val}; \
1648	rtw89_static_assert(ARRAY_SIZE(param_ ## _name) == __DFIR_CFG_NR)
1649#endif
1650
1651	__DECL_DFIR_PARAM(flat,
1652			  0x023D23FF, 0x0029B354, 0x000FC1C8, 0x00FDB053,
1653			  0x00F86F9A, 0x06FAEF92, 0x00FE5FCC, 0x00FFDFF5);
1654	__DECL_DFIR_PARAM(sharp,
1655			  0x023D83FF, 0x002C636A, 0x0013F204, 0x00008090,
1656			  0x00F87FB0, 0x06F99F83, 0x00FDBFBA, 0x00003FF5);
1657	__DECL_DFIR_PARAM(sharp_14,
1658			  0x023B13FF, 0x001C42DE, 0x00FDB0AD, 0x00F60F6E,
1659			  0x00FD8F92, 0x0602D011, 0x0001C02C, 0x00FFF00A);
1660	u8 ch = chan->channel;
1661	const u32 *param;
1662	u32 addr;
1663	int i;
1664
1665	if (ch > 14) {
1666		rtw89_warn(rtwdev,
1667			   "set tx shape dfir by unknown ch: %d on 2G\n", ch);
1668		return;
1669	}
1670
1671	if (ch == 14)
1672		param = param_sharp_14;
1673	else
1674		param = tx_shape_idx == 0 ? param_flat : param_sharp;
1675
1676	for (i = 0; i < __DFIR_CFG_NR; i++) {
1677		addr = __DFIR_CFG_ADDR(i);
1678		rtw89_debug(rtwdev, RTW89_DBG_TXPWR,
1679			    "set tx shape dfir: 0x%x: 0x%x\n", addr, param[i]);
1680		rtw89_phy_write32_idx(rtwdev, addr, __DFIR_CFG_MASK, param[i],
1681				      phy_idx);
1682	}
1683
1684#undef __DECL_DFIR_PARAM
1685#undef __DFIR_CFG_NR
1686#undef __DFIR_CFG_MASK
1687#undef __DECL_CFG_ADDR
1688}
1689
1690static void rtw8852b_set_tx_shape(struct rtw89_dev *rtwdev,
1691				  const struct rtw89_chan *chan,
1692				  enum rtw89_phy_idx phy_idx)
1693{
1694	u8 band = chan->band_type;
1695	u8 regd = rtw89_regd_get(rtwdev, band);
1696	u8 tx_shape_cck = rtw89_8852b_tx_shape[band][RTW89_RS_CCK][regd];
1697	u8 tx_shape_ofdm = rtw89_8852b_tx_shape[band][RTW89_RS_OFDM][regd];
1698
1699	if (band == RTW89_BAND_2G)
1700		rtw8852b_bb_set_tx_shape_dfir(rtwdev, chan, tx_shape_cck, phy_idx);
1701
1702	rtw89_phy_write32_mask(rtwdev, R_DCFO_OPT, B_TXSHAPE_TRIANGULAR_CFG,
1703			       tx_shape_ofdm);
1704}
1705
1706static void rtw8852b_set_txpwr(struct rtw89_dev *rtwdev,
1707			       const struct rtw89_chan *chan,
1708			       enum rtw89_phy_idx phy_idx)
1709{
1710	rtw89_phy_set_txpwr_byrate(rtwdev, chan, phy_idx);
1711	rtw89_phy_set_txpwr_offset(rtwdev, chan, phy_idx);
1712	rtw8852b_set_tx_shape(rtwdev, chan, phy_idx);
1713	rtw89_phy_set_txpwr_limit(rtwdev, chan, phy_idx);
1714	rtw89_phy_set_txpwr_limit_ru(rtwdev, chan, phy_idx);
1715}
1716
1717static void rtw8852b_set_txpwr_ctrl(struct rtw89_dev *rtwdev,
1718				    enum rtw89_phy_idx phy_idx)
1719{
1720	rtw8852b_set_txpwr_ref(rtwdev, phy_idx);
1721}
1722
1723static
1724void rtw8852b_set_txpwr_ul_tb_offset(struct rtw89_dev *rtwdev,
1725				     s8 pw_ofst, enum rtw89_mac_idx mac_idx)
1726{
1727	u32 reg;
1728
1729	if (pw_ofst < -16 || pw_ofst > 15) {
1730		rtw89_warn(rtwdev, "[ULTB] Err pwr_offset=%d\n", pw_ofst);
1731		return;
1732	}
1733
1734	reg = rtw89_mac_reg_by_idx(R_AX_PWR_UL_TB_CTRL, mac_idx);
1735	rtw89_write32_set(rtwdev, reg, B_AX_PWR_UL_TB_CTRL_EN);
1736
1737	reg = rtw89_mac_reg_by_idx(R_AX_PWR_UL_TB_1T, mac_idx);
1738	rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_1T_MASK, pw_ofst);
1739
1740	pw_ofst = max_t(s8, pw_ofst - 3, -16);
1741	reg = rtw89_mac_reg_by_idx(R_AX_PWR_UL_TB_2T, mac_idx);
1742	rtw89_write32_mask(rtwdev, reg, B_AX_PWR_UL_TB_2T_MASK, pw_ofst);
1743}
1744
1745static int
1746rtw8852b_init_txpwr_unit(struct rtw89_dev *rtwdev, enum rtw89_phy_idx phy_idx)
1747{
1748	int ret;
1749
1750	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL2, 0x07763333);
1751	if (ret)
1752		return ret;
1753
1754	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_COEXT_CTRL, 0x01ebf000);
1755	if (ret)
1756		return ret;
1757
1758	ret = rtw89_mac_txpwr_write32(rtwdev, phy_idx, R_AX_PWR_UL_CTRL0, 0x0002f8ff);
1759	if (ret)
1760		return ret;
1761
1762	rtw8852b_set_txpwr_ul_tb_offset(rtwdev, 0, phy_idx == RTW89_PHY_1 ?
1763						   RTW89_MAC_1 : RTW89_MAC_0);
1764
1765	return 0;
1766}
1767
1768void rtw8852b_bb_set_plcp_tx(struct rtw89_dev *rtwdev)
1769{
1770	const struct rtw89_reg3_def *def = rtw8852b_pmac_ht20_mcs7_tbl;
1771	u8 i;
1772
1773	for (i = 0; i < ARRAY_SIZE(rtw8852b_pmac_ht20_mcs7_tbl); i++, def++)
1774		rtw89_phy_write32_mask(rtwdev, def->addr, def->mask, def->data);
1775}
1776
1777static void rtw8852b_stop_pmac_tx(struct rtw89_dev *rtwdev,
1778				  struct rtw8852b_bb_pmac_info *tx_info,
1779				  enum rtw89_phy_idx idx)
1780{
1781	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC Stop Tx");
1782	if (tx_info->mode == CONT_TX)
1783		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_CTX_EN, 0, idx);
1784	else if (tx_info->mode == PKTS_TX)
1785		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_PTX_EN, 0, idx);
1786}
1787
1788static void rtw8852b_start_pmac_tx(struct rtw89_dev *rtwdev,
1789				   struct rtw8852b_bb_pmac_info *tx_info,
1790				   enum rtw89_phy_idx idx)
1791{
1792	enum rtw8852b_pmac_mode mode = tx_info->mode;
1793	u32 pkt_cnt = tx_info->tx_cnt;
1794	u16 period = tx_info->period;
1795
1796	if (mode == CONT_TX && !tx_info->is_cck) {
1797		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_CTX_EN, 1, idx);
1798		rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CTx Start");
1799	} else if (mode == PKTS_TX) {
1800		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD, B_PMAC_PTX_EN, 1, idx);
1801		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_PRD,
1802				      B_PMAC_TX_PRD_MSK, period, idx);
1803		rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CNT, B_PMAC_TX_CNT_MSK,
1804				      pkt_cnt, idx);
1805		rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC PTx Start");
1806	}
1807
1808	rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CTRL, B_PMAC_TXEN_DIS, 1, idx);
1809	rtw89_phy_write32_idx(rtwdev, R_PMAC_TX_CTRL, B_PMAC_TXEN_DIS, 0, idx);
1810}
1811
1812void rtw8852b_bb_set_pmac_tx(struct rtw89_dev *rtwdev,
1813			     struct rtw8852b_bb_pmac_info *tx_info,
1814			     enum rtw89_phy_idx idx)
1815{
1816	const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
1817
1818	if (!tx_info->en_pmac_tx) {
1819		rtw8852b_stop_pmac_tx(rtwdev, tx_info, idx);
1820		rtw89_phy_write32_idx(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 0, idx);
1821		if (chan->band_type == RTW89_BAND_2G)
1822			rtw89_phy_write32_clr(rtwdev, R_RXCCA, B_RXCCA_DIS);
1823		return;
1824	}
1825
1826	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC Tx Enable");
1827
1828	rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_TXEN, 1, idx);
1829	rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_RXEN, 1, idx);
1830	rtw89_phy_write32_idx(rtwdev, R_PMAC_RX_CFG1, B_PMAC_OPT1_MSK, 0x3f, idx);
1831	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 0, idx);
1832	rtw89_phy_write32_idx(rtwdev, R_PD_CTRL, B_PD_HIT_DIS, 1, idx);
1833	rtw89_phy_write32_set(rtwdev, R_RXCCA, B_RXCCA_DIS);
1834	rtw89_phy_write32_idx(rtwdev, R_RSTB_ASYNC, B_RSTB_ASYNC_ALL, 1, idx);
1835
1836	rtw8852b_start_pmac_tx(rtwdev, tx_info, idx);
1837}
1838
1839void rtw8852b_bb_set_pmac_pkt_tx(struct rtw89_dev *rtwdev, u8 enable,
1840				 u16 tx_cnt, u16 period, u16 tx_time,
1841				 enum rtw89_phy_idx idx)
1842{
1843	struct rtw8852b_bb_pmac_info tx_info = {0};
1844
1845	tx_info.en_pmac_tx = enable;
1846	tx_info.is_cck = 0;
1847	tx_info.mode = PKTS_TX;
1848	tx_info.tx_cnt = tx_cnt;
1849	tx_info.period = period;
1850	tx_info.tx_time = tx_time;
1851
1852	rtw8852b_bb_set_pmac_tx(rtwdev, &tx_info, idx);
1853}
1854
1855void rtw8852b_bb_set_power(struct rtw89_dev *rtwdev, s16 pwr_dbm,
1856			   enum rtw89_phy_idx idx)
1857{
1858	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CFG Tx PWR = %d", pwr_dbm);
1859
1860	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_PWR_EN, 1, idx);
1861	rtw89_phy_write32_idx(rtwdev, R_TXPWR, B_TXPWR_MSK, pwr_dbm, idx);
1862}
1863
1864void rtw8852b_bb_cfg_tx_path(struct rtw89_dev *rtwdev, u8 tx_path)
1865{
1866	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 7, RTW89_PHY_0);
1867
1868	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "PMAC CFG Tx Path = %d", tx_path);
1869
1870	if (tx_path == RF_PATH_A) {
1871		rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK, 1);
1872		rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK, 0);
1873	} else if (tx_path == RF_PATH_B) {
1874		rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK, 2);
1875		rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK, 0);
1876	} else if (tx_path == RF_PATH_AB) {
1877		rtw89_phy_write32_mask(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK, 3);
1878		rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK, 4);
1879	} else {
1880		rtw89_debug(rtwdev, RTW89_DBG_TSSI, "Error Tx Path");
1881	}
1882}
1883
1884void rtw8852b_bb_tx_mode_switch(struct rtw89_dev *rtwdev,
1885				enum rtw89_phy_idx idx, u8 mode)
1886{
1887	if (mode != 0)
1888		return;
1889
1890	rtw89_debug(rtwdev, RTW89_DBG_TSSI, "Tx mode switch");
1891
1892	rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_TXEN, 0, idx);
1893	rtw89_phy_write32_idx(rtwdev, R_PMAC_GNT, B_PMAC_GNT_RXEN, 0, idx);
1894	rtw89_phy_write32_idx(rtwdev, R_PMAC_RX_CFG1, B_PMAC_OPT1_MSK, 0, idx);
1895	rtw89_phy_write32_idx(rtwdev, R_PMAC_RXMOD, B_PMAC_RXMOD_MSK, 0, idx);
1896	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_DPD_EN, 0, idx);
1897	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0, idx);
1898	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_PWR_EN, 0, idx);
1899}
1900
1901void rtw8852b_bb_backup_tssi(struct rtw89_dev *rtwdev, enum rtw89_phy_idx idx,
1902			     struct rtw8852b_bb_tssi_bak *bak)
1903{
1904	s32 tmp;
1905
1906	bak->tx_path = rtw89_phy_read32_idx(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK, idx);
1907	bak->rx_path = rtw89_phy_read32_idx(rtwdev, R_CHBW_MOD_V1, B_ANT_RX_SEG0, idx);
1908	bak->p0_rfmode = rtw89_phy_read32_idx(rtwdev, R_P0_RFMODE, MASKDWORD, idx);
1909	bak->p0_rfmode_ftm = rtw89_phy_read32_idx(rtwdev, R_P0_RFMODE_FTM_RX, MASKDWORD, idx);
1910	bak->p1_rfmode = rtw89_phy_read32_idx(rtwdev, R_P1_RFMODE, MASKDWORD, idx);
1911	bak->p1_rfmode_ftm = rtw89_phy_read32_idx(rtwdev, R_P1_RFMODE_FTM_RX, MASKDWORD, idx);
1912	tmp = rtw89_phy_read32_idx(rtwdev, R_TXPWR, B_TXPWR_MSK, idx);
1913	bak->tx_pwr = sign_extend32(tmp, 8);
1914}
1915
1916void rtw8852b_bb_restore_tssi(struct rtw89_dev *rtwdev, enum rtw89_phy_idx idx,
1917			      const struct rtw8852b_bb_tssi_bak *bak)
1918{
1919	rtw89_phy_write32_idx(rtwdev, R_TXPATH_SEL, B_TXPATH_SEL_MSK, bak->tx_path, idx);
1920	if (bak->tx_path == RF_AB)
1921		rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK, 0x4);
1922	else
1923		rtw89_phy_write32_mask(rtwdev, R_TXNSS_MAP, B_TXNSS_MAP_MSK, 0x0);
1924	rtw89_phy_write32_idx(rtwdev, R_CHBW_MOD_V1, B_ANT_RX_SEG0, bak->rx_path, idx);
1925	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_PWR_EN, 1, idx);
1926	rtw89_phy_write32_idx(rtwdev, R_P0_RFMODE, MASKDWORD, bak->p0_rfmode, idx);
1927	rtw89_phy_write32_idx(rtwdev, R_P0_RFMODE_FTM_RX, MASKDWORD, bak->p0_rfmode_ftm, idx);
1928	rtw89_phy_write32_idx(rtwdev, R_P1_RFMODE, MASKDWORD, bak->p1_rfmode, idx);
1929	rtw89_phy_write32_idx(rtwdev, R_P1_RFMODE_FTM_RX, MASKDWORD, bak->p1_rfmode_ftm, idx);
1930	rtw89_phy_write32_idx(rtwdev, R_TXPWR, B_TXPWR_MSK, bak->tx_pwr, idx);
1931}
1932
1933static void rtw8852b_bb_ctrl_btc_preagc(struct rtw89_dev *rtwdev, bool bt_en)
1934{
1935	rtw89_phy_write_reg3_tbl(rtwdev, bt_en ? &rtw8852b_btc_preagc_en_defs_tbl :
1936						 &rtw8852b_btc_preagc_dis_defs_tbl);
1937}
1938
1939static void rtw8852b_ctrl_btg(struct rtw89_dev *rtwdev, bool btg)
1940{
1941	if (btg) {
1942		rtw89_phy_write32_mask(rtwdev, R_PATH0_BT_SHARE_V1,
1943				       B_PATH0_BT_SHARE_V1, 0x1);
1944		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG_PATH_V1,
1945				       B_PATH0_BTG_PATH_V1, 0x0);
1946		rtw89_phy_write32_mask(rtwdev, R_PATH1_G_LNA6_OP1DB_V1,
1947				       B_PATH1_G_LNA6_OP1DB_V1, 0x20);
1948		rtw89_phy_write32_mask(rtwdev, R_PATH1_G_TIA0_LNA6_OP1DB_V1,
1949				       B_PATH1_G_TIA0_LNA6_OP1DB_V1, 0x30);
1950		rtw89_phy_write32_mask(rtwdev, R_PATH1_BT_SHARE_V1,
1951				       B_PATH1_BT_SHARE_V1, 0x1);
1952		rtw89_phy_write32_mask(rtwdev, R_PATH1_BTG_PATH_V1,
1953				       B_PATH1_BTG_PATH_V1, 0x1);
1954		rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0x0);
1955		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_BT_SHARE, 0x1);
1956		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_BT_SEG0, 0x2);
1957		rtw89_phy_write32_mask(rtwdev, R_BT_DYN_DC_EST_EN_V1,
1958				       B_BT_DYN_DC_EST_EN_MSK, 0x1);
1959		rtw89_phy_write32_mask(rtwdev, R_GNT_BT_WGT_EN, B_GNT_BT_WGT_EN, 0x1);
1960	} else {
1961		rtw89_phy_write32_mask(rtwdev, R_PATH0_BT_SHARE_V1,
1962				       B_PATH0_BT_SHARE_V1, 0x0);
1963		rtw89_phy_write32_mask(rtwdev, R_PATH0_BTG_PATH_V1,
1964				       B_PATH0_BTG_PATH_V1, 0x0);
1965		rtw89_phy_write32_mask(rtwdev, R_PATH1_G_LNA6_OP1DB_V1,
1966				       B_PATH1_G_LNA6_OP1DB_V1, 0x1a);
1967		rtw89_phy_write32_mask(rtwdev, R_PATH1_G_TIA0_LNA6_OP1DB_V1,
1968				       B_PATH1_G_TIA0_LNA6_OP1DB_V1, 0x2a);
1969		rtw89_phy_write32_mask(rtwdev, R_PATH1_BT_SHARE_V1,
1970				       B_PATH1_BT_SHARE_V1, 0x0);
1971		rtw89_phy_write32_mask(rtwdev, R_PATH1_BTG_PATH_V1,
1972				       B_PATH1_BTG_PATH_V1, 0x0);
1973		rtw89_phy_write32_mask(rtwdev, R_PMAC_GNT, B_PMAC_GNT_P1, 0xc);
1974		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_BT_SHARE, 0x0);
1975		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_BT_SEG0, 0x0);
1976		rtw89_phy_write32_mask(rtwdev, R_BT_DYN_DC_EST_EN_V1,
1977				       B_BT_DYN_DC_EST_EN_MSK, 0x1);
1978		rtw89_phy_write32_mask(rtwdev, R_GNT_BT_WGT_EN, B_GNT_BT_WGT_EN, 0x0);
1979	}
1980}
1981
1982void rtw8852b_bb_ctrl_rx_path(struct rtw89_dev *rtwdev,
1983			      enum rtw89_rf_path_bit rx_path)
1984{
1985	const struct rtw89_chan *chan = rtw89_chan_get(rtwdev, RTW89_SUB_ENTITY_0);
1986	u32 rst_mask0;
1987	u32 rst_mask1;
1988
1989	if (rx_path == RF_A) {
1990		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_ANT_RX_SEG0, 1);
1991		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG0, 1);
1992		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG1, 1);
1993		rtw89_phy_write32_mask(rtwdev, R_RXHT_MCS_LIMIT, B_RXHT_MCS_LIMIT, 0);
1994		rtw89_phy_write32_mask(rtwdev, R_RXVHT_MCS_LIMIT, B_RXVHT_MCS_LIMIT, 0);
1995		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_USER_MAX, 4);
1996		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_MAX_NSS, 0);
1997		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHETB_MAX_NSS, 0);
1998	} else if (rx_path == RF_B) {
1999		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_ANT_RX_SEG0, 2);
2000		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG0, 2);
2001		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG1, 2);
2002		rtw89_phy_write32_mask(rtwdev, R_RXHT_MCS_LIMIT, B_RXHT_MCS_LIMIT, 0);
2003		rtw89_phy_write32_mask(rtwdev, R_RXVHT_MCS_LIMIT, B_RXVHT_MCS_LIMIT, 0);
2004		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_USER_MAX, 4);
2005		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_MAX_NSS, 0);
2006		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHETB_MAX_NSS, 0);
2007	} else if (rx_path == RF_AB) {
2008		rtw89_phy_write32_mask(rtwdev, R_CHBW_MOD_V1, B_ANT_RX_SEG0, 3);
2009		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG0, 3);
2010		rtw89_phy_write32_mask(rtwdev, R_FC0_BW_V1, B_ANT_RX_1RCCA_SEG1, 3);
2011		rtw89_phy_write32_mask(rtwdev, R_RXHT_MCS_LIMIT, B_RXHT_MCS_LIMIT, 1);
2012		rtw89_phy_write32_mask(rtwdev, R_RXVHT_MCS_LIMIT, B_RXVHT_MCS_LIMIT, 1);
2013		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_USER_MAX, 4);
2014		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_MAX_NSS, 1);
2015		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHETB_MAX_NSS, 1);
2016	}
2017
2018	rtw8852b_set_gain_offset(rtwdev, chan->subband_type, RTW89_PHY_0);
2019
2020	if (chan->band_type == RTW89_BAND_2G &&
2021	    (rx_path == RF_B || rx_path == RF_AB))
2022		rtw8852b_ctrl_btg(rtwdev, true);
2023	else
2024		rtw8852b_ctrl_btg(rtwdev, false);
2025
2026	rst_mask0 = B_P0_TXPW_RSTB_MANON | B_P0_TXPW_RSTB_TSSI;
2027	rst_mask1 = B_P1_TXPW_RSTB_MANON | B_P1_TXPW_RSTB_TSSI;
2028	if (rx_path == RF_A) {
2029		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 1);
2030		rtw89_phy_write32_mask(rtwdev, R_P0_TXPW_RSTB, rst_mask0, 3);
2031	} else {
2032		rtw89_phy_write32_mask(rtwdev, R_P1_TXPW_RSTB, rst_mask1, 1);
2033		rtw89_phy_write32_mask(rtwdev, R_P1_TXPW_RSTB, rst_mask1, 3);
2034	}
2035}
2036
2037static void rtw8852b_bb_ctrl_rf_mode_rx_path(struct rtw89_dev *rtwdev,
2038					     enum rtw89_rf_path_bit rx_path)
2039{
2040	if (rx_path == RF_A) {
2041		rtw89_phy_write32_mask(rtwdev, R_P0_RFMODE,
2042				       B_P0_RFMODE_ORI_TXRX_FTM_TX, 0x1233312);
2043		rtw89_phy_write32_mask(rtwdev, R_P0_RFMODE_FTM_RX,
2044				       B_P0_RFMODE_FTM_RX, 0x333);
2045		rtw89_phy_write32_mask(rtwdev, R_P1_RFMODE,
2046				       B_P1_RFMODE_ORI_TXRX_FTM_TX, 0x1111111);
2047		rtw89_phy_write32_mask(rtwdev, R_P1_RFMODE_FTM_RX,
2048				       B_P1_RFMODE_FTM_RX, 0x111);
2049	} else if (rx_path == RF_B) {
2050		rtw89_phy_write32_mask(rtwdev, R_P0_RFMODE,
2051				       B_P0_RFMODE_ORI_TXRX_FTM_TX, 0x1111111);
2052		rtw89_phy_write32_mask(rtwdev, R_P0_RFMODE_FTM_RX,
2053				       B_P0_RFMODE_FTM_RX, 0x111);
2054		rtw89_phy_write32_mask(rtwdev, R_P1_RFMODE,
2055				       B_P1_RFMODE_ORI_TXRX_FTM_TX, 0x1233312);
2056		rtw89_phy_write32_mask(rtwdev, R_P1_RFMODE_FTM_RX,
2057				       B_P1_RFMODE_FTM_RX, 0x333);
2058	} else if (rx_path == RF_AB) {
2059		rtw89_phy_write32_mask(rtwdev, R_P0_RFMODE,
2060				       B_P0_RFMODE_ORI_TXRX_FTM_TX, 0x1233312);
2061		rtw89_phy_write32_mask(rtwdev, R_P0_RFMODE_FTM_RX,
2062				       B_P0_RFMODE_FTM_RX, 0x333);
2063		rtw89_phy_write32_mask(rtwdev, R_P1_RFMODE,
2064				       B_P1_RFMODE_ORI_TXRX_FTM_TX, 0x1233312);
2065		rtw89_phy_write32_mask(rtwdev, R_P1_RFMODE_FTM_RX,
2066				       B_P1_RFMODE_FTM_RX, 0x333);
2067	}
2068}
2069
2070static void rtw8852b_bb_cfg_txrx_path(struct rtw89_dev *rtwdev)
2071{
2072	struct rtw89_hal *hal = &rtwdev->hal;
2073	enum rtw89_rf_path_bit rx_path = hal->antenna_rx ? hal->antenna_rx : RF_AB;
2074
2075	rtw8852b_bb_ctrl_rx_path(rtwdev, rx_path);
2076	rtw8852b_bb_ctrl_rf_mode_rx_path(rtwdev, rx_path);
2077
2078	if (rtwdev->hal.rx_nss == 1) {
2079		rtw89_phy_write32_mask(rtwdev, R_RXHT_MCS_LIMIT, B_RXHT_MCS_LIMIT, 0);
2080		rtw89_phy_write32_mask(rtwdev, R_RXVHT_MCS_LIMIT, B_RXVHT_MCS_LIMIT, 0);
2081		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_MAX_NSS, 0);
2082		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHETB_MAX_NSS, 0);
2083	} else {
2084		rtw89_phy_write32_mask(rtwdev, R_RXHT_MCS_LIMIT, B_RXHT_MCS_LIMIT, 1);
2085		rtw89_phy_write32_mask(rtwdev, R_RXVHT_MCS_LIMIT, B_RXVHT_MCS_LIMIT, 1);
2086		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHE_MAX_NSS, 1);
2087		rtw89_phy_write32_mask(rtwdev, R_RXHE, B_RXHETB_MAX_NSS, 1);
2088	}
2089
2090	rtw89_phy_write32_idx(rtwdev, R_MAC_SEL, B_MAC_SEL_MOD, 0x0, RTW89_PHY_0);
2091}
2092
2093static u8 rtw8852b_get_thermal(struct rtw89_dev *rtwdev, enum rtw89_rf_path rf_path)
2094{
2095	if (rtwdev->is_tssi_mode[rf_path]) {
2096		u32 addr = 0x1c10 + (rf_path << 13);
2097
2098		return rtw89_phy_read32_mask(rtwdev, addr, 0x3F000000);
2099	}
2100
2101	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
2102	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x0);
2103	rtw89_write_rf(rtwdev, rf_path, RR_TM, RR_TM_TRI, 0x1);
2104
2105	fsleep(200);
2106
2107	return rtw89_read_rf(rtwdev, rf_path, RR_TM, RR_TM_VAL);
2108}
2109
2110static void rtw8852b_btc_set_rfe(struct rtw89_dev *rtwdev)
2111{
2112	struct rtw89_btc *btc = &rtwdev->btc;
2113	struct rtw89_btc_module *module = &btc->mdinfo;
2114
2115	module->rfe_type = rtwdev->efuse.rfe_type;
2116	module->cv = rtwdev->hal.cv;
2117	module->bt_solo = 0;
2118	module->switch_type = BTC_SWITCH_INTERNAL;
2119
2120	if (module->rfe_type > 0)
2121		module->ant.num = module->rfe_type % 2 ? 2 : 3;
2122	else
2123		module->ant.num = 2;
2124
2125	module->ant.diversity = 0;
2126	module->ant.isolation = 10;
2127
2128	if (module->ant.num == 3) {
2129		module->ant.type = BTC_ANT_DEDICATED;
2130		module->bt_pos = BTC_BT_ALONE;
2131	} else {
2132		module->ant.type = BTC_ANT_SHARED;
2133		module->bt_pos = BTC_BT_BTG;
2134	}
2135}
2136
2137static
2138void rtw8852b_set_trx_mask(struct rtw89_dev *rtwdev, u8 path, u8 group, u32 val)
2139{
2140	rtw89_write_rf(rtwdev, path, RR_LUTWE, RFREG_MASK, 0x20000);
2141	rtw89_write_rf(rtwdev, path, RR_LUTWA, RFREG_MASK, group);
2142	rtw89_write_rf(rtwdev, path, RR_LUTWD0, RFREG_MASK, val);
2143	rtw89_write_rf(rtwdev, path, RR_LUTWE, RFREG_MASK, 0x0);
2144}
2145
2146static void rtw8852b_btc_init_cfg(struct rtw89_dev *rtwdev)
2147{
2148	struct rtw89_btc *btc = &rtwdev->btc;
2149	struct rtw89_btc_module *module = &btc->mdinfo;
2150	const struct rtw89_chip_info *chip = rtwdev->chip;
2151	const struct rtw89_mac_ax_coex coex_params = {
2152		.pta_mode = RTW89_MAC_AX_COEX_RTK_MODE,
2153		.direction = RTW89_MAC_AX_COEX_INNER,
2154	};
2155
2156	/* PTA init  */
2157	rtw89_mac_coex_init(rtwdev, &coex_params);
2158
2159	/* set WL Tx response = Hi-Pri */
2160	chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_TX_RESP, true);
2161	chip->ops->btc_set_wl_pri(rtwdev, BTC_PRI_MASK_BEACON, true);
2162
2163	/* set rf gnt debug off */
2164	rtw89_write_rf(rtwdev, RF_PATH_A, RR_WLSEL, RFREG_MASK, 0x0);
2165	rtw89_write_rf(rtwdev, RF_PATH_B, RR_WLSEL, RFREG_MASK, 0x0);
2166
2167	/* set WL Tx thru in TRX mask table if GNT_WL = 0 && BT_S1 = ss group */
2168	if (module->ant.type == BTC_ANT_SHARED) {
2169		rtw8852b_set_trx_mask(rtwdev, RF_PATH_A, BTC_BT_SS_GROUP, 0x5ff);
2170		rtw8852b_set_trx_mask(rtwdev, RF_PATH_B, BTC_BT_SS_GROUP, 0x5ff);
2171		/* set path-A(S0) Tx/Rx no-mask if GNT_WL=0 && BT_S1=tx group */
2172		rtw8852b_set_trx_mask(rtwdev, RF_PATH_A, BTC_BT_TX_GROUP, 0x5ff);
2173		rtw8852b_set_trx_mask(rtwdev, RF_PATH_B, BTC_BT_TX_GROUP, 0x55f);
2174	} else { /* set WL Tx stb if GNT_WL = 0 && BT_S1 = ss group for 3-ant */
2175		rtw8852b_set_trx_mask(rtwdev, RF_PATH_A, BTC_BT_SS_GROUP, 0x5df);
2176		rtw8852b_set_trx_mask(rtwdev, RF_PATH_B, BTC_BT_SS_GROUP, 0x5df);
2177		rtw8852b_set_trx_mask(rtwdev, RF_PATH_A, BTC_BT_TX_GROUP, 0x5ff);
2178		rtw8852b_set_trx_mask(rtwdev, RF_PATH_B, BTC_BT_TX_GROUP, 0x5ff);
2179	}
2180
2181	/* set PTA break table */
2182	rtw89_write32(rtwdev, R_BTC_BREAK_TABLE, BTC_BREAK_PARAM);
2183
2184	 /* enable BT counter 0xda40[16,2] = 2b'11 */
2185	rtw89_write32_set(rtwdev, R_AX_CSR_MODE, B_AX_BT_CNT_RST | B_AX_STATIS_BT_EN);
2186	btc->cx.wl.status.map.init_ok = true;
2187}
2188
2189static
2190void rtw8852b_btc_set_wl_pri(struct rtw89_dev *rtwdev, u8 map, bool state)
2191{
2192	u32 bitmap;
2193	u32 reg;
2194
2195	switch (map) {
2196	case BTC_PRI_MASK_TX_RESP:
2197		reg = R_BTC_BT_COEX_MSK_TABLE;
2198		bitmap = B_BTC_PRI_MASK_TX_RESP_V1;
2199		break;
2200	case BTC_PRI_MASK_BEACON:
2201		reg = R_AX_WL_PRI_MSK;
2202		bitmap = B_AX_PTA_WL_PRI_MASK_BCNQ;
2203		break;
2204	case BTC_PRI_MASK_RX_CCK:
2205		reg = R_BTC_BT_COEX_MSK_TABLE;
2206		bitmap = B_BTC_PRI_MASK_RXCCK_V1;
2207		break;
2208	default:
2209		return;
2210	}
2211
2212	if (state)
2213		rtw89_write32_set(rtwdev, reg, bitmap);
2214	else
2215		rtw89_write32_clr(rtwdev, reg, bitmap);
2216}
2217
2218union rtw8852b_btc_wl_txpwr_ctrl {
2219	u32 txpwr_val;
2220	struct {
2221		union {
2222			u16 ctrl_all_time;
2223			struct {
2224				s16 data:9;
2225				u16 rsvd:6;
2226				u16 flag:1;
2227			} all_time;
2228		};
2229		union {
2230			u16 ctrl_gnt_bt;
2231			struct {
2232				s16 data:9;
2233				u16 rsvd:7;
2234			} gnt_bt;
2235		};
2236	};
2237} __packed;
2238
2239static void
2240rtw8852b_btc_set_wl_txpwr_ctrl(struct rtw89_dev *rtwdev, u32 txpwr_val)
2241{
2242	union rtw8852b_btc_wl_txpwr_ctrl arg = { .txpwr_val = txpwr_val };
2243	s32 val;
2244
2245#define __write_ctrl(_reg, _msk, _val, _en, _cond)		\
2246do {								\
2247	u32 _wrt = FIELD_PREP(_msk, _val);			\
2248	BUILD_BUG_ON(!!(_msk & _en));				\
2249	if (_cond)						\
2250		_wrt |= _en;					\
2251	else							\
2252		_wrt &= ~_en;					\
2253	rtw89_mac_txpwr_write32_mask(rtwdev, RTW89_PHY_0, _reg,	\
2254				     _msk | _en, _wrt);		\
2255} while (0)
2256
2257	switch (arg.ctrl_all_time) {
2258	case 0xffff:
2259		val = 0;
2260		break;
2261	default:
2262		val = arg.all_time.data;
2263		break;
2264	}
2265
2266	__write_ctrl(R_AX_PWR_RATE_CTRL, B_AX_FORCE_PWR_BY_RATE_VALUE_MASK,
2267		     val, B_AX_FORCE_PWR_BY_RATE_EN,
2268		     arg.ctrl_all_time != 0xffff);
2269
2270	switch (arg.ctrl_gnt_bt) {
2271	case 0xffff:
2272		val = 0;
2273		break;
2274	default:
2275		val = arg.gnt_bt.data;
2276		break;
2277	}
2278
2279	__write_ctrl(R_AX_PWR_COEXT_CTRL, B_AX_TXAGC_BT_MASK, val,
2280		     B_AX_TXAGC_BT_EN, arg.ctrl_gnt_bt != 0xffff);
2281
2282#undef __write_ctrl
2283}
2284
2285static
2286s8 rtw8852b_btc_get_bt_rssi(struct rtw89_dev *rtwdev, s8 val)
2287{
2288	/* +6 for compensate offset */
2289	return clamp_t(s8, val + 6, -100, 0) + 100;
2290}
2291
2292static
2293void rtw8852b_btc_update_bt_cnt(struct rtw89_dev *rtwdev)
2294{
2295	/* Feature move to firmware */
2296}
2297
2298static void rtw8852b_btc_wl_s1_standby(struct rtw89_dev *rtwdev, bool state)
2299{
2300	rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x80000);
2301	rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x1);
2302	rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD1, RFREG_MASK, 0x31);
2303
2304	/* set WL standby = Rx for GNT_BT_Tx = 1->0 settle issue */
2305	if (state)
2306		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x179);
2307	else
2308		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x20);
2309
2310	rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0);
2311}
2312
2313static void rtw8852b_btc_set_wl_lna2(struct rtw89_dev *rtwdev, u8 level)
2314{
2315	switch (level) {
2316	case 0: /* default */
2317		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x1000);
2318		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x0);
2319		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15);
2320		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x1);
2321		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x17);
2322		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x2);
2323		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15);
2324		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x3);
2325		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x17);
2326		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0);
2327		break;
2328	case 1: /* Fix LNA2=5  */
2329		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x1000);
2330		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x0);
2331		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15);
2332		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x1);
2333		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x5);
2334		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x2);
2335		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x15);
2336		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWA, RFREG_MASK, 0x3);
2337		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWD0, RFREG_MASK, 0x5);
2338		rtw89_write_rf(rtwdev, RF_PATH_B, RR_LUTWE, RFREG_MASK, 0x0);
2339		break;
2340	}
2341}
2342
2343static void rtw8852b_btc_set_wl_rx_gain(struct rtw89_dev *rtwdev, u32 level)
2344{
2345	struct rtw89_btc *btc = &rtwdev->btc;
2346
2347	switch (level) {
2348	case 0: /* original */
2349	default:
2350		rtw8852b_bb_ctrl_btc_preagc(rtwdev, false);
2351		btc->dm.wl_lna2 = 0;
2352		break;
2353	case 1: /* for FDD free-run */
2354		rtw8852b_bb_ctrl_btc_preagc(rtwdev, true);
2355		btc->dm.wl_lna2 = 0;
2356		break;
2357	case 2: /* for BTG Co-Rx*/
2358		rtw8852b_bb_ctrl_btc_preagc(rtwdev, false);
2359		btc->dm.wl_lna2 = 1;
2360		break;
2361	}
2362
2363	rtw8852b_btc_set_wl_lna2(rtwdev, btc->dm.wl_lna2);
2364}
2365
2366static void rtw8852b_fill_freq_with_ppdu(struct rtw89_dev *rtwdev,
2367					 struct rtw89_rx_phy_ppdu *phy_ppdu,
2368					 struct ieee80211_rx_status *status)
2369{
2370	u16 chan = phy_ppdu->chan_idx;
2371	enum nl80211_band band;
2372	u8 ch;
2373
2374	if (chan == 0)
2375		return;
2376
2377	rtw89_decode_chan_idx(rtwdev, chan, &ch, &band);
2378	status->freq = ieee80211_channel_to_frequency(ch, band);
2379	status->band = band;
2380}
2381
2382static void rtw8852b_query_ppdu(struct rtw89_dev *rtwdev,
2383				struct rtw89_rx_phy_ppdu *phy_ppdu,
2384				struct ieee80211_rx_status *status)
2385{
2386	u8 path;
2387	u8 *rx_power = phy_ppdu->rssi;
2388
2389	status->signal = RTW89_RSSI_RAW_TO_DBM(max(rx_power[RF_PATH_A], rx_power[RF_PATH_B]));
2390	for (path = 0; path < rtwdev->chip->rf_path_num; path++) {
2391		status->chains |= BIT(path);
2392		status->chain_signal[path] = RTW89_RSSI_RAW_TO_DBM(rx_power[path]);
2393	}
2394	if (phy_ppdu->valid)
2395		rtw8852b_fill_freq_with_ppdu(rtwdev, phy_ppdu, status);
2396}
2397
2398static int rtw8852b_mac_enable_bb_rf(struct rtw89_dev *rtwdev)
2399{
2400	int ret;
2401
2402	rtw89_write8_set(rtwdev, R_AX_SYS_FUNC_EN,
2403			 B_AX_FEN_BBRSTB | B_AX_FEN_BB_GLB_RSTN);
2404	rtw89_write32_mask(rtwdev, R_AX_SPS_DIG_ON_CTRL0, B_AX_REG_ZCDC_H_MASK, 0x1);
2405	rtw89_write32_set(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
2406	rtw89_write32_clr(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
2407	rtw89_write32_set(rtwdev, R_AX_WLRF_CTRL, B_AX_AFC_AFEDIG);
2408
2409	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, 0xC7,
2410				      FULL_BIT_MASK);
2411	if (ret)
2412		return ret;
2413
2414	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, 0xC7,
2415				      FULL_BIT_MASK);
2416	if (ret)
2417		return ret;
2418
2419	rtw89_write8(rtwdev, R_AX_PHYREG_SET, PHYREG_SET_XYN_CYCLE);
2420
2421	return 0;
2422}
2423
2424static int rtw8852b_mac_disable_bb_rf(struct rtw89_dev *rtwdev)
2425{
2426	u8 wl_rfc_s0;
2427	u8 wl_rfc_s1;
2428	int ret;
2429
2430	rtw89_write8_clr(rtwdev, R_AX_SYS_FUNC_EN,
2431			 B_AX_FEN_BBRSTB | B_AX_FEN_BB_GLB_RSTN);
2432
2433	ret = rtw89_mac_read_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, &wl_rfc_s0);
2434	if (ret)
2435		return ret;
2436	wl_rfc_s0 &= ~XTAL_SI_RF00S_EN;
2437	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S0, wl_rfc_s0,
2438				      FULL_BIT_MASK);
2439	if (ret)
2440		return ret;
2441
2442	ret = rtw89_mac_read_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, &wl_rfc_s1);
2443	if (ret)
2444		return ret;
2445	wl_rfc_s1 &= ~XTAL_SI_RF10S_EN;
2446	ret = rtw89_mac_write_xtal_si(rtwdev, XTAL_SI_WL_RFC_S1, wl_rfc_s1,
2447				      FULL_BIT_MASK);
2448	return ret;
2449}
2450
2451static const struct rtw89_chip_ops rtw8852b_chip_ops = {
2452	.enable_bb_rf		= rtw8852b_mac_enable_bb_rf,
2453	.disable_bb_rf		= rtw8852b_mac_disable_bb_rf,
2454	.bb_reset		= rtw8852b_bb_reset,
2455	.bb_sethw		= rtw8852b_bb_sethw,
2456	.read_rf		= rtw89_phy_read_rf_v1,
2457	.write_rf		= rtw89_phy_write_rf_v1,
2458	.set_channel		= rtw8852b_set_channel,
2459	.set_channel_help	= rtw8852b_set_channel_help,
2460	.read_efuse		= rtw8852b_read_efuse,
2461	.read_phycap		= rtw8852b_read_phycap,
2462	.fem_setup		= NULL,
2463	.rfe_gpio		= NULL,
2464	.rfk_init		= rtw8852b_rfk_init,
2465	.rfk_channel		= rtw8852b_rfk_channel,
2466	.rfk_band_changed	= rtw8852b_rfk_band_changed,
2467	.rfk_scan		= rtw8852b_rfk_scan,
2468	.rfk_track		= rtw8852b_rfk_track,
2469	.power_trim		= rtw8852b_power_trim,
2470	.set_txpwr		= rtw8852b_set_txpwr,
2471	.set_txpwr_ctrl		= rtw8852b_set_txpwr_ctrl,
2472	.init_txpwr_unit	= rtw8852b_init_txpwr_unit,
2473	.get_thermal		= rtw8852b_get_thermal,
2474	.ctrl_btg		= rtw8852b_ctrl_btg,
2475	.query_ppdu		= rtw8852b_query_ppdu,
2476	.bb_ctrl_btc_preagc	= rtw8852b_bb_ctrl_btc_preagc,
2477	.cfg_txrx_path		= rtw8852b_bb_cfg_txrx_path,
2478	.set_txpwr_ul_tb_offset	= rtw8852b_set_txpwr_ul_tb_offset,
2479	.pwr_on_func		= rtw8852b_pwr_on_func,
2480	.pwr_off_func		= rtw8852b_pwr_off_func,
2481	.query_rxdesc		= rtw89_core_query_rxdesc,
2482	.fill_txdesc		= rtw89_core_fill_txdesc,
2483	.fill_txdesc_fwcmd	= rtw89_core_fill_txdesc,
2484	.cfg_ctrl_path		= rtw89_mac_cfg_ctrl_path,
2485	.mac_cfg_gnt		= rtw89_mac_cfg_gnt,
2486	.stop_sch_tx		= rtw89_mac_stop_sch_tx,
2487	.resume_sch_tx		= rtw89_mac_resume_sch_tx,
2488	.h2c_dctl_sec_cam	= NULL,
2489
2490	.btc_set_rfe		= rtw8852b_btc_set_rfe,
2491	.btc_init_cfg		= rtw8852b_btc_init_cfg,
2492	.btc_set_wl_pri		= rtw8852b_btc_set_wl_pri,
2493	.btc_set_wl_txpwr_ctrl	= rtw8852b_btc_set_wl_txpwr_ctrl,
2494	.btc_get_bt_rssi	= rtw8852b_btc_get_bt_rssi,
2495	.btc_update_bt_cnt	= rtw8852b_btc_update_bt_cnt,
2496	.btc_wl_s1_standby	= rtw8852b_btc_wl_s1_standby,
2497	.btc_set_wl_rx_gain	= rtw8852b_btc_set_wl_rx_gain,
2498	.btc_set_policy		= rtw89_btc_set_policy_v1,
2499};
2500
2501#ifdef CONFIG_PM
2502static const struct wiphy_wowlan_support rtw_wowlan_stub_8852b = {
2503	.flags = WIPHY_WOWLAN_MAGIC_PKT | WIPHY_WOWLAN_DISCONNECT,
2504	.n_patterns = RTW89_MAX_PATTERN_NUM,
2505	.pattern_max_len = RTW89_MAX_PATTERN_SIZE,
2506	.pattern_min_len = 1,
2507};
2508#endif
2509
2510const struct rtw89_chip_info rtw8852b_chip_info = {
2511	.chip_id		= RTL8852B,
2512	.chip_gen		= RTW89_CHIP_AX,
2513	.ops			= &rtw8852b_chip_ops,
2514	.fw_basename		= RTW8852B_FW_BASENAME,
2515	.fw_format_max		= RTW8852B_FW_FORMAT_MAX,
2516	.try_ce_fw		= true,
2517	.needed_fw_elms		= 0,
2518	.fifo_size		= 196608,
2519	.small_fifo_size	= true,
2520	.dle_scc_rsvd_size	= 98304,
2521	.max_amsdu_limit	= 3500,
2522	.dis_2g_40m_ul_ofdma	= true,
2523	.rsvd_ple_ofst		= 0x2f800,
2524	.hfc_param_ini		= rtw8852b_hfc_param_ini_pcie,
2525	.dle_mem		= rtw8852b_dle_mem_pcie,
2526	.wde_qempty_acq_num	= 4,
2527	.wde_qempty_mgq_sel	= 4,
2528	.rf_base_addr		= {0xe000, 0xf000},
2529	.pwr_on_seq		= NULL,
2530	.pwr_off_seq		= NULL,
2531	.bb_table		= &rtw89_8852b_phy_bb_table,
2532	.bb_gain_table		= &rtw89_8852b_phy_bb_gain_table,
2533	.rf_table		= {&rtw89_8852b_phy_radioa_table,
2534				   &rtw89_8852b_phy_radiob_table,},
2535	.nctl_table		= &rtw89_8852b_phy_nctl_table,
2536	.nctl_post_table	= NULL,
2537	.byr_table		= &rtw89_8852b_byr_table,
2538	.dflt_parms		= &rtw89_8852b_dflt_parms,
2539	.rfe_parms_conf		= NULL,
2540	.txpwr_factor_rf	= 2,
2541	.txpwr_factor_mac	= 1,
2542	.dig_table		= NULL,
2543	.dig_regs		= &rtw8852b_dig_regs,
2544	.tssi_dbw_table		= NULL,
2545	.support_chanctx_num	= 0,
2546	.support_bands		= BIT(NL80211_BAND_2GHZ) |
2547				  BIT(NL80211_BAND_5GHZ),
2548	.support_bw160		= false,
2549	.support_unii4		= true,
2550	.support_ul_tb_ctrl	= true,
2551	.hw_sec_hdr		= false,
2552	.rf_path_num		= 2,
2553	.tx_nss			= 2,
2554	.rx_nss			= 2,
2555	.acam_num		= 128,
2556	.bcam_num		= 10,
2557	.scam_num		= 128,
2558	.bacam_num		= 2,
2559	.bacam_dynamic_num	= 4,
2560	.bacam_ver		= RTW89_BACAM_V0,
2561	.sec_ctrl_efuse_size	= 4,
2562	.physical_efuse_size	= 1216,
2563	.logical_efuse_size	= 2048,
2564	.limit_efuse_size	= 1280,
2565	.dav_phy_efuse_size	= 96,
2566	.dav_log_efuse_size	= 16,
2567	.phycap_addr		= 0x580,
2568	.phycap_size		= 128,
2569	.para_ver		= 0,
2570	.wlcx_desired		= 0x05050000,
2571	.btcx_desired		= 0x5,
2572	.scbd			= 0x1,
2573	.mailbox		= 0x1,
2574
2575	.afh_guard_ch		= 6,
2576	.wl_rssi_thres		= rtw89_btc_8852b_wl_rssi_thres,
2577	.bt_rssi_thres		= rtw89_btc_8852b_bt_rssi_thres,
2578	.rssi_tol		= 2,
2579	.mon_reg_num		= ARRAY_SIZE(rtw89_btc_8852b_mon_reg),
2580	.mon_reg		= rtw89_btc_8852b_mon_reg,
2581	.rf_para_ulink_num	= ARRAY_SIZE(rtw89_btc_8852b_rf_ul),
2582	.rf_para_ulink		= rtw89_btc_8852b_rf_ul,
2583	.rf_para_dlink_num	= ARRAY_SIZE(rtw89_btc_8852b_rf_dl),
2584	.rf_para_dlink		= rtw89_btc_8852b_rf_dl,
2585	.ps_mode_supported	= BIT(RTW89_PS_MODE_RFOFF) |
2586				  BIT(RTW89_PS_MODE_CLK_GATED) |
2587				  BIT(RTW89_PS_MODE_PWR_GATED),
2588	.low_power_hci_modes	= 0,
2589	.h2c_cctl_func_id	= H2C_FUNC_MAC_CCTLINFO_UD,
2590	.hci_func_en_addr	= R_AX_HCI_FUNC_EN,
2591	.h2c_desc_size		= sizeof(struct rtw89_txwd_body),
2592	.txwd_body_size		= sizeof(struct rtw89_txwd_body),
2593	.h2c_ctrl_reg		= R_AX_H2CREG_CTRL,
2594	.h2c_counter_reg	= {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_H2C_DEQ_CNT_MASK >> 8},
2595	.h2c_regs		= rtw8852b_h2c_regs,
2596	.c2h_ctrl_reg		= R_AX_C2HREG_CTRL,
2597	.c2h_counter_reg	= {R_AX_UDM1 + 1, B_AX_UDM1_HALMAC_C2H_ENQ_CNT_MASK >> 8},
2598	.c2h_regs		= rtw8852b_c2h_regs,
2599	.page_regs		= &rtw8852b_page_regs,
2600	.cfo_src_fd		= true,
2601	.cfo_hw_comp		= true,
2602	.dcfo_comp		= &rtw8852b_dcfo_comp,
2603	.dcfo_comp_sft		= 10,
2604	.imr_info		= &rtw8852b_imr_info,
2605	.rrsr_cfgs		= &rtw8852b_rrsr_cfgs,
2606	.bss_clr_map_reg	= R_BSS_CLR_MAP_V1,
2607	.dma_ch_mask		= BIT(RTW89_DMA_ACH4) | BIT(RTW89_DMA_ACH5) |
2608				  BIT(RTW89_DMA_ACH6) | BIT(RTW89_DMA_ACH7) |
2609				  BIT(RTW89_DMA_B1MG) | BIT(RTW89_DMA_B1HI),
2610	.edcca_lvl_reg		= R_SEG0R_EDCCA_LVL_V1,
2611#ifdef CONFIG_PM
2612	.wowlan_stub		= &rtw_wowlan_stub_8852b,
2613#endif
2614	.xtal_info		= NULL,
2615};
2616EXPORT_SYMBOL(rtw8852b_chip_info);
2617
2618MODULE_FIRMWARE(RTW8852B_MODULE_FIRMWARE);
2619MODULE_AUTHOR("Realtek Corporation");
2620MODULE_DESCRIPTION("Realtek 802.11ax wireless 8852B driver");
2621MODULE_LICENSE("Dual BSD/GPL");
2622