1295367Sdes/* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
276259Sgreen/* Copyright(c) 2018-2019  Realtek Corporation
357429Smarkm */
457429Smarkm
557429Smarkm#ifndef __RTW8723D_H__
657429Smarkm#define __RTW8723D_H__
757429Smarkm
857429Smarkmenum rtw8723d_path {
957429Smarkm	PATH_S1,
1057429Smarkm	PATH_S0,
1157429Smarkm	PATH_NR,
1257429Smarkm};
1357429Smarkm
1457429Smarkmenum rtw8723d_iqk_round {
1557429Smarkm	IQK_ROUND_0,
1657429Smarkm	IQK_ROUND_1,
1757429Smarkm	IQK_ROUND_2,
1857429Smarkm	IQK_ROUND_HYBRID,
1957429Smarkm	IQK_ROUND_SIZE,
2057429Smarkm	IQK_ROUND_INVALID = 0xff,
2157429Smarkm};
2257429Smarkm
2357429Smarkmenum rtw8723d_iqk_result {
2457429Smarkm	IQK_S1_TX_X,
2557429Smarkm	IQK_S1_TX_Y,
2657429Smarkm	IQK_S1_RX_X,
2757429Smarkm	IQK_S1_RX_Y,
28162852Sdes	IQK_S0_TX_X,
29295367Sdes	IQK_S0_TX_Y,
3057429Smarkm	IQK_S0_RX_X,
31295367Sdes	IQK_S0_RX_Y,
32295367Sdes	IQK_NR,
33295367Sdes	IQK_SX_NR = IQK_NR / PATH_NR,
34295367Sdes};
35295367Sdes
36295367Sdesstruct rtw8723de_efuse {
37295367Sdes	u8 mac_addr[ETH_ALEN];		/* 0xd0 */
3857429Smarkm	u8 vender_id[2];
39	u8 device_id[2];
40	u8 sub_vender_id[2];
41	u8 sub_device_id[2];
42};
43
44struct rtw8723du_efuse {
45	u8 res4[48];                    /* 0xd0 */
46	u8 vender_id[2];                /* 0x100 */
47	u8 product_id[2];               /* 0x102 */
48	u8 usb_option;                  /* 0x104 */
49	u8 mac_addr[ETH_ALEN];          /* 0x107 */
50};
51
52struct rtw8723ds_efuse {
53	u8 res4[0x4a];			/* 0xd0 */
54	u8 mac_addr[ETH_ALEN];		/* 0x11a */
55};
56
57struct rtw8723d_efuse {
58	__le16 rtl_id;
59	u8 rsvd[2];
60	u8 afe;
61	u8 rsvd1[11];
62
63	/* power index for four RF paths */
64	struct rtw_txpwr_idx txpwr_idx_table[4];
65
66	u8 channel_plan;		/* 0xb8 */
67	u8 xtal_k;
68	u8 thermal_meter;
69	u8 iqk_lck;
70	u8 pa_type;			/* 0xbc */
71	u8 lna_type_2g[2];		/* 0xbd */
72	u8 lna_type_5g[2];
73	u8 rf_board_option;
74	u8 rf_feature_option;
75	u8 rf_bt_setting;
76	u8 eeprom_version;
77	u8 eeprom_customer_id;
78	u8 tx_bb_swing_setting_2g;
79	u8 res_c7;
80	u8 tx_pwr_calibrate_rate;
81	u8 rf_antenna_option;		/* 0xc9 */
82	u8 rfe_option;
83	u8 country_code[2];
84	u8 res[3];
85	union {
86		struct rtw8723de_efuse e;
87		struct rtw8723du_efuse u;
88		struct rtw8723ds_efuse s;
89	};
90};
91
92extern const struct rtw_chip_info rtw8723d_hw_spec;
93
94/* phy status page0 */
95#define GET_PHY_STAT_P0_PWDB(phy_stat)                                         \
96	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
97
98/* phy status page1 */
99#define GET_PHY_STAT_P1_PWDB_A(phy_stat)                                       \
100	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(15, 8))
101#define GET_PHY_STAT_P1_PWDB_B(phy_stat)                                       \
102	le32_get_bits(*((__le32 *)(phy_stat) + 0x00), GENMASK(23, 16))
103#define GET_PHY_STAT_P1_RF_MODE(phy_stat)                                      \
104	le32_get_bits(*((__le32 *)(phy_stat) + 0x03), GENMASK(29, 28))
105#define GET_PHY_STAT_P1_L_RXSC(phy_stat)                                       \
106	le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(11, 8))
107#define GET_PHY_STAT_P1_HT_RXSC(phy_stat)                                      \
108	le32_get_bits(*((__le32 *)(phy_stat) + 0x01), GENMASK(15, 12))
109#define GET_PHY_STAT_P1_RXEVM_A(phy_stat)                                      \
110	le32_get_bits(*((__le32 *)(phy_stat) + 0x04), GENMASK(7, 0))
111#define GET_PHY_STAT_P1_CFO_TAIL_A(phy_stat)                                   \
112	le32_get_bits(*((__le32 *)(phy_stat) + 0x05), GENMASK(7, 0))
113#define GET_PHY_STAT_P1_RXSNR_A(phy_stat)                                      \
114	le32_get_bits(*((__le32 *)(phy_stat) + 0x06), GENMASK(7, 0))
115
116static inline s32 iqkxy_to_s32(s32 val)
117{
118	/* val is Q10.8 */
119	return sign_extend32(val, 9);
120}
121
122static inline s32 iqk_mult(s32 x, s32 y, s32 *ext)
123{
124	/* x, y and return value are Q10.8 */
125	s32 t;
126
127	t = x * y;
128	if (ext)
129		*ext = (t >> 7) & 0x1;	/* Q.16 --> Q.9; get LSB of Q.9 */
130
131	return (t >> 8);	/* Q.16 --> Q.8 */
132}
133
134#define OFDM_SWING_A(swing)		FIELD_GET(GENMASK(9, 0), swing)
135#define OFDM_SWING_B(swing)		FIELD_GET(GENMASK(15, 10), swing)
136#define OFDM_SWING_C(swing)		FIELD_GET(GENMASK(21, 16), swing)
137#define OFDM_SWING_D(swing)		FIELD_GET(GENMASK(31, 22), swing)
138#define RTW_DEF_OFDM_SWING_INDEX	28
139#define RTW_DEF_CCK_SWING_INDEX		28
140
141#define MAX_TOLERANCE	5
142#define IQK_TX_X_ERR	0x142
143#define IQK_TX_Y_ERR	0x42
144#define IQK_RX_X_UPPER	0x11a
145#define IQK_RX_X_LOWER	0xe6
146#define IQK_RX_Y_LMT	0x1a
147#define IQK_TX_OK	BIT(0)
148#define IQK_RX_OK	BIT(1)
149#define PATH_IQK_RETRY	2
150
151#define SPUR_THRES		0x16
152#define CCK_DFIR_NR		3
153#define DIS_3WIRE		0xccf000c0
154#define EN_3WIRE		0xccc000c0
155#define START_PSD		0x400000
156#define FREQ_CH13		0xfccd
157#define FREQ_CH14		0xff9a
158#define RFCFGCH_CHANNEL_MASK	GENMASK(7, 0)
159#define RFCFGCH_BW_MASK		(BIT(11) | BIT(10))
160#define RFCFGCH_BW_20M		(BIT(11) | BIT(10))
161#define RFCFGCH_BW_40M		BIT(10)
162#define BIT_MASK_RFMOD		BIT(0)
163#define BIT_LCK			BIT(15)
164
165#define REG_GPIO_INTM		0x0048
166#define REG_BTG_SEL		0x0067
167#define BIT_MASK_BTG_WL		BIT(7)
168#define REG_LTECOEX_PATH_CONTROL	0x0070
169#define REG_LTECOEX_CTRL	0x07c0
170#define REG_LTECOEX_WRITE_DATA	0x07c4
171#define REG_LTECOEX_READ_DATA	0x07c8
172#define REG_PSDFN		0x0808
173#define REG_BB_PWR_SAV1_11N	0x0874
174#define REG_ANA_PARAM1		0x0880
175#define REG_ANALOG_P4		0x088c
176#define REG_PSDRPT		0x08b4
177#define REG_FPGA1_RFMOD		0x0900
178#define REG_BB_SEL_BTG		0x0948
179#define REG_BBRX_DFIR		0x0954
180#define BIT_MASK_RXBB_DFIR	GENMASK(27, 24)
181#define BIT_RXBB_DFIR_EN	BIT(19)
182#define REG_CCK0_SYS		0x0a00
183#define BIT_CCK_SIDE_BAND	BIT(4)
184#define REG_CCK_ANT_SEL_11N	0x0a04
185#define REG_PWRTH		0x0a08
186#define REG_CCK_FA_RST_11N	0x0a2c
187#define BIT_MASK_CCK_CNT_KEEP	BIT(12)
188#define BIT_MASK_CCK_CNT_EN	BIT(13)
189#define BIT_MASK_CCK_CNT_KPEN	(BIT_MASK_CCK_CNT_KEEP | BIT_MASK_CCK_CNT_EN)
190#define BIT_MASK_CCK_FA_KEEP	BIT(14)
191#define BIT_MASK_CCK_FA_EN	BIT(15)
192#define BIT_MASK_CCK_FA_KPEN	(BIT_MASK_CCK_FA_KEEP | BIT_MASK_CCK_FA_EN)
193#define REG_CCK_FA_LSB_11N	0x0a5c
194#define REG_CCK_FA_MSB_11N	0x0a58
195#define REG_CCK_CCA_CNT_11N	0x0a60
196#define BIT_MASK_CCK_FA_MSB	GENMASK(7, 0)
197#define BIT_MASK_CCK_FA_LSB	GENMASK(15, 8)
198#define REG_PWRTH2		0x0aa8
199#define REG_CSRATIO		0x0aaa
200#define REG_OFDM_FA_HOLDC_11N	0x0c00
201#define BIT_MASK_OFDM_FA_KEEP	BIT(31)
202#define REG_BB_RX_PATH_11N	0x0c04
203#define REG_TRMUX_11N		0x0c08
204#define REG_OFDM_FA_RSTC_11N	0x0c0c
205#define BIT_MASK_OFDM_FA_RST	BIT(31)
206#define REG_A_RXIQI		0x0c14
207#define BIT_MASK_RXIQ_S1_X	0x000003FF
208#define BIT_MASK_RXIQ_S1_Y1	0x0000FC00
209#define BIT_SET_RXIQ_S1_Y1(y)	((y) & 0x3F)
210#define REG_OFDM0_RXDSP		0x0c40
211#define BIT_MASK_RXDSP		GENMASK(28, 24)
212#define BIT_EN_RXDSP		BIT(9)
213#define REG_OFDM_0_ECCA_THRESHOLD	0x0c4c
214#define BIT_MASK_OFDM0_EXT_A	BIT(31)
215#define BIT_MASK_OFDM0_EXT_C	BIT(29)
216#define BIT_MASK_OFDM0_EXTS	(BIT(31) | BIT(29) | BIT(28))
217#define BIT_SET_OFDM0_EXTS(a, c, d) (((a) << 31) | ((c) << 29) | ((d) << 28))
218#define REG_OFDM0_XAAGC1	0x0c50
219#define REG_OFDM0_XBAGC1	0x0c58
220#define REG_AGCRSSI		0x0c78
221#define REG_OFDM_0_XA_TX_IQ_IMBALANCE	0x0c80
222#define BIT_MASK_TXIQ_ELM_A	0x03ff
223#define BIT_SET_TXIQ_ELM_ACD(a, c, d) (((d) << 22) | (((c) & 0x3F) << 16) |    \
224				       ((a) & 0x03ff))
225#define BIT_MASK_TXIQ_ELM_C	GENMASK(21, 16)
226#define BIT_SET_TXIQ_ELM_C2(c)	((c) & 0x3F)
227#define BIT_MASK_TXIQ_ELM_D	GENMASK(31, 22)
228#define REG_TXIQK_MATRIXA_LSB2_11N	0x0c94
229#define BIT_SET_TXIQ_ELM_C1(c)	(((c) & 0x000003C0) >> 6)
230#define REG_RXIQK_MATRIX_LSB_11N	0x0ca0
231#define BIT_MASK_RXIQ_S1_Y2	0xF0000000
232#define BIT_SET_RXIQ_S1_Y2(y)	(((y) >> 6) & 0xF)
233#define REG_TXIQ_AB_S0		0x0cd0
234#define BIT_MASK_TXIQ_A_S0	0x000007FE
235#define BIT_MASK_TXIQ_A_EXT_S0	BIT(0)
236#define BIT_MASK_TXIQ_B_S0	0x0007E000
237#define REG_TXIQ_CD_S0		0x0cd4
238#define BIT_MASK_TXIQ_C_S0	0x000007FE
239#define BIT_MASK_TXIQ_C_EXT_S0	BIT(0)
240#define BIT_MASK_TXIQ_D_S0	GENMASK(22, 13)
241#define BIT_MASK_TXIQ_D_EXT_S0	BIT(12)
242#define REG_RXIQ_AB_S0		0x0cd8
243#define BIT_MASK_RXIQ_X_S0	0x000003FF
244#define BIT_MASK_RXIQ_Y_S0	0x003FF000
245#define REG_OFDM_FA_TYPE1_11N	0x0cf0
246#define BIT_MASK_OFDM_FF_CNT	GENMASK(15, 0)
247#define BIT_MASK_OFDM_SF_CNT	GENMASK(31, 16)
248#define REG_OFDM_FA_RSTD_11N	0x0d00
249#define BIT_MASK_OFDM_FA_RST1	BIT(27)
250#define BIT_MASK_OFDM_FA_KEEP1	BIT(31)
251#define REG_CTX			0x0d03
252#define BIT_MASK_CTX_TYPE	GENMASK(6, 4)
253#define REG_OFDM1_CFOTRK	0x0d2c
254#define BIT_EN_CFOTRK		BIT(28)
255#define REG_OFDM1_CSI1		0x0d40
256#define REG_OFDM1_CSI2		0x0d44
257#define REG_OFDM1_CSI3		0x0d48
258#define REG_OFDM1_CSI4		0x0d4c
259#define REG_OFDM_FA_TYPE2_11N	0x0da0
260#define BIT_MASK_OFDM_CCA_CNT	GENMASK(15, 0)
261#define BIT_MASK_OFDM_PF_CNT	GENMASK(31, 16)
262#define REG_OFDM_FA_TYPE3_11N	0x0da4
263#define BIT_MASK_OFDM_RI_CNT	GENMASK(15, 0)
264#define BIT_MASK_OFDM_CRC_CNT	GENMASK(31, 16)
265#define REG_OFDM_FA_TYPE4_11N	0x0da8
266#define BIT_MASK_OFDM_MNS_CNT	GENMASK(15, 0)
267#define REG_FPGA0_IQK_11N	0x0e28
268#define BIT_MASK_IQK_MOD	0xffffff00
269#define EN_IQK			0x808000
270#define RST_IQK			0x000000
271#define REG_TXIQK_TONE_A_11N	0x0e30
272#define REG_RXIQK_TONE_A_11N	0x0e34
273#define REG_TXIQK_PI_A_11N	0x0e38
274#define REG_RXIQK_PI_A_11N	0x0e3c
275#define REG_TXIQK_11N		0x0e40
276#define BIT_SET_TXIQK_11N(x, y)	(0x80007C00 | ((x) << 16) | (y))
277#define REG_RXIQK_11N		0x0e44
278#define REG_IQK_AGC_PTS_11N	0x0e48
279#define REG_IQK_AGC_RSP_11N	0x0e4c
280#define REG_TX_IQK_TONE_B	0x0e50
281#define REG_RX_IQK_TONE_B	0x0e54
282#define REG_IQK_RES_TX		0x0e94
283#define BIT_MASK_RES_TX		GENMASK(25, 16)
284#define REG_IQK_RES_TY		0x0e9c
285#define BIT_MASK_RES_TY		GENMASK(25, 16)
286#define REG_IQK_RES_RX		0x0ea4
287#define BIT_MASK_RES_RX		GENMASK(25, 16)
288#define REG_IQK_RES_RY		0x0eac
289#define BIT_IQK_TX_FAIL		BIT(28)
290#define BIT_IQK_RX_FAIL		BIT(27)
291#define BIT_IQK_DONE		BIT(26)
292#define BIT_MASK_RES_RY		GENMASK(25, 16)
293#define REG_PAGE_F_RST_11N		0x0f14
294#define BIT_MASK_F_RST_ALL		BIT(16)
295#define REG_IGI_C_11N			0x0f84
296#define REG_IGI_D_11N			0x0f88
297#define REG_HT_CRC32_CNT_11N		0x0f90
298#define BIT_MASK_HT_CRC_OK		GENMASK(15, 0)
299#define BIT_MASK_HT_CRC_ERR		GENMASK(31, 16)
300#define REG_OFDM_CRC32_CNT_11N		0x0f94
301#define BIT_MASK_OFDM_LCRC_OK		GENMASK(15, 0)
302#define BIT_MASK_OFDM_LCRC_ERR		GENMASK(31, 16)
303#define REG_HT_CRC32_CNT_11N_AGG	0x0fb8
304
305#endif
306