1139825Simp/*-
2117388Swpaul * Copyright (c) 1997, 1998-2003
340516Swpaul *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
440516Swpaul *
540516Swpaul * Redistribution and use in source and binary forms, with or without
640516Swpaul * modification, are permitted provided that the following conditions
740516Swpaul * are met:
840516Swpaul * 1. Redistributions of source code must retain the above copyright
940516Swpaul *    notice, this list of conditions and the following disclaimer.
1040516Swpaul * 2. Redistributions in binary form must reproduce the above copyright
1140516Swpaul *    notice, this list of conditions and the following disclaimer in the
1240516Swpaul *    documentation and/or other materials provided with the distribution.
1340516Swpaul * 3. All advertising materials mentioning features or use of this software
1440516Swpaul *    must display the following acknowledgement:
1540516Swpaul *	This product includes software developed by Bill Paul.
1640516Swpaul * 4. Neither the name of the author nor the names of any co-contributors
1740516Swpaul *    may be used to endorse or promote products derived from this software
1840516Swpaul *    without specific prior written permission.
1940516Swpaul *
2040516Swpaul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2140516Swpaul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2240516Swpaul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2340516Swpaul * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2440516Swpaul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2540516Swpaul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2640516Swpaul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2740516Swpaul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2840516Swpaul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2940516Swpaul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3040516Swpaul * THE POSSIBILITY OF SUCH DAMAGE.
3140516Swpaul *
3250477Speter * $FreeBSD$
3340516Swpaul */
3440516Swpaul
3540516Swpaul/*
3640516Swpaul * RealTek 8129/8139 register offsets
3740516Swpaul */
3840516Swpaul#define	RL_IDR0		0x0000		/* ID register 0 (station addr) */
39215018Syongari#define	RL_IDR1		0x0001		/* Must use 32-bit accesses (?) */
40215018Syongari#define	RL_IDR2		0x0002
41215018Syongari#define	RL_IDR3		0x0003
42215018Syongari#define	RL_IDR4		0x0004
43215018Syongari#define	RL_IDR5		0x0005
4440516Swpaul					/* 0006-0007 reserved */
45215018Syongari#define	RL_MAR0		0x0008		/* Multicast hash table */
46215018Syongari#define	RL_MAR1		0x0009
47215018Syongari#define	RL_MAR2		0x000A
48215018Syongari#define	RL_MAR3		0x000B
49215018Syongari#define	RL_MAR4		0x000C
50215018Syongari#define	RL_MAR5		0x000D
51215018Syongari#define	RL_MAR6		0x000E
52215018Syongari#define	RL_MAR7		0x000F
5340516Swpaul
54215018Syongari#define	RL_TXSTAT0	0x0010		/* status of TX descriptor 0 */
55215018Syongari#define	RL_TXSTAT1	0x0014		/* status of TX descriptor 1 */
56215018Syongari#define	RL_TXSTAT2	0x0018		/* status of TX descriptor 2 */
57215018Syongari#define	RL_TXSTAT3	0x001C		/* status of TX descriptor 3 */
5840516Swpaul
59215018Syongari#define	RL_TXADDR0	0x0020		/* address of TX descriptor 0 */
60215018Syongari#define	RL_TXADDR1	0x0024		/* address of TX descriptor 1 */
61215018Syongari#define	RL_TXADDR2	0x0028		/* address of TX descriptor 2 */
62215018Syongari#define	RL_TXADDR3	0x002C		/* address of TX descriptor 3 */
6340516Swpaul
64215018Syongari#define	RL_RXADDR		0x0030	/* RX ring start address */
65215018Syongari#define	RL_RX_EARLY_BYTES	0x0034	/* RX early byte count */
66215018Syongari#define	RL_RX_EARLY_STAT	0x0036	/* RX early status */
67215018Syongari#define	RL_COMMAND	0x0037		/* command register */
68215018Syongari#define	RL_CURRXADDR	0x0038		/* current address of packet read */
69215018Syongari#define	RL_CURRXBUF	0x003A		/* current RX buffer address */
70215018Syongari#define	RL_IMR		0x003C		/* interrupt mask register */
71215018Syongari#define	RL_ISR		0x003E		/* interrupt status register */
72215018Syongari#define	RL_TXCFG	0x0040		/* transmit config */
73215018Syongari#define	RL_RXCFG	0x0044		/* receive config */
74215018Syongari#define	RL_TIMERCNT	0x0048		/* timer count register */
75215018Syongari#define	RL_MISSEDPKT	0x004C		/* missed packet counter */
76215018Syongari#define	RL_EECMD	0x0050		/* EEPROM command register */
77233489Syongari
78233489Syongari/* RTL8139/RTL8139C+ only */
79233489Syongari#define	RL_8139_CFG0	0x0051		/* config register #0 */
80233489Syongari#define	RL_8139_CFG1	0x0052		/* config register #1 */
81233489Syongari#define	RL_8139_CFG3	0x0059		/* config register #3 */
82233489Syongari#define	RL_8139_CFG4	0x005A		/* config register #4 */
83233489Syongari#define	RL_8139_CFG5	0x00D8		/* config register #5 */
84233489Syongari
85215018Syongari#define	RL_CFG0		0x0051		/* config register #0 */
86215018Syongari#define	RL_CFG1		0x0052		/* config register #1 */
87176754Syongari#define	RL_CFG2		0x0053		/* config register #2 */
88176754Syongari#define	RL_CFG3		0x0054		/* config register #3 */
89176754Syongari#define	RL_CFG4		0x0055		/* config register #4 */
90176754Syongari#define	RL_CFG5		0x0056		/* config register #5 */
91176754Syongari					/* 0057 reserved */
92215018Syongari#define	RL_MEDIASTAT	0x0058		/* media status register (8139) */
9340516Swpaul					/* 0059-005A reserved */
94215018Syongari#define	RL_MII		0x005A		/* 8129 chip only */
95215018Syongari#define	RL_HALTCLK	0x005B
96215018Syongari#define	RL_MULTIINTR	0x005C		/* multiple interrupt */
97215018Syongari#define	RL_PCIREV	0x005E		/* PCI revision value */
9840516Swpaul					/* 005F reserved */
99215018Syongari#define	RL_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
10040516Swpaul
10140516Swpaul/* Direct PHY access registers only available on 8139 */
102215018Syongari#define	RL_BMCR		0x0062		/* PHY basic mode control */
103215018Syongari#define	RL_BMSR		0x0064		/* PHY basic mode status */
104215018Syongari#define	RL_ANAR		0x0066		/* PHY autoneg advert */
105215018Syongari#define	RL_LPAR		0x0068		/* PHY link partner ability */
106215018Syongari#define	RL_ANER		0x006A		/* PHY autoneg expansion */
10740516Swpaul
108215018Syongari#define	RL_DISCCNT	0x006C		/* disconnect counter */
109215018Syongari#define	RL_FALSECAR	0x006E		/* false carrier counter */
110215018Syongari#define	RL_NWAYTST	0x0070		/* NWAY test register */
111215018Syongari#define	RL_RX_ER	0x0072		/* RX_ER counter */
112215018Syongari#define	RL_CSCFG	0x0074		/* CS configuration register */
11340516Swpaul
114117388Swpaul/*
115117388Swpaul * When operating in special C+ mode, some of the registers in an
116117388Swpaul * 8139C+ chip have different definitions. These are also used for
117117388Swpaul * the 8169 gigE chip.
118117388Swpaul */
119215018Syongari#define	RL_DUMPSTATS_LO		0x0010	/* counter dump command register */
120215018Syongari#define	RL_DUMPSTATS_HI		0x0014	/* counter dump command register */
121215018Syongari#define	RL_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
122215018Syongari#define	RL_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
123215018Syongari#define	RL_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte alignment */
124215018Syongari#define	RL_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte alignment */
125215018Syongari#define	RL_CFG2			0x0053
126215018Syongari#define	RL_TIMERINT		0x0054	/* interrupt on timer expire */
127215018Syongari#define	RL_TXSTART		0x00D9	/* 8 bits */
128215018Syongari#define	RL_CPLUS_CMD		0x00E0	/* 16 bits */
129215018Syongari#define	RL_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
130215018Syongari#define	RL_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
131215018Syongari#define	RL_EARLY_TX_THRESH	0x00EC	/* 8 bits */
13240516Swpaul
13340516Swpaul/*
134117388Swpaul * Registers specific to the 8169 gigE chip
135117388Swpaul */
136215018Syongari#define	RL_GTXSTART		0x0038	/* 8 bits */
137215018Syongari#define	RL_TIMERINT_8169	0x0058	/* different offset than 8139 */
138215018Syongari#define	RL_PHYAR		0x0060
139215018Syongari#define	RL_TBICSR		0x0064
140215018Syongari#define	RL_TBI_ANAR		0x0068
141215018Syongari#define	RL_TBI_LPAR		0x006A
142215018Syongari#define	RL_GMEDIASTAT		0x006C	/* 8 bits */
143215018Syongari#define	RL_MACDBG		0x006D	/* 8 bits, 8168C SPIN2 only */
144215018Syongari#define	RL_GPIO			0x006E	/* 8 bits, 8168C SPIN2 only */
145215018Syongari#define	RL_PMCH			0x006F	/* 8 bits */
146215018Syongari#define	RL_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
147215018Syongari#define	RL_INTRMOD		0x00E2	/* 16 bits */
148262392Smarius#define	RL_MISC			0x00F0
149117388Swpaul
150117388Swpaul/*
15140516Swpaul * TX config register bits
15240516Swpaul */
153215018Syongari#define	RL_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
154215018Syongari#define	RL_TXCFG_MAXDMA		0x00000700	/* max DMA burst size */
155229534Syongari#define	RL_TXCFG_QUEUE_EMPTY	0x00000800	/* 8168E-VL or higher */
156215018Syongari#define	RL_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
157215018Syongari#define	RL_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
158215018Syongari#define	RL_TXCFG_IFG2		0x00080000	/* 8169 only */
159215018Syongari#define	RL_TXCFG_IFG		0x03000000	/* interframe gap */
160215018Syongari#define	RL_TXCFG_HWREV		0x7CC00000
16140516Swpaul
162215018Syongari#define	RL_LOOPTEST_OFF		0x00000000
163215018Syongari#define	RL_LOOPTEST_ON		0x00020000
164215018Syongari#define	RL_LOOPTEST_ON_CPLUS	0x00060000
165119868Swpaul
166159962Swpaul/* Known revision codes. */
167215018Syongari#define	RL_HWREV_8169		0x00000000
168215018Syongari#define	RL_HWREV_8169S		0x00800000
169215018Syongari#define	RL_HWREV_8110S		0x04000000
170215018Syongari#define	RL_HWREV_8169_8110SB	0x10000000
171215018Syongari#define	RL_HWREV_8169_8110SC	0x18000000
172218760Syongari#define	RL_HWREV_8401E		0x24000000
173215018Syongari#define	RL_HWREV_8102EL		0x24800000
174215018Syongari#define	RL_HWREV_8102EL_SPIN1	0x24C00000
175215018Syongari#define	RL_HWREV_8168D		0x28000000
176215018Syongari#define	RL_HWREV_8168DP		0x28800000
177215018Syongari#define	RL_HWREV_8168E		0x2C000000
178217498Syongari#define	RL_HWREV_8168E_VL	0x2C800000
179217524Syongari#define	RL_HWREV_8168B_SPIN1	0x30000000
180215018Syongari#define	RL_HWREV_8100E		0x30800000
181215018Syongari#define	RL_HWREV_8101E		0x34000000
182215018Syongari#define	RL_HWREV_8102E		0x34800000
183215018Syongari#define	RL_HWREV_8103E		0x34C00000
184217524Syongari#define	RL_HWREV_8168B_SPIN2	0x38000000
185217524Syongari#define	RL_HWREV_8168B_SPIN3	0x38400000
186215018Syongari#define	RL_HWREV_8168C		0x3C000000
187215018Syongari#define	RL_HWREV_8168C_SPIN2	0x3C400000
188215018Syongari#define	RL_HWREV_8168CP		0x3C800000
189217911Syongari#define	RL_HWREV_8105E		0x40800000
190229529Syongari#define	RL_HWREV_8105E_SPIN1	0x40C00000
191229529Syongari#define	RL_HWREV_8402		0x44000000
192257611Syongari#define	RL_HWREV_8106E		0x44800000
193229529Syongari#define	RL_HWREV_8168F		0x48000000
194229529Syongari#define	RL_HWREV_8411		0x48800000
195257616Syongari#define	RL_HWREV_8168G		0x4C000000
196257618Syongari#define	RL_HWREV_8168EP		0x50000000
197257616Syongari#define	RL_HWREV_8168GU		0x50800000
198257616Syongari#define	RL_HWREV_8411B		0x5C800000
199215018Syongari#define	RL_HWREV_8139		0x60000000
200215018Syongari#define	RL_HWREV_8139A		0x70000000
201215018Syongari#define	RL_HWREV_8139AG		0x70800000
202215018Syongari#define	RL_HWREV_8139B		0x78000000
203215018Syongari#define	RL_HWREV_8130		0x7C000000
204215018Syongari#define	RL_HWREV_8139C		0x74000000
205215018Syongari#define	RL_HWREV_8139D		0x74400000
206215018Syongari#define	RL_HWREV_8139CPLUS	0x74800000
207215018Syongari#define	RL_HWREV_8101		0x74C00000
208215018Syongari#define	RL_HWREV_8100		0x78800000
209215018Syongari#define	RL_HWREV_8169_8110SBL	0x7CC00000
210215018Syongari#define	RL_HWREV_8169_8110SCE	0x98000000
211159962Swpaul
212215018Syongari#define	RL_TXDMA_16BYTES	0x00000000
213215018Syongari#define	RL_TXDMA_32BYTES	0x00000100
214215018Syongari#define	RL_TXDMA_64BYTES	0x00000200
215215018Syongari#define	RL_TXDMA_128BYTES	0x00000300
216215018Syongari#define	RL_TXDMA_256BYTES	0x00000400
217215018Syongari#define	RL_TXDMA_512BYTES	0x00000500
218215018Syongari#define	RL_TXDMA_1024BYTES	0x00000600
219215018Syongari#define	RL_TXDMA_2048BYTES	0x00000700
22045633Swpaul
22140516Swpaul/*
22240516Swpaul * Transmit descriptor status register bits.
22340516Swpaul */
224215018Syongari#define	RL_TXSTAT_LENMASK	0x00001FFF
225215018Syongari#define	RL_TXSTAT_OWN		0x00002000
226215018Syongari#define	RL_TXSTAT_TX_UNDERRUN	0x00004000
227215018Syongari#define	RL_TXSTAT_TX_OK		0x00008000
228215018Syongari#define	RL_TXSTAT_EARLY_THRESH	0x003F0000
229215018Syongari#define	RL_TXSTAT_COLLCNT	0x0F000000
230215018Syongari#define	RL_TXSTAT_CARR_HBEAT	0x10000000
231215018Syongari#define	RL_TXSTAT_OUTOFWIN	0x20000000
232215018Syongari#define	RL_TXSTAT_TXABRT	0x40000000
233215018Syongari#define	RL_TXSTAT_CARRLOSS	0x80000000
23440516Swpaul
23540516Swpaul/*
23640516Swpaul * Interrupt status register bits.
23740516Swpaul */
238215018Syongari#define	RL_ISR_RX_OK		0x0001
239215018Syongari#define	RL_ISR_RX_ERR		0x0002
240215018Syongari#define	RL_ISR_TX_OK		0x0004
241215018Syongari#define	RL_ISR_TX_ERR		0x0008
242215018Syongari#define	RL_ISR_RX_OVERRUN	0x0010
243215018Syongari#define	RL_ISR_PKT_UNDERRUN	0x0020
244215018Syongari#define	RL_ISR_LINKCHG		0x0020	/* 8169 only */
245215018Syongari#define	RL_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
246215018Syongari#define	RL_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
247215018Syongari#define	RL_ISR_SWI		0x0100	/* C+ only */
248215018Syongari#define	RL_ISR_CABLE_LEN_CHGD	0x2000
249215018Syongari#define	RL_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
250215018Syongari#define	RL_ISR_TIMEOUT_EXPIRED	0x4000
251215018Syongari#define	RL_ISR_SYSTEM_ERR	0x8000
25240516Swpaul
253215018Syongari#define	RL_INTRS	\
25440516Swpaul	(RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|		\
25540516Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
25640516Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR)
25740516Swpaul
258159962Swpaul#ifdef RE_TX_MODERATION
259215018Syongari#define	RL_INTRS_CPLUS	\
260119868Swpaul	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|			\
261117388Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
262117388Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
263159962Swpaul#else
264215018Syongari#define	RL_INTRS_CPLUS	\
265159962Swpaul	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|RL_ISR_TX_OK|		\
266159962Swpaul	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
267159962Swpaul	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
268159962Swpaul#endif
269117388Swpaul
27040516Swpaul/*
27140516Swpaul * Media status register. (8139 only)
27240516Swpaul */
273215018Syongari#define	RL_MEDIASTAT_RXPAUSE	0x01
274215018Syongari#define	RL_MEDIASTAT_TXPAUSE	0x02
275215018Syongari#define	RL_MEDIASTAT_LINK	0x04
276215018Syongari#define	RL_MEDIASTAT_SPEED10	0x08
277215018Syongari#define	RL_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
278215018Syongari#define	RL_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
27940516Swpaul
28040516Swpaul/*
28140516Swpaul * Receive config register.
28240516Swpaul */
283215018Syongari#define	RL_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
284215018Syongari#define	RL_RXCFG_RX_INDIV	0x00000002	/* match filter */
285215018Syongari#define	RL_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
286215018Syongari#define	RL_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
287215018Syongari#define	RL_RXCFG_RX_RUNT	0x00000010
288215018Syongari#define	RL_RXCFG_RX_ERRPKT	0x00000020
289215018Syongari#define	RL_RXCFG_WRAP		0x00000080
290262392Smarius#define	RL_RXCFG_EARLYOFFV2	0x00000800
291215018Syongari#define	RL_RXCFG_MAXDMA		0x00000700
292215018Syongari#define	RL_RXCFG_BUFSZ		0x00001800
293262392Smarius#define	RL_RXCFG_EARLYOFF	0x00003800
294215018Syongari#define	RL_RXCFG_FIFOTHRESH	0x0000E000
295215018Syongari#define	RL_RXCFG_EARLYTHRESH	0x07000000
29640516Swpaul
297215018Syongari#define	RL_RXDMA_16BYTES	0x00000000
298215018Syongari#define	RL_RXDMA_32BYTES	0x00000100
299215018Syongari#define	RL_RXDMA_64BYTES	0x00000200
300215018Syongari#define	RL_RXDMA_128BYTES	0x00000300
301215018Syongari#define	RL_RXDMA_256BYTES	0x00000400
302215018Syongari#define	RL_RXDMA_512BYTES	0x00000500
303215018Syongari#define	RL_RXDMA_1024BYTES	0x00000600
304215018Syongari#define	RL_RXDMA_UNLIMITED	0x00000700
30545633Swpaul
306215018Syongari#define	RL_RXBUF_8		0x00000000
307215018Syongari#define	RL_RXBUF_16		0x00000800
308215018Syongari#define	RL_RXBUF_32		0x00001000
309215018Syongari#define	RL_RXBUF_64		0x00001800
31040516Swpaul
311215018Syongari#define	RL_RXFIFO_16BYTES	0x00000000
312215018Syongari#define	RL_RXFIFO_32BYTES	0x00002000
313215018Syongari#define	RL_RXFIFO_64BYTES	0x00004000
314215018Syongari#define	RL_RXFIFO_128BYTES	0x00006000
315215018Syongari#define	RL_RXFIFO_256BYTES	0x00008000
316215018Syongari#define	RL_RXFIFO_512BYTES	0x0000A000
317215018Syongari#define	RL_RXFIFO_1024BYTES	0x0000C000
318215018Syongari#define	RL_RXFIFO_NOTHRESH	0x0000E000
31945633Swpaul
32040516Swpaul/*
32140516Swpaul * Bits in RX status header (included with RX'ed packet
32240516Swpaul * in ring buffer).
32340516Swpaul */
324215018Syongari#define	RL_RXSTAT_RXOK		0x00000001
325215018Syongari#define	RL_RXSTAT_ALIGNERR	0x00000002
326215018Syongari#define	RL_RXSTAT_CRCERR	0x00000004
327215018Syongari#define	RL_RXSTAT_GIANT		0x00000008
328215018Syongari#define	RL_RXSTAT_RUNT		0x00000010
329215018Syongari#define	RL_RXSTAT_BADSYM	0x00000020
330215018Syongari#define	RL_RXSTAT_BROAD		0x00002000
331215018Syongari#define	RL_RXSTAT_INDIV		0x00004000
332215018Syongari#define	RL_RXSTAT_MULTI		0x00008000
333215018Syongari#define	RL_RXSTAT_LENMASK	0xFFFF0000
334262390Smarius#define	RL_RXSTAT_UNFINISHED	0x0000FFF0	/* DMA still in progress */
33540516Swpaul
33640516Swpaul/*
33740516Swpaul * Command register.
33840516Swpaul */
339215018Syongari#define	RL_CMD_EMPTY_RXBUF	0x0001
340215018Syongari#define	RL_CMD_TX_ENB		0x0004
341215018Syongari#define	RL_CMD_RX_ENB		0x0008
342215018Syongari#define	RL_CMD_RESET		0x0010
343215018Syongari#define	RL_CMD_STOPREQ		0x0080
34440516Swpaul
34540516Swpaul/*
346184515Simp * Twister register values.  These are completely undocumented and derived
347184515Simp * from public sources.
348184515Simp */
349215018Syongari#define	RL_CSCFG_LINK_OK	0x0400
350215018Syongari#define	RL_CSCFG_CHANGE		0x0800
351215018Syongari#define	RL_CSCFG_STATUS		0xf000
352215018Syongari#define	RL_CSCFG_ROW3		0x7000
353215018Syongari#define	RL_CSCFG_ROW2		0x3000
354215018Syongari#define	RL_CSCFG_ROW1		0x1000
355215018Syongari#define	RL_CSCFG_LINK_DOWN_OFF_CMD 0x03c0
356215018Syongari#define	RL_CSCFG_LINK_DOWN_CMD	0xf3c0
357184515Simp
358215018Syongari#define	RL_NWAYTST_RESET	0
359215018Syongari#define	RL_NWAYTST_CBL_TEST	0x20
360184515Simp
361215018Syongari#define	RL_PARA78		0x78
362215018Syongari#define	RL_PARA78_DEF		0x78fa8388
363215018Syongari#define	RL_PARA7C		0x7C
364215018Syongari#define	RL_PARA7C_DEF		0xcb38de43
365215018Syongari#define	RL_PARA7C_RETUNE	0xfb38de03
366262390Smarius
367184515Simp/*
36840516Swpaul * EEPROM control register
36940516Swpaul */
370215018Syongari#define	RL_EE_DATAOUT		0x01	/* Data out */
371215018Syongari#define	RL_EE_DATAIN		0x02	/* Data in */
372215018Syongari#define	RL_EE_CLK		0x04	/* clock */
373215018Syongari#define	RL_EE_SEL		0x08	/* chip select */
374215018Syongari#define	RL_EE_MODE		(0x40|0x80)
37540516Swpaul
376215018Syongari#define	RL_EEMODE_OFF		0x00
377215018Syongari#define	RL_EEMODE_AUTOLOAD	0x40
378215018Syongari#define	RL_EEMODE_PROGRAM	0x80
379215018Syongari#define	RL_EEMODE_WRITECFG	(0x80|0x40)
38040516Swpaul
38140516Swpaul/* 9346 EEPROM commands */
382215018Syongari#define	RL_9346_ADDR_LEN	6	/* 93C46 1K: 128x16 */
383215018Syongari#define	RL_9356_ADDR_LEN	8	/* 93C56 2K: 256x16 */
384159962Swpaul
385215018Syongari#define	RL_9346_WRITE		0x5
386215018Syongari#define	RL_9346_READ		0x6
387215018Syongari#define	RL_9346_ERASE		0x7
388215018Syongari#define	RL_9346_EWEN		0x4
389215018Syongari#define	RL_9346_EWEN_ADDR	0x30
390215018Syongari#define	RL_9456_EWDS		0x4
391215018Syongari#define	RL_9346_EWDS_ADDR	0x00
392159962Swpaul
393215018Syongari#define	RL_EECMD_WRITE		0x140
394215018Syongari#define	RL_EECMD_READ_6BIT	0x180
395215018Syongari#define	RL_EECMD_READ_8BIT	0x600
396215018Syongari#define	RL_EECMD_ERASE		0x1c0
39740516Swpaul
398215018Syongari#define	RL_EE_ID		0x00
399215018Syongari#define	RL_EE_PCI_VID		0x01
400215018Syongari#define	RL_EE_PCI_DID		0x02
40140516Swpaul/* Location of station address inside EEPROM */
402215018Syongari#define	RL_EE_EADDR		0x07
40340516Swpaul
40440516Swpaul/*
40540516Swpaul * MII register (8129 only)
40640516Swpaul */
407215018Syongari#define	RL_MII_CLK		0x01
408215018Syongari#define	RL_MII_DATAIN		0x02
409215018Syongari#define	RL_MII_DATAOUT		0x04
410215018Syongari#define	RL_MII_DIR		0x80	/* 0 == input, 1 == output */
41140516Swpaul
41240516Swpaul/*
41340516Swpaul * Config 0 register
41440516Swpaul */
415215018Syongari#define	RL_CFG0_ROM0		0x01
416215018Syongari#define	RL_CFG0_ROM1		0x02
417215018Syongari#define	RL_CFG0_ROM2		0x04
418215018Syongari#define	RL_CFG0_PL0		0x08
419215018Syongari#define	RL_CFG0_PL1		0x10
420215018Syongari#define	RL_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
421215018Syongari#define	RL_CFG0_PCS		0x40
422215018Syongari#define	RL_CFG0_SCR		0x80
42340516Swpaul
42440516Swpaul/*
42540516Swpaul * Config 1 register
42640516Swpaul */
427215018Syongari#define	RL_CFG1_PWRDWN		0x01
428215019Syongari#define	RL_CFG1_PME		0x01
429215018Syongari#define	RL_CFG1_SLEEP		0x02
430215018Syongari#define	RL_CFG1_VPDEN		0x02
431215018Syongari#define	RL_CFG1_IOMAP		0x04
432215018Syongari#define	RL_CFG1_MEMMAP		0x08
433215018Syongari#define	RL_CFG1_RSVD		0x10
434176754Syongari#define	RL_CFG1_LWACT		0x10
435215018Syongari#define	RL_CFG1_DRVLOAD		0x20
436215018Syongari#define	RL_CFG1_LED0		0x40
437215018Syongari#define	RL_CFG1_FULLDUPLEX	0x40	/* 8129 only */
438215018Syongari#define	RL_CFG1_LED1		0x80
43940516Swpaul
44040516Swpaul/*
441176754Syongari * Config 2 register
442176754Syongari */
443176754Syongari#define	RL_CFG2_PCI33MHZ	0x00
444176754Syongari#define	RL_CFG2_PCI66MHZ	0x01
445176754Syongari#define	RL_CFG2_PCI64BIT	0x08
446176754Syongari#define	RL_CFG2_AUXPWR		0x10
447177522Syongari#define	RL_CFG2_MSI		0x20
448176754Syongari
449176754Syongari/*
450176754Syongari * Config 3 register
451176754Syongari */
452176754Syongari#define	RL_CFG3_GRANTSEL	0x80
453176754Syongari#define	RL_CFG3_WOL_MAGIC	0x20
454176754Syongari#define	RL_CFG3_WOL_LINK	0x10
455217499Syongari#define	RL_CFG3_JUMBO_EN0	0x04	/* RTL8168C or later. */
456176754Syongari#define	RL_CFG3_FAST_B2B	0x01
457176754Syongari
458176754Syongari/*
459176754Syongari * Config 4 register
460176754Syongari */
461176754Syongari#define	RL_CFG4_LWPTN		0x04
462176754Syongari#define	RL_CFG4_LWPME		0x10
463217499Syongari#define	RL_CFG4_JUMBO_EN1	0x02	/* RTL8168C or later. */
464176754Syongari
465176754Syongari/*
466176754Syongari * Config 5 register
467176754Syongari */
468176754Syongari#define	RL_CFG5_WOL_BCAST	0x40
469176754Syongari#define	RL_CFG5_WOL_MCAST	0x20
470176754Syongari#define	RL_CFG5_WOL_UCAST	0x10
471176754Syongari#define	RL_CFG5_WOL_LANWAKE	0x02
472176754Syongari#define	RL_CFG5_PME_STS		0x01
473176754Syongari
474176754Syongari/*
475117388Swpaul * 8139C+ register definitions
476117388Swpaul */
477117388Swpaul
478117388Swpaul/* RL_DUMPSTATS_LO register */
479215018Syongari#define	RL_DUMPSTATS_START	0x00000008
480117388Swpaul
481117388Swpaul/* Transmit start register */
482215018Syongari#define	RL_TXSTART_SWI		0x01	/* generate TX interrupt */
483215018Syongari#define	RL_TXSTART_START	0x40	/* start normal queue transmit */
484215018Syongari#define	RL_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
485117388Swpaul
486120043Swpaul/*
487120043Swpaul * Config 2 register, 8139C+/8169/8169S/8110S only
488120043Swpaul */
489215018Syongari#define	RL_CFG2_BUSFREQ		0x07
490215018Syongari#define	RL_CFG2_BUSWIDTH	0x08
491215018Syongari#define	RL_CFG2_AUXPWRSTS	0x10
492120043Swpaul
493215018Syongari#define	RL_BUSFREQ_33MHZ	0x00
494215018Syongari#define	RL_BUSFREQ_66MHZ	0x01
495215019Syongari
496215018Syongari#define	RL_BUSWIDTH_32BITS	0x00
497215018Syongari#define	RL_BUSWIDTH_64BITS	0x08
498120043Swpaul
499117388Swpaul/* C+ mode command register */
500215018Syongari#define	RL_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
501215018Syongari#define	RL_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
502215018Syongari#define	RL_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
503215018Syongari#define	RL_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
504215018Syongari#define	RL_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
505215018Syongari#define	RL_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
506180176Syongari#define	RL_CPLUSCMD_MACSTAT_DIS	0x0080	/* 8168B/C/CP */
507180176Syongari#define	RL_CPLUSCMD_ASF		0x0100	/* 8168C/CP */
508180176Syongari#define	RL_CPLUSCMD_DBG_SEL	0x0200	/* 8168C/CP */
509180176Syongari#define	RL_CPLUSCMD_FORCE_TXFC	0x0400	/* 8168C/CP */
510180176Syongari#define	RL_CPLUSCMD_FORCE_RXFC	0x0800	/* 8168C/CP */
511180176Syongari#define	RL_CPLUSCMD_FORCE_HDPX	0x1000	/* 8168C/CP */
512180176Syongari#define	RL_CPLUSCMD_NORMAL_MODE	0x2000	/* 8168C/CP */
513180176Syongari#define	RL_CPLUSCMD_DBG_ENB	0x4000	/* 8168C/CP */
514180176Syongari#define	RL_CPLUSCMD_BIST_ENB	0x8000	/* 8168C/CP */
515117388Swpaul
516117388Swpaul/* C+ early transmit threshold */
517215019Syongari#define	RL_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
518117388Swpaul
519217902Syongari/* Timer interrupt register */
520217902Syongari#define	RL_TIMERINT_8169_VAL	0x00001FFF
521217902Syongari#define	RL_TIMER_MIN		0
522217902Syongari#define	RL_TIMER_MAX		65	/* 65.528us */
523217902Syongari#define	RL_TIMER_DEFAULT	RL_TIMER_MAX
524217902Syongari#define	RL_TIMER_PCIE_CLK	125	/* 125MHZ */
525217902Syongari#define	RL_USECS(x)		((x) * RL_TIMER_PCIE_CLK)
526217902Syongari
527117388Swpaul/*
528117388Swpaul * Gigabit PHY access register (8169 only)
529117388Swpaul */
530215018Syongari#define	RL_PHYAR_PHYDATA	0x0000FFFF
531215018Syongari#define	RL_PHYAR_PHYREG		0x001F0000
532215018Syongari#define	RL_PHYAR_BUSY		0x80000000
533117388Swpaul
534117388Swpaul/*
535117388Swpaul * Gigabit media status (8169 only)
536117388Swpaul */
537215018Syongari#define	RL_GMEDIASTAT_FDX	0x01	/* full duplex */
538215018Syongari#define	RL_GMEDIASTAT_LINK	0x02	/* link up */
539215018Syongari#define	RL_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
540215018Syongari#define	RL_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
541215018Syongari#define	RL_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
542215018Syongari#define	RL_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
543215018Syongari#define	RL_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
544215018Syongari#define	RL_GMEDIASTAT_TBI	0x80	/* TBI enabled */
545117388Swpaul
546117388Swpaul/*
54740516Swpaul * The RealTek doesn't use a fragment-based descriptor mechanism.
54840516Swpaul * Instead, there are only four register sets, each or which represents
54940516Swpaul * one 'descriptor.' Basically, each TX descriptor is just a contiguous
55040516Swpaul * packet buffer (32-bit aligned!) and we place the buffer addresses in
55140516Swpaul * the registers so the chip knows where they are.
55240516Swpaul *
55340516Swpaul * We can sort of kludge together the same kind of buffer management
55440516Swpaul * used in previous drivers, but we have to do buffer copies almost all
55540516Swpaul * the time, so it doesn't really buy us much.
55640516Swpaul *
55740516Swpaul * For reception, there's just one large buffer where the chip stores
55840516Swpaul * all received packets.
55940516Swpaul */
560215018Syongari#define	RL_RX_BUF_SZ		RL_RXBUF_64
561215018Syongari#define	RL_RXBUFLEN		(1 << ((RL_RX_BUF_SZ >> 11) + 13))
562215018Syongari#define	RL_TX_LIST_CNT		4
563215018Syongari#define	RL_MIN_FRAMELEN		60
564184240Syongari#define	RL_TX_8139_BUF_ALIGN	4
565184240Syongari#define	RL_RX_8139_BUF_ALIGN	8
566184240Syongari#define	RL_RX_8139_BUF_RESERVE	sizeof(int64_t)
567184240Syongari#define	RL_RX_8139_BUF_GUARD_SZ	\
568215019Syongari	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN + RL_RX_8139_BUF_RESERVE)
569215018Syongari#define	RL_TXTHRESH(x)		((x) << 11)
570215018Syongari#define	RL_TX_THRESH_INIT	96
571215018Syongari#define	RL_RX_FIFOTHRESH	RL_RXFIFO_NOTHRESH
572215018Syongari#define	RL_RX_MAXDMA		RL_RXDMA_UNLIMITED
573215018Syongari#define	RL_TX_MAXDMA		RL_TXDMA_2048BYTES
57440516Swpaul
575215018Syongari#define	RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ)
576215018Syongari#define	RL_TXCFG_CONFIG	(RL_TXCFG_IFG|RL_TX_MAXDMA)
57740516Swpaul
578215018Syongari#define	RL_ETHER_ALIGN	2
57948028Swpaul
580177771Syongari/*
581177771Syongari * re(4) hardware ip4csum-tx could be mangled with 28 bytes or less IP packets.
582177771Syongari */
583177771Syongari#define	RL_IP4CSUMTX_MINLEN	28
584177771Syongari#define	RL_IP4CSUMTX_PADLEN	(ETHER_HDR_LEN + RL_IP4CSUMTX_MINLEN)
585177771Syongari
58640516Swpaulstruct rl_chain_data {
587131605Sbms	uint16_t		cur_rx;
588131605Sbms	uint8_t			*rl_rx_buf;
589131605Sbms	uint8_t			*rl_rx_buf_ptr;
59040516Swpaul
59145633Swpaul	struct mbuf		*rl_tx_chain[RL_TX_LIST_CNT];
59281713Swpaul	bus_dmamap_t		rl_tx_dmamap[RL_TX_LIST_CNT];
593184240Syongari	bus_dma_tag_t		rl_tx_tag;
594184240Syongari	bus_dma_tag_t		rl_rx_tag;
595184240Syongari	bus_dmamap_t		rl_rx_dmamap;
596184240Syongari	bus_addr_t		rl_rx_buf_paddr;
597131605Sbms	uint8_t			last_tx;
598131605Sbms	uint8_t			cur_tx;
59940516Swpaul};
60040516Swpaul
601215018Syongari#define	RL_INC(x)		(x = (x + 1) % RL_TX_LIST_CNT)
602215018Syongari#define	RL_CUR_TXADDR(x)	((x->rl_cdata.cur_tx * 4) + RL_TXADDR0)
603215018Syongari#define	RL_CUR_TXSTAT(x)	((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0)
604215018Syongari#define	RL_CUR_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx])
605215018Syongari#define	RL_CUR_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx])
606215018Syongari#define	RL_LAST_TXADDR(x)	((x->rl_cdata.last_tx * 4) + RL_TXADDR0)
607215018Syongari#define	RL_LAST_TXSTAT(x)	((x->rl_cdata.last_tx * 4) + RL_TXSTAT0)
608215018Syongari#define	RL_LAST_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx])
609215018Syongari#define	RL_LAST_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx])
61045633Swpaul
61140516Swpaulstruct rl_type {
612131605Sbms	uint16_t		rl_vid;
613131605Sbms	uint16_t		rl_did;
614117388Swpaul	int			rl_basetype;
615227277Smarius	const char		*rl_name;
61640516Swpaul};
61740516Swpaul
618117388Swpaulstruct rl_hwrev {
619131605Sbms	uint32_t		rl_rev;
620117388Swpaul	int			rl_type;
621227277Smarius	const char		*rl_desc;
622217499Syongari	int			rl_max_mtu;
623117388Swpaul};
624117388Swpaul
625215018Syongari#define	RL_8129			1
626215018Syongari#define	RL_8139			2
627215018Syongari#define	RL_8139CPLUS		3
628215018Syongari#define	RL_8169			4
62940516Swpaul
630215018Syongari#define	RL_ISCPLUS(x)		((x)->rl_type == RL_8139CPLUS ||	\
631117388Swpaul				 (x)->rl_type == RL_8169)
632117388Swpaul
633117388Swpaul/*
634117388Swpaul * The 8139C+ and 8160 gigE chips support descriptor-based TX
635117388Swpaul * and RX. In fact, they even support TCP large send. Descriptors
636117388Swpaul * must be allocated in contiguous blocks that are aligned on a
637117388Swpaul * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
638117388Swpaul */
639117388Swpaul
640117388Swpaul/*
641117388Swpaul * RX/TX descriptor definition. When large send mode is enabled, the
642262390Smarius * lower 11 bits of the TX rl_cmdstat word are used to hold the MSS, and
643117388Swpaul * the checksum offload bits are disabled. The structure layout is
644117388Swpaul * the same for RX and TX descriptors
645117388Swpaul */
646117388Swpaulstruct rl_desc {
647131605Sbms	uint32_t		rl_cmdstat;
648131605Sbms	uint32_t		rl_vlanctl;
649131605Sbms	uint32_t		rl_bufaddr_lo;
650131605Sbms	uint32_t		rl_bufaddr_hi;
651117388Swpaul};
652117388Swpaul
653215018Syongari#define	RL_TDESC_CMD_FRAGLEN	0x0000FFFF
654215018Syongari#define	RL_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
655215018Syongari#define	RL_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
656215018Syongari#define	RL_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
657215018Syongari#define	RL_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
658215018Syongari#define	RL_TDESC_CMD_MSSVAL_SHIFT	16	/* Large send MSS value shift */
659215018Syongari#define	RL_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
660215018Syongari#define	RL_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
661215018Syongari#define	RL_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
662215018Syongari#define	RL_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
663215018Syongari#define	RL_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
664117388Swpaul
665215018Syongari#define	RL_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
666215018Syongari#define	RL_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
667180176Syongari/* RTL8168C/RTL8168CP/RTL8111C/RTL8111CP */
668180176Syongari#define	RL_TDESC_CMD_UDPCSUMV2	0x80000000
669215019Syongari#define	RL_TDESC_CMD_TCPCSUMV2	0x40000000
670215019Syongari#define	RL_TDESC_CMD_IPCSUMV2	0x20000000
671217246Syongari#define	RL_TDESC_CMD_MSSVALV2	0x1FFC0000
672217246Syongari#define	RL_TDESC_CMD_MSSVALV2_SHIFT	18
673117388Swpaul
674117388Swpaul/*
675117388Swpaul * Error bits are valid only on the last descriptor of a frame
676117388Swpaul * (i.e. RL_TDESC_CMD_EOF == 1)
677117388Swpaul */
678215018Syongari#define	RL_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
679215018Syongari#define	RL_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
680215018Syongari#define	RL_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
681215018Syongari#define	RL_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
682215018Syongari#define	RL_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
683215018Syongari#define	RL_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occured */
684215018Syongari#define	RL_TDESC_STAT_OWN	0x80000000
685117388Swpaul
686117388Swpaul/*
687117388Swpaul * RX descriptor cmd/vlan definitions
688117388Swpaul */
689215018Syongari#define	RL_RDESC_CMD_EOR	0x40000000
690215018Syongari#define	RL_RDESC_CMD_OWN	0x80000000
691215018Syongari#define	RL_RDESC_CMD_BUFLEN	0x00001FFF
692117388Swpaul
693215018Syongari#define	RL_RDESC_STAT_OWN	0x80000000
694215018Syongari#define	RL_RDESC_STAT_EOR	0x40000000
695215018Syongari#define	RL_RDESC_STAT_SOF	0x20000000
696215018Syongari#define	RL_RDESC_STAT_EOF	0x10000000
697215018Syongari#define	RL_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
698215018Syongari#define	RL_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
699215018Syongari#define	RL_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
700215018Syongari#define	RL_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
701215018Syongari#define	RL_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
702215018Syongari#define	RL_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
703215018Syongari#define	RL_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
704215018Syongari#define	RL_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
705215018Syongari#define	RL_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
706215018Syongari#define	RL_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
707215018Syongari#define	RL_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
708180176Syongari#define	RL_RDESC_STAT_UDP	0x00020000	/* UDP, 8168C/CP, 8111C/CP */
709180176Syongari#define	RL_RDESC_STAT_TCP	0x00010000	/* TCP, 8168C/CP, 8111C/CP */
710215018Syongari#define	RL_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
711215018Syongari#define	RL_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
712215018Syongari#define	RL_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
713215018Syongari#define	RL_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
714215018Syongari#define	RL_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
715215018Syongari#define	RL_RDESC_STAT_ERRS	(RL_RDESC_STAT_GIANT|RL_RDESC_STAT_RUNT| \
716135896Sjmg				 RL_RDESC_STAT_CRCERR)
717117388Swpaul
718215018Syongari#define	RL_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
719117388Swpaul						   (rl_vlandata valid)*/
720215018Syongari#define	RL_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
721180176Syongari/* RTL8168C/RTL8168CP/RTL8111C/RTL8111CP */
722180176Syongari#define	RL_RDESC_IPV6		0x80000000
723180176Syongari#define	RL_RDESC_IPV4		0x40000000
724117388Swpaul
725215018Syongari#define	RL_PROTOID_NONIP	0x00000000
726215018Syongari#define	RL_PROTOID_TCPIP	0x00010000
727215018Syongari#define	RL_PROTOID_UDPIP	0x00020000
728215018Syongari#define	RL_PROTOID_IP		0x00030000
729215018Syongari#define	RL_TCPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
730117388Swpaul				 RL_PROTOID_TCPIP)
731215018Syongari#define	RL_UDPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
732117388Swpaul				 RL_PROTOID_UDPIP)
733117388Swpaul
734117388Swpaul/*
735117388Swpaul * Statistics counter structure (8139C+ and 8169 only)
736117388Swpaul */
737117388Swpaulstruct rl_stats {
738214844Syongari	uint64_t		rl_tx_pkts;
739214844Syongari	uint64_t		rl_rx_pkts;
740214844Syongari	uint64_t		rl_tx_errs;
741214844Syongari	uint32_t		rl_rx_errs;
742131605Sbms	uint16_t		rl_missed_pkts;
743131605Sbms	uint16_t		rl_rx_framealign_errs;
744131605Sbms	uint32_t		rl_tx_onecoll;
745131605Sbms	uint32_t		rl_tx_multicolls;
746214844Syongari	uint64_t		rl_rx_ucasts;
747214844Syongari	uint64_t		rl_rx_bcasts;
748131605Sbms	uint32_t		rl_rx_mcasts;
749131605Sbms	uint16_t		rl_tx_aborts;
750131605Sbms	uint16_t		rl_rx_underruns;
751117388Swpaul};
752117388Swpaul
753135467Sjmg/*
754135467Sjmg * Rx/Tx descriptor parameters (8139C+ and 8169 only)
755135467Sjmg *
756175337Syongari * 8139C+
757175337Syongari *  Number of descriptors supported : up to 64
758175337Syongari *  Descriptor alignment : 256 bytes
759175337Syongari *  Tx buffer : At least 4 bytes in length.
760175337Syongari *  Rx buffer : At least 8 bytes in length and 8 bytes alignment required.
761215019Syongari *
762175337Syongari * 8169
763175337Syongari *  Number of descriptors supported : up to 1024
764175337Syongari *  Descriptor alignment : 256 bytes
765175337Syongari *  Tx buffer : At least 4 bytes in length.
766175337Syongari *  Rx buffer : At least 8 bytes in length and 8 bytes alignment required.
767135467Sjmg */
768164460Syongari#ifndef	__NO_STRICT_ALIGNMENT
769215018Syongari#define	RE_FIXUP_RX	1
770135896Sjmg#endif
771135896Sjmg
772215018Syongari#define	RL_8169_TX_DESC_CNT	256
773215018Syongari#define	RL_8169_RX_DESC_CNT	256
774215018Syongari#define	RL_8139_TX_DESC_CNT	64
775215018Syongari#define	RL_8139_RX_DESC_CNT	64
776215018Syongari#define	RL_TX_DESC_CNT		RL_8169_TX_DESC_CNT
777215018Syongari#define	RL_RX_DESC_CNT		RL_8169_RX_DESC_CNT
778217499Syongari#define	RL_RX_JUMBO_DESC_CNT	RL_RX_DESC_CNT
779264443Syongari#define	RL_NTXSEGS		35
780159962Swpaul
781215018Syongari#define	RL_RING_ALIGN		256
782215018Syongari#define	RL_DUMP_ALIGN		64
783215018Syongari#define	RL_IFQ_MAXLEN		512
784215018Syongari#define	RL_TX_DESC_NXT(sc,x)	((x + 1) & ((sc)->rl_ldata.rl_tx_desc_cnt - 1))
785215018Syongari#define	RL_TX_DESC_PRV(sc,x)	((x - 1) & ((sc)->rl_ldata.rl_tx_desc_cnt - 1))
786215018Syongari#define	RL_RX_DESC_NXT(sc,x)	((x + 1) & ((sc)->rl_ldata.rl_rx_desc_cnt - 1))
787215018Syongari#define	RL_OWN(x)		(le32toh((x)->rl_cmdstat) & RL_RDESC_STAT_OWN)
788215018Syongari#define	RL_RXBYTES(x)		(le32toh((x)->rl_cmdstat) & sc->rl_rxlenmask)
789215018Syongari#define	RL_PKTSZ(x)		((x)/* >> 3*/)
790135896Sjmg#ifdef RE_FIXUP_RX
791215018Syongari#define	RE_ETHER_ALIGN	sizeof(uint64_t)
792215018Syongari#define	RE_RX_DESC_BUFLEN	(MCLBYTES - RE_ETHER_ALIGN)
793135896Sjmg#else
794215018Syongari#define	RE_ETHER_ALIGN	0
795215018Syongari#define	RE_RX_DESC_BUFLEN	MCLBYTES
796135896Sjmg#endif
797117388Swpaul
798188474Syongari#define	RL_MSI_MESSAGES	1
799171560Syongari
800215018Syongari#define	RL_ADDR_LO(y)		((uint64_t) (y) & 0xFFFFFFFF)
801215018Syongari#define	RL_ADDR_HI(y)		((uint64_t) (y) >> 32)
802118712Swpaul
803181270Syongari/*
804181270Syongari * The number of bits reserved for MSS in RealTek controllers is
805181270Syongari * 11bits. This limits the maximum interface MTU size in TSO case
806181270Syongari * as upper stack should not generate TCP segments with MSS greater
807181270Syongari * than the limit.
808181270Syongari */
809181270Syongari#define	RL_TSO_MTU		(2047 - ETHER_HDR_LEN - ETHER_CRC_LEN)
810181270Syongari
811135896Sjmg/* see comment in dev/re/if_re.c */
812215018Syongari#define	RL_JUMBO_FRAMELEN	7440
813217499Syongari#define	RL_JUMBO_MTU		\
814217499Syongari	(RL_JUMBO_FRAMELEN-ETHER_VLAN_ENCAP_LEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
815217499Syongari#define	RL_JUMBO_MTU_6K		\
816217499Syongari	((6 * 1024) - ETHER_VLAN_ENCAP_LEN - ETHER_HDR_LEN - ETHER_CRC_LEN)
817217499Syongari#define	RL_JUMBO_MTU_9K		\
818217499Syongari	((9 * 1024) - ETHER_VLAN_ENCAP_LEN - ETHER_HDR_LEN - ETHER_CRC_LEN)
819217499Syongari#define	RL_MTU			\
820176756Syongari	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN - ETHER_HDR_LEN - ETHER_CRC_LEN)
821119868Swpaul
822175337Syongaristruct rl_txdesc {
823175337Syongari	struct mbuf		*tx_m;
824175337Syongari	bus_dmamap_t		tx_dmamap;
825175337Syongari};
826117388Swpaul
827175337Syongaristruct rl_rxdesc {
828175337Syongari	struct mbuf		*rx_m;
829175337Syongari	bus_dmamap_t		rx_dmamap;
830175337Syongari	bus_size_t		rx_size;
831117388Swpaul};
832117388Swpaul
833117388Swpaulstruct rl_list_data {
834175337Syongari	struct rl_txdesc	rl_tx_desc[RL_TX_DESC_CNT];
835175337Syongari	struct rl_rxdesc	rl_rx_desc[RL_RX_DESC_CNT];
836217499Syongari	struct rl_rxdesc	rl_jrx_desc[RL_RX_JUMBO_DESC_CNT];
837175337Syongari	int			rl_tx_desc_cnt;
838175337Syongari	int			rl_rx_desc_cnt;
839117388Swpaul	int			rl_tx_prodidx;
840117388Swpaul	int			rl_rx_prodidx;
841117388Swpaul	int			rl_tx_considx;
842117388Swpaul	int			rl_tx_free;
843175337Syongari	bus_dma_tag_t		rl_tx_mtag;	/* mbuf TX mapping tag */
844175337Syongari	bus_dma_tag_t		rl_rx_mtag;	/* mbuf RX mapping tag */
845217499Syongari	bus_dma_tag_t		rl_jrx_mtag;	/* mbuf RX mapping tag */
846175337Syongari	bus_dmamap_t		rl_rx_sparemap;
847217499Syongari	bus_dmamap_t		rl_jrx_sparemap;
848117388Swpaul	bus_dma_tag_t		rl_stag;	/* stats mapping tag */
849117388Swpaul	bus_dmamap_t		rl_smap;	/* stats map */
850117388Swpaul	struct rl_stats		*rl_stats;
851118712Swpaul	bus_addr_t		rl_stats_addr;
852117388Swpaul	bus_dma_tag_t		rl_rx_list_tag;
853117388Swpaul	bus_dmamap_t		rl_rx_list_map;
854117388Swpaul	struct rl_desc		*rl_rx_list;
855118712Swpaul	bus_addr_t		rl_rx_list_addr;
856117388Swpaul	bus_dma_tag_t		rl_tx_list_tag;
857117388Swpaul	bus_dmamap_t		rl_tx_list_map;
858117388Swpaul	struct rl_desc		*rl_tx_list;
859118712Swpaul	bus_addr_t		rl_tx_list_addr;
860117388Swpaul};
861117388Swpaul
862184515Simpenum rl_twist { DONE, CHK_LINK, FIND_ROW, SET_PARAM, RECHK_LONG, RETUNE };
863184515Simp
86440516Swpaulstruct rl_softc {
865147256Sbrooks	struct ifnet		*rl_ifp;	/* interface info */
86641569Swpaul	bus_space_handle_t	rl_bhandle;	/* bus space handle */
86741569Swpaul	bus_space_tag_t		rl_btag;	/* bus space tag */
868159962Swpaul	device_t		rl_dev;
86950703Swpaul	struct resource		*rl_res;
870180169Syongari	int			rl_res_id;
871180169Syongari	int			rl_res_type;
872217857Syongari	struct resource		*rl_res_pba;
873171560Syongari	struct resource		*rl_irq[RL_MSI_MESSAGES];
874171560Syongari	void			*rl_intrhand[RL_MSI_MESSAGES];
87550703Swpaul	device_t		rl_miibus;
87681713Swpaul	bus_dma_tag_t		rl_parent_tag;
877131605Sbms	uint8_t			rl_type;
878227277Smarius	const struct rl_hwrev	*rl_hwrev;
879257609Syongari	uint32_t		rl_macrev;
88067931Swpaul	int			rl_eecmd_read;
881159962Swpaul	int			rl_eewidth;
882229529Syongari	int			rl_expcap;
88352426Swpaul	int			rl_txthresh;
884233489Syongari	bus_size_t		rl_cfg0;
885233489Syongari	bus_size_t		rl_cfg1;
886233489Syongari	bus_size_t		rl_cfg2;
887233489Syongari	bus_size_t		rl_cfg3;
888233489Syongari	bus_size_t		rl_cfg4;
889233489Syongari	bus_size_t		rl_cfg5;
89040516Swpaul	struct rl_chain_data	rl_cdata;
891117388Swpaul	struct rl_list_data	rl_ldata;
892150720Sjhb	struct callout		rl_stat_callout;
893164811Sru	int			rl_watchdog_timer;
89467087Swpaul	struct mtx		rl_mtx;
895119868Swpaul	struct mbuf		*rl_head;
896119868Swpaul	struct mbuf		*rl_tail;
897131605Sbms	uint32_t		rl_rxlenmask;
898119868Swpaul	int			rl_testmode;
899168828Syongari	int			rl_if_flags;
900184559Simp	int			rl_twister_enable;
901184515Simp	enum rl_twist		rl_twister;
902184515Simp	int			rl_twist_row;
903184515Simp	int			rl_twist_col;
90486822Siwasaki	int			suspended;	/* 0 = normal  1 = suspended */
90594883Sluigi#ifdef DEVICE_POLLING
90694883Sluigi	int			rxcycles;
90794883Sluigi#endif
908159962Swpaul
909159962Swpaul	struct task		rl_inttask;
910159962Swpaul
911159962Swpaul	int			rl_txstart;
912217902Syongari	int			rl_int_rx_act;
913217902Syongari	int			rl_int_rx_mod;
914180171Syongari	uint32_t		rl_flags;
915229534Syongari#define	RL_FLAG_MSI		0x00000001
916229534Syongari#define	RL_FLAG_AUTOPAD		0x00000002
917229534Syongari#define	RL_FLAG_PHYWAKE_PM	0x00000004
918229534Syongari#define	RL_FLAG_PHYWAKE		0x00000008
919229534Syongari#define	RL_FLAG_JUMBOV2		0x00000010
920229534Syongari#define	RL_FLAG_PAR		0x00000020
921229534Syongari#define	RL_FLAG_DESCV2		0x00000040
922229534Syongari#define	RL_FLAG_MACSTAT		0x00000080
923229534Syongari#define	RL_FLAG_FASTETHER	0x00000100
924229534Syongari#define	RL_FLAG_CMDSTOP		0x00000200
925229534Syongari#define	RL_FLAG_MACRESET	0x00000400
926229534Syongari#define	RL_FLAG_MSIX		0x00000800
927229534Syongari#define	RL_FLAG_WOLRXENB	0x00001000
928229534Syongari#define	RL_FLAG_MACSLEEP	0x00002000
929229534Syongari#define	RL_FLAG_WAIT_TXPOLL	0x00004000
930229534Syongari#define	RL_FLAG_CMDSTOP_WAIT_TXQ	0x00008000
931229534Syongari#define	RL_FLAG_WOL_MANLINK	0x00010000
932262392Smarius#define	RL_FLAG_EARLYOFF	0x00020000
933262392Smarius#define	RL_FLAG_EARLYOFFV2	0x00040000
934262392Smarius#define	RL_FLAG_RXDV_GATED	0x00080000
935229534Syongari#define	RL_FLAG_PCIE		0x40000000
936229534Syongari#define	RL_FLAG_LINK		0x80000000
93740516Swpaul};
93840516Swpaul
93972200Sbmilekic#define	RL_LOCK(_sc)		mtx_lock(&(_sc)->rl_mtx)
94072200Sbmilekic#define	RL_UNLOCK(_sc)		mtx_unlock(&(_sc)->rl_mtx)
941122689Ssam#define	RL_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->rl_mtx, MA_OWNED)
94267087Swpaul
94340516Swpaul/*
94440516Swpaul * register space access macros
94540516Swpaul */
946215018Syongari#define	CSR_WRITE_STREAM_4(sc, reg, val)	\
947119738Stmm	bus_space_write_stream_4(sc->rl_btag, sc->rl_bhandle, reg, val)
948215018Syongari#define	CSR_WRITE_4(sc, reg, val)	\
94941569Swpaul	bus_space_write_4(sc->rl_btag, sc->rl_bhandle, reg, val)
950215018Syongari#define	CSR_WRITE_2(sc, reg, val)	\
95141569Swpaul	bus_space_write_2(sc->rl_btag, sc->rl_bhandle, reg, val)
952215018Syongari#define	CSR_WRITE_1(sc, reg, val)	\
95341569Swpaul	bus_space_write_1(sc->rl_btag, sc->rl_bhandle, reg, val)
95440516Swpaul
955215018Syongari#define	CSR_READ_4(sc, reg)		\
95641569Swpaul	bus_space_read_4(sc->rl_btag, sc->rl_bhandle, reg)
957215018Syongari#define	CSR_READ_2(sc, reg)		\
95841569Swpaul	bus_space_read_2(sc->rl_btag, sc->rl_bhandle, reg)
959215018Syongari#define	CSR_READ_1(sc, reg)		\
96041569Swpaul	bus_space_read_1(sc->rl_btag, sc->rl_bhandle, reg)
96140516Swpaul
962227277Smarius#define	CSR_BARRIER(sc, reg, length, flags)				\
963227277Smarius	bus_space_barrier(sc->rl_btag, sc->rl_bhandle, reg, length, flags)
964227277Smarius
965215018Syongari#define	CSR_SETBIT_1(sc, offset, val)		\
966159962Swpaul	CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) | (val))
967159962Swpaul
968215018Syongari#define	CSR_CLRBIT_1(sc, offset, val)		\
969159962Swpaul	CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) & ~(val))
970159962Swpaul
971215018Syongari#define	CSR_SETBIT_2(sc, offset, val)		\
972159962Swpaul	CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) | (val))
973159962Swpaul
974215018Syongari#define	CSR_CLRBIT_2(sc, offset, val)		\
975159962Swpaul	CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) & ~(val))
976159962Swpaul
977215018Syongari#define	CSR_SETBIT_4(sc, offset, val)		\
978159962Swpaul	CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) | (val))
979159962Swpaul
980215018Syongari#define	CSR_CLRBIT_4(sc, offset, val)		\
981159962Swpaul	CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) & ~(val))
982159962Swpaul
983215018Syongari#define	RL_TIMEOUT		1000
984215018Syongari#define	RL_PHY_TIMEOUT		2000
98540516Swpaul
98640516Swpaul/*
98740516Swpaul * General constants that are fun to know.
98840516Swpaul *
98940516Swpaul * RealTek PCI vendor ID
99040516Swpaul */
99140516Swpaul#define	RT_VENDORID				0x10EC
99240516Swpaul
99340516Swpaul/*
99440516Swpaul * RealTek chip device IDs.
99540516Swpaul */
996215018Syongari#define	RT_DEVICEID_8139D			0x8039
99740516Swpaul#define	RT_DEVICEID_8129			0x8129
998215018Syongari#define	RT_DEVICEID_8101E			0x8136
99967771Swpaul#define	RT_DEVICEID_8138			0x8138
100040516Swpaul#define	RT_DEVICEID_8139			0x8139
1001215018Syongari#define	RT_DEVICEID_8169SC			0x8167
1002215018Syongari#define	RT_DEVICEID_8168			0x8168
1003215018Syongari#define	RT_DEVICEID_8169			0x8169
1004215018Syongari#define	RT_DEVICEID_8100			0x8100
100540516Swpaul
1006215018Syongari#define	RT_REVID_8139CPLUS			0x20
1007117388Swpaul
100840516Swpaul/*
100944238Swpaul * Accton PCI vendor ID
101044238Swpaul */
1011215018Syongari#define	ACCTON_VENDORID				0x1113
101244238Swpaul
101344238Swpaul/*
101441243Swpaul * Accton MPX 5030/5038 device ID.
101541243Swpaul */
1016215018Syongari#define	ACCTON_DEVICEID_5030			0x1211
101741243Swpaul
101841243Swpaul/*
101994400Swpaul * Nortel PCI vendor ID
102094400Swpaul */
1021215018Syongari#define	NORTEL_VENDORID				0x126C
102294400Swpaul
102394400Swpaul/*
102444238Swpaul * Delta Electronics Vendor ID.
102544238Swpaul */
1026215018Syongari#define	DELTA_VENDORID				0x1500
102744238Swpaul
102844238Swpaul/*
102944238Swpaul * Delta device IDs.
103044238Swpaul */
1031215018Syongari#define	DELTA_DEVICEID_8139			0x1360
103244238Swpaul
103344238Swpaul/*
103444238Swpaul * Addtron vendor ID.
103544238Swpaul */
1036215018Syongari#define	ADDTRON_VENDORID			0x4033
103744238Swpaul
103844238Swpaul/*
103944238Swpaul * Addtron device IDs.
104044238Swpaul */
1041215018Syongari#define	ADDTRON_DEVICEID_8139			0x1360
104244238Swpaul
104344238Swpaul/*
104472813Swpaul * D-Link vendor ID.
104572813Swpaul */
1046215018Syongari#define	DLINK_VENDORID				0x1186
104772813Swpaul
104872813Swpaul/*
104972813Swpaul * D-Link DFE-530TX+ device ID
105072813Swpaul */
1051215018Syongari#define	DLINK_DEVICEID_530TXPLUS		0x1300
105272813Swpaul
105372813Swpaul/*
1054245857Syongari * D-Link DFE-520TX rev. C1 device ID
1055245857Syongari */
1056245857Syongari#define	DLINK_DEVICEID_520TX_REVC1		0x4200
1057245857Syongari
1058245857Syongari/*
1059148722Stobez * D-Link DFE-5280T device ID
1060148722Stobez */
1061215018Syongari#define	DLINK_DEVICEID_528T			0x4300
1062224506Syongari#define	DLINK_DEVICEID_530T_REVC		0x4302
1063148722Stobez
1064148722Stobez/*
106596112Sjhb * D-Link DFE-690TXD device ID
106696112Sjhb */
1067215018Syongari#define	DLINK_DEVICEID_690TXD			0x1340
106896112Sjhb
106996112Sjhb/*
1070103020Siwasaki * Corega K.K vendor ID
1071103020Siwasaki */
1072215018Syongari#define	COREGA_VENDORID				0x1259
1073103020Siwasaki
1074103020Siwasaki/*
1075109095Ssanpei * Corega FEther CB-TXD device ID
1076103020Siwasaki */
1077215018Syongari#define	COREGA_DEVICEID_FETHERCBTXD		0xa117
1078103020Siwasaki
1079103020Siwasaki/*
1080109095Ssanpei * Corega FEtherII CB-TXD device ID
1081109095Ssanpei */
1082215018Syongari#define	COREGA_DEVICEID_FETHERIICBTXD		0xa11e
1083109095Ssanpei
1084111381Sdan/*
1085134433Ssanpei * Corega CG-LAPCIGT device ID
1086134433Ssanpei */
1087215018Syongari#define	COREGA_DEVICEID_CGLAPCIGT		0xc107
1088134433Ssanpei
1089134433Ssanpei/*
1090151341Sjhb * Linksys vendor ID
1091151341Sjhb */
1092215018Syongari#define	LINKSYS_VENDORID			0x1737
1093151341Sjhb
1094151341Sjhb/*
1095151341Sjhb * Linksys EG1032 device ID
1096151341Sjhb */
1097215018Syongari#define	LINKSYS_DEVICEID_EG1032			0x1032
1098151341Sjhb
1099151341Sjhb/*
1100151341Sjhb * Linksys EG1032 rev 3 sub-device ID
1101151341Sjhb */
1102215018Syongari#define	LINKSYS_SUBDEVICE_EG1032_REV3		0x0024
1103151341Sjhb
1104151341Sjhb/*
1105111381Sdan * Peppercon vendor ID
1106111381Sdan */
1107215018Syongari#define	PEPPERCON_VENDORID			0x1743
1108109095Ssanpei
1109111381Sdan/*
1110111381Sdan * Peppercon ROL-F device ID
1111111381Sdan */
1112215018Syongari#define	PEPPERCON_DEVICEID_ROLF			0x8139
1113109095Ssanpei
1114109095Ssanpei/*
1115112379Ssanpei * Planex Communications, Inc. vendor ID
1116112379Ssanpei */
1117215018Syongari#define	PLANEX_VENDORID				0x14ea
1118112379Ssanpei
1119112379Ssanpei/*
1120173948Sremko * Planex FNW-3603-TX device ID
1121173948Sremko */
1122215018Syongari#define	PLANEX_DEVICEID_FNW3603TX		0xab06
1123173948Sremko
1124173948Sremko/*
1125112379Ssanpei * Planex FNW-3800-TX device ID
1126112379Ssanpei */
1127215018Syongari#define	PLANEX_DEVICEID_FNW3800TX		0xab07
1128112379Ssanpei
1129112379Ssanpei/*
1130117388Swpaul * LevelOne vendor ID
1131117388Swpaul */
1132215018Syongari#define	LEVEL1_VENDORID				0x018A
1133117388Swpaul
1134117388Swpaul/*
1135117388Swpaul * LevelOne FPC-0106TX devide ID
1136117388Swpaul */
1137215018Syongari#define	LEVEL1_DEVICEID_FPC0106TX		0x0106
1138117388Swpaul
1139117388Swpaul/*
1140117388Swpaul * Compaq vendor ID
1141117388Swpaul */
1142215018Syongari#define	CP_VENDORID				0x021B
1143117388Swpaul
1144117388Swpaul/*
1145117388Swpaul * Edimax vendor ID
1146117388Swpaul */
1147215018Syongari#define	EDIMAX_VENDORID				0x13D1
1148117388Swpaul
1149117388Swpaul/*
1150117388Swpaul * Edimax EP-4103DL cardbus device ID
1151117388Swpaul */
1152215018Syongari#define	EDIMAX_DEVICEID_EP4103DL		0xAB06
1153117388Swpaul
1154160883Swpaul/* US Robotics vendor ID */
1155160883Swpaul
1156215018Syongari#define	USR_VENDORID		0x16EC
1157160883Swpaul
1158160883Swpaul/* US Robotics 997902 device ID */
1159160883Swpaul
1160215018Syongari#define	USR_DEVICEID_997902	0x0116
1161