pmap.c revision 196725
1181641Skmacy/*-
2181641Skmacy * Copyright (c) 1991 Regents of the University of California.
3181641Skmacy * All rights reserved.
4181641Skmacy * Copyright (c) 1994 John S. Dyson
5181641Skmacy * All rights reserved.
6181641Skmacy * Copyright (c) 1994 David Greenman
7181641Skmacy * All rights reserved.
8181641Skmacy * Copyright (c) 2005 Alan L. Cox <alc@cs.rice.edu>
9181641Skmacy * All rights reserved.
10181641Skmacy *
11181641Skmacy * This code is derived from software contributed to Berkeley by
12181641Skmacy * the Systems Programming Group of the University of Utah Computer
13181641Skmacy * Science Department and William Jolitz of UUNET Technologies Inc.
14181641Skmacy *
15181641Skmacy * Redistribution and use in source and binary forms, with or without
16181641Skmacy * modification, are permitted provided that the following conditions
17181641Skmacy * are met:
18181641Skmacy * 1. Redistributions of source code must retain the above copyright
19181641Skmacy *    notice, this list of conditions and the following disclaimer.
20181641Skmacy * 2. Redistributions in binary form must reproduce the above copyright
21181641Skmacy *    notice, this list of conditions and the following disclaimer in the
22181641Skmacy *    documentation and/or other materials provided with the distribution.
23181641Skmacy * 3. All advertising materials mentioning features or use of this software
24181641Skmacy *    must display the following acknowledgement:
25181641Skmacy *	This product includes software developed by the University of
26181641Skmacy *	California, Berkeley and its contributors.
27181641Skmacy * 4. Neither the name of the University nor the names of its contributors
28181641Skmacy *    may be used to endorse or promote products derived from this software
29181641Skmacy *    without specific prior written permission.
30181641Skmacy *
31181641Skmacy * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
32181641Skmacy * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
33181641Skmacy * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
34181641Skmacy * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
35181641Skmacy * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
36181641Skmacy * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
37181641Skmacy * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
38181641Skmacy * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
39181641Skmacy * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
40181641Skmacy * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
41181641Skmacy * SUCH DAMAGE.
42181641Skmacy *
43181641Skmacy *	from:	@(#)pmap.c	7.7 (Berkeley)	5/12/91
44181641Skmacy */
45181641Skmacy/*-
46181641Skmacy * Copyright (c) 2003 Networks Associates Technology, Inc.
47181641Skmacy * All rights reserved.
48181641Skmacy *
49181641Skmacy * This software was developed for the FreeBSD Project by Jake Burkholder,
50181641Skmacy * Safeport Network Services, and Network Associates Laboratories, the
51181641Skmacy * Security Research Division of Network Associates, Inc. under
52181641Skmacy * DARPA/SPAWAR contract N66001-01-C-8035 ("CBOSS"), as part of the DARPA
53181641Skmacy * CHATS research program.
54181641Skmacy *
55181641Skmacy * Redistribution and use in source and binary forms, with or without
56181641Skmacy * modification, are permitted provided that the following conditions
57181641Skmacy * are met:
58181641Skmacy * 1. Redistributions of source code must retain the above copyright
59181641Skmacy *    notice, this list of conditions and the following disclaimer.
60181641Skmacy * 2. Redistributions in binary form must reproduce the above copyright
61181641Skmacy *    notice, this list of conditions and the following disclaimer in the
62181641Skmacy *    documentation and/or other materials provided with the distribution.
63181641Skmacy *
64181641Skmacy * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
65181641Skmacy * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
66181641Skmacy * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
67181641Skmacy * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
68181641Skmacy * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
69181641Skmacy * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
70181641Skmacy * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
71181641Skmacy * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
72181641Skmacy * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
73181641Skmacy * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
74181641Skmacy * SUCH DAMAGE.
75181641Skmacy */
76181641Skmacy
77181641Skmacy#include <sys/cdefs.h>
78181641Skmacy__FBSDID("$FreeBSD: head/sys/i386/xen/pmap.c 196725 2009-09-01 03:44:25Z adrian $");
79181641Skmacy
80181641Skmacy/*
81181641Skmacy *	Manages physical address maps.
82181641Skmacy *
83181641Skmacy *	In addition to hardware address maps, this
84181641Skmacy *	module is called upon to provide software-use-only
85181641Skmacy *	maps which may or may not be stored in the same
86181641Skmacy *	form as hardware maps.  These pseudo-maps are
87181641Skmacy *	used to store intermediate results from copy
88181641Skmacy *	operations to and from address spaces.
89181641Skmacy *
90181641Skmacy *	Since the information managed by this module is
91181641Skmacy *	also stored by the logical address mapping module,
92181641Skmacy *	this module may throw away valid virtual-to-physical
93181641Skmacy *	mappings at almost any time.  However, invalidations
94181641Skmacy *	of virtual-to-physical mappings must be done as
95181641Skmacy *	requested.
96181641Skmacy *
97181641Skmacy *	In order to cope with hardware architectures which
98181641Skmacy *	make virtual-to-physical map invalidates expensive,
99181641Skmacy *	this module may delay invalidate or reduced protection
100181641Skmacy *	operations until such time as they are actually
101181641Skmacy *	necessary.  This module is given full information as
102181641Skmacy *	to which processors are currently using which maps,
103181641Skmacy *	and to when physical maps must be made correct.
104181641Skmacy */
105181641Skmacy
106181641Skmacy#define PMAP_DIAGNOSTIC
107181641Skmacy
108181641Skmacy#include "opt_cpu.h"
109181641Skmacy#include "opt_pmap.h"
110181641Skmacy#include "opt_msgbuf.h"
111181641Skmacy#include "opt_smp.h"
112181641Skmacy#include "opt_xbox.h"
113181641Skmacy
114181641Skmacy#include <sys/param.h>
115181641Skmacy#include <sys/systm.h>
116181641Skmacy#include <sys/kernel.h>
117181641Skmacy#include <sys/ktr.h>
118181641Skmacy#include <sys/lock.h>
119181641Skmacy#include <sys/malloc.h>
120181641Skmacy#include <sys/mman.h>
121181641Skmacy#include <sys/msgbuf.h>
122181641Skmacy#include <sys/mutex.h>
123181641Skmacy#include <sys/proc.h>
124195949Skib#include <sys/sf_buf.h>
125181641Skmacy#include <sys/sx.h>
126181641Skmacy#include <sys/vmmeter.h>
127181641Skmacy#include <sys/sched.h>
128181641Skmacy#include <sys/sysctl.h>
129181641Skmacy#ifdef SMP
130181641Skmacy#include <sys/smp.h>
131181641Skmacy#endif
132181641Skmacy
133181641Skmacy#include <vm/vm.h>
134181641Skmacy#include <vm/vm_param.h>
135181641Skmacy#include <vm/vm_kern.h>
136181641Skmacy#include <vm/vm_page.h>
137181641Skmacy#include <vm/vm_map.h>
138181641Skmacy#include <vm/vm_object.h>
139181641Skmacy#include <vm/vm_extern.h>
140181641Skmacy#include <vm/vm_pageout.h>
141181641Skmacy#include <vm/vm_pager.h>
142181641Skmacy#include <vm/uma.h>
143181641Skmacy
144181641Skmacy#include <machine/cpu.h>
145181641Skmacy#include <machine/cputypes.h>
146181641Skmacy#include <machine/md_var.h>
147181641Skmacy#include <machine/pcb.h>
148181641Skmacy#include <machine/specialreg.h>
149181641Skmacy#ifdef SMP
150181641Skmacy#include <machine/smp.h>
151181641Skmacy#endif
152181641Skmacy
153181641Skmacy#ifdef XBOX
154181641Skmacy#include <machine/xbox.h>
155181641Skmacy#endif
156181641Skmacy
157181641Skmacy#include <xen/interface/xen.h>
158186557Skmacy#include <xen/hypervisor.h>
159181641Skmacy#include <machine/xen/hypercall.h>
160181641Skmacy#include <machine/xen/xenvar.h>
161181641Skmacy#include <machine/xen/xenfunc.h>
162181641Skmacy
163181641Skmacy#if !defined(CPU_DISABLE_SSE) && defined(I686_CPU)
164181641Skmacy#define CPU_ENABLE_SSE
165181641Skmacy#endif
166181641Skmacy
167181641Skmacy#ifndef PMAP_SHPGPERPROC
168181641Skmacy#define PMAP_SHPGPERPROC 200
169181641Skmacy#endif
170181641Skmacy
171181641Skmacy#if defined(DIAGNOSTIC)
172181641Skmacy#define PMAP_DIAGNOSTIC
173181641Skmacy#endif
174181641Skmacy
175181641Skmacy#if !defined(PMAP_DIAGNOSTIC)
176193734Sed#define PMAP_INLINE	__gnu89_inline
177181641Skmacy#else
178181641Skmacy#define PMAP_INLINE
179181641Skmacy#endif
180181641Skmacy
181181641Skmacy#define PV_STATS
182181641Skmacy#ifdef PV_STATS
183181641Skmacy#define PV_STAT(x)	do { x ; } while (0)
184181641Skmacy#else
185181641Skmacy#define PV_STAT(x)	do { } while (0)
186181641Skmacy#endif
187181641Skmacy
188181747Skmacy#define	pa_index(pa)	((pa) >> PDRSHIFT)
189181747Skmacy#define	pa_to_pvh(pa)	(&pv_table[pa_index(pa)])
190181747Skmacy
191181641Skmacy/*
192181641Skmacy * Get PDEs and PTEs for user/kernel address space
193181641Skmacy */
194181641Skmacy#define	pmap_pde(m, v)	(&((m)->pm_pdir[(vm_offset_t)(v) >> PDRSHIFT]))
195181641Skmacy#define pdir_pde(m, v) (m[(vm_offset_t)(v) >> PDRSHIFT])
196181641Skmacy
197181641Skmacy#define pmap_pde_v(pte)		((*(int *)pte & PG_V) != 0)
198181641Skmacy#define pmap_pte_w(pte)		((*(int *)pte & PG_W) != 0)
199181641Skmacy#define pmap_pte_m(pte)		((*(int *)pte & PG_M) != 0)
200181641Skmacy#define pmap_pte_u(pte)		((*(int *)pte & PG_A) != 0)
201181641Skmacy#define pmap_pte_v(pte)		((*(int *)pte & PG_V) != 0)
202181641Skmacy
203181641Skmacy#define pmap_pte_set_prot(pte, v) ((*(int *)pte &= ~PG_PROT), (*(int *)pte |= (v)))
204181641Skmacy
205181641Skmacystruct pmap kernel_pmap_store;
206181641SkmacyLIST_HEAD(pmaplist, pmap);
207181641Skmacystatic struct pmaplist allpmaps;
208181641Skmacystatic struct mtx allpmaps_lock;
209181641Skmacy
210181641Skmacyvm_offset_t virtual_avail;	/* VA of first avail page (after kernel bss) */
211181641Skmacyvm_offset_t virtual_end;	/* VA of last avail page (end of kernel AS) */
212181641Skmacyint pgeflag = 0;		/* PG_G or-in */
213181641Skmacyint pseflag = 0;		/* PG_PS or-in */
214181641Skmacy
215182902Skmacyint nkpt;
216181641Skmacyvm_offset_t kernel_vm_end;
217181641Skmacyextern u_int32_t KERNend;
218181641Skmacy
219181641Skmacy#ifdef PAE
220181641Skmacypt_entry_t pg_nx;
221181641Skmacy#if !defined(XEN)
222181641Skmacystatic uma_zone_t pdptzone;
223181641Skmacy#endif
224181641Skmacy#endif
225181641Skmacy
226181641Skmacy/*
227181641Skmacy * Data for the pv entry allocation mechanism
228181641Skmacy */
229181641Skmacystatic int pv_entry_count = 0, pv_entry_max = 0, pv_entry_high_water = 0;
230181747Skmacystatic struct md_page *pv_table;
231181641Skmacystatic int shpgperproc = PMAP_SHPGPERPROC;
232181641Skmacy
233181641Skmacystruct pv_chunk *pv_chunkbase;		/* KVA block for pv_chunks */
234181641Skmacyint pv_maxchunks;			/* How many chunks we have KVA for */
235181641Skmacyvm_offset_t pv_vafree;			/* freelist stored in the PTE */
236181641Skmacy
237181641Skmacy/*
238181641Skmacy * All those kernel PT submaps that BSD is so fond of
239181641Skmacy */
240181641Skmacystruct sysmaps {
241181641Skmacy	struct	mtx lock;
242181641Skmacy	pt_entry_t *CMAP1;
243181641Skmacy	pt_entry_t *CMAP2;
244181641Skmacy	caddr_t	CADDR1;
245181641Skmacy	caddr_t	CADDR2;
246181641Skmacy};
247181641Skmacystatic struct sysmaps sysmaps_pcpu[MAXCPU];
248181641Skmacypt_entry_t *CMAP1 = 0;
249181641Skmacystatic pt_entry_t *CMAP3;
250181641Skmacycaddr_t CADDR1 = 0, ptvmmap = 0;
251181641Skmacystatic caddr_t CADDR3;
252181641Skmacystruct msgbuf *msgbufp = 0;
253181641Skmacy
254181641Skmacy/*
255181641Skmacy * Crashdump maps.
256181641Skmacy */
257181641Skmacystatic caddr_t crashdumpmap;
258181641Skmacy
259181641Skmacystatic pt_entry_t *PMAP1 = 0, *PMAP2;
260181641Skmacystatic pt_entry_t *PADDR1 = 0, *PADDR2;
261181641Skmacy#ifdef SMP
262181641Skmacystatic int PMAP1cpu;
263181641Skmacystatic int PMAP1changedcpu;
264181641SkmacySYSCTL_INT(_debug, OID_AUTO, PMAP1changedcpu, CTLFLAG_RD,
265181641Skmacy	   &PMAP1changedcpu, 0,
266181641Skmacy	   "Number of times pmap_pte_quick changed CPU with same PMAP1");
267181641Skmacy#endif
268181641Skmacystatic int PMAP1changed;
269181641SkmacySYSCTL_INT(_debug, OID_AUTO, PMAP1changed, CTLFLAG_RD,
270181641Skmacy	   &PMAP1changed, 0,
271181641Skmacy	   "Number of times pmap_pte_quick changed PMAP1");
272181641Skmacystatic int PMAP1unchanged;
273181641SkmacySYSCTL_INT(_debug, OID_AUTO, PMAP1unchanged, CTLFLAG_RD,
274181641Skmacy	   &PMAP1unchanged, 0,
275181641Skmacy	   "Number of times pmap_pte_quick didn't change PMAP1");
276181641Skmacystatic struct mtx PMAP2mutex;
277181641Skmacy
278181747SkmacySYSCTL_NODE(_vm, OID_AUTO, pmap, CTLFLAG_RD, 0, "VM/pmap parameters");
279181747Skmacystatic int pg_ps_enabled;
280181747SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pg_ps_enabled, CTLFLAG_RD, &pg_ps_enabled, 0,
281181747Skmacy    "Are large page mappings enabled?");
282181747Skmacy
283181747SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pv_entry_max, CTLFLAG_RD, &pv_entry_max, 0,
284181747Skmacy	"Max number of PV entries");
285181747SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, shpgperproc, CTLFLAG_RD, &shpgperproc, 0,
286181747Skmacy	"Page share factor per proc");
287181747Skmacy
288181641Skmacystatic void	free_pv_entry(pmap_t pmap, pv_entry_t pv);
289181641Skmacystatic pv_entry_t get_pv_entry(pmap_t locked_pmap, int try);
290181641Skmacy
291181641Skmacystatic vm_page_t pmap_enter_quick_locked(multicall_entry_t **mcl, int *count, pmap_t pmap, vm_offset_t va,
292181641Skmacy    vm_page_t m, vm_prot_t prot, vm_page_t mpte);
293181641Skmacystatic int pmap_remove_pte(pmap_t pmap, pt_entry_t *ptq, vm_offset_t sva,
294181641Skmacy    vm_page_t *free);
295181641Skmacystatic void pmap_remove_page(struct pmap *pmap, vm_offset_t va,
296181641Skmacy    vm_page_t *free);
297181641Skmacystatic void pmap_remove_entry(struct pmap *pmap, vm_page_t m,
298181641Skmacy					vm_offset_t va);
299181641Skmacystatic void pmap_insert_entry(pmap_t pmap, vm_offset_t va, vm_page_t m);
300181641Skmacystatic boolean_t pmap_try_insert_pv_entry(pmap_t pmap, vm_offset_t va,
301181641Skmacy    vm_page_t m);
302181641Skmacy
303181641Skmacystatic vm_page_t pmap_allocpte(pmap_t pmap, vm_offset_t va, int flags);
304181641Skmacy
305181641Skmacystatic vm_page_t _pmap_allocpte(pmap_t pmap, unsigned ptepindex, int flags);
306181641Skmacystatic int _pmap_unwire_pte_hold(pmap_t pmap, vm_page_t m, vm_page_t *free);
307181641Skmacystatic pt_entry_t *pmap_pte_quick(pmap_t pmap, vm_offset_t va);
308181641Skmacystatic void pmap_pte_release(pt_entry_t *pte);
309181641Skmacystatic int pmap_unuse_pt(pmap_t, vm_offset_t, vm_page_t *);
310181641Skmacystatic vm_offset_t pmap_kmem_choose(vm_offset_t addr);
311181641Skmacystatic boolean_t pmap_is_prefaultable_locked(pmap_t pmap, vm_offset_t addr);
312181747Skmacystatic void pmap_kenter_attr(vm_offset_t va, vm_paddr_t pa, int mode);
313181641Skmacy
314196725Sadrianstatic __inline void pagezero(void *page);
315181747Skmacy
316181641Skmacy#if defined(PAE) && !defined(XEN)
317181641Skmacystatic void *pmap_pdpt_allocf(uma_zone_t zone, int bytes, u_int8_t *flags, int wait);
318181641Skmacy#endif
319181641Skmacy
320181641SkmacyCTASSERT(1 << PDESHIFT == sizeof(pd_entry_t));
321181641SkmacyCTASSERT(1 << PTESHIFT == sizeof(pt_entry_t));
322181641Skmacy
323181641Skmacy/*
324181641Skmacy * If you get an error here, then you set KVA_PAGES wrong! See the
325181641Skmacy * description of KVA_PAGES in sys/i386/include/pmap.h. It must be
326181641Skmacy * multiple of 4 for a normal kernel, or a multiple of 8 for a PAE.
327181641Skmacy */
328181641SkmacyCTASSERT(KERNBASE % (1 << 24) == 0);
329181641Skmacy
330181641Skmacy
331181641Skmacy
332181641Skmacyvoid
333181641Skmacypd_set(struct pmap *pmap, int ptepindex, vm_paddr_t val, int type)
334181641Skmacy{
335181641Skmacy	vm_paddr_t pdir_ma = vtomach(&pmap->pm_pdir[ptepindex]);
336181641Skmacy
337181641Skmacy	switch (type) {
338181641Skmacy	case SH_PD_SET_VA:
339181641Skmacy#if 0
340181641Skmacy		xen_queue_pt_update(shadow_pdir_ma,
341181641Skmacy				    xpmap_ptom(val & ~(PG_RW)));
342181641Skmacy#endif
343181641Skmacy		xen_queue_pt_update(pdir_ma,
344181641Skmacy				    xpmap_ptom(val));
345181641Skmacy		break;
346181641Skmacy	case SH_PD_SET_VA_MA:
347181641Skmacy#if 0
348181641Skmacy		xen_queue_pt_update(shadow_pdir_ma,
349181641Skmacy				    val & ~(PG_RW));
350181641Skmacy#endif
351181641Skmacy		xen_queue_pt_update(pdir_ma, val);
352181641Skmacy		break;
353181641Skmacy	case SH_PD_SET_VA_CLEAR:
354181641Skmacy#if 0
355181641Skmacy		xen_queue_pt_update(shadow_pdir_ma, 0);
356181641Skmacy#endif
357181641Skmacy		xen_queue_pt_update(pdir_ma, 0);
358181641Skmacy		break;
359181641Skmacy	}
360181641Skmacy}
361181641Skmacy
362181641Skmacy/*
363181641Skmacy * Move the kernel virtual free pointer to the next
364181641Skmacy * 4MB.  This is used to help improve performance
365181641Skmacy * by using a large (4MB) page for much of the kernel
366181641Skmacy * (.text, .data, .bss)
367181641Skmacy */
368181641Skmacystatic vm_offset_t
369181641Skmacypmap_kmem_choose(vm_offset_t addr)
370181641Skmacy{
371181641Skmacy	vm_offset_t newaddr = addr;
372181641Skmacy
373181641Skmacy#ifndef DISABLE_PSE
374181641Skmacy	if (cpu_feature & CPUID_PSE)
375181641Skmacy		newaddr = (addr + PDRMASK) & ~PDRMASK;
376181641Skmacy#endif
377181641Skmacy	return newaddr;
378181641Skmacy}
379181641Skmacy
380181641Skmacy/*
381181641Skmacy *	Bootstrap the system enough to run with virtual memory.
382181641Skmacy *
383181641Skmacy *	On the i386 this is called after mapping has already been enabled
384181641Skmacy *	and just syncs the pmap module with what has already been done.
385181641Skmacy *	[We can't call it easily with mapping off since the kernel is not
386181641Skmacy *	mapped with PA == VA, hence we would have to relocate every address
387181641Skmacy *	from the linked base (virtual) address "KERNBASE" to the actual
388181641Skmacy *	(physical) address starting relative to 0]
389181641Skmacy */
390181641Skmacyvoid
391181641Skmacypmap_bootstrap(vm_paddr_t firstaddr)
392181641Skmacy{
393181641Skmacy	vm_offset_t va;
394181641Skmacy	pt_entry_t *pte, *unused;
395181641Skmacy	struct sysmaps *sysmaps;
396181641Skmacy	int i;
397181641Skmacy
398181641Skmacy	/*
399181641Skmacy	 * XXX The calculation of virtual_avail is wrong. It's NKPT*PAGE_SIZE too
400181641Skmacy	 * large. It should instead be correctly calculated in locore.s and
401181641Skmacy	 * not based on 'first' (which is a physical address, not a virtual
402181641Skmacy	 * address, for the start of unused physical memory). The kernel
403181641Skmacy	 * page tables are NOT double mapped and thus should not be included
404181641Skmacy	 * in this calculation.
405181641Skmacy	 */
406181641Skmacy	virtual_avail = (vm_offset_t) KERNBASE + firstaddr;
407181641Skmacy	virtual_avail = pmap_kmem_choose(virtual_avail);
408181641Skmacy
409181641Skmacy	virtual_end = VM_MAX_KERNEL_ADDRESS;
410181641Skmacy
411181641Skmacy	/*
412181641Skmacy	 * Initialize the kernel pmap (which is statically allocated).
413181641Skmacy	 */
414181641Skmacy	PMAP_LOCK_INIT(kernel_pmap);
415181641Skmacy	kernel_pmap->pm_pdir = (pd_entry_t *) (KERNBASE + (u_int)IdlePTD);
416181641Skmacy#ifdef PAE
417181641Skmacy	kernel_pmap->pm_pdpt = (pdpt_entry_t *) (KERNBASE + (u_int)IdlePDPT);
418181641Skmacy#endif
419181641Skmacy	kernel_pmap->pm_active = -1;	/* don't allow deactivation */
420181641Skmacy	TAILQ_INIT(&kernel_pmap->pm_pvchunk);
421181641Skmacy	LIST_INIT(&allpmaps);
422181641Skmacy	mtx_init(&allpmaps_lock, "allpmaps", NULL, MTX_SPIN);
423181641Skmacy	mtx_lock_spin(&allpmaps_lock);
424181641Skmacy	LIST_INSERT_HEAD(&allpmaps, kernel_pmap, pm_list);
425181641Skmacy	mtx_unlock_spin(&allpmaps_lock);
426183342Skmacy	if (nkpt == 0)
427183342Skmacy		nkpt = NKPT;
428181641Skmacy
429181641Skmacy	/*
430181641Skmacy	 * Reserve some special page table entries/VA space for temporary
431181641Skmacy	 * mapping of pages.
432181641Skmacy	 */
433181641Skmacy#define	SYSMAP(c, p, v, n)	\
434181641Skmacy	v = (c)va; va += ((n)*PAGE_SIZE); p = pte; pte += (n);
435181641Skmacy
436181641Skmacy	va = virtual_avail;
437181641Skmacy	pte = vtopte(va);
438181641Skmacy
439181641Skmacy	/*
440181641Skmacy	 * CMAP1/CMAP2 are used for zeroing and copying pages.
441181641Skmacy	 * CMAP3 is used for the idle process page zeroing.
442181641Skmacy	 */
443181641Skmacy	for (i = 0; i < MAXCPU; i++) {
444181641Skmacy		sysmaps = &sysmaps_pcpu[i];
445181641Skmacy		mtx_init(&sysmaps->lock, "SYSMAPS", NULL, MTX_DEF);
446181641Skmacy		SYSMAP(caddr_t, sysmaps->CMAP1, sysmaps->CADDR1, 1)
447181641Skmacy		SYSMAP(caddr_t, sysmaps->CMAP2, sysmaps->CADDR2, 1)
448181641Skmacy	}
449181641Skmacy	SYSMAP(caddr_t, CMAP1, CADDR1, 1)
450181641Skmacy	SYSMAP(caddr_t, CMAP3, CADDR3, 1)
451181641Skmacy	PT_SET_MA(CADDR3, 0);
452181641Skmacy
453181641Skmacy	/*
454181641Skmacy	 * Crashdump maps.
455181641Skmacy	 */
456181641Skmacy	SYSMAP(caddr_t, unused, crashdumpmap, MAXDUMPPGS)
457181641Skmacy
458181641Skmacy	/*
459181641Skmacy	 * ptvmmap is used for reading arbitrary physical pages via /dev/mem.
460181641Skmacy	 */
461181641Skmacy	SYSMAP(caddr_t, unused, ptvmmap, 1)
462181641Skmacy
463181641Skmacy	/*
464181641Skmacy	 * msgbufp is used to map the system message buffer.
465181641Skmacy	 */
466181641Skmacy	SYSMAP(struct msgbuf *, unused, msgbufp, atop(round_page(MSGBUF_SIZE)))
467181641Skmacy
468181641Skmacy	/*
469181641Skmacy	 * ptemap is used for pmap_pte_quick
470181641Skmacy	 */
471181641Skmacy	SYSMAP(pt_entry_t *, PMAP1, PADDR1, 1);
472181641Skmacy	SYSMAP(pt_entry_t *, PMAP2, PADDR2, 1);
473181641Skmacy
474181641Skmacy	mtx_init(&PMAP2mutex, "PMAP2", NULL, MTX_DEF);
475181641Skmacy
476181641Skmacy	virtual_avail = va;
477181641Skmacy	PT_SET_MA(CADDR1, 0);
478181641Skmacy
479181641Skmacy	/*
480181641Skmacy	 * Leave in place an identity mapping (virt == phys) for the low 1 MB
481181641Skmacy	 * physical memory region that is used by the ACPI wakeup code.  This
482181641Skmacy	 * mapping must not have PG_G set.
483181641Skmacy	 */
484181641Skmacy#ifndef XEN
485181641Skmacy	/*
486181641Skmacy	 * leave here deliberately to show that this is not supported
487181641Skmacy	 */
488181641Skmacy#ifdef XBOX
489181641Skmacy	/* FIXME: This is gross, but needed for the XBOX. Since we are in such
490181641Skmacy	 * an early stadium, we cannot yet neatly map video memory ... :-(
491181641Skmacy	 * Better fixes are very welcome! */
492181641Skmacy	if (!arch_i386_is_xbox)
493181641Skmacy#endif
494181641Skmacy	for (i = 1; i < NKPT; i++)
495181641Skmacy		PTD[i] = 0;
496181641Skmacy
497181641Skmacy	/* Initialize the PAT MSR if present. */
498181641Skmacy	pmap_init_pat();
499181641Skmacy
500181641Skmacy	/* Turn on PG_G on kernel page(s) */
501181641Skmacy	pmap_set_pg();
502181641Skmacy#endif
503181641Skmacy}
504181641Skmacy
505181641Skmacy/*
506181641Skmacy * Setup the PAT MSR.
507181641Skmacy */
508181641Skmacyvoid
509181641Skmacypmap_init_pat(void)
510181641Skmacy{
511181641Skmacy	uint64_t pat_msr;
512181641Skmacy
513181641Skmacy	/* Bail if this CPU doesn't implement PAT. */
514181641Skmacy	if (!(cpu_feature & CPUID_PAT))
515181641Skmacy		return;
516181641Skmacy
517181641Skmacy#ifdef PAT_WORKS
518181641Skmacy	/*
519181641Skmacy	 * Leave the indices 0-3 at the default of WB, WT, UC, and UC-.
520181641Skmacy	 * Program 4 and 5 as WP and WC.
521181641Skmacy	 * Leave 6 and 7 as UC and UC-.
522181641Skmacy	 */
523181641Skmacy	pat_msr = rdmsr(MSR_PAT);
524181641Skmacy	pat_msr &= ~(PAT_MASK(4) | PAT_MASK(5));
525181641Skmacy	pat_msr |= PAT_VALUE(4, PAT_WRITE_PROTECTED) |
526181641Skmacy	    PAT_VALUE(5, PAT_WRITE_COMBINING);
527181641Skmacy#else
528181641Skmacy	/*
529181641Skmacy	 * Due to some Intel errata, we can only safely use the lower 4
530181641Skmacy	 * PAT entries.  Thus, just replace PAT Index 2 with WC instead
531181641Skmacy	 * of UC-.
532181641Skmacy	 *
533181641Skmacy	 *   Intel Pentium III Processor Specification Update
534181641Skmacy	 * Errata E.27 (Upper Four PAT Entries Not Usable With Mode B
535181641Skmacy	 * or Mode C Paging)
536181641Skmacy	 *
537181641Skmacy	 *   Intel Pentium IV  Processor Specification Update
538181641Skmacy	 * Errata N46 (PAT Index MSB May Be Calculated Incorrectly)
539181641Skmacy	 */
540181641Skmacy	pat_msr = rdmsr(MSR_PAT);
541181641Skmacy	pat_msr &= ~PAT_MASK(2);
542181641Skmacy	pat_msr |= PAT_VALUE(2, PAT_WRITE_COMBINING);
543181641Skmacy#endif
544181641Skmacy	wrmsr(MSR_PAT, pat_msr);
545181641Skmacy}
546181641Skmacy
547181641Skmacy/*
548181641Skmacy * Set PG_G on kernel pages.  Only the BSP calls this when SMP is turned on.
549181641Skmacy */
550181641Skmacyvoid
551181641Skmacypmap_set_pg(void)
552181641Skmacy{
553181641Skmacy	pd_entry_t pdir;
554181641Skmacy	pt_entry_t *pte;
555181641Skmacy	vm_offset_t va, endva;
556181641Skmacy	int i;
557181641Skmacy
558181641Skmacy	if (pgeflag == 0)
559181641Skmacy		return;
560181641Skmacy
561181641Skmacy	i = KERNLOAD/NBPDR;
562181641Skmacy	endva = KERNBASE + KERNend;
563181641Skmacy
564181641Skmacy	if (pseflag) {
565181641Skmacy		va = KERNBASE + KERNLOAD;
566181641Skmacy		while (va  < endva) {
567181641Skmacy			pdir = kernel_pmap->pm_pdir[KPTDI+i];
568181641Skmacy			pdir |= pgeflag;
569181641Skmacy			kernel_pmap->pm_pdir[KPTDI+i] = PTD[KPTDI+i] = pdir;
570181641Skmacy			invltlb();	/* Play it safe, invltlb() every time */
571181641Skmacy			i++;
572181641Skmacy			va += NBPDR;
573181641Skmacy		}
574181641Skmacy	} else {
575181641Skmacy		va = (vm_offset_t)btext;
576181641Skmacy		while (va < endva) {
577181641Skmacy			pte = vtopte(va);
578181641Skmacy			if (*pte & PG_V)
579181641Skmacy				*pte |= pgeflag;
580181641Skmacy			invltlb();	/* Play it safe, invltlb() every time */
581181641Skmacy			va += PAGE_SIZE;
582181641Skmacy		}
583181641Skmacy	}
584181641Skmacy}
585181641Skmacy
586181641Skmacy/*
587181641Skmacy * Initialize a vm_page's machine-dependent fields.
588181641Skmacy */
589181641Skmacyvoid
590181641Skmacypmap_page_init(vm_page_t m)
591181641Skmacy{
592181641Skmacy
593181641Skmacy	TAILQ_INIT(&m->md.pv_list);
594195649Salc	m->md.pat_mode = PAT_WRITE_BACK;
595181641Skmacy}
596181641Skmacy
597181641Skmacy#if defined(PAE) && !defined(XEN)
598181641Skmacystatic void *
599181641Skmacypmap_pdpt_allocf(uma_zone_t zone, int bytes, u_int8_t *flags, int wait)
600181641Skmacy{
601195385Salc
602195385Salc	/* Inform UMA that this allocator uses kernel_map/object. */
603195385Salc	*flags = UMA_SLAB_KERNEL;
604195385Salc	return ((void *)kmem_alloc_contig(kernel_map, bytes, wait, 0x0ULL,
605195649Salc	    0xffffffffULL, 1, 0, VM_MEMATTR_DEFAULT));
606181641Skmacy}
607181641Skmacy#endif
608181641Skmacy
609181641Skmacy/*
610181641Skmacy * ABuse the pte nodes for unmapped kva to thread a kva freelist through.
611181641Skmacy * Requirements:
612181641Skmacy *  - Must deal with pages in order to ensure that none of the PG_* bits
613181641Skmacy *    are ever set, PG_V in particular.
614181641Skmacy *  - Assumes we can write to ptes without pte_store() atomic ops, even
615181641Skmacy *    on PAE systems.  This should be ok.
616181641Skmacy *  - Assumes nothing will ever test these addresses for 0 to indicate
617181641Skmacy *    no mapping instead of correctly checking PG_V.
618181641Skmacy *  - Assumes a vm_offset_t will fit in a pte (true for i386).
619181641Skmacy * Because PG_V is never set, there can be no mappings to invalidate.
620181641Skmacy */
621181641Skmacystatic int ptelist_count = 0;
622181641Skmacystatic vm_offset_t
623181641Skmacypmap_ptelist_alloc(vm_offset_t *head)
624181641Skmacy{
625181641Skmacy	vm_offset_t va;
626181641Skmacy	vm_offset_t *phead = (vm_offset_t *)*head;
627181641Skmacy
628181641Skmacy	if (ptelist_count == 0) {
629181641Skmacy		printf("out of memory!!!!!!\n");
630181641Skmacy		return (0);	/* Out of memory */
631181641Skmacy	}
632181641Skmacy	ptelist_count--;
633181641Skmacy	va = phead[ptelist_count];
634181641Skmacy	return (va);
635181641Skmacy}
636181641Skmacy
637181641Skmacystatic void
638181641Skmacypmap_ptelist_free(vm_offset_t *head, vm_offset_t va)
639181641Skmacy{
640181641Skmacy	vm_offset_t *phead = (vm_offset_t *)*head;
641181641Skmacy
642181641Skmacy	phead[ptelist_count++] = va;
643181641Skmacy}
644181641Skmacy
645181641Skmacystatic void
646181641Skmacypmap_ptelist_init(vm_offset_t *head, void *base, int npages)
647181641Skmacy{
648181641Skmacy	int i, nstackpages;
649181641Skmacy	vm_offset_t va;
650181641Skmacy	vm_page_t m;
651181641Skmacy
652181641Skmacy	nstackpages = (npages + PAGE_SIZE/sizeof(vm_offset_t) - 1)/ (PAGE_SIZE/sizeof(vm_offset_t));
653181641Skmacy	for (i = 0; i < nstackpages; i++) {
654181641Skmacy		va = (vm_offset_t)base + i * PAGE_SIZE;
655181641Skmacy		m = vm_page_alloc(NULL, i,
656181641Skmacy		    VM_ALLOC_NORMAL | VM_ALLOC_NOOBJ | VM_ALLOC_WIRED |
657181641Skmacy		    VM_ALLOC_ZERO);
658181641Skmacy		pmap_qenter(va, &m, 1);
659181641Skmacy	}
660181641Skmacy
661181641Skmacy	*head = (vm_offset_t)base;
662181641Skmacy	for (i = npages - 1; i >= nstackpages; i--) {
663181641Skmacy		va = (vm_offset_t)base + i * PAGE_SIZE;
664181641Skmacy		pmap_ptelist_free(head, va);
665181641Skmacy	}
666181641Skmacy}
667181641Skmacy
668181641Skmacy
669181641Skmacy/*
670181641Skmacy *	Initialize the pmap module.
671181641Skmacy *	Called by vm_init, to initialize any structures that the pmap
672181641Skmacy *	system needs to map virtual memory.
673181641Skmacy */
674181641Skmacyvoid
675181641Skmacypmap_init(void)
676181641Skmacy{
677181747Skmacy	vm_page_t mpte;
678181747Skmacy	vm_size_t s;
679181747Skmacy	int i, pv_npg;
680181641Skmacy
681181641Skmacy	/*
682181747Skmacy	 * Initialize the vm page array entries for the kernel pmap's
683181747Skmacy	 * page table pages.
684181747Skmacy	 */
685181747Skmacy	for (i = 0; i < nkpt; i++) {
686181808Skmacy		mpte = PHYS_TO_VM_PAGE(xpmap_mtop(PTD[i + KPTDI] & PG_FRAME));
687181747Skmacy		KASSERT(mpte >= vm_page_array &&
688181747Skmacy		    mpte < &vm_page_array[vm_page_array_size],
689181747Skmacy		    ("pmap_init: page table page is out of range"));
690181747Skmacy		mpte->pindex = i + KPTDI;
691181808Skmacy		mpte->phys_addr = xpmap_mtop(PTD[i + KPTDI] & PG_FRAME);
692181747Skmacy	}
693181747Skmacy
694181747Skmacy        /*
695181641Skmacy	 * Initialize the address space (zone) for the pv entries.  Set a
696181641Skmacy	 * high water mark so that the system can recover from excessive
697181641Skmacy	 * numbers of pv entries.
698181641Skmacy	 */
699181641Skmacy	TUNABLE_INT_FETCH("vm.pmap.shpgperproc", &shpgperproc);
700181641Skmacy	pv_entry_max = shpgperproc * maxproc + cnt.v_page_count;
701181641Skmacy	TUNABLE_INT_FETCH("vm.pmap.pv_entries", &pv_entry_max);
702181641Skmacy	pv_entry_max = roundup(pv_entry_max, _NPCPV);
703181641Skmacy	pv_entry_high_water = 9 * (pv_entry_max / 10);
704181641Skmacy
705181747Skmacy	/*
706181747Skmacy	 * Are large page mappings enabled?
707181747Skmacy	 */
708181747Skmacy	TUNABLE_INT_FETCH("vm.pmap.pg_ps_enabled", &pg_ps_enabled);
709181747Skmacy
710181747Skmacy	/*
711181747Skmacy	 * Calculate the size of the pv head table for superpages.
712181747Skmacy	 */
713181747Skmacy	for (i = 0; phys_avail[i + 1]; i += 2);
714181747Skmacy	pv_npg = round_4mpage(phys_avail[(i - 2) + 1]) / NBPDR;
715181747Skmacy
716181747Skmacy	/*
717181747Skmacy	 * Allocate memory for the pv head table for superpages.
718181747Skmacy	 */
719181747Skmacy	s = (vm_size_t)(pv_npg * sizeof(struct md_page));
720181747Skmacy	s = round_page(s);
721181747Skmacy	pv_table = (struct md_page *)kmem_alloc(kernel_map, s);
722181747Skmacy	for (i = 0; i < pv_npg; i++)
723181747Skmacy		TAILQ_INIT(&pv_table[i].pv_list);
724181747Skmacy
725181641Skmacy	pv_maxchunks = MAX(pv_entry_max / _NPCPV, maxproc);
726181641Skmacy	pv_chunkbase = (struct pv_chunk *)kmem_alloc_nofault(kernel_map,
727181641Skmacy	    PAGE_SIZE * pv_maxchunks);
728181641Skmacy	if (pv_chunkbase == NULL)
729181641Skmacy		panic("pmap_init: not enough kvm for pv chunks");
730181641Skmacy	pmap_ptelist_init(&pv_vafree, pv_chunkbase, pv_maxchunks);
731181641Skmacy#if defined(PAE) && !defined(XEN)
732181641Skmacy	pdptzone = uma_zcreate("PDPT", NPGPTD * sizeof(pdpt_entry_t), NULL,
733181641Skmacy	    NULL, NULL, NULL, (NPGPTD * sizeof(pdpt_entry_t)) - 1,
734181641Skmacy	    UMA_ZONE_VM | UMA_ZONE_NOFREE);
735181641Skmacy	uma_zone_set_allocf(pdptzone, pmap_pdpt_allocf);
736181641Skmacy#endif
737181641Skmacy}
738181641Skmacy
739181641Skmacy
740181641Skmacy/***************************************************
741181641Skmacy * Low level helper routines.....
742181641Skmacy ***************************************************/
743181641Skmacy
744181641Skmacy/*
745181641Skmacy * Determine the appropriate bits to set in a PTE or PDE for a specified
746181641Skmacy * caching mode.
747181641Skmacy */
748195949Skibint
749181641Skmacypmap_cache_bits(int mode, boolean_t is_pde)
750181641Skmacy{
751181641Skmacy	int pat_flag, pat_index, cache_bits;
752181641Skmacy
753181641Skmacy	/* The PAT bit is different for PTE's and PDE's. */
754181641Skmacy	pat_flag = is_pde ? PG_PDE_PAT : PG_PTE_PAT;
755181641Skmacy
756181641Skmacy	/* If we don't support PAT, map extended modes to older ones. */
757181641Skmacy	if (!(cpu_feature & CPUID_PAT)) {
758181641Skmacy		switch (mode) {
759181641Skmacy		case PAT_UNCACHEABLE:
760181641Skmacy		case PAT_WRITE_THROUGH:
761181641Skmacy		case PAT_WRITE_BACK:
762181641Skmacy			break;
763181641Skmacy		case PAT_UNCACHED:
764181641Skmacy		case PAT_WRITE_COMBINING:
765181641Skmacy		case PAT_WRITE_PROTECTED:
766181641Skmacy			mode = PAT_UNCACHEABLE;
767181641Skmacy			break;
768181641Skmacy		}
769181641Skmacy	}
770181641Skmacy
771181641Skmacy	/* Map the caching mode to a PAT index. */
772181641Skmacy	switch (mode) {
773181641Skmacy#ifdef PAT_WORKS
774181641Skmacy	case PAT_UNCACHEABLE:
775181641Skmacy		pat_index = 3;
776181641Skmacy		break;
777181641Skmacy	case PAT_WRITE_THROUGH:
778181641Skmacy		pat_index = 1;
779181641Skmacy		break;
780181641Skmacy	case PAT_WRITE_BACK:
781181641Skmacy		pat_index = 0;
782181641Skmacy		break;
783181641Skmacy	case PAT_UNCACHED:
784181641Skmacy		pat_index = 2;
785181641Skmacy		break;
786181641Skmacy	case PAT_WRITE_COMBINING:
787181641Skmacy		pat_index = 5;
788181641Skmacy		break;
789181641Skmacy	case PAT_WRITE_PROTECTED:
790181641Skmacy		pat_index = 4;
791181641Skmacy		break;
792181641Skmacy#else
793181641Skmacy	case PAT_UNCACHED:
794181641Skmacy	case PAT_UNCACHEABLE:
795181641Skmacy	case PAT_WRITE_PROTECTED:
796181641Skmacy		pat_index = 3;
797181641Skmacy		break;
798181641Skmacy	case PAT_WRITE_THROUGH:
799181641Skmacy		pat_index = 1;
800181641Skmacy		break;
801181641Skmacy	case PAT_WRITE_BACK:
802181641Skmacy		pat_index = 0;
803181641Skmacy		break;
804181641Skmacy	case PAT_WRITE_COMBINING:
805181641Skmacy		pat_index = 2;
806181641Skmacy		break;
807181641Skmacy#endif
808181641Skmacy	default:
809181641Skmacy		panic("Unknown caching mode %d\n", mode);
810181641Skmacy	}
811181641Skmacy
812181641Skmacy	/* Map the 3-bit index value into the PAT, PCD, and PWT bits. */
813181641Skmacy	cache_bits = 0;
814181641Skmacy	if (pat_index & 0x4)
815181641Skmacy		cache_bits |= pat_flag;
816181641Skmacy	if (pat_index & 0x2)
817181641Skmacy		cache_bits |= PG_NC_PCD;
818181641Skmacy	if (pat_index & 0x1)
819181641Skmacy		cache_bits |= PG_NC_PWT;
820181641Skmacy	return (cache_bits);
821181641Skmacy}
822181641Skmacy#ifdef SMP
823181641Skmacy/*
824181641Skmacy * For SMP, these functions have to use the IPI mechanism for coherence.
825181641Skmacy *
826181641Skmacy * N.B.: Before calling any of the following TLB invalidation functions,
827181641Skmacy * the calling processor must ensure that all stores updating a non-
828181641Skmacy * kernel page table are globally performed.  Otherwise, another
829181641Skmacy * processor could cache an old, pre-update entry without being
830181641Skmacy * invalidated.  This can happen one of two ways: (1) The pmap becomes
831181641Skmacy * active on another processor after its pm_active field is checked by
832181641Skmacy * one of the following functions but before a store updating the page
833181641Skmacy * table is globally performed. (2) The pmap becomes active on another
834181641Skmacy * processor before its pm_active field is checked but due to
835181641Skmacy * speculative loads one of the following functions stills reads the
836181641Skmacy * pmap as inactive on the other processor.
837181641Skmacy *
838181641Skmacy * The kernel page table is exempt because its pm_active field is
839181641Skmacy * immutable.  The kernel page table is always active on every
840181641Skmacy * processor.
841181641Skmacy */
842181641Skmacyvoid
843181641Skmacypmap_invalidate_page(pmap_t pmap, vm_offset_t va)
844181641Skmacy{
845181641Skmacy	u_int cpumask;
846181641Skmacy	u_int other_cpus;
847181641Skmacy
848181641Skmacy	CTR2(KTR_PMAP, "pmap_invalidate_page: pmap=%p va=0x%x",
849181641Skmacy	    pmap, va);
850181641Skmacy
851181641Skmacy	sched_pin();
852181641Skmacy	if (pmap == kernel_pmap || pmap->pm_active == all_cpus) {
853181641Skmacy		invlpg(va);
854181641Skmacy		smp_invlpg(va);
855181641Skmacy	} else {
856181641Skmacy		cpumask = PCPU_GET(cpumask);
857181641Skmacy		other_cpus = PCPU_GET(other_cpus);
858181641Skmacy		if (pmap->pm_active & cpumask)
859181641Skmacy			invlpg(va);
860181641Skmacy		if (pmap->pm_active & other_cpus)
861181641Skmacy			smp_masked_invlpg(pmap->pm_active & other_cpus, va);
862181641Skmacy	}
863181641Skmacy	sched_unpin();
864181641Skmacy	PT_UPDATES_FLUSH();
865181641Skmacy}
866181641Skmacy
867181641Skmacyvoid
868181641Skmacypmap_invalidate_range(pmap_t pmap, vm_offset_t sva, vm_offset_t eva)
869181641Skmacy{
870181641Skmacy	u_int cpumask;
871181641Skmacy	u_int other_cpus;
872181641Skmacy	vm_offset_t addr;
873181641Skmacy
874181641Skmacy	CTR3(KTR_PMAP, "pmap_invalidate_page: pmap=%p eva=0x%x sva=0x%x",
875181641Skmacy	    pmap, sva, eva);
876181641Skmacy
877181641Skmacy	sched_pin();
878181641Skmacy	if (pmap == kernel_pmap || pmap->pm_active == all_cpus) {
879181641Skmacy		for (addr = sva; addr < eva; addr += PAGE_SIZE)
880181641Skmacy			invlpg(addr);
881181641Skmacy		smp_invlpg_range(sva, eva);
882181641Skmacy	} else {
883181641Skmacy		cpumask = PCPU_GET(cpumask);
884181641Skmacy		other_cpus = PCPU_GET(other_cpus);
885181641Skmacy		if (pmap->pm_active & cpumask)
886181641Skmacy			for (addr = sva; addr < eva; addr += PAGE_SIZE)
887181641Skmacy				invlpg(addr);
888181641Skmacy		if (pmap->pm_active & other_cpus)
889181641Skmacy			smp_masked_invlpg_range(pmap->pm_active & other_cpus,
890181641Skmacy			    sva, eva);
891181641Skmacy	}
892181641Skmacy	sched_unpin();
893181641Skmacy	PT_UPDATES_FLUSH();
894181641Skmacy}
895181641Skmacy
896181641Skmacyvoid
897181641Skmacypmap_invalidate_all(pmap_t pmap)
898181641Skmacy{
899181641Skmacy	u_int cpumask;
900181641Skmacy	u_int other_cpus;
901181641Skmacy
902181641Skmacy	CTR1(KTR_PMAP, "pmap_invalidate_page: pmap=%p", pmap);
903181641Skmacy
904181641Skmacy	sched_pin();
905181641Skmacy	if (pmap == kernel_pmap || pmap->pm_active == all_cpus) {
906181641Skmacy		invltlb();
907181641Skmacy		smp_invltlb();
908181641Skmacy	} else {
909181641Skmacy		cpumask = PCPU_GET(cpumask);
910181641Skmacy		other_cpus = PCPU_GET(other_cpus);
911181641Skmacy		if (pmap->pm_active & cpumask)
912181641Skmacy			invltlb();
913181641Skmacy		if (pmap->pm_active & other_cpus)
914181641Skmacy			smp_masked_invltlb(pmap->pm_active & other_cpus);
915181641Skmacy	}
916181641Skmacy	sched_unpin();
917181641Skmacy}
918181641Skmacy
919181641Skmacyvoid
920181641Skmacypmap_invalidate_cache(void)
921181641Skmacy{
922181641Skmacy
923181641Skmacy	sched_pin();
924181641Skmacy	wbinvd();
925181641Skmacy	smp_cache_flush();
926181641Skmacy	sched_unpin();
927181641Skmacy}
928181641Skmacy#else /* !SMP */
929181641Skmacy/*
930181641Skmacy * Normal, non-SMP, 486+ invalidation functions.
931181641Skmacy * We inline these within pmap.c for speed.
932181641Skmacy */
933181641SkmacyPMAP_INLINE void
934181641Skmacypmap_invalidate_page(pmap_t pmap, vm_offset_t va)
935181641Skmacy{
936181641Skmacy	CTR2(KTR_PMAP, "pmap_invalidate_page: pmap=%p va=0x%x",
937181641Skmacy	    pmap, va);
938181641Skmacy
939181641Skmacy	if (pmap == kernel_pmap || pmap->pm_active)
940181641Skmacy		invlpg(va);
941181641Skmacy	PT_UPDATES_FLUSH();
942181641Skmacy}
943181641Skmacy
944181641SkmacyPMAP_INLINE void
945181641Skmacypmap_invalidate_range(pmap_t pmap, vm_offset_t sva, vm_offset_t eva)
946181641Skmacy{
947181641Skmacy	vm_offset_t addr;
948181641Skmacy
949181641Skmacy	if (eva - sva > PAGE_SIZE)
950181641Skmacy		CTR3(KTR_PMAP, "pmap_invalidate_range: pmap=%p sva=0x%x eva=0x%x",
951181641Skmacy		    pmap, sva, eva);
952181641Skmacy
953181641Skmacy	if (pmap == kernel_pmap || pmap->pm_active)
954181641Skmacy		for (addr = sva; addr < eva; addr += PAGE_SIZE)
955181641Skmacy			invlpg(addr);
956181641Skmacy	PT_UPDATES_FLUSH();
957181641Skmacy}
958181641Skmacy
959181641SkmacyPMAP_INLINE void
960181641Skmacypmap_invalidate_all(pmap_t pmap)
961181641Skmacy{
962181641Skmacy
963181641Skmacy	CTR1(KTR_PMAP, "pmap_invalidate_all: pmap=%p", pmap);
964181641Skmacy
965181641Skmacy	if (pmap == kernel_pmap || pmap->pm_active)
966181641Skmacy		invltlb();
967181641Skmacy}
968181641Skmacy
969181641SkmacyPMAP_INLINE void
970181641Skmacypmap_invalidate_cache(void)
971181641Skmacy{
972181641Skmacy
973181641Skmacy	wbinvd();
974181641Skmacy}
975181641Skmacy#endif /* !SMP */
976181641Skmacy
977195949Skibvoid
978195949Skibpmap_invalidate_cache_range(vm_offset_t sva, vm_offset_t eva)
979195949Skib{
980195949Skib
981195949Skib	KASSERT((sva & PAGE_MASK) == 0,
982195949Skib	    ("pmap_invalidate_cache_range: sva not page-aligned"));
983195949Skib	KASSERT((eva & PAGE_MASK) == 0,
984195949Skib	    ("pmap_invalidate_cache_range: eva not page-aligned"));
985195949Skib
986195949Skib	if (cpu_feature & CPUID_SS)
987195949Skib		; /* If "Self Snoop" is supported, do nothing. */
988195949Skib	else if (cpu_feature & CPUID_CLFSH) {
989195949Skib
990195949Skib		/*
991195949Skib		 * Otherwise, do per-cache line flush.  Use the mfence
992195949Skib		 * instruction to insure that previous stores are
993195949Skib		 * included in the write-back.  The processor
994195949Skib		 * propagates flush to other processors in the cache
995195949Skib		 * coherence domain.
996195949Skib		 */
997195949Skib		mfence();
998195949Skib		for (; eva < sva; eva += cpu_clflush_line_size)
999195949Skib			clflush(eva);
1000195949Skib		mfence();
1001195949Skib	} else {
1002195949Skib
1003195949Skib		/*
1004195949Skib		 * No targeted cache flush methods are supported by CPU,
1005195949Skib		 * globally invalidate cache as a last resort.
1006195949Skib		 */
1007195949Skib		pmap_invalidate_cache();
1008195949Skib	}
1009195949Skib}
1010195949Skib
1011181641Skmacy/*
1012181641Skmacy * Are we current address space or kernel?  N.B. We return FALSE when
1013181641Skmacy * a pmap's page table is in use because a kernel thread is borrowing
1014181641Skmacy * it.  The borrowed page table can change spontaneously, making any
1015181641Skmacy * dependence on its continued use subject to a race condition.
1016181641Skmacy */
1017181641Skmacystatic __inline int
1018181641Skmacypmap_is_current(pmap_t pmap)
1019181641Skmacy{
1020181641Skmacy
1021181641Skmacy	return (pmap == kernel_pmap ||
1022181641Skmacy	    (pmap == vmspace_pmap(curthread->td_proc->p_vmspace) &&
1023181641Skmacy		(pmap->pm_pdir[PTDPTDI] & PG_FRAME) == (PTDpde[0] & PG_FRAME)));
1024181641Skmacy}
1025181641Skmacy
1026181641Skmacy/*
1027181641Skmacy * If the given pmap is not the current or kernel pmap, the returned pte must
1028181641Skmacy * be released by passing it to pmap_pte_release().
1029181641Skmacy */
1030181641Skmacypt_entry_t *
1031181641Skmacypmap_pte(pmap_t pmap, vm_offset_t va)
1032181641Skmacy{
1033181641Skmacy	pd_entry_t newpf;
1034181641Skmacy	pd_entry_t *pde;
1035181641Skmacy
1036181641Skmacy	pde = pmap_pde(pmap, va);
1037181641Skmacy	if (*pde & PG_PS)
1038181641Skmacy		return (pde);
1039181641Skmacy	if (*pde != 0) {
1040181641Skmacy		/* are we current address space or kernel? */
1041181641Skmacy		if (pmap_is_current(pmap))
1042181641Skmacy			return (vtopte(va));
1043181641Skmacy		mtx_lock(&PMAP2mutex);
1044181641Skmacy		newpf = *pde & PG_FRAME;
1045181641Skmacy		if ((*PMAP2 & PG_FRAME) != newpf) {
1046181641Skmacy			PT_SET_MA(PADDR2, newpf | PG_V | PG_A | PG_M);
1047181641Skmacy			CTR3(KTR_PMAP, "pmap_pte: pmap=%p va=0x%x newpte=0x%08x",
1048181641Skmacy			    pmap, va, (*PMAP2 & 0xffffffff));
1049181641Skmacy		}
1050181641Skmacy
1051181641Skmacy		return (PADDR2 + (i386_btop(va) & (NPTEPG - 1)));
1052181641Skmacy	}
1053181641Skmacy	return (0);
1054181641Skmacy}
1055181641Skmacy
1056181641Skmacy/*
1057181641Skmacy * Releases a pte that was obtained from pmap_pte().  Be prepared for the pte
1058181641Skmacy * being NULL.
1059181641Skmacy */
1060181641Skmacystatic __inline void
1061181641Skmacypmap_pte_release(pt_entry_t *pte)
1062181641Skmacy{
1063181641Skmacy
1064181641Skmacy	if ((pt_entry_t *)((vm_offset_t)pte & ~PAGE_MASK) == PADDR2) {
1065181641Skmacy		CTR1(KTR_PMAP, "pmap_pte_release: pte=0x%jx",
1066181641Skmacy		    *PMAP2);
1067181641Skmacy		PT_SET_VA(PMAP2, 0, TRUE);
1068181641Skmacy		mtx_unlock(&PMAP2mutex);
1069181641Skmacy	}
1070181641Skmacy}
1071181641Skmacy
1072181641Skmacystatic __inline void
1073181641Skmacyinvlcaddr(void *caddr)
1074181641Skmacy{
1075181641Skmacy
1076181641Skmacy	invlpg((u_int)caddr);
1077181641Skmacy	PT_UPDATES_FLUSH();
1078181641Skmacy}
1079181641Skmacy
1080181641Skmacy/*
1081181641Skmacy * Super fast pmap_pte routine best used when scanning
1082181641Skmacy * the pv lists.  This eliminates many coarse-grained
1083181641Skmacy * invltlb calls.  Note that many of the pv list
1084181641Skmacy * scans are across different pmaps.  It is very wasteful
1085181641Skmacy * to do an entire invltlb for checking a single mapping.
1086181641Skmacy *
1087181641Skmacy * If the given pmap is not the current pmap, vm_page_queue_mtx
1088181641Skmacy * must be held and curthread pinned to a CPU.
1089181641Skmacy */
1090181641Skmacystatic pt_entry_t *
1091181641Skmacypmap_pte_quick(pmap_t pmap, vm_offset_t va)
1092181641Skmacy{
1093181641Skmacy	pd_entry_t newpf;
1094181641Skmacy	pd_entry_t *pde;
1095181641Skmacy
1096181641Skmacy	pde = pmap_pde(pmap, va);
1097181641Skmacy	if (*pde & PG_PS)
1098181641Skmacy		return (pde);
1099181641Skmacy	if (*pde != 0) {
1100181641Skmacy		/* are we current address space or kernel? */
1101181641Skmacy		if (pmap_is_current(pmap))
1102181641Skmacy			return (vtopte(va));
1103181641Skmacy		mtx_assert(&vm_page_queue_mtx, MA_OWNED);
1104181641Skmacy		KASSERT(curthread->td_pinned > 0, ("curthread not pinned"));
1105181641Skmacy		newpf = *pde & PG_FRAME;
1106181641Skmacy		if ((*PMAP1 & PG_FRAME) != newpf) {
1107181641Skmacy			PT_SET_MA(PADDR1, newpf | PG_V | PG_A | PG_M);
1108181641Skmacy			CTR3(KTR_PMAP, "pmap_pte_quick: pmap=%p va=0x%x newpte=0x%08x",
1109181641Skmacy			    pmap, va, (u_long)*PMAP1);
1110181641Skmacy
1111181641Skmacy#ifdef SMP
1112181641Skmacy			PMAP1cpu = PCPU_GET(cpuid);
1113181641Skmacy#endif
1114181641Skmacy			PMAP1changed++;
1115181641Skmacy		} else
1116181641Skmacy#ifdef SMP
1117181641Skmacy		if (PMAP1cpu != PCPU_GET(cpuid)) {
1118181641Skmacy			PMAP1cpu = PCPU_GET(cpuid);
1119181641Skmacy			invlcaddr(PADDR1);
1120181641Skmacy			PMAP1changedcpu++;
1121181641Skmacy		} else
1122181641Skmacy#endif
1123181641Skmacy			PMAP1unchanged++;
1124181641Skmacy		return (PADDR1 + (i386_btop(va) & (NPTEPG - 1)));
1125181641Skmacy	}
1126181641Skmacy	return (0);
1127181641Skmacy}
1128181641Skmacy
1129181641Skmacy/*
1130181641Skmacy *	Routine:	pmap_extract
1131181641Skmacy *	Function:
1132181641Skmacy *		Extract the physical page address associated
1133181641Skmacy *		with the given map/virtual_address pair.
1134181641Skmacy */
1135181641Skmacyvm_paddr_t
1136181641Skmacypmap_extract(pmap_t pmap, vm_offset_t va)
1137181641Skmacy{
1138181641Skmacy	vm_paddr_t rtval;
1139181641Skmacy	pt_entry_t *pte;
1140181641Skmacy	pd_entry_t pde;
1141181641Skmacy	pt_entry_t pteval;
1142181641Skmacy
1143181641Skmacy	rtval = 0;
1144181641Skmacy	PMAP_LOCK(pmap);
1145181641Skmacy	pde = pmap->pm_pdir[va >> PDRSHIFT];
1146181641Skmacy	if (pde != 0) {
1147181641Skmacy		if ((pde & PG_PS) != 0) {
1148181641Skmacy			rtval = xpmap_mtop(pde & PG_PS_FRAME) | (va & PDRMASK);
1149181641Skmacy			PMAP_UNLOCK(pmap);
1150181641Skmacy			return rtval;
1151181641Skmacy		}
1152181641Skmacy		pte = pmap_pte(pmap, va);
1153181641Skmacy		pteval = *pte ? xpmap_mtop(*pte) : 0;
1154181641Skmacy		rtval = (pteval & PG_FRAME) | (va & PAGE_MASK);
1155181641Skmacy		pmap_pte_release(pte);
1156181641Skmacy	}
1157181641Skmacy	PMAP_UNLOCK(pmap);
1158181641Skmacy	return (rtval);
1159181641Skmacy}
1160181641Skmacy
1161181641Skmacy/*
1162181641Skmacy *	Routine:	pmap_extract_ma
1163181641Skmacy *	Function:
1164181641Skmacy *		Like pmap_extract, but returns machine address
1165181641Skmacy */
1166181641Skmacyvm_paddr_t
1167181641Skmacypmap_extract_ma(pmap_t pmap, vm_offset_t va)
1168181641Skmacy{
1169181641Skmacy	vm_paddr_t rtval;
1170181641Skmacy	pt_entry_t *pte;
1171181641Skmacy	pd_entry_t pde;
1172181641Skmacy
1173181641Skmacy	rtval = 0;
1174181641Skmacy	PMAP_LOCK(pmap);
1175181641Skmacy	pde = pmap->pm_pdir[va >> PDRSHIFT];
1176181641Skmacy	if (pde != 0) {
1177181641Skmacy		if ((pde & PG_PS) != 0) {
1178181641Skmacy			rtval = (pde & ~PDRMASK) | (va & PDRMASK);
1179181641Skmacy			PMAP_UNLOCK(pmap);
1180181641Skmacy			return rtval;
1181181641Skmacy		}
1182181641Skmacy		pte = pmap_pte(pmap, va);
1183181641Skmacy		rtval = (*pte & PG_FRAME) | (va & PAGE_MASK);
1184181641Skmacy		pmap_pte_release(pte);
1185181641Skmacy	}
1186181641Skmacy	PMAP_UNLOCK(pmap);
1187181641Skmacy	return (rtval);
1188181641Skmacy}
1189181641Skmacy
1190181641Skmacy/*
1191181641Skmacy *	Routine:	pmap_extract_and_hold
1192181641Skmacy *	Function:
1193181641Skmacy *		Atomically extract and hold the physical page
1194181641Skmacy *		with the given pmap and virtual address pair
1195181641Skmacy *		if that mapping permits the given protection.
1196181641Skmacy */
1197181641Skmacyvm_page_t
1198181641Skmacypmap_extract_and_hold(pmap_t pmap, vm_offset_t va, vm_prot_t prot)
1199181641Skmacy{
1200181641Skmacy	pd_entry_t pde;
1201181641Skmacy	pt_entry_t pte;
1202181641Skmacy	vm_page_t m;
1203181641Skmacy
1204181641Skmacy	m = NULL;
1205181641Skmacy	vm_page_lock_queues();
1206181641Skmacy	PMAP_LOCK(pmap);
1207181641Skmacy	pde = PT_GET(pmap_pde(pmap, va));
1208181641Skmacy	if (pde != 0) {
1209181641Skmacy		if (pde & PG_PS) {
1210181641Skmacy			if ((pde & PG_RW) || (prot & VM_PROT_WRITE) == 0) {
1211181641Skmacy				m = PHYS_TO_VM_PAGE((pde & PG_PS_FRAME) |
1212181641Skmacy				    (va & PDRMASK));
1213181641Skmacy				vm_page_hold(m);
1214181641Skmacy			}
1215181641Skmacy		} else {
1216181641Skmacy			sched_pin();
1217181641Skmacy			pte = PT_GET(pmap_pte_quick(pmap, va));
1218181641Skmacy			if (*PMAP1)
1219181641Skmacy				PT_SET_MA(PADDR1, 0);
1220181641Skmacy			if ((pte & PG_V) &&
1221181641Skmacy			    ((pte & PG_RW) || (prot & VM_PROT_WRITE) == 0)) {
1222181641Skmacy				m = PHYS_TO_VM_PAGE(pte & PG_FRAME);
1223181641Skmacy				vm_page_hold(m);
1224181641Skmacy			}
1225181641Skmacy			sched_unpin();
1226181641Skmacy		}
1227181641Skmacy	}
1228181641Skmacy	vm_page_unlock_queues();
1229181641Skmacy	PMAP_UNLOCK(pmap);
1230181641Skmacy	return (m);
1231181641Skmacy}
1232181641Skmacy
1233181641Skmacy/***************************************************
1234181641Skmacy * Low level mapping routines.....
1235181641Skmacy ***************************************************/
1236181641Skmacy
1237181641Skmacy/*
1238181641Skmacy * Add a wired page to the kva.
1239181641Skmacy * Note: not SMP coherent.
1240181641Skmacy */
1241181747Skmacyvoid
1242181641Skmacypmap_kenter(vm_offset_t va, vm_paddr_t pa)
1243181641Skmacy{
1244181641Skmacy	PT_SET_MA(va, xpmap_ptom(pa)| PG_RW | PG_V | pgeflag);
1245181641Skmacy}
1246181641Skmacy
1247181747Skmacyvoid
1248181641Skmacypmap_kenter_ma(vm_offset_t va, vm_paddr_t ma)
1249181641Skmacy{
1250181641Skmacy	pt_entry_t *pte;
1251181641Skmacy
1252181641Skmacy	pte = vtopte(va);
1253181641Skmacy	pte_store_ma(pte, ma | PG_RW | PG_V | pgeflag);
1254181641Skmacy}
1255181641Skmacy
1256181641Skmacy
1257181747Skmacystatic __inline void
1258181641Skmacypmap_kenter_attr(vm_offset_t va, vm_paddr_t pa, int mode)
1259181641Skmacy{
1260181641Skmacy	PT_SET_MA(va, pa | PG_RW | PG_V | pgeflag | pmap_cache_bits(mode, 0));
1261181641Skmacy}
1262181641Skmacy
1263181641Skmacy/*
1264181641Skmacy * Remove a page from the kernel pagetables.
1265181641Skmacy * Note: not SMP coherent.
1266181641Skmacy */
1267181641SkmacyPMAP_INLINE void
1268181641Skmacypmap_kremove(vm_offset_t va)
1269181641Skmacy{
1270181641Skmacy	pt_entry_t *pte;
1271181641Skmacy
1272181641Skmacy	pte = vtopte(va);
1273181641Skmacy	PT_CLEAR_VA(pte, FALSE);
1274181641Skmacy}
1275181641Skmacy
1276181641Skmacy/*
1277181641Skmacy *	Used to map a range of physical addresses into kernel
1278181641Skmacy *	virtual address space.
1279181641Skmacy *
1280181641Skmacy *	The value passed in '*virt' is a suggested virtual address for
1281181641Skmacy *	the mapping. Architectures which can support a direct-mapped
1282181641Skmacy *	physical to virtual region can return the appropriate address
1283181641Skmacy *	within that region, leaving '*virt' unchanged. Other
1284181641Skmacy *	architectures should map the pages starting at '*virt' and
1285181641Skmacy *	update '*virt' with the first usable address after the mapped
1286181641Skmacy *	region.
1287181641Skmacy */
1288181641Skmacyvm_offset_t
1289181641Skmacypmap_map(vm_offset_t *virt, vm_paddr_t start, vm_paddr_t end, int prot)
1290181641Skmacy{
1291181641Skmacy	vm_offset_t va, sva;
1292181641Skmacy
1293181641Skmacy	va = sva = *virt;
1294181641Skmacy	CTR4(KTR_PMAP, "pmap_map: va=0x%x start=0x%jx end=0x%jx prot=0x%x",
1295181641Skmacy	    va, start, end, prot);
1296181641Skmacy	while (start < end) {
1297181641Skmacy		pmap_kenter(va, start);
1298181641Skmacy		va += PAGE_SIZE;
1299181641Skmacy		start += PAGE_SIZE;
1300181641Skmacy	}
1301181641Skmacy	pmap_invalidate_range(kernel_pmap, sva, va);
1302181641Skmacy	*virt = va;
1303181641Skmacy	return (sva);
1304181641Skmacy}
1305181641Skmacy
1306181641Skmacy
1307181641Skmacy/*
1308181641Skmacy * Add a list of wired pages to the kva
1309181641Skmacy * this routine is only used for temporary
1310181641Skmacy * kernel mappings that do not need to have
1311181641Skmacy * page modification or references recorded.
1312181641Skmacy * Note that old mappings are simply written
1313181641Skmacy * over.  The page *must* be wired.
1314181641Skmacy * Note: SMP coherent.  Uses a ranged shootdown IPI.
1315181641Skmacy */
1316181641Skmacyvoid
1317181641Skmacypmap_qenter(vm_offset_t sva, vm_page_t *ma, int count)
1318181641Skmacy{
1319181641Skmacy	pt_entry_t *endpte, *pte;
1320181641Skmacy	vm_paddr_t pa;
1321181641Skmacy	vm_offset_t va = sva;
1322181641Skmacy	int mclcount = 0;
1323181641Skmacy	multicall_entry_t mcl[16];
1324181641Skmacy	multicall_entry_t *mclp = mcl;
1325181641Skmacy	int error;
1326181641Skmacy
1327181641Skmacy	CTR2(KTR_PMAP, "pmap_qenter:sva=0x%x count=%d", va, count);
1328181641Skmacy	pte = vtopte(sva);
1329181641Skmacy	endpte = pte + count;
1330181641Skmacy	while (pte < endpte) {
1331181641Skmacy		pa = xpmap_ptom(VM_PAGE_TO_PHYS(*ma)) | pgeflag | PG_RW | PG_V | PG_M | PG_A;
1332181641Skmacy
1333181641Skmacy		mclp->op = __HYPERVISOR_update_va_mapping;
1334181641Skmacy		mclp->args[0] = va;
1335181641Skmacy		mclp->args[1] = (uint32_t)(pa & 0xffffffff);
1336181641Skmacy		mclp->args[2] = (uint32_t)(pa >> 32);
1337181641Skmacy		mclp->args[3] = (*pte & PG_V) ? UVMF_INVLPG|UVMF_ALL : 0;
1338181641Skmacy
1339181641Skmacy		va += PAGE_SIZE;
1340181641Skmacy		pte++;
1341181641Skmacy		ma++;
1342181641Skmacy		mclp++;
1343181641Skmacy		mclcount++;
1344181641Skmacy		if (mclcount == 16) {
1345181641Skmacy			error = HYPERVISOR_multicall(mcl, mclcount);
1346181641Skmacy			mclp = mcl;
1347181641Skmacy			mclcount = 0;
1348181641Skmacy			KASSERT(error == 0, ("bad multicall %d", error));
1349181641Skmacy		}
1350181641Skmacy	}
1351181641Skmacy	if (mclcount) {
1352181641Skmacy		error = HYPERVISOR_multicall(mcl, mclcount);
1353181641Skmacy		KASSERT(error == 0, ("bad multicall %d", error));
1354181641Skmacy	}
1355181641Skmacy
1356181641Skmacy#ifdef INVARIANTS
1357181641Skmacy	for (pte = vtopte(sva), mclcount = 0; mclcount < count; mclcount++, pte++)
1358181641Skmacy		KASSERT(*pte, ("pte not set for va=0x%x", sva + mclcount*PAGE_SIZE));
1359181641Skmacy#endif
1360181641Skmacy}
1361181641Skmacy
1362181641Skmacy
1363181641Skmacy/*
1364181641Skmacy * This routine tears out page mappings from the
1365181641Skmacy * kernel -- it is meant only for temporary mappings.
1366181641Skmacy * Note: SMP coherent.  Uses a ranged shootdown IPI.
1367181641Skmacy */
1368181641Skmacyvoid
1369181641Skmacypmap_qremove(vm_offset_t sva, int count)
1370181641Skmacy{
1371181641Skmacy	vm_offset_t va;
1372181641Skmacy
1373181641Skmacy	CTR2(KTR_PMAP, "pmap_qremove: sva=0x%x count=%d", sva, count);
1374181641Skmacy	va = sva;
1375181641Skmacy	vm_page_lock_queues();
1376181641Skmacy	critical_enter();
1377181641Skmacy	while (count-- > 0) {
1378181641Skmacy		pmap_kremove(va);
1379181641Skmacy		va += PAGE_SIZE;
1380181641Skmacy	}
1381181641Skmacy	pmap_invalidate_range(kernel_pmap, sva, va);
1382181641Skmacy	critical_exit();
1383181641Skmacy	vm_page_unlock_queues();
1384181641Skmacy}
1385181641Skmacy
1386181641Skmacy/***************************************************
1387181641Skmacy * Page table page management routines.....
1388181641Skmacy ***************************************************/
1389181641Skmacystatic __inline void
1390181641Skmacypmap_free_zero_pages(vm_page_t free)
1391181641Skmacy{
1392181641Skmacy	vm_page_t m;
1393181641Skmacy
1394181641Skmacy	while (free != NULL) {
1395181641Skmacy		m = free;
1396181641Skmacy		free = m->right;
1397181641Skmacy		vm_page_free_zero(m);
1398181641Skmacy	}
1399181641Skmacy}
1400181641Skmacy
1401181641Skmacy/*
1402181641Skmacy * This routine unholds page table pages, and if the hold count
1403181641Skmacy * drops to zero, then it decrements the wire count.
1404181641Skmacy */
1405181641Skmacystatic __inline int
1406181641Skmacypmap_unwire_pte_hold(pmap_t pmap, vm_page_t m, vm_page_t *free)
1407181641Skmacy{
1408181641Skmacy
1409181641Skmacy	--m->wire_count;
1410181641Skmacy	if (m->wire_count == 0)
1411181641Skmacy		return _pmap_unwire_pte_hold(pmap, m, free);
1412181641Skmacy	else
1413181641Skmacy		return 0;
1414181641Skmacy}
1415181641Skmacy
1416181641Skmacystatic int
1417181641Skmacy_pmap_unwire_pte_hold(pmap_t pmap, vm_page_t m, vm_page_t *free)
1418181641Skmacy{
1419181641Skmacy	vm_offset_t pteva;
1420181641Skmacy
1421181641Skmacy	PT_UPDATES_FLUSH();
1422181641Skmacy	/*
1423181641Skmacy	 * unmap the page table page
1424181641Skmacy	 */
1425181641Skmacy	xen_pt_unpin(pmap->pm_pdir[m->pindex]);
1426181641Skmacy	/*
1427181641Skmacy	 * page *might* contain residual mapping :-/
1428181641Skmacy	 */
1429181641Skmacy	PD_CLEAR_VA(pmap, m->pindex, TRUE);
1430181641Skmacy	pmap_zero_page(m);
1431181641Skmacy	--pmap->pm_stats.resident_count;
1432181641Skmacy
1433181641Skmacy	/*
1434181641Skmacy	 * This is a release store so that the ordinary store unmapping
1435181641Skmacy	 * the page table page is globally performed before TLB shoot-
1436181641Skmacy	 * down is begun.
1437181641Skmacy	 */
1438181641Skmacy	atomic_subtract_rel_int(&cnt.v_wire_count, 1);
1439181641Skmacy
1440181641Skmacy	/*
1441181641Skmacy	 * Do an invltlb to make the invalidated mapping
1442181641Skmacy	 * take effect immediately.
1443181641Skmacy	 */
1444181641Skmacy	pteva = VM_MAXUSER_ADDRESS + i386_ptob(m->pindex);
1445181641Skmacy	pmap_invalidate_page(pmap, pteva);
1446181641Skmacy
1447181641Skmacy	/*
1448181641Skmacy	 * Put page on a list so that it is released after
1449181641Skmacy	 * *ALL* TLB shootdown is done
1450181641Skmacy	 */
1451181641Skmacy	m->right = *free;
1452181641Skmacy	*free = m;
1453181641Skmacy
1454181641Skmacy	return 1;
1455181641Skmacy}
1456181641Skmacy
1457181641Skmacy/*
1458181641Skmacy * After removing a page table entry, this routine is used to
1459181641Skmacy * conditionally free the page, and manage the hold/wire counts.
1460181641Skmacy */
1461181641Skmacystatic int
1462181641Skmacypmap_unuse_pt(pmap_t pmap, vm_offset_t va, vm_page_t *free)
1463181641Skmacy{
1464181641Skmacy	pd_entry_t ptepde;
1465181641Skmacy	vm_page_t mpte;
1466181641Skmacy
1467181641Skmacy	if (va >= VM_MAXUSER_ADDRESS)
1468181641Skmacy		return 0;
1469181641Skmacy	ptepde = PT_GET(pmap_pde(pmap, va));
1470181641Skmacy	mpte = PHYS_TO_VM_PAGE(ptepde & PG_FRAME);
1471181641Skmacy	return pmap_unwire_pte_hold(pmap, mpte, free);
1472181641Skmacy}
1473181641Skmacy
1474181641Skmacyvoid
1475181641Skmacypmap_pinit0(pmap_t pmap)
1476181641Skmacy{
1477181641Skmacy
1478181641Skmacy	PMAP_LOCK_INIT(pmap);
1479181641Skmacy	pmap->pm_pdir = (pd_entry_t *)(KERNBASE + (vm_offset_t)IdlePTD);
1480181641Skmacy#ifdef PAE
1481181641Skmacy	pmap->pm_pdpt = (pdpt_entry_t *)(KERNBASE + (vm_offset_t)IdlePDPT);
1482181641Skmacy#endif
1483181641Skmacy	pmap->pm_active = 0;
1484181641Skmacy	PCPU_SET(curpmap, pmap);
1485181641Skmacy	TAILQ_INIT(&pmap->pm_pvchunk);
1486181641Skmacy	bzero(&pmap->pm_stats, sizeof pmap->pm_stats);
1487181641Skmacy	mtx_lock_spin(&allpmaps_lock);
1488181641Skmacy	LIST_INSERT_HEAD(&allpmaps, pmap, pm_list);
1489181641Skmacy	mtx_unlock_spin(&allpmaps_lock);
1490181641Skmacy}
1491181641Skmacy
1492181641Skmacy/*
1493181641Skmacy * Initialize a preallocated and zeroed pmap structure,
1494181641Skmacy * such as one in a vmspace structure.
1495181641Skmacy */
1496181641Skmacyint
1497181641Skmacypmap_pinit(pmap_t pmap)
1498181641Skmacy{
1499181641Skmacy	vm_page_t m, ptdpg[NPGPTD + 1];
1500181641Skmacy	int npgptd = NPGPTD + 1;
1501181641Skmacy	static int color;
1502181641Skmacy	int i;
1503181641Skmacy
1504181641Skmacy	PMAP_LOCK_INIT(pmap);
1505181641Skmacy
1506181641Skmacy	/*
1507181641Skmacy	 * No need to allocate page table space yet but we do need a valid
1508181641Skmacy	 * page directory table.
1509181641Skmacy	 */
1510181641Skmacy	if (pmap->pm_pdir == NULL) {
1511181641Skmacy		pmap->pm_pdir = (pd_entry_t *)kmem_alloc_nofault(kernel_map,
1512181641Skmacy		    NBPTD);
1513181641Skmacy		if (pmap->pm_pdir == NULL) {
1514181641Skmacy			PMAP_LOCK_DESTROY(pmap);
1515181641Skmacy			return (0);
1516181641Skmacy		}
1517181641Skmacy#if defined(XEN) && defined(PAE)
1518181641Skmacy		pmap->pm_pdpt = (pd_entry_t *)kmem_alloc_nofault(kernel_map, 1);
1519181641Skmacy#endif
1520181641Skmacy
1521181641Skmacy#if defined(PAE) && !defined(XEN)
1522181641Skmacy		pmap->pm_pdpt = uma_zalloc(pdptzone, M_WAITOK | M_ZERO);
1523181641Skmacy		KASSERT(((vm_offset_t)pmap->pm_pdpt &
1524181641Skmacy		    ((NPGPTD * sizeof(pdpt_entry_t)) - 1)) == 0,
1525181641Skmacy		    ("pmap_pinit: pdpt misaligned"));
1526181641Skmacy		KASSERT(pmap_kextract((vm_offset_t)pmap->pm_pdpt) < (4ULL<<30),
1527181641Skmacy		    ("pmap_pinit: pdpt above 4g"));
1528181641Skmacy#endif
1529181641Skmacy	}
1530181641Skmacy
1531181641Skmacy	/*
1532181641Skmacy	 * allocate the page directory page(s)
1533181641Skmacy	 */
1534181641Skmacy	for (i = 0; i < npgptd;) {
1535181641Skmacy		m = vm_page_alloc(NULL, color++,
1536181641Skmacy		    VM_ALLOC_NORMAL | VM_ALLOC_NOOBJ | VM_ALLOC_WIRED |
1537181641Skmacy		    VM_ALLOC_ZERO);
1538181641Skmacy		if (m == NULL)
1539181641Skmacy			VM_WAIT;
1540181641Skmacy		else {
1541181641Skmacy			ptdpg[i++] = m;
1542181641Skmacy		}
1543181641Skmacy	}
1544181641Skmacy	pmap_qenter((vm_offset_t)pmap->pm_pdir, ptdpg, NPGPTD);
1545181641Skmacy	for (i = 0; i < NPGPTD; i++) {
1546181641Skmacy		if ((ptdpg[i]->flags & PG_ZERO) == 0)
1547181641Skmacy			pagezero(&pmap->pm_pdir[i*NPTEPG]);
1548181641Skmacy	}
1549181641Skmacy
1550181641Skmacy	mtx_lock_spin(&allpmaps_lock);
1551181641Skmacy	LIST_INSERT_HEAD(&allpmaps, pmap, pm_list);
1552181641Skmacy	mtx_unlock_spin(&allpmaps_lock);
1553181641Skmacy	/* Wire in kernel global address entries. */
1554181641Skmacy
1555181641Skmacy	bcopy(PTD + KPTDI, pmap->pm_pdir + KPTDI, nkpt * sizeof(pd_entry_t));
1556181641Skmacy#ifdef PAE
1557181641Skmacy#ifdef XEN
1558181641Skmacy	pmap_qenter((vm_offset_t)pmap->pm_pdpt, &ptdpg[NPGPTD], 1);
1559181641Skmacy	if ((ptdpg[NPGPTD]->flags & PG_ZERO) == 0)
1560181641Skmacy		bzero(pmap->pm_pdpt, PAGE_SIZE);
1561181641Skmacy#endif
1562181641Skmacy	for (i = 0; i < NPGPTD; i++) {
1563181641Skmacy		vm_paddr_t ma;
1564181641Skmacy
1565181641Skmacy		ma = xpmap_ptom(VM_PAGE_TO_PHYS(ptdpg[i]));
1566181641Skmacy		pmap->pm_pdpt[i] = ma | PG_V;
1567181641Skmacy
1568181641Skmacy	}
1569181641Skmacy#endif
1570181641Skmacy#ifdef XEN
1571181641Skmacy	for (i = 0; i < NPGPTD; i++) {
1572181641Skmacy		pt_entry_t *pd;
1573181641Skmacy		vm_paddr_t ma;
1574181641Skmacy
1575181641Skmacy		ma = xpmap_ptom(VM_PAGE_TO_PHYS(ptdpg[i]));
1576181641Skmacy		pd = pmap->pm_pdir + (i * NPDEPG);
1577181641Skmacy		PT_SET_MA(pd, *vtopte((vm_offset_t)pd) & ~(PG_M|PG_A|PG_U|PG_RW));
1578181641Skmacy#if 0
1579181641Skmacy		xen_pgd_pin(ma);
1580181641Skmacy#endif
1581181641Skmacy	}
1582181641Skmacy
1583181641Skmacy#ifdef PAE
1584181641Skmacy	PT_SET_MA(pmap->pm_pdpt, *vtopte((vm_offset_t)pmap->pm_pdpt) & ~PG_RW);
1585181641Skmacy#endif
1586181641Skmacy	vm_page_lock_queues();
1587181641Skmacy	xen_flush_queue();
1588181641Skmacy	xen_pgdpt_pin(xpmap_ptom(VM_PAGE_TO_PHYS(ptdpg[NPGPTD])));
1589181641Skmacy	for (i = 0; i < NPGPTD; i++) {
1590181641Skmacy		vm_paddr_t ma = xpmap_ptom(VM_PAGE_TO_PHYS(ptdpg[i]));
1591181641Skmacy		PT_SET_VA_MA(&pmap->pm_pdir[PTDPTDI + i], ma | PG_V | PG_A, FALSE);
1592181641Skmacy	}
1593181641Skmacy	xen_flush_queue();
1594181641Skmacy	vm_page_unlock_queues();
1595181641Skmacy#endif
1596181641Skmacy	pmap->pm_active = 0;
1597181641Skmacy	TAILQ_INIT(&pmap->pm_pvchunk);
1598181641Skmacy	bzero(&pmap->pm_stats, sizeof pmap->pm_stats);
1599181641Skmacy
1600181641Skmacy	return (1);
1601181641Skmacy}
1602181641Skmacy
1603181641Skmacy/*
1604181641Skmacy * this routine is called if the page table page is not
1605181641Skmacy * mapped correctly.
1606181641Skmacy */
1607181641Skmacystatic vm_page_t
1608181641Skmacy_pmap_allocpte(pmap_t pmap, unsigned int ptepindex, int flags)
1609181641Skmacy{
1610181641Skmacy	vm_paddr_t ptema;
1611181641Skmacy	vm_page_t m;
1612181641Skmacy
1613181641Skmacy	KASSERT((flags & (M_NOWAIT | M_WAITOK)) == M_NOWAIT ||
1614181641Skmacy	    (flags & (M_NOWAIT | M_WAITOK)) == M_WAITOK,
1615181641Skmacy	    ("_pmap_allocpte: flags is neither M_NOWAIT nor M_WAITOK"));
1616181641Skmacy
1617181641Skmacy	/*
1618181641Skmacy	 * Allocate a page table page.
1619181641Skmacy	 */
1620181641Skmacy	if ((m = vm_page_alloc(NULL, ptepindex, VM_ALLOC_NOOBJ |
1621181641Skmacy	    VM_ALLOC_WIRED | VM_ALLOC_ZERO)) == NULL) {
1622181641Skmacy		if (flags & M_WAITOK) {
1623181641Skmacy			PMAP_UNLOCK(pmap);
1624181641Skmacy			vm_page_unlock_queues();
1625181641Skmacy			VM_WAIT;
1626181641Skmacy			vm_page_lock_queues();
1627181641Skmacy			PMAP_LOCK(pmap);
1628181641Skmacy		}
1629181641Skmacy
1630181641Skmacy		/*
1631181641Skmacy		 * Indicate the need to retry.  While waiting, the page table
1632181641Skmacy		 * page may have been allocated.
1633181641Skmacy		 */
1634181641Skmacy		return (NULL);
1635181641Skmacy	}
1636181641Skmacy	if ((m->flags & PG_ZERO) == 0)
1637181641Skmacy		pmap_zero_page(m);
1638181641Skmacy
1639181641Skmacy	/*
1640181641Skmacy	 * Map the pagetable page into the process address space, if
1641181641Skmacy	 * it isn't already there.
1642181641Skmacy	 */
1643181641Skmacy	pmap->pm_stats.resident_count++;
1644181641Skmacy
1645181641Skmacy	ptema = xpmap_ptom(VM_PAGE_TO_PHYS(m));
1646181641Skmacy	xen_pt_pin(ptema);
1647181641Skmacy	PT_SET_VA_MA(&pmap->pm_pdir[ptepindex],
1648181641Skmacy		(ptema | PG_U | PG_RW | PG_V | PG_A | PG_M), TRUE);
1649181641Skmacy
1650181641Skmacy	KASSERT(pmap->pm_pdir[ptepindex],
1651181641Skmacy	    ("_pmap_allocpte: ptepindex=%d did not get mapped", ptepindex));
1652181641Skmacy	return (m);
1653181641Skmacy}
1654181641Skmacy
1655181641Skmacystatic vm_page_t
1656181641Skmacypmap_allocpte(pmap_t pmap, vm_offset_t va, int flags)
1657181641Skmacy{
1658181641Skmacy	unsigned ptepindex;
1659181641Skmacy	pd_entry_t ptema;
1660181641Skmacy	vm_page_t m;
1661181641Skmacy
1662181641Skmacy	KASSERT((flags & (M_NOWAIT | M_WAITOK)) == M_NOWAIT ||
1663181641Skmacy	    (flags & (M_NOWAIT | M_WAITOK)) == M_WAITOK,
1664181641Skmacy	    ("pmap_allocpte: flags is neither M_NOWAIT nor M_WAITOK"));
1665181641Skmacy
1666181641Skmacy	/*
1667181641Skmacy	 * Calculate pagetable page index
1668181641Skmacy	 */
1669181641Skmacy	ptepindex = va >> PDRSHIFT;
1670181641Skmacyretry:
1671181641Skmacy	/*
1672181641Skmacy	 * Get the page directory entry
1673181641Skmacy	 */
1674181641Skmacy	ptema = pmap->pm_pdir[ptepindex];
1675181641Skmacy
1676181641Skmacy	/*
1677181641Skmacy	 * This supports switching from a 4MB page to a
1678181641Skmacy	 * normal 4K page.
1679181641Skmacy	 */
1680181641Skmacy	if (ptema & PG_PS) {
1681181641Skmacy		/*
1682181641Skmacy		 * XXX
1683181641Skmacy		 */
1684181641Skmacy		pmap->pm_pdir[ptepindex] = 0;
1685181641Skmacy		ptema = 0;
1686181641Skmacy		pmap->pm_stats.resident_count -= NBPDR / PAGE_SIZE;
1687181641Skmacy		pmap_invalidate_all(kernel_pmap);
1688181641Skmacy	}
1689181641Skmacy
1690181641Skmacy	/*
1691181641Skmacy	 * If the page table page is mapped, we just increment the
1692181641Skmacy	 * hold count, and activate it.
1693181641Skmacy	 */
1694181641Skmacy	if (ptema & PG_V) {
1695181641Skmacy		m = PHYS_TO_VM_PAGE(xpmap_mtop(ptema) & PG_FRAME);
1696181641Skmacy		m->wire_count++;
1697181641Skmacy	} else {
1698181641Skmacy		/*
1699181641Skmacy		 * Here if the pte page isn't mapped, or if it has
1700181641Skmacy		 * been deallocated.
1701181641Skmacy		 */
1702181641Skmacy		CTR3(KTR_PMAP, "pmap_allocpte: pmap=%p va=0x%08x flags=0x%x",
1703181641Skmacy		    pmap, va, flags);
1704181641Skmacy		m = _pmap_allocpte(pmap, ptepindex, flags);
1705181641Skmacy		if (m == NULL && (flags & M_WAITOK))
1706181641Skmacy			goto retry;
1707181641Skmacy
1708181641Skmacy		KASSERT(pmap->pm_pdir[ptepindex], ("ptepindex=%d did not get mapped", ptepindex));
1709181641Skmacy	}
1710181641Skmacy	return (m);
1711181641Skmacy}
1712181641Skmacy
1713181641Skmacy
1714181641Skmacy/***************************************************
1715181641Skmacy* Pmap allocation/deallocation routines.
1716181641Skmacy ***************************************************/
1717181641Skmacy
1718181641Skmacy#ifdef SMP
1719181641Skmacy/*
1720181641Skmacy * Deal with a SMP shootdown of other users of the pmap that we are
1721181641Skmacy * trying to dispose of.  This can be a bit hairy.
1722181641Skmacy */
1723181641Skmacystatic u_int *lazymask;
1724181641Skmacystatic u_int lazyptd;
1725181641Skmacystatic volatile u_int lazywait;
1726181641Skmacy
1727181641Skmacyvoid pmap_lazyfix_action(void);
1728181641Skmacy
1729181641Skmacyvoid
1730181641Skmacypmap_lazyfix_action(void)
1731181641Skmacy{
1732181641Skmacy	u_int mymask = PCPU_GET(cpumask);
1733181641Skmacy
1734181641Skmacy#ifdef COUNT_IPIS
1735181641Skmacy	(*ipi_lazypmap_counts[PCPU_GET(cpuid)])++;
1736181641Skmacy#endif
1737181641Skmacy	if (rcr3() == lazyptd)
1738181641Skmacy		load_cr3(PCPU_GET(curpcb)->pcb_cr3);
1739181641Skmacy	atomic_clear_int(lazymask, mymask);
1740181641Skmacy	atomic_store_rel_int(&lazywait, 1);
1741181641Skmacy}
1742181641Skmacy
1743181641Skmacystatic void
1744181641Skmacypmap_lazyfix_self(u_int mymask)
1745181641Skmacy{
1746181641Skmacy
1747181641Skmacy	if (rcr3() == lazyptd)
1748181641Skmacy		load_cr3(PCPU_GET(curpcb)->pcb_cr3);
1749181641Skmacy	atomic_clear_int(lazymask, mymask);
1750181641Skmacy}
1751181641Skmacy
1752181641Skmacy
1753181641Skmacystatic void
1754181641Skmacypmap_lazyfix(pmap_t pmap)
1755181641Skmacy{
1756181641Skmacy	u_int mymask;
1757181641Skmacy	u_int mask;
1758181641Skmacy	u_int spins;
1759181641Skmacy
1760181641Skmacy	while ((mask = pmap->pm_active) != 0) {
1761181641Skmacy		spins = 50000000;
1762181641Skmacy		mask = mask & -mask;	/* Find least significant set bit */
1763181641Skmacy		mtx_lock_spin(&smp_ipi_mtx);
1764181641Skmacy#ifdef PAE
1765181641Skmacy		lazyptd = vtophys(pmap->pm_pdpt);
1766181641Skmacy#else
1767181641Skmacy		lazyptd = vtophys(pmap->pm_pdir);
1768181641Skmacy#endif
1769181641Skmacy		mymask = PCPU_GET(cpumask);
1770181641Skmacy		if (mask == mymask) {
1771181641Skmacy			lazymask = &pmap->pm_active;
1772181641Skmacy			pmap_lazyfix_self(mymask);
1773181641Skmacy		} else {
1774181641Skmacy			atomic_store_rel_int((u_int *)&lazymask,
1775181641Skmacy			    (u_int)&pmap->pm_active);
1776181641Skmacy			atomic_store_rel_int(&lazywait, 0);
1777181641Skmacy			ipi_selected(mask, IPI_LAZYPMAP);
1778181641Skmacy			while (lazywait == 0) {
1779181641Skmacy				ia32_pause();
1780181641Skmacy				if (--spins == 0)
1781181641Skmacy					break;
1782181641Skmacy			}
1783181641Skmacy		}
1784181641Skmacy		mtx_unlock_spin(&smp_ipi_mtx);
1785181641Skmacy		if (spins == 0)
1786181641Skmacy			printf("pmap_lazyfix: spun for 50000000\n");
1787181641Skmacy	}
1788181641Skmacy}
1789181641Skmacy
1790181641Skmacy#else	/* SMP */
1791181641Skmacy
1792181641Skmacy/*
1793181641Skmacy * Cleaning up on uniprocessor is easy.  For various reasons, we're
1794181641Skmacy * unlikely to have to even execute this code, including the fact
1795181641Skmacy * that the cleanup is deferred until the parent does a wait(2), which
1796181641Skmacy * means that another userland process has run.
1797181641Skmacy */
1798181641Skmacystatic void
1799181641Skmacypmap_lazyfix(pmap_t pmap)
1800181641Skmacy{
1801181641Skmacy	u_int cr3;
1802181641Skmacy
1803181641Skmacy	cr3 = vtophys(pmap->pm_pdir);
1804181641Skmacy	if (cr3 == rcr3()) {
1805181641Skmacy		load_cr3(PCPU_GET(curpcb)->pcb_cr3);
1806181641Skmacy		pmap->pm_active &= ~(PCPU_GET(cpumask));
1807181641Skmacy	}
1808181641Skmacy}
1809181641Skmacy#endif	/* SMP */
1810181641Skmacy
1811181641Skmacy/*
1812181641Skmacy * Release any resources held by the given physical map.
1813181641Skmacy * Called when a pmap initialized by pmap_pinit is being released.
1814181641Skmacy * Should only be called if the map contains no valid mappings.
1815181641Skmacy */
1816181641Skmacyvoid
1817181641Skmacypmap_release(pmap_t pmap)
1818181641Skmacy{
1819181641Skmacy	vm_page_t m, ptdpg[2*NPGPTD+1];
1820181641Skmacy	vm_paddr_t ma;
1821181641Skmacy	int i;
1822181641Skmacy#ifdef XEN
1823181641Skmacy#ifdef PAE
1824181641Skmacy	int npgptd = NPGPTD + 1;
1825181641Skmacy#else
1826181641Skmacy	int npgptd = NPGPTD;
1827181641Skmacy#endif
1828181641Skmacy#else
1829181641Skmacy	int npgptd = NPGPTD;
1830181641Skmacy#endif
1831181641Skmacy	KASSERT(pmap->pm_stats.resident_count == 0,
1832181641Skmacy	    ("pmap_release: pmap resident count %ld != 0",
1833181641Skmacy	    pmap->pm_stats.resident_count));
1834181641Skmacy	PT_UPDATES_FLUSH();
1835181641Skmacy
1836181641Skmacy	pmap_lazyfix(pmap);
1837181641Skmacy	mtx_lock_spin(&allpmaps_lock);
1838181641Skmacy	LIST_REMOVE(pmap, pm_list);
1839181641Skmacy	mtx_unlock_spin(&allpmaps_lock);
1840181641Skmacy
1841181641Skmacy	for (i = 0; i < NPGPTD; i++)
1842181641Skmacy		ptdpg[i] = PHYS_TO_VM_PAGE(vtophys(pmap->pm_pdir + (i*NPDEPG)) & PG_FRAME);
1843181641Skmacy	pmap_qremove((vm_offset_t)pmap->pm_pdir, NPGPTD);
1844181641Skmacy#if defined(PAE) && defined(XEN)
1845181641Skmacy	ptdpg[NPGPTD] = PHYS_TO_VM_PAGE(vtophys(pmap->pm_pdpt));
1846181641Skmacy#endif
1847181641Skmacy
1848181641Skmacy	for (i = 0; i < npgptd; i++) {
1849181641Skmacy		m = ptdpg[i];
1850181641Skmacy		ma = xpmap_ptom(VM_PAGE_TO_PHYS(m));
1851181641Skmacy		/* unpinning L1 and L2 treated the same */
1852181641Skmacy                xen_pgd_unpin(ma);
1853181641Skmacy#ifdef PAE
1854181641Skmacy		KASSERT(xpmap_ptom(VM_PAGE_TO_PHYS(m)) == (pmap->pm_pdpt[i] & PG_FRAME),
1855181641Skmacy		    ("pmap_release: got wrong ptd page"));
1856181641Skmacy#endif
1857181641Skmacy		m->wire_count--;
1858181641Skmacy		atomic_subtract_int(&cnt.v_wire_count, 1);
1859181641Skmacy		vm_page_free(m);
1860181641Skmacy	}
1861181641Skmacy	PMAP_LOCK_DESTROY(pmap);
1862181641Skmacy}
1863181641Skmacy
1864181641Skmacystatic int
1865181641Skmacykvm_size(SYSCTL_HANDLER_ARGS)
1866181641Skmacy{
1867181641Skmacy	unsigned long ksize = VM_MAX_KERNEL_ADDRESS - KERNBASE;
1868181641Skmacy
1869181641Skmacy	return sysctl_handle_long(oidp, &ksize, 0, req);
1870181641Skmacy}
1871181641SkmacySYSCTL_PROC(_vm, OID_AUTO, kvm_size, CTLTYPE_LONG|CTLFLAG_RD,
1872181641Skmacy    0, 0, kvm_size, "IU", "Size of KVM");
1873181641Skmacy
1874181641Skmacystatic int
1875181641Skmacykvm_free(SYSCTL_HANDLER_ARGS)
1876181641Skmacy{
1877181641Skmacy	unsigned long kfree = VM_MAX_KERNEL_ADDRESS - kernel_vm_end;
1878181641Skmacy
1879181641Skmacy	return sysctl_handle_long(oidp, &kfree, 0, req);
1880181641Skmacy}
1881181641SkmacySYSCTL_PROC(_vm, OID_AUTO, kvm_free, CTLTYPE_LONG|CTLFLAG_RD,
1882181641Skmacy    0, 0, kvm_free, "IU", "Amount of KVM free");
1883181641Skmacy
1884181641Skmacy/*
1885181641Skmacy * grow the number of kernel page table entries, if needed
1886181641Skmacy */
1887181641Skmacyvoid
1888181641Skmacypmap_growkernel(vm_offset_t addr)
1889181641Skmacy{
1890181641Skmacy	struct pmap *pmap;
1891181641Skmacy	vm_paddr_t ptppaddr;
1892181641Skmacy	vm_page_t nkpg;
1893181641Skmacy	pd_entry_t newpdir;
1894181641Skmacy
1895181641Skmacy	mtx_assert(&kernel_map->system_mtx, MA_OWNED);
1896181641Skmacy	if (kernel_vm_end == 0) {
1897181641Skmacy		kernel_vm_end = KERNBASE;
1898181641Skmacy		nkpt = 0;
1899181641Skmacy		while (pdir_pde(PTD, kernel_vm_end)) {
1900181641Skmacy			kernel_vm_end = (kernel_vm_end + PAGE_SIZE * NPTEPG) & ~(PAGE_SIZE * NPTEPG - 1);
1901181641Skmacy			nkpt++;
1902181641Skmacy			if (kernel_vm_end - 1 >= kernel_map->max_offset) {
1903181641Skmacy				kernel_vm_end = kernel_map->max_offset;
1904181641Skmacy				break;
1905181641Skmacy			}
1906181641Skmacy		}
1907181641Skmacy	}
1908181641Skmacy	addr = roundup2(addr, PAGE_SIZE * NPTEPG);
1909181641Skmacy	if (addr - 1 >= kernel_map->max_offset)
1910181641Skmacy		addr = kernel_map->max_offset;
1911181641Skmacy	while (kernel_vm_end < addr) {
1912181641Skmacy		if (pdir_pde(PTD, kernel_vm_end)) {
1913181641Skmacy			kernel_vm_end = (kernel_vm_end + PAGE_SIZE * NPTEPG) & ~(PAGE_SIZE * NPTEPG - 1);
1914181641Skmacy			if (kernel_vm_end - 1 >= kernel_map->max_offset) {
1915181641Skmacy				kernel_vm_end = kernel_map->max_offset;
1916181641Skmacy				break;
1917181641Skmacy			}
1918181641Skmacy			continue;
1919181641Skmacy		}
1920181641Skmacy
1921181641Skmacy		/*
1922181641Skmacy		 * This index is bogus, but out of the way
1923181641Skmacy		 */
1924181641Skmacy		nkpg = vm_page_alloc(NULL, nkpt,
1925181641Skmacy		    VM_ALLOC_NOOBJ | VM_ALLOC_SYSTEM | VM_ALLOC_WIRED);
1926181641Skmacy		if (!nkpg)
1927181641Skmacy			panic("pmap_growkernel: no memory to grow kernel");
1928181641Skmacy
1929181641Skmacy		nkpt++;
1930181641Skmacy
1931181641Skmacy		pmap_zero_page(nkpg);
1932181641Skmacy		ptppaddr = VM_PAGE_TO_PHYS(nkpg);
1933181641Skmacy		newpdir = (pd_entry_t) (ptppaddr | PG_V | PG_RW | PG_A | PG_M);
1934181946Skmacy		vm_page_lock_queues();
1935181641Skmacy		PD_SET_VA(kernel_pmap, (kernel_vm_end >> PDRSHIFT), newpdir, TRUE);
1936181641Skmacy		mtx_lock_spin(&allpmaps_lock);
1937181641Skmacy		LIST_FOREACH(pmap, &allpmaps, pm_list)
1938181641Skmacy			PD_SET_VA(pmap, (kernel_vm_end >> PDRSHIFT), newpdir, TRUE);
1939181641Skmacy
1940181641Skmacy		mtx_unlock_spin(&allpmaps_lock);
1941181946Skmacy		vm_page_unlock_queues();
1942181946Skmacy
1943181641Skmacy		kernel_vm_end = (kernel_vm_end + PAGE_SIZE * NPTEPG) & ~(PAGE_SIZE * NPTEPG - 1);
1944181641Skmacy		if (kernel_vm_end - 1 >= kernel_map->max_offset) {
1945181641Skmacy			kernel_vm_end = kernel_map->max_offset;
1946181641Skmacy			break;
1947181641Skmacy		}
1948181641Skmacy	}
1949181641Skmacy}
1950181641Skmacy
1951181641Skmacy
1952181641Skmacy/***************************************************
1953181641Skmacy * page management routines.
1954181641Skmacy ***************************************************/
1955181641Skmacy
1956181641SkmacyCTASSERT(sizeof(struct pv_chunk) == PAGE_SIZE);
1957181641SkmacyCTASSERT(_NPCM == 11);
1958181641Skmacy
1959181641Skmacystatic __inline struct pv_chunk *
1960181641Skmacypv_to_chunk(pv_entry_t pv)
1961181641Skmacy{
1962181641Skmacy
1963181641Skmacy	return (struct pv_chunk *)((uintptr_t)pv & ~(uintptr_t)PAGE_MASK);
1964181641Skmacy}
1965181641Skmacy
1966181641Skmacy#define PV_PMAP(pv) (pv_to_chunk(pv)->pc_pmap)
1967181641Skmacy
1968181641Skmacy#define	PC_FREE0_9	0xfffffffful	/* Free values for index 0 through 9 */
1969181641Skmacy#define	PC_FREE10	0x0000fffful	/* Free values for index 10 */
1970181641Skmacy
1971181641Skmacystatic uint32_t pc_freemask[11] = {
1972181641Skmacy	PC_FREE0_9, PC_FREE0_9, PC_FREE0_9,
1973181641Skmacy	PC_FREE0_9, PC_FREE0_9, PC_FREE0_9,
1974181641Skmacy	PC_FREE0_9, PC_FREE0_9, PC_FREE0_9,
1975181641Skmacy	PC_FREE0_9, PC_FREE10
1976181641Skmacy};
1977181641Skmacy
1978181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pv_entry_count, CTLFLAG_RD, &pv_entry_count, 0,
1979181641Skmacy	"Current number of pv entries");
1980181641Skmacy
1981181641Skmacy#ifdef PV_STATS
1982181641Skmacystatic int pc_chunk_count, pc_chunk_allocs, pc_chunk_frees, pc_chunk_tryfail;
1983181641Skmacy
1984181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_count, CTLFLAG_RD, &pc_chunk_count, 0,
1985181641Skmacy	"Current number of pv entry chunks");
1986181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_allocs, CTLFLAG_RD, &pc_chunk_allocs, 0,
1987181641Skmacy	"Current number of pv entry chunks allocated");
1988181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_frees, CTLFLAG_RD, &pc_chunk_frees, 0,
1989181641Skmacy	"Current number of pv entry chunks frees");
1990181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pc_chunk_tryfail, CTLFLAG_RD, &pc_chunk_tryfail, 0,
1991181641Skmacy	"Number of times tried to get a chunk page but failed.");
1992181641Skmacy
1993181641Skmacystatic long pv_entry_frees, pv_entry_allocs;
1994181641Skmacystatic int pv_entry_spare;
1995181641Skmacy
1996181641SkmacySYSCTL_LONG(_vm_pmap, OID_AUTO, pv_entry_frees, CTLFLAG_RD, &pv_entry_frees, 0,
1997181641Skmacy	"Current number of pv entry frees");
1998181641SkmacySYSCTL_LONG(_vm_pmap, OID_AUTO, pv_entry_allocs, CTLFLAG_RD, &pv_entry_allocs, 0,
1999181641Skmacy	"Current number of pv entry allocs");
2000181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pv_entry_spare, CTLFLAG_RD, &pv_entry_spare, 0,
2001181641Skmacy	"Current number of spare pv entries");
2002181641Skmacy
2003181641Skmacystatic int pmap_collect_inactive, pmap_collect_active;
2004181641Skmacy
2005181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pmap_collect_inactive, CTLFLAG_RD, &pmap_collect_inactive, 0,
2006181641Skmacy	"Current number times pmap_collect called on inactive queue");
2007181641SkmacySYSCTL_INT(_vm_pmap, OID_AUTO, pmap_collect_active, CTLFLAG_RD, &pmap_collect_active, 0,
2008181641Skmacy	"Current number times pmap_collect called on active queue");
2009181641Skmacy#endif
2010181641Skmacy
2011181641Skmacy/*
2012181641Skmacy * We are in a serious low memory condition.  Resort to
2013181641Skmacy * drastic measures to free some pages so we can allocate
2014181641Skmacy * another pv entry chunk.  This is normally called to
2015181641Skmacy * unmap inactive pages, and if necessary, active pages.
2016181641Skmacy */
2017181641Skmacystatic void
2018181641Skmacypmap_collect(pmap_t locked_pmap, struct vpgqueues *vpq)
2019181641Skmacy{
2020181641Skmacy	pmap_t pmap;
2021181641Skmacy	pt_entry_t *pte, tpte;
2022181641Skmacy	pv_entry_t next_pv, pv;
2023181641Skmacy	vm_offset_t va;
2024181641Skmacy	vm_page_t m, free;
2025181641Skmacy
2026181641Skmacy	sched_pin();
2027181641Skmacy	TAILQ_FOREACH(m, &vpq->pl, pageq) {
2028181641Skmacy		if (m->hold_count || m->busy)
2029181641Skmacy			continue;
2030181641Skmacy		TAILQ_FOREACH_SAFE(pv, &m->md.pv_list, pv_list, next_pv) {
2031181641Skmacy			va = pv->pv_va;
2032181641Skmacy			pmap = PV_PMAP(pv);
2033181641Skmacy			/* Avoid deadlock and lock recursion. */
2034181641Skmacy			if (pmap > locked_pmap)
2035181641Skmacy				PMAP_LOCK(pmap);
2036181641Skmacy			else if (pmap != locked_pmap && !PMAP_TRYLOCK(pmap))
2037181641Skmacy				continue;
2038181641Skmacy			pmap->pm_stats.resident_count--;
2039181641Skmacy			pte = pmap_pte_quick(pmap, va);
2040181641Skmacy			tpte = pte_load_clear(pte);
2041181641Skmacy			KASSERT((tpte & PG_W) == 0,
2042181641Skmacy			    ("pmap_collect: wired pte %#jx", (uintmax_t)tpte));
2043181641Skmacy			if (tpte & PG_A)
2044181641Skmacy				vm_page_flag_set(m, PG_REFERENCED);
2045181641Skmacy			if (tpte & PG_M) {
2046181641Skmacy				KASSERT((tpte & PG_RW),
2047181641Skmacy	("pmap_collect: modified page not writable: va: %#x, pte: %#jx",
2048181641Skmacy				    va, (uintmax_t)tpte));
2049181641Skmacy				vm_page_dirty(m);
2050181641Skmacy			}
2051181641Skmacy			free = NULL;
2052181641Skmacy			pmap_unuse_pt(pmap, va, &free);
2053181641Skmacy			pmap_invalidate_page(pmap, va);
2054181641Skmacy			pmap_free_zero_pages(free);
2055181641Skmacy			TAILQ_REMOVE(&m->md.pv_list, pv, pv_list);
2056181641Skmacy			if (TAILQ_EMPTY(&m->md.pv_list))
2057181641Skmacy				vm_page_flag_clear(m, PG_WRITEABLE);
2058181641Skmacy			free_pv_entry(pmap, pv);
2059181641Skmacy			if (pmap != locked_pmap)
2060181641Skmacy				PMAP_UNLOCK(pmap);
2061181641Skmacy		}
2062181641Skmacy	}
2063181641Skmacy	sched_unpin();
2064181641Skmacy}
2065181641Skmacy
2066181641Skmacy
2067181641Skmacy/*
2068181641Skmacy * free the pv_entry back to the free list
2069181641Skmacy */
2070181641Skmacystatic void
2071181641Skmacyfree_pv_entry(pmap_t pmap, pv_entry_t pv)
2072181641Skmacy{
2073181641Skmacy	vm_page_t m;
2074181641Skmacy	struct pv_chunk *pc;
2075181641Skmacy	int idx, field, bit;
2076181641Skmacy
2077181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2078181641Skmacy	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2079181641Skmacy	PV_STAT(pv_entry_frees++);
2080181641Skmacy	PV_STAT(pv_entry_spare++);
2081181641Skmacy	pv_entry_count--;
2082181641Skmacy	pc = pv_to_chunk(pv);
2083181641Skmacy	idx = pv - &pc->pc_pventry[0];
2084181641Skmacy	field = idx / 32;
2085181641Skmacy	bit = idx % 32;
2086181641Skmacy	pc->pc_map[field] |= 1ul << bit;
2087181641Skmacy	/* move to head of list */
2088181641Skmacy	TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list);
2089181641Skmacy	TAILQ_INSERT_HEAD(&pmap->pm_pvchunk, pc, pc_list);
2090181641Skmacy	for (idx = 0; idx < _NPCM; idx++)
2091181641Skmacy		if (pc->pc_map[idx] != pc_freemask[idx])
2092181641Skmacy			return;
2093181641Skmacy	PV_STAT(pv_entry_spare -= _NPCPV);
2094181641Skmacy	PV_STAT(pc_chunk_count--);
2095181641Skmacy	PV_STAT(pc_chunk_frees++);
2096181641Skmacy	/* entire chunk is free, return it */
2097181641Skmacy	TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list);
2098181641Skmacy	m = PHYS_TO_VM_PAGE(pmap_kextract((vm_offset_t)pc));
2099181641Skmacy	pmap_qremove((vm_offset_t)pc, 1);
2100181641Skmacy	vm_page_unwire(m, 0);
2101181641Skmacy	vm_page_free(m);
2102181641Skmacy	pmap_ptelist_free(&pv_vafree, (vm_offset_t)pc);
2103181641Skmacy}
2104181641Skmacy
2105181641Skmacy/*
2106181641Skmacy * get a new pv_entry, allocating a block from the system
2107181641Skmacy * when needed.
2108181641Skmacy */
2109181641Skmacystatic pv_entry_t
2110181641Skmacyget_pv_entry(pmap_t pmap, int try)
2111181641Skmacy{
2112181641Skmacy	static const struct timeval printinterval = { 60, 0 };
2113181641Skmacy	static struct timeval lastprint;
2114181641Skmacy	static vm_pindex_t colour;
2115181641Skmacy	struct vpgqueues *pq;
2116181641Skmacy	int bit, field;
2117181641Skmacy	pv_entry_t pv;
2118181641Skmacy	struct pv_chunk *pc;
2119181641Skmacy	vm_page_t m;
2120181641Skmacy
2121181641Skmacy	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2122181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2123181641Skmacy	PV_STAT(pv_entry_allocs++);
2124181641Skmacy	pv_entry_count++;
2125181641Skmacy	if (pv_entry_count > pv_entry_high_water)
2126181641Skmacy		if (ratecheck(&lastprint, &printinterval))
2127181641Skmacy			printf("Approaching the limit on PV entries, consider "
2128181641Skmacy			    "increasing either the vm.pmap.shpgperproc or the "
2129181641Skmacy			    "vm.pmap.pv_entry_max tunable.\n");
2130181641Skmacy	pq = NULL;
2131181641Skmacyretry:
2132181641Skmacy	pc = TAILQ_FIRST(&pmap->pm_pvchunk);
2133181641Skmacy	if (pc != NULL) {
2134181641Skmacy		for (field = 0; field < _NPCM; field++) {
2135181641Skmacy			if (pc->pc_map[field]) {
2136181641Skmacy				bit = bsfl(pc->pc_map[field]);
2137181641Skmacy				break;
2138181641Skmacy			}
2139181641Skmacy		}
2140181641Skmacy		if (field < _NPCM) {
2141181641Skmacy			pv = &pc->pc_pventry[field * 32 + bit];
2142181641Skmacy			pc->pc_map[field] &= ~(1ul << bit);
2143181641Skmacy			/* If this was the last item, move it to tail */
2144181641Skmacy			for (field = 0; field < _NPCM; field++)
2145181641Skmacy				if (pc->pc_map[field] != 0) {
2146181641Skmacy					PV_STAT(pv_entry_spare--);
2147181641Skmacy					return (pv);	/* not full, return */
2148181641Skmacy				}
2149181641Skmacy			TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list);
2150181641Skmacy			TAILQ_INSERT_TAIL(&pmap->pm_pvchunk, pc, pc_list);
2151181641Skmacy			PV_STAT(pv_entry_spare--);
2152181641Skmacy			return (pv);
2153181641Skmacy		}
2154181641Skmacy	}
2155181641Skmacy	/*
2156181641Skmacy	 * Access to the ptelist "pv_vafree" is synchronized by the page
2157181641Skmacy	 * queues lock.  If "pv_vafree" is currently non-empty, it will
2158181641Skmacy	 * remain non-empty until pmap_ptelist_alloc() completes.
2159181641Skmacy	 */
2160181641Skmacy	if (pv_vafree == 0 || (m = vm_page_alloc(NULL, colour, (pq ==
2161181641Skmacy	    &vm_page_queues[PQ_ACTIVE] ? VM_ALLOC_SYSTEM : VM_ALLOC_NORMAL) |
2162181641Skmacy	    VM_ALLOC_NOOBJ | VM_ALLOC_WIRED)) == NULL) {
2163181641Skmacy		if (try) {
2164181641Skmacy			pv_entry_count--;
2165181641Skmacy			PV_STAT(pc_chunk_tryfail++);
2166181641Skmacy			return (NULL);
2167181641Skmacy		}
2168181641Skmacy		/*
2169181641Skmacy		 * Reclaim pv entries: At first, destroy mappings to
2170181641Skmacy		 * inactive pages.  After that, if a pv chunk entry
2171181641Skmacy		 * is still needed, destroy mappings to active pages.
2172181641Skmacy		 */
2173181641Skmacy		if (pq == NULL) {
2174181641Skmacy			PV_STAT(pmap_collect_inactive++);
2175181641Skmacy			pq = &vm_page_queues[PQ_INACTIVE];
2176181641Skmacy		} else if (pq == &vm_page_queues[PQ_INACTIVE]) {
2177181641Skmacy			PV_STAT(pmap_collect_active++);
2178181641Skmacy			pq = &vm_page_queues[PQ_ACTIVE];
2179181641Skmacy		} else
2180181641Skmacy			panic("get_pv_entry: increase vm.pmap.shpgperproc");
2181181641Skmacy		pmap_collect(pmap, pq);
2182181641Skmacy		goto retry;
2183181641Skmacy	}
2184181641Skmacy	PV_STAT(pc_chunk_count++);
2185181641Skmacy	PV_STAT(pc_chunk_allocs++);
2186181641Skmacy	colour++;
2187181641Skmacy	pc = (struct pv_chunk *)pmap_ptelist_alloc(&pv_vafree);
2188181641Skmacy	pmap_qenter((vm_offset_t)pc, &m, 1);
2189181641Skmacy	if ((m->flags & PG_ZERO) == 0)
2190181641Skmacy		pagezero(pc);
2191181641Skmacy	pc->pc_pmap = pmap;
2192181641Skmacy	pc->pc_map[0] = pc_freemask[0] & ~1ul;	/* preallocated bit 0 */
2193181641Skmacy	for (field = 1; field < _NPCM; field++)
2194181641Skmacy		pc->pc_map[field] = pc_freemask[field];
2195181641Skmacy	pv = &pc->pc_pventry[0];
2196181641Skmacy	TAILQ_INSERT_HEAD(&pmap->pm_pvchunk, pc, pc_list);
2197181641Skmacy	PV_STAT(pv_entry_spare += _NPCPV - 1);
2198181641Skmacy	return (pv);
2199181641Skmacy}
2200181641Skmacy
2201181641Skmacystatic void
2202181641Skmacypmap_remove_entry(pmap_t pmap, vm_page_t m, vm_offset_t va)
2203181641Skmacy{
2204181641Skmacy	pv_entry_t pv;
2205181641Skmacy
2206181641Skmacy	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2207181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2208181641Skmacy	TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
2209181641Skmacy		if (pmap == PV_PMAP(pv) && va == pv->pv_va)
2210181641Skmacy			break;
2211181641Skmacy	}
2212181641Skmacy	KASSERT(pv != NULL, ("pmap_remove_entry: pv not found"));
2213181641Skmacy	TAILQ_REMOVE(&m->md.pv_list, pv, pv_list);
2214181641Skmacy	if (TAILQ_EMPTY(&m->md.pv_list))
2215181641Skmacy		vm_page_flag_clear(m, PG_WRITEABLE);
2216181641Skmacy	free_pv_entry(pmap, pv);
2217181641Skmacy}
2218181641Skmacy
2219181641Skmacy/*
2220181641Skmacy * Create a pv entry for page at pa for
2221181641Skmacy * (pmap, va).
2222181641Skmacy */
2223181641Skmacystatic void
2224181641Skmacypmap_insert_entry(pmap_t pmap, vm_offset_t va, vm_page_t m)
2225181641Skmacy{
2226181641Skmacy	pv_entry_t pv;
2227181641Skmacy
2228181641Skmacy	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2229181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2230181641Skmacy	pv = get_pv_entry(pmap, FALSE);
2231181641Skmacy	pv->pv_va = va;
2232181641Skmacy	TAILQ_INSERT_TAIL(&m->md.pv_list, pv, pv_list);
2233181641Skmacy}
2234181641Skmacy
2235181641Skmacy/*
2236181641Skmacy * Conditionally create a pv entry.
2237181641Skmacy */
2238181641Skmacystatic boolean_t
2239181641Skmacypmap_try_insert_pv_entry(pmap_t pmap, vm_offset_t va, vm_page_t m)
2240181641Skmacy{
2241181641Skmacy	pv_entry_t pv;
2242181641Skmacy
2243181641Skmacy	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2244181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2245181641Skmacy	if (pv_entry_count < pv_entry_high_water &&
2246181641Skmacy	    (pv = get_pv_entry(pmap, TRUE)) != NULL) {
2247181641Skmacy		pv->pv_va = va;
2248181641Skmacy		TAILQ_INSERT_TAIL(&m->md.pv_list, pv, pv_list);
2249181641Skmacy		return (TRUE);
2250181641Skmacy	} else
2251181641Skmacy		return (FALSE);
2252181641Skmacy}
2253181641Skmacy
2254181641Skmacy/*
2255181641Skmacy * pmap_remove_pte: do the things to unmap a page in a process
2256181641Skmacy */
2257181641Skmacystatic int
2258181641Skmacypmap_remove_pte(pmap_t pmap, pt_entry_t *ptq, vm_offset_t va, vm_page_t *free)
2259181641Skmacy{
2260181641Skmacy	pt_entry_t oldpte;
2261181641Skmacy	vm_page_t m;
2262181641Skmacy
2263181641Skmacy	CTR3(KTR_PMAP, "pmap_remove_pte: pmap=%p *ptq=0x%x va=0x%x",
2264181641Skmacy	    pmap, (u_long)*ptq, va);
2265181641Skmacy
2266181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2267181641Skmacy	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2268181641Skmacy	oldpte = *ptq;
2269181641Skmacy	PT_SET_VA_MA(ptq, 0, TRUE);
2270181641Skmacy	if (oldpte & PG_W)
2271181641Skmacy		pmap->pm_stats.wired_count -= 1;
2272181641Skmacy	/*
2273181641Skmacy	 * Machines that don't support invlpg, also don't support
2274181641Skmacy	 * PG_G.
2275181641Skmacy	 */
2276181641Skmacy	if (oldpte & PG_G)
2277181641Skmacy		pmap_invalidate_page(kernel_pmap, va);
2278181641Skmacy	pmap->pm_stats.resident_count -= 1;
2279181641Skmacy	/*
2280181641Skmacy	 * XXX This is not strictly correctly, but somewhere along the line
2281181641Skmacy	 * we are losing the managed bit on some pages. It is unclear to me
2282181641Skmacy	 * why, but I think the most likely explanation is that xen's writable
2283181641Skmacy	 * page table implementation doesn't respect the unused bits.
2284181641Skmacy	 */
2285181641Skmacy	if ((oldpte & PG_MANAGED) || ((oldpte & PG_V) && (va < VM_MAXUSER_ADDRESS))
2286181641Skmacy		) {
2287181641Skmacy		m = PHYS_TO_VM_PAGE(xpmap_mtop(oldpte) & PG_FRAME);
2288181641Skmacy
2289181641Skmacy		if (!(oldpte & PG_MANAGED))
2290181641Skmacy			printf("va=0x%x is unmanaged :-( pte=0x%llx\n", va, oldpte);
2291181641Skmacy
2292181641Skmacy		if (oldpte & PG_M) {
2293181641Skmacy			KASSERT((oldpte & PG_RW),
2294181641Skmacy	("pmap_remove_pte: modified page not writable: va: %#x, pte: %#jx",
2295181641Skmacy			    va, (uintmax_t)oldpte));
2296181641Skmacy			vm_page_dirty(m);
2297181641Skmacy		}
2298181641Skmacy		if (oldpte & PG_A)
2299181641Skmacy			vm_page_flag_set(m, PG_REFERENCED);
2300181641Skmacy		pmap_remove_entry(pmap, m, va);
2301181641Skmacy	} else if ((va < VM_MAXUSER_ADDRESS) && (oldpte & PG_V))
2302181641Skmacy		printf("va=0x%x is unmanaged :-( pte=0x%llx\n", va, oldpte);
2303181641Skmacy
2304181641Skmacy	return (pmap_unuse_pt(pmap, va, free));
2305181641Skmacy}
2306181641Skmacy
2307181641Skmacy/*
2308181641Skmacy * Remove a single page from a process address space
2309181641Skmacy */
2310181641Skmacystatic void
2311181641Skmacypmap_remove_page(pmap_t pmap, vm_offset_t va, vm_page_t *free)
2312181641Skmacy{
2313181641Skmacy	pt_entry_t *pte;
2314181641Skmacy
2315181641Skmacy	CTR2(KTR_PMAP, "pmap_remove_page: pmap=%p va=0x%x",
2316181641Skmacy	    pmap, va);
2317181641Skmacy
2318181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2319181641Skmacy	KASSERT(curthread->td_pinned > 0, ("curthread not pinned"));
2320181641Skmacy	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2321181641Skmacy	if ((pte = pmap_pte_quick(pmap, va)) == NULL || (*pte & PG_V) == 0)
2322181641Skmacy		return;
2323181641Skmacy	pmap_remove_pte(pmap, pte, va, free);
2324181641Skmacy	pmap_invalidate_page(pmap, va);
2325181641Skmacy	if (*PMAP1)
2326181641Skmacy		PT_SET_MA(PADDR1, 0);
2327181641Skmacy
2328181641Skmacy}
2329181641Skmacy
2330181641Skmacy/*
2331181641Skmacy *	Remove the given range of addresses from the specified map.
2332181641Skmacy *
2333181641Skmacy *	It is assumed that the start and end are properly
2334181641Skmacy *	rounded to the page size.
2335181641Skmacy */
2336181641Skmacyvoid
2337181641Skmacypmap_remove(pmap_t pmap, vm_offset_t sva, vm_offset_t eva)
2338181641Skmacy{
2339181641Skmacy	vm_offset_t pdnxt;
2340181641Skmacy	pd_entry_t ptpaddr;
2341181641Skmacy	pt_entry_t *pte;
2342181641Skmacy	vm_page_t free = NULL;
2343181641Skmacy	int anyvalid;
2344181641Skmacy
2345181641Skmacy	CTR3(KTR_PMAP, "pmap_remove: pmap=%p sva=0x%x eva=0x%x",
2346181641Skmacy	    pmap, sva, eva);
2347181641Skmacy
2348181641Skmacy	/*
2349181641Skmacy	 * Perform an unsynchronized read.  This is, however, safe.
2350181641Skmacy	 */
2351181641Skmacy	if (pmap->pm_stats.resident_count == 0)
2352181641Skmacy		return;
2353181641Skmacy
2354181641Skmacy	anyvalid = 0;
2355181641Skmacy
2356181641Skmacy	vm_page_lock_queues();
2357181641Skmacy	sched_pin();
2358181641Skmacy	PMAP_LOCK(pmap);
2359181641Skmacy
2360181641Skmacy	/*
2361181641Skmacy	 * special handling of removing one page.  a very
2362181641Skmacy	 * common operation and easy to short circuit some
2363181641Skmacy	 * code.
2364181641Skmacy	 */
2365181641Skmacy	if ((sva + PAGE_SIZE == eva) &&
2366181641Skmacy	    ((pmap->pm_pdir[(sva >> PDRSHIFT)] & PG_PS) == 0)) {
2367181641Skmacy		pmap_remove_page(pmap, sva, &free);
2368181641Skmacy		goto out;
2369181641Skmacy	}
2370181641Skmacy
2371181641Skmacy	for (; sva < eva; sva = pdnxt) {
2372181641Skmacy		unsigned pdirindex;
2373181641Skmacy
2374181641Skmacy		/*
2375181641Skmacy		 * Calculate index for next page table.
2376181641Skmacy		 */
2377181641Skmacy		pdnxt = (sva + NBPDR) & ~PDRMASK;
2378181641Skmacy		if (pmap->pm_stats.resident_count == 0)
2379181641Skmacy			break;
2380181641Skmacy
2381181641Skmacy		pdirindex = sva >> PDRSHIFT;
2382181641Skmacy		ptpaddr = pmap->pm_pdir[pdirindex];
2383181641Skmacy
2384181641Skmacy		/*
2385181641Skmacy		 * Weed out invalid mappings. Note: we assume that the page
2386181641Skmacy		 * directory table is always allocated, and in kernel virtual.
2387181641Skmacy		 */
2388181641Skmacy		if (ptpaddr == 0)
2389181641Skmacy			continue;
2390181641Skmacy
2391181641Skmacy		/*
2392181641Skmacy		 * Check for large page.
2393181641Skmacy		 */
2394181641Skmacy		if ((ptpaddr & PG_PS) != 0) {
2395181641Skmacy			PD_CLEAR_VA(pmap, pdirindex, TRUE);
2396181641Skmacy			pmap->pm_stats.resident_count -= NBPDR / PAGE_SIZE;
2397181641Skmacy			anyvalid = 1;
2398181641Skmacy			continue;
2399181641Skmacy		}
2400181641Skmacy
2401181641Skmacy		/*
2402181641Skmacy		 * Limit our scan to either the end of the va represented
2403181641Skmacy		 * by the current page table page, or to the end of the
2404181641Skmacy		 * range being removed.
2405181641Skmacy		 */
2406181641Skmacy		if (pdnxt > eva)
2407181641Skmacy			pdnxt = eva;
2408181641Skmacy
2409181641Skmacy		for (pte = pmap_pte_quick(pmap, sva); sva != pdnxt; pte++,
2410181641Skmacy		    sva += PAGE_SIZE) {
2411181641Skmacy			if ((*pte & PG_V) == 0)
2412181641Skmacy				continue;
2413181641Skmacy
2414181641Skmacy			/*
2415181641Skmacy			 * The TLB entry for a PG_G mapping is invalidated
2416181641Skmacy			 * by pmap_remove_pte().
2417181641Skmacy			 */
2418181641Skmacy			if ((*pte & PG_G) == 0)
2419181641Skmacy				anyvalid = 1;
2420181641Skmacy			if (pmap_remove_pte(pmap, pte, sva, &free))
2421181641Skmacy				break;
2422181641Skmacy		}
2423181641Skmacy	}
2424181641Skmacy	PT_UPDATES_FLUSH();
2425181641Skmacy	if (*PMAP1)
2426181641Skmacy		PT_SET_VA_MA(PMAP1, 0, TRUE);
2427181641Skmacyout:
2428181641Skmacy	if (anyvalid)
2429181641Skmacy		pmap_invalidate_all(pmap);
2430181641Skmacy	sched_unpin();
2431181641Skmacy	vm_page_unlock_queues();
2432181641Skmacy	PMAP_UNLOCK(pmap);
2433181641Skmacy	pmap_free_zero_pages(free);
2434181641Skmacy}
2435181641Skmacy
2436181641Skmacy/*
2437181641Skmacy *	Routine:	pmap_remove_all
2438181641Skmacy *	Function:
2439181641Skmacy *		Removes this physical page from
2440181641Skmacy *		all physical maps in which it resides.
2441181641Skmacy *		Reflects back modify bits to the pager.
2442181641Skmacy *
2443181641Skmacy *	Notes:
2444181641Skmacy *		Original versions of this routine were very
2445181641Skmacy *		inefficient because they iteratively called
2446181641Skmacy *		pmap_remove (slow...)
2447181641Skmacy */
2448181641Skmacy
2449181641Skmacyvoid
2450181641Skmacypmap_remove_all(vm_page_t m)
2451181641Skmacy{
2452181641Skmacy	pv_entry_t pv;
2453181641Skmacy	pmap_t pmap;
2454181641Skmacy	pt_entry_t *pte, tpte;
2455181641Skmacy	vm_page_t free;
2456181641Skmacy
2457181641Skmacy#if defined(PMAP_DIAGNOSTIC)
2458181641Skmacy	/*
2459181641Skmacy	 * XXX This makes pmap_remove_all() illegal for non-managed pages!
2460181641Skmacy	 */
2461181641Skmacy	if (m->flags & PG_FICTITIOUS) {
2462181641Skmacy		panic("pmap_remove_all: illegal for unmanaged page, va: 0x%jx",
2463181641Skmacy		    VM_PAGE_TO_PHYS(m) & 0xffffffff);
2464181641Skmacy	}
2465181641Skmacy#endif
2466181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2467181641Skmacy	sched_pin();
2468181641Skmacy	while ((pv = TAILQ_FIRST(&m->md.pv_list)) != NULL) {
2469181641Skmacy		pmap = PV_PMAP(pv);
2470181641Skmacy		PMAP_LOCK(pmap);
2471181641Skmacy		pmap->pm_stats.resident_count--;
2472181641Skmacy		pte = pmap_pte_quick(pmap, pv->pv_va);
2473181641Skmacy
2474181641Skmacy		tpte = *pte;
2475181641Skmacy		PT_SET_VA_MA(pte, 0, TRUE);
2476181641Skmacy		if (tpte & PG_W)
2477181641Skmacy			pmap->pm_stats.wired_count--;
2478181641Skmacy		if (tpte & PG_A)
2479181641Skmacy			vm_page_flag_set(m, PG_REFERENCED);
2480181641Skmacy
2481181641Skmacy		/*
2482181641Skmacy		 * Update the vm_page_t clean and reference bits.
2483181641Skmacy		 */
2484181641Skmacy		if (tpte & PG_M) {
2485181641Skmacy			KASSERT((tpte & PG_RW),
2486181641Skmacy	("pmap_remove_all: modified page not writable: va: %#x, pte: %#jx",
2487181641Skmacy			    pv->pv_va, (uintmax_t)tpte));
2488181641Skmacy			vm_page_dirty(m);
2489181641Skmacy		}
2490181641Skmacy		free = NULL;
2491181641Skmacy		pmap_unuse_pt(pmap, pv->pv_va, &free);
2492181641Skmacy		pmap_invalidate_page(pmap, pv->pv_va);
2493181641Skmacy		pmap_free_zero_pages(free);
2494181641Skmacy		TAILQ_REMOVE(&m->md.pv_list, pv, pv_list);
2495181641Skmacy		free_pv_entry(pmap, pv);
2496181641Skmacy		PMAP_UNLOCK(pmap);
2497181641Skmacy	}
2498181641Skmacy	vm_page_flag_clear(m, PG_WRITEABLE);
2499181641Skmacy	PT_UPDATES_FLUSH();
2500181641Skmacy	if (*PMAP1)
2501181641Skmacy		PT_SET_MA(PADDR1, 0);
2502181641Skmacy	sched_unpin();
2503181641Skmacy}
2504181641Skmacy
2505181641Skmacy/*
2506181641Skmacy *	Set the physical protection on the
2507181641Skmacy *	specified range of this map as requested.
2508181641Skmacy */
2509181641Skmacyvoid
2510181641Skmacypmap_protect(pmap_t pmap, vm_offset_t sva, vm_offset_t eva, vm_prot_t prot)
2511181641Skmacy{
2512181641Skmacy	vm_offset_t pdnxt;
2513181641Skmacy	pd_entry_t ptpaddr;
2514181641Skmacy	pt_entry_t *pte;
2515181641Skmacy	int anychanged;
2516181641Skmacy
2517181641Skmacy	CTR4(KTR_PMAP, "pmap_protect: pmap=%p sva=0x%x eva=0x%x prot=0x%x",
2518181641Skmacy	    pmap, sva, eva, prot);
2519181641Skmacy
2520181641Skmacy	if ((prot & VM_PROT_READ) == VM_PROT_NONE) {
2521181641Skmacy		pmap_remove(pmap, sva, eva);
2522181641Skmacy		return;
2523181641Skmacy	}
2524181641Skmacy
2525181641Skmacy#ifdef PAE
2526181641Skmacy	if ((prot & (VM_PROT_WRITE|VM_PROT_EXECUTE)) ==
2527181641Skmacy	    (VM_PROT_WRITE|VM_PROT_EXECUTE))
2528181641Skmacy		return;
2529181641Skmacy#else
2530181641Skmacy	if (prot & VM_PROT_WRITE)
2531181641Skmacy		return;
2532181641Skmacy#endif
2533181641Skmacy
2534181641Skmacy	anychanged = 0;
2535181641Skmacy
2536181641Skmacy	vm_page_lock_queues();
2537181641Skmacy	sched_pin();
2538181641Skmacy	PMAP_LOCK(pmap);
2539181641Skmacy	for (; sva < eva; sva = pdnxt) {
2540181641Skmacy		pt_entry_t obits, pbits;
2541181641Skmacy		unsigned pdirindex;
2542181641Skmacy
2543181641Skmacy		pdnxt = (sva + NBPDR) & ~PDRMASK;
2544181641Skmacy
2545181641Skmacy		pdirindex = sva >> PDRSHIFT;
2546181641Skmacy		ptpaddr = pmap->pm_pdir[pdirindex];
2547181641Skmacy
2548181641Skmacy		/*
2549181641Skmacy		 * Weed out invalid mappings. Note: we assume that the page
2550181641Skmacy		 * directory table is always allocated, and in kernel virtual.
2551181641Skmacy		 */
2552181641Skmacy		if (ptpaddr == 0)
2553181641Skmacy			continue;
2554181641Skmacy
2555181641Skmacy		/*
2556181641Skmacy		 * Check for large page.
2557181641Skmacy		 */
2558181641Skmacy		if ((ptpaddr & PG_PS) != 0) {
2559181641Skmacy			if ((prot & VM_PROT_WRITE) == 0)
2560181641Skmacy				pmap->pm_pdir[pdirindex] &= ~(PG_M|PG_RW);
2561181641Skmacy#ifdef PAE
2562181641Skmacy			if ((prot & VM_PROT_EXECUTE) == 0)
2563181641Skmacy				pmap->pm_pdir[pdirindex] |= pg_nx;
2564181641Skmacy#endif
2565181641Skmacy			anychanged = 1;
2566181641Skmacy			continue;
2567181641Skmacy		}
2568181641Skmacy
2569181641Skmacy		if (pdnxt > eva)
2570181641Skmacy			pdnxt = eva;
2571181641Skmacy
2572181641Skmacy		for (pte = pmap_pte_quick(pmap, sva); sva != pdnxt; pte++,
2573181641Skmacy		    sva += PAGE_SIZE) {
2574181641Skmacy			vm_page_t m;
2575181641Skmacy
2576181641Skmacyretry:
2577181641Skmacy			/*
2578181641Skmacy			 * Regardless of whether a pte is 32 or 64 bits in
2579181641Skmacy			 * size, PG_RW, PG_A, and PG_M are among the least
2580181641Skmacy			 * significant 32 bits.
2581181641Skmacy			 */
2582181641Skmacy			obits = pbits = *pte;
2583181641Skmacy			if ((pbits & PG_V) == 0)
2584181641Skmacy				continue;
2585181641Skmacy			if (pbits & PG_MANAGED) {
2586181641Skmacy				m = NULL;
2587181641Skmacy				if (pbits & PG_A) {
2588181641Skmacy					m = PHYS_TO_VM_PAGE(xpmap_mtop(pbits) & PG_FRAME);
2589181641Skmacy					vm_page_flag_set(m, PG_REFERENCED);
2590181641Skmacy					pbits &= ~PG_A;
2591181641Skmacy				}
2592181641Skmacy				if ((pbits & PG_M) != 0) {
2593181641Skmacy					if (m == NULL)
2594181641Skmacy						m = PHYS_TO_VM_PAGE(xpmap_mtop(pbits) & PG_FRAME);
2595181641Skmacy					vm_page_dirty(m);
2596181641Skmacy				}
2597181641Skmacy			}
2598181641Skmacy
2599181641Skmacy			if ((prot & VM_PROT_WRITE) == 0)
2600181641Skmacy				pbits &= ~(PG_RW | PG_M);
2601181641Skmacy#ifdef PAE
2602181641Skmacy			if ((prot & VM_PROT_EXECUTE) == 0)
2603181641Skmacy				pbits |= pg_nx;
2604181641Skmacy#endif
2605181641Skmacy
2606181641Skmacy			if (pbits != obits) {
2607181641Skmacy#ifdef XEN
2608181641Skmacy				obits = *pte;
2609181641Skmacy				PT_SET_VA_MA(pte, pbits, TRUE);
2610181641Skmacy				if (*pte != pbits)
2611181641Skmacy					goto retry;
2612181641Skmacy#else
2613181641Skmacy#ifdef PAE
2614181641Skmacy				if (!atomic_cmpset_64(pte, obits, pbits))
2615181641Skmacy					goto retry;
2616181641Skmacy#else
2617181641Skmacy				if (!atomic_cmpset_int((u_int *)pte, obits,
2618181641Skmacy				    pbits))
2619181641Skmacy					goto retry;
2620181641Skmacy#endif
2621181641Skmacy#endif
2622181641Skmacy				if (obits & PG_G)
2623181641Skmacy					pmap_invalidate_page(pmap, sva);
2624181641Skmacy				else
2625181641Skmacy					anychanged = 1;
2626181641Skmacy			}
2627181641Skmacy		}
2628181641Skmacy	}
2629181641Skmacy	PT_UPDATES_FLUSH();
2630181641Skmacy	if (*PMAP1)
2631181641Skmacy		PT_SET_VA_MA(PMAP1, 0, TRUE);
2632181641Skmacy	if (anychanged)
2633181641Skmacy		pmap_invalidate_all(pmap);
2634181641Skmacy	sched_unpin();
2635181641Skmacy	vm_page_unlock_queues();
2636181641Skmacy	PMAP_UNLOCK(pmap);
2637181641Skmacy}
2638181641Skmacy
2639181641Skmacy/*
2640181641Skmacy *	Insert the given physical page (p) at
2641181641Skmacy *	the specified virtual address (v) in the
2642181641Skmacy *	target physical map with the protection requested.
2643181641Skmacy *
2644181641Skmacy *	If specified, the page will be wired down, meaning
2645181641Skmacy *	that the related pte can not be reclaimed.
2646181641Skmacy *
2647181641Skmacy *	NB:  This is the only routine which MAY NOT lazy-evaluate
2648181641Skmacy *	or lose information.  That is, this routine must actually
2649181641Skmacy *	insert this page into the given map NOW.
2650181641Skmacy */
2651181641Skmacyvoid
2652181641Skmacypmap_enter(pmap_t pmap, vm_offset_t va, vm_prot_t access, vm_page_t m,
2653181641Skmacy    vm_prot_t prot, boolean_t wired)
2654181641Skmacy{
2655181641Skmacy	vm_paddr_t pa;
2656181641Skmacy	pd_entry_t *pde;
2657181641Skmacy	pt_entry_t *pte;
2658181641Skmacy	vm_paddr_t opa;
2659181641Skmacy	pt_entry_t origpte, newpte;
2660181641Skmacy	vm_page_t mpte, om;
2661181641Skmacy	boolean_t invlva;
2662181641Skmacy
2663181641Skmacy	CTR6(KTR_PMAP, "pmap_enter: pmap=%08p va=0x%08x access=0x%x ma=0x%08x prot=0x%x wired=%d",
2664181641Skmacy	    pmap, va, access, xpmap_ptom(VM_PAGE_TO_PHYS(m)), prot, wired);
2665181641Skmacy	va = trunc_page(va);
2666181641Skmacy#ifdef PMAP_DIAGNOSTIC
2667181641Skmacy	if (va > VM_MAX_KERNEL_ADDRESS)
2668181641Skmacy		panic("pmap_enter: toobig");
2669181641Skmacy	if ((va >= UPT_MIN_ADDRESS) && (va < UPT_MAX_ADDRESS))
2670181641Skmacy		panic("pmap_enter: invalid to pmap_enter page table pages (va: 0x%x)", va);
2671181641Skmacy#endif
2672181641Skmacy
2673181641Skmacy	mpte = NULL;
2674181641Skmacy
2675181641Skmacy	vm_page_lock_queues();
2676181641Skmacy	PMAP_LOCK(pmap);
2677181641Skmacy	sched_pin();
2678181641Skmacy
2679181641Skmacy	/*
2680181641Skmacy	 * In the case that a page table page is not
2681181641Skmacy	 * resident, we are creating it here.
2682181641Skmacy	 */
2683181641Skmacy	if (va < VM_MAXUSER_ADDRESS) {
2684181641Skmacy		mpte = pmap_allocpte(pmap, va, M_WAITOK);
2685181641Skmacy	}
2686181641Skmacy#if 0 && defined(PMAP_DIAGNOSTIC)
2687181641Skmacy	else {
2688181641Skmacy		pd_entry_t *pdeaddr = pmap_pde(pmap, va);
2689181641Skmacy		origpte = *pdeaddr;
2690181641Skmacy		if ((origpte & PG_V) == 0) {
2691181641Skmacy			panic("pmap_enter: invalid kernel page table page, pdir=%p, pde=%p, va=%p\n",
2692181641Skmacy				pmap->pm_pdir[PTDPTDI], origpte, va);
2693181641Skmacy		}
2694181641Skmacy	}
2695181641Skmacy#endif
2696181641Skmacy
2697181641Skmacy	pde = pmap_pde(pmap, va);
2698181641Skmacy	if ((*pde & PG_PS) != 0)
2699181641Skmacy		panic("pmap_enter: attempted pmap_enter on 4MB page");
2700181641Skmacy	pte = pmap_pte_quick(pmap, va);
2701181641Skmacy
2702181641Skmacy	/*
2703181641Skmacy	 * Page Directory table entry not valid, we need a new PT page
2704181641Skmacy	 */
2705181641Skmacy	if (pte == NULL) {
2706181641Skmacy		panic("pmap_enter: invalid page directory pdir=%#jx, va=%#x\n",
2707181641Skmacy			(uintmax_t)pmap->pm_pdir[va >> PDRSHIFT], va);
2708181641Skmacy	}
2709181641Skmacy
2710181641Skmacy	pa = VM_PAGE_TO_PHYS(m);
2711181641Skmacy	om = NULL;
2712181641Skmacy	opa = origpte = 0;
2713181641Skmacy
2714181641Skmacy#if 0
2715181641Skmacy	KASSERT((*pte & PG_V) || (*pte == 0), ("address set but not valid pte=%p *pte=0x%016jx",
2716181641Skmacy		pte, *pte));
2717181641Skmacy#endif
2718181641Skmacy	origpte = *pte;
2719181641Skmacy	if (origpte)
2720181641Skmacy		origpte = xpmap_mtop(origpte);
2721181641Skmacy	opa = origpte & PG_FRAME;
2722181641Skmacy
2723181641Skmacy	/*
2724181641Skmacy	 * Mapping has not changed, must be protection or wiring change.
2725181641Skmacy	 */
2726181641Skmacy	if (origpte && (opa == pa)) {
2727181641Skmacy		/*
2728181641Skmacy		 * Wiring change, just update stats. We don't worry about
2729181641Skmacy		 * wiring PT pages as they remain resident as long as there
2730181641Skmacy		 * are valid mappings in them. Hence, if a user page is wired,
2731181641Skmacy		 * the PT page will be also.
2732181641Skmacy		 */
2733181641Skmacy		if (wired && ((origpte & PG_W) == 0))
2734181641Skmacy			pmap->pm_stats.wired_count++;
2735181641Skmacy		else if (!wired && (origpte & PG_W))
2736181641Skmacy			pmap->pm_stats.wired_count--;
2737181641Skmacy
2738181641Skmacy		/*
2739181641Skmacy		 * Remove extra pte reference
2740181641Skmacy		 */
2741181641Skmacy		if (mpte)
2742181641Skmacy			mpte->wire_count--;
2743181641Skmacy
2744181641Skmacy		/*
2745181641Skmacy		 * We might be turning off write access to the page,
2746181641Skmacy		 * so we go ahead and sense modify status.
2747181641Skmacy		 */
2748181641Skmacy		if (origpte & PG_MANAGED) {
2749181641Skmacy			om = m;
2750181641Skmacy			pa |= PG_MANAGED;
2751181641Skmacy		}
2752181641Skmacy		goto validate;
2753181641Skmacy	}
2754181641Skmacy	/*
2755181641Skmacy	 * Mapping has changed, invalidate old range and fall through to
2756181641Skmacy	 * handle validating new mapping.
2757181641Skmacy	 */
2758181641Skmacy	if (opa) {
2759181641Skmacy		if (origpte & PG_W)
2760181641Skmacy			pmap->pm_stats.wired_count--;
2761181641Skmacy		if (origpte & PG_MANAGED) {
2762181641Skmacy			om = PHYS_TO_VM_PAGE(opa);
2763181641Skmacy			pmap_remove_entry(pmap, om, va);
2764181641Skmacy		} else if (va < VM_MAXUSER_ADDRESS)
2765181641Skmacy			printf("va=0x%x is unmanaged :-( \n", va);
2766181641Skmacy
2767181641Skmacy		if (mpte != NULL) {
2768181641Skmacy			mpte->wire_count--;
2769181641Skmacy			KASSERT(mpte->wire_count > 0,
2770181641Skmacy			    ("pmap_enter: missing reference to page table page,"
2771181641Skmacy			     " va: 0x%x", va));
2772181641Skmacy		}
2773181641Skmacy	} else
2774181641Skmacy		pmap->pm_stats.resident_count++;
2775181641Skmacy
2776181641Skmacy	/*
2777181641Skmacy	 * Enter on the PV list if part of our managed memory.
2778181641Skmacy	 */
2779181641Skmacy	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) == 0) {
2780181641Skmacy		KASSERT(va < kmi.clean_sva || va >= kmi.clean_eva,
2781181641Skmacy		    ("pmap_enter: managed mapping within the clean submap"));
2782181641Skmacy		pmap_insert_entry(pmap, va, m);
2783181641Skmacy		pa |= PG_MANAGED;
2784181641Skmacy	}
2785181641Skmacy
2786181641Skmacy	/*
2787181641Skmacy	 * Increment counters
2788181641Skmacy	 */
2789181641Skmacy	if (wired)
2790181641Skmacy		pmap->pm_stats.wired_count++;
2791181641Skmacy
2792181641Skmacyvalidate:
2793181641Skmacy	/*
2794181641Skmacy	 * Now validate mapping with desired protection/wiring.
2795181641Skmacy	 */
2796181641Skmacy	newpte = (pt_entry_t)(pa | PG_V);
2797181641Skmacy	if ((prot & VM_PROT_WRITE) != 0) {
2798181641Skmacy		newpte |= PG_RW;
2799181641Skmacy		vm_page_flag_set(m, PG_WRITEABLE);
2800181641Skmacy	}
2801181641Skmacy#ifdef PAE
2802181641Skmacy	if ((prot & VM_PROT_EXECUTE) == 0)
2803181641Skmacy		newpte |= pg_nx;
2804181641Skmacy#endif
2805181641Skmacy	if (wired)
2806181641Skmacy		newpte |= PG_W;
2807181641Skmacy	if (va < VM_MAXUSER_ADDRESS)
2808181641Skmacy		newpte |= PG_U;
2809181641Skmacy	if (pmap == kernel_pmap)
2810181641Skmacy		newpte |= pgeflag;
2811181641Skmacy
2812181641Skmacy	critical_enter();
2813181641Skmacy	/*
2814181641Skmacy	 * if the mapping or permission bits are different, we need
2815181641Skmacy	 * to update the pte.
2816181641Skmacy	 */
2817181641Skmacy	if ((origpte & ~(PG_M|PG_A)) != newpte) {
2818181641Skmacy		if (origpte) {
2819181641Skmacy			invlva = FALSE;
2820181641Skmacy			origpte = *pte;
2821181641Skmacy			PT_SET_VA(pte, newpte | PG_A, FALSE);
2822181641Skmacy			if (origpte & PG_A) {
2823181641Skmacy				if (origpte & PG_MANAGED)
2824181641Skmacy					vm_page_flag_set(om, PG_REFERENCED);
2825181641Skmacy				if (opa != VM_PAGE_TO_PHYS(m))
2826181641Skmacy					invlva = TRUE;
2827181641Skmacy#ifdef PAE
2828181641Skmacy				if ((origpte & PG_NX) == 0 &&
2829181641Skmacy				    (newpte & PG_NX) != 0)
2830181641Skmacy					invlva = TRUE;
2831181641Skmacy#endif
2832181641Skmacy			}
2833181641Skmacy			if (origpte & PG_M) {
2834181641Skmacy				KASSERT((origpte & PG_RW),
2835181641Skmacy	("pmap_enter: modified page not writable: va: %#x, pte: %#jx",
2836181641Skmacy				    va, (uintmax_t)origpte));
2837181641Skmacy				if ((origpte & PG_MANAGED) != 0)
2838181641Skmacy					vm_page_dirty(om);
2839181641Skmacy				if ((prot & VM_PROT_WRITE) == 0)
2840181641Skmacy					invlva = TRUE;
2841181641Skmacy			}
2842181641Skmacy			if (invlva)
2843181641Skmacy				pmap_invalidate_page(pmap, va);
2844181641Skmacy		} else{
2845181641Skmacy			PT_SET_VA(pte, newpte | PG_A, FALSE);
2846181641Skmacy		}
2847181641Skmacy
2848181641Skmacy	}
2849181641Skmacy	PT_UPDATES_FLUSH();
2850181641Skmacy	critical_exit();
2851181641Skmacy	if (*PMAP1)
2852181641Skmacy		PT_SET_VA_MA(PMAP1, 0, TRUE);
2853181641Skmacy	sched_unpin();
2854181641Skmacy	vm_page_unlock_queues();
2855181641Skmacy	PMAP_UNLOCK(pmap);
2856181641Skmacy}
2857181641Skmacy
2858181641Skmacy/*
2859181641Skmacy * Maps a sequence of resident pages belonging to the same object.
2860181641Skmacy * The sequence begins with the given page m_start.  This page is
2861181641Skmacy * mapped at the given virtual address start.  Each subsequent page is
2862181641Skmacy * mapped at a virtual address that is offset from start by the same
2863181641Skmacy * amount as the page is offset from m_start within the object.  The
2864181641Skmacy * last page in the sequence is the page with the largest offset from
2865181641Skmacy * m_start that can be mapped at a virtual address less than the given
2866181641Skmacy * virtual address end.  Not every virtual page between start and end
2867181641Skmacy * is mapped; only those for which a resident page exists with the
2868181641Skmacy * corresponding offset from m_start are mapped.
2869181641Skmacy */
2870181641Skmacyvoid
2871181641Skmacypmap_enter_object(pmap_t pmap, vm_offset_t start, vm_offset_t end,
2872181641Skmacy    vm_page_t m_start, vm_prot_t prot)
2873181641Skmacy{
2874181641Skmacy	vm_page_t m, mpte;
2875181641Skmacy	vm_pindex_t diff, psize;
2876181641Skmacy	multicall_entry_t mcl[16];
2877181641Skmacy	multicall_entry_t *mclp = mcl;
2878181641Skmacy	int error, count = 0;
2879181641Skmacy
2880181641Skmacy	VM_OBJECT_LOCK_ASSERT(m_start->object, MA_OWNED);
2881181641Skmacy	psize = atop(end - start);
2882181641Skmacy
2883181641Skmacy	mpte = NULL;
2884181641Skmacy	m = m_start;
2885181641Skmacy	PMAP_LOCK(pmap);
2886181641Skmacy	while (m != NULL && (diff = m->pindex - m_start->pindex) < psize) {
2887181641Skmacy		mpte = pmap_enter_quick_locked(&mclp, &count, pmap, start + ptoa(diff), m,
2888181641Skmacy		    prot, mpte);
2889181641Skmacy		m = TAILQ_NEXT(m, listq);
2890181641Skmacy		if (count == 16) {
2891181641Skmacy			error = HYPERVISOR_multicall(mcl, count);
2892181641Skmacy			KASSERT(error == 0, ("bad multicall %d", error));
2893181641Skmacy			mclp = mcl;
2894181641Skmacy			count = 0;
2895181641Skmacy		}
2896181641Skmacy	}
2897181641Skmacy	if (count) {
2898181641Skmacy		error = HYPERVISOR_multicall(mcl, count);
2899181641Skmacy		KASSERT(error == 0, ("bad multicall %d", error));
2900181641Skmacy	}
2901181641Skmacy
2902181641Skmacy	PMAP_UNLOCK(pmap);
2903181641Skmacy}
2904181641Skmacy
2905181641Skmacy/*
2906181641Skmacy * this code makes some *MAJOR* assumptions:
2907181641Skmacy * 1. Current pmap & pmap exists.
2908181641Skmacy * 2. Not wired.
2909181641Skmacy * 3. Read access.
2910181641Skmacy * 4. No page table pages.
2911181641Skmacy * but is *MUCH* faster than pmap_enter...
2912181641Skmacy */
2913181641Skmacy
2914181641Skmacyvoid
2915181641Skmacypmap_enter_quick(pmap_t pmap, vm_offset_t va, vm_page_t m, vm_prot_t prot)
2916181641Skmacy{
2917181641Skmacy	multicall_entry_t mcl, *mclp;
2918181641Skmacy	int count = 0;
2919181641Skmacy	mclp = &mcl;
2920181641Skmacy
2921181641Skmacy	CTR4(KTR_PMAP, "pmap_enter_quick: pmap=%p va=0x%x m=%p prot=0x%x",
2922181641Skmacy	    pmap, va, m, prot);
2923181641Skmacy
2924181641Skmacy	PMAP_LOCK(pmap);
2925181641Skmacy	(void) pmap_enter_quick_locked(&mclp, &count, pmap, va, m, prot, NULL);
2926181641Skmacy	if (count)
2927181641Skmacy		HYPERVISOR_multicall(&mcl, count);
2928181641Skmacy	PMAP_UNLOCK(pmap);
2929181641Skmacy}
2930181641Skmacy
2931181747Skmacy#ifdef notyet
2932181641Skmacyvoid
2933181641Skmacypmap_enter_quick_range(pmap_t pmap, vm_offset_t *addrs, vm_page_t *pages, vm_prot_t *prots, int count)
2934181641Skmacy{
2935181641Skmacy	int i, error, index = 0;
2936181641Skmacy	multicall_entry_t mcl[16];
2937181641Skmacy	multicall_entry_t *mclp = mcl;
2938181641Skmacy
2939181641Skmacy	PMAP_LOCK(pmap);
2940181641Skmacy	for (i = 0; i < count; i++, addrs++, pages++, prots++) {
2941181641Skmacy		if (!pmap_is_prefaultable_locked(pmap, *addrs))
2942181641Skmacy			continue;
2943181641Skmacy
2944181641Skmacy		(void) pmap_enter_quick_locked(&mclp, &index, pmap, *addrs, *pages, *prots, NULL);
2945181641Skmacy		if (index == 16) {
2946181641Skmacy			error = HYPERVISOR_multicall(mcl, index);
2947181641Skmacy			mclp = mcl;
2948181641Skmacy			index = 0;
2949181641Skmacy			KASSERT(error == 0, ("bad multicall %d", error));
2950181641Skmacy		}
2951181641Skmacy	}
2952181641Skmacy	if (index) {
2953181641Skmacy		error = HYPERVISOR_multicall(mcl, index);
2954181641Skmacy		KASSERT(error == 0, ("bad multicall %d", error));
2955181641Skmacy	}
2956181641Skmacy
2957181641Skmacy	PMAP_UNLOCK(pmap);
2958181641Skmacy}
2959181747Skmacy#endif
2960181641Skmacy
2961181641Skmacystatic vm_page_t
2962181641Skmacypmap_enter_quick_locked(multicall_entry_t **mclpp, int *count, pmap_t pmap, vm_offset_t va, vm_page_t m,
2963181641Skmacy    vm_prot_t prot, vm_page_t mpte)
2964181641Skmacy{
2965181641Skmacy	pt_entry_t *pte;
2966181641Skmacy	vm_paddr_t pa;
2967181641Skmacy	vm_page_t free;
2968181641Skmacy	multicall_entry_t *mcl = *mclpp;
2969181641Skmacy
2970181641Skmacy	KASSERT(va < kmi.clean_sva || va >= kmi.clean_eva ||
2971181641Skmacy	    (m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0,
2972181641Skmacy	    ("pmap_enter_quick_locked: managed mapping within the clean submap"));
2973181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
2974181641Skmacy	PMAP_LOCK_ASSERT(pmap, MA_OWNED);
2975181641Skmacy
2976181641Skmacy	/*
2977181641Skmacy	 * In the case that a page table page is not
2978181641Skmacy	 * resident, we are creating it here.
2979181641Skmacy	 */
2980181641Skmacy	if (va < VM_MAXUSER_ADDRESS) {
2981181641Skmacy		unsigned ptepindex;
2982181641Skmacy		pd_entry_t ptema;
2983181641Skmacy
2984181641Skmacy		/*
2985181641Skmacy		 * Calculate pagetable page index
2986181641Skmacy		 */
2987181641Skmacy		ptepindex = va >> PDRSHIFT;
2988181641Skmacy		if (mpte && (mpte->pindex == ptepindex)) {
2989181641Skmacy			mpte->wire_count++;
2990181641Skmacy		} else {
2991181641Skmacy			/*
2992181641Skmacy			 * Get the page directory entry
2993181641Skmacy			 */
2994181641Skmacy			ptema = pmap->pm_pdir[ptepindex];
2995181641Skmacy
2996181641Skmacy			/*
2997181641Skmacy			 * If the page table page is mapped, we just increment
2998181641Skmacy			 * the hold count, and activate it.
2999181641Skmacy			 */
3000181641Skmacy			if (ptema & PG_V) {
3001181641Skmacy				if (ptema & PG_PS)
3002181641Skmacy					panic("pmap_enter_quick: unexpected mapping into 4MB page");
3003181641Skmacy				mpte = PHYS_TO_VM_PAGE(xpmap_mtop(ptema) & PG_FRAME);
3004181641Skmacy				mpte->wire_count++;
3005181641Skmacy			} else {
3006181641Skmacy				mpte = _pmap_allocpte(pmap, ptepindex,
3007181641Skmacy				    M_NOWAIT);
3008181641Skmacy				if (mpte == NULL)
3009181641Skmacy					return (mpte);
3010181641Skmacy			}
3011181641Skmacy		}
3012181641Skmacy	} else {
3013181641Skmacy		mpte = NULL;
3014181641Skmacy	}
3015181641Skmacy
3016181641Skmacy	/*
3017181641Skmacy	 * This call to vtopte makes the assumption that we are
3018181641Skmacy	 * entering the page into the current pmap.  In order to support
3019181641Skmacy	 * quick entry into any pmap, one would likely use pmap_pte_quick.
3020181641Skmacy	 * But that isn't as quick as vtopte.
3021181641Skmacy	 */
3022181641Skmacy	KASSERT(pmap_is_current(pmap), ("entering pages in non-current pmap"));
3023181641Skmacy	pte = vtopte(va);
3024181641Skmacy	if (*pte & PG_V) {
3025181641Skmacy		if (mpte != NULL) {
3026181641Skmacy			mpte->wire_count--;
3027181641Skmacy			mpte = NULL;
3028181641Skmacy		}
3029181641Skmacy		return (mpte);
3030181641Skmacy	}
3031181641Skmacy
3032181641Skmacy	/*
3033181641Skmacy	 * Enter on the PV list if part of our managed memory.
3034181641Skmacy	 */
3035181641Skmacy	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) == 0 &&
3036181641Skmacy	    !pmap_try_insert_pv_entry(pmap, va, m)) {
3037181641Skmacy		if (mpte != NULL) {
3038181641Skmacy			free = NULL;
3039181641Skmacy			if (pmap_unwire_pte_hold(pmap, mpte, &free)) {
3040181641Skmacy				pmap_invalidate_page(pmap, va);
3041181641Skmacy				pmap_free_zero_pages(free);
3042181641Skmacy			}
3043181641Skmacy
3044181641Skmacy			mpte = NULL;
3045181641Skmacy		}
3046181641Skmacy		return (mpte);
3047181641Skmacy	}
3048181641Skmacy
3049181641Skmacy	/*
3050181641Skmacy	 * Increment counters
3051181641Skmacy	 */
3052181641Skmacy	pmap->pm_stats.resident_count++;
3053181641Skmacy
3054181641Skmacy	pa = VM_PAGE_TO_PHYS(m);
3055181641Skmacy#ifdef PAE
3056181641Skmacy	if ((prot & VM_PROT_EXECUTE) == 0)
3057181641Skmacy		pa |= pg_nx;
3058181641Skmacy#endif
3059181641Skmacy
3060181641Skmacy#if 0
3061181641Skmacy	/*
3062181641Skmacy	 * Now validate mapping with RO protection
3063181641Skmacy	 */
3064181641Skmacy	if (m->flags & (PG_FICTITIOUS|PG_UNMANAGED))
3065181641Skmacy		pte_store(pte, pa | PG_V | PG_U);
3066181641Skmacy	else
3067181641Skmacy		pte_store(pte, pa | PG_V | PG_U | PG_MANAGED);
3068181641Skmacy#else
3069181641Skmacy	/*
3070181641Skmacy	 * Now validate mapping with RO protection
3071181641Skmacy	 */
3072181641Skmacy	if (m->flags & (PG_FICTITIOUS|PG_UNMANAGED))
3073181641Skmacy		pa = 	xpmap_ptom(pa | PG_V | PG_U);
3074181641Skmacy	else
3075181641Skmacy		pa = xpmap_ptom(pa | PG_V | PG_U | PG_MANAGED);
3076181641Skmacy
3077181641Skmacy	mcl->op = __HYPERVISOR_update_va_mapping;
3078181641Skmacy	mcl->args[0] = va;
3079181641Skmacy	mcl->args[1] = (uint32_t)(pa & 0xffffffff);
3080181641Skmacy	mcl->args[2] = (uint32_t)(pa >> 32);
3081181641Skmacy	mcl->args[3] = 0;
3082181641Skmacy	*mclpp = mcl + 1;
3083181641Skmacy	*count = *count + 1;
3084181641Skmacy#endif
3085181641Skmacy	return mpte;
3086181641Skmacy}
3087181641Skmacy
3088181641Skmacy/*
3089181641Skmacy * Make a temporary mapping for a physical address.  This is only intended
3090181641Skmacy * to be used for panic dumps.
3091181641Skmacy */
3092181641Skmacyvoid *
3093181641Skmacypmap_kenter_temporary(vm_paddr_t pa, int i)
3094181641Skmacy{
3095181641Skmacy	vm_offset_t va;
3096181641Skmacy
3097181641Skmacy	va = (vm_offset_t)crashdumpmap + (i * PAGE_SIZE);
3098181641Skmacy	pmap_kenter(va, pa);
3099181641Skmacy	invlpg(va);
3100181641Skmacy	return ((void *)crashdumpmap);
3101181641Skmacy}
3102181641Skmacy
3103181641Skmacy/*
3104181641Skmacy * This code maps large physical mmap regions into the
3105181641Skmacy * processor address space.  Note that some shortcuts
3106181641Skmacy * are taken, but the code works.
3107181641Skmacy */
3108181641Skmacyvoid
3109181641Skmacypmap_object_init_pt(pmap_t pmap, vm_offset_t addr,
3110181641Skmacy		    vm_object_t object, vm_pindex_t pindex,
3111181641Skmacy		    vm_size_t size)
3112181641Skmacy{
3113181641Skmacy	vm_page_t p;
3114181641Skmacy
3115181641Skmacy	VM_OBJECT_LOCK_ASSERT(object, MA_OWNED);
3116195840Sjhb	KASSERT(object->type == OBJT_DEVICE || object->type == OBJT_SG,
3117181641Skmacy	    ("pmap_object_init_pt: non-device object"));
3118181641Skmacy	if (pseflag &&
3119181641Skmacy	    ((addr & (NBPDR - 1)) == 0) && ((size & (NBPDR - 1)) == 0)) {
3120181641Skmacy		int i;
3121181641Skmacy		vm_page_t m[1];
3122181641Skmacy		unsigned int ptepindex;
3123181641Skmacy		int npdes;
3124181641Skmacy		pd_entry_t ptepa;
3125181641Skmacy
3126181641Skmacy		PMAP_LOCK(pmap);
3127181641Skmacy		if (pmap->pm_pdir[ptepindex = (addr >> PDRSHIFT)])
3128181641Skmacy			goto out;
3129181641Skmacy		PMAP_UNLOCK(pmap);
3130181641Skmacyretry:
3131181641Skmacy		p = vm_page_lookup(object, pindex);
3132181641Skmacy		if (p != NULL) {
3133181641Skmacy			if (vm_page_sleep_if_busy(p, FALSE, "init4p"))
3134181641Skmacy				goto retry;
3135181641Skmacy		} else {
3136181641Skmacy			p = vm_page_alloc(object, pindex, VM_ALLOC_NORMAL);
3137181641Skmacy			if (p == NULL)
3138181641Skmacy				return;
3139181641Skmacy			m[0] = p;
3140181641Skmacy
3141181641Skmacy			if (vm_pager_get_pages(object, m, 1, 0) != VM_PAGER_OK) {
3142181641Skmacy				vm_page_lock_queues();
3143181641Skmacy				vm_page_free(p);
3144181641Skmacy				vm_page_unlock_queues();
3145181641Skmacy				return;
3146181641Skmacy			}
3147181641Skmacy
3148181641Skmacy			p = vm_page_lookup(object, pindex);
3149181641Skmacy			vm_page_wakeup(p);
3150181641Skmacy		}
3151181641Skmacy
3152181641Skmacy		ptepa = VM_PAGE_TO_PHYS(p);
3153181641Skmacy		if (ptepa & (NBPDR - 1))
3154181641Skmacy			return;
3155181641Skmacy
3156181641Skmacy		p->valid = VM_PAGE_BITS_ALL;
3157181641Skmacy
3158181641Skmacy		PMAP_LOCK(pmap);
3159181641Skmacy		pmap->pm_stats.resident_count += size >> PAGE_SHIFT;
3160181641Skmacy		npdes = size >> PDRSHIFT;
3161181641Skmacy		critical_enter();
3162181641Skmacy		for(i = 0; i < npdes; i++) {
3163181641Skmacy			PD_SET_VA(pmap, ptepindex,
3164181641Skmacy			    ptepa | PG_U | PG_M | PG_RW | PG_V | PG_PS, FALSE);
3165181641Skmacy			ptepa += NBPDR;
3166181641Skmacy			ptepindex += 1;
3167181641Skmacy		}
3168181641Skmacy		pmap_invalidate_all(pmap);
3169181641Skmacy		critical_exit();
3170181641Skmacyout:
3171181641Skmacy		PMAP_UNLOCK(pmap);
3172181641Skmacy	}
3173181641Skmacy}
3174181641Skmacy
3175181641Skmacy/*
3176181641Skmacy *	Routine:	pmap_change_wiring
3177181641Skmacy *	Function:	Change the wiring attribute for a map/virtual-address
3178181641Skmacy *			pair.
3179181641Skmacy *	In/out conditions:
3180181641Skmacy *			The mapping must already exist in the pmap.
3181181641Skmacy */
3182181641Skmacyvoid
3183181641Skmacypmap_change_wiring(pmap_t pmap, vm_offset_t va, boolean_t wired)
3184181641Skmacy{
3185181641Skmacy	pt_entry_t *pte;
3186181641Skmacy
3187181641Skmacy	vm_page_lock_queues();
3188181641Skmacy	PMAP_LOCK(pmap);
3189181641Skmacy	pte = pmap_pte(pmap, va);
3190181641Skmacy
3191181641Skmacy	if (wired && !pmap_pte_w(pte)) {
3192181641Skmacy		PT_SET_VA_MA((pte), *(pte) | PG_W, TRUE);
3193181641Skmacy		pmap->pm_stats.wired_count++;
3194181641Skmacy	} else if (!wired && pmap_pte_w(pte)) {
3195181641Skmacy		PT_SET_VA_MA((pte), *(pte) & ~PG_W, TRUE);
3196181641Skmacy		pmap->pm_stats.wired_count--;
3197181641Skmacy	}
3198181641Skmacy
3199181641Skmacy	/*
3200181641Skmacy	 * Wiring is not a hardware characteristic so there is no need to
3201181641Skmacy	 * invalidate TLB.
3202181641Skmacy	 */
3203181641Skmacy	pmap_pte_release(pte);
3204181641Skmacy	PMAP_UNLOCK(pmap);
3205181641Skmacy	vm_page_unlock_queues();
3206181641Skmacy}
3207181641Skmacy
3208181641Skmacy
3209181641Skmacy
3210181641Skmacy/*
3211181641Skmacy *	Copy the range specified by src_addr/len
3212181641Skmacy *	from the source map to the range dst_addr/len
3213181641Skmacy *	in the destination map.
3214181641Skmacy *
3215181641Skmacy *	This routine is only advisory and need not do anything.
3216181641Skmacy */
3217181641Skmacy
3218181641Skmacyvoid
3219181641Skmacypmap_copy(pmap_t dst_pmap, pmap_t src_pmap, vm_offset_t dst_addr, vm_size_t len,
3220181641Skmacy	  vm_offset_t src_addr)
3221181641Skmacy{
3222181641Skmacy	vm_page_t   free;
3223181641Skmacy	vm_offset_t addr;
3224181641Skmacy	vm_offset_t end_addr = src_addr + len;
3225181641Skmacy	vm_offset_t pdnxt;
3226181641Skmacy
3227181641Skmacy	if (dst_addr != src_addr)
3228181641Skmacy		return;
3229181641Skmacy
3230181641Skmacy	if (!pmap_is_current(src_pmap)) {
3231181641Skmacy		CTR2(KTR_PMAP,
3232181641Skmacy		    "pmap_copy, skipping: pdir[PTDPTDI]=0x%jx PTDpde[0]=0x%jx",
3233181641Skmacy		    (src_pmap->pm_pdir[PTDPTDI] & PG_FRAME), (PTDpde[0] & PG_FRAME));
3234181641Skmacy
3235181641Skmacy		return;
3236181641Skmacy	}
3237181641Skmacy	CTR5(KTR_PMAP, "pmap_copy:  dst_pmap=%p src_pmap=%p dst_addr=0x%x len=%d src_addr=0x%x",
3238181641Skmacy	    dst_pmap, src_pmap, dst_addr, len, src_addr);
3239181641Skmacy
3240181641Skmacy	vm_page_lock_queues();
3241181641Skmacy	if (dst_pmap < src_pmap) {
3242181641Skmacy		PMAP_LOCK(dst_pmap);
3243181641Skmacy		PMAP_LOCK(src_pmap);
3244181641Skmacy	} else {
3245181641Skmacy		PMAP_LOCK(src_pmap);
3246181641Skmacy		PMAP_LOCK(dst_pmap);
3247181641Skmacy	}
3248181641Skmacy	sched_pin();
3249181641Skmacy	for (addr = src_addr; addr < end_addr; addr = pdnxt) {
3250181641Skmacy		pt_entry_t *src_pte, *dst_pte;
3251181641Skmacy		vm_page_t dstmpte, srcmpte;
3252181641Skmacy		pd_entry_t srcptepaddr;
3253181641Skmacy		unsigned ptepindex;
3254181641Skmacy
3255181641Skmacy		if (addr >= UPT_MIN_ADDRESS)
3256181641Skmacy			panic("pmap_copy: invalid to pmap_copy page tables");
3257181641Skmacy
3258181641Skmacy		pdnxt = (addr + NBPDR) & ~PDRMASK;
3259181641Skmacy		ptepindex = addr >> PDRSHIFT;
3260181641Skmacy
3261181641Skmacy		srcptepaddr = PT_GET(&src_pmap->pm_pdir[ptepindex]);
3262181641Skmacy		if (srcptepaddr == 0)
3263181641Skmacy			continue;
3264181641Skmacy
3265181641Skmacy		if (srcptepaddr & PG_PS) {
3266181641Skmacy			if (dst_pmap->pm_pdir[ptepindex] == 0) {
3267181641Skmacy				PD_SET_VA(dst_pmap, ptepindex, srcptepaddr & ~PG_W, TRUE);
3268181641Skmacy				dst_pmap->pm_stats.resident_count +=
3269181641Skmacy				    NBPDR / PAGE_SIZE;
3270181641Skmacy			}
3271181641Skmacy			continue;
3272181641Skmacy		}
3273181641Skmacy
3274181641Skmacy		srcmpte = PHYS_TO_VM_PAGE(srcptepaddr & PG_FRAME);
3275181641Skmacy		if (srcmpte->wire_count == 0)
3276181641Skmacy			panic("pmap_copy: source page table page is unused");
3277181641Skmacy
3278181641Skmacy		if (pdnxt > end_addr)
3279181641Skmacy			pdnxt = end_addr;
3280181641Skmacy
3281181641Skmacy		src_pte = vtopte(addr);
3282181641Skmacy		while (addr < pdnxt) {
3283181641Skmacy			pt_entry_t ptetemp;
3284181641Skmacy			ptetemp = *src_pte;
3285181641Skmacy			/*
3286181641Skmacy			 * we only virtual copy managed pages
3287181641Skmacy			 */
3288181641Skmacy			if ((ptetemp & PG_MANAGED) != 0) {
3289181641Skmacy				dstmpte = pmap_allocpte(dst_pmap, addr,
3290181641Skmacy				    M_NOWAIT);
3291181641Skmacy				if (dstmpte == NULL)
3292181641Skmacy					break;
3293181641Skmacy				dst_pte = pmap_pte_quick(dst_pmap, addr);
3294181641Skmacy				if (*dst_pte == 0 &&
3295181641Skmacy				    pmap_try_insert_pv_entry(dst_pmap, addr,
3296181641Skmacy				    PHYS_TO_VM_PAGE(xpmap_mtop(ptetemp) & PG_FRAME))) {
3297181641Skmacy					/*
3298181641Skmacy					 * Clear the wired, modified, and
3299181641Skmacy					 * accessed (referenced) bits
3300181641Skmacy					 * during the copy.
3301181641Skmacy					 */
3302181641Skmacy					KASSERT(ptetemp != 0, ("src_pte not set"));
3303181641Skmacy					PT_SET_VA_MA(dst_pte, ptetemp & ~(PG_W | PG_M | PG_A), TRUE /* XXX debug */);
3304181641Skmacy					KASSERT(*dst_pte == (ptetemp & ~(PG_W | PG_M | PG_A)),
3305181641Skmacy					    ("no pmap copy expected: 0x%jx saw: 0x%jx",
3306181641Skmacy						ptetemp &  ~(PG_W | PG_M | PG_A), *dst_pte));
3307181641Skmacy					dst_pmap->pm_stats.resident_count++;
3308181641Skmacy	 			} else {
3309181641Skmacy					free = NULL;
3310181641Skmacy					if (pmap_unwire_pte_hold(dst_pmap,
3311181641Skmacy					    dstmpte, &free)) {
3312181641Skmacy						pmap_invalidate_page(dst_pmap,
3313181641Skmacy						    addr);
3314181641Skmacy						pmap_free_zero_pages(free);
3315181641Skmacy					}
3316181641Skmacy				}
3317181641Skmacy				if (dstmpte->wire_count >= srcmpte->wire_count)
3318181641Skmacy					break;
3319181641Skmacy			}
3320181641Skmacy			addr += PAGE_SIZE;
3321181641Skmacy			src_pte++;
3322181641Skmacy		}
3323181641Skmacy	}
3324181641Skmacy	PT_UPDATES_FLUSH();
3325181641Skmacy	sched_unpin();
3326181641Skmacy	vm_page_unlock_queues();
3327181641Skmacy	PMAP_UNLOCK(src_pmap);
3328181641Skmacy	PMAP_UNLOCK(dst_pmap);
3329181641Skmacy}
3330181641Skmacy
3331196723Sadrianstatic __inline void
3332196723Sadrianpagezero(void *page)
3333196723Sadrian{
3334196723Sadrian#if defined(I686_CPU)
3335196723Sadrian	if (cpu_class == CPUCLASS_686) {
3336196723Sadrian#if defined(CPU_ENABLE_SSE)
3337196723Sadrian		if (cpu_feature & CPUID_SSE2)
3338196723Sadrian			sse2_pagezero(page);
3339196723Sadrian		else
3340196723Sadrian#endif
3341196723Sadrian			i686_pagezero(page);
3342196723Sadrian	} else
3343196723Sadrian#endif
3344196723Sadrian		bzero(page, PAGE_SIZE);
3345196723Sadrian}
3346196723Sadrian
3347181641Skmacy/*
3348181641Skmacy *	pmap_zero_page zeros the specified hardware page by mapping
3349181641Skmacy *	the page into KVM and using bzero to clear its contents.
3350181641Skmacy */
3351181641Skmacyvoid
3352181641Skmacypmap_zero_page(vm_page_t m)
3353181641Skmacy{
3354181641Skmacy	struct sysmaps *sysmaps;
3355181641Skmacy
3356181641Skmacy	sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)];
3357181641Skmacy	mtx_lock(&sysmaps->lock);
3358181641Skmacy	if (*sysmaps->CMAP2)
3359181641Skmacy		panic("pmap_zero_page: CMAP2 busy");
3360181641Skmacy	sched_pin();
3361181641Skmacy	PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | xpmap_ptom(VM_PAGE_TO_PHYS(m)) | PG_A | PG_M);
3362181641Skmacy	pagezero(sysmaps->CADDR2);
3363181641Skmacy	PT_SET_MA(sysmaps->CADDR2, 0);
3364181641Skmacy	sched_unpin();
3365181641Skmacy	mtx_unlock(&sysmaps->lock);
3366181641Skmacy}
3367181641Skmacy
3368181641Skmacy/*
3369181641Skmacy *	pmap_zero_page_area zeros the specified hardware page by mapping
3370181641Skmacy *	the page into KVM and using bzero to clear its contents.
3371181641Skmacy *
3372181641Skmacy *	off and size may not cover an area beyond a single hardware page.
3373181641Skmacy */
3374181641Skmacyvoid
3375181641Skmacypmap_zero_page_area(vm_page_t m, int off, int size)
3376181641Skmacy{
3377181641Skmacy	struct sysmaps *sysmaps;
3378181641Skmacy
3379181641Skmacy	sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)];
3380181641Skmacy	mtx_lock(&sysmaps->lock);
3381181641Skmacy	if (*sysmaps->CMAP2)
3382181641Skmacy		panic("pmap_zero_page: CMAP2 busy");
3383181641Skmacy	sched_pin();
3384181641Skmacy	PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | xpmap_ptom(VM_PAGE_TO_PHYS(m)) | PG_A | PG_M);
3385181641Skmacy
3386181641Skmacy	if (off == 0 && size == PAGE_SIZE)
3387181641Skmacy		pagezero(sysmaps->CADDR2);
3388181641Skmacy	else
3389181641Skmacy		bzero((char *)sysmaps->CADDR2 + off, size);
3390181641Skmacy	PT_SET_MA(sysmaps->CADDR2, 0);
3391181641Skmacy	sched_unpin();
3392181641Skmacy	mtx_unlock(&sysmaps->lock);
3393181641Skmacy}
3394181641Skmacy
3395181641Skmacy/*
3396181641Skmacy *	pmap_zero_page_idle zeros the specified hardware page by mapping
3397181641Skmacy *	the page into KVM and using bzero to clear its contents.  This
3398181641Skmacy *	is intended to be called from the vm_pagezero process only and
3399181641Skmacy *	outside of Giant.
3400181641Skmacy */
3401181641Skmacyvoid
3402181641Skmacypmap_zero_page_idle(vm_page_t m)
3403181641Skmacy{
3404181641Skmacy
3405181641Skmacy	if (*CMAP3)
3406181641Skmacy		panic("pmap_zero_page: CMAP3 busy");
3407181641Skmacy	sched_pin();
3408181641Skmacy	PT_SET_MA(CADDR3, PG_V | PG_RW | xpmap_ptom(VM_PAGE_TO_PHYS(m)) | PG_A | PG_M);
3409181641Skmacy	pagezero(CADDR3);
3410181641Skmacy	PT_SET_MA(CADDR3, 0);
3411181641Skmacy	sched_unpin();
3412181641Skmacy}
3413181641Skmacy
3414181641Skmacy/*
3415181641Skmacy *	pmap_copy_page copies the specified (machine independent)
3416181641Skmacy *	page by mapping the page into virtual memory and using
3417181641Skmacy *	bcopy to copy the page, one machine dependent page at a
3418181641Skmacy *	time.
3419181641Skmacy */
3420181641Skmacyvoid
3421181641Skmacypmap_copy_page(vm_page_t src, vm_page_t dst)
3422181641Skmacy{
3423181641Skmacy	struct sysmaps *sysmaps;
3424181641Skmacy
3425181641Skmacy	sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)];
3426181641Skmacy	mtx_lock(&sysmaps->lock);
3427181641Skmacy	if (*sysmaps->CMAP1)
3428181641Skmacy		panic("pmap_copy_page: CMAP1 busy");
3429181641Skmacy	if (*sysmaps->CMAP2)
3430181641Skmacy		panic("pmap_copy_page: CMAP2 busy");
3431181641Skmacy	sched_pin();
3432181641Skmacy	PT_SET_MA(sysmaps->CADDR1, PG_V | xpmap_ptom(VM_PAGE_TO_PHYS(src)) | PG_A);
3433181641Skmacy	PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW | xpmap_ptom(VM_PAGE_TO_PHYS(dst)) | PG_A | PG_M);
3434181641Skmacy	bcopy(sysmaps->CADDR1, sysmaps->CADDR2, PAGE_SIZE);
3435181641Skmacy	PT_SET_MA(sysmaps->CADDR1, 0);
3436181641Skmacy	PT_SET_MA(sysmaps->CADDR2, 0);
3437181641Skmacy	sched_unpin();
3438181641Skmacy	mtx_unlock(&sysmaps->lock);
3439181641Skmacy}
3440181641Skmacy
3441181641Skmacy/*
3442181641Skmacy * Returns true if the pmap's pv is one of the first
3443181641Skmacy * 16 pvs linked to from this page.  This count may
3444181641Skmacy * be changed upwards or downwards in the future; it
3445181641Skmacy * is only necessary that true be returned for a small
3446181641Skmacy * subset of pmaps for proper page aging.
3447181641Skmacy */
3448181641Skmacyboolean_t
3449181641Skmacypmap_page_exists_quick(pmap_t pmap, vm_page_t m)
3450181641Skmacy{
3451181641Skmacy	pv_entry_t pv;
3452181641Skmacy	int loops = 0;
3453181641Skmacy
3454181641Skmacy	if (m->flags & PG_FICTITIOUS)
3455181641Skmacy		return (FALSE);
3456181641Skmacy
3457181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
3458181641Skmacy	TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3459181641Skmacy		if (PV_PMAP(pv) == pmap) {
3460181641Skmacy			return TRUE;
3461181641Skmacy		}
3462181641Skmacy		loops++;
3463181641Skmacy		if (loops >= 16)
3464181641Skmacy			break;
3465181641Skmacy	}
3466181641Skmacy	return (FALSE);
3467181641Skmacy}
3468181641Skmacy
3469181641Skmacy/*
3470181641Skmacy *	pmap_page_wired_mappings:
3471181641Skmacy *
3472181641Skmacy *	Return the number of managed mappings to the given physical page
3473181641Skmacy *	that are wired.
3474181641Skmacy */
3475181641Skmacyint
3476181641Skmacypmap_page_wired_mappings(vm_page_t m)
3477181641Skmacy{
3478181641Skmacy	pv_entry_t pv;
3479181641Skmacy	pt_entry_t *pte;
3480181641Skmacy	pmap_t pmap;
3481181641Skmacy	int count;
3482181641Skmacy
3483181641Skmacy	count = 0;
3484181641Skmacy	if ((m->flags & PG_FICTITIOUS) != 0)
3485181641Skmacy		return (count);
3486181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
3487181641Skmacy	sched_pin();
3488181641Skmacy	TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3489181641Skmacy		pmap = PV_PMAP(pv);
3490181641Skmacy		PMAP_LOCK(pmap);
3491181641Skmacy		pte = pmap_pte_quick(pmap, pv->pv_va);
3492181641Skmacy		if ((*pte & PG_W) != 0)
3493181641Skmacy			count++;
3494181641Skmacy		PMAP_UNLOCK(pmap);
3495181641Skmacy	}
3496181641Skmacy	sched_unpin();
3497181641Skmacy	return (count);
3498181641Skmacy}
3499181641Skmacy
3500181641Skmacy/*
3501181747Skmacy * Returns TRUE if the given page is mapped individually or as part of
3502181747Skmacy * a 4mpage.  Otherwise, returns FALSE.
3503181747Skmacy */
3504181747Skmacyboolean_t
3505181747Skmacypmap_page_is_mapped(vm_page_t m)
3506181747Skmacy{
3507181747Skmacy	struct md_page *pvh;
3508181747Skmacy
3509181747Skmacy	if ((m->flags & (PG_FICTITIOUS | PG_UNMANAGED)) != 0)
3510181747Skmacy		return (FALSE);
3511181747Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
3512181747Skmacy	if (TAILQ_EMPTY(&m->md.pv_list)) {
3513181747Skmacy		pvh = pa_to_pvh(VM_PAGE_TO_PHYS(m));
3514181747Skmacy		return (!TAILQ_EMPTY(&pvh->pv_list));
3515181747Skmacy	} else
3516181747Skmacy		return (TRUE);
3517181747Skmacy}
3518181747Skmacy
3519181747Skmacy/*
3520181641Skmacy * Remove all pages from specified address space
3521181641Skmacy * this aids process exit speeds.  Also, this code
3522181641Skmacy * is special cased for current process only, but
3523181641Skmacy * can have the more generic (and slightly slower)
3524181641Skmacy * mode enabled.  This is much faster than pmap_remove
3525181641Skmacy * in the case of running down an entire address space.
3526181641Skmacy */
3527181641Skmacyvoid
3528181641Skmacypmap_remove_pages(pmap_t pmap)
3529181641Skmacy{
3530181641Skmacy	pt_entry_t *pte, tpte;
3531181641Skmacy	vm_page_t m, free = NULL;
3532181641Skmacy	pv_entry_t pv;
3533181641Skmacy	struct pv_chunk *pc, *npc;
3534181641Skmacy	int field, idx;
3535181641Skmacy	int32_t bit;
3536181641Skmacy	uint32_t inuse, bitmask;
3537181641Skmacy	int allfree;
3538181641Skmacy
3539181641Skmacy	CTR1(KTR_PMAP, "pmap_remove_pages: pmap=%p", pmap);
3540181641Skmacy
3541181641Skmacy	if (pmap != vmspace_pmap(curthread->td_proc->p_vmspace)) {
3542181641Skmacy		printf("warning: pmap_remove_pages called with non-current pmap\n");
3543181641Skmacy		return;
3544181641Skmacy	}
3545181641Skmacy	vm_page_lock_queues();
3546181641Skmacy	KASSERT(pmap_is_current(pmap), ("removing pages from non-current pmap"));
3547181641Skmacy	PMAP_LOCK(pmap);
3548181641Skmacy	sched_pin();
3549181641Skmacy	TAILQ_FOREACH_SAFE(pc, &pmap->pm_pvchunk, pc_list, npc) {
3550181641Skmacy		allfree = 1;
3551181641Skmacy		for (field = 0; field < _NPCM; field++) {
3552181641Skmacy			inuse = (~(pc->pc_map[field])) & pc_freemask[field];
3553181641Skmacy			while (inuse != 0) {
3554181641Skmacy				bit = bsfl(inuse);
3555181641Skmacy				bitmask = 1UL << bit;
3556181641Skmacy				idx = field * 32 + bit;
3557181641Skmacy				pv = &pc->pc_pventry[idx];
3558181641Skmacy				inuse &= ~bitmask;
3559181641Skmacy
3560181641Skmacy				pte = vtopte(pv->pv_va);
3561181641Skmacy				tpte = *pte ? xpmap_mtop(*pte) : 0;
3562181641Skmacy
3563181641Skmacy				if (tpte == 0) {
3564181641Skmacy					printf(
3565181641Skmacy					    "TPTE at %p  IS ZERO @ VA %08x\n",
3566181641Skmacy					    pte, pv->pv_va);
3567181641Skmacy					panic("bad pte");
3568181641Skmacy				}
3569181641Skmacy
3570181641Skmacy/*
3571181641Skmacy * We cannot remove wired pages from a process' mapping at this time
3572181641Skmacy */
3573181641Skmacy				if (tpte & PG_W) {
3574181641Skmacy					allfree = 0;
3575181641Skmacy					continue;
3576181641Skmacy				}
3577181641Skmacy
3578181641Skmacy				m = PHYS_TO_VM_PAGE(tpte & PG_FRAME);
3579181641Skmacy				KASSERT(m->phys_addr == (tpte & PG_FRAME),
3580181641Skmacy				    ("vm_page_t %p phys_addr mismatch %016jx %016jx",
3581181641Skmacy				    m, (uintmax_t)m->phys_addr,
3582181641Skmacy				    (uintmax_t)tpte));
3583181641Skmacy
3584181641Skmacy				KASSERT(m < &vm_page_array[vm_page_array_size],
3585181641Skmacy					("pmap_remove_pages: bad tpte %#jx",
3586181641Skmacy					(uintmax_t)tpte));
3587181641Skmacy
3588181641Skmacy
3589181641Skmacy				PT_CLEAR_VA(pte, FALSE);
3590181641Skmacy
3591181641Skmacy				/*
3592181641Skmacy				 * Update the vm_page_t clean/reference bits.
3593181641Skmacy				 */
3594181641Skmacy				if (tpte & PG_M)
3595181641Skmacy					vm_page_dirty(m);
3596181641Skmacy
3597181641Skmacy				TAILQ_REMOVE(&m->md.pv_list, pv, pv_list);
3598181641Skmacy				if (TAILQ_EMPTY(&m->md.pv_list))
3599181641Skmacy					vm_page_flag_clear(m, PG_WRITEABLE);
3600181641Skmacy
3601181641Skmacy				pmap_unuse_pt(pmap, pv->pv_va, &free);
3602181641Skmacy
3603181641Skmacy				/* Mark free */
3604181641Skmacy				PV_STAT(pv_entry_frees++);
3605181641Skmacy				PV_STAT(pv_entry_spare++);
3606181641Skmacy				pv_entry_count--;
3607181641Skmacy				pc->pc_map[field] |= bitmask;
3608181641Skmacy				pmap->pm_stats.resident_count--;
3609181641Skmacy			}
3610181641Skmacy		}
3611181641Skmacy		PT_UPDATES_FLUSH();
3612181641Skmacy		if (allfree) {
3613181641Skmacy			PV_STAT(pv_entry_spare -= _NPCPV);
3614181641Skmacy			PV_STAT(pc_chunk_count--);
3615181641Skmacy			PV_STAT(pc_chunk_frees++);
3616181641Skmacy			TAILQ_REMOVE(&pmap->pm_pvchunk, pc, pc_list);
3617181641Skmacy			m = PHYS_TO_VM_PAGE(pmap_kextract((vm_offset_t)pc));
3618181641Skmacy			pmap_qremove((vm_offset_t)pc, 1);
3619181641Skmacy			vm_page_unwire(m, 0);
3620181641Skmacy			vm_page_free(m);
3621181641Skmacy			pmap_ptelist_free(&pv_vafree, (vm_offset_t)pc);
3622181641Skmacy		}
3623181641Skmacy	}
3624181641Skmacy	PT_UPDATES_FLUSH();
3625181641Skmacy	if (*PMAP1)
3626181641Skmacy		PT_SET_MA(PADDR1, 0);
3627181641Skmacy
3628181641Skmacy	sched_unpin();
3629181641Skmacy	pmap_invalidate_all(pmap);
3630181641Skmacy	vm_page_unlock_queues();
3631181641Skmacy	PMAP_UNLOCK(pmap);
3632181641Skmacy	pmap_free_zero_pages(free);
3633181641Skmacy}
3634181641Skmacy
3635181641Skmacy/*
3636181641Skmacy *	pmap_is_modified:
3637181641Skmacy *
3638181641Skmacy *	Return whether or not the specified physical page was modified
3639181641Skmacy *	in any physical maps.
3640181641Skmacy */
3641181641Skmacyboolean_t
3642181641Skmacypmap_is_modified(vm_page_t m)
3643181641Skmacy{
3644181641Skmacy	pv_entry_t pv;
3645181641Skmacy	pt_entry_t *pte;
3646181641Skmacy	pmap_t pmap;
3647181641Skmacy	boolean_t rv;
3648181641Skmacy
3649181641Skmacy	rv = FALSE;
3650181641Skmacy	if (m->flags & PG_FICTITIOUS)
3651181641Skmacy		return (rv);
3652181641Skmacy
3653181641Skmacy	sched_pin();
3654181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
3655181641Skmacy	TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3656181641Skmacy		pmap = PV_PMAP(pv);
3657181641Skmacy		PMAP_LOCK(pmap);
3658181641Skmacy		pte = pmap_pte_quick(pmap, pv->pv_va);
3659181641Skmacy		rv = (*pte & PG_M) != 0;
3660181641Skmacy		PMAP_UNLOCK(pmap);
3661181641Skmacy		if (rv)
3662181641Skmacy			break;
3663181641Skmacy	}
3664181641Skmacy	if (*PMAP1)
3665181641Skmacy		PT_SET_MA(PADDR1, 0);
3666181641Skmacy	sched_unpin();
3667181641Skmacy	return (rv);
3668181641Skmacy}
3669181641Skmacy
3670181641Skmacy/*
3671181641Skmacy *	pmap_is_prefaultable:
3672181641Skmacy *
3673181641Skmacy *	Return whether or not the specified virtual address is elgible
3674181641Skmacy *	for prefault.
3675181641Skmacy */
3676181641Skmacystatic boolean_t
3677181641Skmacypmap_is_prefaultable_locked(pmap_t pmap, vm_offset_t addr)
3678181641Skmacy{
3679181641Skmacy	pt_entry_t *pte;
3680181641Skmacy	boolean_t rv = FALSE;
3681181641Skmacy
3682181641Skmacy	return (rv);
3683181641Skmacy
3684181641Skmacy	if (pmap_is_current(pmap) && *pmap_pde(pmap, addr)) {
3685181641Skmacy		pte = vtopte(addr);
3686181641Skmacy		rv = (*pte == 0);
3687181641Skmacy	}
3688181641Skmacy	return (rv);
3689181641Skmacy}
3690181641Skmacy
3691181641Skmacyboolean_t
3692181641Skmacypmap_is_prefaultable(pmap_t pmap, vm_offset_t addr)
3693181641Skmacy{
3694181641Skmacy	boolean_t rv;
3695181641Skmacy
3696181641Skmacy	PMAP_LOCK(pmap);
3697181641Skmacy	rv = pmap_is_prefaultable_locked(pmap, addr);
3698181641Skmacy	PMAP_UNLOCK(pmap);
3699181641Skmacy	return (rv);
3700181641Skmacy}
3701181641Skmacy
3702181641Skmacyvoid
3703181641Skmacypmap_map_readonly(pmap_t pmap, vm_offset_t va, int len)
3704181641Skmacy{
3705181641Skmacy	int i, npages = round_page(len) >> PAGE_SHIFT;
3706181641Skmacy	for (i = 0; i < npages; i++) {
3707181641Skmacy		pt_entry_t *pte;
3708181641Skmacy		pte = pmap_pte(pmap, (vm_offset_t)(va + i*PAGE_SIZE));
3709181641Skmacy		pte_store(pte, xpmap_mtop(*pte & ~(PG_RW|PG_M)));
3710181641Skmacy		PMAP_MARK_PRIV(xpmap_mtop(*pte));
3711181641Skmacy		pmap_pte_release(pte);
3712181641Skmacy	}
3713181641Skmacy}
3714181641Skmacy
3715181641Skmacyvoid
3716181641Skmacypmap_map_readwrite(pmap_t pmap, vm_offset_t va, int len)
3717181641Skmacy{
3718181641Skmacy	int i, npages = round_page(len) >> PAGE_SHIFT;
3719181641Skmacy	for (i = 0; i < npages; i++) {
3720181641Skmacy		pt_entry_t *pte;
3721181641Skmacy		pte = pmap_pte(pmap, (vm_offset_t)(va + i*PAGE_SIZE));
3722181641Skmacy		PMAP_MARK_UNPRIV(xpmap_mtop(*pte));
3723181641Skmacy		pte_store(pte, xpmap_mtop(*pte) | (PG_RW|PG_M));
3724181641Skmacy		pmap_pte_release(pte);
3725181641Skmacy	}
3726181641Skmacy}
3727181641Skmacy
3728181641Skmacy/*
3729181641Skmacy * Clear the write and modified bits in each of the given page's mappings.
3730181641Skmacy */
3731181641Skmacyvoid
3732181641Skmacypmap_remove_write(vm_page_t m)
3733181641Skmacy{
3734181641Skmacy	pv_entry_t pv;
3735181641Skmacy	pmap_t pmap;
3736181641Skmacy	pt_entry_t oldpte, *pte;
3737181641Skmacy
3738181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
3739181641Skmacy	if ((m->flags & PG_FICTITIOUS) != 0 ||
3740181641Skmacy	    (m->flags & PG_WRITEABLE) == 0)
3741181641Skmacy		return;
3742181641Skmacy	sched_pin();
3743181641Skmacy	TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3744181641Skmacy		pmap = PV_PMAP(pv);
3745181641Skmacy		PMAP_LOCK(pmap);
3746181641Skmacy		pte = pmap_pte_quick(pmap, pv->pv_va);
3747181641Skmacyretry:
3748181641Skmacy		oldpte = *pte;
3749181641Skmacy		if ((oldpte & PG_RW) != 0) {
3750188341Skmacy			vm_paddr_t newpte = oldpte & ~(PG_RW | PG_M);
3751188341Skmacy
3752181641Skmacy			/*
3753181641Skmacy			 * Regardless of whether a pte is 32 or 64 bits
3754181641Skmacy			 * in size, PG_RW and PG_M are among the least
3755181641Skmacy			 * significant 32 bits.
3756181641Skmacy			 */
3757188341Skmacy			PT_SET_VA_MA(pte, newpte, TRUE);
3758188341Skmacy			if (*pte != newpte)
3759181641Skmacy				goto retry;
3760188341Skmacy
3761181641Skmacy			if ((oldpte & PG_M) != 0)
3762181641Skmacy				vm_page_dirty(m);
3763181641Skmacy			pmap_invalidate_page(pmap, pv->pv_va);
3764181641Skmacy		}
3765181641Skmacy		PMAP_UNLOCK(pmap);
3766181641Skmacy	}
3767181641Skmacy	vm_page_flag_clear(m, PG_WRITEABLE);
3768181641Skmacy	PT_UPDATES_FLUSH();
3769181641Skmacy	if (*PMAP1)
3770181641Skmacy		PT_SET_MA(PADDR1, 0);
3771181641Skmacy	sched_unpin();
3772181641Skmacy}
3773181641Skmacy
3774181641Skmacy/*
3775181641Skmacy *	pmap_ts_referenced:
3776181641Skmacy *
3777181641Skmacy *	Return a count of reference bits for a page, clearing those bits.
3778181641Skmacy *	It is not necessary for every reference bit to be cleared, but it
3779181641Skmacy *	is necessary that 0 only be returned when there are truly no
3780181641Skmacy *	reference bits set.
3781181641Skmacy *
3782181641Skmacy *	XXX: The exact number of bits to check and clear is a matter that
3783181641Skmacy *	should be tested and standardized at some point in the future for
3784181641Skmacy *	optimal aging of shared pages.
3785181641Skmacy */
3786181641Skmacyint
3787181641Skmacypmap_ts_referenced(vm_page_t m)
3788181641Skmacy{
3789181641Skmacy	pv_entry_t pv, pvf, pvn;
3790181641Skmacy	pmap_t pmap;
3791181641Skmacy	pt_entry_t *pte;
3792181641Skmacy	int rtval = 0;
3793181641Skmacy
3794181641Skmacy	if (m->flags & PG_FICTITIOUS)
3795181641Skmacy		return (rtval);
3796181641Skmacy	sched_pin();
3797181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
3798181641Skmacy	if ((pv = TAILQ_FIRST(&m->md.pv_list)) != NULL) {
3799181641Skmacy		pvf = pv;
3800181641Skmacy		do {
3801181641Skmacy			pvn = TAILQ_NEXT(pv, pv_list);
3802181641Skmacy			TAILQ_REMOVE(&m->md.pv_list, pv, pv_list);
3803181641Skmacy			TAILQ_INSERT_TAIL(&m->md.pv_list, pv, pv_list);
3804181641Skmacy			pmap = PV_PMAP(pv);
3805181641Skmacy			PMAP_LOCK(pmap);
3806181641Skmacy			pte = pmap_pte_quick(pmap, pv->pv_va);
3807181641Skmacy			if ((*pte & PG_A) != 0) {
3808181641Skmacy				PT_SET_VA_MA(pte, *pte & ~PG_A, FALSE);
3809181641Skmacy				pmap_invalidate_page(pmap, pv->pv_va);
3810181641Skmacy				rtval++;
3811181641Skmacy				if (rtval > 4)
3812181641Skmacy					pvn = NULL;
3813181641Skmacy			}
3814181641Skmacy			PMAP_UNLOCK(pmap);
3815181641Skmacy		} while ((pv = pvn) != NULL && pv != pvf);
3816181641Skmacy	}
3817181641Skmacy	PT_UPDATES_FLUSH();
3818181641Skmacy	if (*PMAP1)
3819181641Skmacy		PT_SET_MA(PADDR1, 0);
3820181641Skmacy
3821181641Skmacy	sched_unpin();
3822181641Skmacy	return (rtval);
3823181641Skmacy}
3824181641Skmacy
3825181641Skmacy/*
3826181641Skmacy *	Clear the modify bits on the specified physical page.
3827181641Skmacy */
3828181641Skmacyvoid
3829181641Skmacypmap_clear_modify(vm_page_t m)
3830181641Skmacy{
3831181641Skmacy	pv_entry_t pv;
3832181641Skmacy	pmap_t pmap;
3833181641Skmacy	pt_entry_t *pte;
3834181641Skmacy
3835181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
3836181641Skmacy	if ((m->flags & PG_FICTITIOUS) != 0)
3837181641Skmacy		return;
3838181641Skmacy	sched_pin();
3839181641Skmacy	TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3840181641Skmacy		pmap = PV_PMAP(pv);
3841181641Skmacy		PMAP_LOCK(pmap);
3842181641Skmacy		pte = pmap_pte_quick(pmap, pv->pv_va);
3843181641Skmacy		if ((*pte & PG_M) != 0) {
3844181641Skmacy			/*
3845181641Skmacy			 * Regardless of whether a pte is 32 or 64 bits
3846181641Skmacy			 * in size, PG_M is among the least significant
3847181641Skmacy			 * 32 bits.
3848181641Skmacy			 */
3849181641Skmacy			PT_SET_VA_MA(pte, *pte & ~PG_M, FALSE);
3850181641Skmacy			pmap_invalidate_page(pmap, pv->pv_va);
3851181641Skmacy		}
3852181641Skmacy		PMAP_UNLOCK(pmap);
3853181641Skmacy	}
3854181641Skmacy	sched_unpin();
3855181641Skmacy}
3856181641Skmacy
3857181641Skmacy/*
3858181641Skmacy *	pmap_clear_reference:
3859181641Skmacy *
3860181641Skmacy *	Clear the reference bit on the specified physical page.
3861181641Skmacy */
3862181641Skmacyvoid
3863181641Skmacypmap_clear_reference(vm_page_t m)
3864181641Skmacy{
3865181641Skmacy	pv_entry_t pv;
3866181641Skmacy	pmap_t pmap;
3867181641Skmacy	pt_entry_t *pte;
3868181641Skmacy
3869181641Skmacy	mtx_assert(&vm_page_queue_mtx, MA_OWNED);
3870181641Skmacy	if ((m->flags & PG_FICTITIOUS) != 0)
3871181641Skmacy		return;
3872181641Skmacy	sched_pin();
3873181641Skmacy	TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
3874181641Skmacy		pmap = PV_PMAP(pv);
3875181641Skmacy		PMAP_LOCK(pmap);
3876181641Skmacy		pte = pmap_pte_quick(pmap, pv->pv_va);
3877181641Skmacy		if ((*pte & PG_A) != 0) {
3878181641Skmacy			/*
3879181641Skmacy			 * Regardless of whether a pte is 32 or 64 bits
3880181641Skmacy			 * in size, PG_A is among the least significant
3881181641Skmacy			 * 32 bits.
3882181641Skmacy			 */
3883181641Skmacy			PT_SET_VA_MA(pte, *pte & ~PG_A, FALSE);
3884181641Skmacy			pmap_invalidate_page(pmap, pv->pv_va);
3885181641Skmacy		}
3886181641Skmacy		PMAP_UNLOCK(pmap);
3887181641Skmacy	}
3888181641Skmacy	sched_unpin();
3889181641Skmacy}
3890181641Skmacy
3891181641Skmacy/*
3892181641Skmacy * Miscellaneous support routines follow
3893181641Skmacy */
3894181641Skmacy
3895181641Skmacy/*
3896181641Skmacy * Map a set of physical memory pages into the kernel virtual
3897181641Skmacy * address space. Return a pointer to where it is mapped. This
3898181641Skmacy * routine is intended to be used for mapping device memory,
3899181641Skmacy * NOT real memory.
3900181641Skmacy */
3901181641Skmacyvoid *
3902181641Skmacypmap_mapdev_attr(vm_paddr_t pa, vm_size_t size, int mode)
3903181641Skmacy{
3904195949Skib	vm_offset_t va, offset;
3905195949Skib	vm_size_t tmpsize;
3906181641Skmacy
3907181641Skmacy	offset = pa & PAGE_MASK;
3908181641Skmacy	size = roundup(offset + size, PAGE_SIZE);
3909181641Skmacy	pa = pa & PG_FRAME;
3910181641Skmacy
3911181641Skmacy	if (pa < KERNLOAD && pa + size <= KERNLOAD)
3912181641Skmacy		va = KERNBASE + pa;
3913181641Skmacy	else
3914181641Skmacy		va = kmem_alloc_nofault(kernel_map, size);
3915181641Skmacy	if (!va)
3916181641Skmacy		panic("pmap_mapdev: Couldn't alloc kernel virtual memory");
3917181641Skmacy
3918195949Skib	for (tmpsize = 0; tmpsize < size; tmpsize += PAGE_SIZE)
3919195949Skib		pmap_kenter_attr(va + tmpsize, pa + tmpsize, mode);
3920195949Skib	pmap_invalidate_range(kernel_pmap, va, va + tmpsize);
3921195949Skib	pmap_invalidate_cache_range(va, va + size);
3922181641Skmacy	return ((void *)(va + offset));
3923181641Skmacy}
3924181641Skmacy
3925181641Skmacyvoid *
3926181641Skmacypmap_mapdev(vm_paddr_t pa, vm_size_t size)
3927181641Skmacy{
3928181641Skmacy
3929181641Skmacy	return (pmap_mapdev_attr(pa, size, PAT_UNCACHEABLE));
3930181641Skmacy}
3931181641Skmacy
3932181641Skmacyvoid *
3933181641Skmacypmap_mapbios(vm_paddr_t pa, vm_size_t size)
3934181641Skmacy{
3935181641Skmacy
3936181641Skmacy	return (pmap_mapdev_attr(pa, size, PAT_WRITE_BACK));
3937181641Skmacy}
3938181641Skmacy
3939181641Skmacyvoid
3940181641Skmacypmap_unmapdev(vm_offset_t va, vm_size_t size)
3941181641Skmacy{
3942181641Skmacy	vm_offset_t base, offset, tmpva;
3943181641Skmacy
3944181641Skmacy	if (va >= KERNBASE && va + size <= KERNBASE + KERNLOAD)
3945181641Skmacy		return;
3946181641Skmacy	base = trunc_page(va);
3947181641Skmacy	offset = va & PAGE_MASK;
3948181641Skmacy	size = roundup(offset + size, PAGE_SIZE);
3949181641Skmacy	critical_enter();
3950181641Skmacy	for (tmpva = base; tmpva < (base + size); tmpva += PAGE_SIZE)
3951181641Skmacy		pmap_kremove(tmpva);
3952181641Skmacy	pmap_invalidate_range(kernel_pmap, va, tmpva);
3953181641Skmacy	critical_exit();
3954181641Skmacy	kmem_free(kernel_map, base, size);
3955181641Skmacy}
3956181641Skmacy
3957195774Salc/*
3958195774Salc * Sets the memory attribute for the specified page.
3959195774Salc */
3960195774Salcvoid
3961195774Salcpmap_page_set_memattr(vm_page_t m, vm_memattr_t ma)
3962195774Salc{
3963195949Skib	struct sysmaps *sysmaps;
3964195949Skib	vm_offset_t sva, eva;
3965195774Salc
3966195774Salc	m->md.pat_mode = ma;
3967195949Skib	if ((m->flags & PG_FICTITIOUS) != 0)
3968195949Skib		return;
3969195774Salc
3970195774Salc	/*
3971195774Salc	 * If "m" is a normal page, flush it from the cache.
3972195949Skib	 * See pmap_invalidate_cache_range().
3973195949Skib	 *
3974195949Skib	 * First, try to find an existing mapping of the page by sf
3975195949Skib	 * buffer. sf_buf_invalidate_cache() modifies mapping and
3976195949Skib	 * flushes the cache.
3977195774Salc	 */
3978195949Skib	if (sf_buf_invalidate_cache(m))
3979195949Skib		return;
3980195949Skib
3981195949Skib	/*
3982195949Skib	 * If page is not mapped by sf buffer, but CPU does not
3983195949Skib	 * support self snoop, map the page transient and do
3984195949Skib	 * invalidation. In the worst case, whole cache is flushed by
3985195949Skib	 * pmap_invalidate_cache_range().
3986195949Skib	 */
3987195949Skib	if ((cpu_feature & (CPUID_SS|CPUID_CLFSH)) == CPUID_CLFSH) {
3988195949Skib		sysmaps = &sysmaps_pcpu[PCPU_GET(cpuid)];
3989195949Skib		mtx_lock(&sysmaps->lock);
3990195949Skib		if (*sysmaps->CMAP2)
3991195949Skib			panic("pmap_page_set_memattr: CMAP2 busy");
3992195949Skib		sched_pin();
3993195949Skib		PT_SET_MA(sysmaps->CADDR2, PG_V | PG_RW |
3994195949Skib		    xpmap_ptom(VM_PAGE_TO_PHYS(m)) | PG_A | PG_M |
3995195949Skib		    pmap_cache_bits(m->md.pat_mode, 0));
3996195949Skib		invlcaddr(sysmaps->CADDR2);
3997195949Skib		sva = (vm_offset_t)sysmaps->CADDR2;
3998195949Skib		eva = sva + PAGE_SIZE;
3999195949Skib	} else
4000195949Skib		sva = eva = 0; /* gcc */
4001195949Skib	pmap_invalidate_cache_range(sva, eva);
4002195949Skib	if (sva != 0) {
4003195949Skib		PT_SET_MA(sysmaps->CADDR2, 0);
4004195949Skib		sched_unpin();
4005195949Skib		mtx_unlock(&sysmaps->lock);
4006195774Salc	}
4007195774Salc}
4008195774Salc
4009181641Skmacyint
4010181641Skmacypmap_change_attr(va, size, mode)
4011181641Skmacy	vm_offset_t va;
4012181641Skmacy	vm_size_t size;
4013181641Skmacy	int mode;
4014181641Skmacy{
4015181641Skmacy	vm_offset_t base, offset, tmpva;
4016181641Skmacy	pt_entry_t *pte;
4017181641Skmacy	u_int opte, npte;
4018181641Skmacy	pd_entry_t *pde;
4019195949Skib	boolean_t changed;
4020181641Skmacy
4021181641Skmacy	base = trunc_page(va);
4022181641Skmacy	offset = va & PAGE_MASK;
4023181641Skmacy	size = roundup(offset + size, PAGE_SIZE);
4024181641Skmacy
4025181641Skmacy	/* Only supported on kernel virtual addresses. */
4026181641Skmacy	if (base <= VM_MAXUSER_ADDRESS)
4027181641Skmacy		return (EINVAL);
4028181641Skmacy
4029181641Skmacy	/* 4MB pages and pages that aren't mapped aren't supported. */
4030181641Skmacy	for (tmpva = base; tmpva < (base + size); tmpva += PAGE_SIZE) {
4031181641Skmacy		pde = pmap_pde(kernel_pmap, tmpva);
4032181641Skmacy		if (*pde & PG_PS)
4033181641Skmacy			return (EINVAL);
4034181641Skmacy		if ((*pde & PG_V) == 0)
4035181641Skmacy			return (EINVAL);
4036181641Skmacy		pte = vtopte(va);
4037181641Skmacy		if ((*pte & PG_V) == 0)
4038181641Skmacy			return (EINVAL);
4039181641Skmacy	}
4040181641Skmacy
4041195949Skib	changed = FALSE;
4042195949Skib
4043181641Skmacy	/*
4044181641Skmacy	 * Ok, all the pages exist and are 4k, so run through them updating
4045181641Skmacy	 * their cache mode.
4046181641Skmacy	 */
4047181641Skmacy	for (tmpva = base; size > 0; ) {
4048181641Skmacy		pte = vtopte(tmpva);
4049181641Skmacy
4050181641Skmacy		/*
4051181641Skmacy		 * The cache mode bits are all in the low 32-bits of the
4052181641Skmacy		 * PTE, so we can just spin on updating the low 32-bits.
4053181641Skmacy		 */
4054181641Skmacy		do {
4055181641Skmacy			opte = *(u_int *)pte;
4056181641Skmacy			npte = opte & ~(PG_PTE_PAT | PG_NC_PCD | PG_NC_PWT);
4057181641Skmacy			npte |= pmap_cache_bits(mode, 0);
4058181641Skmacy			PT_SET_VA_MA(pte, npte, TRUE);
4059181641Skmacy		} while (npte != opte && (*pte != npte));
4060195949Skib		if (npte != opte)
4061195949Skib			changed = TRUE;
4062181641Skmacy		tmpva += PAGE_SIZE;
4063181641Skmacy		size -= PAGE_SIZE;
4064181641Skmacy	}
4065181641Skmacy
4066181641Skmacy	/*
4067181641Skmacy	 * Flush CPU caches to make sure any data isn't cached that shouldn't
4068181641Skmacy	 * be, etc.
4069181641Skmacy	 */
4070195949Skib	if (changed) {
4071195949Skib		pmap_invalidate_range(kernel_pmap, base, tmpva);
4072195949Skib		pmap_invalidate_cache_range(base, tmpva);
4073195949Skib	}
4074181641Skmacy	return (0);
4075181641Skmacy}
4076181641Skmacy
4077181641Skmacy/*
4078181641Skmacy * perform the pmap work for mincore
4079181641Skmacy */
4080181641Skmacyint
4081181641Skmacypmap_mincore(pmap_t pmap, vm_offset_t addr)
4082181641Skmacy{
4083181641Skmacy	pt_entry_t *ptep, pte;
4084181641Skmacy	vm_page_t m;
4085181641Skmacy	int val = 0;
4086181641Skmacy
4087181641Skmacy	PMAP_LOCK(pmap);
4088181641Skmacy	ptep = pmap_pte(pmap, addr);
4089181641Skmacy	pte = (ptep != NULL) ? PT_GET(ptep) : 0;
4090181641Skmacy	pmap_pte_release(ptep);
4091181641Skmacy	PMAP_UNLOCK(pmap);
4092181641Skmacy
4093181641Skmacy	if (pte != 0) {
4094181641Skmacy		vm_paddr_t pa;
4095181641Skmacy
4096181641Skmacy		val = MINCORE_INCORE;
4097181641Skmacy		if ((pte & PG_MANAGED) == 0)
4098181641Skmacy			return val;
4099181641Skmacy
4100181641Skmacy		pa = pte & PG_FRAME;
4101181641Skmacy
4102181641Skmacy		m = PHYS_TO_VM_PAGE(pa);
4103181641Skmacy
4104181641Skmacy		/*
4105181641Skmacy		 * Modified by us
4106181641Skmacy		 */
4107181641Skmacy		if (pte & PG_M)
4108181641Skmacy			val |= MINCORE_MODIFIED|MINCORE_MODIFIED_OTHER;
4109181641Skmacy		else {
4110181641Skmacy			/*
4111181641Skmacy			 * Modified by someone else
4112181641Skmacy			 */
4113181641Skmacy			vm_page_lock_queues();
4114181641Skmacy			if (m->dirty || pmap_is_modified(m))
4115181641Skmacy				val |= MINCORE_MODIFIED_OTHER;
4116181641Skmacy			vm_page_unlock_queues();
4117181641Skmacy		}
4118181641Skmacy		/*
4119181641Skmacy		 * Referenced by us
4120181641Skmacy		 */
4121181641Skmacy		if (pte & PG_A)
4122181641Skmacy			val |= MINCORE_REFERENCED|MINCORE_REFERENCED_OTHER;
4123181641Skmacy		else {
4124181641Skmacy			/*
4125181641Skmacy			 * Referenced by someone else
4126181641Skmacy			 */
4127181641Skmacy			vm_page_lock_queues();
4128181641Skmacy			if ((m->flags & PG_REFERENCED) ||
4129181641Skmacy			    pmap_ts_referenced(m)) {
4130181641Skmacy				val |= MINCORE_REFERENCED_OTHER;
4131181641Skmacy				vm_page_flag_set(m, PG_REFERENCED);
4132181641Skmacy			}
4133181641Skmacy			vm_page_unlock_queues();
4134181641Skmacy		}
4135181641Skmacy	}
4136181641Skmacy	return val;
4137181641Skmacy}
4138181641Skmacy
4139181641Skmacyvoid
4140181641Skmacypmap_activate(struct thread *td)
4141181641Skmacy{
4142181641Skmacy	pmap_t	pmap, oldpmap;
4143181641Skmacy	u_int32_t  cr3;
4144181641Skmacy
4145181641Skmacy	critical_enter();
4146181641Skmacy	pmap = vmspace_pmap(td->td_proc->p_vmspace);
4147181641Skmacy	oldpmap = PCPU_GET(curpmap);
4148181641Skmacy#if defined(SMP)
4149181641Skmacy	atomic_clear_int(&oldpmap->pm_active, PCPU_GET(cpumask));
4150181641Skmacy	atomic_set_int(&pmap->pm_active, PCPU_GET(cpumask));
4151181641Skmacy#else
4152181641Skmacy	oldpmap->pm_active &= ~1;
4153181641Skmacy	pmap->pm_active |= 1;
4154181641Skmacy#endif
4155181641Skmacy#ifdef PAE
4156181641Skmacy	cr3 = vtophys(pmap->pm_pdpt);
4157181641Skmacy#else
4158181641Skmacy	cr3 = vtophys(pmap->pm_pdir);
4159181641Skmacy#endif
4160181641Skmacy	/*
4161181641Skmacy	 * pmap_activate is for the current thread on the current cpu
4162181641Skmacy	 */
4163181641Skmacy	td->td_pcb->pcb_cr3 = cr3;
4164181641Skmacy	PT_UPDATES_FLUSH();
4165181641Skmacy	load_cr3(cr3);
4166181641Skmacy
4167181641Skmacy	PCPU_SET(curpmap, pmap);
4168181641Skmacy	critical_exit();
4169181641Skmacy}
4170181641Skmacy
4171181747Skmacy/*
4172181747Skmacy *	Increase the starting virtual address of the given mapping if a
4173181747Skmacy *	different alignment might result in more superpage mappings.
4174181747Skmacy */
4175181747Skmacyvoid
4176181747Skmacypmap_align_superpage(vm_object_t object, vm_ooffset_t offset,
4177181747Skmacy    vm_offset_t *addr, vm_size_t size)
4178181641Skmacy{
4179181747Skmacy	vm_offset_t superpage_offset;
4180181641Skmacy
4181181747Skmacy	if (size < NBPDR)
4182181747Skmacy		return;
4183181747Skmacy	if (object != NULL && (object->flags & OBJ_COLORED) != 0)
4184181747Skmacy		offset += ptoa(object->pg_color);
4185181747Skmacy	superpage_offset = offset & PDRMASK;
4186181747Skmacy	if (size - ((NBPDR - superpage_offset) & PDRMASK) < NBPDR ||
4187181747Skmacy	    (*addr & PDRMASK) == superpage_offset)
4188181747Skmacy		return;
4189181747Skmacy	if ((*addr & PDRMASK) < superpage_offset)
4190181747Skmacy		*addr = (*addr & ~PDRMASK) + superpage_offset;
4191181747Skmacy	else
4192181747Skmacy		*addr = ((*addr + PDRMASK) & ~PDRMASK) + superpage_offset;
4193181641Skmacy}
4194181641Skmacy
4195190627Sdfr#ifdef XEN
4196190627Sdfr
4197190627Sdfrvoid
4198190627Sdfrpmap_suspend()
4199190627Sdfr{
4200190627Sdfr	pmap_t pmap;
4201190627Sdfr	int i, pdir, offset;
4202190627Sdfr	vm_paddr_t pdirma;
4203190627Sdfr	mmu_update_t mu[4];
4204190627Sdfr
4205190627Sdfr	/*
4206190627Sdfr	 * We need to remove the recursive mapping structure from all
4207190627Sdfr	 * our pmaps so that Xen doesn't get confused when it restores
4208190627Sdfr	 * the page tables. The recursive map lives at page directory
4209190627Sdfr	 * index PTDPTDI. We assume that the suspend code has stopped
4210190627Sdfr	 * the other vcpus (if any).
4211190627Sdfr	 */
4212190627Sdfr	LIST_FOREACH(pmap, &allpmaps, pm_list) {
4213190627Sdfr		for (i = 0; i < 4; i++) {
4214190627Sdfr			/*
4215190627Sdfr			 * Figure out which page directory (L2) page
4216190627Sdfr			 * contains this bit of the recursive map and
4217190627Sdfr			 * the offset within that page of the map
4218190627Sdfr			 * entry
4219190627Sdfr			 */
4220190627Sdfr			pdir = (PTDPTDI + i) / NPDEPG;
4221190627Sdfr			offset = (PTDPTDI + i) % NPDEPG;
4222190627Sdfr			pdirma = pmap->pm_pdpt[pdir] & PG_FRAME;
4223190627Sdfr			mu[i].ptr = pdirma + offset * sizeof(pd_entry_t);
4224190627Sdfr			mu[i].val = 0;
4225190627Sdfr		}
4226190627Sdfr		HYPERVISOR_mmu_update(mu, 4, NULL, DOMID_SELF);
4227190627Sdfr	}
4228190627Sdfr}
4229190627Sdfr
4230190627Sdfrvoid
4231190627Sdfrpmap_resume()
4232190627Sdfr{
4233190627Sdfr	pmap_t pmap;
4234190627Sdfr	int i, pdir, offset;
4235190627Sdfr	vm_paddr_t pdirma;
4236190627Sdfr	mmu_update_t mu[4];
4237190627Sdfr
4238190627Sdfr	/*
4239190627Sdfr	 * Restore the recursive map that we removed on suspend.
4240190627Sdfr	 */
4241190627Sdfr	LIST_FOREACH(pmap, &allpmaps, pm_list) {
4242190627Sdfr		for (i = 0; i < 4; i++) {
4243190627Sdfr			/*
4244190627Sdfr			 * Figure out which page directory (L2) page
4245190627Sdfr			 * contains this bit of the recursive map and
4246190627Sdfr			 * the offset within that page of the map
4247190627Sdfr			 * entry
4248190627Sdfr			 */
4249190627Sdfr			pdir = (PTDPTDI + i) / NPDEPG;
4250190627Sdfr			offset = (PTDPTDI + i) % NPDEPG;
4251190627Sdfr			pdirma = pmap->pm_pdpt[pdir] & PG_FRAME;
4252190627Sdfr			mu[i].ptr = pdirma + offset * sizeof(pd_entry_t);
4253190627Sdfr			mu[i].val = (pmap->pm_pdpt[i] & PG_FRAME) | PG_V;
4254190627Sdfr		}
4255190627Sdfr		HYPERVISOR_mmu_update(mu, 4, NULL, DOMID_SELF);
4256190627Sdfr	}
4257190627Sdfr}
4258190627Sdfr
4259190627Sdfr#endif
4260190627Sdfr
4261181641Skmacy#if defined(PMAP_DEBUG)
4262181641Skmacypmap_pid_dump(int pid)
4263181641Skmacy{
4264181641Skmacy	pmap_t pmap;
4265181641Skmacy	struct proc *p;
4266181641Skmacy	int npte = 0;
4267181641Skmacy	int index;
4268181641Skmacy
4269181641Skmacy	sx_slock(&allproc_lock);
4270181641Skmacy	FOREACH_PROC_IN_SYSTEM(p) {
4271181641Skmacy		if (p->p_pid != pid)
4272181641Skmacy			continue;
4273181641Skmacy
4274181641Skmacy		if (p->p_vmspace) {
4275181641Skmacy			int i,j;
4276181641Skmacy			index = 0;
4277181641Skmacy			pmap = vmspace_pmap(p->p_vmspace);
4278181641Skmacy			for (i = 0; i < NPDEPTD; i++) {
4279181641Skmacy				pd_entry_t *pde;
4280181641Skmacy				pt_entry_t *pte;
4281181641Skmacy				vm_offset_t base = i << PDRSHIFT;
4282181641Skmacy
4283181641Skmacy				pde = &pmap->pm_pdir[i];
4284181641Skmacy				if (pde && pmap_pde_v(pde)) {
4285181641Skmacy					for (j = 0; j < NPTEPG; j++) {
4286181641Skmacy						vm_offset_t va = base + (j << PAGE_SHIFT);
4287181641Skmacy						if (va >= (vm_offset_t) VM_MIN_KERNEL_ADDRESS) {
4288181641Skmacy							if (index) {
4289181641Skmacy								index = 0;
4290181641Skmacy								printf("\n");
4291181641Skmacy							}
4292181641Skmacy							sx_sunlock(&allproc_lock);
4293181641Skmacy							return npte;
4294181641Skmacy						}
4295181641Skmacy						pte = pmap_pte(pmap, va);
4296181641Skmacy						if (pte && pmap_pte_v(pte)) {
4297181641Skmacy							pt_entry_t pa;
4298181641Skmacy							vm_page_t m;
4299181641Skmacy							pa = PT_GET(pte);
4300181641Skmacy							m = PHYS_TO_VM_PAGE(pa & PG_FRAME);
4301181641Skmacy							printf("va: 0x%x, pt: 0x%x, h: %d, w: %d, f: 0x%x",
4302181641Skmacy								va, pa, m->hold_count, m->wire_count, m->flags);
4303181641Skmacy							npte++;
4304181641Skmacy							index++;
4305181641Skmacy							if (index >= 2) {
4306181641Skmacy								index = 0;
4307181641Skmacy								printf("\n");
4308181641Skmacy							} else {
4309181641Skmacy								printf(" ");
4310181641Skmacy							}
4311181641Skmacy						}
4312181641Skmacy					}
4313181641Skmacy				}
4314181641Skmacy			}
4315181641Skmacy		}
4316181641Skmacy	}
4317181641Skmacy	sx_sunlock(&allproc_lock);
4318181641Skmacy	return npte;
4319181641Skmacy}
4320181641Skmacy#endif
4321181641Skmacy
4322181641Skmacy#if defined(DEBUG)
4323181641Skmacy
4324181641Skmacystatic void	pads(pmap_t pm);
4325181641Skmacyvoid		pmap_pvdump(vm_paddr_t pa);
4326181641Skmacy
4327181641Skmacy/* print address space of pmap*/
4328181641Skmacystatic void
4329181641Skmacypads(pmap_t pm)
4330181641Skmacy{
4331181641Skmacy	int i, j;
4332181641Skmacy	vm_paddr_t va;
4333181641Skmacy	pt_entry_t *ptep;
4334181641Skmacy
4335181641Skmacy	if (pm == kernel_pmap)
4336181641Skmacy		return;
4337181641Skmacy	for (i = 0; i < NPDEPTD; i++)
4338181641Skmacy		if (pm->pm_pdir[i])
4339181641Skmacy			for (j = 0; j < NPTEPG; j++) {
4340181641Skmacy				va = (i << PDRSHIFT) + (j << PAGE_SHIFT);
4341181641Skmacy				if (pm == kernel_pmap && va < KERNBASE)
4342181641Skmacy					continue;
4343181641Skmacy				if (pm != kernel_pmap && va > UPT_MAX_ADDRESS)
4344181641Skmacy					continue;
4345181641Skmacy				ptep = pmap_pte(pm, va);
4346181641Skmacy				if (pmap_pte_v(ptep))
4347181641Skmacy					printf("%x:%x ", va, *ptep);
4348181641Skmacy			};
4349181641Skmacy
4350181641Skmacy}
4351181641Skmacy
4352181641Skmacyvoid
4353181641Skmacypmap_pvdump(vm_paddr_t pa)
4354181641Skmacy{
4355181641Skmacy	pv_entry_t pv;
4356181641Skmacy	pmap_t pmap;
4357181641Skmacy	vm_page_t m;
4358181641Skmacy
4359181641Skmacy	printf("pa %x", pa);
4360181641Skmacy	m = PHYS_TO_VM_PAGE(pa);
4361181641Skmacy	TAILQ_FOREACH(pv, &m->md.pv_list, pv_list) {
4362181641Skmacy		pmap = PV_PMAP(pv);
4363181641Skmacy		printf(" -> pmap %p, va %x", (void *)pmap, pv->pv_va);
4364181641Skmacy		pads(pmap);
4365181641Skmacy	}
4366181641Skmacy	printf(" ");
4367181641Skmacy}
4368181641Skmacy#endif
4369