if_em.h revision 164305
1/************************************************************************** 2 3Copyright (c) 2001-2006, Intel Corporation 4All rights reserved. 5 6Redistribution and use in source and binary forms, with or without 7modification, are permitted provided that the following conditions are met: 8 9 1. Redistributions of source code must retain the above copyright notice, 10 this list of conditions and the following disclaimer. 11 12 2. Redistributions in binary form must reproduce the above copyright 13 notice, this list of conditions and the following disclaimer in the 14 documentation and/or other materials provided with the distribution. 15 16 3. Neither the name of the Intel Corporation nor the names of its 17 contributors may be used to endorse or promote products derived from 18 this software without specific prior written permission. 19 20THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" 21AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 22IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 23ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE 24LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 25CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 26SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 27INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 28CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 29ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 30POSSIBILITY OF SUCH DAMAGE. 31 32***************************************************************************/ 33 34/*$FreeBSD: head/sys/dev/em/if_em.h 164305 2006-11-15 20:04:57Z jhb $*/ 35 36#ifndef _EM_H_DEFINED_ 37#define _EM_H_DEFINED_ 38 39/* Tunables */ 40 41/* 42 * EM_TXD: Maximum number of Transmit Descriptors 43 * Valid Range: 80-256 for 82542 and 82543-based adapters 44 * 80-4096 for others 45 * Default Value: 256 46 * This value is the number of transmit descriptors allocated by the driver. 47 * Increasing this value allows the driver to queue more transmits. Each 48 * descriptor is 16 bytes. 49 * Since TDLEN should be multiple of 128bytes, the number of transmit 50 * desscriptors should meet the following condition. 51 * (num_tx_desc * sizeof(struct em_tx_desc)) % 128 == 0 52 */ 53#define EM_MIN_TXD 80 54#define EM_MAX_TXD_82543 256 55#define EM_MAX_TXD 4096 56#define EM_DEFAULT_TXD EM_MAX_TXD_82543 57 58/* 59 * EM_RXD - Maximum number of receive Descriptors 60 * Valid Range: 80-256 for 82542 and 82543-based adapters 61 * 80-4096 for others 62 * Default Value: 256 63 * This value is the number of receive descriptors allocated by the driver. 64 * Increasing this value allows the driver to buffer more incoming packets. 65 * Each descriptor is 16 bytes. A receive buffer is also allocated for each 66 * descriptor. The maximum MTU size is 16110. 67 * Since TDLEN should be multiple of 128bytes, the number of transmit 68 * desscriptors should meet the following condition. 69 * (num_tx_desc * sizeof(struct em_tx_desc)) % 128 == 0 70 */ 71#define EM_MIN_RXD 80 72#define EM_MAX_RXD_82543 256 73#define EM_MAX_RXD 4096 74#define EM_DEFAULT_RXD EM_MAX_RXD_82543 75 76/* 77 * EM_TIDV - Transmit Interrupt Delay Value 78 * Valid Range: 0-65535 (0=off) 79 * Default Value: 64 80 * This value delays the generation of transmit interrupts in units of 81 * 1.024 microseconds. Transmit interrupt reduction can improve CPU 82 * efficiency if properly tuned for specific network traffic. If the 83 * system is reporting dropped transmits, this value may be set too high 84 * causing the driver to run out of available transmit descriptors. 85 */ 86#define EM_TIDV 64 87 88/* 89 * EM_TADV - Transmit Absolute Interrupt Delay Value 90 * (Not valid for 82542/82543/82544) 91 * Valid Range: 0-65535 (0=off) 92 * Default Value: 64 93 * This value, in units of 1.024 microseconds, limits the delay in which a 94 * transmit interrupt is generated. Useful only if EM_TIDV is non-zero, 95 * this value ensures that an interrupt is generated after the initial 96 * packet is sent on the wire within the set amount of time. Proper tuning, 97 * along with EM_TIDV, may improve traffic throughput in specific 98 * network conditions. 99 */ 100#define EM_TADV 64 101 102/* 103 * EM_RDTR - Receive Interrupt Delay Timer (Packet Timer) 104 * Valid Range: 0-65535 (0=off) 105 * Default Value: 0 106 * This value delays the generation of receive interrupts in units of 1.024 107 * microseconds. Receive interrupt reduction can improve CPU efficiency if 108 * properly tuned for specific network traffic. Increasing this value adds 109 * extra latency to frame reception and can end up decreasing the throughput 110 * of TCP traffic. If the system is reporting dropped receives, this value 111 * may be set too high, causing the driver to run out of available receive 112 * descriptors. 113 * 114 * CAUTION: When setting EM_RDTR to a value other than 0, adapters 115 * may hang (stop transmitting) under certain network conditions. 116 * If this occurs a WATCHDOG message is logged in the system 117 * event log. In addition, the controller is automatically reset, 118 * restoring the network connection. To eliminate the potential 119 * for the hang ensure that EM_RDTR is set to 0. 120 */ 121#define EM_RDTR 0 122 123/* 124 * Receive Interrupt Absolute Delay Timer (Not valid for 82542/82543/82544) 125 * Valid Range: 0-65535 (0=off) 126 * Default Value: 64 127 * This value, in units of 1.024 microseconds, limits the delay in which a 128 * receive interrupt is generated. Useful only if EM_RDTR is non-zero, 129 * this value ensures that an interrupt is generated after the initial 130 * packet is received within the set amount of time. Proper tuning, 131 * along with EM_RDTR, may improve traffic throughput in specific network 132 * conditions. 133 */ 134#define EM_RADV 64 135 136/* 137 * Inform the stack about transmit checksum offload capabilities. 138 */ 139#define EM_CHECKSUM_FEATURES (CSUM_TCP | CSUM_UDP) 140 141/* 142 * Inform the stack about transmit segmentation offload capabilities. 143 */ 144#define EM_TCPSEG_FEATURES CSUM_TSO 145 146/* 147 * This parameter controls the duration of transmit watchdog timer. 148 */ 149#define EM_TX_TIMEOUT 5 /* set to 5 seconds */ 150 151/* 152 * This parameter controls when the driver calls the routine to reclaim 153 * transmit descriptors. 154 */ 155#define EM_TX_CLEANUP_THRESHOLD (adapter->num_tx_desc / 8) 156 157/* 158 * This parameter controls whether or not autonegotation is enabled. 159 * 0 - Disable autonegotiation 160 * 1 - Enable autonegotiation 161 */ 162#define DO_AUTO_NEG 1 163 164/* 165 * This parameter control whether or not the driver will wait for 166 * autonegotiation to complete. 167 * 1 - Wait for autonegotiation to complete 168 * 0 - Don't wait for autonegotiation to complete 169 */ 170#define WAIT_FOR_AUTO_NEG_DEFAULT 0 171 172/* 173 * EM_MASTER_SLAVE is only defined to enable a workaround for a known compatibility issue 174 * with 82541/82547 devices and some switches. See the "Known Limitations" section of 175 * the README file for a complete description and a list of affected switches. 176 * 177 * 0 = Hardware default 178 * 1 = Master mode 179 * 2 = Slave mode 180 * 3 = Auto master/slave 181 */ 182/* #define EM_MASTER_SLAVE 2 */ 183 184/* Tunables -- End */ 185 186#define AUTONEG_ADV_DEFAULT (ADVERTISE_10_HALF | ADVERTISE_10_FULL | \ 187 ADVERTISE_100_HALF | ADVERTISE_100_FULL | \ 188 ADVERTISE_1000_FULL) 189 190#define EM_VENDOR_ID 0x8086 191#define EM_FLASH 0x0014 /* Flash memory on ICH8 */ 192 193#define EM_JUMBO_PBA 0x00000028 194#define EM_DEFAULT_PBA 0x00000030 195#define EM_SMARTSPEED_DOWNSHIFT 3 196#define EM_SMARTSPEED_MAX 15 197 198#define MAX_NUM_MULTICAST_ADDRESSES 128 199#define PCI_ANY_ID (~0U) 200#define ETHER_ALIGN 2 201 202/* 203 * TDBA/RDBA should be aligned on 16 byte boundary. But TDLEN/RDLEN should be 204 * multiple of 128 bytes. So we align TDBA/RDBA on 128 byte boundary. This will 205 * also optimize cache line size effect. H/W supports up to cache line size 128. 206 */ 207#define EM_DBA_ALIGN 128 208 209#define SPEED_MODE_BIT (1<<21) /* On PCI-E MACs only */ 210 211/* PCI Config defines */ 212#define EM_BAR_TYPE(v) ((v) & EM_BAR_TYPE_MASK) 213#define EM_BAR_TYPE_MASK 0x00000001 214#define EM_BAR_TYPE_MMEM 0x00000000 215#define EM_BAR_TYPE_IO 0x00000001 216#define EM_BAR_MEM_TYPE(v) ((v) & EM_BAR_MEM_TYPE_MASK) 217#define EM_BAR_MEM_TYPE_MASK 0x00000006 218#define EM_BAR_MEM_TYPE_32BIT 0x00000000 219#define EM_BAR_MEM_TYPE_64BIT 0x00000004 220 221/* Defines for printing debug information */ 222#define DEBUG_INIT 0 223#define DEBUG_IOCTL 0 224#define DEBUG_HW 0 225 226#define INIT_DEBUGOUT(S) if (DEBUG_INIT) printf(S "\n") 227#define INIT_DEBUGOUT1(S, A) if (DEBUG_INIT) printf(S "\n", A) 228#define INIT_DEBUGOUT2(S, A, B) if (DEBUG_INIT) printf(S "\n", A, B) 229#define IOCTL_DEBUGOUT(S) if (DEBUG_IOCTL) printf(S "\n") 230#define IOCTL_DEBUGOUT1(S, A) if (DEBUG_IOCTL) printf(S "\n", A) 231#define IOCTL_DEBUGOUT2(S, A, B) if (DEBUG_IOCTL) printf(S "\n", A, B) 232#define HW_DEBUGOUT(S) if (DEBUG_HW) printf(S "\n") 233#define HW_DEBUGOUT1(S, A) if (DEBUG_HW) printf(S "\n", A) 234#define HW_DEBUGOUT2(S, A, B) if (DEBUG_HW) printf(S "\n", A, B) 235 236 237/* Supported RX Buffer Sizes */ 238#define EM_RXBUFFER_2048 2048 239#define EM_RXBUFFER_4096 4096 240#define EM_RXBUFFER_8192 8192 241#define EM_RXBUFFER_16384 16384 242 243#define EM_MAX_SCATTER 64 244#define EM_TSO_SIZE 65535 245 246typedef enum _XSUM_CONTEXT_T { 247 OFFLOAD_NONE, 248 OFFLOAD_TCP_IP, 249 OFFLOAD_UDP_IP 250} XSUM_CONTEXT_T; 251 252struct adapter; 253 254struct em_int_delay_info { 255 struct adapter *adapter; /* Back-pointer to the adapter struct */ 256 int offset; /* Register offset to read/write */ 257 int value; /* Current value in usecs */ 258}; 259 260/* 261 * Bus dma allocation structure used by 262 * em_dma_malloc() and em_dma_free(). 263 */ 264struct em_dma_alloc { 265 bus_addr_t dma_paddr; 266 caddr_t dma_vaddr; 267 bus_dma_tag_t dma_tag; 268 bus_dmamap_t dma_map; 269 bus_dma_segment_t dma_seg; 270 int dma_nseg; 271}; 272 273/* Driver softc. */ 274struct adapter { 275 struct ifnet *ifp; 276 struct em_hw hw; 277 278 /* FreeBSD operating-system-specific structures. */ 279 struct em_osdep osdep; 280 struct device *dev; 281 struct resource *res_memory; 282 struct resource *flash_mem; 283 struct resource *res_ioport; 284 struct resource *res_interrupt; 285 void *int_handler_tag; 286 struct ifmedia media; 287 struct callout timer; 288 struct callout tx_fifo_timer; 289 int watchdog_timer; 290 int io_rid; 291 int msi; 292 int if_flags; 293 struct mtx mtx; 294 int em_insert_vlan_header; 295 struct task link_task; 296 struct task rxtx_task; 297 struct taskqueue *tq; /* private task queue */ 298 299 /* Info about the board itself */ 300 uint32_t part_num; 301 uint8_t link_active; 302 uint16_t link_speed; 303 uint16_t link_duplex; 304 uint32_t smartspeed; 305 struct em_int_delay_info tx_int_delay; 306 struct em_int_delay_info tx_abs_int_delay; 307 struct em_int_delay_info rx_int_delay; 308 struct em_int_delay_info rx_abs_int_delay; 309 310 XSUM_CONTEXT_T active_checksum_context; 311 312 /* 313 * Transmit definitions 314 * 315 * We have an array of num_tx_desc descriptors (handled 316 * by the controller) paired with an array of tx_buffers 317 * (at tx_buffer_area). 318 * The index of the next available descriptor is next_avail_tx_desc. 319 * The number of remaining tx_desc is num_tx_desc_avail. 320 */ 321 struct em_dma_alloc txdma; /* bus_dma glue for tx desc */ 322 struct em_tx_desc *tx_desc_base; 323 uint32_t next_avail_tx_desc; 324 uint32_t next_tx_to_clean; 325 volatile uint16_t num_tx_desc_avail; 326 uint16_t num_tx_desc; 327 uint32_t txd_cmd; 328 struct em_buffer *tx_buffer_area; 329 bus_dma_tag_t txtag; /* dma tag for tx */ 330 uint32_t tx_tso; /* last tx was tso */ 331 332 /* 333 * Receive definitions 334 * 335 * we have an array of num_rx_desc rx_desc (handled by the 336 * controller), and paired with an array of rx_buffers 337 * (at rx_buffer_area). 338 * The next pair to check on receive is at offset next_rx_desc_to_check 339 */ 340 struct em_dma_alloc rxdma; /* bus_dma glue for rx desc */ 341 struct em_rx_desc *rx_desc_base; 342 uint32_t next_rx_desc_to_check; 343 uint32_t rx_buffer_len; 344 uint16_t num_rx_desc; 345 int rx_process_limit; 346 struct em_buffer *rx_buffer_area; 347 bus_dma_tag_t rxtag; 348 bus_dmamap_t rx_sparemap; 349 350 /* First/last mbuf pointers, for collecting multisegment RX packets. */ 351 struct mbuf *fmp; 352 struct mbuf *lmp; 353 354 /* Misc stats maintained by the driver */ 355 unsigned long mbuf_alloc_failed; 356 unsigned long mbuf_cluster_failed; 357 unsigned long no_tx_desc_avail1; 358 unsigned long no_tx_desc_avail2; 359 unsigned long no_tx_map_avail; 360 unsigned long no_tx_dma_setup; 361 unsigned long watchdog_events; 362 unsigned long rx_overruns; 363 364 /* Used in for 82547 10Mb Half workaround */ 365 #define EM_PBA_BYTES_SHIFT 0xA 366 #define EM_TX_HEAD_ADDR_SHIFT 7 367 #define EM_PBA_TX_MASK 0xFFFF0000 368 #define EM_FIFO_HDR 0x10 369 370 #define EM_82547_PKT_THRESH 0x3e0 371 372 uint32_t tx_fifo_size; 373 uint32_t tx_fifo_head; 374 uint32_t tx_fifo_head_addr; 375 uint64_t tx_fifo_reset_cnt; 376 uint64_t tx_fifo_wrk_cnt; 377 uint32_t tx_head_addr; 378 379 /* For 82544 PCIX Workaround */ 380 boolean_t pcix_82544; 381 boolean_t in_detach; 382 383 struct em_hw_stats stats; 384}; 385 386/* ****************************************************************************** 387 * vendor_info_array 388 * 389 * This array contains the list of Subvendor/Subdevice IDs on which the driver 390 * should load. 391 * 392 * ******************************************************************************/ 393typedef struct _em_vendor_info_t { 394 unsigned int vendor_id; 395 unsigned int device_id; 396 unsigned int subvendor_id; 397 unsigned int subdevice_id; 398 unsigned int index; 399} em_vendor_info_t; 400 401 402struct em_buffer { 403 int next_eop; /* Index of the desc to watch */ 404 struct mbuf *m_head; 405 bus_dmamap_t map; /* bus_dma map for packet */ 406}; 407 408/* For 82544 PCIX Workaround */ 409typedef struct _ADDRESS_LENGTH_PAIR 410{ 411 uint64_t address; 412 uint32_t length; 413} ADDRESS_LENGTH_PAIR, *PADDRESS_LENGTH_PAIR; 414 415typedef struct _DESCRIPTOR_PAIR 416{ 417 ADDRESS_LENGTH_PAIR descriptor[4]; 418 uint32_t elements; 419} DESC_ARRAY, *PDESC_ARRAY; 420 421#define EM_LOCK_INIT(_sc, _name) \ 422 mtx_init(&(_sc)->mtx, _name, MTX_NETWORK_LOCK, MTX_DEF) 423#define EM_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->mtx) 424#define EM_LOCK(_sc) mtx_lock(&(_sc)->mtx) 425#define EM_UNLOCK(_sc) mtx_unlock(&(_sc)->mtx) 426#define EM_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->mtx, MA_OWNED) 427 428#endif /* _EM_H_DEFINED_ */ 429