r300_reg.h revision 148211
1/**************************************************************************
2
3Copyright (C) 2004-2005 Nicolai Haehnle et al.
4
5Permission is hereby granted, free of charge, to any person obtaining a
6copy of this software and associated documentation files (the "Software"),
7to deal in the Software without restriction, including without limitation
8on the rights to use, copy, modify, merge, publish, distribute, sub
9license, and/or sell copies of the Software, and to permit persons to whom
10the Software is furnished to do so, subject to the following conditions:
11
12The above copyright notice and this permission notice (including the next
13paragraph) shall be included in all copies or substantial portions of the
14Software.
15
16THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
19THE AUTHOR(S) AND/OR THEIR SUPPLIERS BE LIABLE FOR ANY CLAIM,
20DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
21OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
22USE OR OTHER DEALINGS IN THE SOFTWARE.
23
24**************************************************************************/
25
26/*
27 * $FreeBSD: head/sys/dev/drm/r300_reg.h 148211 2005-07-20 21:10:57Z anholt $
28 */
29
30#ifndef _R300_REG_H
31#define _R300_REG_H
32
33#define R300_MC_INIT_MISC_LAT_TIMER	0x180
34#	define R300_MC_MISC__MC_CPR_INIT_LAT_SHIFT	0
35#	define R300_MC_MISC__MC_VF_INIT_LAT_SHIFT	4
36#	define R300_MC_MISC__MC_DISP0R_INIT_LAT_SHIFT	8
37#	define R300_MC_MISC__MC_DISP1R_INIT_LAT_SHIFT	12
38#	define R300_MC_MISC__MC_FIXED_INIT_LAT_SHIFT	16
39#	define R300_MC_MISC__MC_E2R_INIT_LAT_SHIFT	20
40#	define R300_MC_MISC__MC_SAME_PAGE_PRIO_SHIFT	24
41#	define R300_MC_MISC__MC_GLOBW_INIT_LAT_SHIFT	28
42
43
44#define R300_MC_INIT_GFX_LAT_TIMER	0x154
45#	define R300_MC_MISC__MC_G3D0R_INIT_LAT_SHIFT	0
46#	define R300_MC_MISC__MC_G3D1R_INIT_LAT_SHIFT	4
47#	define R300_MC_MISC__MC_G3D2R_INIT_LAT_SHIFT	8
48#	define R300_MC_MISC__MC_G3D3R_INIT_LAT_SHIFT	12
49#	define R300_MC_MISC__MC_TX0R_INIT_LAT_SHIFT	16
50#	define R300_MC_MISC__MC_TX1R_INIT_LAT_SHIFT	20
51#	define R300_MC_MISC__MC_GLOBR_INIT_LAT_SHIFT	24
52#	define R300_MC_MISC__MC_GLOBW_FULL_LAT_SHIFT	28
53
54/*
55This file contains registers and constants for the R300. They have been
56found mostly by examining command buffers captured using glxtest, as well
57as by extrapolating some known registers and constants from the R200.
58
59I am fairly certain that they are correct unless stated otherwise in comments.
60*/
61
62#define R300_SE_VPORT_XSCALE                0x1D98
63#define R300_SE_VPORT_XOFFSET               0x1D9C
64#define R300_SE_VPORT_YSCALE                0x1DA0
65#define R300_SE_VPORT_YOFFSET               0x1DA4
66#define R300_SE_VPORT_ZSCALE                0x1DA8
67#define R300_SE_VPORT_ZOFFSET               0x1DAC
68
69
70/* This register is written directly and also starts data section in many 3d CP_PACKET3's */
71#define R300_VAP_VF_CNTL	0x2084
72
73#	define	R300_VAP_VF_CNTL__PRIM_TYPE__SHIFT                       0
74#	define  R300_VAP_VF_CNTL__PRIM_NONE				 (0<<0)
75#	define  R300_VAP_VF_CNTL__PRIM_POINTS				 (1<<0)
76#	define  R300_VAP_VF_CNTL__PRIM_LINES				 (2<<0)
77#	define  R300_VAP_VF_CNTL__PRIM_LINE_STRIP			 (3<<0)
78#	define  R300_VAP_VF_CNTL__PRIM_TRIANGLES			 (4<<0)
79#	define  R300_VAP_VF_CNTL__PRIM_TRIANGLE_FAN			 (5<<0)
80#	define  R300_VAP_VF_CNTL__PRIM_TRIANGLE_STRIP			 (6<<0)
81#	define  R300_VAP_VF_CNTL__PRIM_LINE_LOOP			 (12<<0)
82#	define  R300_VAP_VF_CNTL__PRIM_QUADS			 	 (13<<0)
83#	define  R300_VAP_VF_CNTL__PRIM_QUAD_STRIP			 (14<<0)
84#	define  R300_VAP_VF_CNTL__PRIM_POLYGON			 	 (15<<0)
85
86#	define	R300_VAP_VF_CNTL__PRIM_WALK__SHIFT                       4
87	/* State based - direct writes to registers trigger vertex generation */
88#	define	R300_VAP_VF_CNTL__PRIM_WALK_STATE_BASED                      (0<<4)
89#	define	R300_VAP_VF_CNTL__PRIM_WALK_INDICES                          (1<<4)
90#	define	R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_LIST                      (2<<4)
91#	define	R300_VAP_VF_CNTL__PRIM_WALK_VERTEX_EMBEDDED                  (3<<4)
92
93		/* I don't think I saw these three used.. */
94#	define	R300_VAP_VF_CNTL__COLOR_ORDER__SHIFT                     6
95#	define	R300_VAP_VF_CNTL__TCL_OUTPUT_CTL_ENA__SHIFT              9
96#	define	R300_VAP_VF_CNTL__PROG_STREAM_ENA__SHIFT                 10
97
98		/* index size - when not set the indices are assumed to be 16 bit */
99#	define	R300_VAP_VF_CNTL__INDEX_SIZE_32bit                      (1<<11)
100                /* number of vertices */
101#	define	R300_VAP_VF_CNTL__NUM_VERTICES__SHIFT                    16
102
103/* BEGIN: Wild guesses */
104#define R300_VAP_OUTPUT_VTX_FMT_0           0x2090
105#       define R300_VAP_OUTPUT_VTX_FMT_0__POS_PRESENT     (1<<0)
106#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_PRESENT   (1<<1)
107#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_1_PRESENT (1<<2) /* GUESS */
108#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_2_PRESENT (1<<3) /* GUESS */
109#       define R300_VAP_OUTPUT_VTX_FMT_0__COLOR_3_PRESENT (1<<4) /* GUESS */
110#       define R300_VAP_OUTPUT_VTX_FMT_0__PT_SIZE_PRESENT (1<<16) /* GUESS */
111
112#define R300_VAP_OUTPUT_VTX_FMT_1           0x2094
113#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT 0
114#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT 3
115#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT 6
116#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT 9
117#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT 12
118#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT 15
119#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT 18
120#       define R300_VAP_OUTPUT_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT 21
121/* END */
122
123#define R300_SE_VTE_CNTL                  0x20b0
124#	define     R300_VPORT_X_SCALE_ENA                0x00000001
125#	define     R300_VPORT_X_OFFSET_ENA               0x00000002
126#	define     R300_VPORT_Y_SCALE_ENA                0x00000004
127#	define     R300_VPORT_Y_OFFSET_ENA               0x00000008
128#	define     R300_VPORT_Z_SCALE_ENA                0x00000010
129#	define     R300_VPORT_Z_OFFSET_ENA               0x00000020
130#	define     R300_VTX_XY_FMT                       0x00000100
131#	define     R300_VTX_Z_FMT                        0x00000200
132#	define     R300_VTX_W0_FMT                       0x00000400
133#	define     R300_VTX_W0_NORMALIZE                 0x00000800
134#	define     R300_VTX_ST_DENORMALIZED              0x00001000
135
136/* BEGIN: Vertex data assembly - lots of uncertainties */
137/* gap */
138/* Where do we get our vertex data?
139//
140// Vertex data either comes either from immediate mode registers or from
141// vertex arrays.
142// There appears to be no mixed mode (though we can force the pitch of
143// vertex arrays to 0, effectively reusing the same element over and over
144// again).
145//
146// Immediate mode is controlled by the INPUT_CNTL registers. I am not sure
147// if these registers influence vertex array processing.
148//
149// Vertex arrays are controlled via the 3D_LOAD_VBPNTR packet3.
150//
151// In both cases, vertex attributes are then passed through INPUT_ROUTE.
152
153// Beginning with INPUT_ROUTE_0_0 is a list of WORDs that route vertex data
154// into the vertex processor's input registers.
155// The first word routes the first input, the second word the second, etc.
156// The corresponding input is routed into the register with the given index.
157// The list is ended by a word with INPUT_ROUTE_END set.
158//
159// Always set COMPONENTS_4 in immediate mode. */
160
161#define R300_VAP_INPUT_ROUTE_0_0            0x2150
162#       define R300_INPUT_ROUTE_COMPONENTS_1     (0 << 0)
163#       define R300_INPUT_ROUTE_COMPONENTS_2     (1 << 0)
164#       define R300_INPUT_ROUTE_COMPONENTS_3     (2 << 0)
165#       define R300_INPUT_ROUTE_COMPONENTS_4     (3 << 0)
166#       define R300_INPUT_ROUTE_COMPONENTS_RGBA  (4 << 0) /* GUESS */
167#       define R300_VAP_INPUT_ROUTE_IDX_SHIFT    8
168#       define R300_VAP_INPUT_ROUTE_IDX_MASK     (31 << 8) /* GUESS */
169#       define R300_VAP_INPUT_ROUTE_END          (1 << 13)
170#       define R300_INPUT_ROUTE_IMMEDIATE_MODE   (0 << 14) /* GUESS */
171#       define R300_INPUT_ROUTE_FLOAT            (1 << 14) /* GUESS */
172#       define R300_INPUT_ROUTE_UNSIGNED_BYTE    (2 << 14) /* GUESS */
173#       define R300_INPUT_ROUTE_FLOAT_COLOR      (3 << 14) /* GUESS */
174#define R300_VAP_INPUT_ROUTE_0_1            0x2154
175#define R300_VAP_INPUT_ROUTE_0_2            0x2158
176#define R300_VAP_INPUT_ROUTE_0_3            0x215C
177#define R300_VAP_INPUT_ROUTE_0_4            0x2160
178#define R300_VAP_INPUT_ROUTE_0_5            0x2164
179#define R300_VAP_INPUT_ROUTE_0_6            0x2168
180#define R300_VAP_INPUT_ROUTE_0_7            0x216C
181
182/* gap */
183/* Notes:
184//  - always set up to produce at least two attributes:
185//    if vertex program uses only position, fglrx will set normal, too
186//  - INPUT_CNTL_0_COLOR and INPUT_CNTL_COLOR bits are always equal */
187#define R300_VAP_INPUT_CNTL_0               0x2180
188#       define R300_INPUT_CNTL_0_COLOR           0x00000001
189#define R300_VAP_INPUT_CNTL_1               0x2184
190#       define R300_INPUT_CNTL_POS               0x00000001
191#       define R300_INPUT_CNTL_NORMAL            0x00000002
192#       define R300_INPUT_CNTL_COLOR             0x00000004
193#       define R300_INPUT_CNTL_TC0               0x00000400
194#       define R300_INPUT_CNTL_TC1               0x00000800
195#       define R300_INPUT_CNTL_TC2               0x00001000 /* GUESS */
196#       define R300_INPUT_CNTL_TC3               0x00002000 /* GUESS */
197#       define R300_INPUT_CNTL_TC4               0x00004000 /* GUESS */
198#       define R300_INPUT_CNTL_TC5               0x00008000 /* GUESS */
199#       define R300_INPUT_CNTL_TC6               0x00010000 /* GUESS */
200#       define R300_INPUT_CNTL_TC7               0x00020000 /* GUESS */
201
202/* gap */
203/* Words parallel to INPUT_ROUTE_0; All words that are active in INPUT_ROUTE_0
204// are set to a swizzling bit pattern, other words are 0.
205//
206// In immediate mode, the pattern is always set to xyzw. In vertex array
207// mode, the swizzling pattern is e.g. used to set zw components in texture
208// coordinates with only tweo components. */
209#define R300_VAP_INPUT_ROUTE_1_0            0x21E0
210#       define R300_INPUT_ROUTE_SELECT_X    0
211#       define R300_INPUT_ROUTE_SELECT_Y    1
212#       define R300_INPUT_ROUTE_SELECT_Z    2
213#       define R300_INPUT_ROUTE_SELECT_W    3
214#       define R300_INPUT_ROUTE_SELECT_ZERO 4
215#       define R300_INPUT_ROUTE_SELECT_ONE  5
216#       define R300_INPUT_ROUTE_SELECT_MASK 7
217#       define R300_INPUT_ROUTE_X_SHIFT          0
218#       define R300_INPUT_ROUTE_Y_SHIFT          3
219#       define R300_INPUT_ROUTE_Z_SHIFT          6
220#       define R300_INPUT_ROUTE_W_SHIFT          9
221#       define R300_INPUT_ROUTE_ENABLE           (15 << 12)
222#define R300_VAP_INPUT_ROUTE_1_1            0x21E4
223#define R300_VAP_INPUT_ROUTE_1_2            0x21E8
224#define R300_VAP_INPUT_ROUTE_1_3            0x21EC
225#define R300_VAP_INPUT_ROUTE_1_4            0x21F0
226#define R300_VAP_INPUT_ROUTE_1_5            0x21F4
227#define R300_VAP_INPUT_ROUTE_1_6            0x21F8
228#define R300_VAP_INPUT_ROUTE_1_7            0x21FC
229
230/* END */
231
232/* gap */
233/* BEGIN: Upload vertex program and data
234// The programmable vertex shader unit has a memory bank of unknown size
235// that can be written to in 16 byte units by writing the address into
236// UPLOAD_ADDRESS, followed by data in UPLOAD_DATA (multiples of 4 DWORDs).
237//
238// Pointers into the memory bank are always in multiples of 16 bytes.
239//
240// The memory bank is divided into areas with fixed meaning.
241//
242// Starting at address UPLOAD_PROGRAM: Vertex program instructions.
243// Native limits reported by drivers from ATI suggest size 256 (i.e. 4KB),
244// whereas the difference between known addresses suggests size 512.
245//
246// Starting at address UPLOAD_PARAMETERS: Vertex program parameters.
247// Native reported limits and the VPI layout suggest size 256, whereas
248// difference between known addresses suggests size 512.
249//
250// At address UPLOAD_POINTSIZE is a vector (0, 0, ps, 0), where ps is the
251// floating point pointsize. The exact purpose of this state is uncertain,
252// as there is also the R300_RE_POINTSIZE register.
253//
254// Multiple vertex programs and parameter sets can be loaded at once,
255// which could explain the size discrepancy. */
256#define R300_VAP_PVS_UPLOAD_ADDRESS         0x2200
257#       define R300_PVS_UPLOAD_PROGRAM           0x00000000
258#       define R300_PVS_UPLOAD_PARAMETERS        0x00000200
259#       define R300_PVS_UPLOAD_POINTSIZE         0x00000406
260/* gap */
261#define R300_VAP_PVS_UPLOAD_DATA            0x2208
262/* END */
263
264/* gap */
265/* I do not know the purpose of this register. However, I do know that
266// it is set to 221C_CLEAR for clear operations and to 221C_NORMAL
267// for normal rendering. */
268#define R300_VAP_UNKNOWN_221C               0x221C
269#       define R300_221C_NORMAL                  0x00000000
270#       define R300_221C_CLEAR                   0x0001C000
271
272/* gap */
273/* Sometimes, END_OF_PKT and 0x2284=0 are the only commands sent between
274// rendering commands and overwriting vertex program parameters.
275// Therefore, I suspect writing zero to 0x2284 synchronizes the engine and
276// avoids bugs caused by still running shaders reading bad data from memory. */
277#define R300_VAP_PVS_WAITIDLE               0x2284 /* GUESS */
278
279/* Absolutely no clue what this register is about. */
280#define R300_VAP_UNKNOWN_2288               0x2288
281#       define R300_2288_R300                    0x00750000 /* -- nh */
282#       define R300_2288_RV350                   0x0000FFFF /* -- Vladimir */
283
284/* gap */
285/* Addresses are relative to the vertex program instruction area of the
286// memory bank. PROGRAM_END points to the last instruction of the active
287// program
288//
289// The meaning of the two UNKNOWN fields is obviously not known. However,
290// experiments so far have shown that both *must* point to an instruction
291// inside the vertex program, otherwise the GPU locks up.
292// fglrx usually sets CNTL_3_UNKNOWN to the end of the program and
293// CNTL_1_UNKNOWN points to instruction where last write to position takes place.
294// Most likely this is used to ignore rest of the program in cases where group of verts arent visible.
295// For some reason this "section" is sometimes accepted other instruction that have
296// no relationship with position calculations.
297*/
298#define R300_VAP_PVS_CNTL_1                 0x22D0
299#       define R300_PVS_CNTL_1_PROGRAM_START_SHIFT   0
300#       define R300_PVS_CNTL_1_POS_END_SHIFT         10
301#       define R300_PVS_CNTL_1_PROGRAM_END_SHIFT     20
302/* Addresses are relative the the vertex program parameters area. */
303#define R300_VAP_PVS_CNTL_2                 0x22D4
304#       define R300_PVS_CNTL_2_PARAM_OFFSET_SHIFT 0
305#       define R300_PVS_CNTL_2_PARAM_COUNT_SHIFT  16
306#define R300_VAP_PVS_CNTL_3	           0x22D8
307#       define R300_PVS_CNTL_3_PROGRAM_UNKNOWN_SHIFT 10
308#       define R300_PVS_CNTL_3_PROGRAM_UNKNOWN2_SHIFT 0
309
310/* The entire range from 0x2300 to 0x2AC inclusive seems to be used for
311// immediate vertices */
312#define R300_VAP_VTX_COLOR_R                0x2464
313#define R300_VAP_VTX_COLOR_G                0x2468
314#define R300_VAP_VTX_COLOR_B                0x246C
315#define R300_VAP_VTX_POS_0_X_1              0x2490 /* used for glVertex2*() */
316#define R300_VAP_VTX_POS_0_Y_1              0x2494
317#define R300_VAP_VTX_COLOR_PKD              0x249C /* RGBA */
318#define R300_VAP_VTX_POS_0_X_2              0x24A0 /* used for glVertex3*() */
319#define R300_VAP_VTX_POS_0_Y_2              0x24A4
320#define R300_VAP_VTX_POS_0_Z_2              0x24A8
321#define R300_VAP_VTX_END_OF_PKT             0x24AC /* write 0 to indicate end of packet? */
322
323/* gap */
324
325/* These are values from r300_reg/r300_reg.h - they are known to be correct
326   and are here so we can use one register file instead of several
327   - Vladimir */
328#define R300_GB_VAP_RASTER_VTX_FMT_0	0x4000
329#	define R300_GB_VAP_RASTER_VTX_FMT_0__POS_PRESENT	(1<<0)
330#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_0_PRESENT	(1<<1)
331#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_1_PRESENT	(1<<2)
332#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_2_PRESENT	(1<<3)
333#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_3_PRESENT	(1<<4)
334#	define R300_GB_VAP_RASTER_VTX_FMT_0__COLOR_SPACE	(0xf<<5)
335#	define R300_GB_VAP_RASTER_VTX_FMT_0__PT_SIZE_PRESENT	(0x1<<16)
336
337#define R300_GB_VAP_RASTER_VTX_FMT_1	0x4004
338	/* each of the following is 3 bits wide, specifies number
339	   of components */
340#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_0_COMP_CNT_SHIFT	0
341#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_1_COMP_CNT_SHIFT	3
342#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_2_COMP_CNT_SHIFT	6
343#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_3_COMP_CNT_SHIFT	9
344#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_4_COMP_CNT_SHIFT	12
345#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_5_COMP_CNT_SHIFT	15
346#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_6_COMP_CNT_SHIFT	18
347#	define R300_GB_VAP_RASTER_VTX_FMT_1__TEX_7_COMP_CNT_SHIFT	21
348
349/* UNK30 seems to enables point to quad transformation on textures
350   (or something closely related to that).
351   This bit is rather fatal at the time being due to lackings at pixel shader side */
352#define R300_GB_ENABLE	0x4008
353#	define R300_GB_POINT_STUFF_ENABLE	(1<<0)
354#	define R300_GB_LINE_STUFF_ENABLE	(1<<1)
355#	define R300_GB_TRIANGLE_STUFF_ENABLE	(1<<2)
356#	define R300_GB_STENCIL_AUTO_ENABLE	(1<<4)
357#	define R300_GB_UNK30			(1<<30)
358	/* each of the following is 2 bits wide */
359#define R300_GB_TEX_REPLICATE	0
360#define R300_GB_TEX_ST		1
361#define R300_GB_TEX_STR		2
362#	define R300_GB_TEX0_SOURCE_SHIFT	16
363#	define R300_GB_TEX1_SOURCE_SHIFT	18
364#	define R300_GB_TEX2_SOURCE_SHIFT	20
365#	define R300_GB_TEX3_SOURCE_SHIFT	22
366#	define R300_GB_TEX4_SOURCE_SHIFT	24
367#	define R300_GB_TEX5_SOURCE_SHIFT	26
368#	define R300_GB_TEX6_SOURCE_SHIFT	28
369#	define R300_GB_TEX7_SOURCE_SHIFT	30
370
371/* MSPOS - positions for multisample antialiasing (?) */
372#define R300_GB_MSPOS0	0x4010
373	/* shifts - each of the fields is 4 bits */
374#	define R300_GB_MSPOS0__MS_X0_SHIFT	0
375#	define R300_GB_MSPOS0__MS_Y0_SHIFT	4
376#	define R300_GB_MSPOS0__MS_X1_SHIFT	8
377#	define R300_GB_MSPOS0__MS_Y1_SHIFT	12
378#	define R300_GB_MSPOS0__MS_X2_SHIFT	16
379#	define R300_GB_MSPOS0__MS_Y2_SHIFT	20
380#	define R300_GB_MSPOS0__MSBD0_Y		24
381#	define R300_GB_MSPOS0__MSBD0_X		28
382
383#define R300_GB_MSPOS1	0x4014
384#	define R300_GB_MSPOS1__MS_X3_SHIFT	0
385#	define R300_GB_MSPOS1__MS_Y3_SHIFT	4
386#	define R300_GB_MSPOS1__MS_X4_SHIFT	8
387#	define R300_GB_MSPOS1__MS_Y4_SHIFT	12
388#	define R300_GB_MSPOS1__MS_X5_SHIFT	16
389#	define R300_GB_MSPOS1__MS_Y5_SHIFT	20
390#	define R300_GB_MSPOS1__MSBD1		24
391
392
393#define R300_GB_TILE_CONFIG	0x4018
394#	define R300_GB_TILE_ENABLE	(1<<0)
395#	define R300_GB_TILE_PIPE_COUNT_RV300	0
396#	define R300_GB_TILE_PIPE_COUNT_R300	(3<<1)
397#	define R300_GB_TILE_PIPE_COUNT_R420	(7<<1)
398#	define R300_GB_TILE_SIZE_8		0
399#	define R300_GB_TILE_SIZE_16		(1<<4)
400#	define R300_GB_TILE_SIZE_32		(2<<4)
401#	define R300_GB_SUPER_SIZE_1		(0<<6)
402#	define R300_GB_SUPER_SIZE_2		(1<<6)
403#	define R300_GB_SUPER_SIZE_4		(2<<6)
404#	define R300_GB_SUPER_SIZE_8		(3<<6)
405#	define R300_GB_SUPER_SIZE_16		(4<<6)
406#	define R300_GB_SUPER_SIZE_32		(5<<6)
407#	define R300_GB_SUPER_SIZE_64		(6<<6)
408#	define R300_GB_SUPER_SIZE_128		(7<<6)
409#	define R300_GB_SUPER_X_SHIFT		9	/* 3 bits wide */
410#	define R300_GB_SUPER_Y_SHIFT		12	/* 3 bits wide */
411#	define R300_GB_SUPER_TILE_A		0
412#	define R300_GB_SUPER_TILE_B		(1<<15)
413#	define R300_GB_SUBPIXEL_1_12		0
414#	define R300_GB_SUBPIXEL_1_16		(1<<16)
415
416#define R300_GB_FIFO_SIZE	0x4024
417	/* each of the following is 2 bits wide */
418#define R300_GB_FIFO_SIZE_32	0
419#define R300_GB_FIFO_SIZE_64	1
420#define R300_GB_FIFO_SIZE_128	2
421#define R300_GB_FIFO_SIZE_256	3
422#	define R300_SC_IFIFO_SIZE_SHIFT	0
423#	define R300_SC_TZFIFO_SIZE_SHIFT	2
424#	define R300_SC_BFIFO_SIZE_SHIFT	4
425
426#	define R300_US_OFIFO_SIZE_SHIFT	12
427#	define R300_US_WFIFO_SIZE_SHIFT	14
428	/* the following use the same constants as above, but meaning is
429	   is times 2 (i.e. instead of 32 words it means 64 */
430#	define R300_RS_TFIFO_SIZE_SHIFT	6
431#	define R300_RS_CFIFO_SIZE_SHIFT	8
432#	define R300_US_RAM_SIZE_SHIFT		10
433	/* watermarks, 3 bits wide */
434#	define R300_RS_HIGHWATER_COL_SHIFT	16
435#	define R300_RS_HIGHWATER_TEX_SHIFT	19
436#	define R300_OFIFO_HIGHWATER_SHIFT	22	/* two bits only */
437#	define R300_CUBE_FIFO_HIGHWATER_COL_SHIFT	24
438
439#define R300_GB_SELECT	0x401C
440#	define R300_GB_FOG_SELECT_C0A		0
441#	define R300_GB_FOG_SELECT_C1A		1
442#	define R300_GB_FOG_SELECT_C2A		2
443#	define R300_GB_FOG_SELECT_C3A		3
444#	define R300_GB_FOG_SELECT_1_1_W	4
445#	define R300_GB_FOG_SELECT_Z		5
446#	define R300_GB_DEPTH_SELECT_Z		0
447#	define R300_GB_DEPTH_SELECT_1_1_W	(1<<3)
448#	define R300_GB_W_SELECT_1_W		0
449#	define R300_GB_W_SELECT_1		(1<<4)
450
451#define R300_GB_AA_CONFIG		0x4020
452#	define R300_AA_ENABLE			0x01
453#	define R300_AA_SUBSAMPLES_2		0
454#	define R300_AA_SUBSAMPLES_3		(1<<1)
455#	define R300_AA_SUBSAMPLES_4		(2<<1)
456#	define R300_AA_SUBSAMPLES_6		(3<<1)
457
458/* END */
459
460/* gap */
461/* The upper enable bits are guessed, based on fglrx reported limits. */
462#define R300_TX_ENABLE                      0x4104
463#       define R300_TX_ENABLE_0                  (1 << 0)
464#       define R300_TX_ENABLE_1                  (1 << 1)
465#       define R300_TX_ENABLE_2                  (1 << 2)
466#       define R300_TX_ENABLE_3                  (1 << 3)
467#       define R300_TX_ENABLE_4                  (1 << 4)
468#       define R300_TX_ENABLE_5                  (1 << 5)
469#       define R300_TX_ENABLE_6                  (1 << 6)
470#       define R300_TX_ENABLE_7                  (1 << 7)
471#       define R300_TX_ENABLE_8                  (1 << 8)
472#       define R300_TX_ENABLE_9                  (1 << 9)
473#       define R300_TX_ENABLE_10                 (1 << 10)
474#       define R300_TX_ENABLE_11                 (1 << 11)
475#       define R300_TX_ENABLE_12                 (1 << 12)
476#       define R300_TX_ENABLE_13                 (1 << 13)
477#       define R300_TX_ENABLE_14                 (1 << 14)
478#       define R300_TX_ENABLE_15                 (1 << 15)
479
480/* The pointsize is given in multiples of 6. The pointsize can be
481// enormous: Clear() renders a single point that fills the entire
482// framebuffer. */
483#define R300_RE_POINTSIZE                   0x421C
484#       define R300_POINTSIZE_Y_SHIFT            0
485#       define R300_POINTSIZE_Y_MASK             (0xFFFF << 0) /* GUESS */
486#       define R300_POINTSIZE_X_SHIFT            16
487#       define R300_POINTSIZE_X_MASK             (0xFFFF << 16) /* GUESS */
488#       define R300_POINTSIZE_MAX             (R300_POINTSIZE_Y_MASK / 6)
489
490/* The line width is given in multiples of 6.
491   In default mode lines are classified as vertical lines.
492   HO: horizontal
493   VE: vertical or horizontal
494   HO & VE: no classification
495*/
496#define R300_RE_LINE_CNT                      0x4234
497#       define R300_LINESIZE_SHIFT            0
498#       define R300_LINESIZE_MASK             (0xFFFF << 0) /* GUESS */
499#       define R300_LINESIZE_MAX             (R300_LINESIZE_MASK / 6)
500#       define R300_LINE_CNT_HO               (1 << 16)
501#       define R300_LINE_CNT_VE               (1 << 17)
502
503/* Some sort of scale or clamp value for texcoordless textures. */
504#define R300_RE_UNK4238                       0x4238
505
506#define R300_RE_SHADE_MODEL                   0x4278
507#	define R300_RE_SHADE_MODEL_SMOOTH     0x3aaaa
508#	define R300_RE_SHADE_MODEL_FLAT       0x39595
509
510/* Dangerous */
511#define R300_RE_POLYGON_MODE                  0x4288
512#	define R300_PM_ENABLED                (1 << 0)
513#	define R300_PM_FRONT_POINT            (0 << 0)
514#	define R300_PM_BACK_POINT             (0 << 0)
515#	define R300_PM_FRONT_LINE             (1 << 4)
516#	define R300_PM_FRONT_FILL             (1 << 5)
517#	define R300_PM_BACK_LINE              (1 << 7)
518#	define R300_PM_BACK_FILL              (1 << 8)
519
520/* Not sure why there are duplicate of factor and constant values.
521   My best guess so far is that there are seperate zbiases for test and write.
522   Ordering might be wrong.
523   Some of the tests indicate that fgl has a fallback implementation of zbias
524   via pixel shaders. */
525#define R300_RE_ZBIAS_T_FACTOR                0x42A4
526#define R300_RE_ZBIAS_T_CONSTANT              0x42A8
527#define R300_RE_ZBIAS_W_FACTOR                0x42AC
528#define R300_RE_ZBIAS_W_CONSTANT              0x42B0
529
530/* This register needs to be set to (1<<1) for RV350 to correctly
531   perform depth test (see --vb-triangles in r300_demo)
532   Don't know about other chips. - Vladimir
533   This is set to 3 when GL_POLYGON_OFFSET_FILL is on.
534   My guess is that there are two bits for each zbias primitive (FILL, LINE, POINT).
535   One to enable depth test and one for depth write.
536   Yet this doesnt explain why depth writes work ...
537    */
538#define R300_RE_OCCLUSION_CNTL		    0x42B4
539#	define R300_OCCLUSION_ON		(1<<1)
540
541#define R300_RE_CULL_CNTL                   0x42B8
542#       define R300_CULL_FRONT                   (1 << 0)
543#       define R300_CULL_BACK                    (1 << 1)
544#       define R300_FRONT_FACE_CCW               (0 << 2)
545#       define R300_FRONT_FACE_CW                (1 << 2)
546
547
548/* BEGIN: Rasterization / Interpolators - many guesses
549// 0_UNKNOWN_18 has always been set except for clear operations.
550// TC_CNT is the number of incoming texture coordinate sets (i.e. it depends
551// on the vertex program, *not* the fragment program) */
552#define R300_RS_CNTL_0                      0x4300
553#       define R300_RS_CNTL_TC_CNT_SHIFT         2
554#       define R300_RS_CNTL_TC_CNT_MASK          (7 << 2)
555#		define R300_RS_CNTL_CI_CNT_SHIFT         7 /* number of color interpolators used */
556#       define R300_RS_CNTL_0_UNKNOWN_18         (1 << 18)
557/* Guess: RS_CNTL_1 holds the index of the highest used RS_ROUTE_n register. */
558#define R300_RS_CNTL_1                      0x4304
559
560/* gap */
561/* Only used for texture coordinates.
562// Use the source field to route texture coordinate input from the vertex program
563// to the desired interpolator. Note that the source field is relative to the
564// outputs the vertex program *actually* writes. If a vertex program only writes
565// texcoord[1], this will be source index 0.
566// Set INTERP_USED on all interpolators that produce data used by the
567// fragment program. INTERP_USED looks like a swizzling mask, but
568// I haven't seen it used that way.
569//
570// Note: The _UNKNOWN constants are always set in their respective register.
571// I don't know if this is necessary. */
572#define R300_RS_INTERP_0                    0x4310
573#define R300_RS_INTERP_1                    0x4314
574#       define R300_RS_INTERP_1_UNKNOWN          0x40
575#define R300_RS_INTERP_2                    0x4318
576#       define R300_RS_INTERP_2_UNKNOWN          0x80
577#define R300_RS_INTERP_3                    0x431C
578#       define R300_RS_INTERP_3_UNKNOWN          0xC0
579#define R300_RS_INTERP_4                    0x4320
580#define R300_RS_INTERP_5                    0x4324
581#define R300_RS_INTERP_6                    0x4328
582#define R300_RS_INTERP_7                    0x432C
583#       define R300_RS_INTERP_SRC_SHIFT          2
584#       define R300_RS_INTERP_SRC_MASK           (7 << 2)
585#       define R300_RS_INTERP_USED               0x00D10000
586
587/* These DWORDs control how vertex data is routed into fragment program
588// registers, after interpolators. */
589#define R300_RS_ROUTE_0                     0x4330
590#define R300_RS_ROUTE_1                     0x4334
591#define R300_RS_ROUTE_2                     0x4338
592#define R300_RS_ROUTE_3                     0x433C /* GUESS */
593#define R300_RS_ROUTE_4                     0x4340 /* GUESS */
594#define R300_RS_ROUTE_5                     0x4344 /* GUESS */
595#define R300_RS_ROUTE_6                     0x4348 /* GUESS */
596#define R300_RS_ROUTE_7                     0x434C /* GUESS */
597#       define R300_RS_ROUTE_SOURCE_INTERP_0     0
598#       define R300_RS_ROUTE_SOURCE_INTERP_1     1
599#       define R300_RS_ROUTE_SOURCE_INTERP_2     2
600#       define R300_RS_ROUTE_SOURCE_INTERP_3     3
601#       define R300_RS_ROUTE_SOURCE_INTERP_4     4
602#       define R300_RS_ROUTE_SOURCE_INTERP_5     5 /* GUESS */
603#       define R300_RS_ROUTE_SOURCE_INTERP_6     6 /* GUESS */
604#       define R300_RS_ROUTE_SOURCE_INTERP_7     7 /* GUESS */
605#       define R300_RS_ROUTE_ENABLE              (1 << 3) /* GUESS */
606#       define R300_RS_ROUTE_DEST_SHIFT          6
607#       define R300_RS_ROUTE_DEST_MASK           (31 << 6) /* GUESS */
608
609/* Special handling for color: When the fragment program uses color,
610// the ROUTE_0_COLOR bit is set and ROUTE_0_COLOR_DEST contains the
611// color register index. */
612#       define R300_RS_ROUTE_0_COLOR             (1 << 14)
613#       define R300_RS_ROUTE_0_COLOR_DEST_SHIFT  17
614#       define R300_RS_ROUTE_0_COLOR_DEST_MASK   (31 << 17) /* GUESS */
615/* As above, but for secondary color */
616#		define R300_RS_ROUTE_1_COLOR1            (1 << 14)
617#		define R300_RS_ROUTE_1_COLOR1_DEST_SHIFT 17
618#		define R300_RS_ROUTE_1_COLOR1_DEST_MASK  (31 << 17)
619#		define R300_RS_ROUTE_1_UNKNOWN11         (1 << 11)
620/* END */
621
622/* BEGIN: Scissors and cliprects
623// There are four clipping rectangles. Their corner coordinates are inclusive.
624// Every pixel is assigned a number from 0 and 15 by setting bits 0-3 depending
625// on whether the pixel is inside cliprects 0-3, respectively. For example,
626// if a pixel is inside cliprects 0 and 1, but outside 2 and 3, it is assigned
627// the number 3 (binary 0011).
628// Iff the bit corresponding to the pixel's number in RE_CLIPRECT_CNTL is set,
629// the pixel is rasterized.
630//
631// In addition to this, there is a scissors rectangle. Only pixels inside the
632// scissors rectangle are drawn. (coordinates are inclusive)
633//
634// For some reason, the top-left corner of the framebuffer is at (1440, 1440)
635// for the purpose of clipping and scissors. */
636#define R300_RE_CLIPRECT_TL_0               0x43B0
637#define R300_RE_CLIPRECT_BR_0               0x43B4
638#define R300_RE_CLIPRECT_TL_1               0x43B8
639#define R300_RE_CLIPRECT_BR_1               0x43BC
640#define R300_RE_CLIPRECT_TL_2               0x43C0
641#define R300_RE_CLIPRECT_BR_2               0x43C4
642#define R300_RE_CLIPRECT_TL_3               0x43C8
643#define R300_RE_CLIPRECT_BR_3               0x43CC
644#       define R300_CLIPRECT_OFFSET              1440
645#       define R300_CLIPRECT_MASK                0x1FFF
646#       define R300_CLIPRECT_X_SHIFT             0
647#       define R300_CLIPRECT_X_MASK              (0x1FFF << 0)
648#       define R300_CLIPRECT_Y_SHIFT             13
649#       define R300_CLIPRECT_Y_MASK              (0x1FFF << 13)
650#define R300_RE_CLIPRECT_CNTL               0x43D0
651#       define R300_CLIP_OUT                     (1 << 0)
652#       define R300_CLIP_0                       (1 << 1)
653#       define R300_CLIP_1                       (1 << 2)
654#       define R300_CLIP_10                      (1 << 3)
655#       define R300_CLIP_2                       (1 << 4)
656#       define R300_CLIP_20                      (1 << 5)
657#       define R300_CLIP_21                      (1 << 6)
658#       define R300_CLIP_210                     (1 << 7)
659#       define R300_CLIP_3                       (1 << 8)
660#       define R300_CLIP_30                      (1 << 9)
661#       define R300_CLIP_31                      (1 << 10)
662#       define R300_CLIP_310                     (1 << 11)
663#       define R300_CLIP_32                      (1 << 12)
664#       define R300_CLIP_320                     (1 << 13)
665#       define R300_CLIP_321                     (1 << 14)
666#       define R300_CLIP_3210                    (1 << 15)
667
668/* gap */
669#define R300_RE_SCISSORS_TL                 0x43E0
670#define R300_RE_SCISSORS_BR                 0x43E4
671#       define R300_SCISSORS_OFFSET              1440
672#       define R300_SCISSORS_X_SHIFT             0
673#       define R300_SCISSORS_X_MASK              (0x1FFF << 0)
674#       define R300_SCISSORS_Y_SHIFT             13
675#       define R300_SCISSORS_Y_MASK              (0x1FFF << 13)
676/* END */
677
678/* BEGIN: Texture specification
679// The texture specification dwords are grouped by meaning and not by texture unit.
680// This means that e.g. the offset for texture image unit N is found in register
681// TX_OFFSET_0 + (4*N) */
682#define R300_TX_FILTER_0                    0x4400
683#       define R300_TX_REPEAT                    0
684#       define R300_TX_MIRRORED                  1
685#       define R300_TX_CLAMP                     4
686#       define R300_TX_CLAMP_TO_EDGE             2
687#       define R300_TX_CLAMP_TO_BORDER           6
688#       define R300_TX_WRAP_S_SHIFT              0
689#       define R300_TX_WRAP_S_MASK               (7 << 0)
690#       define R300_TX_WRAP_T_SHIFT              3
691#       define R300_TX_WRAP_T_MASK               (7 << 3)
692#       define R300_TX_WRAP_Q_SHIFT              6
693#       define R300_TX_WRAP_Q_MASK               (7 << 6)
694#       define R300_TX_MAG_FILTER_NEAREST        (1 << 9)
695#       define R300_TX_MAG_FILTER_LINEAR         (2 << 9)
696#       define R300_TX_MAG_FILTER_MASK           (3 << 9)
697#       define R300_TX_MIN_FILTER_NEAREST        (1 << 11)
698#       define R300_TX_MIN_FILTER_LINEAR         (2 << 11)
699#	define R300_TX_MIN_FILTER_NEAREST_MIP_NEAREST       (5  <<  11)
700#	define R300_TX_MIN_FILTER_NEAREST_MIP_LINEAR        (9  <<  11)
701#	define R300_TX_MIN_FILTER_LINEAR_MIP_NEAREST        (6  <<  11)
702#	define R300_TX_MIN_FILTER_LINEAR_MIP_LINEAR         (10 <<  11)
703
704/* NOTE: NEAREST doesnt seem to exist.
705   Im not seting MAG_FILTER_MASK and (3 << 11) on for all
706   anisotropy modes because that would void selected mag filter */
707#	define R300_TX_MIN_FILTER_ANISO_NEAREST             ((0 << 13) /*|R300_TX_MAG_FILTER_MASK|(3<<11)*/)
708#	define R300_TX_MIN_FILTER_ANISO_LINEAR              ((0 << 13) /*|R300_TX_MAG_FILTER_MASK|(3<<11)*/)
709#	define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_NEAREST ((1 << 13) /*|R300_TX_MAG_FILTER_MASK|(3<<11)*/)
710#	define R300_TX_MIN_FILTER_ANISO_NEAREST_MIP_LINEAR  ((2 << 13) /*|R300_TX_MAG_FILTER_MASK|(3<<11)*/)
711#       define R300_TX_MIN_FILTER_MASK           ( (15 << 11) | (3 << 13) )
712#	define R300_TX_MAX_ANISO_1_TO_1  (0 << 21)
713#	define R300_TX_MAX_ANISO_2_TO_1  (2 << 21)
714#	define R300_TX_MAX_ANISO_4_TO_1  (4 << 21)
715#	define R300_TX_MAX_ANISO_8_TO_1  (6 << 21)
716#	define R300_TX_MAX_ANISO_16_TO_1 (8 << 21)
717#	define R300_TX_MAX_ANISO_MASK    (14 << 21)
718
719#define R300_TX_UNK1_0                      0x4440
720#	define R300_LOD_BIAS_MASK	    0x1fff
721
722#define R300_TX_SIZE_0                      0x4480
723#       define R300_TX_WIDTHMASK_SHIFT           0
724#       define R300_TX_WIDTHMASK_MASK            (2047 << 0)
725#       define R300_TX_HEIGHTMASK_SHIFT          11
726#       define R300_TX_HEIGHTMASK_MASK           (2047 << 11)
727#       define R300_TX_UNK23                     (1 << 23)
728#       define R300_TX_SIZE_SHIFT                26 /* largest of width, height */
729#       define R300_TX_SIZE_MASK                 (15 << 26)
730#define R300_TX_FORMAT_0                    0x44C0
731	/* The interpretation of the format word by Wladimir van der Laan */
732	/* The X, Y, Z and W refer to the layout of the components.
733	   They are given meanings as R, G, B and Alpha by the swizzle
734	   specification */
735#	define R300_TX_FORMAT_X8		    0x0
736#	define R300_TX_FORMAT_X16		    0x1
737#	define R300_TX_FORMAT_Y4X4		    0x2
738#	define R300_TX_FORMAT_Y8X8		    0x3
739#	define R300_TX_FORMAT_Y16X16		    0x4
740#	define R300_TX_FORMAT_Z3Y3X2		    0x5
741#	define R300_TX_FORMAT_Z5Y6X5		    0x6
742#	define R300_TX_FORMAT_Z6Y5X5		    0x7
743#	define R300_TX_FORMAT_Z11Y11X10		    0x8
744#	define R300_TX_FORMAT_Z10Y11X11		    0x9
745#	define R300_TX_FORMAT_W4Z4Y4X4		    0xA
746#	define R300_TX_FORMAT_W1Z5Y5X5		    0xB
747#	define R300_TX_FORMAT_W8Z8Y8X8		    0xC
748#	define R300_TX_FORMAT_W2Z10Y10X10	    0xD
749#	define R300_TX_FORMAT_W16Z16Y16X16	    0xE
750#	define R300_TX_FORMAT_DXT1	    	    0xF
751#	define R300_TX_FORMAT_DXT3	    	    0x10
752#	define R300_TX_FORMAT_DXT5	    	    0x11
753#	define R300_TX_FORMAT_D3DMFT_CxV8U8	    0x12     /* no swizzle */
754#	define R300_TX_FORMAT_A8R8G8B8	    	    0x13     /* no swizzle */
755#	define R300_TX_FORMAT_B8G8_B8G8	    	    0x14     /* no swizzle */
756#	define R300_TX_FORMAT_G8R8_G8B8	    	    0x15     /* no swizzle */
757						  /* 0x16 - some 16 bit green format.. ?? */
758#	define R300_TX_FORMAT_UNK25		   (1 << 25) /* no swizzle */
759
760	/* gap */
761	/* Floating point formats */
762	/* Note - hardware supports both 16 and 32 bit floating point */
763#	define R300_TX_FORMAT_FL_I16	    	    0x18
764#	define R300_TX_FORMAT_FL_I16A16	    	    0x19
765#	define R300_TX_FORMAT_FL_R16G16B16A16	    0x1A
766#	define R300_TX_FORMAT_FL_I32	    	    0x1B
767#	define R300_TX_FORMAT_FL_I32A32	    	    0x1C
768#	define R300_TX_FORMAT_FL_R32G32B32A32	    0x1D
769	/* alpha modes, convenience mostly */
770	/* if you have alpha, pick constant appropriate to the
771	   number of channels (1 for I8, 2 for I8A8, 4 for R8G8B8A8, etc */
772# 	define R300_TX_FORMAT_ALPHA_1CH		    0x000
773# 	define R300_TX_FORMAT_ALPHA_2CH		    0x200
774# 	define R300_TX_FORMAT_ALPHA_4CH		    0x600
775# 	define R300_TX_FORMAT_ALPHA_NONE	    0xA00
776	/* Swizzling */
777	/* constants */
778#	define R300_TX_FORMAT_X		0
779#	define R300_TX_FORMAT_Y		1
780#	define R300_TX_FORMAT_Z		2
781#	define R300_TX_FORMAT_W		3
782#	define R300_TX_FORMAT_ZERO	4
783#	define R300_TX_FORMAT_ONE	5
784#	define R300_TX_FORMAT_CUT_Z	6		/* 2.0*Z, everything above 1.0 is set to 0.0 */
785#	define R300_TX_FORMAT_CUT_W	7		/* 2.0*W, everything above 1.0 is set to 0.0 */
786
787#	define R300_TX_FORMAT_B_SHIFT	18
788#	define R300_TX_FORMAT_G_SHIFT	15
789#	define R300_TX_FORMAT_R_SHIFT	12
790#	define R300_TX_FORMAT_A_SHIFT	9
791	/* Convenience macro to take care of layout and swizzling */
792#	define R300_EASY_TX_FORMAT(B, G, R, A, FMT)	(\
793	  ((R300_TX_FORMAT_##B)<<R300_TX_FORMAT_B_SHIFT) \
794	| ((R300_TX_FORMAT_##G)<<R300_TX_FORMAT_G_SHIFT) \
795	| ((R300_TX_FORMAT_##R)<<R300_TX_FORMAT_R_SHIFT) \
796	| ((R300_TX_FORMAT_##A)<<R300_TX_FORMAT_A_SHIFT) \
797	| (R300_TX_FORMAT_##FMT) \
798	  )
799	/* These can be ORed with result of R300_EASY_TX_FORMAT() */
800	/* We don't really know what they do. Take values from a constant color ? */
801#	define R300_TX_FORMAT_CONST_X		(1<<5)
802#	define R300_TX_FORMAT_CONST_Y		(2<<5)
803#	define R300_TX_FORMAT_CONST_Z		(4<<5)
804#	define R300_TX_FORMAT_CONST_W		(8<<5)
805
806#	define R300_TX_FORMAT_YUV_MODE		0x00800000
807
808#define R300_TX_OFFSET_0                    0x4540
809/* BEGIN: Guess from R200 */
810#       define R300_TXO_ENDIAN_NO_SWAP           (0 << 0)
811#       define R300_TXO_ENDIAN_BYTE_SWAP         (1 << 0)
812#       define R300_TXO_ENDIAN_WORD_SWAP         (2 << 0)
813#       define R300_TXO_ENDIAN_HALFDW_SWAP       (3 << 0)
814#       define R300_TXO_OFFSET_MASK              0xffffffe0
815#       define R300_TXO_OFFSET_SHIFT             5
816/* END */
817#define R300_TX_UNK4_0                      0x4580
818#define R300_TX_BORDER_COLOR_0              0x45C0 //ff00ff00 == { 0, 1.0, 0, 1.0 }
819
820/* END */
821
822/* BEGIN: Fragment program instruction set
823// Fragment programs are written directly into register space.
824// There are separate instruction streams for texture instructions and ALU
825// instructions.
826// In order to synchronize these streams, the program is divided into up
827// to 4 nodes. Each node begins with a number of TEX operations, followed
828// by a number of ALU operations.
829// The first node can have zero TEX ops, all subsequent nodes must have at least
830// one TEX ops.
831// All nodes must have at least one ALU op.
832//
833// The index of the last node is stored in PFS_CNTL_0: A value of 0 means
834// 1 node, a value of 3 means 4 nodes.
835// The total amount of instructions is defined in PFS_CNTL_2. The offsets are
836// offsets into the respective instruction streams, while *_END points to the
837// last instruction relative to this offset. */
838#define R300_PFS_CNTL_0                     0x4600
839#       define R300_PFS_CNTL_LAST_NODES_SHIFT    0
840#       define R300_PFS_CNTL_LAST_NODES_MASK     (3 << 0)
841#       define R300_PFS_CNTL_FIRST_NODE_HAS_TEX  (1 << 3)
842#define R300_PFS_CNTL_1                     0x4604
843/* There is an unshifted value here which has so far always been equal to the
844// index of the highest used temporary register. */
845#define R300_PFS_CNTL_2                     0x4608
846#       define R300_PFS_CNTL_ALU_OFFSET_SHIFT    0
847#       define R300_PFS_CNTL_ALU_OFFSET_MASK     (63 << 0)
848#       define R300_PFS_CNTL_ALU_END_SHIFT       6
849#       define R300_PFS_CNTL_ALU_END_MASK        (63 << 0)
850#       define R300_PFS_CNTL_TEX_OFFSET_SHIFT    12
851#       define R300_PFS_CNTL_TEX_OFFSET_MASK     (31 << 12) /* GUESS */
852#       define R300_PFS_CNTL_TEX_END_SHIFT       18
853#       define R300_PFS_CNTL_TEX_END_MASK        (31 << 18) /* GUESS */
854
855/* gap */
856/* Nodes are stored backwards. The last active node is always stored in
857// PFS_NODE_3.
858// Example: In a 2-node program, NODE_0 and NODE_1 are set to 0. The
859// first node is stored in NODE_2, the second node is stored in NODE_3.
860//
861// Offsets are relative to the master offset from PFS_CNTL_2.
862// LAST_NODE is set for the last node, and only for the last node. */
863#define R300_PFS_NODE_0                     0x4610
864#define R300_PFS_NODE_1                     0x4614
865#define R300_PFS_NODE_2                     0x4618
866#define R300_PFS_NODE_3                     0x461C
867#       define R300_PFS_NODE_ALU_OFFSET_SHIFT    0
868#       define R300_PFS_NODE_ALU_OFFSET_MASK     (63 << 0)
869#       define R300_PFS_NODE_ALU_END_SHIFT       6
870#       define R300_PFS_NODE_ALU_END_MASK        (63 << 6)
871#       define R300_PFS_NODE_TEX_OFFSET_SHIFT    12
872#       define R300_PFS_NODE_TEX_OFFSET_MASK     (31 << 12)
873#       define R300_PFS_NODE_TEX_END_SHIFT       17
874#       define R300_PFS_NODE_TEX_END_MASK        (31 << 17)
875#       define R300_PFS_NODE_LAST_NODE           (1 << 22)
876
877/* TEX
878// As far as I can tell, texture instructions cannot write into output
879// registers directly. A subsequent ALU instruction is always necessary,
880// even if it's just MAD o0, r0, 1, 0 */
881#define R300_PFS_TEXI_0                     0x4620
882#       define R300_FPITX_SRC_SHIFT              0
883#       define R300_FPITX_SRC_MASK               (31 << 0)
884#       define R300_FPITX_SRC_CONST              (1 << 5) /* GUESS */
885#       define R300_FPITX_DST_SHIFT              6
886#       define R300_FPITX_DST_MASK               (31 << 6)
887#       define R300_FPITX_IMAGE_SHIFT            11
888#       define R300_FPITX_IMAGE_MASK             (15 << 11) /* GUESS based on layout and native limits */
889/* Unsure if these are opcodes, or some kind of bitfield, but this is how
890 * they were set when I checked
891 */
892#		define R300_FPITX_OPCODE_SHIFT			15
893#			define R300_FPITX_OP_TEX			1
894#			define R300_FPITX_OP_TXP			3
895#			define R300_FPITX_OP_TXB			4
896
897/* ALU
898// The ALU instructions register blocks are enumerated according to the order
899// in which fglrx. I assume there is space for 64 instructions, since
900// each block has space for a maximum of 64 DWORDs, and this matches reported
901// native limits.
902//
903// The basic functional block seems to be one MAD for each color and alpha,
904// and an adder that adds all components after the MUL.
905//  - ADD, MUL, MAD etc.: use MAD with appropriate neutral operands
906//  - DP4: Use OUTC_DP4, OUTA_DP4
907//  - DP3: Use OUTC_DP3, OUTA_DP4, appropriate alpha operands
908//  - DPH: Use OUTC_DP4, OUTA_DP4, appropriate alpha operands
909//  - CMP: If ARG2 < 0, return ARG1, else return ARG0
910//  - FLR: use FRC+MAD
911//  - XPD: use MAD+MAD
912//  - SGE, SLT: use MAD+CMP
913//  - RSQ: use ABS modifier for argument
914//  - Use OUTC_REPL_ALPHA to write results of an alpha-only operation (e.g. RCP)
915//    into color register
916//  - apparently, there's no quick DST operation
917//  - fglrx set FPI2_UNKNOWN_31 on a "MAD fragment.color, tmp0, tmp1, tmp2"
918//  - fglrx set FPI2_UNKNOWN_31 on a "MAX r2, r1, c0"
919//  - fglrx once set FPI0_UNKNOWN_31 on a "FRC r1, r1"
920//
921// Operand selection
922// First stage selects three sources from the available registers and
923// constant parameters. This is defined in INSTR1 (color) and INSTR3 (alpha).
924// fglrx sorts the three source fields: Registers before constants,
925// lower indices before higher indices; I do not know whether this is necessary.
926// fglrx fills unused sources with "read constant 0"
927// According to specs, you cannot select more than two different constants.
928//
929// Second stage selects the operands from the sources. This is defined in
930// INSTR0 (color) and INSTR2 (alpha). You can also select the special constants
931// zero and one.
932// Swizzling and negation happens in this stage, as well.
933//
934// Important: Color and alpha seem to be mostly separate, i.e. their sources
935// selection appears to be fully independent (the register storage is probably
936// physically split into a color and an alpha section).
937// However (because of the apparent physical split), there is some interaction
938// WRT swizzling. If, for example, you want to load an R component into an
939// Alpha operand, this R component is taken from a *color* source, not from
940// an alpha source. The corresponding register doesn't even have to appear in
941// the alpha sources list. (I hope this alll makes sense to you)
942//
943// Destination selection
944// The destination register index is in FPI1 (color) and FPI3 (alpha) together
945// with enable bits.
946// There are separate enable bits for writing into temporary registers
947// (DSTC_REG_* /DSTA_REG) and and program output registers (DSTC_OUTPUT_* /DSTA_OUTPUT).
948// You can write to both at once, or not write at all (the same index
949// must be used for both).
950//
951// Note: There is a special form for LRP
952//  - Argument order is the same as in ARB_fragment_program.
953//  - Operation is MAD
954//  - ARG1 is set to ARGC_SRC1C_LRP/ARGC_SRC1A_LRP
955//  - Set FPI0/FPI2_SPECIAL_LRP
956// Arbitrary LRP (including support for swizzling) requires vanilla MAD+MAD */
957#define R300_PFS_INSTR1_0                   0x46C0
958#       define R300_FPI1_SRC0C_SHIFT             0
959#       define R300_FPI1_SRC0C_MASK              (31 << 0)
960#       define R300_FPI1_SRC0C_CONST             (1 << 5)
961#       define R300_FPI1_SRC1C_SHIFT             6
962#       define R300_FPI1_SRC1C_MASK              (31 << 6)
963#       define R300_FPI1_SRC1C_CONST             (1 << 11)
964#       define R300_FPI1_SRC2C_SHIFT             12
965#       define R300_FPI1_SRC2C_MASK              (31 << 12)
966#       define R300_FPI1_SRC2C_CONST             (1 << 17)
967#       define R300_FPI1_DSTC_SHIFT              18
968#       define R300_FPI1_DSTC_MASK               (31 << 18)
969#       define R300_FPI1_DSTC_REG_X              (1 << 23)
970#       define R300_FPI1_DSTC_REG_Y              (1 << 24)
971#       define R300_FPI1_DSTC_REG_Z              (1 << 25)
972#       define R300_FPI1_DSTC_OUTPUT_X           (1 << 26)
973#       define R300_FPI1_DSTC_OUTPUT_Y           (1 << 27)
974#       define R300_FPI1_DSTC_OUTPUT_Z           (1 << 28)
975
976#define R300_PFS_INSTR3_0                   0x47C0
977#       define R300_FPI3_SRC0A_SHIFT             0
978#       define R300_FPI3_SRC0A_MASK              (31 << 0)
979#       define R300_FPI3_SRC0A_CONST             (1 << 5)
980#       define R300_FPI3_SRC1A_SHIFT             6
981#       define R300_FPI3_SRC1A_MASK              (31 << 6)
982#       define R300_FPI3_SRC1A_CONST             (1 << 11)
983#       define R300_FPI3_SRC2A_SHIFT             12
984#       define R300_FPI3_SRC2A_MASK              (31 << 12)
985#       define R300_FPI3_SRC2A_CONST             (1 << 17)
986#       define R300_FPI3_DSTA_SHIFT              18
987#       define R300_FPI3_DSTA_MASK               (31 << 18)
988#       define R300_FPI3_DSTA_REG                (1 << 23)
989#       define R300_FPI3_DSTA_OUTPUT             (1 << 24)
990
991#define R300_PFS_INSTR0_0                   0x48C0
992#       define R300_FPI0_ARGC_SRC0C_XYZ          0
993#       define R300_FPI0_ARGC_SRC0C_XXX          1
994#       define R300_FPI0_ARGC_SRC0C_YYY          2
995#       define R300_FPI0_ARGC_SRC0C_ZZZ          3
996#       define R300_FPI0_ARGC_SRC1C_XYZ          4
997#       define R300_FPI0_ARGC_SRC1C_XXX          5
998#       define R300_FPI0_ARGC_SRC1C_YYY          6
999#       define R300_FPI0_ARGC_SRC1C_ZZZ          7
1000#       define R300_FPI0_ARGC_SRC2C_XYZ          8
1001#       define R300_FPI0_ARGC_SRC2C_XXX          9
1002#       define R300_FPI0_ARGC_SRC2C_YYY          10
1003#       define R300_FPI0_ARGC_SRC2C_ZZZ          11
1004#       define R300_FPI0_ARGC_SRC0A              12
1005#       define R300_FPI0_ARGC_SRC1A              13
1006#       define R300_FPI0_ARGC_SRC2A              14
1007#       define R300_FPI0_ARGC_SRC1C_LRP          15
1008#       define R300_FPI0_ARGC_ZERO               20
1009#       define R300_FPI0_ARGC_ONE                21
1010#       define R300_FPI0_ARGC_HALF               22 /* GUESS */
1011#       define R300_FPI0_ARGC_SRC0C_YZX          23
1012#       define R300_FPI0_ARGC_SRC1C_YZX          24
1013#       define R300_FPI0_ARGC_SRC2C_YZX          25
1014#       define R300_FPI0_ARGC_SRC0C_ZXY          26
1015#       define R300_FPI0_ARGC_SRC1C_ZXY          27
1016#       define R300_FPI0_ARGC_SRC2C_ZXY          28
1017#       define R300_FPI0_ARGC_SRC0CA_WZY         29
1018#       define R300_FPI0_ARGC_SRC1CA_WZY         30
1019#       define R300_FPI0_ARGC_SRC2CA_WZY         31
1020
1021#       define R300_FPI0_ARG0C_SHIFT             0
1022#       define R300_FPI0_ARG0C_MASK              (31 << 0)
1023#       define R300_FPI0_ARG0C_NEG               (1 << 5)
1024#       define R300_FPI0_ARG0C_ABS               (1 << 6)
1025#       define R300_FPI0_ARG1C_SHIFT             7
1026#       define R300_FPI0_ARG1C_MASK              (31 << 7)
1027#       define R300_FPI0_ARG1C_NEG               (1 << 12)
1028#       define R300_FPI0_ARG1C_ABS               (1 << 13)
1029#       define R300_FPI0_ARG2C_SHIFT             14
1030#       define R300_FPI0_ARG2C_MASK              (31 << 14)
1031#       define R300_FPI0_ARG2C_NEG               (1 << 19)
1032#       define R300_FPI0_ARG2C_ABS               (1 << 20)
1033#       define R300_FPI0_SPECIAL_LRP             (1 << 21)
1034#       define R300_FPI0_OUTC_MAD                (0 << 23)
1035#       define R300_FPI0_OUTC_DP3                (1 << 23)
1036#       define R300_FPI0_OUTC_DP4                (2 << 23)
1037#       define R300_FPI0_OUTC_MIN                (4 << 23)
1038#       define R300_FPI0_OUTC_MAX                (5 << 23)
1039#       define R300_FPI0_OUTC_CMP                (8 << 23)
1040#       define R300_FPI0_OUTC_FRC                (9 << 23)
1041#       define R300_FPI0_OUTC_REPL_ALPHA         (10 << 23)
1042#       define R300_FPI0_OUTC_SAT                (1 << 30)
1043#       define R300_FPI0_UNKNOWN_31              (1 << 31)
1044
1045#define R300_PFS_INSTR2_0                   0x49C0
1046#       define R300_FPI2_ARGA_SRC0C_X            0
1047#       define R300_FPI2_ARGA_SRC0C_Y            1
1048#       define R300_FPI2_ARGA_SRC0C_Z            2
1049#       define R300_FPI2_ARGA_SRC1C_X            3
1050#       define R300_FPI2_ARGA_SRC1C_Y            4
1051#       define R300_FPI2_ARGA_SRC1C_Z            5
1052#       define R300_FPI2_ARGA_SRC2C_X            6
1053#       define R300_FPI2_ARGA_SRC2C_Y            7
1054#       define R300_FPI2_ARGA_SRC2C_Z            8
1055#       define R300_FPI2_ARGA_SRC0A              9
1056#       define R300_FPI2_ARGA_SRC1A              10
1057#       define R300_FPI2_ARGA_SRC2A              11
1058#       define R300_FPI2_ARGA_SRC1A_LRP          15
1059#       define R300_FPI2_ARGA_ZERO               16
1060#       define R300_FPI2_ARGA_ONE                17
1061#       define R300_FPI2_ARGA_HALF               18 /* GUESS */
1062
1063#       define R300_FPI2_ARG0A_SHIFT             0
1064#       define R300_FPI2_ARG0A_MASK              (31 << 0)
1065#       define R300_FPI2_ARG0A_NEG               (1 << 5)
1066#		define R300_FPI2_ARG0A_ABS				 (1 << 6) /* GUESS */
1067#       define R300_FPI2_ARG1A_SHIFT             7
1068#       define R300_FPI2_ARG1A_MASK              (31 << 7)
1069#       define R300_FPI2_ARG1A_NEG               (1 << 12)
1070#		define R300_FPI2_ARG1A_ABS				 (1 << 13) /* GUESS */
1071#       define R300_FPI2_ARG2A_SHIFT             14
1072#       define R300_FPI2_ARG2A_MASK              (31 << 14)
1073#       define R300_FPI2_ARG2A_NEG               (1 << 19)
1074#		define R300_FPI2_ARG2A_ABS				 (1 << 20) /* GUESS */
1075#       define R300_FPI2_SPECIAL_LRP             (1 << 21)
1076#       define R300_FPI2_OUTA_MAD                (0 << 23)
1077#       define R300_FPI2_OUTA_DP4                (1 << 23)
1078#       define R300_FPI2_OUTA_MIN                (2 << 23)
1079#       define R300_FPI2_OUTA_MAX                (3 << 23)
1080#       define R300_FPI2_OUTA_CMP                (6 << 23)
1081#       define R300_FPI2_OUTA_FRC                (7 << 23)
1082#       define R300_FPI2_OUTA_EX2                (8 << 23)
1083#       define R300_FPI2_OUTA_LG2                (9 << 23)
1084#       define R300_FPI2_OUTA_RCP                (10 << 23)
1085#       define R300_FPI2_OUTA_RSQ                (11 << 23)
1086#       define R300_FPI2_OUTA_SAT                (1 << 30)
1087#       define R300_FPI2_UNKNOWN_31              (1 << 31)
1088/* END */
1089
1090/* gap */
1091#define R300_PP_ALPHA_TEST                  0x4BD4
1092#       define R300_REF_ALPHA_MASK               0x000000ff
1093#       define R300_ALPHA_TEST_FAIL              (0 << 8)
1094#       define R300_ALPHA_TEST_LESS              (1 << 8)
1095#       define R300_ALPHA_TEST_LEQUAL            (3 << 8)
1096#       define R300_ALPHA_TEST_EQUAL             (2 << 8)
1097#       define R300_ALPHA_TEST_GEQUAL            (6 << 8)
1098#       define R300_ALPHA_TEST_GREATER           (4 << 8)
1099#       define R300_ALPHA_TEST_NEQUAL            (5 << 8)
1100#       define R300_ALPHA_TEST_PASS              (7 << 8)
1101#       define R300_ALPHA_TEST_OP_MASK           (7 << 8)
1102#       define R300_ALPHA_TEST_ENABLE            (1 << 11)
1103
1104/* gap */
1105/* Fragment program parameters in 7.16 floating point */
1106#define R300_PFS_PARAM_0_X                  0x4C00
1107#define R300_PFS_PARAM_0_Y                  0x4C04
1108#define R300_PFS_PARAM_0_Z                  0x4C08
1109#define R300_PFS_PARAM_0_W                  0x4C0C
1110/* GUESS: PARAM_31 is last, based on native limits reported by fglrx */
1111#define R300_PFS_PARAM_31_X                 0x4DF0
1112#define R300_PFS_PARAM_31_Y                 0x4DF4
1113#define R300_PFS_PARAM_31_Z                 0x4DF8
1114#define R300_PFS_PARAM_31_W                 0x4DFC
1115
1116/* Notes:
1117// - AFAIK fglrx always sets BLEND_UNKNOWN when blending is used in the application
1118// - AFAIK fglrx always sets BLEND_NO_SEPARATE when CBLEND and ABLEND are set to the same
1119//   function (both registers are always set up completely in any case)
1120// - Most blend flags are simply copied from R200 and not tested yet */
1121#define R300_RB3D_CBLEND                    0x4E04
1122#define R300_RB3D_ABLEND                    0x4E08
1123 /* the following only appear in CBLEND */
1124#       define R300_BLEND_ENABLE                     (1 << 0)
1125#       define R300_BLEND_UNKNOWN                    (3 << 1)
1126#       define R300_BLEND_NO_SEPARATE                (1 << 3)
1127 /* the following are shared between CBLEND and ABLEND */
1128#       define R300_FCN_MASK                         (3  << 12)
1129#       define R300_COMB_FCN_ADD_CLAMP               (0  << 12)
1130#       define R300_COMB_FCN_ADD_NOCLAMP             (1  << 12)
1131#       define R300_COMB_FCN_SUB_CLAMP               (2  << 12)
1132#       define R300_COMB_FCN_SUB_NOCLAMP             (3  << 12)
1133#       define R300_SRC_BLEND_GL_ZERO                (32 << 16)
1134#       define R300_SRC_BLEND_GL_ONE                 (33 << 16)
1135#       define R300_SRC_BLEND_GL_SRC_COLOR           (34 << 16)
1136#       define R300_SRC_BLEND_GL_ONE_MINUS_SRC_COLOR (35 << 16)
1137#       define R300_SRC_BLEND_GL_DST_COLOR           (36 << 16)
1138#       define R300_SRC_BLEND_GL_ONE_MINUS_DST_COLOR (37 << 16)
1139#       define R300_SRC_BLEND_GL_SRC_ALPHA           (38 << 16)
1140#       define R300_SRC_BLEND_GL_ONE_MINUS_SRC_ALPHA (39 << 16)
1141#       define R300_SRC_BLEND_GL_DST_ALPHA           (40 << 16)
1142#       define R300_SRC_BLEND_GL_ONE_MINUS_DST_ALPHA (41 << 16)
1143#       define R300_SRC_BLEND_GL_SRC_ALPHA_SATURATE  (42 << 16)
1144#       define R300_SRC_BLEND_MASK                   (63 << 16)
1145#       define R300_DST_BLEND_GL_ZERO                (32 << 24)
1146#       define R300_DST_BLEND_GL_ONE                 (33 << 24)
1147#       define R300_DST_BLEND_GL_SRC_COLOR           (34 << 24)
1148#       define R300_DST_BLEND_GL_ONE_MINUS_SRC_COLOR (35 << 24)
1149#       define R300_DST_BLEND_GL_DST_COLOR           (36 << 24)
1150#       define R300_DST_BLEND_GL_ONE_MINUS_DST_COLOR (37 << 24)
1151#       define R300_DST_BLEND_GL_SRC_ALPHA           (38 << 24)
1152#       define R300_DST_BLEND_GL_ONE_MINUS_SRC_ALPHA (39 << 24)
1153#       define R300_DST_BLEND_GL_DST_ALPHA           (40 << 24)
1154#       define R300_DST_BLEND_GL_ONE_MINUS_DST_ALPHA (41 << 24)
1155#       define R300_DST_BLEND_MASK                   (63 << 24)
1156#define R300_RB3D_COLORMASK                 0x4E0C
1157#       define R300_COLORMASK0_B                 (1<<0)
1158#       define R300_COLORMASK0_G                 (1<<1)
1159#       define R300_COLORMASK0_R                 (1<<2)
1160#       define R300_COLORMASK0_A                 (1<<3)
1161
1162/* gap */
1163#define R300_RB3D_COLOROFFSET0              0x4E28
1164#       define R300_COLOROFFSET_MASK             0xFFFFFFF0 /* GUESS */
1165#define R300_RB3D_COLOROFFSET1              0x4E2C /* GUESS */
1166#define R300_RB3D_COLOROFFSET2              0x4E30 /* GUESS */
1167#define R300_RB3D_COLOROFFSET3              0x4E34 /* GUESS */
1168/* gap */
1169/* Bit 16: Larger tiles
1170// Bit 17: 4x2 tiles
1171// Bit 18: Extremely weird tile like, but some pixels duplicated? */
1172#define R300_RB3D_COLORPITCH0               0x4E38
1173#       define R300_COLORPITCH_MASK              0x00001FF8 /* GUESS */
1174#       define R300_COLOR_TILE_ENABLE            (1 << 16) /* GUESS */
1175#       define R300_COLOR_MICROTILE_ENABLE       (1 << 17) /* GUESS */
1176#       define R300_COLOR_ENDIAN_NO_SWAP         (0 << 18) /* GUESS */
1177#       define R300_COLOR_ENDIAN_WORD_SWAP       (1 << 18) /* GUESS */
1178#       define R300_COLOR_ENDIAN_DWORD_SWAP      (2 << 18) /* GUESS */
1179#       define R300_COLOR_FORMAT_RGB565          (2 << 22)
1180#       define R300_COLOR_FORMAT_ARGB8888        (3 << 22)
1181#define R300_RB3D_COLORPITCH1               0x4E3C /* GUESS */
1182#define R300_RB3D_COLORPITCH2               0x4E40 /* GUESS */
1183#define R300_RB3D_COLORPITCH3               0x4E44 /* GUESS */
1184
1185/* gap */
1186/* Guess by Vladimir.
1187// Set to 0A before 3D operations, set to 02 afterwards. */
1188#define R300_RB3D_DSTCACHE_CTLSTAT          0x4E4C
1189#       define R300_RB3D_DSTCACHE_02             0x00000002
1190#       define R300_RB3D_DSTCACHE_0A             0x0000000A
1191
1192/* gap */
1193/* There seems to be no "write only" setting, so use Z-test = ALWAYS for this. */
1194/* Bit (1<<8) is the "test" bit. so plain write is 6  - vd */
1195#define R300_RB3D_ZSTENCIL_CNTL_0                   0x4F00
1196#       define R300_RB3D_Z_DISABLED_1            0x00000010 /* GUESS */
1197#       define R300_RB3D_Z_DISABLED_2            0x00000014 /* GUESS */
1198#       define R300_RB3D_Z_TEST                  0x00000012
1199#       define R300_RB3D_Z_TEST_AND_WRITE        0x00000016
1200#       define R300_RB3D_Z_WRITE_ONLY        	 0x00000006
1201
1202#       define R300_RB3D_Z_TEST                  0x00000012
1203#       define R300_RB3D_Z_TEST_AND_WRITE        0x00000016
1204#       define R300_RB3D_Z_WRITE_ONLY        	 0x00000006
1205#	define R300_RB3D_STENCIL_ENABLE		 0x00000001
1206
1207#define R300_RB3D_ZSTENCIL_CNTL_1                   0x4F04
1208		/* functions */
1209#	define R300_ZS_NEVER			0
1210#	define R300_ZS_LESS			1
1211#	define R300_ZS_LEQUAL			2
1212#	define R300_ZS_EQUAL			3
1213#	define R300_ZS_GEQUAL			4
1214#	define R300_ZS_GREATER			5
1215#	define R300_ZS_NOTEQUAL			6
1216#	define R300_ZS_ALWAYS			7
1217#       define R300_ZS_MASK                     7
1218		/* operations */
1219#	define R300_ZS_KEEP			0
1220#	define R300_ZS_ZERO			1
1221#	define R300_ZS_REPLACE			2
1222#	define R300_ZS_INCR			3
1223#	define R300_ZS_DECR			4
1224#	define R300_ZS_INVERT			5
1225#	define R300_ZS_INCR_WRAP		6
1226#	define R300_ZS_DECR_WRAP		7
1227
1228       /* front and back refer to operations done for front
1229          and back faces, i.e. separate stencil function support */
1230#	define R300_RB3D_ZS1_DEPTH_FUNC_SHIFT		0
1231#	define R300_RB3D_ZS1_FRONT_FUNC_SHIFT		3
1232#	define R300_RB3D_ZS1_FRONT_FAIL_OP_SHIFT	6
1233#	define R300_RB3D_ZS1_FRONT_ZPASS_OP_SHIFT	9
1234#	define R300_RB3D_ZS1_FRONT_ZFAIL_OP_SHIFT      12
1235#	define R300_RB3D_ZS1_BACK_FUNC_SHIFT           15
1236#	define R300_RB3D_ZS1_BACK_FAIL_OP_SHIFT        18
1237#	define R300_RB3D_ZS1_BACK_ZPASS_OP_SHIFT       21
1238#	define R300_RB3D_ZS1_BACK_ZFAIL_OP_SHIFT       24
1239
1240
1241
1242#define R300_RB3D_ZSTENCIL_CNTL_2                   0x4F08
1243#	define R300_RB3D_ZS2_STENCIL_REF_SHIFT		0
1244#	define R300_RB3D_ZS2_STENCIL_MASK		0xFF
1245#	define R300_RB3D_ZS2_STENCIL_MASK_SHIFT	        8
1246#	define R300_RB3D_ZS2_STENCIL_WRITE_MASK_SHIFT	16
1247
1248/* gap */
1249
1250#define R300_RB3D_ZSTENCIL_FORMAT                   0x4F10
1251#	define R300_DEPTH_FORMAT_16BIT_INT_Z     (0 << 0)
1252#	define R300_DEPTH_FORMAT_24BIT_INT_Z     (2 << 0)
1253
1254/* gap */
1255#define R300_RB3D_DEPTHOFFSET               0x4F20
1256#define R300_RB3D_DEPTHPITCH                0x4F24
1257#       define R300_DEPTHPITCH_MASK              0x00001FF8 /* GUESS */
1258#       define R300_DEPTH_TILE_ENABLE            (1 << 16) /* GUESS */
1259#       define R300_DEPTH_MICROTILE_ENABLE       (1 << 17) /* GUESS */
1260#       define R300_DEPTH_ENDIAN_NO_SWAP         (0 << 18) /* GUESS */
1261#       define R300_DEPTH_ENDIAN_WORD_SWAP       (1 << 18) /* GUESS */
1262#       define R300_DEPTH_ENDIAN_DWORD_SWAP      (2 << 18) /* GUESS */
1263
1264/* BEGIN: Vertex program instruction set
1265// Every instruction is four dwords long:
1266//  DWORD 0: output and opcode
1267//  DWORD 1: first argument
1268//  DWORD 2: second argument
1269//  DWORD 3: third argument
1270//
1271// Notes:
1272//  - ABS r, a is implemented as MAX r, a, -a
1273//  - MOV is implemented as ADD to zero
1274//  - XPD is implemented as MUL + MAD
1275//  - FLR is implemented as FRC + ADD
1276//  - apparently, fglrx tries to schedule instructions so that there is at least
1277//    one instruction between the write to a temporary and the first read
1278//    from said temporary; however, violations of this scheduling are allowed
1279//  - register indices seem to be unrelated with OpenGL aliasing to conventional state
1280//  - only one attribute and one parameter can be loaded at a time; however, the
1281//    same attribute/parameter can be used for more than one argument
1282//  - the second software argument for POW is the third hardware argument (no idea why)
1283//  - MAD with only temporaries as input seems to use VPI_OUT_SELECT_MAD_2
1284//
1285// There is some magic surrounding LIT:
1286//  The single argument is replicated across all three inputs, but swizzled:
1287//   First argument: xyzy
1288//   Second argument: xyzx
1289//   Third argument: xyzw
1290//  Whenever the result is used later in the fragment program, fglrx forces x and w
1291//  to be 1.0 in the input selection; I don't know whether this is strictly necessary */
1292#define R300_VPI_OUT_OP_DOT                     (1 << 0)
1293#define R300_VPI_OUT_OP_MUL                     (2 << 0)
1294#define R300_VPI_OUT_OP_ADD                     (3 << 0)
1295#define R300_VPI_OUT_OP_MAD                     (4 << 0)
1296#define R300_VPI_OUT_OP_DST                     (5 << 0)
1297#define R300_VPI_OUT_OP_FRC                     (6 << 0)
1298#define R300_VPI_OUT_OP_MAX                     (7 << 0)
1299#define R300_VPI_OUT_OP_MIN                     (8 << 0)
1300#define R300_VPI_OUT_OP_SGE                     (9 << 0)
1301#define R300_VPI_OUT_OP_SLT                     (10 << 0)
1302#define R300_VPI_OUT_OP_UNK12                   (12 << 0) /* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, vector(scalar, vector) */
1303#define R300_VPI_OUT_OP_EXP                     (65 << 0)
1304#define R300_VPI_OUT_OP_LOG                     (66 << 0)
1305#define R300_VPI_OUT_OP_UNK67                   (67 << 0) /* Used in fog computations, scalar(scalar) */
1306#define R300_VPI_OUT_OP_LIT                     (68 << 0)
1307#define R300_VPI_OUT_OP_POW                     (69 << 0)
1308#define R300_VPI_OUT_OP_RCP                     (70 << 0)
1309#define R300_VPI_OUT_OP_RSQ                     (72 << 0)
1310#define R300_VPI_OUT_OP_UNK73                   (73 << 0) /* Used in GL_POINT_DISTANCE_ATTENUATION_ARB, scalar(scalar) */
1311#define R300_VPI_OUT_OP_EX2                     (75 << 0)
1312#define R300_VPI_OUT_OP_LG2                     (76 << 0)
1313#define R300_VPI_OUT_OP_MAD_2                   (128 << 0)
1314#define R300_VPI_OUT_OP_UNK129                  (129 << 0) /* all temps, vector(scalar, vector, vector) */
1315
1316#define R300_VPI_OUT_REG_CLASS_TEMPORARY        (0 << 8)
1317#define R300_VPI_OUT_REG_CLASS_RESULT           (2 << 8)
1318#define R300_VPI_OUT_REG_CLASS_MASK             (31 << 8)
1319
1320#define R300_VPI_OUT_REG_INDEX_SHIFT            13
1321#define R300_VPI_OUT_REG_INDEX_MASK             (31 << 13) /* GUESS based on fglrx native limits */
1322
1323#define R300_VPI_OUT_WRITE_X                    (1 << 20)
1324#define R300_VPI_OUT_WRITE_Y                    (1 << 21)
1325#define R300_VPI_OUT_WRITE_Z                    (1 << 22)
1326#define R300_VPI_OUT_WRITE_W                    (1 << 23)
1327
1328#define R300_VPI_IN_REG_CLASS_TEMPORARY         (0 << 0)
1329#define R300_VPI_IN_REG_CLASS_ATTRIBUTE         (1 << 0)
1330#define R300_VPI_IN_REG_CLASS_PARAMETER         (2 << 0)
1331#define R300_VPI_IN_REG_CLASS_NONE              (9 << 0)
1332#define R300_VPI_IN_REG_CLASS_MASK              (31 << 0) /* GUESS */
1333
1334#define R300_VPI_IN_REG_INDEX_SHIFT             5
1335#define R300_VPI_IN_REG_INDEX_MASK              (255 << 5) /* GUESS based on fglrx native limits */
1336
1337/* The R300 can select components from the input register arbitrarily.
1338// Use the following constants, shifted by the component shift you
1339// want to select */
1340#define R300_VPI_IN_SELECT_X    0
1341#define R300_VPI_IN_SELECT_Y    1
1342#define R300_VPI_IN_SELECT_Z    2
1343#define R300_VPI_IN_SELECT_W    3
1344#define R300_VPI_IN_SELECT_ZERO 4
1345#define R300_VPI_IN_SELECT_ONE  5
1346#define R300_VPI_IN_SELECT_MASK 7
1347
1348#define R300_VPI_IN_X_SHIFT                     13
1349#define R300_VPI_IN_Y_SHIFT                     16
1350#define R300_VPI_IN_Z_SHIFT                     19
1351#define R300_VPI_IN_W_SHIFT                     22
1352
1353#define R300_VPI_IN_NEG_X                       (1 << 25)
1354#define R300_VPI_IN_NEG_Y                       (1 << 26)
1355#define R300_VPI_IN_NEG_Z                       (1 << 27)
1356#define R300_VPI_IN_NEG_W                       (1 << 28)
1357/* END */
1358
1359//BEGIN: Packet 3 commands
1360
1361// A primitive emission dword.
1362#define R300_PRIM_TYPE_NONE                     (0 << 0)
1363#define R300_PRIM_TYPE_POINT                    (1 << 0)
1364#define R300_PRIM_TYPE_LINE                     (2 << 0)
1365#define R300_PRIM_TYPE_LINE_STRIP               (3 << 0)
1366#define R300_PRIM_TYPE_TRI_LIST                 (4 << 0)
1367#define R300_PRIM_TYPE_TRI_FAN                  (5 << 0)
1368#define R300_PRIM_TYPE_TRI_STRIP                (6 << 0)
1369#define R300_PRIM_TYPE_TRI_TYPE2                (7 << 0)
1370#define R300_PRIM_TYPE_RECT_LIST                (8 << 0)
1371#define R300_PRIM_TYPE_3VRT_POINT_LIST          (9 << 0)
1372#define R300_PRIM_TYPE_3VRT_LINE_LIST           (10 << 0)
1373#define R300_PRIM_TYPE_POINT_SPRITES            (11 << 0) // GUESS (based on r200)
1374#define R300_PRIM_TYPE_LINE_LOOP                (12 << 0)
1375#define R300_PRIM_TYPE_QUADS                    (13 << 0)
1376#define R300_PRIM_TYPE_QUAD_STRIP               (14 << 0)
1377#define R300_PRIM_TYPE_POLYGON                  (15 << 0)
1378#define R300_PRIM_TYPE_MASK                     0xF
1379#define R300_PRIM_WALK_IND                      (1 << 4)
1380#define R300_PRIM_WALK_LIST                     (2 << 4)
1381#define R300_PRIM_WALK_RING                     (3 << 4)
1382#define R300_PRIM_WALK_MASK                     (3 << 4)
1383#define R300_PRIM_COLOR_ORDER_BGRA              (0 << 6) // GUESS (based on r200)
1384#define R300_PRIM_COLOR_ORDER_RGBA              (1 << 6) // GUESS
1385#define R300_PRIM_NUM_VERTICES_SHIFT            16
1386
1387// Draw a primitive from vertex data in arrays loaded via 3D_LOAD_VBPNTR.
1388// Two parameter dwords:
1389// 0. The first parameter appears to be always 0
1390// 1. The second parameter is a standard primitive emission dword.
1391#define R300_PACKET3_3D_DRAW_VBUF           0x00002800
1392
1393// Specify the full set of vertex arrays as (address, stride).
1394// The first parameter is the number of vertex arrays specified.
1395// The rest of the command is a variable length list of blocks, where
1396// each block is three dwords long and specifies two arrays.
1397// The first dword of a block is split into two words, the lower significant
1398// word refers to the first array, the more significant word to the second
1399// array in the block.
1400// The low byte of each word contains the size of an array entry in dwords,
1401// the high byte contains the stride of the array.
1402// The second dword of a block contains the pointer to the first array,
1403// the third dword of a block contains the pointer to the second array.
1404// Note that if the total number of arrays is odd, the third dword of
1405// the last block is omitted.
1406#define R300_PACKET3_3D_LOAD_VBPNTR         0x00002F00
1407
1408#define R300_PACKET3_INDX_BUFFER            0x00003300
1409#    define R300_EB_UNK1_SHIFT                      24
1410#    define R300_EB_UNK1                    (0x80<<24)
1411#    define R300_EB_UNK2                        0x0810
1412#define R300_PACKET3_3D_DRAW_INDX_2         0x00003600
1413
1414//END
1415
1416#endif /* _R300_REG_H */
1417