1249259Sdim//===-- AArch64ISelLowering.cpp - AArch64 DAG Lowering Implementation -----===//
2249259Sdim//
3249259Sdim//                     The LLVM Compiler Infrastructure
4249259Sdim//
5249259Sdim// This file is distributed under the University of Illinois Open Source
6249259Sdim// License. See LICENSE.TXT for details.
7249259Sdim//
8249259Sdim//===----------------------------------------------------------------------===//
9249259Sdim//
10249259Sdim// This file defines the interfaces that AArch64 uses to lower LLVM code into a
11249259Sdim// selection DAG.
12249259Sdim//
13249259Sdim//===----------------------------------------------------------------------===//
14249259Sdim
15249259Sdim#define DEBUG_TYPE "aarch64-isel"
16249259Sdim#include "AArch64.h"
17249259Sdim#include "AArch64ISelLowering.h"
18249259Sdim#include "AArch64MachineFunctionInfo.h"
19249259Sdim#include "AArch64TargetMachine.h"
20249259Sdim#include "AArch64TargetObjectFile.h"
21249259Sdim#include "Utils/AArch64BaseInfo.h"
22249259Sdim#include "llvm/CodeGen/Analysis.h"
23249259Sdim#include "llvm/CodeGen/CallingConvLower.h"
24249259Sdim#include "llvm/CodeGen/MachineFrameInfo.h"
25249259Sdim#include "llvm/CodeGen/MachineInstrBuilder.h"
26249259Sdim#include "llvm/CodeGen/MachineRegisterInfo.h"
27249259Sdim#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
28249259Sdim#include "llvm/IR/CallingConv.h"
29249259Sdim
30249259Sdimusing namespace llvm;
31249259Sdim
32249259Sdimstatic TargetLoweringObjectFile *createTLOF(AArch64TargetMachine &TM) {
33249259Sdim  const AArch64Subtarget *Subtarget = &TM.getSubtarget<AArch64Subtarget>();
34266759Sdim  assert (Subtarget->isTargetELF() && "unknown subtarget type");
35266759Sdim  return new AArch64ElfTargetObjectFile();
36249259Sdim}
37249259Sdim
38249259SdimAArch64TargetLowering::AArch64TargetLowering(AArch64TargetMachine &TM)
39263509Sdim  : TargetLowering(TM, createTLOF(TM)), Itins(TM.getInstrItineraryData()) {
40249259Sdim
41263509Sdim  const AArch64Subtarget *Subtarget = &TM.getSubtarget<AArch64Subtarget>();
42263509Sdim
43249259Sdim  // SIMD compares set the entire lane's bits to 1
44249259Sdim  setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
45249259Sdim
46249259Sdim  // Scalar register <-> type mapping
47249259Sdim  addRegisterClass(MVT::i32, &AArch64::GPR32RegClass);
48249259Sdim  addRegisterClass(MVT::i64, &AArch64::GPR64RegClass);
49249259Sdim
50263509Sdim  if (Subtarget->hasFPARMv8()) {
51263509Sdim    addRegisterClass(MVT::f16, &AArch64::FPR16RegClass);
52263509Sdim    addRegisterClass(MVT::f32, &AArch64::FPR32RegClass);
53263509Sdim    addRegisterClass(MVT::f64, &AArch64::FPR64RegClass);
54263509Sdim    addRegisterClass(MVT::f128, &AArch64::FPR128RegClass);
55263509Sdim  }
56263509Sdim
57263509Sdim  if (Subtarget->hasNEON()) {
58263509Sdim    // And the vectors
59263509Sdim    addRegisterClass(MVT::v1i8,  &AArch64::FPR8RegClass);
60263509Sdim    addRegisterClass(MVT::v1i16, &AArch64::FPR16RegClass);
61263509Sdim    addRegisterClass(MVT::v1i32, &AArch64::FPR32RegClass);
62263509Sdim    addRegisterClass(MVT::v1i64, &AArch64::FPR64RegClass);
63263509Sdim    addRegisterClass(MVT::v1f32, &AArch64::FPR32RegClass);
64263509Sdim    addRegisterClass(MVT::v1f64, &AArch64::FPR64RegClass);
65263509Sdim    addRegisterClass(MVT::v8i8,  &AArch64::FPR64RegClass);
66263509Sdim    addRegisterClass(MVT::v4i16, &AArch64::FPR64RegClass);
67263509Sdim    addRegisterClass(MVT::v2i32, &AArch64::FPR64RegClass);
68263509Sdim    addRegisterClass(MVT::v1i64, &AArch64::FPR64RegClass);
69263509Sdim    addRegisterClass(MVT::v2f32, &AArch64::FPR64RegClass);
70263509Sdim    addRegisterClass(MVT::v16i8, &AArch64::FPR128RegClass);
71263509Sdim    addRegisterClass(MVT::v8i16, &AArch64::FPR128RegClass);
72263509Sdim    addRegisterClass(MVT::v4i32, &AArch64::FPR128RegClass);
73263509Sdim    addRegisterClass(MVT::v2i64, &AArch64::FPR128RegClass);
74263509Sdim    addRegisterClass(MVT::v4f32, &AArch64::FPR128RegClass);
75263509Sdim    addRegisterClass(MVT::v2f64, &AArch64::FPR128RegClass);
76263509Sdim  }
77263509Sdim
78249259Sdim  computeRegisterProperties();
79249259Sdim
80249259Sdim  // We combine OR nodes for bitfield and NEON BSL operations.
81249259Sdim  setTargetDAGCombine(ISD::OR);
82249259Sdim
83249259Sdim  setTargetDAGCombine(ISD::AND);
84249259Sdim  setTargetDAGCombine(ISD::SRA);
85263509Sdim  setTargetDAGCombine(ISD::SRL);
86263509Sdim  setTargetDAGCombine(ISD::SHL);
87249259Sdim
88263509Sdim  setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
89263509Sdim  setTargetDAGCombine(ISD::INTRINSIC_VOID);
90263509Sdim  setTargetDAGCombine(ISD::INTRINSIC_W_CHAIN);
91263509Sdim
92249259Sdim  // AArch64 does not have i1 loads, or much of anything for i1 really.
93249259Sdim  setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
94249259Sdim  setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
95249259Sdim  setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
96249259Sdim
97249259Sdim  setStackPointerRegisterToSaveRestore(AArch64::XSP);
98249259Sdim  setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
99249259Sdim  setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
100249259Sdim  setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
101249259Sdim
102249259Sdim  // We'll lower globals to wrappers for selection.
103249259Sdim  setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
104249259Sdim  setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
105249259Sdim
106249259Sdim  // A64 instructions have the comparison predicate attached to the user of the
107249259Sdim  // result, but having a separate comparison is valuable for matching.
108249259Sdim  setOperationAction(ISD::BR_CC, MVT::i32, Custom);
109249259Sdim  setOperationAction(ISD::BR_CC, MVT::i64, Custom);
110249259Sdim  setOperationAction(ISD::BR_CC, MVT::f32, Custom);
111249259Sdim  setOperationAction(ISD::BR_CC, MVT::f64, Custom);
112249259Sdim
113249259Sdim  setOperationAction(ISD::SELECT, MVT::i32, Custom);
114249259Sdim  setOperationAction(ISD::SELECT, MVT::i64, Custom);
115249259Sdim  setOperationAction(ISD::SELECT, MVT::f32, Custom);
116249259Sdim  setOperationAction(ISD::SELECT, MVT::f64, Custom);
117249259Sdim
118249259Sdim  setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
119249259Sdim  setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
120249259Sdim  setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
121249259Sdim  setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
122249259Sdim
123249259Sdim  setOperationAction(ISD::BRCOND, MVT::Other, Custom);
124249259Sdim
125249259Sdim  setOperationAction(ISD::SETCC, MVT::i32, Custom);
126249259Sdim  setOperationAction(ISD::SETCC, MVT::i64, Custom);
127249259Sdim  setOperationAction(ISD::SETCC, MVT::f32, Custom);
128249259Sdim  setOperationAction(ISD::SETCC, MVT::f64, Custom);
129249259Sdim
130249259Sdim  setOperationAction(ISD::BR_JT, MVT::Other, Expand);
131249259Sdim  setOperationAction(ISD::JumpTable, MVT::i32, Custom);
132249259Sdim  setOperationAction(ISD::JumpTable, MVT::i64, Custom);
133249259Sdim
134249259Sdim  setOperationAction(ISD::VASTART, MVT::Other, Custom);
135249259Sdim  setOperationAction(ISD::VACOPY, MVT::Other, Custom);
136249259Sdim  setOperationAction(ISD::VAEND, MVT::Other, Expand);
137249259Sdim  setOperationAction(ISD::VAARG, MVT::Other, Expand);
138249259Sdim
139249259Sdim  setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
140249259Sdim
141249259Sdim  setOperationAction(ISD::ROTL, MVT::i32, Expand);
142249259Sdim  setOperationAction(ISD::ROTL, MVT::i64, Expand);
143249259Sdim
144249259Sdim  setOperationAction(ISD::UREM, MVT::i32, Expand);
145249259Sdim  setOperationAction(ISD::UREM, MVT::i64, Expand);
146249259Sdim  setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
147249259Sdim  setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
148249259Sdim
149249259Sdim  setOperationAction(ISD::SREM, MVT::i32, Expand);
150249259Sdim  setOperationAction(ISD::SREM, MVT::i64, Expand);
151249259Sdim  setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
152249259Sdim  setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
153249259Sdim
154249259Sdim  setOperationAction(ISD::CTPOP, MVT::i32, Expand);
155249259Sdim  setOperationAction(ISD::CTPOP, MVT::i64, Expand);
156249259Sdim
157249259Sdim  // Legal floating-point operations.
158249259Sdim  setOperationAction(ISD::FABS, MVT::f32, Legal);
159249259Sdim  setOperationAction(ISD::FABS, MVT::f64, Legal);
160249259Sdim
161249259Sdim  setOperationAction(ISD::FCEIL, MVT::f32, Legal);
162249259Sdim  setOperationAction(ISD::FCEIL, MVT::f64, Legal);
163249259Sdim
164249259Sdim  setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
165249259Sdim  setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
166249259Sdim
167249259Sdim  setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
168249259Sdim  setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
169249259Sdim
170249259Sdim  setOperationAction(ISD::FNEG, MVT::f32, Legal);
171249259Sdim  setOperationAction(ISD::FNEG, MVT::f64, Legal);
172249259Sdim
173249259Sdim  setOperationAction(ISD::FRINT, MVT::f32, Legal);
174249259Sdim  setOperationAction(ISD::FRINT, MVT::f64, Legal);
175249259Sdim
176249259Sdim  setOperationAction(ISD::FSQRT, MVT::f32, Legal);
177249259Sdim  setOperationAction(ISD::FSQRT, MVT::f64, Legal);
178249259Sdim
179249259Sdim  setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
180249259Sdim  setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
181249259Sdim
182249259Sdim  setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
183249259Sdim  setOperationAction(ISD::ConstantFP, MVT::f64, Legal);
184249259Sdim  setOperationAction(ISD::ConstantFP, MVT::f128, Legal);
185249259Sdim
186249259Sdim  // Illegal floating-point operations.
187249259Sdim  setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
188249259Sdim  setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
189249259Sdim
190249259Sdim  setOperationAction(ISD::FCOS, MVT::f32, Expand);
191249259Sdim  setOperationAction(ISD::FCOS, MVT::f64, Expand);
192249259Sdim
193249259Sdim  setOperationAction(ISD::FEXP, MVT::f32, Expand);
194249259Sdim  setOperationAction(ISD::FEXP, MVT::f64, Expand);
195249259Sdim
196249259Sdim  setOperationAction(ISD::FEXP2, MVT::f32, Expand);
197249259Sdim  setOperationAction(ISD::FEXP2, MVT::f64, Expand);
198249259Sdim
199249259Sdim  setOperationAction(ISD::FLOG, MVT::f32, Expand);
200249259Sdim  setOperationAction(ISD::FLOG, MVT::f64, Expand);
201249259Sdim
202249259Sdim  setOperationAction(ISD::FLOG2, MVT::f32, Expand);
203249259Sdim  setOperationAction(ISD::FLOG2, MVT::f64, Expand);
204249259Sdim
205249259Sdim  setOperationAction(ISD::FLOG10, MVT::f32, Expand);
206249259Sdim  setOperationAction(ISD::FLOG10, MVT::f64, Expand);
207249259Sdim
208249259Sdim  setOperationAction(ISD::FPOW, MVT::f32, Expand);
209249259Sdim  setOperationAction(ISD::FPOW, MVT::f64, Expand);
210249259Sdim
211249259Sdim  setOperationAction(ISD::FPOWI, MVT::f32, Expand);
212249259Sdim  setOperationAction(ISD::FPOWI, MVT::f64, Expand);
213249259Sdim
214249259Sdim  setOperationAction(ISD::FREM, MVT::f32, Expand);
215249259Sdim  setOperationAction(ISD::FREM, MVT::f64, Expand);
216249259Sdim
217249259Sdim  setOperationAction(ISD::FSIN, MVT::f32, Expand);
218249259Sdim  setOperationAction(ISD::FSIN, MVT::f64, Expand);
219249259Sdim
220249259Sdim  setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
221249259Sdim  setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
222249259Sdim
223249259Sdim  // Virtually no operation on f128 is legal, but LLVM can't expand them when
224249259Sdim  // there's a valid register class, so we need custom operations in most cases.
225249259Sdim  setOperationAction(ISD::FABS,       MVT::f128, Expand);
226249259Sdim  setOperationAction(ISD::FADD,       MVT::f128, Custom);
227249259Sdim  setOperationAction(ISD::FCOPYSIGN,  MVT::f128, Expand);
228249259Sdim  setOperationAction(ISD::FCOS,       MVT::f128, Expand);
229249259Sdim  setOperationAction(ISD::FDIV,       MVT::f128, Custom);
230249259Sdim  setOperationAction(ISD::FMA,        MVT::f128, Expand);
231249259Sdim  setOperationAction(ISD::FMUL,       MVT::f128, Custom);
232249259Sdim  setOperationAction(ISD::FNEG,       MVT::f128, Expand);
233249259Sdim  setOperationAction(ISD::FP_EXTEND,  MVT::f128, Expand);
234249259Sdim  setOperationAction(ISD::FP_ROUND,   MVT::f128, Expand);
235249259Sdim  setOperationAction(ISD::FPOW,       MVT::f128, Expand);
236249259Sdim  setOperationAction(ISD::FREM,       MVT::f128, Expand);
237249259Sdim  setOperationAction(ISD::FRINT,      MVT::f128, Expand);
238249259Sdim  setOperationAction(ISD::FSIN,       MVT::f128, Expand);
239249259Sdim  setOperationAction(ISD::FSINCOS,    MVT::f128, Expand);
240249259Sdim  setOperationAction(ISD::FSQRT,      MVT::f128, Expand);
241249259Sdim  setOperationAction(ISD::FSUB,       MVT::f128, Custom);
242249259Sdim  setOperationAction(ISD::FTRUNC,     MVT::f128, Expand);
243249259Sdim  setOperationAction(ISD::SETCC,      MVT::f128, Custom);
244249259Sdim  setOperationAction(ISD::BR_CC,      MVT::f128, Custom);
245249259Sdim  setOperationAction(ISD::SELECT,     MVT::f128, Expand);
246249259Sdim  setOperationAction(ISD::SELECT_CC,  MVT::f128, Custom);
247249259Sdim  setOperationAction(ISD::FP_EXTEND,  MVT::f128, Custom);
248249259Sdim
249249259Sdim  // Lowering for many of the conversions is actually specified by the non-f128
250249259Sdim  // type. The LowerXXX function will be trivial when f128 isn't involved.
251249259Sdim  setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
252249259Sdim  setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
253249259Sdim  setOperationAction(ISD::FP_TO_SINT, MVT::i128, Custom);
254249259Sdim  setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
255249259Sdim  setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
256249259Sdim  setOperationAction(ISD::FP_TO_UINT, MVT::i128, Custom);
257249259Sdim  setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
258249259Sdim  setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
259249259Sdim  setOperationAction(ISD::SINT_TO_FP, MVT::i128, Custom);
260249259Sdim  setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
261249259Sdim  setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
262249259Sdim  setOperationAction(ISD::UINT_TO_FP, MVT::i128, Custom);
263249259Sdim  setOperationAction(ISD::FP_ROUND,  MVT::f32, Custom);
264249259Sdim  setOperationAction(ISD::FP_ROUND,  MVT::f64, Custom);
265249259Sdim
266249259Sdim  // This prevents LLVM trying to compress double constants into a floating
267249259Sdim  // constant-pool entry and trying to load from there. It's of doubtful benefit
268249259Sdim  // for A64: we'd need LDR followed by FCVT, I believe.
269249259Sdim  setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
270249259Sdim  setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
271249259Sdim  setLoadExtAction(ISD::EXTLOAD, MVT::f16, Expand);
272249259Sdim
273249259Sdim  setTruncStoreAction(MVT::f128, MVT::f64, Expand);
274249259Sdim  setTruncStoreAction(MVT::f128, MVT::f32, Expand);
275249259Sdim  setTruncStoreAction(MVT::f128, MVT::f16, Expand);
276249259Sdim  setTruncStoreAction(MVT::f64, MVT::f32, Expand);
277249259Sdim  setTruncStoreAction(MVT::f64, MVT::f16, Expand);
278249259Sdim  setTruncStoreAction(MVT::f32, MVT::f16, Expand);
279249259Sdim
280249259Sdim  setExceptionPointerRegister(AArch64::X0);
281249259Sdim  setExceptionSelectorRegister(AArch64::X1);
282263509Sdim
283263509Sdim  if (Subtarget->hasNEON()) {
284263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v1i8, Custom);
285263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
286263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
287263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v1i16, Custom);
288263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
289263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
290263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v1i32, Custom);
291263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
292263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
293263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
294263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
295263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v1f32, Custom);
296263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
297263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
298263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v1f64, Custom);
299263509Sdim    setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
300263509Sdim
301263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
302263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
303263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
304263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i16, Custom);
305263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
306263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i32, Custom);
307263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
308263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
309263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f32, Custom);
310263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
311263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1f64, Custom);
312263509Sdim    setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
313263509Sdim
314263509Sdim    setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Legal);
315263509Sdim    setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Legal);
316263509Sdim    setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Legal);
317263509Sdim    setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Legal);
318263509Sdim    setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Legal);
319263509Sdim    setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Legal);
320263509Sdim    setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Legal);
321263509Sdim    setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f32, Legal);
322263509Sdim    setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Legal);
323263509Sdim
324263509Sdim    setOperationAction(ISD::SETCC, MVT::v8i8, Custom);
325263509Sdim    setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
326263509Sdim    setOperationAction(ISD::SETCC, MVT::v4i16, Custom);
327263509Sdim    setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
328263509Sdim    setOperationAction(ISD::SETCC, MVT::v2i32, Custom);
329263509Sdim    setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
330263509Sdim    setOperationAction(ISD::SETCC, MVT::v1i64, Custom);
331263509Sdim    setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
332263509Sdim    setOperationAction(ISD::SETCC, MVT::v1f32, Custom);
333263509Sdim    setOperationAction(ISD::SETCC, MVT::v2f32, Custom);
334263509Sdim    setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
335263509Sdim    setOperationAction(ISD::SETCC, MVT::v1f64, Custom);
336263509Sdim    setOperationAction(ISD::SETCC, MVT::v2f64, Custom);
337263509Sdim
338263509Sdim    setOperationAction(ISD::FFLOOR, MVT::v2f32, Legal);
339263509Sdim    setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
340263509Sdim    setOperationAction(ISD::FFLOOR, MVT::v1f64, Legal);
341263509Sdim    setOperationAction(ISD::FFLOOR, MVT::v2f64, Legal);
342263509Sdim
343263509Sdim    setOperationAction(ISD::FCEIL, MVT::v2f32, Legal);
344263509Sdim    setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
345263509Sdim    setOperationAction(ISD::FCEIL, MVT::v1f64, Legal);
346263509Sdim    setOperationAction(ISD::FCEIL, MVT::v2f64, Legal);
347263509Sdim
348263509Sdim    setOperationAction(ISD::FTRUNC, MVT::v2f32, Legal);
349263509Sdim    setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
350263509Sdim    setOperationAction(ISD::FTRUNC, MVT::v1f64, Legal);
351263509Sdim    setOperationAction(ISD::FTRUNC, MVT::v2f64, Legal);
352263509Sdim
353263509Sdim    setOperationAction(ISD::FRINT, MVT::v2f32, Legal);
354263509Sdim    setOperationAction(ISD::FRINT, MVT::v4f32, Legal);
355263509Sdim    setOperationAction(ISD::FRINT, MVT::v1f64, Legal);
356263509Sdim    setOperationAction(ISD::FRINT, MVT::v2f64, Legal);
357263509Sdim
358263509Sdim    setOperationAction(ISD::FNEARBYINT, MVT::v2f32, Legal);
359263509Sdim    setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
360263509Sdim    setOperationAction(ISD::FNEARBYINT, MVT::v1f64, Legal);
361263509Sdim    setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Legal);
362263509Sdim
363263509Sdim    setOperationAction(ISD::FROUND, MVT::v2f32, Legal);
364263509Sdim    setOperationAction(ISD::FROUND, MVT::v4f32, Legal);
365263509Sdim    setOperationAction(ISD::FROUND, MVT::v1f64, Legal);
366263509Sdim    setOperationAction(ISD::FROUND, MVT::v2f64, Legal);
367263509Sdim  }
368249259Sdim}
369249259Sdim
370263509SdimEVT AArch64TargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
371249259Sdim  // It's reasonably important that this value matches the "natural" legal
372249259Sdim  // promotion from i1 for scalar types. Otherwise LegalizeTypes can get itself
373249259Sdim  // in a twist (e.g. inserting an any_extend which then becomes i64 -> i64).
374249259Sdim  if (!VT.isVector()) return MVT::i32;
375249259Sdim  return VT.changeVectorElementTypeToInteger();
376249259Sdim}
377249259Sdim
378252723Sdimstatic void getExclusiveOperation(unsigned Size, AtomicOrdering Ord,
379252723Sdim                                  unsigned &LdrOpc,
380252723Sdim                                  unsigned &StrOpc) {
381263509Sdim  static const unsigned LoadBares[] = {AArch64::LDXR_byte, AArch64::LDXR_hword,
382263509Sdim                                       AArch64::LDXR_word, AArch64::LDXR_dword};
383263509Sdim  static const unsigned LoadAcqs[] = {AArch64::LDAXR_byte, AArch64::LDAXR_hword,
384263509Sdim                                     AArch64::LDAXR_word, AArch64::LDAXR_dword};
385263509Sdim  static const unsigned StoreBares[] = {AArch64::STXR_byte, AArch64::STXR_hword,
386263509Sdim                                       AArch64::STXR_word, AArch64::STXR_dword};
387263509Sdim  static const unsigned StoreRels[] = {AArch64::STLXR_byte,AArch64::STLXR_hword,
388263509Sdim                                     AArch64::STLXR_word, AArch64::STLXR_dword};
389252723Sdim
390263509Sdim  const unsigned *LoadOps, *StoreOps;
391252723Sdim  if (Ord == Acquire || Ord == AcquireRelease || Ord == SequentiallyConsistent)
392252723Sdim    LoadOps = LoadAcqs;
393252723Sdim  else
394252723Sdim    LoadOps = LoadBares;
395252723Sdim
396252723Sdim  if (Ord == Release || Ord == AcquireRelease || Ord == SequentiallyConsistent)
397252723Sdim    StoreOps = StoreRels;
398252723Sdim  else
399252723Sdim    StoreOps = StoreBares;
400252723Sdim
401252723Sdim  assert(isPowerOf2_32(Size) && Size <= 8 &&
402252723Sdim         "unsupported size for atomic binary op!");
403252723Sdim
404252723Sdim  LdrOpc = LoadOps[Log2_32(Size)];
405252723Sdim  StrOpc = StoreOps[Log2_32(Size)];
406249259Sdim}
407249259Sdim
408263509Sdim// FIXME: AArch64::DTripleRegClass and AArch64::QTripleRegClass don't really
409263509Sdim// have value type mapped, and they are both being defined as MVT::untyped.
410263509Sdim// Without knowing the MVT type, MachineLICM::getRegisterClassIDAndCost
411263509Sdim// would fail to figure out the register pressure correctly.
412263509Sdimstd::pair<const TargetRegisterClass*, uint8_t>
413263509SdimAArch64TargetLowering::findRepresentativeClass(MVT VT) const{
414263509Sdim  const TargetRegisterClass *RRC = 0;
415263509Sdim  uint8_t Cost = 1;
416263509Sdim  switch (VT.SimpleTy) {
417263509Sdim  default:
418263509Sdim    return TargetLowering::findRepresentativeClass(VT);
419263509Sdim  case MVT::v4i64:
420263509Sdim    RRC = &AArch64::QPairRegClass;
421263509Sdim    Cost = 2;
422263509Sdim    break;
423263509Sdim  case MVT::v8i64:
424263509Sdim    RRC = &AArch64::QQuadRegClass;
425263509Sdim    Cost = 4;
426263509Sdim    break;
427263509Sdim  }
428263509Sdim  return std::make_pair(RRC, Cost);
429263509Sdim}
430263509Sdim
431249259SdimMachineBasicBlock *
432249259SdimAArch64TargetLowering::emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
433249259Sdim                                        unsigned Size,
434249259Sdim                                        unsigned BinOpcode) const {
435249259Sdim  // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
436249259Sdim  const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
437249259Sdim
438249259Sdim  const BasicBlock *LLVM_BB = BB->getBasicBlock();
439249259Sdim  MachineFunction *MF = BB->getParent();
440249259Sdim  MachineFunction::iterator It = BB;
441249259Sdim  ++It;
442249259Sdim
443249259Sdim  unsigned dest = MI->getOperand(0).getReg();
444249259Sdim  unsigned ptr = MI->getOperand(1).getReg();
445249259Sdim  unsigned incr = MI->getOperand(2).getReg();
446252723Sdim  AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(3).getImm());
447249259Sdim  DebugLoc dl = MI->getDebugLoc();
448249259Sdim
449249259Sdim  MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
450249259Sdim
451249259Sdim  unsigned ldrOpc, strOpc;
452252723Sdim  getExclusiveOperation(Size, Ord, ldrOpc, strOpc);
453249259Sdim
454249259Sdim  MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
455249259Sdim  MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
456249259Sdim  MF->insert(It, loopMBB);
457249259Sdim  MF->insert(It, exitMBB);
458249259Sdim
459249259Sdim  // Transfer the remainder of BB and its successor edges to exitMBB.
460249259Sdim  exitMBB->splice(exitMBB->begin(), BB,
461249259Sdim                  llvm::next(MachineBasicBlock::iterator(MI)),
462249259Sdim                  BB->end());
463249259Sdim  exitMBB->transferSuccessorsAndUpdatePHIs(BB);
464249259Sdim
465249259Sdim  const TargetRegisterClass *TRC
466249259Sdim    = Size == 8 ? &AArch64::GPR64RegClass : &AArch64::GPR32RegClass;
467249259Sdim  unsigned scratch = (!BinOpcode) ? incr : MRI.createVirtualRegister(TRC);
468249259Sdim
469249259Sdim  //  thisMBB:
470249259Sdim  //   ...
471249259Sdim  //   fallthrough --> loopMBB
472249259Sdim  BB->addSuccessor(loopMBB);
473249259Sdim
474249259Sdim  //  loopMBB:
475249259Sdim  //   ldxr dest, ptr
476249259Sdim  //   <binop> scratch, dest, incr
477249259Sdim  //   stxr stxr_status, scratch, ptr
478249259Sdim  //   cbnz stxr_status, loopMBB
479249259Sdim  //   fallthrough --> exitMBB
480249259Sdim  BB = loopMBB;
481249259Sdim  BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
482249259Sdim  if (BinOpcode) {
483249259Sdim    // All arithmetic operations we'll be creating are designed to take an extra
484249259Sdim    // shift or extend operand, which we can conveniently set to zero.
485249259Sdim
486249259Sdim    // Operand order needs to go the other way for NAND.
487249259Sdim    if (BinOpcode == AArch64::BICwww_lsl || BinOpcode == AArch64::BICxxx_lsl)
488249259Sdim      BuildMI(BB, dl, TII->get(BinOpcode), scratch)
489249259Sdim        .addReg(incr).addReg(dest).addImm(0);
490249259Sdim    else
491249259Sdim      BuildMI(BB, dl, TII->get(BinOpcode), scratch)
492249259Sdim        .addReg(dest).addReg(incr).addImm(0);
493249259Sdim  }
494249259Sdim
495249259Sdim  // From the stxr, the register is GPR32; from the cmp it's GPR32wsp
496249259Sdim  unsigned stxr_status = MRI.createVirtualRegister(&AArch64::GPR32RegClass);
497249259Sdim  MRI.constrainRegClass(stxr_status, &AArch64::GPR32wspRegClass);
498249259Sdim
499249259Sdim  BuildMI(BB, dl, TII->get(strOpc), stxr_status).addReg(scratch).addReg(ptr);
500249259Sdim  BuildMI(BB, dl, TII->get(AArch64::CBNZw))
501249259Sdim    .addReg(stxr_status).addMBB(loopMBB);
502249259Sdim
503249259Sdim  BB->addSuccessor(loopMBB);
504249259Sdim  BB->addSuccessor(exitMBB);
505249259Sdim
506249259Sdim  //  exitMBB:
507249259Sdim  //   ...
508249259Sdim  BB = exitMBB;
509249259Sdim
510249259Sdim  MI->eraseFromParent();   // The instruction is gone now.
511249259Sdim
512249259Sdim  return BB;
513249259Sdim}
514249259Sdim
515249259SdimMachineBasicBlock *
516249259SdimAArch64TargetLowering::emitAtomicBinaryMinMax(MachineInstr *MI,
517249259Sdim                                              MachineBasicBlock *BB,
518249259Sdim                                              unsigned Size,
519249259Sdim                                              unsigned CmpOp,
520249259Sdim                                              A64CC::CondCodes Cond) const {
521249259Sdim  const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
522249259Sdim
523249259Sdim  const BasicBlock *LLVM_BB = BB->getBasicBlock();
524249259Sdim  MachineFunction *MF = BB->getParent();
525249259Sdim  MachineFunction::iterator It = BB;
526249259Sdim  ++It;
527249259Sdim
528249259Sdim  unsigned dest = MI->getOperand(0).getReg();
529249259Sdim  unsigned ptr = MI->getOperand(1).getReg();
530249259Sdim  unsigned incr = MI->getOperand(2).getReg();
531252723Sdim  AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(3).getImm());
532252723Sdim
533249259Sdim  unsigned oldval = dest;
534249259Sdim  DebugLoc dl = MI->getDebugLoc();
535249259Sdim
536249259Sdim  MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
537249259Sdim  const TargetRegisterClass *TRC, *TRCsp;
538249259Sdim  if (Size == 8) {
539249259Sdim    TRC = &AArch64::GPR64RegClass;
540249259Sdim    TRCsp = &AArch64::GPR64xspRegClass;
541249259Sdim  } else {
542249259Sdim    TRC = &AArch64::GPR32RegClass;
543249259Sdim    TRCsp = &AArch64::GPR32wspRegClass;
544249259Sdim  }
545249259Sdim
546249259Sdim  unsigned ldrOpc, strOpc;
547252723Sdim  getExclusiveOperation(Size, Ord, ldrOpc, strOpc);
548249259Sdim
549249259Sdim  MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
550249259Sdim  MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
551249259Sdim  MF->insert(It, loopMBB);
552249259Sdim  MF->insert(It, exitMBB);
553249259Sdim
554249259Sdim  // Transfer the remainder of BB and its successor edges to exitMBB.
555249259Sdim  exitMBB->splice(exitMBB->begin(), BB,
556249259Sdim                  llvm::next(MachineBasicBlock::iterator(MI)),
557249259Sdim                  BB->end());
558249259Sdim  exitMBB->transferSuccessorsAndUpdatePHIs(BB);
559249259Sdim
560249259Sdim  unsigned scratch = MRI.createVirtualRegister(TRC);
561249259Sdim  MRI.constrainRegClass(scratch, TRCsp);
562249259Sdim
563249259Sdim  //  thisMBB:
564249259Sdim  //   ...
565249259Sdim  //   fallthrough --> loopMBB
566249259Sdim  BB->addSuccessor(loopMBB);
567249259Sdim
568249259Sdim  //  loopMBB:
569249259Sdim  //   ldxr dest, ptr
570249259Sdim  //   cmp incr, dest (, sign extend if necessary)
571249259Sdim  //   csel scratch, dest, incr, cond
572249259Sdim  //   stxr stxr_status, scratch, ptr
573249259Sdim  //   cbnz stxr_status, loopMBB
574249259Sdim  //   fallthrough --> exitMBB
575249259Sdim  BB = loopMBB;
576249259Sdim  BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
577249259Sdim
578249259Sdim  // Build compare and cmov instructions.
579249259Sdim  MRI.constrainRegClass(incr, TRCsp);
580249259Sdim  BuildMI(BB, dl, TII->get(CmpOp))
581249259Sdim    .addReg(incr).addReg(oldval).addImm(0);
582249259Sdim
583249259Sdim  BuildMI(BB, dl, TII->get(Size == 8 ? AArch64::CSELxxxc : AArch64::CSELwwwc),
584249259Sdim          scratch)
585249259Sdim    .addReg(oldval).addReg(incr).addImm(Cond);
586249259Sdim
587249259Sdim  unsigned stxr_status = MRI.createVirtualRegister(&AArch64::GPR32RegClass);
588249259Sdim  MRI.constrainRegClass(stxr_status, &AArch64::GPR32wspRegClass);
589249259Sdim
590249259Sdim  BuildMI(BB, dl, TII->get(strOpc), stxr_status)
591249259Sdim    .addReg(scratch).addReg(ptr);
592249259Sdim  BuildMI(BB, dl, TII->get(AArch64::CBNZw))
593249259Sdim    .addReg(stxr_status).addMBB(loopMBB);
594249259Sdim
595249259Sdim  BB->addSuccessor(loopMBB);
596249259Sdim  BB->addSuccessor(exitMBB);
597249259Sdim
598249259Sdim  //  exitMBB:
599249259Sdim  //   ...
600249259Sdim  BB = exitMBB;
601249259Sdim
602249259Sdim  MI->eraseFromParent();   // The instruction is gone now.
603249259Sdim
604249259Sdim  return BB;
605249259Sdim}
606249259Sdim
607249259SdimMachineBasicBlock *
608249259SdimAArch64TargetLowering::emitAtomicCmpSwap(MachineInstr *MI,
609249259Sdim                                         MachineBasicBlock *BB,
610249259Sdim                                         unsigned Size) const {
611249259Sdim  unsigned dest    = MI->getOperand(0).getReg();
612249259Sdim  unsigned ptr     = MI->getOperand(1).getReg();
613249259Sdim  unsigned oldval  = MI->getOperand(2).getReg();
614249259Sdim  unsigned newval  = MI->getOperand(3).getReg();
615252723Sdim  AtomicOrdering Ord = static_cast<AtomicOrdering>(MI->getOperand(4).getImm());
616249259Sdim  const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
617249259Sdim  DebugLoc dl = MI->getDebugLoc();
618249259Sdim
619249259Sdim  MachineRegisterInfo &MRI = BB->getParent()->getRegInfo();
620249259Sdim  const TargetRegisterClass *TRCsp;
621249259Sdim  TRCsp = Size == 8 ? &AArch64::GPR64xspRegClass : &AArch64::GPR32wspRegClass;
622249259Sdim
623249259Sdim  unsigned ldrOpc, strOpc;
624252723Sdim  getExclusiveOperation(Size, Ord, ldrOpc, strOpc);
625249259Sdim
626249259Sdim  MachineFunction *MF = BB->getParent();
627249259Sdim  const BasicBlock *LLVM_BB = BB->getBasicBlock();
628249259Sdim  MachineFunction::iterator It = BB;
629249259Sdim  ++It; // insert the new blocks after the current block
630249259Sdim
631249259Sdim  MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
632249259Sdim  MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
633249259Sdim  MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
634249259Sdim  MF->insert(It, loop1MBB);
635249259Sdim  MF->insert(It, loop2MBB);
636249259Sdim  MF->insert(It, exitMBB);
637249259Sdim
638249259Sdim  // Transfer the remainder of BB and its successor edges to exitMBB.
639249259Sdim  exitMBB->splice(exitMBB->begin(), BB,
640249259Sdim                  llvm::next(MachineBasicBlock::iterator(MI)),
641249259Sdim                  BB->end());
642249259Sdim  exitMBB->transferSuccessorsAndUpdatePHIs(BB);
643249259Sdim
644249259Sdim  //  thisMBB:
645249259Sdim  //   ...
646249259Sdim  //   fallthrough --> loop1MBB
647249259Sdim  BB->addSuccessor(loop1MBB);
648249259Sdim
649249259Sdim  // loop1MBB:
650249259Sdim  //   ldxr dest, [ptr]
651249259Sdim  //   cmp dest, oldval
652249259Sdim  //   b.ne exitMBB
653249259Sdim  BB = loop1MBB;
654249259Sdim  BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr);
655249259Sdim
656249259Sdim  unsigned CmpOp = Size == 8 ? AArch64::CMPxx_lsl : AArch64::CMPww_lsl;
657249259Sdim  MRI.constrainRegClass(dest, TRCsp);
658249259Sdim  BuildMI(BB, dl, TII->get(CmpOp))
659249259Sdim    .addReg(dest).addReg(oldval).addImm(0);
660249259Sdim  BuildMI(BB, dl, TII->get(AArch64::Bcc))
661249259Sdim    .addImm(A64CC::NE).addMBB(exitMBB);
662249259Sdim  BB->addSuccessor(loop2MBB);
663249259Sdim  BB->addSuccessor(exitMBB);
664249259Sdim
665249259Sdim  // loop2MBB:
666249259Sdim  //   strex stxr_status, newval, [ptr]
667249259Sdim  //   cbnz stxr_status, loop1MBB
668249259Sdim  BB = loop2MBB;
669249259Sdim  unsigned stxr_status = MRI.createVirtualRegister(&AArch64::GPR32RegClass);
670249259Sdim  MRI.constrainRegClass(stxr_status, &AArch64::GPR32wspRegClass);
671249259Sdim
672249259Sdim  BuildMI(BB, dl, TII->get(strOpc), stxr_status).addReg(newval).addReg(ptr);
673249259Sdim  BuildMI(BB, dl, TII->get(AArch64::CBNZw))
674249259Sdim    .addReg(stxr_status).addMBB(loop1MBB);
675249259Sdim  BB->addSuccessor(loop1MBB);
676249259Sdim  BB->addSuccessor(exitMBB);
677249259Sdim
678249259Sdim  //  exitMBB:
679249259Sdim  //   ...
680249259Sdim  BB = exitMBB;
681249259Sdim
682249259Sdim  MI->eraseFromParent();   // The instruction is gone now.
683249259Sdim
684249259Sdim  return BB;
685249259Sdim}
686249259Sdim
687249259SdimMachineBasicBlock *
688249259SdimAArch64TargetLowering::EmitF128CSEL(MachineInstr *MI,
689249259Sdim                                    MachineBasicBlock *MBB) const {
690249259Sdim  // We materialise the F128CSEL pseudo-instruction using conditional branches
691249259Sdim  // and loads, giving an instruciton sequence like:
692249259Sdim  //     str q0, [sp]
693249259Sdim  //     b.ne IfTrue
694249259Sdim  //     b Finish
695249259Sdim  // IfTrue:
696249259Sdim  //     str q1, [sp]
697249259Sdim  // Finish:
698249259Sdim  //     ldr q0, [sp]
699249259Sdim  //
700249259Sdim  // Using virtual registers would probably not be beneficial since COPY
701249259Sdim  // instructions are expensive for f128 (there's no actual instruction to
702249259Sdim  // implement them).
703249259Sdim  //
704249259Sdim  // An alternative would be to do an integer-CSEL on some address. E.g.:
705249259Sdim  //     mov x0, sp
706249259Sdim  //     add x1, sp, #16
707249259Sdim  //     str q0, [x0]
708249259Sdim  //     str q1, [x1]
709249259Sdim  //     csel x0, x0, x1, ne
710249259Sdim  //     ldr q0, [x0]
711249259Sdim  //
712249259Sdim  // It's unclear which approach is actually optimal.
713249259Sdim  const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
714249259Sdim  MachineFunction *MF = MBB->getParent();
715249259Sdim  const BasicBlock *LLVM_BB = MBB->getBasicBlock();
716249259Sdim  DebugLoc DL = MI->getDebugLoc();
717249259Sdim  MachineFunction::iterator It = MBB;
718249259Sdim  ++It;
719249259Sdim
720249259Sdim  unsigned DestReg = MI->getOperand(0).getReg();
721249259Sdim  unsigned IfTrueReg = MI->getOperand(1).getReg();
722249259Sdim  unsigned IfFalseReg = MI->getOperand(2).getReg();
723249259Sdim  unsigned CondCode = MI->getOperand(3).getImm();
724249259Sdim  bool NZCVKilled = MI->getOperand(4).isKill();
725249259Sdim
726249259Sdim  MachineBasicBlock *TrueBB = MF->CreateMachineBasicBlock(LLVM_BB);
727249259Sdim  MachineBasicBlock *EndBB = MF->CreateMachineBasicBlock(LLVM_BB);
728249259Sdim  MF->insert(It, TrueBB);
729249259Sdim  MF->insert(It, EndBB);
730249259Sdim
731249259Sdim  // Transfer rest of current basic-block to EndBB
732249259Sdim  EndBB->splice(EndBB->begin(), MBB,
733249259Sdim                llvm::next(MachineBasicBlock::iterator(MI)),
734249259Sdim                MBB->end());
735249259Sdim  EndBB->transferSuccessorsAndUpdatePHIs(MBB);
736249259Sdim
737249259Sdim  // We need somewhere to store the f128 value needed.
738249259Sdim  int ScratchFI = MF->getFrameInfo()->CreateSpillStackObject(16, 16);
739249259Sdim
740249259Sdim  //     [... start of incoming MBB ...]
741249259Sdim  //     str qIFFALSE, [sp]
742249259Sdim  //     b.cc IfTrue
743249259Sdim  //     b Done
744249259Sdim  BuildMI(MBB, DL, TII->get(AArch64::LSFP128_STR))
745249259Sdim    .addReg(IfFalseReg)
746249259Sdim    .addFrameIndex(ScratchFI)
747249259Sdim    .addImm(0);
748249259Sdim  BuildMI(MBB, DL, TII->get(AArch64::Bcc))
749249259Sdim    .addImm(CondCode)
750249259Sdim    .addMBB(TrueBB);
751249259Sdim  BuildMI(MBB, DL, TII->get(AArch64::Bimm))
752249259Sdim    .addMBB(EndBB);
753249259Sdim  MBB->addSuccessor(TrueBB);
754249259Sdim  MBB->addSuccessor(EndBB);
755249259Sdim
756263509Sdim  if (!NZCVKilled) {
757263509Sdim    // NZCV is live-through TrueBB.
758263509Sdim    TrueBB->addLiveIn(AArch64::NZCV);
759263509Sdim    EndBB->addLiveIn(AArch64::NZCV);
760263509Sdim  }
761263509Sdim
762249259Sdim  // IfTrue:
763249259Sdim  //     str qIFTRUE, [sp]
764249259Sdim  BuildMI(TrueBB, DL, TII->get(AArch64::LSFP128_STR))
765249259Sdim    .addReg(IfTrueReg)
766249259Sdim    .addFrameIndex(ScratchFI)
767249259Sdim    .addImm(0);
768249259Sdim
769249259Sdim  // Note: fallthrough. We can rely on LLVM adding a branch if it reorders the
770249259Sdim  // blocks.
771249259Sdim  TrueBB->addSuccessor(EndBB);
772249259Sdim
773249259Sdim  // Done:
774249259Sdim  //     ldr qDEST, [sp]
775249259Sdim  //     [... rest of incoming MBB ...]
776249259Sdim  MachineInstr *StartOfEnd = EndBB->begin();
777249259Sdim  BuildMI(*EndBB, StartOfEnd, DL, TII->get(AArch64::LSFP128_LDR), DestReg)
778249259Sdim    .addFrameIndex(ScratchFI)
779249259Sdim    .addImm(0);
780249259Sdim
781249259Sdim  MI->eraseFromParent();
782249259Sdim  return EndBB;
783249259Sdim}
784249259Sdim
785249259SdimMachineBasicBlock *
786249259SdimAArch64TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
787249259Sdim                                                 MachineBasicBlock *MBB) const {
788249259Sdim  switch (MI->getOpcode()) {
789249259Sdim  default: llvm_unreachable("Unhandled instruction with custom inserter");
790249259Sdim  case AArch64::F128CSEL:
791249259Sdim    return EmitF128CSEL(MI, MBB);
792249259Sdim  case AArch64::ATOMIC_LOAD_ADD_I8:
793249259Sdim    return emitAtomicBinary(MI, MBB, 1, AArch64::ADDwww_lsl);
794249259Sdim  case AArch64::ATOMIC_LOAD_ADD_I16:
795249259Sdim    return emitAtomicBinary(MI, MBB, 2, AArch64::ADDwww_lsl);
796249259Sdim  case AArch64::ATOMIC_LOAD_ADD_I32:
797249259Sdim    return emitAtomicBinary(MI, MBB, 4, AArch64::ADDwww_lsl);
798249259Sdim  case AArch64::ATOMIC_LOAD_ADD_I64:
799249259Sdim    return emitAtomicBinary(MI, MBB, 8, AArch64::ADDxxx_lsl);
800249259Sdim
801249259Sdim  case AArch64::ATOMIC_LOAD_SUB_I8:
802249259Sdim    return emitAtomicBinary(MI, MBB, 1, AArch64::SUBwww_lsl);
803249259Sdim  case AArch64::ATOMIC_LOAD_SUB_I16:
804249259Sdim    return emitAtomicBinary(MI, MBB, 2, AArch64::SUBwww_lsl);
805249259Sdim  case AArch64::ATOMIC_LOAD_SUB_I32:
806249259Sdim    return emitAtomicBinary(MI, MBB, 4, AArch64::SUBwww_lsl);
807249259Sdim  case AArch64::ATOMIC_LOAD_SUB_I64:
808249259Sdim    return emitAtomicBinary(MI, MBB, 8, AArch64::SUBxxx_lsl);
809249259Sdim
810249259Sdim  case AArch64::ATOMIC_LOAD_AND_I8:
811249259Sdim    return emitAtomicBinary(MI, MBB, 1, AArch64::ANDwww_lsl);
812249259Sdim  case AArch64::ATOMIC_LOAD_AND_I16:
813249259Sdim    return emitAtomicBinary(MI, MBB, 2, AArch64::ANDwww_lsl);
814249259Sdim  case AArch64::ATOMIC_LOAD_AND_I32:
815249259Sdim    return emitAtomicBinary(MI, MBB, 4, AArch64::ANDwww_lsl);
816249259Sdim  case AArch64::ATOMIC_LOAD_AND_I64:
817249259Sdim    return emitAtomicBinary(MI, MBB, 8, AArch64::ANDxxx_lsl);
818249259Sdim
819249259Sdim  case AArch64::ATOMIC_LOAD_OR_I8:
820249259Sdim    return emitAtomicBinary(MI, MBB, 1, AArch64::ORRwww_lsl);
821249259Sdim  case AArch64::ATOMIC_LOAD_OR_I16:
822249259Sdim    return emitAtomicBinary(MI, MBB, 2, AArch64::ORRwww_lsl);
823249259Sdim  case AArch64::ATOMIC_LOAD_OR_I32:
824249259Sdim    return emitAtomicBinary(MI, MBB, 4, AArch64::ORRwww_lsl);
825249259Sdim  case AArch64::ATOMIC_LOAD_OR_I64:
826249259Sdim    return emitAtomicBinary(MI, MBB, 8, AArch64::ORRxxx_lsl);
827249259Sdim
828249259Sdim  case AArch64::ATOMIC_LOAD_XOR_I8:
829249259Sdim    return emitAtomicBinary(MI, MBB, 1, AArch64::EORwww_lsl);
830249259Sdim  case AArch64::ATOMIC_LOAD_XOR_I16:
831249259Sdim    return emitAtomicBinary(MI, MBB, 2, AArch64::EORwww_lsl);
832249259Sdim  case AArch64::ATOMIC_LOAD_XOR_I32:
833249259Sdim    return emitAtomicBinary(MI, MBB, 4, AArch64::EORwww_lsl);
834249259Sdim  case AArch64::ATOMIC_LOAD_XOR_I64:
835249259Sdim    return emitAtomicBinary(MI, MBB, 8, AArch64::EORxxx_lsl);
836249259Sdim
837249259Sdim  case AArch64::ATOMIC_LOAD_NAND_I8:
838249259Sdim    return emitAtomicBinary(MI, MBB, 1, AArch64::BICwww_lsl);
839249259Sdim  case AArch64::ATOMIC_LOAD_NAND_I16:
840249259Sdim    return emitAtomicBinary(MI, MBB, 2, AArch64::BICwww_lsl);
841249259Sdim  case AArch64::ATOMIC_LOAD_NAND_I32:
842249259Sdim    return emitAtomicBinary(MI, MBB, 4, AArch64::BICwww_lsl);
843249259Sdim  case AArch64::ATOMIC_LOAD_NAND_I64:
844249259Sdim    return emitAtomicBinary(MI, MBB, 8, AArch64::BICxxx_lsl);
845249259Sdim
846249259Sdim  case AArch64::ATOMIC_LOAD_MIN_I8:
847249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 1, AArch64::CMPww_sxtb, A64CC::GT);
848249259Sdim  case AArch64::ATOMIC_LOAD_MIN_I16:
849249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 2, AArch64::CMPww_sxth, A64CC::GT);
850249259Sdim  case AArch64::ATOMIC_LOAD_MIN_I32:
851249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 4, AArch64::CMPww_lsl, A64CC::GT);
852249259Sdim  case AArch64::ATOMIC_LOAD_MIN_I64:
853249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 8, AArch64::CMPxx_lsl, A64CC::GT);
854249259Sdim
855249259Sdim  case AArch64::ATOMIC_LOAD_MAX_I8:
856249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 1, AArch64::CMPww_sxtb, A64CC::LT);
857249259Sdim  case AArch64::ATOMIC_LOAD_MAX_I16:
858249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 2, AArch64::CMPww_sxth, A64CC::LT);
859249259Sdim  case AArch64::ATOMIC_LOAD_MAX_I32:
860249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 4, AArch64::CMPww_lsl, A64CC::LT);
861249259Sdim  case AArch64::ATOMIC_LOAD_MAX_I64:
862249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 8, AArch64::CMPxx_lsl, A64CC::LT);
863249259Sdim
864249259Sdim  case AArch64::ATOMIC_LOAD_UMIN_I8:
865249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 1, AArch64::CMPww_uxtb, A64CC::HI);
866249259Sdim  case AArch64::ATOMIC_LOAD_UMIN_I16:
867249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 2, AArch64::CMPww_uxth, A64CC::HI);
868249259Sdim  case AArch64::ATOMIC_LOAD_UMIN_I32:
869249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 4, AArch64::CMPww_lsl, A64CC::HI);
870249259Sdim  case AArch64::ATOMIC_LOAD_UMIN_I64:
871249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 8, AArch64::CMPxx_lsl, A64CC::HI);
872249259Sdim
873249259Sdim  case AArch64::ATOMIC_LOAD_UMAX_I8:
874249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 1, AArch64::CMPww_uxtb, A64CC::LO);
875249259Sdim  case AArch64::ATOMIC_LOAD_UMAX_I16:
876249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 2, AArch64::CMPww_uxth, A64CC::LO);
877249259Sdim  case AArch64::ATOMIC_LOAD_UMAX_I32:
878249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 4, AArch64::CMPww_lsl, A64CC::LO);
879249259Sdim  case AArch64::ATOMIC_LOAD_UMAX_I64:
880249259Sdim    return emitAtomicBinaryMinMax(MI, MBB, 8, AArch64::CMPxx_lsl, A64CC::LO);
881249259Sdim
882249259Sdim  case AArch64::ATOMIC_SWAP_I8:
883249259Sdim    return emitAtomicBinary(MI, MBB, 1, 0);
884249259Sdim  case AArch64::ATOMIC_SWAP_I16:
885249259Sdim    return emitAtomicBinary(MI, MBB, 2, 0);
886249259Sdim  case AArch64::ATOMIC_SWAP_I32:
887249259Sdim    return emitAtomicBinary(MI, MBB, 4, 0);
888249259Sdim  case AArch64::ATOMIC_SWAP_I64:
889249259Sdim    return emitAtomicBinary(MI, MBB, 8, 0);
890249259Sdim
891249259Sdim  case AArch64::ATOMIC_CMP_SWAP_I8:
892249259Sdim    return emitAtomicCmpSwap(MI, MBB, 1);
893249259Sdim  case AArch64::ATOMIC_CMP_SWAP_I16:
894249259Sdim    return emitAtomicCmpSwap(MI, MBB, 2);
895249259Sdim  case AArch64::ATOMIC_CMP_SWAP_I32:
896249259Sdim    return emitAtomicCmpSwap(MI, MBB, 4);
897249259Sdim  case AArch64::ATOMIC_CMP_SWAP_I64:
898249259Sdim    return emitAtomicCmpSwap(MI, MBB, 8);
899249259Sdim  }
900249259Sdim}
901249259Sdim
902249259Sdim
903249259Sdimconst char *AArch64TargetLowering::getTargetNodeName(unsigned Opcode) const {
904249259Sdim  switch (Opcode) {
905249259Sdim  case AArch64ISD::BR_CC:          return "AArch64ISD::BR_CC";
906249259Sdim  case AArch64ISD::Call:           return "AArch64ISD::Call";
907249259Sdim  case AArch64ISD::FPMOV:          return "AArch64ISD::FPMOV";
908249259Sdim  case AArch64ISD::GOTLoad:        return "AArch64ISD::GOTLoad";
909249259Sdim  case AArch64ISD::BFI:            return "AArch64ISD::BFI";
910249259Sdim  case AArch64ISD::EXTR:           return "AArch64ISD::EXTR";
911249259Sdim  case AArch64ISD::Ret:            return "AArch64ISD::Ret";
912249259Sdim  case AArch64ISD::SBFX:           return "AArch64ISD::SBFX";
913249259Sdim  case AArch64ISD::SELECT_CC:      return "AArch64ISD::SELECT_CC";
914249259Sdim  case AArch64ISD::SETCC:          return "AArch64ISD::SETCC";
915249259Sdim  case AArch64ISD::TC_RETURN:      return "AArch64ISD::TC_RETURN";
916249259Sdim  case AArch64ISD::THREAD_POINTER: return "AArch64ISD::THREAD_POINTER";
917249259Sdim  case AArch64ISD::TLSDESCCALL:    return "AArch64ISD::TLSDESCCALL";
918252723Sdim  case AArch64ISD::WrapperLarge:   return "AArch64ISD::WrapperLarge";
919249259Sdim  case AArch64ISD::WrapperSmall:   return "AArch64ISD::WrapperSmall";
920249259Sdim
921263509Sdim  case AArch64ISD::NEON_BSL:
922263509Sdim    return "AArch64ISD::NEON_BSL";
923263509Sdim  case AArch64ISD::NEON_MOVIMM:
924263509Sdim    return "AArch64ISD::NEON_MOVIMM";
925263509Sdim  case AArch64ISD::NEON_MVNIMM:
926263509Sdim    return "AArch64ISD::NEON_MVNIMM";
927263509Sdim  case AArch64ISD::NEON_FMOVIMM:
928263509Sdim    return "AArch64ISD::NEON_FMOVIMM";
929263509Sdim  case AArch64ISD::NEON_CMP:
930263509Sdim    return "AArch64ISD::NEON_CMP";
931263509Sdim  case AArch64ISD::NEON_CMPZ:
932263509Sdim    return "AArch64ISD::NEON_CMPZ";
933263509Sdim  case AArch64ISD::NEON_TST:
934263509Sdim    return "AArch64ISD::NEON_TST";
935263509Sdim  case AArch64ISD::NEON_QSHLs:
936263509Sdim    return "AArch64ISD::NEON_QSHLs";
937263509Sdim  case AArch64ISD::NEON_QSHLu:
938263509Sdim    return "AArch64ISD::NEON_QSHLu";
939263509Sdim  case AArch64ISD::NEON_VDUP:
940263509Sdim    return "AArch64ISD::NEON_VDUP";
941263509Sdim  case AArch64ISD::NEON_VDUPLANE:
942263509Sdim    return "AArch64ISD::NEON_VDUPLANE";
943263509Sdim  case AArch64ISD::NEON_REV16:
944263509Sdim    return "AArch64ISD::NEON_REV16";
945263509Sdim  case AArch64ISD::NEON_REV32:
946263509Sdim    return "AArch64ISD::NEON_REV32";
947263509Sdim  case AArch64ISD::NEON_REV64:
948263509Sdim    return "AArch64ISD::NEON_REV64";
949263509Sdim  case AArch64ISD::NEON_UZP1:
950263509Sdim    return "AArch64ISD::NEON_UZP1";
951263509Sdim  case AArch64ISD::NEON_UZP2:
952263509Sdim    return "AArch64ISD::NEON_UZP2";
953263509Sdim  case AArch64ISD::NEON_ZIP1:
954263509Sdim    return "AArch64ISD::NEON_ZIP1";
955263509Sdim  case AArch64ISD::NEON_ZIP2:
956263509Sdim    return "AArch64ISD::NEON_ZIP2";
957263509Sdim  case AArch64ISD::NEON_TRN1:
958263509Sdim    return "AArch64ISD::NEON_TRN1";
959263509Sdim  case AArch64ISD::NEON_TRN2:
960263509Sdim    return "AArch64ISD::NEON_TRN2";
961263509Sdim  case AArch64ISD::NEON_LD1_UPD:
962263509Sdim    return "AArch64ISD::NEON_LD1_UPD";
963263509Sdim  case AArch64ISD::NEON_LD2_UPD:
964263509Sdim    return "AArch64ISD::NEON_LD2_UPD";
965263509Sdim  case AArch64ISD::NEON_LD3_UPD:
966263509Sdim    return "AArch64ISD::NEON_LD3_UPD";
967263509Sdim  case AArch64ISD::NEON_LD4_UPD:
968263509Sdim    return "AArch64ISD::NEON_LD4_UPD";
969263509Sdim  case AArch64ISD::NEON_ST1_UPD:
970263509Sdim    return "AArch64ISD::NEON_ST1_UPD";
971263509Sdim  case AArch64ISD::NEON_ST2_UPD:
972263509Sdim    return "AArch64ISD::NEON_ST2_UPD";
973263509Sdim  case AArch64ISD::NEON_ST3_UPD:
974263509Sdim    return "AArch64ISD::NEON_ST3_UPD";
975263509Sdim  case AArch64ISD::NEON_ST4_UPD:
976263509Sdim    return "AArch64ISD::NEON_ST4_UPD";
977263509Sdim  case AArch64ISD::NEON_LD1x2_UPD:
978263509Sdim    return "AArch64ISD::NEON_LD1x2_UPD";
979263509Sdim  case AArch64ISD::NEON_LD1x3_UPD:
980263509Sdim    return "AArch64ISD::NEON_LD1x3_UPD";
981263509Sdim  case AArch64ISD::NEON_LD1x4_UPD:
982263509Sdim    return "AArch64ISD::NEON_LD1x4_UPD";
983263509Sdim  case AArch64ISD::NEON_ST1x2_UPD:
984263509Sdim    return "AArch64ISD::NEON_ST1x2_UPD";
985263509Sdim  case AArch64ISD::NEON_ST1x3_UPD:
986263509Sdim    return "AArch64ISD::NEON_ST1x3_UPD";
987263509Sdim  case AArch64ISD::NEON_ST1x4_UPD:
988263509Sdim    return "AArch64ISD::NEON_ST1x4_UPD";
989263509Sdim  case AArch64ISD::NEON_LD2DUP:
990263509Sdim    return "AArch64ISD::NEON_LD2DUP";
991263509Sdim  case AArch64ISD::NEON_LD3DUP:
992263509Sdim    return "AArch64ISD::NEON_LD3DUP";
993263509Sdim  case AArch64ISD::NEON_LD4DUP:
994263509Sdim    return "AArch64ISD::NEON_LD4DUP";
995263509Sdim  case AArch64ISD::NEON_LD2DUP_UPD:
996263509Sdim    return "AArch64ISD::NEON_LD2DUP_UPD";
997263509Sdim  case AArch64ISD::NEON_LD3DUP_UPD:
998263509Sdim    return "AArch64ISD::NEON_LD3DUP_UPD";
999263509Sdim  case AArch64ISD::NEON_LD4DUP_UPD:
1000263509Sdim    return "AArch64ISD::NEON_LD4DUP_UPD";
1001263509Sdim  case AArch64ISD::NEON_LD2LN_UPD:
1002263509Sdim    return "AArch64ISD::NEON_LD2LN_UPD";
1003263509Sdim  case AArch64ISD::NEON_LD3LN_UPD:
1004263509Sdim    return "AArch64ISD::NEON_LD3LN_UPD";
1005263509Sdim  case AArch64ISD::NEON_LD4LN_UPD:
1006263509Sdim    return "AArch64ISD::NEON_LD4LN_UPD";
1007263509Sdim  case AArch64ISD::NEON_ST2LN_UPD:
1008263509Sdim    return "AArch64ISD::NEON_ST2LN_UPD";
1009263509Sdim  case AArch64ISD::NEON_ST3LN_UPD:
1010263509Sdim    return "AArch64ISD::NEON_ST3LN_UPD";
1011263509Sdim  case AArch64ISD::NEON_ST4LN_UPD:
1012263509Sdim    return "AArch64ISD::NEON_ST4LN_UPD";
1013263509Sdim  case AArch64ISD::NEON_VEXTRACT:
1014263509Sdim    return "AArch64ISD::NEON_VEXTRACT";
1015263509Sdim  default:
1016263509Sdim    return NULL;
1017249259Sdim  }
1018249259Sdim}
1019249259Sdim
1020249259Sdimstatic const uint16_t AArch64FPRArgRegs[] = {
1021249259Sdim  AArch64::Q0, AArch64::Q1, AArch64::Q2, AArch64::Q3,
1022249259Sdim  AArch64::Q4, AArch64::Q5, AArch64::Q6, AArch64::Q7
1023249259Sdim};
1024249259Sdimstatic const unsigned NumFPRArgRegs = llvm::array_lengthof(AArch64FPRArgRegs);
1025249259Sdim
1026249259Sdimstatic const uint16_t AArch64ArgRegs[] = {
1027249259Sdim  AArch64::X0, AArch64::X1, AArch64::X2, AArch64::X3,
1028249259Sdim  AArch64::X4, AArch64::X5, AArch64::X6, AArch64::X7
1029249259Sdim};
1030249259Sdimstatic const unsigned NumArgRegs = llvm::array_lengthof(AArch64ArgRegs);
1031249259Sdim
1032249259Sdimstatic bool CC_AArch64NoMoreRegs(unsigned ValNo, MVT ValVT, MVT LocVT,
1033249259Sdim                                 CCValAssign::LocInfo LocInfo,
1034249259Sdim                                 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1035249259Sdim  // Mark all remaining general purpose registers as allocated. We don't
1036249259Sdim  // backtrack: if (for example) an i128 gets put on the stack, no subsequent
1037249259Sdim  // i64 will go in registers (C.11).
1038249259Sdim  for (unsigned i = 0; i < NumArgRegs; ++i)
1039249259Sdim    State.AllocateReg(AArch64ArgRegs[i]);
1040249259Sdim
1041249259Sdim  return false;
1042249259Sdim}
1043249259Sdim
1044249259Sdim#include "AArch64GenCallingConv.inc"
1045249259Sdim
1046249259SdimCCAssignFn *AArch64TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
1047249259Sdim
1048249259Sdim  switch(CC) {
1049249259Sdim  default: llvm_unreachable("Unsupported calling convention");
1050249259Sdim  case CallingConv::Fast:
1051249259Sdim  case CallingConv::C:
1052249259Sdim    return CC_A64_APCS;
1053249259Sdim  }
1054249259Sdim}
1055249259Sdim
1056249259Sdimvoid
1057249259SdimAArch64TargetLowering::SaveVarArgRegisters(CCState &CCInfo, SelectionDAG &DAG,
1058263509Sdim                                           SDLoc DL, SDValue &Chain) const {
1059249259Sdim  MachineFunction &MF = DAG.getMachineFunction();
1060249259Sdim  MachineFrameInfo *MFI = MF.getFrameInfo();
1061249259Sdim  AArch64MachineFunctionInfo *FuncInfo
1062249259Sdim    = MF.getInfo<AArch64MachineFunctionInfo>();
1063249259Sdim
1064249259Sdim  SmallVector<SDValue, 8> MemOps;
1065249259Sdim
1066249259Sdim  unsigned FirstVariadicGPR = CCInfo.getFirstUnallocated(AArch64ArgRegs,
1067249259Sdim                                                         NumArgRegs);
1068249259Sdim  unsigned FirstVariadicFPR = CCInfo.getFirstUnallocated(AArch64FPRArgRegs,
1069249259Sdim                                                         NumFPRArgRegs);
1070249259Sdim
1071249259Sdim  unsigned GPRSaveSize = 8 * (NumArgRegs - FirstVariadicGPR);
1072249259Sdim  int GPRIdx = 0;
1073249259Sdim  if (GPRSaveSize != 0) {
1074249259Sdim    GPRIdx = MFI->CreateStackObject(GPRSaveSize, 8, false);
1075249259Sdim
1076249259Sdim    SDValue FIN = DAG.getFrameIndex(GPRIdx, getPointerTy());
1077249259Sdim
1078249259Sdim    for (unsigned i = FirstVariadicGPR; i < NumArgRegs; ++i) {
1079249259Sdim      unsigned VReg = MF.addLiveIn(AArch64ArgRegs[i], &AArch64::GPR64RegClass);
1080249259Sdim      SDValue Val = DAG.getCopyFromReg(Chain, DL, VReg, MVT::i64);
1081249259Sdim      SDValue Store = DAG.getStore(Val.getValue(1), DL, Val, FIN,
1082249259Sdim                                   MachinePointerInfo::getStack(i * 8),
1083249259Sdim                                   false, false, 0);
1084249259Sdim      MemOps.push_back(Store);
1085249259Sdim      FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(), FIN,
1086249259Sdim                        DAG.getConstant(8, getPointerTy()));
1087249259Sdim    }
1088249259Sdim  }
1089249259Sdim
1090263509Sdim  if (getSubtarget()->hasFPARMv8()) {
1091249259Sdim  unsigned FPRSaveSize = 16 * (NumFPRArgRegs - FirstVariadicFPR);
1092249259Sdim  int FPRIdx = 0;
1093263509Sdim    // According to the AArch64 Procedure Call Standard, section B.1/B.3, we
1094263509Sdim    // can omit a register save area if we know we'll never use registers of
1095263509Sdim    // that class.
1096263509Sdim    if (FPRSaveSize != 0) {
1097263509Sdim      FPRIdx = MFI->CreateStackObject(FPRSaveSize, 16, false);
1098249259Sdim
1099263509Sdim      SDValue FIN = DAG.getFrameIndex(FPRIdx, getPointerTy());
1100249259Sdim
1101263509Sdim      for (unsigned i = FirstVariadicFPR; i < NumFPRArgRegs; ++i) {
1102263509Sdim        unsigned VReg = MF.addLiveIn(AArch64FPRArgRegs[i],
1103263509Sdim            &AArch64::FPR128RegClass);
1104263509Sdim        SDValue Val = DAG.getCopyFromReg(Chain, DL, VReg, MVT::f128);
1105263509Sdim        SDValue Store = DAG.getStore(Val.getValue(1), DL, Val, FIN,
1106263509Sdim            MachinePointerInfo::getStack(i * 16),
1107263509Sdim            false, false, 0);
1108263509Sdim        MemOps.push_back(Store);
1109263509Sdim        FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(), FIN,
1110263509Sdim            DAG.getConstant(16, getPointerTy()));
1111263509Sdim      }
1112249259Sdim    }
1113263509Sdim    FuncInfo->setVariadicFPRIdx(FPRIdx);
1114263509Sdim    FuncInfo->setVariadicFPRSize(FPRSaveSize);
1115249259Sdim  }
1116249259Sdim
1117249259Sdim  int StackIdx = MFI->CreateFixedObject(8, CCInfo.getNextStackOffset(), true);
1118249259Sdim
1119249259Sdim  FuncInfo->setVariadicStackIdx(StackIdx);
1120249259Sdim  FuncInfo->setVariadicGPRIdx(GPRIdx);
1121249259Sdim  FuncInfo->setVariadicGPRSize(GPRSaveSize);
1122249259Sdim
1123249259Sdim  if (!MemOps.empty()) {
1124249259Sdim    Chain = DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &MemOps[0],
1125249259Sdim                        MemOps.size());
1126249259Sdim  }
1127249259Sdim}
1128249259Sdim
1129249259Sdim
1130249259SdimSDValue
1131249259SdimAArch64TargetLowering::LowerFormalArguments(SDValue Chain,
1132249259Sdim                                      CallingConv::ID CallConv, bool isVarArg,
1133249259Sdim                                      const SmallVectorImpl<ISD::InputArg> &Ins,
1134263509Sdim                                      SDLoc dl, SelectionDAG &DAG,
1135249259Sdim                                      SmallVectorImpl<SDValue> &InVals) const {
1136249259Sdim  MachineFunction &MF = DAG.getMachineFunction();
1137249259Sdim  AArch64MachineFunctionInfo *FuncInfo
1138249259Sdim    = MF.getInfo<AArch64MachineFunctionInfo>();
1139249259Sdim  MachineFrameInfo *MFI = MF.getFrameInfo();
1140249259Sdim  bool TailCallOpt = MF.getTarget().Options.GuaranteedTailCallOpt;
1141249259Sdim
1142249259Sdim  SmallVector<CCValAssign, 16> ArgLocs;
1143249259Sdim  CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1144249259Sdim                 getTargetMachine(), ArgLocs, *DAG.getContext());
1145249259Sdim  CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
1146249259Sdim
1147249259Sdim  SmallVector<SDValue, 16> ArgValues;
1148249259Sdim
1149249259Sdim  SDValue ArgValue;
1150249259Sdim  for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1151249259Sdim    CCValAssign &VA = ArgLocs[i];
1152249259Sdim    ISD::ArgFlagsTy Flags = Ins[i].Flags;
1153249259Sdim
1154249259Sdim    if (Flags.isByVal()) {
1155249259Sdim      // Byval is used for small structs and HFAs in the PCS, but the system
1156249259Sdim      // should work in a non-compliant manner for larger structs.
1157249259Sdim      EVT PtrTy = getPointerTy();
1158249259Sdim      int Size = Flags.getByValSize();
1159249259Sdim      unsigned NumRegs = (Size + 7) / 8;
1160249259Sdim
1161249259Sdim      unsigned FrameIdx = MFI->CreateFixedObject(8 * NumRegs,
1162249259Sdim                                                 VA.getLocMemOffset(),
1163249259Sdim                                                 false);
1164249259Sdim      SDValue FrameIdxN = DAG.getFrameIndex(FrameIdx, PtrTy);
1165249259Sdim      InVals.push_back(FrameIdxN);
1166249259Sdim
1167249259Sdim      continue;
1168249259Sdim    } else if (VA.isRegLoc()) {
1169249259Sdim      MVT RegVT = VA.getLocVT();
1170249259Sdim      const TargetRegisterClass *RC = getRegClassFor(RegVT);
1171249259Sdim      unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
1172249259Sdim
1173249259Sdim      ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
1174249259Sdim    } else { // VA.isRegLoc()
1175249259Sdim      assert(VA.isMemLoc());
1176249259Sdim
1177249259Sdim      int FI = MFI->CreateFixedObject(VA.getLocVT().getSizeInBits()/8,
1178249259Sdim                                      VA.getLocMemOffset(), true);
1179249259Sdim
1180249259Sdim      SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1181249259Sdim      ArgValue = DAG.getLoad(VA.getLocVT(), dl, Chain, FIN,
1182249259Sdim                             MachinePointerInfo::getFixedStack(FI),
1183249259Sdim                             false, false, false, 0);
1184249259Sdim
1185249259Sdim
1186249259Sdim    }
1187249259Sdim
1188249259Sdim    switch (VA.getLocInfo()) {
1189249259Sdim    default: llvm_unreachable("Unknown loc info!");
1190249259Sdim    case CCValAssign::Full: break;
1191249259Sdim    case CCValAssign::BCvt:
1192249259Sdim      ArgValue = DAG.getNode(ISD::BITCAST,dl, VA.getValVT(), ArgValue);
1193249259Sdim      break;
1194249259Sdim    case CCValAssign::SExt:
1195249259Sdim    case CCValAssign::ZExt:
1196249259Sdim    case CCValAssign::AExt: {
1197249259Sdim      unsigned DestSize = VA.getValVT().getSizeInBits();
1198249259Sdim      unsigned DestSubReg;
1199249259Sdim
1200249259Sdim      switch (DestSize) {
1201249259Sdim      case 8: DestSubReg = AArch64::sub_8; break;
1202249259Sdim      case 16: DestSubReg = AArch64::sub_16; break;
1203249259Sdim      case 32: DestSubReg = AArch64::sub_32; break;
1204249259Sdim      case 64: DestSubReg = AArch64::sub_64; break;
1205249259Sdim      default: llvm_unreachable("Unexpected argument promotion");
1206249259Sdim      }
1207249259Sdim
1208249259Sdim      ArgValue = SDValue(DAG.getMachineNode(TargetOpcode::EXTRACT_SUBREG, dl,
1209249259Sdim                                   VA.getValVT(), ArgValue,
1210249259Sdim                                   DAG.getTargetConstant(DestSubReg, MVT::i32)),
1211249259Sdim                         0);
1212249259Sdim      break;
1213249259Sdim    }
1214249259Sdim    }
1215249259Sdim
1216249259Sdim    InVals.push_back(ArgValue);
1217249259Sdim  }
1218249259Sdim
1219249259Sdim  if (isVarArg)
1220249259Sdim    SaveVarArgRegisters(CCInfo, DAG, dl, Chain);
1221249259Sdim
1222249259Sdim  unsigned StackArgSize = CCInfo.getNextStackOffset();
1223249259Sdim  if (DoesCalleeRestoreStack(CallConv, TailCallOpt)) {
1224249259Sdim    // This is a non-standard ABI so by fiat I say we're allowed to make full
1225249259Sdim    // use of the stack area to be popped, which must be aligned to 16 bytes in
1226249259Sdim    // any case:
1227249259Sdim    StackArgSize = RoundUpToAlignment(StackArgSize, 16);
1228249259Sdim
1229249259Sdim    // If we're expected to restore the stack (e.g. fastcc) then we'll be adding
1230249259Sdim    // a multiple of 16.
1231249259Sdim    FuncInfo->setArgumentStackToRestore(StackArgSize);
1232249259Sdim
1233249259Sdim    // This realignment carries over to the available bytes below. Our own
1234249259Sdim    // callers will guarantee the space is free by giving an aligned value to
1235249259Sdim    // CALLSEQ_START.
1236249259Sdim  }
1237249259Sdim  // Even if we're not expected to free up the space, it's useful to know how
1238249259Sdim  // much is there while considering tail calls (because we can reuse it).
1239249259Sdim  FuncInfo->setBytesInStackArgArea(StackArgSize);
1240249259Sdim
1241249259Sdim  return Chain;
1242249259Sdim}
1243249259Sdim
1244249259SdimSDValue
1245249259SdimAArch64TargetLowering::LowerReturn(SDValue Chain,
1246249259Sdim                                   CallingConv::ID CallConv, bool isVarArg,
1247249259Sdim                                   const SmallVectorImpl<ISD::OutputArg> &Outs,
1248249259Sdim                                   const SmallVectorImpl<SDValue> &OutVals,
1249263509Sdim                                   SDLoc dl, SelectionDAG &DAG) const {
1250249259Sdim  // CCValAssign - represent the assignment of the return value to a location.
1251249259Sdim  SmallVector<CCValAssign, 16> RVLocs;
1252249259Sdim
1253249259Sdim  // CCState - Info about the registers and stack slots.
1254249259Sdim  CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1255249259Sdim                 getTargetMachine(), RVLocs, *DAG.getContext());
1256249259Sdim
1257249259Sdim  // Analyze outgoing return values.
1258249259Sdim  CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv));
1259249259Sdim
1260249259Sdim  SDValue Flag;
1261249259Sdim  SmallVector<SDValue, 4> RetOps(1, Chain);
1262249259Sdim
1263249259Sdim  for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
1264249259Sdim    // PCS: "If the type, T, of the result of a function is such that
1265249259Sdim    // void func(T arg) would require that arg be passed as a value in a
1266249259Sdim    // register (or set of registers) according to the rules in 5.4, then the
1267249259Sdim    // result is returned in the same registers as would be used for such an
1268249259Sdim    // argument.
1269249259Sdim    //
1270249259Sdim    // Otherwise, the caller shall reserve a block of memory of sufficient
1271249259Sdim    // size and alignment to hold the result. The address of the memory block
1272249259Sdim    // shall be passed as an additional argument to the function in x8."
1273249259Sdim    //
1274249259Sdim    // This is implemented in two places. The register-return values are dealt
1275249259Sdim    // with here, more complex returns are passed as an sret parameter, which
1276249259Sdim    // means we don't have to worry about it during actual return.
1277249259Sdim    CCValAssign &VA = RVLocs[i];
1278249259Sdim    assert(VA.isRegLoc() && "Only register-returns should be created by PCS");
1279249259Sdim
1280249259Sdim
1281249259Sdim    SDValue Arg = OutVals[i];
1282249259Sdim
1283249259Sdim    // There's no convenient note in the ABI about this as there is for normal
1284249259Sdim    // arguments, but it says return values are passed in the same registers as
1285249259Sdim    // an argument would be. I believe that includes the comments about
1286249259Sdim    // unspecified higher bits, putting the burden of widening on the *caller*
1287249259Sdim    // for return values.
1288249259Sdim    switch (VA.getLocInfo()) {
1289249259Sdim    default: llvm_unreachable("Unknown loc info");
1290249259Sdim    case CCValAssign::Full: break;
1291249259Sdim    case CCValAssign::SExt:
1292249259Sdim    case CCValAssign::ZExt:
1293249259Sdim    case CCValAssign::AExt:
1294249259Sdim      // Floating-point values should only be extended when they're going into
1295249259Sdim      // memory, which can't happen here so an integer extend is acceptable.
1296249259Sdim      Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
1297249259Sdim      break;
1298249259Sdim    case CCValAssign::BCvt:
1299249259Sdim      Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
1300249259Sdim      break;
1301249259Sdim    }
1302249259Sdim
1303249259Sdim    Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1304249259Sdim    Flag = Chain.getValue(1);
1305249259Sdim    RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
1306249259Sdim  }
1307249259Sdim
1308249259Sdim  RetOps[0] = Chain;  // Update chain.
1309249259Sdim
1310249259Sdim  // Add the flag if we have it.
1311249259Sdim  if (Flag.getNode())
1312249259Sdim    RetOps.push_back(Flag);
1313249259Sdim
1314249259Sdim  return DAG.getNode(AArch64ISD::Ret, dl, MVT::Other,
1315249259Sdim                     &RetOps[0], RetOps.size());
1316249259Sdim}
1317249259Sdim
1318249259SdimSDValue
1319249259SdimAArch64TargetLowering::LowerCall(CallLoweringInfo &CLI,
1320249259Sdim                                 SmallVectorImpl<SDValue> &InVals) const {
1321249259Sdim  SelectionDAG &DAG                     = CLI.DAG;
1322263509Sdim  SDLoc &dl                             = CLI.DL;
1323263509Sdim  SmallVectorImpl<ISD::OutputArg> &Outs = CLI.Outs;
1324263509Sdim  SmallVectorImpl<SDValue> &OutVals     = CLI.OutVals;
1325263509Sdim  SmallVectorImpl<ISD::InputArg> &Ins   = CLI.Ins;
1326249259Sdim  SDValue Chain                         = CLI.Chain;
1327249259Sdim  SDValue Callee                        = CLI.Callee;
1328249259Sdim  bool &IsTailCall                      = CLI.IsTailCall;
1329249259Sdim  CallingConv::ID CallConv              = CLI.CallConv;
1330249259Sdim  bool IsVarArg                         = CLI.IsVarArg;
1331249259Sdim
1332249259Sdim  MachineFunction &MF = DAG.getMachineFunction();
1333249259Sdim  AArch64MachineFunctionInfo *FuncInfo
1334249259Sdim    = MF.getInfo<AArch64MachineFunctionInfo>();
1335249259Sdim  bool TailCallOpt = MF.getTarget().Options.GuaranteedTailCallOpt;
1336249259Sdim  bool IsStructRet = !Outs.empty() && Outs[0].Flags.isSRet();
1337249259Sdim  bool IsSibCall = false;
1338249259Sdim
1339249259Sdim  if (IsTailCall) {
1340249259Sdim    IsTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1341249259Sdim                    IsVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
1342249259Sdim                                                   Outs, OutVals, Ins, DAG);
1343249259Sdim
1344249259Sdim    // A sibling call is one where we're under the usual C ABI and not planning
1345249259Sdim    // to change that but can still do a tail call:
1346249259Sdim    if (!TailCallOpt && IsTailCall)
1347249259Sdim      IsSibCall = true;
1348249259Sdim  }
1349249259Sdim
1350249259Sdim  SmallVector<CCValAssign, 16> ArgLocs;
1351249259Sdim  CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
1352249259Sdim                 getTargetMachine(), ArgLocs, *DAG.getContext());
1353249259Sdim  CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
1354249259Sdim
1355249259Sdim  // On AArch64 (and all other architectures I'm aware of) the most this has to
1356249259Sdim  // do is adjust the stack pointer.
1357249259Sdim  unsigned NumBytes = RoundUpToAlignment(CCInfo.getNextStackOffset(), 16);
1358249259Sdim  if (IsSibCall) {
1359249259Sdim    // Since we're not changing the ABI to make this a tail call, the memory
1360249259Sdim    // operands are already available in the caller's incoming argument space.
1361249259Sdim    NumBytes = 0;
1362249259Sdim  }
1363249259Sdim
1364249259Sdim  // FPDiff is the byte offset of the call's argument area from the callee's.
1365249259Sdim  // Stores to callee stack arguments will be placed in FixedStackSlots offset
1366249259Sdim  // by this amount for a tail call. In a sibling call it must be 0 because the
1367249259Sdim  // caller will deallocate the entire stack and the callee still expects its
1368249259Sdim  // arguments to begin at SP+0. Completely unused for non-tail calls.
1369249259Sdim  int FPDiff = 0;
1370249259Sdim
1371249259Sdim  if (IsTailCall && !IsSibCall) {
1372249259Sdim    unsigned NumReusableBytes = FuncInfo->getBytesInStackArgArea();
1373249259Sdim
1374249259Sdim    // FPDiff will be negative if this tail call requires more space than we
1375249259Sdim    // would automatically have in our incoming argument space. Positive if we
1376249259Sdim    // can actually shrink the stack.
1377249259Sdim    FPDiff = NumReusableBytes - NumBytes;
1378249259Sdim
1379249259Sdim    // The stack pointer must be 16-byte aligned at all times it's used for a
1380249259Sdim    // memory operation, which in practice means at *all* times and in
1381249259Sdim    // particular across call boundaries. Therefore our own arguments started at
1382249259Sdim    // a 16-byte aligned SP and the delta applied for the tail call should
1383249259Sdim    // satisfy the same constraint.
1384249259Sdim    assert(FPDiff % 16 == 0 && "unaligned stack on tail call");
1385249259Sdim  }
1386249259Sdim
1387249259Sdim  if (!IsSibCall)
1388263509Sdim    Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
1389263509Sdim                                 dl);
1390249259Sdim
1391249259Sdim  SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, AArch64::XSP,
1392249259Sdim                                        getPointerTy());
1393249259Sdim
1394249259Sdim  SmallVector<SDValue, 8> MemOpChains;
1395249259Sdim  SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1396249259Sdim
1397249259Sdim  for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1398249259Sdim    CCValAssign &VA = ArgLocs[i];
1399249259Sdim    ISD::ArgFlagsTy Flags = Outs[i].Flags;
1400249259Sdim    SDValue Arg = OutVals[i];
1401249259Sdim
1402249259Sdim    // Callee does the actual widening, so all extensions just use an implicit
1403249259Sdim    // definition of the rest of the Loc. Aesthetically, this would be nicer as
1404249259Sdim    // an ANY_EXTEND, but that isn't valid for floating-point types and this
1405249259Sdim    // alternative works on integer types too.
1406249259Sdim    switch (VA.getLocInfo()) {
1407249259Sdim    default: llvm_unreachable("Unknown loc info!");
1408249259Sdim    case CCValAssign::Full: break;
1409249259Sdim    case CCValAssign::SExt:
1410249259Sdim    case CCValAssign::ZExt:
1411249259Sdim    case CCValAssign::AExt: {
1412249259Sdim      unsigned SrcSize = VA.getValVT().getSizeInBits();
1413249259Sdim      unsigned SrcSubReg;
1414249259Sdim
1415249259Sdim      switch (SrcSize) {
1416249259Sdim      case 8: SrcSubReg = AArch64::sub_8; break;
1417249259Sdim      case 16: SrcSubReg = AArch64::sub_16; break;
1418249259Sdim      case 32: SrcSubReg = AArch64::sub_32; break;
1419249259Sdim      case 64: SrcSubReg = AArch64::sub_64; break;
1420249259Sdim      default: llvm_unreachable("Unexpected argument promotion");
1421249259Sdim      }
1422249259Sdim
1423249259Sdim      Arg = SDValue(DAG.getMachineNode(TargetOpcode::INSERT_SUBREG, dl,
1424249259Sdim                                    VA.getLocVT(),
1425249259Sdim                                    DAG.getUNDEF(VA.getLocVT()),
1426249259Sdim                                    Arg,
1427249259Sdim                                    DAG.getTargetConstant(SrcSubReg, MVT::i32)),
1428249259Sdim                    0);
1429249259Sdim
1430249259Sdim      break;
1431249259Sdim    }
1432249259Sdim    case CCValAssign::BCvt:
1433249259Sdim      Arg = DAG.getNode(ISD::BITCAST, dl, VA.getLocVT(), Arg);
1434249259Sdim      break;
1435249259Sdim    }
1436249259Sdim
1437249259Sdim    if (VA.isRegLoc()) {
1438249259Sdim      // A normal register (sub-) argument. For now we just note it down because
1439249259Sdim      // we want to copy things into registers as late as possible to avoid
1440249259Sdim      // register-pressure (and possibly worse).
1441249259Sdim      RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1442249259Sdim      continue;
1443249259Sdim    }
1444249259Sdim
1445249259Sdim    assert(VA.isMemLoc() && "unexpected argument location");
1446249259Sdim
1447249259Sdim    SDValue DstAddr;
1448249259Sdim    MachinePointerInfo DstInfo;
1449249259Sdim    if (IsTailCall) {
1450249259Sdim      uint32_t OpSize = Flags.isByVal() ? Flags.getByValSize() :
1451249259Sdim                                          VA.getLocVT().getSizeInBits();
1452249259Sdim      OpSize = (OpSize + 7) / 8;
1453249259Sdim      int32_t Offset = VA.getLocMemOffset() + FPDiff;
1454249259Sdim      int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
1455249259Sdim
1456249259Sdim      DstAddr = DAG.getFrameIndex(FI, getPointerTy());
1457249259Sdim      DstInfo = MachinePointerInfo::getFixedStack(FI);
1458249259Sdim
1459249259Sdim      // Make sure any stack arguments overlapping with where we're storing are
1460249259Sdim      // loaded before this eventual operation. Otherwise they'll be clobbered.
1461249259Sdim      Chain = addTokenForArgument(Chain, DAG, MF.getFrameInfo(), FI);
1462249259Sdim    } else {
1463249259Sdim      SDValue PtrOff = DAG.getIntPtrConstant(VA.getLocMemOffset());
1464249259Sdim
1465249259Sdim      DstAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
1466249259Sdim      DstInfo = MachinePointerInfo::getStack(VA.getLocMemOffset());
1467249259Sdim    }
1468249259Sdim
1469249259Sdim    if (Flags.isByVal()) {
1470249259Sdim      SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i64);
1471249259Sdim      SDValue Cpy = DAG.getMemcpy(Chain, dl, DstAddr, Arg, SizeNode,
1472249259Sdim                                  Flags.getByValAlign(),
1473249259Sdim                                  /*isVolatile = */ false,
1474249259Sdim                                  /*alwaysInline = */ false,
1475249259Sdim                                  DstInfo, MachinePointerInfo(0));
1476249259Sdim      MemOpChains.push_back(Cpy);
1477249259Sdim    } else {
1478249259Sdim      // Normal stack argument, put it where it's needed.
1479249259Sdim      SDValue Store = DAG.getStore(Chain, dl, Arg, DstAddr, DstInfo,
1480249259Sdim                                   false, false, 0);
1481249259Sdim      MemOpChains.push_back(Store);
1482249259Sdim    }
1483249259Sdim  }
1484249259Sdim
1485249259Sdim  // The loads and stores generated above shouldn't clash with each
1486249259Sdim  // other. Combining them with this TokenFactor notes that fact for the rest of
1487249259Sdim  // the backend.
1488249259Sdim  if (!MemOpChains.empty())
1489249259Sdim    Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1490249259Sdim                        &MemOpChains[0], MemOpChains.size());
1491249259Sdim
1492249259Sdim  // Most of the rest of the instructions need to be glued together; we don't
1493249259Sdim  // want assignments to actual registers used by a call to be rearranged by a
1494249259Sdim  // well-meaning scheduler.
1495249259Sdim  SDValue InFlag;
1496249259Sdim
1497249259Sdim  for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1498249259Sdim    Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
1499249259Sdim                             RegsToPass[i].second, InFlag);
1500249259Sdim    InFlag = Chain.getValue(1);
1501249259Sdim  }
1502249259Sdim
1503249259Sdim  // The linker is responsible for inserting veneers when necessary to put a
1504249259Sdim  // function call destination in range, so we don't need to bother with a
1505249259Sdim  // wrapper here.
1506249259Sdim  if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1507249259Sdim    const GlobalValue *GV = G->getGlobal();
1508249259Sdim    Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy());
1509249259Sdim  } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1510249259Sdim    const char *Sym = S->getSymbol();
1511249259Sdim    Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
1512249259Sdim  }
1513249259Sdim
1514249259Sdim  // We don't usually want to end the call-sequence here because we would tidy
1515249259Sdim  // the frame up *after* the call, however in the ABI-changing tail-call case
1516249259Sdim  // we've carefully laid out the parameters so that when sp is reset they'll be
1517249259Sdim  // in the correct location.
1518249259Sdim  if (IsTailCall && !IsSibCall) {
1519249259Sdim    Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1520263509Sdim                               DAG.getIntPtrConstant(0, true), InFlag, dl);
1521249259Sdim    InFlag = Chain.getValue(1);
1522249259Sdim  }
1523249259Sdim
1524249259Sdim  // We produce the following DAG scheme for the actual call instruction:
1525249259Sdim  //     (AArch64Call Chain, Callee, reg1, ..., regn, preserveMask, inflag?
1526249259Sdim  //
1527249259Sdim  // Most arguments aren't going to be used and just keep the values live as
1528249259Sdim  // far as LLVM is concerned. It's expected to be selected as simply "bl
1529249259Sdim  // callee" (for a direct, non-tail call).
1530249259Sdim  std::vector<SDValue> Ops;
1531249259Sdim  Ops.push_back(Chain);
1532249259Sdim  Ops.push_back(Callee);
1533249259Sdim
1534249259Sdim  if (IsTailCall) {
1535249259Sdim    // Each tail call may have to adjust the stack by a different amount, so
1536249259Sdim    // this information must travel along with the operation for eventual
1537249259Sdim    // consumption by emitEpilogue.
1538249259Sdim    Ops.push_back(DAG.getTargetConstant(FPDiff, MVT::i32));
1539249259Sdim  }
1540249259Sdim
1541249259Sdim  for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1542249259Sdim    Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1543249259Sdim                                  RegsToPass[i].second.getValueType()));
1544249259Sdim
1545249259Sdim
1546249259Sdim  // Add a register mask operand representing the call-preserved registers. This
1547249259Sdim  // is used later in codegen to constrain register-allocation.
1548249259Sdim  const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
1549249259Sdim  const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
1550249259Sdim  assert(Mask && "Missing call preserved mask for calling convention");
1551249259Sdim  Ops.push_back(DAG.getRegisterMask(Mask));
1552249259Sdim
1553249259Sdim  // If we needed glue, put it in as the last argument.
1554249259Sdim  if (InFlag.getNode())
1555249259Sdim    Ops.push_back(InFlag);
1556249259Sdim
1557249259Sdim  SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
1558249259Sdim
1559249259Sdim  if (IsTailCall) {
1560249259Sdim    return DAG.getNode(AArch64ISD::TC_RETURN, dl, NodeTys, &Ops[0], Ops.size());
1561249259Sdim  }
1562249259Sdim
1563249259Sdim  Chain = DAG.getNode(AArch64ISD::Call, dl, NodeTys, &Ops[0], Ops.size());
1564249259Sdim  InFlag = Chain.getValue(1);
1565249259Sdim
1566249259Sdim  // Now we can reclaim the stack, just as well do it before working out where
1567249259Sdim  // our return value is.
1568249259Sdim  if (!IsSibCall) {
1569249259Sdim    uint64_t CalleePopBytes
1570249259Sdim      = DoesCalleeRestoreStack(CallConv, TailCallOpt) ? NumBytes : 0;
1571249259Sdim
1572249259Sdim    Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1573249259Sdim                               DAG.getIntPtrConstant(CalleePopBytes, true),
1574263509Sdim                               InFlag, dl);
1575249259Sdim    InFlag = Chain.getValue(1);
1576249259Sdim  }
1577249259Sdim
1578249259Sdim  return LowerCallResult(Chain, InFlag, CallConv,
1579249259Sdim                         IsVarArg, Ins, dl, DAG, InVals);
1580249259Sdim}
1581249259Sdim
1582249259SdimSDValue
1583249259SdimAArch64TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
1584249259Sdim                                      CallingConv::ID CallConv, bool IsVarArg,
1585249259Sdim                                      const SmallVectorImpl<ISD::InputArg> &Ins,
1586263509Sdim                                      SDLoc dl, SelectionDAG &DAG,
1587249259Sdim                                      SmallVectorImpl<SDValue> &InVals) const {
1588249259Sdim  // Assign locations to each value returned by this call.
1589249259Sdim  SmallVector<CCValAssign, 16> RVLocs;
1590249259Sdim  CCState CCInfo(CallConv, IsVarArg, DAG.getMachineFunction(),
1591249259Sdim                 getTargetMachine(), RVLocs, *DAG.getContext());
1592249259Sdim  CCInfo.AnalyzeCallResult(Ins, CCAssignFnForNode(CallConv));
1593249259Sdim
1594249259Sdim  for (unsigned i = 0; i != RVLocs.size(); ++i) {
1595249259Sdim    CCValAssign VA = RVLocs[i];
1596249259Sdim
1597249259Sdim    // Return values that are too big to fit into registers should use an sret
1598249259Sdim    // pointer, so this can be a lot simpler than the main argument code.
1599249259Sdim    assert(VA.isRegLoc() && "Memory locations not expected for call return");
1600249259Sdim
1601249259Sdim    SDValue Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
1602249259Sdim                                     InFlag);
1603249259Sdim    Chain = Val.getValue(1);
1604249259Sdim    InFlag = Val.getValue(2);
1605249259Sdim
1606249259Sdim    switch (VA.getLocInfo()) {
1607249259Sdim    default: llvm_unreachable("Unknown loc info!");
1608249259Sdim    case CCValAssign::Full: break;
1609249259Sdim    case CCValAssign::BCvt:
1610249259Sdim      Val = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), Val);
1611249259Sdim      break;
1612249259Sdim    case CCValAssign::ZExt:
1613249259Sdim    case CCValAssign::SExt:
1614249259Sdim    case CCValAssign::AExt:
1615249259Sdim      // Floating-point arguments only get extended/truncated if they're going
1616249259Sdim      // in memory, so using the integer operation is acceptable here.
1617249259Sdim      Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
1618249259Sdim      break;
1619249259Sdim    }
1620249259Sdim
1621249259Sdim    InVals.push_back(Val);
1622249259Sdim  }
1623249259Sdim
1624249259Sdim  return Chain;
1625249259Sdim}
1626249259Sdim
1627249259Sdimbool
1628249259SdimAArch64TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
1629249259Sdim                                    CallingConv::ID CalleeCC,
1630249259Sdim                                    bool IsVarArg,
1631249259Sdim                                    bool IsCalleeStructRet,
1632249259Sdim                                    bool IsCallerStructRet,
1633249259Sdim                                    const SmallVectorImpl<ISD::OutputArg> &Outs,
1634249259Sdim                                    const SmallVectorImpl<SDValue> &OutVals,
1635249259Sdim                                    const SmallVectorImpl<ISD::InputArg> &Ins,
1636249259Sdim                                    SelectionDAG& DAG) const {
1637249259Sdim
1638249259Sdim  // For CallingConv::C this function knows whether the ABI needs
1639249259Sdim  // changing. That's not true for other conventions so they will have to opt in
1640249259Sdim  // manually.
1641249259Sdim  if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1642249259Sdim    return false;
1643249259Sdim
1644249259Sdim  const MachineFunction &MF = DAG.getMachineFunction();
1645249259Sdim  const Function *CallerF = MF.getFunction();
1646249259Sdim  CallingConv::ID CallerCC = CallerF->getCallingConv();
1647249259Sdim  bool CCMatch = CallerCC == CalleeCC;
1648249259Sdim
1649249259Sdim  // Byval parameters hand the function a pointer directly into the stack area
1650249259Sdim  // we want to reuse during a tail call. Working around this *is* possible (see
1651249259Sdim  // X86) but less efficient and uglier in LowerCall.
1652249259Sdim  for (Function::const_arg_iterator i = CallerF->arg_begin(),
1653249259Sdim         e = CallerF->arg_end(); i != e; ++i)
1654249259Sdim    if (i->hasByValAttr())
1655249259Sdim      return false;
1656249259Sdim
1657249259Sdim  if (getTargetMachine().Options.GuaranteedTailCallOpt) {
1658249259Sdim    if (IsTailCallConvention(CalleeCC) && CCMatch)
1659249259Sdim      return true;
1660249259Sdim    return false;
1661249259Sdim  }
1662249259Sdim
1663249259Sdim  // Now we search for cases where we can use a tail call without changing the
1664249259Sdim  // ABI. Sibcall is used in some places (particularly gcc) to refer to this
1665249259Sdim  // concept.
1666249259Sdim
1667249259Sdim  // I want anyone implementing a new calling convention to think long and hard
1668249259Sdim  // about this assert.
1669249259Sdim  assert((!IsVarArg || CalleeCC == CallingConv::C)
1670249259Sdim         && "Unexpected variadic calling convention");
1671249259Sdim
1672249259Sdim  if (IsVarArg && !Outs.empty()) {
1673249259Sdim    // At least two cases here: if caller is fastcc then we can't have any
1674249259Sdim    // memory arguments (we'd be expected to clean up the stack afterwards). If
1675249259Sdim    // caller is C then we could potentially use its argument area.
1676249259Sdim
1677249259Sdim    // FIXME: for now we take the most conservative of these in both cases:
1678249259Sdim    // disallow all variadic memory operands.
1679249259Sdim    SmallVector<CCValAssign, 16> ArgLocs;
1680249259Sdim    CCState CCInfo(CalleeCC, IsVarArg, DAG.getMachineFunction(),
1681249259Sdim                   getTargetMachine(), ArgLocs, *DAG.getContext());
1682249259Sdim
1683249259Sdim    CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
1684249259Sdim    for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
1685249259Sdim      if (!ArgLocs[i].isRegLoc())
1686249259Sdim        return false;
1687249259Sdim  }
1688249259Sdim
1689249259Sdim  // If the calling conventions do not match, then we'd better make sure the
1690249259Sdim  // results are returned in the same way as what the caller expects.
1691249259Sdim  if (!CCMatch) {
1692249259Sdim    SmallVector<CCValAssign, 16> RVLocs1;
1693249259Sdim    CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
1694249259Sdim                    getTargetMachine(), RVLocs1, *DAG.getContext());
1695249259Sdim    CCInfo1.AnalyzeCallResult(Ins, CCAssignFnForNode(CalleeCC));
1696249259Sdim
1697249259Sdim    SmallVector<CCValAssign, 16> RVLocs2;
1698249259Sdim    CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
1699249259Sdim                    getTargetMachine(), RVLocs2, *DAG.getContext());
1700249259Sdim    CCInfo2.AnalyzeCallResult(Ins, CCAssignFnForNode(CallerCC));
1701249259Sdim
1702249259Sdim    if (RVLocs1.size() != RVLocs2.size())
1703249259Sdim      return false;
1704249259Sdim    for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
1705249259Sdim      if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
1706249259Sdim        return false;
1707249259Sdim      if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
1708249259Sdim        return false;
1709249259Sdim      if (RVLocs1[i].isRegLoc()) {
1710249259Sdim        if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
1711249259Sdim          return false;
1712249259Sdim      } else {
1713249259Sdim        if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
1714249259Sdim          return false;
1715249259Sdim      }
1716249259Sdim    }
1717249259Sdim  }
1718249259Sdim
1719249259Sdim  // Nothing more to check if the callee is taking no arguments
1720249259Sdim  if (Outs.empty())
1721249259Sdim    return true;
1722249259Sdim
1723249259Sdim  SmallVector<CCValAssign, 16> ArgLocs;
1724249259Sdim  CCState CCInfo(CalleeCC, IsVarArg, DAG.getMachineFunction(),
1725249259Sdim                 getTargetMachine(), ArgLocs, *DAG.getContext());
1726249259Sdim
1727249259Sdim  CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
1728249259Sdim
1729249259Sdim  const AArch64MachineFunctionInfo *FuncInfo
1730249259Sdim    = MF.getInfo<AArch64MachineFunctionInfo>();
1731249259Sdim
1732249259Sdim  // If the stack arguments for this call would fit into our own save area then
1733249259Sdim  // the call can be made tail.
1734249259Sdim  return CCInfo.getNextStackOffset() <= FuncInfo->getBytesInStackArgArea();
1735249259Sdim}
1736249259Sdim
1737249259Sdimbool AArch64TargetLowering::DoesCalleeRestoreStack(CallingConv::ID CallCC,
1738249259Sdim                                                   bool TailCallOpt) const {
1739249259Sdim  return CallCC == CallingConv::Fast && TailCallOpt;
1740249259Sdim}
1741249259Sdim
1742249259Sdimbool AArch64TargetLowering::IsTailCallConvention(CallingConv::ID CallCC) const {
1743249259Sdim  return CallCC == CallingConv::Fast;
1744249259Sdim}
1745249259Sdim
1746249259SdimSDValue AArch64TargetLowering::addTokenForArgument(SDValue Chain,
1747249259Sdim                                                   SelectionDAG &DAG,
1748249259Sdim                                                   MachineFrameInfo *MFI,
1749249259Sdim                                                   int ClobberedFI) const {
1750249259Sdim  SmallVector<SDValue, 8> ArgChains;
1751249259Sdim  int64_t FirstByte = MFI->getObjectOffset(ClobberedFI);
1752249259Sdim  int64_t LastByte = FirstByte + MFI->getObjectSize(ClobberedFI) - 1;
1753249259Sdim
1754249259Sdim  // Include the original chain at the beginning of the list. When this is
1755249259Sdim  // used by target LowerCall hooks, this helps legalize find the
1756249259Sdim  // CALLSEQ_BEGIN node.
1757249259Sdim  ArgChains.push_back(Chain);
1758249259Sdim
1759249259Sdim  // Add a chain value for each stack argument corresponding
1760249259Sdim  for (SDNode::use_iterator U = DAG.getEntryNode().getNode()->use_begin(),
1761249259Sdim         UE = DAG.getEntryNode().getNode()->use_end(); U != UE; ++U)
1762249259Sdim    if (LoadSDNode *L = dyn_cast<LoadSDNode>(*U))
1763249259Sdim      if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(L->getBasePtr()))
1764249259Sdim        if (FI->getIndex() < 0) {
1765249259Sdim          int64_t InFirstByte = MFI->getObjectOffset(FI->getIndex());
1766249259Sdim          int64_t InLastByte = InFirstByte;
1767249259Sdim          InLastByte += MFI->getObjectSize(FI->getIndex()) - 1;
1768249259Sdim
1769249259Sdim          if ((InFirstByte <= FirstByte && FirstByte <= InLastByte) ||
1770249259Sdim              (FirstByte <= InFirstByte && InFirstByte <= LastByte))
1771249259Sdim            ArgChains.push_back(SDValue(L, 1));
1772249259Sdim        }
1773249259Sdim
1774249259Sdim   // Build a tokenfactor for all the chains.
1775263509Sdim   return DAG.getNode(ISD::TokenFactor, SDLoc(Chain), MVT::Other,
1776249259Sdim                      &ArgChains[0], ArgChains.size());
1777249259Sdim}
1778249259Sdim
1779249259Sdimstatic A64CC::CondCodes IntCCToA64CC(ISD::CondCode CC) {
1780249259Sdim  switch (CC) {
1781249259Sdim  case ISD::SETEQ:  return A64CC::EQ;
1782249259Sdim  case ISD::SETGT:  return A64CC::GT;
1783249259Sdim  case ISD::SETGE:  return A64CC::GE;
1784249259Sdim  case ISD::SETLT:  return A64CC::LT;
1785249259Sdim  case ISD::SETLE:  return A64CC::LE;
1786249259Sdim  case ISD::SETNE:  return A64CC::NE;
1787249259Sdim  case ISD::SETUGT: return A64CC::HI;
1788249259Sdim  case ISD::SETUGE: return A64CC::HS;
1789249259Sdim  case ISD::SETULT: return A64CC::LO;
1790249259Sdim  case ISD::SETULE: return A64CC::LS;
1791249259Sdim  default: llvm_unreachable("Unexpected condition code");
1792249259Sdim  }
1793249259Sdim}
1794249259Sdim
1795249259Sdimbool AArch64TargetLowering::isLegalICmpImmediate(int64_t Val) const {
1796249259Sdim  // icmp is implemented using adds/subs immediate, which take an unsigned
1797249259Sdim  // 12-bit immediate, optionally shifted left by 12 bits.
1798249259Sdim
1799249259Sdim  // Symmetric by using adds/subs
1800249259Sdim  if (Val < 0)
1801249259Sdim    Val = -Val;
1802249259Sdim
1803249259Sdim  return (Val & ~0xfff) == 0 || (Val & ~0xfff000) == 0;
1804249259Sdim}
1805249259Sdim
1806249259SdimSDValue AArch64TargetLowering::getSelectableIntSetCC(SDValue LHS, SDValue RHS,
1807249259Sdim                                        ISD::CondCode CC, SDValue &A64cc,
1808263509Sdim                                        SelectionDAG &DAG, SDLoc &dl) const {
1809249259Sdim  if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
1810249259Sdim    int64_t C = 0;
1811249259Sdim    EVT VT = RHSC->getValueType(0);
1812249259Sdim    bool knownInvalid = false;
1813249259Sdim
1814249259Sdim    // I'm not convinced the rest of LLVM handles these edge cases properly, but
1815249259Sdim    // we can at least get it right.
1816249259Sdim    if (isSignedIntSetCC(CC)) {
1817249259Sdim      C = RHSC->getSExtValue();
1818249259Sdim    } else if (RHSC->getZExtValue() > INT64_MAX) {
1819249259Sdim      // A 64-bit constant not representable by a signed 64-bit integer is far
1820249259Sdim      // too big to fit into a SUBS immediate anyway.
1821249259Sdim      knownInvalid = true;
1822249259Sdim    } else {
1823249259Sdim      C = RHSC->getZExtValue();
1824249259Sdim    }
1825249259Sdim
1826249259Sdim    if (!knownInvalid && !isLegalICmpImmediate(C)) {
1827249259Sdim      // Constant does not fit, try adjusting it by one?
1828249259Sdim      switch (CC) {
1829249259Sdim      default: break;
1830249259Sdim      case ISD::SETLT:
1831249259Sdim      case ISD::SETGE:
1832249259Sdim        if (isLegalICmpImmediate(C-1)) {
1833249259Sdim          CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
1834249259Sdim          RHS = DAG.getConstant(C-1, VT);
1835249259Sdim        }
1836249259Sdim        break;
1837249259Sdim      case ISD::SETULT:
1838249259Sdim      case ISD::SETUGE:
1839249259Sdim        if (isLegalICmpImmediate(C-1)) {
1840249259Sdim          CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
1841249259Sdim          RHS = DAG.getConstant(C-1, VT);
1842249259Sdim        }
1843249259Sdim        break;
1844249259Sdim      case ISD::SETLE:
1845249259Sdim      case ISD::SETGT:
1846249259Sdim        if (isLegalICmpImmediate(C+1)) {
1847249259Sdim          CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
1848249259Sdim          RHS = DAG.getConstant(C+1, VT);
1849249259Sdim        }
1850249259Sdim        break;
1851249259Sdim      case ISD::SETULE:
1852249259Sdim      case ISD::SETUGT:
1853249259Sdim        if (isLegalICmpImmediate(C+1)) {
1854249259Sdim          CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
1855249259Sdim          RHS = DAG.getConstant(C+1, VT);
1856249259Sdim        }
1857249259Sdim        break;
1858249259Sdim      }
1859249259Sdim    }
1860249259Sdim  }
1861249259Sdim
1862249259Sdim  A64CC::CondCodes CondCode = IntCCToA64CC(CC);
1863249259Sdim  A64cc = DAG.getConstant(CondCode, MVT::i32);
1864249259Sdim  return DAG.getNode(AArch64ISD::SETCC, dl, MVT::i32, LHS, RHS,
1865249259Sdim                     DAG.getCondCode(CC));
1866249259Sdim}
1867249259Sdim
1868249259Sdimstatic A64CC::CondCodes FPCCToA64CC(ISD::CondCode CC,
1869249259Sdim                                    A64CC::CondCodes &Alternative) {
1870249259Sdim  A64CC::CondCodes CondCode = A64CC::Invalid;
1871249259Sdim  Alternative = A64CC::Invalid;
1872249259Sdim
1873249259Sdim  switch (CC) {
1874249259Sdim  default: llvm_unreachable("Unknown FP condition!");
1875249259Sdim  case ISD::SETEQ:
1876249259Sdim  case ISD::SETOEQ: CondCode = A64CC::EQ; break;
1877249259Sdim  case ISD::SETGT:
1878249259Sdim  case ISD::SETOGT: CondCode = A64CC::GT; break;
1879249259Sdim  case ISD::SETGE:
1880249259Sdim  case ISD::SETOGE: CondCode = A64CC::GE; break;
1881249259Sdim  case ISD::SETOLT: CondCode = A64CC::MI; break;
1882249259Sdim  case ISD::SETOLE: CondCode = A64CC::LS; break;
1883249259Sdim  case ISD::SETONE: CondCode = A64CC::MI; Alternative = A64CC::GT; break;
1884249259Sdim  case ISD::SETO:   CondCode = A64CC::VC; break;
1885249259Sdim  case ISD::SETUO:  CondCode = A64CC::VS; break;
1886249259Sdim  case ISD::SETUEQ: CondCode = A64CC::EQ; Alternative = A64CC::VS; break;
1887249259Sdim  case ISD::SETUGT: CondCode = A64CC::HI; break;
1888249259Sdim  case ISD::SETUGE: CondCode = A64CC::PL; break;
1889249259Sdim  case ISD::SETLT:
1890249259Sdim  case ISD::SETULT: CondCode = A64CC::LT; break;
1891249259Sdim  case ISD::SETLE:
1892249259Sdim  case ISD::SETULE: CondCode = A64CC::LE; break;
1893249259Sdim  case ISD::SETNE:
1894249259Sdim  case ISD::SETUNE: CondCode = A64CC::NE; break;
1895249259Sdim  }
1896249259Sdim  return CondCode;
1897249259Sdim}
1898249259Sdim
1899249259SdimSDValue
1900249259SdimAArch64TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
1901263509Sdim  SDLoc DL(Op);
1902249259Sdim  EVT PtrVT = getPointerTy();
1903249259Sdim  const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1904249259Sdim
1905252723Sdim  switch(getTargetMachine().getCodeModel()) {
1906252723Sdim  case CodeModel::Small:
1907252723Sdim    // The most efficient code is PC-relative anyway for the small memory model,
1908252723Sdim    // so we don't need to worry about relocation model.
1909252723Sdim    return DAG.getNode(AArch64ISD::WrapperSmall, DL, PtrVT,
1910252723Sdim                       DAG.getTargetBlockAddress(BA, PtrVT, 0,
1911252723Sdim                                                 AArch64II::MO_NO_FLAG),
1912252723Sdim                       DAG.getTargetBlockAddress(BA, PtrVT, 0,
1913252723Sdim                                                 AArch64II::MO_LO12),
1914252723Sdim                       DAG.getConstant(/*Alignment=*/ 4, MVT::i32));
1915252723Sdim  case CodeModel::Large:
1916252723Sdim    return DAG.getNode(
1917252723Sdim      AArch64ISD::WrapperLarge, DL, PtrVT,
1918252723Sdim      DAG.getTargetBlockAddress(BA, PtrVT, 0, AArch64II::MO_ABS_G3),
1919252723Sdim      DAG.getTargetBlockAddress(BA, PtrVT, 0, AArch64II::MO_ABS_G2_NC),
1920252723Sdim      DAG.getTargetBlockAddress(BA, PtrVT, 0, AArch64II::MO_ABS_G1_NC),
1921252723Sdim      DAG.getTargetBlockAddress(BA, PtrVT, 0, AArch64II::MO_ABS_G0_NC));
1922252723Sdim  default:
1923252723Sdim    llvm_unreachable("Only small and large code models supported now");
1924252723Sdim  }
1925249259Sdim}
1926249259Sdim
1927249259Sdim
1928249259Sdim// (BRCOND chain, val, dest)
1929249259SdimSDValue
1930249259SdimAArch64TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
1931263509Sdim  SDLoc dl(Op);
1932249259Sdim  SDValue Chain = Op.getOperand(0);
1933249259Sdim  SDValue TheBit = Op.getOperand(1);
1934249259Sdim  SDValue DestBB = Op.getOperand(2);
1935249259Sdim
1936249259Sdim  // AArch64 BooleanContents is the default UndefinedBooleanContent, which means
1937249259Sdim  // that as the consumer we are responsible for ignoring rubbish in higher
1938249259Sdim  // bits.
1939249259Sdim  TheBit = DAG.getNode(ISD::AND, dl, MVT::i32, TheBit,
1940249259Sdim                       DAG.getConstant(1, MVT::i32));
1941249259Sdim
1942249259Sdim  SDValue A64CMP = DAG.getNode(AArch64ISD::SETCC, dl, MVT::i32, TheBit,
1943249259Sdim                               DAG.getConstant(0, TheBit.getValueType()),
1944249259Sdim                               DAG.getCondCode(ISD::SETNE));
1945249259Sdim
1946249259Sdim  return DAG.getNode(AArch64ISD::BR_CC, dl, MVT::Other, Chain,
1947249259Sdim                     A64CMP, DAG.getConstant(A64CC::NE, MVT::i32),
1948249259Sdim                     DestBB);
1949249259Sdim}
1950249259Sdim
1951249259Sdim// (BR_CC chain, condcode, lhs, rhs, dest)
1952249259SdimSDValue
1953249259SdimAArch64TargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
1954263509Sdim  SDLoc dl(Op);
1955249259Sdim  SDValue Chain = Op.getOperand(0);
1956249259Sdim  ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
1957249259Sdim  SDValue LHS = Op.getOperand(2);
1958249259Sdim  SDValue RHS = Op.getOperand(3);
1959249259Sdim  SDValue DestBB = Op.getOperand(4);
1960249259Sdim
1961249259Sdim  if (LHS.getValueType() == MVT::f128) {
1962249259Sdim    // f128 comparisons are lowered to runtime calls by a routine which sets
1963249259Sdim    // LHS, RHS and CC appropriately for the rest of this function to continue.
1964249259Sdim    softenSetCCOperands(DAG, MVT::f128, LHS, RHS, CC, dl);
1965249259Sdim
1966249259Sdim    // If softenSetCCOperands returned a scalar, we need to compare the result
1967249259Sdim    // against zero to select between true and false values.
1968249259Sdim    if (RHS.getNode() == 0) {
1969249259Sdim      RHS = DAG.getConstant(0, LHS.getValueType());
1970249259Sdim      CC = ISD::SETNE;
1971249259Sdim    }
1972249259Sdim  }
1973249259Sdim
1974249259Sdim  if (LHS.getValueType().isInteger()) {
1975249259Sdim    SDValue A64cc;
1976249259Sdim
1977249259Sdim    // Integers are handled in a separate function because the combinations of
1978249259Sdim    // immediates and tests can get hairy and we may want to fiddle things.
1979249259Sdim    SDValue CmpOp = getSelectableIntSetCC(LHS, RHS, CC, A64cc, DAG, dl);
1980249259Sdim
1981249259Sdim    return DAG.getNode(AArch64ISD::BR_CC, dl, MVT::Other,
1982249259Sdim                       Chain, CmpOp, A64cc, DestBB);
1983249259Sdim  }
1984249259Sdim
1985249259Sdim  // Note that some LLVM floating-point CondCodes can't be lowered to a single
1986249259Sdim  // conditional branch, hence FPCCToA64CC can set a second test, where either
1987249259Sdim  // passing is sufficient.
1988249259Sdim  A64CC::CondCodes CondCode, Alternative = A64CC::Invalid;
1989249259Sdim  CondCode = FPCCToA64CC(CC, Alternative);
1990249259Sdim  SDValue A64cc = DAG.getConstant(CondCode, MVT::i32);
1991249259Sdim  SDValue SetCC = DAG.getNode(AArch64ISD::SETCC, dl, MVT::i32, LHS, RHS,
1992249259Sdim                              DAG.getCondCode(CC));
1993249259Sdim  SDValue A64BR_CC = DAG.getNode(AArch64ISD::BR_CC, dl, MVT::Other,
1994249259Sdim                                 Chain, SetCC, A64cc, DestBB);
1995249259Sdim
1996249259Sdim  if (Alternative != A64CC::Invalid) {
1997249259Sdim    A64cc = DAG.getConstant(Alternative, MVT::i32);
1998249259Sdim    A64BR_CC = DAG.getNode(AArch64ISD::BR_CC, dl, MVT::Other,
1999249259Sdim                           A64BR_CC, SetCC, A64cc, DestBB);
2000249259Sdim
2001249259Sdim  }
2002249259Sdim
2003249259Sdim  return A64BR_CC;
2004249259Sdim}
2005249259Sdim
2006249259SdimSDValue
2007249259SdimAArch64TargetLowering::LowerF128ToCall(SDValue Op, SelectionDAG &DAG,
2008249259Sdim                                       RTLIB::Libcall Call) const {
2009249259Sdim  ArgListTy Args;
2010249259Sdim  ArgListEntry Entry;
2011249259Sdim  for (unsigned i = 0, e = Op->getNumOperands(); i != e; ++i) {
2012249259Sdim    EVT ArgVT = Op.getOperand(i).getValueType();
2013249259Sdim    Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
2014249259Sdim    Entry.Node = Op.getOperand(i); Entry.Ty = ArgTy;
2015249259Sdim    Entry.isSExt = false;
2016249259Sdim    Entry.isZExt = false;
2017249259Sdim    Args.push_back(Entry);
2018249259Sdim  }
2019249259Sdim  SDValue Callee = DAG.getExternalSymbol(getLibcallName(Call), getPointerTy());
2020249259Sdim
2021249259Sdim  Type *RetTy = Op.getValueType().getTypeForEVT(*DAG.getContext());
2022249259Sdim
2023249259Sdim  // By default, the input chain to this libcall is the entry node of the
2024249259Sdim  // function. If the libcall is going to be emitted as a tail call then
2025249259Sdim  // isUsedByReturnOnly will change it to the right chain if the return
2026249259Sdim  // node which is being folded has a non-entry input chain.
2027249259Sdim  SDValue InChain = DAG.getEntryNode();
2028249259Sdim
2029249259Sdim  // isTailCall may be true since the callee does not reference caller stack
2030249259Sdim  // frame. Check if it's in the right position.
2031249259Sdim  SDValue TCChain = InChain;
2032249259Sdim  bool isTailCall = isInTailCallPosition(DAG, Op.getNode(), TCChain);
2033249259Sdim  if (isTailCall)
2034249259Sdim    InChain = TCChain;
2035249259Sdim
2036249259Sdim  TargetLowering::
2037249259Sdim  CallLoweringInfo CLI(InChain, RetTy, false, false, false, false,
2038249259Sdim                    0, getLibcallCallingConv(Call), isTailCall,
2039249259Sdim                    /*doesNotReturn=*/false, /*isReturnValueUsed=*/true,
2040263509Sdim                    Callee, Args, DAG, SDLoc(Op));
2041249259Sdim  std::pair<SDValue, SDValue> CallInfo = LowerCallTo(CLI);
2042249259Sdim
2043249259Sdim  if (!CallInfo.second.getNode())
2044249259Sdim    // It's a tailcall, return the chain (which is the DAG root).
2045249259Sdim    return DAG.getRoot();
2046249259Sdim
2047249259Sdim  return CallInfo.first;
2048249259Sdim}
2049249259Sdim
2050249259SdimSDValue
2051249259SdimAArch64TargetLowering::LowerFP_ROUND(SDValue Op, SelectionDAG &DAG) const {
2052249259Sdim  if (Op.getOperand(0).getValueType() != MVT::f128) {
2053249259Sdim    // It's legal except when f128 is involved
2054249259Sdim    return Op;
2055249259Sdim  }
2056249259Sdim
2057249259Sdim  RTLIB::Libcall LC;
2058249259Sdim  LC  = RTLIB::getFPROUND(Op.getOperand(0).getValueType(), Op.getValueType());
2059249259Sdim
2060249259Sdim  SDValue SrcVal = Op.getOperand(0);
2061249259Sdim  return makeLibCall(DAG, LC, Op.getValueType(), &SrcVal, 1,
2062263509Sdim                     /*isSigned*/ false, SDLoc(Op)).first;
2063249259Sdim}
2064249259Sdim
2065249259SdimSDValue
2066249259SdimAArch64TargetLowering::LowerFP_EXTEND(SDValue Op, SelectionDAG &DAG) const {
2067249259Sdim  assert(Op.getValueType() == MVT::f128 && "Unexpected lowering");
2068249259Sdim
2069249259Sdim  RTLIB::Libcall LC;
2070249259Sdim  LC  = RTLIB::getFPEXT(Op.getOperand(0).getValueType(), Op.getValueType());
2071249259Sdim
2072249259Sdim  return LowerF128ToCall(Op, DAG, LC);
2073249259Sdim}
2074249259Sdim
2075249259SdimSDValue
2076249259SdimAArch64TargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2077249259Sdim                                      bool IsSigned) const {
2078249259Sdim  if (Op.getOperand(0).getValueType() != MVT::f128) {
2079249259Sdim    // It's legal except when f128 is involved
2080249259Sdim    return Op;
2081249259Sdim  }
2082249259Sdim
2083249259Sdim  RTLIB::Libcall LC;
2084249259Sdim  if (IsSigned)
2085249259Sdim    LC = RTLIB::getFPTOSINT(Op.getOperand(0).getValueType(), Op.getValueType());
2086249259Sdim  else
2087249259Sdim    LC = RTLIB::getFPTOUINT(Op.getOperand(0).getValueType(), Op.getValueType());
2088249259Sdim
2089249259Sdim  return LowerF128ToCall(Op, DAG, LC);
2090249259Sdim}
2091249259Sdim
2092263509SdimSDValue AArch64TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const{
2093263509Sdim  MachineFunction &MF = DAG.getMachineFunction();
2094263509Sdim  MachineFrameInfo *MFI = MF.getFrameInfo();
2095263509Sdim  MFI->setReturnAddressIsTaken(true);
2096263509Sdim
2097263509Sdim  EVT VT = Op.getValueType();
2098263509Sdim  SDLoc dl(Op);
2099263509Sdim  unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2100263509Sdim  if (Depth) {
2101263509Sdim    SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
2102263509Sdim    SDValue Offset = DAG.getConstant(8, MVT::i64);
2103263509Sdim    return DAG.getLoad(VT, dl, DAG.getEntryNode(),
2104263509Sdim                       DAG.getNode(ISD::ADD, dl, VT, FrameAddr, Offset),
2105263509Sdim                       MachinePointerInfo(), false, false, false, 0);
2106263509Sdim  }
2107263509Sdim
2108263509Sdim  // Return X30, which contains the return address. Mark it an implicit live-in.
2109263509Sdim  unsigned Reg = MF.addLiveIn(AArch64::X30, getRegClassFor(MVT::i64));
2110263509Sdim  return DAG.getCopyFromReg(DAG.getEntryNode(), dl, Reg, MVT::i64);
2111263509Sdim}
2112263509Sdim
2113263509Sdim
2114263509SdimSDValue AArch64TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG)
2115263509Sdim                                              const {
2116263509Sdim  MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2117263509Sdim  MFI->setFrameAddressIsTaken(true);
2118263509Sdim
2119263509Sdim  EVT VT = Op.getValueType();
2120263509Sdim  SDLoc dl(Op);
2121263509Sdim  unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
2122263509Sdim  unsigned FrameReg = AArch64::X29;
2123263509Sdim  SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2124263509Sdim  while (Depth--)
2125263509Sdim    FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
2126263509Sdim                            MachinePointerInfo(),
2127263509Sdim                            false, false, false, 0);
2128263509Sdim  return FrameAddr;
2129263509Sdim}
2130263509Sdim
2131249259SdimSDValue
2132252723SdimAArch64TargetLowering::LowerGlobalAddressELFLarge(SDValue Op,
2133252723Sdim                                                  SelectionDAG &DAG) const {
2134252723Sdim  assert(getTargetMachine().getCodeModel() == CodeModel::Large);
2135252723Sdim  assert(getTargetMachine().getRelocationModel() == Reloc::Static);
2136249259Sdim
2137252723Sdim  EVT PtrVT = getPointerTy();
2138263509Sdim  SDLoc dl(Op);
2139252723Sdim  const GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Op);
2140252723Sdim  const GlobalValue *GV = GN->getGlobal();
2141252723Sdim
2142252723Sdim  SDValue GlobalAddr = DAG.getNode(
2143252723Sdim      AArch64ISD::WrapperLarge, dl, PtrVT,
2144252723Sdim      DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, AArch64II::MO_ABS_G3),
2145252723Sdim      DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, AArch64II::MO_ABS_G2_NC),
2146252723Sdim      DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, AArch64II::MO_ABS_G1_NC),
2147252723Sdim      DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, AArch64II::MO_ABS_G0_NC));
2148252723Sdim
2149252723Sdim  if (GN->getOffset() != 0)
2150252723Sdim    return DAG.getNode(ISD::ADD, dl, PtrVT, GlobalAddr,
2151252723Sdim                       DAG.getConstant(GN->getOffset(), PtrVT));
2152252723Sdim
2153252723Sdim  return GlobalAddr;
2154252723Sdim}
2155252723Sdim
2156252723SdimSDValue
2157252723SdimAArch64TargetLowering::LowerGlobalAddressELFSmall(SDValue Op,
2158252723Sdim                                                  SelectionDAG &DAG) const {
2159249259Sdim  assert(getTargetMachine().getCodeModel() == CodeModel::Small);
2160249259Sdim
2161249259Sdim  EVT PtrVT = getPointerTy();
2162263509Sdim  SDLoc dl(Op);
2163249259Sdim  const GlobalAddressSDNode *GN = cast<GlobalAddressSDNode>(Op);
2164249259Sdim  const GlobalValue *GV = GN->getGlobal();
2165249259Sdim  unsigned Alignment = GV->getAlignment();
2166249259Sdim  Reloc::Model RelocM = getTargetMachine().getRelocationModel();
2167249259Sdim  if (GV->isWeakForLinker() && GV->isDeclaration() && RelocM == Reloc::Static) {
2168249259Sdim    // Weak undefined symbols can't use ADRP/ADD pair since they should evaluate
2169249259Sdim    // to zero when they remain undefined. In PIC mode the GOT can take care of
2170249259Sdim    // this, but in absolute mode we use a constant pool load.
2171249259Sdim    SDValue PoolAddr;
2172249259Sdim    PoolAddr = DAG.getNode(AArch64ISD::WrapperSmall, dl, PtrVT,
2173249259Sdim                           DAG.getTargetConstantPool(GV, PtrVT, 0, 0,
2174249259Sdim                                                     AArch64II::MO_NO_FLAG),
2175249259Sdim                           DAG.getTargetConstantPool(GV, PtrVT, 0, 0,
2176249259Sdim                                                     AArch64II::MO_LO12),
2177249259Sdim                           DAG.getConstant(8, MVT::i32));
2178249259Sdim    SDValue GlobalAddr = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), PoolAddr,
2179249259Sdim                                     MachinePointerInfo::getConstantPool(),
2180249259Sdim                                     /*isVolatile=*/ false,
2181249259Sdim                                     /*isNonTemporal=*/ true,
2182249259Sdim                                     /*isInvariant=*/ true, 8);
2183249259Sdim    if (GN->getOffset() != 0)
2184249259Sdim      return DAG.getNode(ISD::ADD, dl, PtrVT, GlobalAddr,
2185249259Sdim                         DAG.getConstant(GN->getOffset(), PtrVT));
2186249259Sdim
2187249259Sdim    return GlobalAddr;
2188249259Sdim  }
2189249259Sdim
2190249259Sdim  if (Alignment == 0) {
2191249259Sdim    const PointerType *GVPtrTy = cast<PointerType>(GV->getType());
2192249259Sdim    if (GVPtrTy->getElementType()->isSized()) {
2193249259Sdim      Alignment
2194249259Sdim        = getDataLayout()->getABITypeAlignment(GVPtrTy->getElementType());
2195249259Sdim    } else {
2196249259Sdim      // Be conservative if we can't guess, not that it really matters:
2197249259Sdim      // functions and labels aren't valid for loads, and the methods used to
2198249259Sdim      // actually calculate an address work with any alignment.
2199249259Sdim      Alignment = 1;
2200249259Sdim    }
2201249259Sdim  }
2202249259Sdim
2203249259Sdim  unsigned char HiFixup, LoFixup;
2204263509Sdim  bool UseGOT = getSubtarget()->GVIsIndirectSymbol(GV, RelocM);
2205249259Sdim
2206249259Sdim  if (UseGOT) {
2207249259Sdim    HiFixup = AArch64II::MO_GOT;
2208249259Sdim    LoFixup = AArch64II::MO_GOT_LO12;
2209249259Sdim    Alignment = 8;
2210249259Sdim  } else {
2211249259Sdim    HiFixup = AArch64II::MO_NO_FLAG;
2212249259Sdim    LoFixup = AArch64II::MO_LO12;
2213249259Sdim  }
2214249259Sdim
2215249259Sdim  // AArch64's small model demands the following sequence:
2216249259Sdim  // ADRP x0, somewhere
2217249259Sdim  // ADD x0, x0, #:lo12:somewhere ; (or LDR directly).
2218249259Sdim  SDValue GlobalRef = DAG.getNode(AArch64ISD::WrapperSmall, dl, PtrVT,
2219249259Sdim                                  DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2220249259Sdim                                                             HiFixup),
2221249259Sdim                                  DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
2222249259Sdim                                                             LoFixup),
2223249259Sdim                                  DAG.getConstant(Alignment, MVT::i32));
2224249259Sdim
2225249259Sdim  if (UseGOT) {
2226249259Sdim    GlobalRef = DAG.getNode(AArch64ISD::GOTLoad, dl, PtrVT, DAG.getEntryNode(),
2227249259Sdim                            GlobalRef);
2228249259Sdim  }
2229249259Sdim
2230249259Sdim  if (GN->getOffset() != 0)
2231249259Sdim    return DAG.getNode(ISD::ADD, dl, PtrVT, GlobalRef,
2232249259Sdim                       DAG.getConstant(GN->getOffset(), PtrVT));
2233249259Sdim
2234249259Sdim  return GlobalRef;
2235249259Sdim}
2236249259Sdim
2237252723SdimSDValue
2238252723SdimAArch64TargetLowering::LowerGlobalAddressELF(SDValue Op,
2239252723Sdim                                             SelectionDAG &DAG) const {
2240252723Sdim  // TableGen doesn't have easy access to the CodeModel or RelocationModel, so
2241252723Sdim  // we make those distinctions here.
2242252723Sdim
2243252723Sdim  switch (getTargetMachine().getCodeModel()) {
2244252723Sdim  case CodeModel::Small:
2245252723Sdim    return LowerGlobalAddressELFSmall(Op, DAG);
2246252723Sdim  case CodeModel::Large:
2247252723Sdim    return LowerGlobalAddressELFLarge(Op, DAG);
2248252723Sdim  default:
2249252723Sdim    llvm_unreachable("Only small and large code models supported now");
2250252723Sdim  }
2251252723Sdim}
2252252723Sdim
2253249259SdimSDValue AArch64TargetLowering::LowerTLSDescCall(SDValue SymAddr,
2254249259Sdim                                                SDValue DescAddr,
2255263509Sdim                                                SDLoc DL,
2256249259Sdim                                                SelectionDAG &DAG) const {
2257249259Sdim  EVT PtrVT = getPointerTy();
2258249259Sdim
2259249259Sdim  // The function we need to call is simply the first entry in the GOT for this
2260249259Sdim  // descriptor, load it in preparation.
2261249259Sdim  SDValue Func, Chain;
2262249259Sdim  Func = DAG.getNode(AArch64ISD::GOTLoad, DL, PtrVT, DAG.getEntryNode(),
2263249259Sdim                     DescAddr);
2264249259Sdim
2265249259Sdim  // The function takes only one argument: the address of the descriptor itself
2266249259Sdim  // in X0.
2267249259Sdim  SDValue Glue;
2268249259Sdim  Chain = DAG.getCopyToReg(DAG.getEntryNode(), DL, AArch64::X0, DescAddr, Glue);
2269249259Sdim  Glue = Chain.getValue(1);
2270249259Sdim
2271249259Sdim  // Finally, there's a special calling-convention which means that the lookup
2272249259Sdim  // must preserve all registers (except X0, obviously).
2273249259Sdim  const TargetRegisterInfo *TRI  = getTargetMachine().getRegisterInfo();
2274249259Sdim  const AArch64RegisterInfo *A64RI
2275249259Sdim    = static_cast<const AArch64RegisterInfo *>(TRI);
2276249259Sdim  const uint32_t *Mask = A64RI->getTLSDescCallPreservedMask();
2277249259Sdim
2278249259Sdim  // We're now ready to populate the argument list, as with a normal call:
2279249259Sdim  std::vector<SDValue> Ops;
2280249259Sdim  Ops.push_back(Chain);
2281249259Sdim  Ops.push_back(Func);
2282249259Sdim  Ops.push_back(SymAddr);
2283249259Sdim  Ops.push_back(DAG.getRegister(AArch64::X0, PtrVT));
2284249259Sdim  Ops.push_back(DAG.getRegisterMask(Mask));
2285249259Sdim  Ops.push_back(Glue);
2286249259Sdim
2287249259Sdim  SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
2288249259Sdim  Chain = DAG.getNode(AArch64ISD::TLSDESCCALL, DL, NodeTys, &Ops[0],
2289249259Sdim                      Ops.size());
2290249259Sdim  Glue = Chain.getValue(1);
2291249259Sdim
2292249259Sdim  // After the call, the offset from TPIDR_EL0 is in X0, copy it out and pass it
2293249259Sdim  // back to the generic handling code.
2294249259Sdim  return DAG.getCopyFromReg(Chain, DL, AArch64::X0, PtrVT, Glue);
2295249259Sdim}
2296249259Sdim
2297249259SdimSDValue
2298249259SdimAArch64TargetLowering::LowerGlobalTLSAddress(SDValue Op,
2299249259Sdim                                             SelectionDAG &DAG) const {
2300263509Sdim  assert(getSubtarget()->isTargetELF() &&
2301249259Sdim         "TLS not implemented for non-ELF targets");
2302252723Sdim  assert(getTargetMachine().getCodeModel() == CodeModel::Small
2303252723Sdim         && "TLS only supported in small memory model");
2304249259Sdim  const GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
2305249259Sdim
2306249259Sdim  TLSModel::Model Model = getTargetMachine().getTLSModel(GA->getGlobal());
2307249259Sdim
2308249259Sdim  SDValue TPOff;
2309249259Sdim  EVT PtrVT = getPointerTy();
2310263509Sdim  SDLoc DL(Op);
2311249259Sdim  const GlobalValue *GV = GA->getGlobal();
2312249259Sdim
2313249259Sdim  SDValue ThreadBase = DAG.getNode(AArch64ISD::THREAD_POINTER, DL, PtrVT);
2314249259Sdim
2315249259Sdim  if (Model == TLSModel::InitialExec) {
2316249259Sdim    TPOff = DAG.getNode(AArch64ISD::WrapperSmall, DL, PtrVT,
2317249259Sdim                        DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
2318249259Sdim                                                   AArch64II::MO_GOTTPREL),
2319249259Sdim                        DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
2320249259Sdim                                                   AArch64II::MO_GOTTPREL_LO12),
2321249259Sdim                        DAG.getConstant(8, MVT::i32));
2322249259Sdim    TPOff = DAG.getNode(AArch64ISD::GOTLoad, DL, PtrVT, DAG.getEntryNode(),
2323249259Sdim                        TPOff);
2324249259Sdim  } else if (Model == TLSModel::LocalExec) {
2325249259Sdim    SDValue HiVar = DAG.getTargetGlobalAddress(GV, DL, MVT::i64, 0,
2326249259Sdim                                               AArch64II::MO_TPREL_G1);
2327249259Sdim    SDValue LoVar = DAG.getTargetGlobalAddress(GV, DL, MVT::i64, 0,
2328249259Sdim                                               AArch64II::MO_TPREL_G0_NC);
2329249259Sdim
2330249259Sdim    TPOff = SDValue(DAG.getMachineNode(AArch64::MOVZxii, DL, PtrVT, HiVar,
2331263509Sdim                                       DAG.getTargetConstant(1, MVT::i32)), 0);
2332249259Sdim    TPOff = SDValue(DAG.getMachineNode(AArch64::MOVKxii, DL, PtrVT,
2333249259Sdim                                       TPOff, LoVar,
2334249259Sdim                                       DAG.getTargetConstant(0, MVT::i32)), 0);
2335249259Sdim  } else if (Model == TLSModel::GeneralDynamic) {
2336249259Sdim    // Accesses used in this sequence go via the TLS descriptor which lives in
2337249259Sdim    // the GOT. Prepare an address we can use to handle this.
2338249259Sdim    SDValue HiDesc = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
2339249259Sdim                                                AArch64II::MO_TLSDESC);
2340249259Sdim    SDValue LoDesc = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0,
2341249259Sdim                                                AArch64II::MO_TLSDESC_LO12);
2342249259Sdim    SDValue DescAddr = DAG.getNode(AArch64ISD::WrapperSmall, DL, PtrVT,
2343249259Sdim                                   HiDesc, LoDesc,
2344249259Sdim                                   DAG.getConstant(8, MVT::i32));
2345249259Sdim    SDValue SymAddr = DAG.getTargetGlobalAddress(GV, DL, PtrVT, 0);
2346249259Sdim
2347249259Sdim    TPOff = LowerTLSDescCall(SymAddr, DescAddr, DL, DAG);
2348249259Sdim  } else if (Model == TLSModel::LocalDynamic) {
2349249259Sdim    // Local-dynamic accesses proceed in two phases. A general-dynamic TLS
2350249259Sdim    // descriptor call against the special symbol _TLS_MODULE_BASE_ to calculate
2351249259Sdim    // the beginning of the module's TLS region, followed by a DTPREL offset
2352249259Sdim    // calculation.
2353249259Sdim
2354249259Sdim    // These accesses will need deduplicating if there's more than one.
2355249259Sdim    AArch64MachineFunctionInfo* MFI = DAG.getMachineFunction()
2356249259Sdim      .getInfo<AArch64MachineFunctionInfo>();
2357249259Sdim    MFI->incNumLocalDynamicTLSAccesses();
2358249259Sdim
2359249259Sdim
2360249259Sdim    // Get the location of _TLS_MODULE_BASE_:
2361249259Sdim    SDValue HiDesc = DAG.getTargetExternalSymbol("_TLS_MODULE_BASE_", PtrVT,
2362249259Sdim                                                AArch64II::MO_TLSDESC);
2363249259Sdim    SDValue LoDesc = DAG.getTargetExternalSymbol("_TLS_MODULE_BASE_", PtrVT,
2364249259Sdim                                                AArch64II::MO_TLSDESC_LO12);
2365249259Sdim    SDValue DescAddr = DAG.getNode(AArch64ISD::WrapperSmall, DL, PtrVT,
2366249259Sdim                                   HiDesc, LoDesc,
2367249259Sdim                                   DAG.getConstant(8, MVT::i32));
2368249259Sdim    SDValue SymAddr = DAG.getTargetExternalSymbol("_TLS_MODULE_BASE_", PtrVT);
2369249259Sdim
2370249259Sdim    ThreadBase = LowerTLSDescCall(SymAddr, DescAddr, DL, DAG);
2371249259Sdim
2372249259Sdim    // Get the variable's offset from _TLS_MODULE_BASE_
2373249259Sdim    SDValue HiVar = DAG.getTargetGlobalAddress(GV, DL, MVT::i64, 0,
2374249259Sdim                                               AArch64II::MO_DTPREL_G1);
2375249259Sdim    SDValue LoVar = DAG.getTargetGlobalAddress(GV, DL, MVT::i64, 0,
2376249259Sdim                                               AArch64II::MO_DTPREL_G0_NC);
2377249259Sdim
2378249259Sdim    TPOff = SDValue(DAG.getMachineNode(AArch64::MOVZxii, DL, PtrVT, HiVar,
2379249259Sdim                                       DAG.getTargetConstant(0, MVT::i32)), 0);
2380249259Sdim    TPOff = SDValue(DAG.getMachineNode(AArch64::MOVKxii, DL, PtrVT,
2381249259Sdim                                       TPOff, LoVar,
2382249259Sdim                                       DAG.getTargetConstant(0, MVT::i32)), 0);
2383249259Sdim  } else
2384249259Sdim      llvm_unreachable("Unsupported TLS access model");
2385249259Sdim
2386249259Sdim
2387249259Sdim  return DAG.getNode(ISD::ADD, DL, PtrVT, ThreadBase, TPOff);
2388249259Sdim}
2389249259Sdim
2390249259SdimSDValue
2391249259SdimAArch64TargetLowering::LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2392249259Sdim                                      bool IsSigned) const {
2393249259Sdim  if (Op.getValueType() != MVT::f128) {
2394249259Sdim    // Legal for everything except f128.
2395249259Sdim    return Op;
2396249259Sdim  }
2397249259Sdim
2398249259Sdim  RTLIB::Libcall LC;
2399249259Sdim  if (IsSigned)
2400249259Sdim    LC = RTLIB::getSINTTOFP(Op.getOperand(0).getValueType(), Op.getValueType());
2401249259Sdim  else
2402249259Sdim    LC = RTLIB::getUINTTOFP(Op.getOperand(0).getValueType(), Op.getValueType());
2403249259Sdim
2404249259Sdim  return LowerF128ToCall(Op, DAG, LC);
2405249259Sdim}
2406249259Sdim
2407249259Sdim
2408249259SdimSDValue
2409249259SdimAArch64TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
2410249259Sdim  JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
2411263509Sdim  SDLoc dl(JT);
2412252723Sdim  EVT PtrVT = getPointerTy();
2413249259Sdim
2414249259Sdim  // When compiling PIC, jump tables get put in the code section so a static
2415249259Sdim  // relocation-style is acceptable for both cases.
2416252723Sdim  switch (getTargetMachine().getCodeModel()) {
2417252723Sdim  case CodeModel::Small:
2418252723Sdim    return DAG.getNode(AArch64ISD::WrapperSmall, dl, PtrVT,
2419252723Sdim                       DAG.getTargetJumpTable(JT->getIndex(), PtrVT),
2420252723Sdim                       DAG.getTargetJumpTable(JT->getIndex(), PtrVT,
2421252723Sdim                                              AArch64II::MO_LO12),
2422252723Sdim                       DAG.getConstant(1, MVT::i32));
2423252723Sdim  case CodeModel::Large:
2424252723Sdim    return DAG.getNode(
2425252723Sdim      AArch64ISD::WrapperLarge, dl, PtrVT,
2426252723Sdim      DAG.getTargetJumpTable(JT->getIndex(), PtrVT, AArch64II::MO_ABS_G3),
2427252723Sdim      DAG.getTargetJumpTable(JT->getIndex(), PtrVT, AArch64II::MO_ABS_G2_NC),
2428252723Sdim      DAG.getTargetJumpTable(JT->getIndex(), PtrVT, AArch64II::MO_ABS_G1_NC),
2429252723Sdim      DAG.getTargetJumpTable(JT->getIndex(), PtrVT, AArch64II::MO_ABS_G0_NC));
2430252723Sdim  default:
2431252723Sdim    llvm_unreachable("Only small and large code models supported now");
2432252723Sdim  }
2433249259Sdim}
2434249259Sdim
2435249259Sdim// (SELECT_CC lhs, rhs, iftrue, iffalse, condcode)
2436249259SdimSDValue
2437249259SdimAArch64TargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
2438263509Sdim  SDLoc dl(Op);
2439249259Sdim  SDValue LHS = Op.getOperand(0);
2440249259Sdim  SDValue RHS = Op.getOperand(1);
2441249259Sdim  SDValue IfTrue = Op.getOperand(2);
2442249259Sdim  SDValue IfFalse = Op.getOperand(3);
2443249259Sdim  ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2444249259Sdim
2445249259Sdim  if (LHS.getValueType() == MVT::f128) {
2446249259Sdim    // f128 comparisons are lowered to libcalls, but slot in nicely here
2447249259Sdim    // afterwards.
2448249259Sdim    softenSetCCOperands(DAG, MVT::f128, LHS, RHS, CC, dl);
2449249259Sdim
2450249259Sdim    // If softenSetCCOperands returned a scalar, we need to compare the result
2451249259Sdim    // against zero to select between true and false values.
2452249259Sdim    if (RHS.getNode() == 0) {
2453249259Sdim      RHS = DAG.getConstant(0, LHS.getValueType());
2454249259Sdim      CC = ISD::SETNE;
2455249259Sdim    }
2456249259Sdim  }
2457249259Sdim
2458249259Sdim  if (LHS.getValueType().isInteger()) {
2459249259Sdim    SDValue A64cc;
2460249259Sdim
2461249259Sdim    // Integers are handled in a separate function because the combinations of
2462249259Sdim    // immediates and tests can get hairy and we may want to fiddle things.
2463249259Sdim    SDValue CmpOp = getSelectableIntSetCC(LHS, RHS, CC, A64cc, DAG, dl);
2464249259Sdim
2465249259Sdim    return DAG.getNode(AArch64ISD::SELECT_CC, dl, Op.getValueType(),
2466249259Sdim                       CmpOp, IfTrue, IfFalse, A64cc);
2467249259Sdim  }
2468249259Sdim
2469249259Sdim  // Note that some LLVM floating-point CondCodes can't be lowered to a single
2470249259Sdim  // conditional branch, hence FPCCToA64CC can set a second test, where either
2471249259Sdim  // passing is sufficient.
2472249259Sdim  A64CC::CondCodes CondCode, Alternative = A64CC::Invalid;
2473249259Sdim  CondCode = FPCCToA64CC(CC, Alternative);
2474249259Sdim  SDValue A64cc = DAG.getConstant(CondCode, MVT::i32);
2475249259Sdim  SDValue SetCC = DAG.getNode(AArch64ISD::SETCC, dl, MVT::i32, LHS, RHS,
2476249259Sdim                              DAG.getCondCode(CC));
2477249259Sdim  SDValue A64SELECT_CC = DAG.getNode(AArch64ISD::SELECT_CC, dl,
2478249259Sdim                                     Op.getValueType(),
2479249259Sdim                                     SetCC, IfTrue, IfFalse, A64cc);
2480249259Sdim
2481249259Sdim  if (Alternative != A64CC::Invalid) {
2482249259Sdim    A64cc = DAG.getConstant(Alternative, MVT::i32);
2483249259Sdim    A64SELECT_CC = DAG.getNode(AArch64ISD::SELECT_CC, dl, Op.getValueType(),
2484249259Sdim                               SetCC, IfTrue, A64SELECT_CC, A64cc);
2485249259Sdim
2486249259Sdim  }
2487249259Sdim
2488249259Sdim  return A64SELECT_CC;
2489249259Sdim}
2490249259Sdim
2491249259Sdim// (SELECT testbit, iftrue, iffalse)
2492249259SdimSDValue
2493249259SdimAArch64TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
2494263509Sdim  SDLoc dl(Op);
2495249259Sdim  SDValue TheBit = Op.getOperand(0);
2496249259Sdim  SDValue IfTrue = Op.getOperand(1);
2497249259Sdim  SDValue IfFalse = Op.getOperand(2);
2498249259Sdim
2499249259Sdim  // AArch64 BooleanContents is the default UndefinedBooleanContent, which means
2500249259Sdim  // that as the consumer we are responsible for ignoring rubbish in higher
2501249259Sdim  // bits.
2502249259Sdim  TheBit = DAG.getNode(ISD::AND, dl, MVT::i32, TheBit,
2503249259Sdim                       DAG.getConstant(1, MVT::i32));
2504249259Sdim  SDValue A64CMP = DAG.getNode(AArch64ISD::SETCC, dl, MVT::i32, TheBit,
2505249259Sdim                               DAG.getConstant(0, TheBit.getValueType()),
2506249259Sdim                               DAG.getCondCode(ISD::SETNE));
2507249259Sdim
2508249259Sdim  return DAG.getNode(AArch64ISD::SELECT_CC, dl, Op.getValueType(),
2509249259Sdim                     A64CMP, IfTrue, IfFalse,
2510249259Sdim                     DAG.getConstant(A64CC::NE, MVT::i32));
2511249259Sdim}
2512249259Sdim
2513263509Sdimstatic SDValue LowerVectorSETCC(SDValue Op, SelectionDAG &DAG) {
2514263509Sdim  SDLoc DL(Op);
2515263509Sdim  SDValue LHS = Op.getOperand(0);
2516263509Sdim  SDValue RHS = Op.getOperand(1);
2517263509Sdim  ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
2518263509Sdim  EVT VT = Op.getValueType();
2519263509Sdim  bool Invert = false;
2520263509Sdim  SDValue Op0, Op1;
2521263509Sdim  unsigned Opcode;
2522263509Sdim
2523263509Sdim  if (LHS.getValueType().isInteger()) {
2524263509Sdim
2525263509Sdim    // Attempt to use Vector Integer Compare Mask Test instruction.
2526263509Sdim    // TST = icmp ne (and (op0, op1), zero).
2527263509Sdim    if (CC == ISD::SETNE) {
2528263509Sdim      if (((LHS.getOpcode() == ISD::AND) &&
2529263509Sdim           ISD::isBuildVectorAllZeros(RHS.getNode())) ||
2530263509Sdim          ((RHS.getOpcode() == ISD::AND) &&
2531263509Sdim           ISD::isBuildVectorAllZeros(LHS.getNode()))) {
2532263509Sdim
2533263509Sdim        SDValue AndOp = (LHS.getOpcode() == ISD::AND) ? LHS : RHS;
2534263509Sdim        SDValue NewLHS = DAG.getNode(ISD::BITCAST, DL, VT, AndOp.getOperand(0));
2535263509Sdim        SDValue NewRHS = DAG.getNode(ISD::BITCAST, DL, VT, AndOp.getOperand(1));
2536263509Sdim        return DAG.getNode(AArch64ISD::NEON_TST, DL, VT, NewLHS, NewRHS);
2537263509Sdim      }
2538263509Sdim    }
2539263509Sdim
2540263509Sdim    // Attempt to use Vector Integer Compare Mask against Zero instr (Signed).
2541263509Sdim    // Note: Compare against Zero does not support unsigned predicates.
2542263509Sdim    if ((ISD::isBuildVectorAllZeros(RHS.getNode()) ||
2543263509Sdim         ISD::isBuildVectorAllZeros(LHS.getNode())) &&
2544263509Sdim        !isUnsignedIntSetCC(CC)) {
2545263509Sdim
2546263509Sdim      // If LHS is the zero value, swap operands and CondCode.
2547263509Sdim      if (ISD::isBuildVectorAllZeros(LHS.getNode())) {
2548263509Sdim        CC = getSetCCSwappedOperands(CC);
2549263509Sdim        Op0 = RHS;
2550263509Sdim      } else
2551263509Sdim        Op0 = LHS;
2552263509Sdim
2553263509Sdim      // Ensure valid CondCode for Compare Mask against Zero instruction:
2554263509Sdim      // EQ, GE, GT, LE, LT.
2555263509Sdim      if (ISD::SETNE == CC) {
2556263509Sdim        Invert = true;
2557263509Sdim        CC = ISD::SETEQ;
2558263509Sdim      }
2559263509Sdim
2560263509Sdim      // Using constant type to differentiate integer and FP compares with zero.
2561263509Sdim      Op1 = DAG.getConstant(0, MVT::i32);
2562263509Sdim      Opcode = AArch64ISD::NEON_CMPZ;
2563263509Sdim
2564263509Sdim    } else {
2565263509Sdim      // Attempt to use Vector Integer Compare Mask instr (Signed/Unsigned).
2566263509Sdim      // Ensure valid CondCode for Compare Mask instr: EQ, GE, GT, UGE, UGT.
2567263509Sdim      bool Swap = false;
2568263509Sdim      switch (CC) {
2569263509Sdim      default:
2570263509Sdim        llvm_unreachable("Illegal integer comparison.");
2571263509Sdim      case ISD::SETEQ:
2572263509Sdim      case ISD::SETGT:
2573263509Sdim      case ISD::SETGE:
2574263509Sdim      case ISD::SETUGT:
2575263509Sdim      case ISD::SETUGE:
2576263509Sdim        break;
2577263509Sdim      case ISD::SETNE:
2578263509Sdim        Invert = true;
2579263509Sdim        CC = ISD::SETEQ;
2580263509Sdim        break;
2581263509Sdim      case ISD::SETULT:
2582263509Sdim      case ISD::SETULE:
2583263509Sdim      case ISD::SETLT:
2584263509Sdim      case ISD::SETLE:
2585263509Sdim        Swap = true;
2586263509Sdim        CC = getSetCCSwappedOperands(CC);
2587263509Sdim      }
2588263509Sdim
2589263509Sdim      if (Swap)
2590263509Sdim        std::swap(LHS, RHS);
2591263509Sdim
2592263509Sdim      Opcode = AArch64ISD::NEON_CMP;
2593263509Sdim      Op0 = LHS;
2594263509Sdim      Op1 = RHS;
2595263509Sdim    }
2596263509Sdim
2597263509Sdim    // Generate Compare Mask instr or Compare Mask against Zero instr.
2598263509Sdim    SDValue NeonCmp =
2599263509Sdim        DAG.getNode(Opcode, DL, VT, Op0, Op1, DAG.getCondCode(CC));
2600263509Sdim
2601263509Sdim    if (Invert)
2602263509Sdim      NeonCmp = DAG.getNOT(DL, NeonCmp, VT);
2603263509Sdim
2604263509Sdim    return NeonCmp;
2605263509Sdim  }
2606263509Sdim
2607263509Sdim  // Now handle Floating Point cases.
2608263509Sdim  // Attempt to use Vector Floating Point Compare Mask against Zero instruction.
2609263509Sdim  if (ISD::isBuildVectorAllZeros(RHS.getNode()) ||
2610263509Sdim      ISD::isBuildVectorAllZeros(LHS.getNode())) {
2611263509Sdim
2612263509Sdim    // If LHS is the zero value, swap operands and CondCode.
2613263509Sdim    if (ISD::isBuildVectorAllZeros(LHS.getNode())) {
2614263509Sdim      CC = getSetCCSwappedOperands(CC);
2615263509Sdim      Op0 = RHS;
2616263509Sdim    } else
2617263509Sdim      Op0 = LHS;
2618263509Sdim
2619263509Sdim    // Using constant type to differentiate integer and FP compares with zero.
2620263509Sdim    Op1 = DAG.getConstantFP(0, MVT::f32);
2621263509Sdim    Opcode = AArch64ISD::NEON_CMPZ;
2622263509Sdim  } else {
2623263509Sdim    // Attempt to use Vector Floating Point Compare Mask instruction.
2624263509Sdim    Op0 = LHS;
2625263509Sdim    Op1 = RHS;
2626263509Sdim    Opcode = AArch64ISD::NEON_CMP;
2627263509Sdim  }
2628263509Sdim
2629263509Sdim  SDValue NeonCmpAlt;
2630263509Sdim  // Some register compares have to be implemented with swapped CC and operands,
2631263509Sdim  // e.g.: OLT implemented as OGT with swapped operands.
2632263509Sdim  bool SwapIfRegArgs = false;
2633263509Sdim
2634263509Sdim  // Ensure valid CondCode for FP Compare Mask against Zero instruction:
2635263509Sdim  // EQ, GE, GT, LE, LT.
2636263509Sdim  // And ensure valid CondCode for FP Compare Mask instruction: EQ, GE, GT.
2637263509Sdim  switch (CC) {
2638263509Sdim  default:
2639263509Sdim    llvm_unreachable("Illegal FP comparison");
2640263509Sdim  case ISD::SETUNE:
2641263509Sdim  case ISD::SETNE:
2642263509Sdim    Invert = true; // Fallthrough
2643263509Sdim  case ISD::SETOEQ:
2644263509Sdim  case ISD::SETEQ:
2645263509Sdim    CC = ISD::SETEQ;
2646263509Sdim    break;
2647263509Sdim  case ISD::SETOLT:
2648263509Sdim  case ISD::SETLT:
2649263509Sdim    CC = ISD::SETLT;
2650263509Sdim    SwapIfRegArgs = true;
2651263509Sdim    break;
2652263509Sdim  case ISD::SETOGT:
2653263509Sdim  case ISD::SETGT:
2654263509Sdim    CC = ISD::SETGT;
2655263509Sdim    break;
2656263509Sdim  case ISD::SETOLE:
2657263509Sdim  case ISD::SETLE:
2658263509Sdim    CC = ISD::SETLE;
2659263509Sdim    SwapIfRegArgs = true;
2660263509Sdim    break;
2661263509Sdim  case ISD::SETOGE:
2662263509Sdim  case ISD::SETGE:
2663263509Sdim    CC = ISD::SETGE;
2664263509Sdim    break;
2665263509Sdim  case ISD::SETUGE:
2666263509Sdim    Invert = true;
2667263509Sdim    CC = ISD::SETLT;
2668263509Sdim    SwapIfRegArgs = true;
2669263509Sdim    break;
2670263509Sdim  case ISD::SETULE:
2671263509Sdim    Invert = true;
2672263509Sdim    CC = ISD::SETGT;
2673263509Sdim    break;
2674263509Sdim  case ISD::SETUGT:
2675263509Sdim    Invert = true;
2676263509Sdim    CC = ISD::SETLE;
2677263509Sdim    SwapIfRegArgs = true;
2678263509Sdim    break;
2679263509Sdim  case ISD::SETULT:
2680263509Sdim    Invert = true;
2681263509Sdim    CC = ISD::SETGE;
2682263509Sdim    break;
2683263509Sdim  case ISD::SETUEQ:
2684263509Sdim    Invert = true; // Fallthrough
2685263509Sdim  case ISD::SETONE:
2686263509Sdim    // Expand this to (OGT |OLT).
2687263509Sdim    NeonCmpAlt =
2688263509Sdim        DAG.getNode(Opcode, DL, VT, Op0, Op1, DAG.getCondCode(ISD::SETGT));
2689263509Sdim    CC = ISD::SETLT;
2690263509Sdim    SwapIfRegArgs = true;
2691263509Sdim    break;
2692263509Sdim  case ISD::SETUO:
2693263509Sdim    Invert = true; // Fallthrough
2694263509Sdim  case ISD::SETO:
2695263509Sdim    // Expand this to (OGE | OLT).
2696263509Sdim    NeonCmpAlt =
2697263509Sdim        DAG.getNode(Opcode, DL, VT, Op0, Op1, DAG.getCondCode(ISD::SETGE));
2698263509Sdim    CC = ISD::SETLT;
2699263509Sdim    SwapIfRegArgs = true;
2700263509Sdim    break;
2701263509Sdim  }
2702263509Sdim
2703263509Sdim  if (Opcode == AArch64ISD::NEON_CMP && SwapIfRegArgs) {
2704263509Sdim    CC = getSetCCSwappedOperands(CC);
2705263509Sdim    std::swap(Op0, Op1);
2706263509Sdim  }
2707263509Sdim
2708263509Sdim  // Generate FP Compare Mask instr or FP Compare Mask against Zero instr
2709263509Sdim  SDValue NeonCmp = DAG.getNode(Opcode, DL, VT, Op0, Op1, DAG.getCondCode(CC));
2710263509Sdim
2711263509Sdim  if (NeonCmpAlt.getNode())
2712263509Sdim    NeonCmp = DAG.getNode(ISD::OR, DL, VT, NeonCmp, NeonCmpAlt);
2713263509Sdim
2714263509Sdim  if (Invert)
2715263509Sdim    NeonCmp = DAG.getNOT(DL, NeonCmp, VT);
2716263509Sdim
2717263509Sdim  return NeonCmp;
2718263509Sdim}
2719263509Sdim
2720249259Sdim// (SETCC lhs, rhs, condcode)
2721249259SdimSDValue
2722249259SdimAArch64TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
2723263509Sdim  SDLoc dl(Op);
2724249259Sdim  SDValue LHS = Op.getOperand(0);
2725249259Sdim  SDValue RHS = Op.getOperand(1);
2726249259Sdim  ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
2727249259Sdim  EVT VT = Op.getValueType();
2728249259Sdim
2729263509Sdim  if (VT.isVector())
2730263509Sdim    return LowerVectorSETCC(Op, DAG);
2731263509Sdim
2732249259Sdim  if (LHS.getValueType() == MVT::f128) {
2733249259Sdim    // f128 comparisons will be lowered to libcalls giving a valid LHS and RHS
2734249259Sdim    // for the rest of the function (some i32 or i64 values).
2735249259Sdim    softenSetCCOperands(DAG, MVT::f128, LHS, RHS, CC, dl);
2736249259Sdim
2737249259Sdim    // If softenSetCCOperands returned a scalar, use it.
2738249259Sdim    if (RHS.getNode() == 0) {
2739249259Sdim      assert(LHS.getValueType() == Op.getValueType() &&
2740249259Sdim             "Unexpected setcc expansion!");
2741249259Sdim      return LHS;
2742249259Sdim    }
2743249259Sdim  }
2744249259Sdim
2745249259Sdim  if (LHS.getValueType().isInteger()) {
2746249259Sdim    SDValue A64cc;
2747249259Sdim
2748249259Sdim    // Integers are handled in a separate function because the combinations of
2749249259Sdim    // immediates and tests can get hairy and we may want to fiddle things.
2750249259Sdim    SDValue CmpOp = getSelectableIntSetCC(LHS, RHS, CC, A64cc, DAG, dl);
2751249259Sdim
2752249259Sdim    return DAG.getNode(AArch64ISD::SELECT_CC, dl, VT,
2753249259Sdim                       CmpOp, DAG.getConstant(1, VT), DAG.getConstant(0, VT),
2754249259Sdim                       A64cc);
2755249259Sdim  }
2756249259Sdim
2757249259Sdim  // Note that some LLVM floating-point CondCodes can't be lowered to a single
2758249259Sdim  // conditional branch, hence FPCCToA64CC can set a second test, where either
2759249259Sdim  // passing is sufficient.
2760249259Sdim  A64CC::CondCodes CondCode, Alternative = A64CC::Invalid;
2761249259Sdim  CondCode = FPCCToA64CC(CC, Alternative);
2762249259Sdim  SDValue A64cc = DAG.getConstant(CondCode, MVT::i32);
2763249259Sdim  SDValue CmpOp = DAG.getNode(AArch64ISD::SETCC, dl, MVT::i32, LHS, RHS,
2764249259Sdim                              DAG.getCondCode(CC));
2765249259Sdim  SDValue A64SELECT_CC = DAG.getNode(AArch64ISD::SELECT_CC, dl, VT,
2766249259Sdim                                     CmpOp, DAG.getConstant(1, VT),
2767249259Sdim                                     DAG.getConstant(0, VT), A64cc);
2768249259Sdim
2769249259Sdim  if (Alternative != A64CC::Invalid) {
2770249259Sdim    A64cc = DAG.getConstant(Alternative, MVT::i32);
2771249259Sdim    A64SELECT_CC = DAG.getNode(AArch64ISD::SELECT_CC, dl, VT, CmpOp,
2772249259Sdim                               DAG.getConstant(1, VT), A64SELECT_CC, A64cc);
2773249259Sdim  }
2774249259Sdim
2775249259Sdim  return A64SELECT_CC;
2776249259Sdim}
2777249259Sdim
2778249259SdimSDValue
2779249259SdimAArch64TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
2780249259Sdim  const Value *DestSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
2781266759Sdim  const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
2782249259Sdim
2783249259Sdim  // We have to make sure we copy the entire structure: 8+8+8+4+4 = 32 bytes
2784249259Sdim  // rather than just 8.
2785263509Sdim  return DAG.getMemcpy(Op.getOperand(0), SDLoc(Op),
2786249259Sdim                       Op.getOperand(1), Op.getOperand(2),
2787249259Sdim                       DAG.getConstant(32, MVT::i32), 8, false, false,
2788249259Sdim                       MachinePointerInfo(DestSV), MachinePointerInfo(SrcSV));
2789249259Sdim}
2790249259Sdim
2791249259SdimSDValue
2792249259SdimAArch64TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
2793249259Sdim  // The layout of the va_list struct is specified in the AArch64 Procedure Call
2794249259Sdim  // Standard, section B.3.
2795249259Sdim  MachineFunction &MF = DAG.getMachineFunction();
2796249259Sdim  AArch64MachineFunctionInfo *FuncInfo
2797249259Sdim    = MF.getInfo<AArch64MachineFunctionInfo>();
2798263509Sdim  SDLoc DL(Op);
2799249259Sdim
2800249259Sdim  SDValue Chain = Op.getOperand(0);
2801249259Sdim  SDValue VAList = Op.getOperand(1);
2802249259Sdim  const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
2803249259Sdim  SmallVector<SDValue, 4> MemOps;
2804249259Sdim
2805249259Sdim  // void *__stack at offset 0
2806249259Sdim  SDValue Stack = DAG.getFrameIndex(FuncInfo->getVariadicStackIdx(),
2807249259Sdim                                    getPointerTy());
2808249259Sdim  MemOps.push_back(DAG.getStore(Chain, DL, Stack, VAList,
2809249259Sdim                                MachinePointerInfo(SV), false, false, 0));
2810249259Sdim
2811249259Sdim  // void *__gr_top at offset 8
2812249259Sdim  int GPRSize = FuncInfo->getVariadicGPRSize();
2813249259Sdim  if (GPRSize > 0) {
2814249259Sdim    SDValue GRTop, GRTopAddr;
2815249259Sdim
2816249259Sdim    GRTopAddr = DAG.getNode(ISD::ADD, DL, getPointerTy(), VAList,
2817249259Sdim                            DAG.getConstant(8, getPointerTy()));
2818249259Sdim
2819249259Sdim    GRTop = DAG.getFrameIndex(FuncInfo->getVariadicGPRIdx(), getPointerTy());
2820249259Sdim    GRTop = DAG.getNode(ISD::ADD, DL, getPointerTy(), GRTop,
2821249259Sdim                        DAG.getConstant(GPRSize, getPointerTy()));
2822249259Sdim
2823249259Sdim    MemOps.push_back(DAG.getStore(Chain, DL, GRTop, GRTopAddr,
2824249259Sdim                                  MachinePointerInfo(SV, 8),
2825249259Sdim                                  false, false, 0));
2826249259Sdim  }
2827249259Sdim
2828249259Sdim  // void *__vr_top at offset 16
2829249259Sdim  int FPRSize = FuncInfo->getVariadicFPRSize();
2830249259Sdim  if (FPRSize > 0) {
2831249259Sdim    SDValue VRTop, VRTopAddr;
2832249259Sdim    VRTopAddr = DAG.getNode(ISD::ADD, DL, getPointerTy(), VAList,
2833249259Sdim                            DAG.getConstant(16, getPointerTy()));
2834249259Sdim
2835249259Sdim    VRTop = DAG.getFrameIndex(FuncInfo->getVariadicFPRIdx(), getPointerTy());
2836249259Sdim    VRTop = DAG.getNode(ISD::ADD, DL, getPointerTy(), VRTop,
2837249259Sdim                        DAG.getConstant(FPRSize, getPointerTy()));
2838249259Sdim
2839249259Sdim    MemOps.push_back(DAG.getStore(Chain, DL, VRTop, VRTopAddr,
2840249259Sdim                                  MachinePointerInfo(SV, 16),
2841249259Sdim                                  false, false, 0));
2842249259Sdim  }
2843249259Sdim
2844249259Sdim  // int __gr_offs at offset 24
2845249259Sdim  SDValue GROffsAddr = DAG.getNode(ISD::ADD, DL, getPointerTy(), VAList,
2846249259Sdim                                   DAG.getConstant(24, getPointerTy()));
2847249259Sdim  MemOps.push_back(DAG.getStore(Chain, DL, DAG.getConstant(-GPRSize, MVT::i32),
2848249259Sdim                                GROffsAddr, MachinePointerInfo(SV, 24),
2849249259Sdim                                false, false, 0));
2850249259Sdim
2851249259Sdim  // int __vr_offs at offset 28
2852249259Sdim  SDValue VROffsAddr = DAG.getNode(ISD::ADD, DL, getPointerTy(), VAList,
2853249259Sdim                                   DAG.getConstant(28, getPointerTy()));
2854249259Sdim  MemOps.push_back(DAG.getStore(Chain, DL, DAG.getConstant(-FPRSize, MVT::i32),
2855249259Sdim                                VROffsAddr, MachinePointerInfo(SV, 28),
2856249259Sdim                                false, false, 0));
2857249259Sdim
2858249259Sdim  return DAG.getNode(ISD::TokenFactor, DL, MVT::Other, &MemOps[0],
2859249259Sdim                     MemOps.size());
2860249259Sdim}
2861249259Sdim
2862249259SdimSDValue
2863249259SdimAArch64TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
2864249259Sdim  switch (Op.getOpcode()) {
2865249259Sdim  default: llvm_unreachable("Don't know how to custom lower this!");
2866249259Sdim  case ISD::FADD: return LowerF128ToCall(Op, DAG, RTLIB::ADD_F128);
2867249259Sdim  case ISD::FSUB: return LowerF128ToCall(Op, DAG, RTLIB::SUB_F128);
2868249259Sdim  case ISD::FMUL: return LowerF128ToCall(Op, DAG, RTLIB::MUL_F128);
2869249259Sdim  case ISD::FDIV: return LowerF128ToCall(Op, DAG, RTLIB::DIV_F128);
2870249259Sdim  case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG, true);
2871249259Sdim  case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG, false);
2872249259Sdim  case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG, true);
2873249259Sdim  case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG, false);
2874249259Sdim  case ISD::FP_ROUND: return LowerFP_ROUND(Op, DAG);
2875249259Sdim  case ISD::FP_EXTEND: return LowerFP_EXTEND(Op, DAG);
2876263509Sdim  case ISD::RETURNADDR:    return LowerRETURNADDR(Op, DAG);
2877263509Sdim  case ISD::FRAMEADDR:     return LowerFRAMEADDR(Op, DAG);
2878249259Sdim
2879249259Sdim  case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
2880249259Sdim  case ISD::BRCOND: return LowerBRCOND(Op, DAG);
2881249259Sdim  case ISD::BR_CC: return LowerBR_CC(Op, DAG);
2882249259Sdim  case ISD::GlobalAddress: return LowerGlobalAddressELF(Op, DAG);
2883249259Sdim  case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
2884249259Sdim  case ISD::JumpTable: return LowerJumpTable(Op, DAG);
2885249259Sdim  case ISD::SELECT: return LowerSELECT(Op, DAG);
2886249259Sdim  case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2887249259Sdim  case ISD::SETCC: return LowerSETCC(Op, DAG);
2888249259Sdim  case ISD::VACOPY: return LowerVACOPY(Op, DAG);
2889249259Sdim  case ISD::VASTART: return LowerVASTART(Op, DAG);
2890263509Sdim  case ISD::BUILD_VECTOR:
2891263509Sdim    return LowerBUILD_VECTOR(Op, DAG, getSubtarget());
2892263509Sdim  case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2893249259Sdim  }
2894249259Sdim
2895249259Sdim  return SDValue();
2896249259Sdim}
2897249259Sdim
2898263509Sdim/// Check if the specified splat value corresponds to a valid vector constant
2899263509Sdim/// for a Neon instruction with a "modified immediate" operand (e.g., MOVI).  If
2900263509Sdim/// so, return the encoded 8-bit immediate and the OpCmode instruction fields
2901263509Sdim/// values.
2902263509Sdimstatic bool isNeonModifiedImm(uint64_t SplatBits, uint64_t SplatUndef,
2903263509Sdim                              unsigned SplatBitSize, SelectionDAG &DAG,
2904263509Sdim                              bool is128Bits, NeonModImmType type, EVT &VT,
2905263509Sdim                              unsigned &Imm, unsigned &OpCmode) {
2906263509Sdim  switch (SplatBitSize) {
2907263509Sdim  default:
2908263509Sdim    llvm_unreachable("unexpected size for isNeonModifiedImm");
2909263509Sdim  case 8: {
2910263509Sdim    if (type != Neon_Mov_Imm)
2911263509Sdim      return false;
2912263509Sdim    assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
2913263509Sdim    // Neon movi per byte: Op=0, Cmode=1110.
2914263509Sdim    OpCmode = 0xe;
2915263509Sdim    Imm = SplatBits;
2916263509Sdim    VT = is128Bits ? MVT::v16i8 : MVT::v8i8;
2917263509Sdim    break;
2918263509Sdim  }
2919263509Sdim  case 16: {
2920263509Sdim    // Neon move inst per halfword
2921263509Sdim    VT = is128Bits ? MVT::v8i16 : MVT::v4i16;
2922263509Sdim    if ((SplatBits & ~0xff) == 0) {
2923263509Sdim      // Value = 0x00nn is 0x00nn LSL 0
2924263509Sdim      // movi: Op=0, Cmode=1000; mvni: Op=1, Cmode=1000
2925263509Sdim      // bic:  Op=1, Cmode=1001;  orr:  Op=0, Cmode=1001
2926263509Sdim      // Op=x, Cmode=100y
2927263509Sdim      Imm = SplatBits;
2928263509Sdim      OpCmode = 0x8;
2929263509Sdim      break;
2930263509Sdim    }
2931263509Sdim    if ((SplatBits & ~0xff00) == 0) {
2932263509Sdim      // Value = 0xnn00 is 0x00nn LSL 8
2933263509Sdim      // movi: Op=0, Cmode=1010; mvni: Op=1, Cmode=1010
2934263509Sdim      // bic:  Op=1, Cmode=1011;  orr:  Op=0, Cmode=1011
2935263509Sdim      // Op=x, Cmode=101x
2936263509Sdim      Imm = SplatBits >> 8;
2937263509Sdim      OpCmode = 0xa;
2938263509Sdim      break;
2939263509Sdim    }
2940263509Sdim    // can't handle any other
2941263509Sdim    return false;
2942263509Sdim  }
2943263509Sdim
2944263509Sdim  case 32: {
2945263509Sdim    // First the LSL variants (MSL is unusable by some interested instructions).
2946263509Sdim
2947263509Sdim    // Neon move instr per word, shift zeros
2948263509Sdim    VT = is128Bits ? MVT::v4i32 : MVT::v2i32;
2949263509Sdim    if ((SplatBits & ~0xff) == 0) {
2950263509Sdim      // Value = 0x000000nn is 0x000000nn LSL 0
2951263509Sdim      // movi: Op=0, Cmode= 0000; mvni: Op=1, Cmode= 0000
2952263509Sdim      // bic:  Op=1, Cmode= 0001; orr:  Op=0, Cmode= 0001
2953263509Sdim      // Op=x, Cmode=000x
2954263509Sdim      Imm = SplatBits;
2955263509Sdim      OpCmode = 0;
2956263509Sdim      break;
2957263509Sdim    }
2958263509Sdim    if ((SplatBits & ~0xff00) == 0) {
2959263509Sdim      // Value = 0x0000nn00 is 0x000000nn LSL 8
2960263509Sdim      // movi: Op=0, Cmode= 0010;  mvni: Op=1, Cmode= 0010
2961263509Sdim      // bic:  Op=1, Cmode= 0011;  orr : Op=0, Cmode= 0011
2962263509Sdim      // Op=x, Cmode=001x
2963263509Sdim      Imm = SplatBits >> 8;
2964263509Sdim      OpCmode = 0x2;
2965263509Sdim      break;
2966263509Sdim    }
2967263509Sdim    if ((SplatBits & ~0xff0000) == 0) {
2968263509Sdim      // Value = 0x00nn0000 is 0x000000nn LSL 16
2969263509Sdim      // movi: Op=0, Cmode= 0100; mvni: Op=1, Cmode= 0100
2970263509Sdim      // bic:  Op=1, Cmode= 0101; orr:  Op=0, Cmode= 0101
2971263509Sdim      // Op=x, Cmode=010x
2972263509Sdim      Imm = SplatBits >> 16;
2973263509Sdim      OpCmode = 0x4;
2974263509Sdim      break;
2975263509Sdim    }
2976263509Sdim    if ((SplatBits & ~0xff000000) == 0) {
2977263509Sdim      // Value = 0xnn000000 is 0x000000nn LSL 24
2978263509Sdim      // movi: Op=0, Cmode= 0110; mvni: Op=1, Cmode= 0110
2979263509Sdim      // bic:  Op=1, Cmode= 0111; orr:  Op=0, Cmode= 0111
2980263509Sdim      // Op=x, Cmode=011x
2981263509Sdim      Imm = SplatBits >> 24;
2982263509Sdim      OpCmode = 0x6;
2983263509Sdim      break;
2984263509Sdim    }
2985263509Sdim
2986263509Sdim    // Now the MSL immediates.
2987263509Sdim
2988263509Sdim    // Neon move instr per word, shift ones
2989263509Sdim    if ((SplatBits & ~0xffff) == 0 &&
2990263509Sdim        ((SplatBits | SplatUndef) & 0xff) == 0xff) {
2991263509Sdim      // Value = 0x0000nnff is 0x000000nn MSL 8
2992263509Sdim      // movi: Op=0, Cmode= 1100; mvni: Op=1, Cmode= 1100
2993263509Sdim      // Op=x, Cmode=1100
2994263509Sdim      Imm = SplatBits >> 8;
2995263509Sdim      OpCmode = 0xc;
2996263509Sdim      break;
2997263509Sdim    }
2998263509Sdim    if ((SplatBits & ~0xffffff) == 0 &&
2999263509Sdim        ((SplatBits | SplatUndef) & 0xffff) == 0xffff) {
3000263509Sdim      // Value = 0x00nnffff is 0x000000nn MSL 16
3001263509Sdim      // movi: Op=1, Cmode= 1101; mvni: Op=1, Cmode= 1101
3002263509Sdim      // Op=x, Cmode=1101
3003263509Sdim      Imm = SplatBits >> 16;
3004263509Sdim      OpCmode = 0xd;
3005263509Sdim      break;
3006263509Sdim    }
3007263509Sdim    // can't handle any other
3008263509Sdim    return false;
3009263509Sdim  }
3010263509Sdim
3011263509Sdim  case 64: {
3012263509Sdim    if (type != Neon_Mov_Imm)
3013263509Sdim      return false;
3014263509Sdim    // Neon move instr bytemask, where each byte is either 0x00 or 0xff.
3015263509Sdim    // movi Op=1, Cmode=1110.
3016263509Sdim    OpCmode = 0x1e;
3017263509Sdim    uint64_t BitMask = 0xff;
3018263509Sdim    uint64_t Val = 0;
3019263509Sdim    unsigned ImmMask = 1;
3020263509Sdim    Imm = 0;
3021263509Sdim    for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
3022263509Sdim      if (((SplatBits | SplatUndef) & BitMask) == BitMask) {
3023263509Sdim        Val |= BitMask;
3024263509Sdim        Imm |= ImmMask;
3025263509Sdim      } else if ((SplatBits & BitMask) != 0) {
3026263509Sdim        return false;
3027263509Sdim      }
3028263509Sdim      BitMask <<= 8;
3029263509Sdim      ImmMask <<= 1;
3030263509Sdim    }
3031263509Sdim    SplatBits = Val;
3032263509Sdim    VT = is128Bits ? MVT::v2i64 : MVT::v1i64;
3033263509Sdim    break;
3034263509Sdim  }
3035263509Sdim  }
3036263509Sdim
3037263509Sdim  return true;
3038263509Sdim}
3039263509Sdim
3040249259Sdimstatic SDValue PerformANDCombine(SDNode *N,
3041249259Sdim                                 TargetLowering::DAGCombinerInfo &DCI) {
3042249259Sdim
3043249259Sdim  SelectionDAG &DAG = DCI.DAG;
3044263509Sdim  SDLoc DL(N);
3045249259Sdim  EVT VT = N->getValueType(0);
3046249259Sdim
3047249259Sdim  // We're looking for an SRA/SHL pair which form an SBFX.
3048249259Sdim
3049249259Sdim  if (VT != MVT::i32 && VT != MVT::i64)
3050249259Sdim    return SDValue();
3051249259Sdim
3052249259Sdim  if (!isa<ConstantSDNode>(N->getOperand(1)))
3053249259Sdim    return SDValue();
3054249259Sdim
3055249259Sdim  uint64_t TruncMask = N->getConstantOperandVal(1);
3056249259Sdim  if (!isMask_64(TruncMask))
3057249259Sdim    return SDValue();
3058249259Sdim
3059249259Sdim  uint64_t Width = CountPopulation_64(TruncMask);
3060249259Sdim  SDValue Shift = N->getOperand(0);
3061249259Sdim
3062249259Sdim  if (Shift.getOpcode() != ISD::SRL)
3063249259Sdim    return SDValue();
3064249259Sdim
3065249259Sdim  if (!isa<ConstantSDNode>(Shift->getOperand(1)))
3066249259Sdim    return SDValue();
3067249259Sdim  uint64_t LSB = Shift->getConstantOperandVal(1);
3068249259Sdim
3069249259Sdim  if (LSB > VT.getSizeInBits() || Width > VT.getSizeInBits())
3070249259Sdim    return SDValue();
3071249259Sdim
3072249259Sdim  return DAG.getNode(AArch64ISD::UBFX, DL, VT, Shift.getOperand(0),
3073249259Sdim                     DAG.getConstant(LSB, MVT::i64),
3074249259Sdim                     DAG.getConstant(LSB + Width - 1, MVT::i64));
3075249259Sdim}
3076249259Sdim
3077249259Sdim/// For a true bitfield insert, the bits getting into that contiguous mask
3078249259Sdim/// should come from the low part of an existing value: they must be formed from
3079249259Sdim/// a compatible SHL operation (unless they're already low). This function
3080249259Sdim/// checks that condition and returns the least-significant bit that's
3081249259Sdim/// intended. If the operation not a field preparation, -1 is returned.
3082263509Sdimstatic int32_t getLSBForBFI(SelectionDAG &DAG, SDLoc DL, EVT VT,
3083249259Sdim                            SDValue &MaskedVal, uint64_t Mask) {
3084249259Sdim  if (!isShiftedMask_64(Mask))
3085249259Sdim    return -1;
3086249259Sdim
3087249259Sdim  // Now we need to alter MaskedVal so that it is an appropriate input for a BFI
3088249259Sdim  // instruction. BFI will do a left-shift by LSB before applying the mask we've
3089249259Sdim  // spotted, so in general we should pre-emptively "undo" that by making sure
3090249259Sdim  // the incoming bits have had a right-shift applied to them.
3091249259Sdim  //
3092249259Sdim  // This right shift, however, will combine with existing left/right shifts. In
3093249259Sdim  // the simplest case of a completely straight bitfield operation, it will be
3094249259Sdim  // expected to completely cancel out with an existing SHL. More complicated
3095249259Sdim  // cases (e.g. bitfield to bitfield copy) may still need a real shift before
3096249259Sdim  // the BFI.
3097249259Sdim
3098263509Sdim  uint64_t LSB = countTrailingZeros(Mask);
3099249259Sdim  int64_t ShiftRightRequired = LSB;
3100249259Sdim  if (MaskedVal.getOpcode() == ISD::SHL &&
3101249259Sdim      isa<ConstantSDNode>(MaskedVal.getOperand(1))) {
3102249259Sdim    ShiftRightRequired -= MaskedVal.getConstantOperandVal(1);
3103249259Sdim    MaskedVal = MaskedVal.getOperand(0);
3104249259Sdim  } else if (MaskedVal.getOpcode() == ISD::SRL &&
3105249259Sdim             isa<ConstantSDNode>(MaskedVal.getOperand(1))) {
3106249259Sdim    ShiftRightRequired += MaskedVal.getConstantOperandVal(1);
3107249259Sdim    MaskedVal = MaskedVal.getOperand(0);
3108249259Sdim  }
3109249259Sdim
3110249259Sdim  if (ShiftRightRequired > 0)
3111249259Sdim    MaskedVal = DAG.getNode(ISD::SRL, DL, VT, MaskedVal,
3112249259Sdim                            DAG.getConstant(ShiftRightRequired, MVT::i64));
3113249259Sdim  else if (ShiftRightRequired < 0) {
3114249259Sdim    // We could actually end up with a residual left shift, for example with
3115249259Sdim    // "struc.bitfield = val << 1".
3116249259Sdim    MaskedVal = DAG.getNode(ISD::SHL, DL, VT, MaskedVal,
3117249259Sdim                            DAG.getConstant(-ShiftRightRequired, MVT::i64));
3118249259Sdim  }
3119249259Sdim
3120249259Sdim  return LSB;
3121249259Sdim}
3122249259Sdim
3123249259Sdim/// Searches from N for an existing AArch64ISD::BFI node, possibly surrounded by
3124249259Sdim/// a mask and an extension. Returns true if a BFI was found and provides
3125249259Sdim/// information on its surroundings.
3126249259Sdimstatic bool findMaskedBFI(SDValue N, SDValue &BFI, uint64_t &Mask,
3127249259Sdim                          bool &Extended) {
3128249259Sdim  Extended = false;
3129249259Sdim  if (N.getOpcode() == ISD::ZERO_EXTEND) {
3130249259Sdim    Extended = true;
3131249259Sdim    N = N.getOperand(0);
3132249259Sdim  }
3133249259Sdim
3134249259Sdim  if (N.getOpcode() == ISD::AND && isa<ConstantSDNode>(N.getOperand(1))) {
3135249259Sdim    Mask = N->getConstantOperandVal(1);
3136249259Sdim    N = N.getOperand(0);
3137249259Sdim  } else {
3138249259Sdim    // Mask is the whole width.
3139249259Sdim    Mask = -1ULL >> (64 - N.getValueType().getSizeInBits());
3140249259Sdim  }
3141249259Sdim
3142249259Sdim  if (N.getOpcode() == AArch64ISD::BFI) {
3143249259Sdim    BFI = N;
3144249259Sdim    return true;
3145249259Sdim  }
3146249259Sdim
3147249259Sdim  return false;
3148249259Sdim}
3149249259Sdim
3150249259Sdim/// Try to combine a subtree (rooted at an OR) into a "masked BFI" node, which
3151249259Sdim/// is roughly equivalent to (and (BFI ...), mask). This form is used because it
3152249259Sdim/// can often be further combined with a larger mask. Ultimately, we want mask
3153249259Sdim/// to be 2^32-1 or 2^64-1 so the AND can be skipped.
3154249259Sdimstatic SDValue tryCombineToBFI(SDNode *N,
3155249259Sdim                               TargetLowering::DAGCombinerInfo &DCI,
3156249259Sdim                               const AArch64Subtarget *Subtarget) {
3157249259Sdim  SelectionDAG &DAG = DCI.DAG;
3158263509Sdim  SDLoc DL(N);
3159249259Sdim  EVT VT = N->getValueType(0);
3160249259Sdim
3161249259Sdim  assert(N->getOpcode() == ISD::OR && "Unexpected root");
3162249259Sdim
3163249259Sdim  // We need the LHS to be (and SOMETHING, MASK). Find out what that mask is or
3164249259Sdim  // abandon the effort.
3165249259Sdim  SDValue LHS = N->getOperand(0);
3166249259Sdim  if (LHS.getOpcode() != ISD::AND)
3167249259Sdim    return SDValue();
3168249259Sdim
3169249259Sdim  uint64_t LHSMask;
3170249259Sdim  if (isa<ConstantSDNode>(LHS.getOperand(1)))
3171249259Sdim    LHSMask = LHS->getConstantOperandVal(1);
3172249259Sdim  else
3173249259Sdim    return SDValue();
3174249259Sdim
3175249259Sdim  // We also need the RHS to be (and SOMETHING, MASK). Find out what that mask
3176249259Sdim  // is or abandon the effort.
3177249259Sdim  SDValue RHS = N->getOperand(1);
3178249259Sdim  if (RHS.getOpcode() != ISD::AND)
3179249259Sdim    return SDValue();
3180249259Sdim
3181249259Sdim  uint64_t RHSMask;
3182249259Sdim  if (isa<ConstantSDNode>(RHS.getOperand(1)))
3183249259Sdim    RHSMask = RHS->getConstantOperandVal(1);
3184249259Sdim  else
3185249259Sdim    return SDValue();
3186249259Sdim
3187249259Sdim  // Can't do anything if the masks are incompatible.
3188249259Sdim  if (LHSMask & RHSMask)
3189249259Sdim    return SDValue();
3190249259Sdim
3191249259Sdim  // Now we need one of the masks to be a contiguous field. Without loss of
3192249259Sdim  // generality that should be the RHS one.
3193249259Sdim  SDValue Bitfield = LHS.getOperand(0);
3194249259Sdim  if (getLSBForBFI(DAG, DL, VT, Bitfield, LHSMask) != -1) {
3195249259Sdim    // We know that LHS is a candidate new value, and RHS isn't already a better
3196249259Sdim    // one.
3197249259Sdim    std::swap(LHS, RHS);
3198249259Sdim    std::swap(LHSMask, RHSMask);
3199249259Sdim  }
3200249259Sdim
3201249259Sdim  // We've done our best to put the right operands in the right places, all we
3202249259Sdim  // can do now is check whether a BFI exists.
3203249259Sdim  Bitfield = RHS.getOperand(0);
3204249259Sdim  int32_t LSB = getLSBForBFI(DAG, DL, VT, Bitfield, RHSMask);
3205249259Sdim  if (LSB == -1)
3206249259Sdim    return SDValue();
3207249259Sdim
3208249259Sdim  uint32_t Width = CountPopulation_64(RHSMask);
3209249259Sdim  assert(Width && "Expected non-zero bitfield width");
3210249259Sdim
3211249259Sdim  SDValue BFI = DAG.getNode(AArch64ISD::BFI, DL, VT,
3212249259Sdim                            LHS.getOperand(0), Bitfield,
3213249259Sdim                            DAG.getConstant(LSB, MVT::i64),
3214249259Sdim                            DAG.getConstant(Width, MVT::i64));
3215249259Sdim
3216249259Sdim  // Mask is trivial
3217249259Sdim  if ((LHSMask | RHSMask) == (-1ULL >> (64 - VT.getSizeInBits())))
3218249259Sdim    return BFI;
3219249259Sdim
3220249259Sdim  return DAG.getNode(ISD::AND, DL, VT, BFI,
3221249259Sdim                     DAG.getConstant(LHSMask | RHSMask, VT));
3222249259Sdim}
3223249259Sdim
3224249259Sdim/// Search for the bitwise combining (with careful masks) of a MaskedBFI and its
3225249259Sdim/// original input. This is surprisingly common because SROA splits things up
3226249259Sdim/// into i8 chunks, so the originally detected MaskedBFI may actually only act
3227249259Sdim/// on the low (say) byte of a word. This is then orred into the rest of the
3228249259Sdim/// word afterwards.
3229249259Sdim///
3230249259Sdim/// Basic input: (or (and OLDFIELD, MASK1), (MaskedBFI MASK2, OLDFIELD, ...)).
3231249259Sdim///
3232249259Sdim/// If MASK1 and MASK2 are compatible, we can fold the whole thing into the
3233249259Sdim/// MaskedBFI. We can also deal with a certain amount of extend/truncate being
3234249259Sdim/// involved.
3235249259Sdimstatic SDValue tryCombineToLargerBFI(SDNode *N,
3236249259Sdim                                     TargetLowering::DAGCombinerInfo &DCI,
3237249259Sdim                                     const AArch64Subtarget *Subtarget) {
3238249259Sdim  SelectionDAG &DAG = DCI.DAG;
3239263509Sdim  SDLoc DL(N);
3240249259Sdim  EVT VT = N->getValueType(0);
3241249259Sdim
3242249259Sdim  // First job is to hunt for a MaskedBFI on either the left or right. Swap
3243249259Sdim  // operands if it's actually on the right.
3244249259Sdim  SDValue BFI;
3245249259Sdim  SDValue PossExtraMask;
3246249259Sdim  uint64_t ExistingMask = 0;
3247249259Sdim  bool Extended = false;
3248249259Sdim  if (findMaskedBFI(N->getOperand(0), BFI, ExistingMask, Extended))
3249249259Sdim    PossExtraMask = N->getOperand(1);
3250249259Sdim  else if (findMaskedBFI(N->getOperand(1), BFI, ExistingMask, Extended))
3251249259Sdim    PossExtraMask = N->getOperand(0);
3252249259Sdim  else
3253249259Sdim    return SDValue();
3254249259Sdim
3255249259Sdim  // We can only combine a BFI with another compatible mask.
3256249259Sdim  if (PossExtraMask.getOpcode() != ISD::AND ||
3257249259Sdim      !isa<ConstantSDNode>(PossExtraMask.getOperand(1)))
3258249259Sdim    return SDValue();
3259249259Sdim
3260249259Sdim  uint64_t ExtraMask = PossExtraMask->getConstantOperandVal(1);
3261249259Sdim
3262249259Sdim  // Masks must be compatible.
3263249259Sdim  if (ExtraMask & ExistingMask)
3264249259Sdim    return SDValue();
3265249259Sdim
3266249259Sdim  SDValue OldBFIVal = BFI.getOperand(0);
3267249259Sdim  SDValue NewBFIVal = BFI.getOperand(1);
3268249259Sdim  if (Extended) {
3269249259Sdim    // We skipped a ZERO_EXTEND above, so the input to the MaskedBFIs should be
3270249259Sdim    // 32-bit and we'll be forming a 64-bit MaskedBFI. The MaskedBFI arguments
3271249259Sdim    // need to be made compatible.
3272249259Sdim    assert(VT == MVT::i64 && BFI.getValueType() == MVT::i32
3273249259Sdim           && "Invalid types for BFI");
3274249259Sdim    OldBFIVal = DAG.getNode(ISD::ANY_EXTEND, DL, VT, OldBFIVal);
3275249259Sdim    NewBFIVal = DAG.getNode(ISD::ANY_EXTEND, DL, VT, NewBFIVal);
3276249259Sdim  }
3277249259Sdim
3278249259Sdim  // We need the MaskedBFI to be combined with a mask of the *same* value.
3279249259Sdim  if (PossExtraMask.getOperand(0) != OldBFIVal)
3280249259Sdim    return SDValue();
3281249259Sdim
3282249259Sdim  BFI = DAG.getNode(AArch64ISD::BFI, DL, VT,
3283249259Sdim                    OldBFIVal, NewBFIVal,
3284249259Sdim                    BFI.getOperand(2), BFI.getOperand(3));
3285249259Sdim
3286249259Sdim  // If the masking is trivial, we don't need to create it.
3287249259Sdim  if ((ExtraMask | ExistingMask) == (-1ULL >> (64 - VT.getSizeInBits())))
3288249259Sdim    return BFI;
3289249259Sdim
3290249259Sdim  return DAG.getNode(ISD::AND, DL, VT, BFI,
3291249259Sdim                     DAG.getConstant(ExtraMask | ExistingMask, VT));
3292249259Sdim}
3293249259Sdim
3294249259Sdim/// An EXTR instruction is made up of two shifts, ORed together. This helper
3295249259Sdim/// searches for and classifies those shifts.
3296249259Sdimstatic bool findEXTRHalf(SDValue N, SDValue &Src, uint32_t &ShiftAmount,
3297249259Sdim                         bool &FromHi) {
3298249259Sdim  if (N.getOpcode() == ISD::SHL)
3299249259Sdim    FromHi = false;
3300249259Sdim  else if (N.getOpcode() == ISD::SRL)
3301249259Sdim    FromHi = true;
3302249259Sdim  else
3303249259Sdim    return false;
3304249259Sdim
3305249259Sdim  if (!isa<ConstantSDNode>(N.getOperand(1)))
3306249259Sdim    return false;
3307249259Sdim
3308249259Sdim  ShiftAmount = N->getConstantOperandVal(1);
3309249259Sdim  Src = N->getOperand(0);
3310249259Sdim  return true;
3311249259Sdim}
3312249259Sdim
3313249259Sdim/// EXTR instruction extracts a contiguous chunk of bits from two existing
3314249259Sdim/// registers viewed as a high/low pair. This function looks for the pattern:
3315249259Sdim/// (or (shl VAL1, #N), (srl VAL2, #RegWidth-N)) and replaces it with an
3316249259Sdim/// EXTR. Can't quite be done in TableGen because the two immediates aren't
3317249259Sdim/// independent.
3318249259Sdimstatic SDValue tryCombineToEXTR(SDNode *N,
3319249259Sdim                                TargetLowering::DAGCombinerInfo &DCI) {
3320249259Sdim  SelectionDAG &DAG = DCI.DAG;
3321263509Sdim  SDLoc DL(N);
3322249259Sdim  EVT VT = N->getValueType(0);
3323249259Sdim
3324249259Sdim  assert(N->getOpcode() == ISD::OR && "Unexpected root");
3325249259Sdim
3326249259Sdim  if (VT != MVT::i32 && VT != MVT::i64)
3327249259Sdim    return SDValue();
3328249259Sdim
3329249259Sdim  SDValue LHS;
3330249259Sdim  uint32_t ShiftLHS = 0;
3331249259Sdim  bool LHSFromHi = 0;
3332249259Sdim  if (!findEXTRHalf(N->getOperand(0), LHS, ShiftLHS, LHSFromHi))
3333249259Sdim    return SDValue();
3334249259Sdim
3335249259Sdim  SDValue RHS;
3336249259Sdim  uint32_t ShiftRHS = 0;
3337249259Sdim  bool RHSFromHi = 0;
3338249259Sdim  if (!findEXTRHalf(N->getOperand(1), RHS, ShiftRHS, RHSFromHi))
3339249259Sdim    return SDValue();
3340249259Sdim
3341249259Sdim  // If they're both trying to come from the high part of the register, they're
3342249259Sdim  // not really an EXTR.
3343249259Sdim  if (LHSFromHi == RHSFromHi)
3344249259Sdim    return SDValue();
3345249259Sdim
3346249259Sdim  if (ShiftLHS + ShiftRHS != VT.getSizeInBits())
3347249259Sdim    return SDValue();
3348249259Sdim
3349249259Sdim  if (LHSFromHi) {
3350249259Sdim    std::swap(LHS, RHS);
3351249259Sdim    std::swap(ShiftLHS, ShiftRHS);
3352249259Sdim  }
3353249259Sdim
3354249259Sdim  return DAG.getNode(AArch64ISD::EXTR, DL, VT,
3355249259Sdim                     LHS, RHS,
3356249259Sdim                     DAG.getConstant(ShiftRHS, MVT::i64));
3357249259Sdim}
3358249259Sdim
3359249259Sdim/// Target-specific dag combine xforms for ISD::OR
3360249259Sdimstatic SDValue PerformORCombine(SDNode *N,
3361249259Sdim                                TargetLowering::DAGCombinerInfo &DCI,
3362249259Sdim                                const AArch64Subtarget *Subtarget) {
3363249259Sdim
3364249259Sdim  SelectionDAG &DAG = DCI.DAG;
3365263509Sdim  SDLoc DL(N);
3366249259Sdim  EVT VT = N->getValueType(0);
3367249259Sdim
3368249259Sdim  if(!DAG.getTargetLoweringInfo().isTypeLegal(VT))
3369249259Sdim    return SDValue();
3370249259Sdim
3371249259Sdim  // Attempt to recognise bitfield-insert operations.
3372249259Sdim  SDValue Res = tryCombineToBFI(N, DCI, Subtarget);
3373249259Sdim  if (Res.getNode())
3374249259Sdim    return Res;
3375249259Sdim
3376249259Sdim  // Attempt to combine an existing MaskedBFI operation into one with a larger
3377249259Sdim  // mask.
3378249259Sdim  Res = tryCombineToLargerBFI(N, DCI, Subtarget);
3379249259Sdim  if (Res.getNode())
3380249259Sdim    return Res;
3381249259Sdim
3382249259Sdim  Res = tryCombineToEXTR(N, DCI);
3383249259Sdim  if (Res.getNode())
3384249259Sdim    return Res;
3385249259Sdim
3386263509Sdim  if (!Subtarget->hasNEON())
3387263509Sdim    return SDValue();
3388263509Sdim
3389263509Sdim  // Attempt to use vector immediate-form BSL
3390263509Sdim  // (or (and B, A), (and C, ~A)) => (VBSL A, B, C) when A is a constant.
3391263509Sdim
3392263509Sdim  SDValue N0 = N->getOperand(0);
3393263509Sdim  if (N0.getOpcode() != ISD::AND)
3394263509Sdim    return SDValue();
3395263509Sdim
3396263509Sdim  SDValue N1 = N->getOperand(1);
3397263509Sdim  if (N1.getOpcode() != ISD::AND)
3398263509Sdim    return SDValue();
3399263509Sdim
3400263509Sdim  if (VT.isVector() && DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
3401263509Sdim    APInt SplatUndef;
3402263509Sdim    unsigned SplatBitSize;
3403263509Sdim    bool HasAnyUndefs;
3404263509Sdim    BuildVectorSDNode *BVN0 = dyn_cast<BuildVectorSDNode>(N0->getOperand(1));
3405263509Sdim    APInt SplatBits0;
3406263509Sdim    if (BVN0 && BVN0->isConstantSplat(SplatBits0, SplatUndef, SplatBitSize,
3407263509Sdim                                      HasAnyUndefs) &&
3408263509Sdim        !HasAnyUndefs) {
3409263509Sdim      BuildVectorSDNode *BVN1 = dyn_cast<BuildVectorSDNode>(N1->getOperand(1));
3410263509Sdim      APInt SplatBits1;
3411263509Sdim      if (BVN1 && BVN1->isConstantSplat(SplatBits1, SplatUndef, SplatBitSize,
3412263509Sdim                                        HasAnyUndefs) &&
3413263509Sdim          !HasAnyUndefs && SplatBits0 == ~SplatBits1) {
3414263509Sdim        // Canonicalize the vector type to make instruction selection simpler.
3415263509Sdim        EVT CanonicalVT = VT.is128BitVector() ? MVT::v16i8 : MVT::v8i8;
3416263509Sdim        SDValue Result = DAG.getNode(AArch64ISD::NEON_BSL, DL, CanonicalVT,
3417263509Sdim                                     N0->getOperand(1), N0->getOperand(0),
3418263509Sdim                                     N1->getOperand(0));
3419263509Sdim        return DAG.getNode(ISD::BITCAST, DL, VT, Result);
3420263509Sdim      }
3421263509Sdim    }
3422263509Sdim  }
3423263509Sdim
3424249259Sdim  return SDValue();
3425249259Sdim}
3426249259Sdim
3427249259Sdim/// Target-specific dag combine xforms for ISD::SRA
3428249259Sdimstatic SDValue PerformSRACombine(SDNode *N,
3429249259Sdim                                 TargetLowering::DAGCombinerInfo &DCI) {
3430249259Sdim
3431249259Sdim  SelectionDAG &DAG = DCI.DAG;
3432263509Sdim  SDLoc DL(N);
3433249259Sdim  EVT VT = N->getValueType(0);
3434249259Sdim
3435249259Sdim  // We're looking for an SRA/SHL pair which form an SBFX.
3436249259Sdim
3437249259Sdim  if (VT != MVT::i32 && VT != MVT::i64)
3438249259Sdim    return SDValue();
3439249259Sdim
3440249259Sdim  if (!isa<ConstantSDNode>(N->getOperand(1)))
3441249259Sdim    return SDValue();
3442249259Sdim
3443249259Sdim  uint64_t ExtraSignBits = N->getConstantOperandVal(1);
3444249259Sdim  SDValue Shift = N->getOperand(0);
3445249259Sdim
3446249259Sdim  if (Shift.getOpcode() != ISD::SHL)
3447249259Sdim    return SDValue();
3448249259Sdim
3449249259Sdim  if (!isa<ConstantSDNode>(Shift->getOperand(1)))
3450249259Sdim    return SDValue();
3451249259Sdim
3452249259Sdim  uint64_t BitsOnLeft = Shift->getConstantOperandVal(1);
3453249259Sdim  uint64_t Width = VT.getSizeInBits() - ExtraSignBits;
3454249259Sdim  uint64_t LSB = VT.getSizeInBits() - Width - BitsOnLeft;
3455249259Sdim
3456249259Sdim  if (LSB > VT.getSizeInBits() || Width > VT.getSizeInBits())
3457249259Sdim    return SDValue();
3458249259Sdim
3459249259Sdim  return DAG.getNode(AArch64ISD::SBFX, DL, VT, Shift.getOperand(0),
3460249259Sdim                     DAG.getConstant(LSB, MVT::i64),
3461249259Sdim                     DAG.getConstant(LSB + Width - 1, MVT::i64));
3462249259Sdim}
3463249259Sdim
3464263509Sdim/// Check if this is a valid build_vector for the immediate operand of
3465263509Sdim/// a vector shift operation, where all the elements of the build_vector
3466263509Sdim/// must have the same constant integer value.
3467263509Sdimstatic bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3468263509Sdim  // Ignore bit_converts.
3469263509Sdim  while (Op.getOpcode() == ISD::BITCAST)
3470263509Sdim    Op = Op.getOperand(0);
3471263509Sdim  BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3472263509Sdim  APInt SplatBits, SplatUndef;
3473263509Sdim  unsigned SplatBitSize;
3474263509Sdim  bool HasAnyUndefs;
3475263509Sdim  if (!BVN || !BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3476263509Sdim                                      HasAnyUndefs, ElementBits) ||
3477263509Sdim      SplatBitSize > ElementBits)
3478263509Sdim    return false;
3479263509Sdim  Cnt = SplatBits.getSExtValue();
3480263509Sdim  return true;
3481263509Sdim}
3482249259Sdim
3483263509Sdim/// Check if this is a valid build_vector for the immediate operand of
3484263509Sdim/// a vector shift left operation.  That value must be in the range:
3485263509Sdim/// 0 <= Value < ElementBits
3486263509Sdimstatic bool isVShiftLImm(SDValue Op, EVT VT, int64_t &Cnt) {
3487263509Sdim  assert(VT.isVector() && "vector shift count is not a vector type");
3488263509Sdim  unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3489263509Sdim  if (!getVShiftImm(Op, ElementBits, Cnt))
3490263509Sdim    return false;
3491263509Sdim  return (Cnt >= 0 && Cnt < ElementBits);
3492263509Sdim}
3493263509Sdim
3494263509Sdim/// Check if this is a valid build_vector for the immediate operand of a
3495263509Sdim/// vector shift right operation. The value must be in the range:
3496263509Sdim///   1 <= Value <= ElementBits
3497263509Sdimstatic bool isVShiftRImm(SDValue Op, EVT VT, int64_t &Cnt) {
3498263509Sdim  assert(VT.isVector() && "vector shift count is not a vector type");
3499263509Sdim  unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3500263509Sdim  if (!getVShiftImm(Op, ElementBits, Cnt))
3501263509Sdim    return false;
3502263509Sdim  return (Cnt >= 1 && Cnt <= ElementBits);
3503263509Sdim}
3504263509Sdim
3505263509Sdim/// Checks for immediate versions of vector shifts and lowers them.
3506263509Sdimstatic SDValue PerformShiftCombine(SDNode *N,
3507263509Sdim                                   TargetLowering::DAGCombinerInfo &DCI,
3508263509Sdim                                   const AArch64Subtarget *ST) {
3509263509Sdim  SelectionDAG &DAG = DCI.DAG;
3510263509Sdim  EVT VT = N->getValueType(0);
3511263509Sdim  if (N->getOpcode() == ISD::SRA && (VT == MVT::i32 || VT == MVT::i64))
3512263509Sdim    return PerformSRACombine(N, DCI);
3513263509Sdim
3514263509Sdim  // Nothing to be done for scalar shifts.
3515263509Sdim  const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3516263509Sdim  if (!VT.isVector() || !TLI.isTypeLegal(VT))
3517263509Sdim    return SDValue();
3518263509Sdim
3519263509Sdim  assert(ST->hasNEON() && "unexpected vector shift");
3520263509Sdim  int64_t Cnt;
3521263509Sdim
3522263509Sdim  switch (N->getOpcode()) {
3523263509Sdim  default:
3524263509Sdim    llvm_unreachable("unexpected shift opcode");
3525263509Sdim
3526263509Sdim  case ISD::SHL:
3527263509Sdim    if (isVShiftLImm(N->getOperand(1), VT, Cnt)) {
3528263509Sdim      SDValue RHS =
3529263509Sdim          DAG.getNode(AArch64ISD::NEON_VDUP, SDLoc(N->getOperand(1)), VT,
3530263509Sdim                      DAG.getConstant(Cnt, MVT::i32));
3531263509Sdim      return DAG.getNode(ISD::SHL, SDLoc(N), VT, N->getOperand(0), RHS);
3532263509Sdim    }
3533263509Sdim    break;
3534263509Sdim
3535263509Sdim  case ISD::SRA:
3536263509Sdim  case ISD::SRL:
3537263509Sdim    if (isVShiftRImm(N->getOperand(1), VT, Cnt)) {
3538263509Sdim      SDValue RHS =
3539263509Sdim          DAG.getNode(AArch64ISD::NEON_VDUP, SDLoc(N->getOperand(1)), VT,
3540263509Sdim                      DAG.getConstant(Cnt, MVT::i32));
3541263509Sdim      return DAG.getNode(N->getOpcode(), SDLoc(N), VT, N->getOperand(0), RHS);
3542263509Sdim    }
3543263509Sdim    break;
3544263509Sdim  }
3545263509Sdim
3546263509Sdim  return SDValue();
3547263509Sdim}
3548263509Sdim
3549263509Sdim/// ARM-specific DAG combining for intrinsics.
3550263509Sdimstatic SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3551263509Sdim  unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3552263509Sdim
3553263509Sdim  switch (IntNo) {
3554263509Sdim  default:
3555263509Sdim    // Don't do anything for most intrinsics.
3556263509Sdim    break;
3557263509Sdim
3558263509Sdim  case Intrinsic::arm_neon_vqshifts:
3559263509Sdim  case Intrinsic::arm_neon_vqshiftu:
3560263509Sdim    EVT VT = N->getOperand(1).getValueType();
3561263509Sdim    int64_t Cnt;
3562263509Sdim    if (!isVShiftLImm(N->getOperand(2), VT, Cnt))
3563263509Sdim      break;
3564263509Sdim    unsigned VShiftOpc = (IntNo == Intrinsic::arm_neon_vqshifts)
3565263509Sdim                             ? AArch64ISD::NEON_QSHLs
3566263509Sdim                             : AArch64ISD::NEON_QSHLu;
3567263509Sdim    return DAG.getNode(VShiftOpc, SDLoc(N), N->getValueType(0),
3568263509Sdim                       N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
3569263509Sdim  }
3570263509Sdim
3571263509Sdim  return SDValue();
3572263509Sdim}
3573263509Sdim
3574263509Sdim/// Target-specific DAG combine function for NEON load/store intrinsics
3575263509Sdim/// to merge base address updates.
3576263509Sdimstatic SDValue CombineBaseUpdate(SDNode *N,
3577263509Sdim                                 TargetLowering::DAGCombinerInfo &DCI) {
3578263509Sdim  if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
3579263509Sdim    return SDValue();
3580263509Sdim
3581263509Sdim  SelectionDAG &DAG = DCI.DAG;
3582263509Sdim  bool isIntrinsic = (N->getOpcode() == ISD::INTRINSIC_VOID ||
3583263509Sdim                      N->getOpcode() == ISD::INTRINSIC_W_CHAIN);
3584263509Sdim  unsigned AddrOpIdx = (isIntrinsic ? 2 : 1);
3585263509Sdim  SDValue Addr = N->getOperand(AddrOpIdx);
3586263509Sdim
3587263509Sdim  // Search for a use of the address operand that is an increment.
3588263509Sdim  for (SDNode::use_iterator UI = Addr.getNode()->use_begin(),
3589263509Sdim       UE = Addr.getNode()->use_end(); UI != UE; ++UI) {
3590263509Sdim    SDNode *User = *UI;
3591263509Sdim    if (User->getOpcode() != ISD::ADD ||
3592263509Sdim        UI.getUse().getResNo() != Addr.getResNo())
3593263509Sdim      continue;
3594263509Sdim
3595263509Sdim    // Check that the add is independent of the load/store.  Otherwise, folding
3596263509Sdim    // it would create a cycle.
3597263509Sdim    if (User->isPredecessorOf(N) || N->isPredecessorOf(User))
3598263509Sdim      continue;
3599263509Sdim
3600263509Sdim    // Find the new opcode for the updating load/store.
3601263509Sdim    bool isLoad = true;
3602263509Sdim    bool isLaneOp = false;
3603263509Sdim    unsigned NewOpc = 0;
3604263509Sdim    unsigned NumVecs = 0;
3605263509Sdim    if (isIntrinsic) {
3606263509Sdim      unsigned IntNo = cast<ConstantSDNode>(N->getOperand(1))->getZExtValue();
3607263509Sdim      switch (IntNo) {
3608263509Sdim      default: llvm_unreachable("unexpected intrinsic for Neon base update");
3609263509Sdim      case Intrinsic::arm_neon_vld1:       NewOpc = AArch64ISD::NEON_LD1_UPD;
3610263509Sdim        NumVecs = 1; break;
3611263509Sdim      case Intrinsic::arm_neon_vld2:       NewOpc = AArch64ISD::NEON_LD2_UPD;
3612263509Sdim        NumVecs = 2; break;
3613263509Sdim      case Intrinsic::arm_neon_vld3:       NewOpc = AArch64ISD::NEON_LD3_UPD;
3614263509Sdim        NumVecs = 3; break;
3615263509Sdim      case Intrinsic::arm_neon_vld4:       NewOpc = AArch64ISD::NEON_LD4_UPD;
3616263509Sdim        NumVecs = 4; break;
3617263509Sdim      case Intrinsic::arm_neon_vst1:       NewOpc = AArch64ISD::NEON_ST1_UPD;
3618263509Sdim        NumVecs = 1; isLoad = false; break;
3619263509Sdim      case Intrinsic::arm_neon_vst2:       NewOpc = AArch64ISD::NEON_ST2_UPD;
3620263509Sdim        NumVecs = 2; isLoad = false; break;
3621263509Sdim      case Intrinsic::arm_neon_vst3:       NewOpc = AArch64ISD::NEON_ST3_UPD;
3622263509Sdim        NumVecs = 3; isLoad = false; break;
3623263509Sdim      case Intrinsic::arm_neon_vst4:       NewOpc = AArch64ISD::NEON_ST4_UPD;
3624263509Sdim        NumVecs = 4; isLoad = false; break;
3625263509Sdim      case Intrinsic::aarch64_neon_vld1x2: NewOpc = AArch64ISD::NEON_LD1x2_UPD;
3626263509Sdim        NumVecs = 2; break;
3627263509Sdim      case Intrinsic::aarch64_neon_vld1x3: NewOpc = AArch64ISD::NEON_LD1x3_UPD;
3628263509Sdim        NumVecs = 3; break;
3629263509Sdim      case Intrinsic::aarch64_neon_vld1x4: NewOpc = AArch64ISD::NEON_LD1x4_UPD;
3630263509Sdim        NumVecs = 4; break;
3631263509Sdim      case Intrinsic::aarch64_neon_vst1x2: NewOpc = AArch64ISD::NEON_ST1x2_UPD;
3632263509Sdim        NumVecs = 2; isLoad = false; break;
3633263509Sdim      case Intrinsic::aarch64_neon_vst1x3: NewOpc = AArch64ISD::NEON_ST1x3_UPD;
3634263509Sdim        NumVecs = 3; isLoad = false; break;
3635263509Sdim      case Intrinsic::aarch64_neon_vst1x4: NewOpc = AArch64ISD::NEON_ST1x4_UPD;
3636263509Sdim        NumVecs = 4; isLoad = false; break;
3637263509Sdim      case Intrinsic::arm_neon_vld2lane:   NewOpc = AArch64ISD::NEON_LD2LN_UPD;
3638263509Sdim        NumVecs = 2; isLaneOp = true; break;
3639263509Sdim      case Intrinsic::arm_neon_vld3lane:   NewOpc = AArch64ISD::NEON_LD3LN_UPD;
3640263509Sdim        NumVecs = 3; isLaneOp = true; break;
3641263509Sdim      case Intrinsic::arm_neon_vld4lane:   NewOpc = AArch64ISD::NEON_LD4LN_UPD;
3642263509Sdim        NumVecs = 4; isLaneOp = true; break;
3643263509Sdim      case Intrinsic::arm_neon_vst2lane:   NewOpc = AArch64ISD::NEON_ST2LN_UPD;
3644263509Sdim        NumVecs = 2; isLoad = false; isLaneOp = true; break;
3645263509Sdim      case Intrinsic::arm_neon_vst3lane:   NewOpc = AArch64ISD::NEON_ST3LN_UPD;
3646263509Sdim        NumVecs = 3; isLoad = false; isLaneOp = true; break;
3647263509Sdim      case Intrinsic::arm_neon_vst4lane:   NewOpc = AArch64ISD::NEON_ST4LN_UPD;
3648263509Sdim        NumVecs = 4; isLoad = false; isLaneOp = true; break;
3649263509Sdim      }
3650263509Sdim    } else {
3651263509Sdim      isLaneOp = true;
3652263509Sdim      switch (N->getOpcode()) {
3653263509Sdim      default: llvm_unreachable("unexpected opcode for Neon base update");
3654263509Sdim      case AArch64ISD::NEON_LD2DUP: NewOpc = AArch64ISD::NEON_LD2DUP_UPD;
3655263509Sdim        NumVecs = 2; break;
3656263509Sdim      case AArch64ISD::NEON_LD3DUP: NewOpc = AArch64ISD::NEON_LD3DUP_UPD;
3657263509Sdim        NumVecs = 3; break;
3658263509Sdim      case AArch64ISD::NEON_LD4DUP: NewOpc = AArch64ISD::NEON_LD4DUP_UPD;
3659263509Sdim        NumVecs = 4; break;
3660263509Sdim      }
3661263509Sdim    }
3662263509Sdim
3663263509Sdim    // Find the size of memory referenced by the load/store.
3664263509Sdim    EVT VecTy;
3665263509Sdim    if (isLoad)
3666263509Sdim      VecTy = N->getValueType(0);
3667263509Sdim    else
3668263509Sdim      VecTy = N->getOperand(AddrOpIdx + 1).getValueType();
3669263509Sdim    unsigned NumBytes = NumVecs * VecTy.getSizeInBits() / 8;
3670263509Sdim    if (isLaneOp)
3671263509Sdim      NumBytes /= VecTy.getVectorNumElements();
3672263509Sdim
3673263509Sdim    // If the increment is a constant, it must match the memory ref size.
3674263509Sdim    SDValue Inc = User->getOperand(User->getOperand(0) == Addr ? 1 : 0);
3675263509Sdim    if (ConstantSDNode *CInc = dyn_cast<ConstantSDNode>(Inc.getNode())) {
3676263509Sdim      uint32_t IncVal = CInc->getZExtValue();
3677263509Sdim      if (IncVal != NumBytes)
3678263509Sdim        continue;
3679263509Sdim      Inc = DAG.getTargetConstant(IncVal, MVT::i32);
3680263509Sdim    }
3681263509Sdim
3682263509Sdim    // Create the new updating load/store node.
3683263509Sdim    EVT Tys[6];
3684263509Sdim    unsigned NumResultVecs = (isLoad ? NumVecs : 0);
3685263509Sdim    unsigned n;
3686263509Sdim    for (n = 0; n < NumResultVecs; ++n)
3687263509Sdim      Tys[n] = VecTy;
3688263509Sdim    Tys[n++] = MVT::i64;
3689263509Sdim    Tys[n] = MVT::Other;
3690263509Sdim    SDVTList SDTys = DAG.getVTList(Tys, NumResultVecs + 2);
3691263509Sdim    SmallVector<SDValue, 8> Ops;
3692263509Sdim    Ops.push_back(N->getOperand(0)); // incoming chain
3693263509Sdim    Ops.push_back(N->getOperand(AddrOpIdx));
3694263509Sdim    Ops.push_back(Inc);
3695263509Sdim    for (unsigned i = AddrOpIdx + 1; i < N->getNumOperands(); ++i) {
3696263509Sdim      Ops.push_back(N->getOperand(i));
3697263509Sdim    }
3698263509Sdim    MemIntrinsicSDNode *MemInt = cast<MemIntrinsicSDNode>(N);
3699263509Sdim    SDValue UpdN = DAG.getMemIntrinsicNode(NewOpc, SDLoc(N), SDTys,
3700263509Sdim                                           Ops.data(), Ops.size(),
3701263509Sdim                                           MemInt->getMemoryVT(),
3702263509Sdim                                           MemInt->getMemOperand());
3703263509Sdim
3704263509Sdim    // Update the uses.
3705263509Sdim    std::vector<SDValue> NewResults;
3706263509Sdim    for (unsigned i = 0; i < NumResultVecs; ++i) {
3707263509Sdim      NewResults.push_back(SDValue(UpdN.getNode(), i));
3708263509Sdim    }
3709263509Sdim    NewResults.push_back(SDValue(UpdN.getNode(), NumResultVecs + 1)); // chain
3710263509Sdim    DCI.CombineTo(N, NewResults);
3711263509Sdim    DCI.CombineTo(User, SDValue(UpdN.getNode(), NumResultVecs));
3712263509Sdim
3713263509Sdim    break;
3714263509Sdim  }
3715263509Sdim  return SDValue();
3716263509Sdim}
3717263509Sdim
3718263509Sdim/// For a VDUPLANE node N, check if its source operand is a vldN-lane (N > 1)
3719263509Sdim/// intrinsic, and if all the other uses of that intrinsic are also VDUPLANEs.
3720263509Sdim/// If so, combine them to a vldN-dup operation and return true.
3721263509Sdimstatic SDValue CombineVLDDUP(SDNode *N, TargetLowering::DAGCombinerInfo &DCI) {
3722263509Sdim  SelectionDAG &DAG = DCI.DAG;
3723263509Sdim  EVT VT = N->getValueType(0);
3724263509Sdim
3725263509Sdim  // Check if the VDUPLANE operand is a vldN-dup intrinsic.
3726263509Sdim  SDNode *VLD = N->getOperand(0).getNode();
3727263509Sdim  if (VLD->getOpcode() != ISD::INTRINSIC_W_CHAIN)
3728263509Sdim    return SDValue();
3729263509Sdim  unsigned NumVecs = 0;
3730263509Sdim  unsigned NewOpc = 0;
3731263509Sdim  unsigned IntNo = cast<ConstantSDNode>(VLD->getOperand(1))->getZExtValue();
3732263509Sdim  if (IntNo == Intrinsic::arm_neon_vld2lane) {
3733263509Sdim    NumVecs = 2;
3734263509Sdim    NewOpc = AArch64ISD::NEON_LD2DUP;
3735263509Sdim  } else if (IntNo == Intrinsic::arm_neon_vld3lane) {
3736263509Sdim    NumVecs = 3;
3737263509Sdim    NewOpc = AArch64ISD::NEON_LD3DUP;
3738263509Sdim  } else if (IntNo == Intrinsic::arm_neon_vld4lane) {
3739263509Sdim    NumVecs = 4;
3740263509Sdim    NewOpc = AArch64ISD::NEON_LD4DUP;
3741263509Sdim  } else {
3742263509Sdim    return SDValue();
3743263509Sdim  }
3744263509Sdim
3745263509Sdim  // First check that all the vldN-lane uses are VDUPLANEs and that the lane
3746263509Sdim  // numbers match the load.
3747263509Sdim  unsigned VLDLaneNo =
3748263509Sdim      cast<ConstantSDNode>(VLD->getOperand(NumVecs + 3))->getZExtValue();
3749263509Sdim  for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
3750263509Sdim       UI != UE; ++UI) {
3751263509Sdim    // Ignore uses of the chain result.
3752263509Sdim    if (UI.getUse().getResNo() == NumVecs)
3753263509Sdim      continue;
3754263509Sdim    SDNode *User = *UI;
3755263509Sdim    if (User->getOpcode() != AArch64ISD::NEON_VDUPLANE ||
3756263509Sdim        VLDLaneNo != cast<ConstantSDNode>(User->getOperand(1))->getZExtValue())
3757263509Sdim      return SDValue();
3758263509Sdim  }
3759263509Sdim
3760263509Sdim  // Create the vldN-dup node.
3761263509Sdim  EVT Tys[5];
3762263509Sdim  unsigned n;
3763263509Sdim  for (n = 0; n < NumVecs; ++n)
3764263509Sdim    Tys[n] = VT;
3765263509Sdim  Tys[n] = MVT::Other;
3766263509Sdim  SDVTList SDTys = DAG.getVTList(Tys, NumVecs + 1);
3767263509Sdim  SDValue Ops[] = { VLD->getOperand(0), VLD->getOperand(2) };
3768263509Sdim  MemIntrinsicSDNode *VLDMemInt = cast<MemIntrinsicSDNode>(VLD);
3769263509Sdim  SDValue VLDDup = DAG.getMemIntrinsicNode(NewOpc, SDLoc(VLD), SDTys, Ops, 2,
3770263509Sdim                                           VLDMemInt->getMemoryVT(),
3771263509Sdim                                           VLDMemInt->getMemOperand());
3772263509Sdim
3773263509Sdim  // Update the uses.
3774263509Sdim  for (SDNode::use_iterator UI = VLD->use_begin(), UE = VLD->use_end();
3775263509Sdim       UI != UE; ++UI) {
3776263509Sdim    unsigned ResNo = UI.getUse().getResNo();
3777263509Sdim    // Ignore uses of the chain result.
3778263509Sdim    if (ResNo == NumVecs)
3779263509Sdim      continue;
3780263509Sdim    SDNode *User = *UI;
3781263509Sdim    DCI.CombineTo(User, SDValue(VLDDup.getNode(), ResNo));
3782263509Sdim  }
3783263509Sdim
3784263509Sdim  // Now the vldN-lane intrinsic is dead except for its chain result.
3785263509Sdim  // Update uses of the chain.
3786263509Sdim  std::vector<SDValue> VLDDupResults;
3787263509Sdim  for (unsigned n = 0; n < NumVecs; ++n)
3788263509Sdim    VLDDupResults.push_back(SDValue(VLDDup.getNode(), n));
3789263509Sdim  VLDDupResults.push_back(SDValue(VLDDup.getNode(), NumVecs));
3790263509Sdim  DCI.CombineTo(VLD, VLDDupResults);
3791263509Sdim
3792263509Sdim  return SDValue(N, 0);
3793263509Sdim}
3794263509Sdim
3795249259SdimSDValue
3796249259SdimAArch64TargetLowering::PerformDAGCombine(SDNode *N,
3797249259Sdim                                         DAGCombinerInfo &DCI) const {
3798249259Sdim  switch (N->getOpcode()) {
3799249259Sdim  default: break;
3800249259Sdim  case ISD::AND: return PerformANDCombine(N, DCI);
3801263509Sdim  case ISD::OR: return PerformORCombine(N, DCI, getSubtarget());
3802263509Sdim  case ISD::SHL:
3803263509Sdim  case ISD::SRA:
3804263509Sdim  case ISD::SRL:
3805263509Sdim    return PerformShiftCombine(N, DCI, getSubtarget());
3806263509Sdim  case ISD::INTRINSIC_WO_CHAIN:
3807263509Sdim    return PerformIntrinsicCombine(N, DCI.DAG);
3808263509Sdim  case AArch64ISD::NEON_VDUPLANE:
3809263509Sdim    return CombineVLDDUP(N, DCI);
3810263509Sdim  case AArch64ISD::NEON_LD2DUP:
3811263509Sdim  case AArch64ISD::NEON_LD3DUP:
3812263509Sdim  case AArch64ISD::NEON_LD4DUP:
3813263509Sdim    return CombineBaseUpdate(N, DCI);
3814263509Sdim  case ISD::INTRINSIC_VOID:
3815263509Sdim  case ISD::INTRINSIC_W_CHAIN:
3816263509Sdim    switch (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()) {
3817263509Sdim    case Intrinsic::arm_neon_vld1:
3818263509Sdim    case Intrinsic::arm_neon_vld2:
3819263509Sdim    case Intrinsic::arm_neon_vld3:
3820263509Sdim    case Intrinsic::arm_neon_vld4:
3821263509Sdim    case Intrinsic::arm_neon_vst1:
3822263509Sdim    case Intrinsic::arm_neon_vst2:
3823263509Sdim    case Intrinsic::arm_neon_vst3:
3824263509Sdim    case Intrinsic::arm_neon_vst4:
3825263509Sdim    case Intrinsic::arm_neon_vld2lane:
3826263509Sdim    case Intrinsic::arm_neon_vld3lane:
3827263509Sdim    case Intrinsic::arm_neon_vld4lane:
3828263509Sdim    case Intrinsic::aarch64_neon_vld1x2:
3829263509Sdim    case Intrinsic::aarch64_neon_vld1x3:
3830263509Sdim    case Intrinsic::aarch64_neon_vld1x4:
3831263509Sdim    case Intrinsic::aarch64_neon_vst1x2:
3832263509Sdim    case Intrinsic::aarch64_neon_vst1x3:
3833263509Sdim    case Intrinsic::aarch64_neon_vst1x4:
3834263509Sdim    case Intrinsic::arm_neon_vst2lane:
3835263509Sdim    case Intrinsic::arm_neon_vst3lane:
3836263509Sdim    case Intrinsic::arm_neon_vst4lane:
3837263509Sdim      return CombineBaseUpdate(N, DCI);
3838263509Sdim    default:
3839263509Sdim      break;
3840263509Sdim    }
3841249259Sdim  }
3842249259Sdim  return SDValue();
3843249259Sdim}
3844249259Sdim
3845263509Sdimbool
3846263509SdimAArch64TargetLowering::isFMAFasterThanFMulAndFAdd(EVT VT) const {
3847263509Sdim  VT = VT.getScalarType();
3848263509Sdim
3849263509Sdim  if (!VT.isSimple())
3850263509Sdim    return false;
3851263509Sdim
3852263509Sdim  switch (VT.getSimpleVT().SimpleTy) {
3853263509Sdim  case MVT::f16:
3854263509Sdim  case MVT::f32:
3855263509Sdim  case MVT::f64:
3856263509Sdim    return true;
3857263509Sdim  case MVT::f128:
3858263509Sdim    return false;
3859263509Sdim  default:
3860263509Sdim    break;
3861263509Sdim  }
3862263509Sdim
3863263509Sdim  return false;
3864263509Sdim}
3865263509Sdim
3866263509Sdim// Check whether a Build Vector could be presented as Shuffle Vector. If yes,
3867263509Sdim// try to call LowerVECTOR_SHUFFLE to lower it.
3868263509Sdimbool AArch64TargetLowering::isKnownShuffleVector(SDValue Op, SelectionDAG &DAG,
3869263509Sdim                                                 SDValue &Res) const {
3870263509Sdim  SDLoc DL(Op);
3871263509Sdim  EVT VT = Op.getValueType();
3872263509Sdim  unsigned NumElts = VT.getVectorNumElements();
3873263509Sdim  unsigned V0NumElts = 0;
3874263509Sdim  int Mask[16];
3875263509Sdim  SDValue V0, V1;
3876263509Sdim
3877263509Sdim  // Check if all elements are extracted from less than 3 vectors.
3878263509Sdim  for (unsigned i = 0; i < NumElts; ++i) {
3879263509Sdim    SDValue Elt = Op.getOperand(i);
3880263509Sdim    if (Elt.getOpcode() != ISD::EXTRACT_VECTOR_ELT)
3881263509Sdim      return false;
3882263509Sdim
3883263509Sdim    if (V0.getNode() == 0) {
3884263509Sdim      V0 = Elt.getOperand(0);
3885263509Sdim      V0NumElts = V0.getValueType().getVectorNumElements();
3886263509Sdim    }
3887263509Sdim    if (Elt.getOperand(0) == V0) {
3888263509Sdim      Mask[i] = (cast<ConstantSDNode>(Elt->getOperand(1))->getZExtValue());
3889263509Sdim      continue;
3890263509Sdim    } else if (V1.getNode() == 0) {
3891263509Sdim      V1 = Elt.getOperand(0);
3892263509Sdim    }
3893263509Sdim    if (Elt.getOperand(0) == V1) {
3894263509Sdim      unsigned Lane = cast<ConstantSDNode>(Elt->getOperand(1))->getZExtValue();
3895263509Sdim      Mask[i] = (Lane + V0NumElts);
3896263509Sdim      continue;
3897263509Sdim    } else {
3898263509Sdim      return false;
3899263509Sdim    }
3900263509Sdim  }
3901263509Sdim
3902263509Sdim  if (!V1.getNode() && V0NumElts == NumElts * 2) {
3903263509Sdim    V1 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V0,
3904263509Sdim                     DAG.getConstant(NumElts, MVT::i64));
3905263509Sdim    V0 = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, VT, V0,
3906263509Sdim                     DAG.getConstant(0, MVT::i64));
3907263509Sdim    V0NumElts = V0.getValueType().getVectorNumElements();
3908263509Sdim  }
3909263509Sdim
3910263509Sdim  if (V1.getNode() && NumElts == V0NumElts &&
3911263509Sdim      V0NumElts == V1.getValueType().getVectorNumElements()) {
3912263509Sdim    SDValue Shuffle = DAG.getVectorShuffle(VT, DL, V0, V1, Mask);
3913263509Sdim    Res = LowerVECTOR_SHUFFLE(Shuffle, DAG);
3914263509Sdim    return true;
3915263509Sdim  } else
3916263509Sdim    return false;
3917263509Sdim}
3918263509Sdim
3919263509Sdim// If this is a case we can't handle, return null and let the default
3920263509Sdim// expansion code take care of it.
3921263509SdimSDValue
3922263509SdimAArch64TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG,
3923263509Sdim                                         const AArch64Subtarget *ST) const {
3924263509Sdim
3925263509Sdim  BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
3926263509Sdim  SDLoc DL(Op);
3927263509Sdim  EVT VT = Op.getValueType();
3928263509Sdim
3929263509Sdim  APInt SplatBits, SplatUndef;
3930263509Sdim  unsigned SplatBitSize;
3931263509Sdim  bool HasAnyUndefs;
3932263509Sdim
3933263509Sdim  unsigned UseNeonMov = VT.getSizeInBits() >= 64;
3934263509Sdim
3935263509Sdim  // Note we favor lowering MOVI over MVNI.
3936263509Sdim  // This has implications on the definition of patterns in TableGen to select
3937263509Sdim  // BIC immediate instructions but not ORR immediate instructions.
3938263509Sdim  // If this lowering order is changed, TableGen patterns for BIC immediate and
3939263509Sdim  // ORR immediate instructions have to be updated.
3940263509Sdim  if (UseNeonMov &&
3941263509Sdim      BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
3942263509Sdim    if (SplatBitSize <= 64) {
3943263509Sdim      // First attempt to use vector immediate-form MOVI
3944263509Sdim      EVT NeonMovVT;
3945263509Sdim      unsigned Imm = 0;
3946263509Sdim      unsigned OpCmode = 0;
3947263509Sdim
3948263509Sdim      if (isNeonModifiedImm(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
3949263509Sdim                            SplatBitSize, DAG, VT.is128BitVector(),
3950263509Sdim                            Neon_Mov_Imm, NeonMovVT, Imm, OpCmode)) {
3951263509Sdim        SDValue ImmVal = DAG.getTargetConstant(Imm, MVT::i32);
3952263509Sdim        SDValue OpCmodeVal = DAG.getConstant(OpCmode, MVT::i32);
3953263509Sdim
3954263509Sdim        if (ImmVal.getNode() && OpCmodeVal.getNode()) {
3955263509Sdim          SDValue NeonMov = DAG.getNode(AArch64ISD::NEON_MOVIMM, DL, NeonMovVT,
3956263509Sdim                                        ImmVal, OpCmodeVal);
3957263509Sdim          return DAG.getNode(ISD::BITCAST, DL, VT, NeonMov);
3958263509Sdim        }
3959263509Sdim      }
3960263509Sdim
3961263509Sdim      // Then attempt to use vector immediate-form MVNI
3962263509Sdim      uint64_t NegatedImm = (~SplatBits).getZExtValue();
3963263509Sdim      if (isNeonModifiedImm(NegatedImm, SplatUndef.getZExtValue(), SplatBitSize,
3964263509Sdim                            DAG, VT.is128BitVector(), Neon_Mvn_Imm, NeonMovVT,
3965263509Sdim                            Imm, OpCmode)) {
3966263509Sdim        SDValue ImmVal = DAG.getTargetConstant(Imm, MVT::i32);
3967263509Sdim        SDValue OpCmodeVal = DAG.getConstant(OpCmode, MVT::i32);
3968263509Sdim        if (ImmVal.getNode() && OpCmodeVal.getNode()) {
3969263509Sdim          SDValue NeonMov = DAG.getNode(AArch64ISD::NEON_MVNIMM, DL, NeonMovVT,
3970263509Sdim                                        ImmVal, OpCmodeVal);
3971263509Sdim          return DAG.getNode(ISD::BITCAST, DL, VT, NeonMov);
3972263509Sdim        }
3973263509Sdim      }
3974263509Sdim
3975263509Sdim      // Attempt to use vector immediate-form FMOV
3976263509Sdim      if (((VT == MVT::v2f32 || VT == MVT::v4f32) && SplatBitSize == 32) ||
3977263509Sdim          (VT == MVT::v2f64 && SplatBitSize == 64)) {
3978263509Sdim        APFloat RealVal(
3979263509Sdim            SplatBitSize == 32 ? APFloat::IEEEsingle : APFloat::IEEEdouble,
3980263509Sdim            SplatBits);
3981263509Sdim        uint32_t ImmVal;
3982263509Sdim        if (A64Imms::isFPImm(RealVal, ImmVal)) {
3983263509Sdim          SDValue Val = DAG.getTargetConstant(ImmVal, MVT::i32);
3984263509Sdim          return DAG.getNode(AArch64ISD::NEON_FMOVIMM, DL, VT, Val);
3985263509Sdim        }
3986263509Sdim      }
3987263509Sdim    }
3988263509Sdim  }
3989263509Sdim
3990263509Sdim  unsigned NumElts = VT.getVectorNumElements();
3991263509Sdim  bool isOnlyLowElement = true;
3992263509Sdim  bool usesOnlyOneValue = true;
3993263509Sdim  bool hasDominantValue = false;
3994263509Sdim  bool isConstant = true;
3995263509Sdim
3996263509Sdim  // Map of the number of times a particular SDValue appears in the
3997263509Sdim  // element list.
3998263509Sdim  DenseMap<SDValue, unsigned> ValueCounts;
3999263509Sdim  SDValue Value;
4000263509Sdim  for (unsigned i = 0; i < NumElts; ++i) {
4001263509Sdim    SDValue V = Op.getOperand(i);
4002263509Sdim    if (V.getOpcode() == ISD::UNDEF)
4003263509Sdim      continue;
4004263509Sdim    if (i > 0)
4005263509Sdim      isOnlyLowElement = false;
4006263509Sdim    if (!isa<ConstantFPSDNode>(V) && !isa<ConstantSDNode>(V))
4007263509Sdim      isConstant = false;
4008263509Sdim
4009263509Sdim    ValueCounts.insert(std::make_pair(V, 0));
4010263509Sdim    unsigned &Count = ValueCounts[V];
4011263509Sdim
4012263509Sdim    // Is this value dominant? (takes up more than half of the lanes)
4013263509Sdim    if (++Count > (NumElts / 2)) {
4014263509Sdim      hasDominantValue = true;
4015263509Sdim      Value = V;
4016263509Sdim    }
4017263509Sdim  }
4018263509Sdim  if (ValueCounts.size() != 1)
4019263509Sdim    usesOnlyOneValue = false;
4020263509Sdim  if (!Value.getNode() && ValueCounts.size() > 0)
4021263509Sdim    Value = ValueCounts.begin()->first;
4022263509Sdim
4023263509Sdim  if (ValueCounts.size() == 0)
4024263509Sdim    return DAG.getUNDEF(VT);
4025263509Sdim
4026263509Sdim  // Loads are better lowered with insert_vector_elt.
4027263509Sdim  // Keep going if we are hitting this case.
4028263509Sdim  if (isOnlyLowElement && !ISD::isNormalLoad(Value.getNode()))
4029263509Sdim    return DAG.getNode(ISD::SCALAR_TO_VECTOR, DL, VT, Value);
4030263509Sdim
4031263509Sdim  unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4032263509Sdim  if (hasDominantValue && EltSize <= 64) {
4033263509Sdim    // Use VDUP for non-constant splats.
4034263509Sdim    if (!isConstant) {
4035263509Sdim      SDValue N;
4036263509Sdim
4037263509Sdim      // If we are DUPing a value that comes directly from a vector, we could
4038263509Sdim      // just use DUPLANE. We can only do this if the lane being extracted
4039263509Sdim      // is at a constant index, as the DUP from lane instructions only have
4040263509Sdim      // constant-index forms.
4041263509Sdim      if (Value->getOpcode() == ISD::EXTRACT_VECTOR_ELT &&
4042263509Sdim          isa<ConstantSDNode>(Value->getOperand(1))) {
4043263509Sdim          N = DAG.getNode(AArch64ISD::NEON_VDUPLANE, DL, VT,
4044263509Sdim                        Value->getOperand(0), Value->getOperand(1));
4045263509Sdim      } else
4046263509Sdim        N = DAG.getNode(AArch64ISD::NEON_VDUP, DL, VT, Value);
4047263509Sdim
4048263509Sdim      if (!usesOnlyOneValue) {
4049263509Sdim        // The dominant value was splatted as 'N', but we now have to insert
4050263509Sdim        // all differing elements.
4051263509Sdim        for (unsigned I = 0; I < NumElts; ++I) {
4052263509Sdim          if (Op.getOperand(I) == Value)
4053263509Sdim            continue;
4054263509Sdim          SmallVector<SDValue, 3> Ops;
4055263509Sdim          Ops.push_back(N);
4056263509Sdim          Ops.push_back(Op.getOperand(I));
4057263509Sdim          Ops.push_back(DAG.getConstant(I, MVT::i64));
4058263509Sdim          N = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, &Ops[0], 3);
4059263509Sdim        }
4060263509Sdim      }
4061263509Sdim      return N;
4062263509Sdim    }
4063263509Sdim    if (usesOnlyOneValue && isConstant) {
4064263509Sdim      return DAG.getNode(AArch64ISD::NEON_VDUP, DL, VT, Value);
4065263509Sdim    }
4066263509Sdim  }
4067263509Sdim  // If all elements are constants and the case above didn't get hit, fall back
4068263509Sdim  // to the default expansion, which will generate a load from the constant
4069263509Sdim  // pool.
4070263509Sdim  if (isConstant)
4071263509Sdim    return SDValue();
4072263509Sdim
4073263509Sdim  // Try to lower this in lowering ShuffleVector way.
4074263509Sdim  SDValue Shuf;
4075263509Sdim  if (isKnownShuffleVector(Op, DAG, Shuf))
4076263509Sdim    return Shuf;
4077263509Sdim
4078263509Sdim  // If all else fails, just use a sequence of INSERT_VECTOR_ELT when we
4079263509Sdim  // know the default expansion would otherwise fall back on something even
4080263509Sdim  // worse. For a vector with one or two non-undef values, that's
4081263509Sdim  // scalar_to_vector for the elements followed by a shuffle (provided the
4082263509Sdim  // shuffle is valid for the target) and materialization element by element
4083263509Sdim  // on the stack followed by a load for everything else.
4084263509Sdim  if (!isConstant && !usesOnlyOneValue) {
4085263509Sdim    SDValue Vec = DAG.getUNDEF(VT);
4086263509Sdim    for (unsigned i = 0 ; i < NumElts; ++i) {
4087263509Sdim      SDValue V = Op.getOperand(i);
4088263509Sdim      if (V.getOpcode() == ISD::UNDEF)
4089263509Sdim        continue;
4090263509Sdim      SDValue LaneIdx = DAG.getConstant(i, MVT::i64);
4091263509Sdim      Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, DL, VT, Vec, V, LaneIdx);
4092263509Sdim    }
4093263509Sdim    return Vec;
4094263509Sdim  }
4095263509Sdim  return SDValue();
4096263509Sdim}
4097263509Sdim
4098263509Sdim/// isREVMask - Check if a vector shuffle corresponds to a REV
4099263509Sdim/// instruction with the specified blocksize.  (The order of the elements
4100263509Sdim/// within each block of the vector is reversed.)
4101263509Sdimstatic bool isREVMask(ArrayRef<int> M, EVT VT, unsigned BlockSize) {
4102263509Sdim  assert((BlockSize == 16 || BlockSize == 32 || BlockSize == 64) &&
4103263509Sdim         "Only possible block sizes for REV are: 16, 32, 64");
4104263509Sdim
4105263509Sdim  unsigned EltSz = VT.getVectorElementType().getSizeInBits();
4106263509Sdim  if (EltSz == 64)
4107263509Sdim    return false;
4108263509Sdim
4109263509Sdim  unsigned NumElts = VT.getVectorNumElements();
4110263509Sdim  unsigned BlockElts = M[0] + 1;
4111263509Sdim  // If the first shuffle index is UNDEF, be optimistic.
4112263509Sdim  if (M[0] < 0)
4113263509Sdim    BlockElts = BlockSize / EltSz;
4114263509Sdim
4115263509Sdim  if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
4116263509Sdim    return false;
4117263509Sdim
4118263509Sdim  for (unsigned i = 0; i < NumElts; ++i) {
4119263509Sdim    if (M[i] < 0)
4120263509Sdim      continue; // ignore UNDEF indices
4121263509Sdim    if ((unsigned)M[i] != (i - i % BlockElts) + (BlockElts - 1 - i % BlockElts))
4122263509Sdim      return false;
4123263509Sdim  }
4124263509Sdim
4125263509Sdim  return true;
4126263509Sdim}
4127263509Sdim
4128263509Sdim// isPermuteMask - Check whether the vector shuffle matches to UZP, ZIP and
4129263509Sdim// TRN instruction.
4130263509Sdimstatic unsigned isPermuteMask(ArrayRef<int> M, EVT VT) {
4131263509Sdim  unsigned NumElts = VT.getVectorNumElements();
4132263509Sdim  if (NumElts < 4)
4133263509Sdim    return 0;
4134263509Sdim
4135263509Sdim  bool ismatch = true;
4136263509Sdim
4137263509Sdim  // Check UZP1
4138263509Sdim  for (unsigned i = 0; i < NumElts; ++i) {
4139263509Sdim    if ((unsigned)M[i] != i * 2) {
4140263509Sdim      ismatch = false;
4141263509Sdim      break;
4142263509Sdim    }
4143263509Sdim  }
4144263509Sdim  if (ismatch)
4145263509Sdim    return AArch64ISD::NEON_UZP1;
4146263509Sdim
4147263509Sdim  // Check UZP2
4148263509Sdim  ismatch = true;
4149263509Sdim  for (unsigned i = 0; i < NumElts; ++i) {
4150263509Sdim    if ((unsigned)M[i] != i * 2 + 1) {
4151263509Sdim      ismatch = false;
4152263509Sdim      break;
4153263509Sdim    }
4154263509Sdim  }
4155263509Sdim  if (ismatch)
4156263509Sdim    return AArch64ISD::NEON_UZP2;
4157263509Sdim
4158263509Sdim  // Check ZIP1
4159263509Sdim  ismatch = true;
4160263509Sdim  for (unsigned i = 0; i < NumElts; ++i) {
4161263509Sdim    if ((unsigned)M[i] != i / 2 + NumElts * (i % 2)) {
4162263509Sdim      ismatch = false;
4163263509Sdim      break;
4164263509Sdim    }
4165263509Sdim  }
4166263509Sdim  if (ismatch)
4167263509Sdim    return AArch64ISD::NEON_ZIP1;
4168263509Sdim
4169263509Sdim  // Check ZIP2
4170263509Sdim  ismatch = true;
4171263509Sdim  for (unsigned i = 0; i < NumElts; ++i) {
4172263509Sdim    if ((unsigned)M[i] != (NumElts + i) / 2 + NumElts * (i % 2)) {
4173263509Sdim      ismatch = false;
4174263509Sdim      break;
4175263509Sdim    }
4176263509Sdim  }
4177263509Sdim  if (ismatch)
4178263509Sdim    return AArch64ISD::NEON_ZIP2;
4179263509Sdim
4180263509Sdim  // Check TRN1
4181263509Sdim  ismatch = true;
4182263509Sdim  for (unsigned i = 0; i < NumElts; ++i) {
4183263509Sdim    if ((unsigned)M[i] != i + (NumElts - 1) * (i % 2)) {
4184263509Sdim      ismatch = false;
4185263509Sdim      break;
4186263509Sdim    }
4187263509Sdim  }
4188263509Sdim  if (ismatch)
4189263509Sdim    return AArch64ISD::NEON_TRN1;
4190263509Sdim
4191263509Sdim  // Check TRN2
4192263509Sdim  ismatch = true;
4193263509Sdim  for (unsigned i = 0; i < NumElts; ++i) {
4194263509Sdim    if ((unsigned)M[i] != 1 + i + (NumElts - 1) * (i % 2)) {
4195263509Sdim      ismatch = false;
4196263509Sdim      break;
4197263509Sdim    }
4198263509Sdim  }
4199263509Sdim  if (ismatch)
4200263509Sdim    return AArch64ISD::NEON_TRN2;
4201263509Sdim
4202263509Sdim  return 0;
4203263509Sdim}
4204263509Sdim
4205263509SdimSDValue
4206263509SdimAArch64TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
4207263509Sdim                                           SelectionDAG &DAG) const {
4208263509Sdim  SDValue V1 = Op.getOperand(0);
4209263509Sdim  SDValue V2 = Op.getOperand(1);
4210263509Sdim  SDLoc dl(Op);
4211263509Sdim  EVT VT = Op.getValueType();
4212263509Sdim  ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
4213263509Sdim
4214263509Sdim  // Convert shuffles that are directly supported on NEON to target-specific
4215263509Sdim  // DAG nodes, instead of keeping them as shuffles and matching them again
4216263509Sdim  // during code selection.  This is more efficient and avoids the possibility
4217263509Sdim  // of inconsistencies between legalization and selection.
4218263509Sdim  ArrayRef<int> ShuffleMask = SVN->getMask();
4219263509Sdim
4220263509Sdim  unsigned EltSize = VT.getVectorElementType().getSizeInBits();
4221263509Sdim  if (EltSize > 64)
4222263509Sdim    return SDValue();
4223263509Sdim
4224263509Sdim  if (isREVMask(ShuffleMask, VT, 64))
4225263509Sdim    return DAG.getNode(AArch64ISD::NEON_REV64, dl, VT, V1);
4226263509Sdim  if (isREVMask(ShuffleMask, VT, 32))
4227263509Sdim    return DAG.getNode(AArch64ISD::NEON_REV32, dl, VT, V1);
4228263509Sdim  if (isREVMask(ShuffleMask, VT, 16))
4229263509Sdim    return DAG.getNode(AArch64ISD::NEON_REV16, dl, VT, V1);
4230263509Sdim
4231263509Sdim  unsigned ISDNo = isPermuteMask(ShuffleMask, VT);
4232263509Sdim  if (ISDNo)
4233263509Sdim    return DAG.getNode(ISDNo, dl, VT, V1, V2);
4234263509Sdim
4235263509Sdim  // If the element of shuffle mask are all the same constant, we can
4236263509Sdim  // transform it into either NEON_VDUP or NEON_VDUPLANE
4237263509Sdim  if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
4238263509Sdim    int Lane = SVN->getSplatIndex();
4239263509Sdim    // If this is undef splat, generate it via "just" vdup, if possible.
4240263509Sdim    if (Lane == -1) Lane = 0;
4241263509Sdim
4242263509Sdim    // Test if V1 is a SCALAR_TO_VECTOR.
4243263509Sdim    if (V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
4244263509Sdim      return DAG.getNode(AArch64ISD::NEON_VDUP, dl, VT, V1.getOperand(0));
4245263509Sdim    }
4246263509Sdim    // Test if V1 is a BUILD_VECTOR which is equivalent to a SCALAR_TO_VECTOR.
4247263509Sdim    if (V1.getOpcode() == ISD::BUILD_VECTOR) {
4248263509Sdim      bool IsScalarToVector = true;
4249263509Sdim      for (unsigned i = 0, e = V1.getNumOperands(); i != e; ++i)
4250263509Sdim        if (V1.getOperand(i).getOpcode() != ISD::UNDEF &&
4251263509Sdim            i != (unsigned)Lane) {
4252263509Sdim          IsScalarToVector = false;
4253263509Sdim          break;
4254263509Sdim        }
4255263509Sdim      if (IsScalarToVector)
4256263509Sdim        return DAG.getNode(AArch64ISD::NEON_VDUP, dl, VT,
4257263509Sdim                           V1.getOperand(Lane));
4258263509Sdim    }
4259263509Sdim
4260263509Sdim    // Test if V1 is a EXTRACT_SUBVECTOR.
4261263509Sdim    if (V1.getOpcode() == ISD::EXTRACT_SUBVECTOR) {
4262263509Sdim      int ExtLane = cast<ConstantSDNode>(V1.getOperand(1))->getZExtValue();
4263263509Sdim      return DAG.getNode(AArch64ISD::NEON_VDUPLANE, dl, VT, V1.getOperand(0),
4264263509Sdim                         DAG.getConstant(Lane + ExtLane, MVT::i64));
4265263509Sdim    }
4266263509Sdim    // Test if V1 is a CONCAT_VECTORS.
4267263509Sdim    if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
4268263509Sdim        V1.getOperand(1).getOpcode() == ISD::UNDEF) {
4269263509Sdim      SDValue Op0 = V1.getOperand(0);
4270263509Sdim      assert((unsigned)Lane < Op0.getValueType().getVectorNumElements() &&
4271263509Sdim             "Invalid vector lane access");
4272263509Sdim      return DAG.getNode(AArch64ISD::NEON_VDUPLANE, dl, VT, Op0,
4273263509Sdim                         DAG.getConstant(Lane, MVT::i64));
4274263509Sdim    }
4275263509Sdim
4276263509Sdim    return DAG.getNode(AArch64ISD::NEON_VDUPLANE, dl, VT, V1,
4277263509Sdim                       DAG.getConstant(Lane, MVT::i64));
4278263509Sdim  }
4279263509Sdim
4280263509Sdim  int Length = ShuffleMask.size();
4281263509Sdim  int V1EltNum = V1.getValueType().getVectorNumElements();
4282263509Sdim
4283263509Sdim  // If the number of v1 elements is the same as the number of shuffle mask
4284263509Sdim  // element and the shuffle masks are sequential values, we can transform
4285263509Sdim  // it into NEON_VEXTRACT.
4286263509Sdim  if (V1EltNum == Length) {
4287263509Sdim    // Check if the shuffle mask is sequential.
4288263509Sdim    bool IsSequential = true;
4289263509Sdim    int CurMask = ShuffleMask[0];
4290263509Sdim    for (int I = 0; I < Length; ++I) {
4291263509Sdim      if (ShuffleMask[I] != CurMask) {
4292263509Sdim        IsSequential = false;
4293263509Sdim        break;
4294263509Sdim      }
4295263509Sdim      CurMask++;
4296263509Sdim    }
4297263509Sdim    if (IsSequential) {
4298263509Sdim      assert((EltSize % 8 == 0) && "Bitsize of vector element is incorrect");
4299263509Sdim      unsigned VecSize = EltSize * V1EltNum;
4300263509Sdim      unsigned Index = (EltSize/8) * ShuffleMask[0];
4301263509Sdim      if (VecSize == 64 || VecSize == 128)
4302263509Sdim        return DAG.getNode(AArch64ISD::NEON_VEXTRACT, dl, VT, V1, V2,
4303263509Sdim                           DAG.getConstant(Index, MVT::i64));
4304263509Sdim    }
4305263509Sdim  }
4306263509Sdim
4307263509Sdim  // For shuffle mask like "0, 1, 2, 3, 4, 5, 13, 7", try to generate insert
4308263509Sdim  // by element from V2 to V1 .
4309263509Sdim  // If shuffle mask is like "0, 1, 10, 11, 12, 13, 14, 15", V2 would be a
4310263509Sdim  // better choice to be inserted than V1 as less insert needed, so we count
4311263509Sdim  // element to be inserted for both V1 and V2, and select less one as insert
4312263509Sdim  // target.
4313263509Sdim
4314263509Sdim  // Collect elements need to be inserted and their index.
4315263509Sdim  SmallVector<int, 8> NV1Elt;
4316263509Sdim  SmallVector<int, 8> N1Index;
4317263509Sdim  SmallVector<int, 8> NV2Elt;
4318263509Sdim  SmallVector<int, 8> N2Index;
4319263509Sdim  for (int I = 0; I != Length; ++I) {
4320263509Sdim    if (ShuffleMask[I] != I) {
4321263509Sdim      NV1Elt.push_back(ShuffleMask[I]);
4322263509Sdim      N1Index.push_back(I);
4323263509Sdim    }
4324263509Sdim  }
4325263509Sdim  for (int I = 0; I != Length; ++I) {
4326263509Sdim    if (ShuffleMask[I] != (I + V1EltNum)) {
4327263509Sdim      NV2Elt.push_back(ShuffleMask[I]);
4328263509Sdim      N2Index.push_back(I);
4329263509Sdim    }
4330263509Sdim  }
4331263509Sdim
4332263509Sdim  // Decide which to be inserted. If all lanes mismatch, neither V1 nor V2
4333263509Sdim  // will be inserted.
4334263509Sdim  SDValue InsV = V1;
4335263509Sdim  SmallVector<int, 8> InsMasks = NV1Elt;
4336263509Sdim  SmallVector<int, 8> InsIndex = N1Index;
4337263509Sdim  if ((int)NV1Elt.size() != Length || (int)NV2Elt.size() != Length) {
4338263509Sdim    if (NV1Elt.size() > NV2Elt.size()) {
4339263509Sdim      InsV = V2;
4340263509Sdim      InsMasks = NV2Elt;
4341263509Sdim      InsIndex = N2Index;
4342263509Sdim    }
4343263509Sdim  } else {
4344263509Sdim    InsV = DAG.getNode(ISD::UNDEF, dl, VT);
4345263509Sdim  }
4346263509Sdim
4347263509Sdim  for (int I = 0, E = InsMasks.size(); I != E; ++I) {
4348263509Sdim    SDValue ExtV = V1;
4349263509Sdim    int Mask = InsMasks[I];
4350263509Sdim    if (Mask >= V1EltNum) {
4351263509Sdim      ExtV = V2;
4352263509Sdim      Mask -= V1EltNum;
4353263509Sdim    }
4354263509Sdim    // Any value type smaller than i32 is illegal in AArch64, and this lower
4355263509Sdim    // function is called after legalize pass, so we need to legalize
4356263509Sdim    // the result here.
4357263509Sdim    EVT EltVT;
4358263509Sdim    if (VT.getVectorElementType().isFloatingPoint())
4359263509Sdim      EltVT = (EltSize == 64) ? MVT::f64 : MVT::f32;
4360263509Sdim    else
4361263509Sdim      EltVT = (EltSize == 64) ? MVT::i64 : MVT::i32;
4362263509Sdim
4363263509Sdim    if (Mask >= 0) {
4364263509Sdim      ExtV = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, EltVT, ExtV,
4365263509Sdim                         DAG.getConstant(Mask, MVT::i64));
4366263509Sdim      InsV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, InsV, ExtV,
4367263509Sdim                         DAG.getConstant(InsIndex[I], MVT::i64));
4368263509Sdim    }
4369263509Sdim  }
4370263509Sdim  return InsV;
4371263509Sdim}
4372263509Sdim
4373249259SdimAArch64TargetLowering::ConstraintType
4374249259SdimAArch64TargetLowering::getConstraintType(const std::string &Constraint) const {
4375249259Sdim  if (Constraint.size() == 1) {
4376249259Sdim    switch (Constraint[0]) {
4377249259Sdim    default: break;
4378249259Sdim    case 'w': // An FP/SIMD vector register
4379249259Sdim      return C_RegisterClass;
4380249259Sdim    case 'I': // Constant that can be used with an ADD instruction
4381249259Sdim    case 'J': // Constant that can be used with a SUB instruction
4382249259Sdim    case 'K': // Constant that can be used with a 32-bit logical instruction
4383249259Sdim    case 'L': // Constant that can be used with a 64-bit logical instruction
4384249259Sdim    case 'M': // Constant that can be used as a 32-bit MOV immediate
4385249259Sdim    case 'N': // Constant that can be used as a 64-bit MOV immediate
4386249259Sdim    case 'Y': // Floating point constant zero
4387249259Sdim    case 'Z': // Integer constant zero
4388249259Sdim      return C_Other;
4389249259Sdim    case 'Q': // A memory reference with base register and no offset
4390249259Sdim      return C_Memory;
4391249259Sdim    case 'S': // A symbolic address
4392249259Sdim      return C_Other;
4393249259Sdim    }
4394249259Sdim  }
4395249259Sdim
4396249259Sdim  // FIXME: Ump, Utf, Usa, Ush
4397249259Sdim  // Ump: A memory address suitable for ldp/stp in SI, DI, SF and DF modes,
4398249259Sdim  //      whatever they may be
4399249259Sdim  // Utf: A memory address suitable for ldp/stp in TF mode, whatever it may be
4400249259Sdim  // Usa: An absolute symbolic address
4401249259Sdim  // Ush: The high part (bits 32:12) of a pc-relative symbolic address
4402249259Sdim  assert(Constraint != "Ump" && Constraint != "Utf" && Constraint != "Usa"
4403249259Sdim         && Constraint != "Ush" && "Unimplemented constraints");
4404249259Sdim
4405249259Sdim  return TargetLowering::getConstraintType(Constraint);
4406249259Sdim}
4407249259Sdim
4408249259SdimTargetLowering::ConstraintWeight
4409249259SdimAArch64TargetLowering::getSingleConstraintMatchWeight(AsmOperandInfo &Info,
4410249259Sdim                                                const char *Constraint) const {
4411249259Sdim
4412249259Sdim  llvm_unreachable("Constraint weight unimplemented");
4413249259Sdim}
4414249259Sdim
4415249259Sdimvoid
4416249259SdimAArch64TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4417249259Sdim                                                    std::string &Constraint,
4418249259Sdim                                                    std::vector<SDValue> &Ops,
4419249259Sdim                                                    SelectionDAG &DAG) const {
4420249259Sdim  SDValue Result(0, 0);
4421249259Sdim
4422249259Sdim  // Only length 1 constraints are C_Other.
4423249259Sdim  if (Constraint.size() != 1) return;
4424249259Sdim
4425249259Sdim  // Only C_Other constraints get lowered like this. That means constants for us
4426249259Sdim  // so return early if there's no hope the constraint can be lowered.
4427249259Sdim
4428249259Sdim  switch(Constraint[0]) {
4429249259Sdim  default: break;
4430249259Sdim  case 'I': case 'J': case 'K': case 'L':
4431249259Sdim  case 'M': case 'N': case 'Z': {
4432249259Sdim    ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4433249259Sdim    if (!C)
4434249259Sdim      return;
4435249259Sdim
4436249259Sdim    uint64_t CVal = C->getZExtValue();
4437249259Sdim    uint32_t Bits;
4438249259Sdim
4439249259Sdim    switch (Constraint[0]) {
4440249259Sdim    default:
4441249259Sdim      // FIXME: 'M' and 'N' are MOV pseudo-insts -- unsupported in assembly. 'J'
4442249259Sdim      // is a peculiarly useless SUB constraint.
4443249259Sdim      llvm_unreachable("Unimplemented C_Other constraint");
4444249259Sdim    case 'I':
4445249259Sdim      if (CVal <= 0xfff)
4446249259Sdim        break;
4447249259Sdim      return;
4448249259Sdim    case 'K':
4449249259Sdim      if (A64Imms::isLogicalImm(32, CVal, Bits))
4450249259Sdim        break;
4451249259Sdim      return;
4452249259Sdim    case 'L':
4453249259Sdim      if (A64Imms::isLogicalImm(64, CVal, Bits))
4454249259Sdim        break;
4455249259Sdim      return;
4456249259Sdim    case 'Z':
4457249259Sdim      if (CVal == 0)
4458249259Sdim        break;
4459249259Sdim      return;
4460249259Sdim    }
4461249259Sdim
4462249259Sdim    Result = DAG.getTargetConstant(CVal, Op.getValueType());
4463249259Sdim    break;
4464249259Sdim  }
4465249259Sdim  case 'S': {
4466249259Sdim    // An absolute symbolic address or label reference.
4467249259Sdim    if (const GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op)) {
4468263509Sdim      Result = DAG.getTargetGlobalAddress(GA->getGlobal(), SDLoc(Op),
4469249259Sdim                                          GA->getValueType(0));
4470249259Sdim    } else if (const BlockAddressSDNode *BA
4471249259Sdim                 = dyn_cast<BlockAddressSDNode>(Op)) {
4472249259Sdim      Result = DAG.getTargetBlockAddress(BA->getBlockAddress(),
4473249259Sdim                                         BA->getValueType(0));
4474249259Sdim    } else if (const ExternalSymbolSDNode *ES
4475249259Sdim                 = dyn_cast<ExternalSymbolSDNode>(Op)) {
4476249259Sdim      Result = DAG.getTargetExternalSymbol(ES->getSymbol(),
4477249259Sdim                                           ES->getValueType(0));
4478249259Sdim    } else
4479249259Sdim      return;
4480249259Sdim    break;
4481249259Sdim  }
4482249259Sdim  case 'Y':
4483249259Sdim    if (const ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op)) {
4484249259Sdim      if (CFP->isExactlyValue(0.0)) {
4485249259Sdim        Result = DAG.getTargetConstantFP(0.0, CFP->getValueType(0));
4486249259Sdim        break;
4487249259Sdim      }
4488249259Sdim    }
4489249259Sdim    return;
4490249259Sdim  }
4491249259Sdim
4492249259Sdim  if (Result.getNode()) {
4493249259Sdim    Ops.push_back(Result);
4494249259Sdim    return;
4495249259Sdim  }
4496249259Sdim
4497249259Sdim  // It's an unknown constraint for us. Let generic code have a go.
4498249259Sdim  TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
4499249259Sdim}
4500249259Sdim
4501249259Sdimstd::pair<unsigned, const TargetRegisterClass*>
4502249259SdimAArch64TargetLowering::getRegForInlineAsmConstraint(
4503249259Sdim                                                  const std::string &Constraint,
4504263509Sdim                                                  MVT VT) const {
4505249259Sdim  if (Constraint.size() == 1) {
4506249259Sdim    switch (Constraint[0]) {
4507249259Sdim    case 'r':
4508249259Sdim      if (VT.getSizeInBits() <= 32)
4509249259Sdim        return std::make_pair(0U, &AArch64::GPR32RegClass);
4510249259Sdim      else if (VT == MVT::i64)
4511249259Sdim        return std::make_pair(0U, &AArch64::GPR64RegClass);
4512249259Sdim      break;
4513249259Sdim    case 'w':
4514249259Sdim      if (VT == MVT::f16)
4515249259Sdim        return std::make_pair(0U, &AArch64::FPR16RegClass);
4516249259Sdim      else if (VT == MVT::f32)
4517249259Sdim        return std::make_pair(0U, &AArch64::FPR32RegClass);
4518263509Sdim      else if (VT.getSizeInBits() == 64)
4519249259Sdim        return std::make_pair(0U, &AArch64::FPR64RegClass);
4520263509Sdim      else if (VT.getSizeInBits() == 128)
4521249259Sdim        return std::make_pair(0U, &AArch64::FPR128RegClass);
4522249259Sdim      break;
4523249259Sdim    }
4524249259Sdim  }
4525249259Sdim
4526249259Sdim  // Use the default implementation in TargetLowering to convert the register
4527249259Sdim  // constraint into a member of a register class.
4528249259Sdim  return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4529249259Sdim}
4530263509Sdim
4531263509Sdim/// Represent NEON load and store intrinsics as MemIntrinsicNodes.
4532263509Sdim/// The associated MachineMemOperands record the alignment specified
4533263509Sdim/// in the intrinsic calls.
4534263509Sdimbool AArch64TargetLowering::getTgtMemIntrinsic(IntrinsicInfo &Info,
4535263509Sdim                                               const CallInst &I,
4536263509Sdim                                               unsigned Intrinsic) const {
4537263509Sdim  switch (Intrinsic) {
4538263509Sdim  case Intrinsic::arm_neon_vld1:
4539263509Sdim  case Intrinsic::arm_neon_vld2:
4540263509Sdim  case Intrinsic::arm_neon_vld3:
4541263509Sdim  case Intrinsic::arm_neon_vld4:
4542263509Sdim  case Intrinsic::aarch64_neon_vld1x2:
4543263509Sdim  case Intrinsic::aarch64_neon_vld1x3:
4544263509Sdim  case Intrinsic::aarch64_neon_vld1x4:
4545263509Sdim  case Intrinsic::arm_neon_vld2lane:
4546263509Sdim  case Intrinsic::arm_neon_vld3lane:
4547263509Sdim  case Intrinsic::arm_neon_vld4lane: {
4548263509Sdim    Info.opc = ISD::INTRINSIC_W_CHAIN;
4549263509Sdim    // Conservatively set memVT to the entire set of vectors loaded.
4550263509Sdim    uint64_t NumElts = getDataLayout()->getTypeAllocSize(I.getType()) / 8;
4551263509Sdim    Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
4552263509Sdim    Info.ptrVal = I.getArgOperand(0);
4553263509Sdim    Info.offset = 0;
4554263509Sdim    Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
4555263509Sdim    Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
4556263509Sdim    Info.vol = false; // volatile loads with NEON intrinsics not supported
4557263509Sdim    Info.readMem = true;
4558263509Sdim    Info.writeMem = false;
4559263509Sdim    return true;
4560263509Sdim  }
4561263509Sdim  case Intrinsic::arm_neon_vst1:
4562263509Sdim  case Intrinsic::arm_neon_vst2:
4563263509Sdim  case Intrinsic::arm_neon_vst3:
4564263509Sdim  case Intrinsic::arm_neon_vst4:
4565263509Sdim  case Intrinsic::aarch64_neon_vst1x2:
4566263509Sdim  case Intrinsic::aarch64_neon_vst1x3:
4567263509Sdim  case Intrinsic::aarch64_neon_vst1x4:
4568263509Sdim  case Intrinsic::arm_neon_vst2lane:
4569263509Sdim  case Intrinsic::arm_neon_vst3lane:
4570263509Sdim  case Intrinsic::arm_neon_vst4lane: {
4571263509Sdim    Info.opc = ISD::INTRINSIC_VOID;
4572263509Sdim    // Conservatively set memVT to the entire set of vectors stored.
4573263509Sdim    unsigned NumElts = 0;
4574263509Sdim    for (unsigned ArgI = 1, ArgE = I.getNumArgOperands(); ArgI < ArgE; ++ArgI) {
4575263509Sdim      Type *ArgTy = I.getArgOperand(ArgI)->getType();
4576263509Sdim      if (!ArgTy->isVectorTy())
4577263509Sdim        break;
4578263509Sdim      NumElts += getDataLayout()->getTypeAllocSize(ArgTy) / 8;
4579263509Sdim    }
4580263509Sdim    Info.memVT = EVT::getVectorVT(I.getType()->getContext(), MVT::i64, NumElts);
4581263509Sdim    Info.ptrVal = I.getArgOperand(0);
4582263509Sdim    Info.offset = 0;
4583263509Sdim    Value *AlignArg = I.getArgOperand(I.getNumArgOperands() - 1);
4584263509Sdim    Info.align = cast<ConstantInt>(AlignArg)->getZExtValue();
4585263509Sdim    Info.vol = false; // volatile stores with NEON intrinsics not supported
4586263509Sdim    Info.readMem = false;
4587263509Sdim    Info.writeMem = true;
4588263509Sdim    return true;
4589263509Sdim  }
4590263509Sdim  default:
4591263509Sdim    break;
4592263509Sdim  }
4593263509Sdim
4594263509Sdim  return false;
4595263509Sdim}
4596