SelectionDAGISel.cpp revision 200581
11553Srgrimes//===-- SelectionDAGISel.cpp - Implement the SelectionDAGISel class -------===//
21553Srgrimes//
31553Srgrimes//                     The LLVM Compiler Infrastructure
41553Srgrimes//
51553Srgrimes// This file is distributed under the University of Illinois Open Source
61553Srgrimes// License. See LICENSE.TXT for details.
71553Srgrimes//
81553Srgrimes//===----------------------------------------------------------------------===//
91553Srgrimes//
101553Srgrimes// This implements the SelectionDAGISel class.
111553Srgrimes//
121553Srgrimes//===----------------------------------------------------------------------===//
131553Srgrimes
141553Srgrimes#define DEBUG_TYPE "isel"
151553Srgrimes#include "ScheduleDAGSDNodes.h"
161553Srgrimes#include "SelectionDAGBuilder.h"
171553Srgrimes#include "FunctionLoweringInfo.h"
181553Srgrimes#include "llvm/CodeGen/SelectionDAGISel.h"
191553Srgrimes#include "llvm/Analysis/AliasAnalysis.h"
201553Srgrimes#include "llvm/Analysis/DebugInfo.h"
211553Srgrimes#include "llvm/Constants.h"
221553Srgrimes#include "llvm/CallingConv.h"
231553Srgrimes#include "llvm/DerivedTypes.h"
241553Srgrimes#include "llvm/Function.h"
251553Srgrimes#include "llvm/GlobalVariable.h"
261553Srgrimes#include "llvm/InlineAsm.h"
271553Srgrimes#include "llvm/Instructions.h"
281553Srgrimes#include "llvm/Intrinsics.h"
291553Srgrimes#include "llvm/IntrinsicInst.h"
301553Srgrimes#include "llvm/LLVMContext.h"
311553Srgrimes#include "llvm/CodeGen/FastISel.h"
3229780Scharnier#include "llvm/CodeGen/GCStrategy.h"
331553Srgrimes#include "llvm/CodeGen/GCMetadata.h"
341553Srgrimes#include "llvm/CodeGen/MachineFunction.h"
351553Srgrimes#include "llvm/CodeGen/MachineFunctionAnalysis.h"
361553Srgrimes#include "llvm/CodeGen/MachineFrameInfo.h"
37117623Sgad#include "llvm/CodeGen/MachineInstrBuilder.h"
381553Srgrimes#include "llvm/CodeGen/MachineJumpTableInfo.h"
391553Srgrimes#include "llvm/CodeGen/MachineModuleInfo.h"
40117623Sgad#include "llvm/CodeGen/MachineRegisterInfo.h"
4129780Scharnier#include "llvm/CodeGen/ScheduleHazardRecognizer.h"
421553Srgrimes#include "llvm/CodeGen/SchedulerRegistry.h"
43117623Sgad#include "llvm/CodeGen/SelectionDAG.h"
44117623Sgad#include "llvm/CodeGen/DwarfWriter.h"
45117623Sgad#include "llvm/Target/TargetRegisterInfo.h"
461553Srgrimes#include "llvm/Target/TargetData.h"
471553Srgrimes#include "llvm/Target/TargetFrameInfo.h"
481553Srgrimes#include "llvm/Target/TargetIntrinsicInfo.h"
491553Srgrimes#include "llvm/Target/TargetInstrInfo.h"
501553Srgrimes#include "llvm/Target/TargetLowering.h"
511553Srgrimes#include "llvm/Target/TargetMachine.h"
521553Srgrimes#include "llvm/Target/TargetOptions.h"
531553Srgrimes#include "llvm/Support/Compiler.h"
541553Srgrimes#include "llvm/Support/Debug.h"
551553Srgrimes#include "llvm/Support/ErrorHandling.h"
5639084Swollman#include "llvm/Support/MathExtras.h"
571553Srgrimes#include "llvm/Support/Timer.h"
581553Srgrimes#include "llvm/Support/raw_ostream.h"
591553Srgrimes#include <algorithm>
6039084Swollmanusing namespace llvm;
611553Srgrimes
621553Srgrimesstatic cl::opt<bool>
631553SrgrimesEnableFastISelVerbose("fast-isel-verbose", cl::Hidden,
641553Srgrimes          cl::desc("Enable verbose messages in the \"fast\" "
651553Srgrimes                   "instruction selector"));
661553Srgrimesstatic cl::opt<bool>
6779741SgadEnableFastISelAbort("fast-isel-abort", cl::Hidden,
681553Srgrimes          cl::desc("Enable abort calls when \"fast\" instruction fails"));
691553Srgrimesstatic cl::opt<bool>
701553SrgrimesSchedLiveInCopies("schedule-livein-copies", cl::Hidden,
711553Srgrimes                  cl::desc("Schedule copies of livein registers"),
721553Srgrimes                  cl::init(false));
731553Srgrimes
741553Srgrimes#ifndef NDEBUG
751553Srgrimesstatic cl::opt<bool>
7627618SimpViewDAGCombine1("view-dag-combine1-dags", cl::Hidden,
7727618Simp          cl::desc("Pop up a window to show dags before the first "
781553Srgrimes                   "dag combine pass"));
791553Srgrimesstatic cl::opt<bool>
801553SrgrimesViewLegalizeTypesDAGs("view-legalize-types-dags", cl::Hidden,
811553Srgrimes          cl::desc("Pop up a window to show dags before legalize types"));
821553Srgrimesstatic cl::opt<bool>
831553SrgrimesViewLegalizeDAGs("view-legalize-dags", cl::Hidden,
841553Srgrimes          cl::desc("Pop up a window to show dags before legalize"));
851553Srgrimesstatic cl::opt<bool>
861553SrgrimesViewDAGCombine2("view-dag-combine2-dags", cl::Hidden,
871553Srgrimes          cl::desc("Pop up a window to show dags before the second "
881553Srgrimes                   "dag combine pass"));
891553Srgrimesstatic cl::opt<bool>
901553SrgrimesViewDAGCombineLT("view-dag-combine-lt-dags", cl::Hidden,
911553Srgrimes          cl::desc("Pop up a window to show dags before the post legalize types"
921553Srgrimes                   " dag combine pass"));
931553Srgrimesstatic cl::opt<bool>
941553SrgrimesViewISelDAGs("view-isel-dags", cl::Hidden,
9578146Sgad          cl::desc("Pop up a window to show isel dags as they are selected"));
9679741Sgadstatic cl::opt<bool>
9778146SgadViewSchedDAGs("view-sched-dags", cl::Hidden,
9878146Sgad          cl::desc("Pop up a window to show sched dags as they are processed"));
9978146Sgadstatic cl::opt<bool>
10078146SgadViewSUnitDAGs("view-sunit-dags", cl::Hidden,
10178146Sgad      cl::desc("Pop up a window to show SUnit dags after they are processed"));
10278146Sgad#else
10378146Sgadstatic const bool ViewDAGCombine1 = false,
10478146Sgad                  ViewLegalizeTypesDAGs = false, ViewLegalizeDAGs = false,
10578146Sgad                  ViewDAGCombine2 = false,
1061553Srgrimes                  ViewDAGCombineLT = false,
10719202Simp                  ViewISelDAGs = false, ViewSchedDAGs = false,
10878146Sgad                  ViewSUnitDAGs = false;
1091553Srgrimes#endif
11079741Sgad
11178146Sgad//===---------------------------------------------------------------------===//
1121553Srgrimes///
11331492Swollman/// RegisterScheduler class - Track the registration of instruction schedulers.
11427618Simp///
11527618Simp//===---------------------------------------------------------------------===//
1161553SrgrimesMachinePassRegistry RegisterScheduler::Registry;
1171553Srgrimes
1181553Srgrimes//===---------------------------------------------------------------------===//
1191553Srgrimes///
1201553Srgrimes/// ISHeuristic command line option for instruction schedulers.
1211553Srgrimes///
1221553Srgrimes//===---------------------------------------------------------------------===//
1231553Srgrimesstatic cl::opt<RegisterScheduler::FunctionPassCtor, false,
1241553Srgrimes               RegisterPassParser<RegisterScheduler> >
1251553SrgrimesISHeuristic("pre-RA-sched",
1261553Srgrimes            cl::init(&createDefaultScheduler),
1271553Srgrimes            cl::desc("Instruction schedulers available (before register"
1281553Srgrimes                     " allocation):"));
1291553Srgrimes
1301553Srgrimesstatic RegisterScheduler
1311553SrgrimesdefaultListDAGScheduler("default", "Best scheduler for the target",
1321553Srgrimes                        createDefaultScheduler);
1331553Srgrimes
1341553Srgrimesnamespace llvm {
1351553Srgrimes  //===--------------------------------------------------------------------===//
1361553Srgrimes  /// createDefaultScheduler - This creates an instruction scheduler appropriate
1371553Srgrimes  /// for the target.
1381553Srgrimes  ScheduleDAGSDNodes* createDefaultScheduler(SelectionDAGISel *IS,
1391553Srgrimes                                             CodeGenOpt::Level OptLevel) {
1401553Srgrimes    const TargetLowering &TLI = IS->getTargetLowering();
1411553Srgrimes
1421553Srgrimes    if (OptLevel == CodeGenOpt::None)
1431553Srgrimes      return createFastDAGScheduler(IS, OptLevel);
1441553Srgrimes    if (TLI.getSchedulingPreference() == TargetLowering::SchedulingForLatency)
1451553Srgrimes      return createTDListDAGScheduler(IS, OptLevel);
1461553Srgrimes    assert(TLI.getSchedulingPreference() ==
1471553Srgrimes         TargetLowering::SchedulingForRegPressure && "Unknown sched type!");
1481553Srgrimes    return createBURRListDAGScheduler(IS, OptLevel);
1491553Srgrimes  }
1501553Srgrimes}
1511553Srgrimes
1521553Srgrimes// EmitInstrWithCustomInserter - This method should be implemented by targets
1531553Srgrimes// that mark instructions with the 'usesCustomInserter' flag.  These
1541553Srgrimes// instructions are special in various ways, which require special support to
1551553Srgrimes// insert.  The specified MachineInstr is created but not inserted into any
1561553Srgrimes// basic blocks, and this method is called to expand it into a sequence of
1571553Srgrimes// instructions, potentially also creating new basic blocks and control flow.
1581553Srgrimes// When new basic blocks are inserted and the edges from MBB to its successors
1591553Srgrimes// are modified, the method should insert pairs of <OldSucc, NewSucc> into the
1601553Srgrimes// DenseMap.
1611553SrgrimesMachineBasicBlock *TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
1621553Srgrimes                                                         MachineBasicBlock *MBB,
1631553Srgrimes                   DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
16429780Scharnier#ifndef NDEBUG
1651553Srgrimes  errs() << "If a target marks an instruction with "
1661553Srgrimes          "'usesCustomInserter', it must implement "
1671553Srgrimes          "TargetLowering::EmitInstrWithCustomInserter!";
1681553Srgrimes#endif
1691553Srgrimes  llvm_unreachable(0);
1701553Srgrimes  return 0;
1711553Srgrimes}
1721553Srgrimes
1731553Srgrimes/// EmitLiveInCopy - Emit a copy for a live in physical register. If the
1741553Srgrimes/// physical register has only a single copy use, then coalesced the copy
1751553Srgrimes/// if possible.
1761553Srgrimesstatic void EmitLiveInCopy(MachineBasicBlock *MBB,
17779741Sgad                           MachineBasicBlock::iterator &InsertPos,
1781553Srgrimes                           unsigned VirtReg, unsigned PhysReg,
1791553Srgrimes                           const TargetRegisterClass *RC,
1801553Srgrimes                           DenseMap<MachineInstr*, unsigned> &CopyRegMap,
18179741Sgad                           const MachineRegisterInfo &MRI,
18279741Sgad                           const TargetRegisterInfo &TRI,
18379741Sgad                           const TargetInstrInfo &TII) {
18479741Sgad  unsigned NumUses = 0;
18579741Sgad  MachineInstr *UseMI = NULL;
1861553Srgrimes  for (MachineRegisterInfo::use_iterator UI = MRI.use_begin(VirtReg),
1871553Srgrimes         UE = MRI.use_end(); UI != UE; ++UI) {
1881553Srgrimes    UseMI = &*UI;
1891553Srgrimes    if (++NumUses > 1)
1901553Srgrimes      break;
1911553Srgrimes  }
1921553Srgrimes
1931553Srgrimes  // If the number of uses is not one, or the use is not a move instruction,
19429780Scharnier  // don't coalesce. Also, only coalesce away a virtual register to virtual
19578146Sgad  // register copy.
19629780Scharnier  bool Coalesced = false;
19729780Scharnier  unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
19829780Scharnier  if (NumUses == 1 &&
19929780Scharnier      TII.isMoveInstr(*UseMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
20029780Scharnier      TargetRegisterInfo::isVirtualRegister(DstReg)) {
20129780Scharnier    VirtReg = DstReg;
2021553Srgrimes    Coalesced = true;
2031553Srgrimes  }
2041553Srgrimes
2051553Srgrimes  // Now find an ideal location to insert the copy.
206228990Suqs  MachineBasicBlock::iterator Pos = InsertPos;
2071553Srgrimes  while (Pos != MBB->begin()) {
2081553Srgrimes    MachineInstr *PrevMI = prior(Pos);
2091553Srgrimes    DenseMap<MachineInstr*, unsigned>::iterator RI = CopyRegMap.find(PrevMI);
2101553Srgrimes    // copyRegToReg might emit multiple instructions to do a copy.
21179741Sgad    unsigned CopyDstReg = (RI == CopyRegMap.end()) ? 0 : RI->second;
2121553Srgrimes    if (CopyDstReg && !TRI.regsOverlap(CopyDstReg, PhysReg))
2131553Srgrimes      // This is what the BB looks like right now:
2141553Srgrimes      // r1024 = mov r0
2151553Srgrimes      // ...
2161553Srgrimes      // r1    = mov r1024
2171553Srgrimes      //
2181553Srgrimes      // We want to insert "r1025 = mov r1". Inserting this copy below the
21979741Sgad      // move to r1024 makes it impossible for that move to be coalesced.
2201553Srgrimes      //
2219560Speter      // r1025 = mov r1
2221553Srgrimes      // r1024 = mov r0
2231553Srgrimes      // ...
2241553Srgrimes      // r1    = mov 1024
2251553Srgrimes      // r2    = mov 1025
2261553Srgrimes      break; // Woot! Found a good location.
2271553Srgrimes    --Pos;
2281553Srgrimes  }
2291553Srgrimes
2301553Srgrimes  bool Emitted = TII.copyRegToReg(*MBB, Pos, VirtReg, PhysReg, RC, RC);
2311553Srgrimes  assert(Emitted && "Unable to issue a live-in copy instruction!\n");
23227635Simp  (void) Emitted;
23327635Simp
2341553Srgrimes  CopyRegMap.insert(std::make_pair(prior(Pos), VirtReg));
2351553Srgrimes  if (Coalesced) {
2361553Srgrimes    if (&*InsertPos == UseMI) ++InsertPos;
2371553Srgrimes    MBB->erase(UseMI);
2381553Srgrimes  }
2391553Srgrimes}
2401553Srgrimes
2411553Srgrimes/// EmitLiveInCopies - If this is the first basic block in the function,
2421553Srgrimes/// and if it has live ins that need to be copied into vregs, emit the
2431553Srgrimes/// copies into the block.
2441553Srgrimesstatic void EmitLiveInCopies(MachineBasicBlock *EntryMBB,
2451553Srgrimes                             const MachineRegisterInfo &MRI,
2461553Srgrimes                             const TargetRegisterInfo &TRI,
2471553Srgrimes                             const TargetInstrInfo &TII) {
2481553Srgrimes  if (SchedLiveInCopies) {
2491553Srgrimes    // Emit the copies at a heuristically-determined location in the block.
2501553Srgrimes    DenseMap<MachineInstr*, unsigned> CopyRegMap;
2511553Srgrimes    MachineBasicBlock::iterator InsertPos = EntryMBB->begin();
2521553Srgrimes    for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
25378146Sgad           E = MRI.livein_end(); LI != E; ++LI)
2541553Srgrimes      if (LI->second) {
2551553Srgrimes        const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
2561553Srgrimes        EmitLiveInCopy(EntryMBB, InsertPos, LI->second, LI->first,
25779741Sgad                       RC, CopyRegMap, MRI, TRI, TII);
25879741Sgad      }
2591553Srgrimes  } else {
2601553Srgrimes    // Emit the copies into the top of the block.
2611553Srgrimes    for (MachineRegisterInfo::livein_iterator LI = MRI.livein_begin(),
2621553Srgrimes           E = MRI.livein_end(); LI != E; ++LI)
2631553Srgrimes      if (LI->second) {
2641553Srgrimes        const TargetRegisterClass *RC = MRI.getRegClass(LI->second);
2651553Srgrimes        bool Emitted = TII.copyRegToReg(*EntryMBB, EntryMBB->begin(),
2661553Srgrimes                                        LI->second, LI->first, RC, RC);
2671553Srgrimes        assert(Emitted && "Unable to issue a live-in copy instruction!\n");
2681553Srgrimes        (void) Emitted;
2691553Srgrimes      }
2701553Srgrimes  }
2711553Srgrimes}
2721553Srgrimes
2731553Srgrimes//===----------------------------------------------------------------------===//
2741553Srgrimes// SelectionDAGISel code
2751553Srgrimes//===----------------------------------------------------------------------===//
2761553Srgrimes
2771553SrgrimesSelectionDAGISel::SelectionDAGISel(TargetMachine &tm, CodeGenOpt::Level OL) :
2781553Srgrimes  MachineFunctionPass(&ID), TM(tm), TLI(*tm.getTargetLowering()),
2791553Srgrimes  FuncInfo(new FunctionLoweringInfo(TLI)),
2801553Srgrimes  CurDAG(new SelectionDAG(TLI, *FuncInfo)),
2811553Srgrimes  SDB(new SelectionDAGBuilder(*CurDAG, TLI, *FuncInfo, OL)),
2821553Srgrimes  GFI(),
2838857Srgrimes  OptLevel(OL),
2841553Srgrimes  DAGSize(0)
2851553Srgrimes{}
2861553Srgrimes
2871553SrgrimesSelectionDAGISel::~SelectionDAGISel() {
2881553Srgrimes  delete SDB;
2891553Srgrimes  delete CurDAG;
2901553Srgrimes  delete FuncInfo;
2911553Srgrimes}
29278146Sgad
2931553Srgrimesunsigned SelectionDAGISel::MakeReg(EVT VT) {
2941553Srgrimes  return RegInfo->createVirtualRegister(TLI.getRegClassFor(VT));
2951553Srgrimes}
29679741Sgad
2971553Srgrimesvoid SelectionDAGISel::getAnalysisUsage(AnalysisUsage &AU) const {
2981553Srgrimes  AU.addRequired<AliasAnalysis>();
29929780Scharnier  AU.addPreserved<AliasAnalysis>();
3001553Srgrimes  AU.addRequired<GCModuleInfo>();
3011553Srgrimes  AU.addPreserved<GCModuleInfo>();
3021553Srgrimes  AU.addRequired<DwarfWriter>();
3031553Srgrimes  AU.addPreserved<DwarfWriter>();
3041553Srgrimes  MachineFunctionPass::getAnalysisUsage(AU);
3051553Srgrimes}
3061553Srgrimes
3071553Srgrimesbool SelectionDAGISel::runOnMachineFunction(MachineFunction &mf) {
3081553Srgrimes  Function &Fn = *mf.getFunction();
3091553Srgrimes
3101553Srgrimes  // Do some sanity-checking on the command-line options.
3111553Srgrimes  assert((!EnableFastISelVerbose || EnableFastISel) &&
3121553Srgrimes         "-fast-isel-verbose requires -fast-isel");
31329780Scharnier  assert((!EnableFastISelAbort || EnableFastISel) &&
3141553Srgrimes         "-fast-isel-abort requires -fast-isel");
3151553Srgrimes
3161553Srgrimes  // Get alias analysis for load/store combining.
3171553Srgrimes  AA = &getAnalysis<AliasAnalysis>();
31829780Scharnier
3191553Srgrimes  MF = &mf;
3201553Srgrimes  const TargetInstrInfo &TII = *TM.getInstrInfo();
3211553Srgrimes  const TargetRegisterInfo &TRI = *TM.getRegisterInfo();
3221553Srgrimes
3231553Srgrimes  if (Fn.hasGC())
3241553Srgrimes    GFI = &getAnalysis<GCModuleInfo>().getFunctionInfo(Fn);
3251553Srgrimes  else
3261553Srgrimes    GFI = 0;
3271553Srgrimes  RegInfo = &MF->getRegInfo();
3281553Srgrimes  DEBUG(errs() << "\n\n\n=== " << Fn.getName() << "\n");
3291553Srgrimes
3301553Srgrimes  MachineModuleInfo *MMI = getAnalysisIfAvailable<MachineModuleInfo>();
3311553Srgrimes  DwarfWriter *DW = getAnalysisIfAvailable<DwarfWriter>();
33278146Sgad  CurDAG->init(*MF, MMI, DW);
3331553Srgrimes  FuncInfo->set(Fn, *MF, EnableFastISel);
3341553Srgrimes  SDB->init(GFI, *AA);
3351553Srgrimes
3361553Srgrimes  for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I)
3371553Srgrimes    if (InvokeInst *Invoke = dyn_cast<InvokeInst>(I->getTerminator()))
3381553Srgrimes      // Mark landing pad.
3391553Srgrimes      FuncInfo->MBBMap[Invoke->getSuccessor(1)]->setIsLandingPad();
3401553Srgrimes
34179741Sgad  SelectAllBasicBlocks(Fn, *MF, MMI, DW, TII);
3421553Srgrimes
3431553Srgrimes  // If the first basic block in the function has live ins that need to be
3441553Srgrimes  // copied into vregs, emit the copies into the top of the block before
3451553Srgrimes  // emitting the code for the block.
3461553Srgrimes  EmitLiveInCopies(MF->begin(), *RegInfo, TRI, TII);
3471553Srgrimes
3481553Srgrimes  // Add function live-ins to entry block live-in set.
3491553Srgrimes  for (MachineRegisterInfo::livein_iterator I = RegInfo->livein_begin(),
3501553Srgrimes         E = RegInfo->livein_end(); I != E; ++I)
3511553Srgrimes    MF->begin()->addLiveIn(I->first);
3521553Srgrimes
3531553Srgrimes#ifndef NDEBUG
3541553Srgrimes  assert(FuncInfo->CatchInfoFound.size() == FuncInfo->CatchInfoLost.size() &&
3551553Srgrimes         "Not all catch info was assigned to a landing pad!");
3561553Srgrimes#endif
35778146Sgad
3581553Srgrimes  FuncInfo->clear();
3591553Srgrimes
3601553Srgrimes  return true;
3611553Srgrimes}
3621553Srgrimes
3631553Srgrimes/// SetDebugLoc - Update MF's and SDB's DebugLocs if debug information is
3641553Srgrimes/// attached with this instruction.
3651553Srgrimesstatic void SetDebugLoc(unsigned MDDbgKind,
3661553Srgrimes                        MetadataContext &TheMetadata,
3671553Srgrimes                        Instruction *I,
3681553Srgrimes                        SelectionDAGBuilder *SDB,
3691553Srgrimes                        FastISel *FastIS,
3701553Srgrimes                        MachineFunction *MF) {
3711553Srgrimes  if (!isa<DbgInfoIntrinsic>(I))
3721553Srgrimes    if (MDNode *Dbg = TheMetadata.getMD(MDDbgKind, I)) {
3731553Srgrimes      DILocation DILoc(Dbg);
37478146Sgad      DebugLoc Loc = ExtractDebugLocation(DILoc, MF->getDebugLocInfo());
3751553Srgrimes
3761553Srgrimes      SDB->setCurDebugLoc(Loc);
37778146Sgad
3781553Srgrimes      if (FastIS)
3791553Srgrimes        FastIS->setCurDebugLoc(Loc);
3801553Srgrimes
3811553Srgrimes      // If the function doesn't have a default debug location yet, set
3821553Srgrimes      // it. This is kind of a hack.
3831553Srgrimes      if (MF->getDefaultDebugLoc().isUnknown())
3841553Srgrimes        MF->setDefaultDebugLoc(Loc);
3851553Srgrimes    }
3861553Srgrimes}
3871553Srgrimes
38878146Sgad/// ResetDebugLoc - Set MF's and SDB's DebugLocs to Unknown.
3891553Srgrimesstatic void ResetDebugLoc(SelectionDAGBuilder *SDB,
3901553Srgrimes                          FastISel *FastIS) {
39178146Sgad  SDB->setCurDebugLoc(DebugLoc::getUnknownLoc());
3921553Srgrimes  if (FastIS)
3931553Srgrimes    FastIS->setCurDebugLoc(DebugLoc::getUnknownLoc());
3941553Srgrimes}
3951553Srgrimes
3961553Srgrimesvoid SelectionDAGISel::SelectBasicBlock(BasicBlock *LLVMBB,
3971553Srgrimes                                        BasicBlock::iterator Begin,
3981553Srgrimes                                        BasicBlock::iterator End,
3991553Srgrimes                                        bool &HadTailCall) {
4001553Srgrimes  SDB->setCurrentBasicBlock(BB);
4011553Srgrimes  MetadataContext &TheMetadata = LLVMBB->getParent()->getContext().getMetadata();
4021553Srgrimes  unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
4031553Srgrimes
4041553Srgrimes  // Lower all of the non-terminator instructions. If a call is emitted
40578146Sgad  // as a tail call, cease emitting nodes for this block.
4061553Srgrimes  for (BasicBlock::iterator I = Begin; I != End && !SDB->HasTailCall; ++I) {
40778146Sgad    if (MDDbgKind)
4081553Srgrimes      SetDebugLoc(MDDbgKind, TheMetadata, I, SDB, 0, MF);
4091553Srgrimes
41095291Sgad    if (!isa<TerminatorInst>(I)) {
41195291Sgad      SDB->visit(*I);
4121553Srgrimes
4131553Srgrimes      // Set the current debug location back to "unknown" so that it doesn't
4141553Srgrimes      // spuriously apply to subsequent instructions.
4151553Srgrimes      ResetDebugLoc(SDB, 0);
4161553Srgrimes    }
4171553Srgrimes  }
4181553Srgrimes
4191553Srgrimes  if (!SDB->HasTailCall) {
4201553Srgrimes    // Ensure that all instructions which are used outside of their defining
4211553Srgrimes    // blocks are available as virtual registers.  Invoke is handled elsewhere.
4221553Srgrimes    for (BasicBlock::iterator I = Begin; I != End; ++I)
4231553Srgrimes      if (!isa<PHINode>(I) && !isa<InvokeInst>(I))
42478146Sgad        SDB->CopyToExportRegsIfNeeded(I);
4251553Srgrimes
4261553Srgrimes    // Handle PHI nodes in successor blocks.
42731492Swollman    if (End == LLVMBB->end()) {
4281553Srgrimes      HandlePHINodesInSuccessorBlocks(LLVMBB);
42931492Swollman
43078146Sgad      // Lower the terminator after the copies are emitted.
43131492Swollman      SetDebugLoc(MDDbgKind, TheMetadata, LLVMBB->getTerminator(), SDB, 0, MF);
43231492Swollman      SDB->visit(*LLVMBB->getTerminator());
43331492Swollman      ResetDebugLoc(SDB, 0);
4341553Srgrimes    }
43531492Swollman  }
43631492Swollman
43731492Swollman  // Make sure the root of the DAG is up-to-date.
43831492Swollman  CurDAG->setRoot(SDB->getControlRoot());
4391553Srgrimes
44073028Sdwmalone  // Final step, emit the lowered DAG as machine code.
44178146Sgad  CodeGenAndEmitDAG();
44231492Swollman  HadTailCall = SDB->HasTailCall;
44331492Swollman  SDB->clear();
4441553Srgrimes}
44529780Scharnier
44629780Scharniervoid SelectionDAGISel::ComputeLiveOutVRegInfo() {
4471553Srgrimes  SmallPtrSet<SDNode*, 128> VisitedNodes;
4481553Srgrimes  SmallVector<SDNode*, 128> Worklist;
4491553Srgrimes
4501553Srgrimes  Worklist.push_back(CurDAG->getRoot().getNode());
451
452  APInt Mask;
453  APInt KnownZero;
454  APInt KnownOne;
455
456  while (!Worklist.empty()) {
457    SDNode *N = Worklist.back();
458    Worklist.pop_back();
459
460    // If we've already seen this node, ignore it.
461    if (!VisitedNodes.insert(N))
462      continue;
463
464    // Otherwise, add all chain operands to the worklist.
465    for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
466      if (N->getOperand(i).getValueType() == MVT::Other)
467        Worklist.push_back(N->getOperand(i).getNode());
468
469    // If this is a CopyToReg with a vreg dest, process it.
470    if (N->getOpcode() != ISD::CopyToReg)
471      continue;
472
473    unsigned DestReg = cast<RegisterSDNode>(N->getOperand(1))->getReg();
474    if (!TargetRegisterInfo::isVirtualRegister(DestReg))
475      continue;
476
477    // Ignore non-scalar or non-integer values.
478    SDValue Src = N->getOperand(2);
479    EVT SrcVT = Src.getValueType();
480    if (!SrcVT.isInteger() || SrcVT.isVector())
481      continue;
482
483    unsigned NumSignBits = CurDAG->ComputeNumSignBits(Src);
484    Mask = APInt::getAllOnesValue(SrcVT.getSizeInBits());
485    CurDAG->ComputeMaskedBits(Src, Mask, KnownZero, KnownOne);
486
487    // Only install this information if it tells us something.
488    if (NumSignBits != 1 || KnownZero != 0 || KnownOne != 0) {
489      DestReg -= TargetRegisterInfo::FirstVirtualRegister;
490      if (DestReg >= FuncInfo->LiveOutRegInfo.size())
491        FuncInfo->LiveOutRegInfo.resize(DestReg+1);
492      FunctionLoweringInfo::LiveOutInfo &LOI =
493        FuncInfo->LiveOutRegInfo[DestReg];
494      LOI.NumSignBits = NumSignBits;
495      LOI.KnownOne = KnownOne;
496      LOI.KnownZero = KnownZero;
497    }
498  }
499}
500
501void SelectionDAGISel::CodeGenAndEmitDAG() {
502  std::string GroupName;
503  if (TimePassesIsEnabled)
504    GroupName = "Instruction Selection and Scheduling";
505  std::string BlockName;
506  if (ViewDAGCombine1 || ViewLegalizeTypesDAGs || ViewLegalizeDAGs ||
507      ViewDAGCombine2 || ViewDAGCombineLT || ViewISelDAGs || ViewSchedDAGs ||
508      ViewSUnitDAGs)
509    BlockName = MF->getFunction()->getNameStr() + ":" +
510                BB->getBasicBlock()->getNameStr();
511
512  DEBUG(errs() << "Initial selection DAG:\n");
513  DEBUG(CurDAG->dump());
514
515  if (ViewDAGCombine1) CurDAG->viewGraph("dag-combine1 input for " + BlockName);
516
517  // Run the DAG combiner in pre-legalize mode.
518  if (TimePassesIsEnabled) {
519    NamedRegionTimer T("DAG Combining 1", GroupName);
520    CurDAG->Combine(Unrestricted, *AA, OptLevel);
521  } else {
522    CurDAG->Combine(Unrestricted, *AA, OptLevel);
523  }
524
525  DEBUG(errs() << "Optimized lowered selection DAG:\n");
526  DEBUG(CurDAG->dump());
527
528  // Second step, hack on the DAG until it only uses operations and types that
529  // the target supports.
530  if (ViewLegalizeTypesDAGs) CurDAG->viewGraph("legalize-types input for " +
531                                               BlockName);
532
533  bool Changed;
534  if (TimePassesIsEnabled) {
535    NamedRegionTimer T("Type Legalization", GroupName);
536    Changed = CurDAG->LegalizeTypes();
537  } else {
538    Changed = CurDAG->LegalizeTypes();
539  }
540
541  DEBUG(errs() << "Type-legalized selection DAG:\n");
542  DEBUG(CurDAG->dump());
543
544  if (Changed) {
545    if (ViewDAGCombineLT)
546      CurDAG->viewGraph("dag-combine-lt input for " + BlockName);
547
548    // Run the DAG combiner in post-type-legalize mode.
549    if (TimePassesIsEnabled) {
550      NamedRegionTimer T("DAG Combining after legalize types", GroupName);
551      CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
552    } else {
553      CurDAG->Combine(NoIllegalTypes, *AA, OptLevel);
554    }
555
556    DEBUG(errs() << "Optimized type-legalized selection DAG:\n");
557    DEBUG(CurDAG->dump());
558  }
559
560  if (TimePassesIsEnabled) {
561    NamedRegionTimer T("Vector Legalization", GroupName);
562    Changed = CurDAG->LegalizeVectors();
563  } else {
564    Changed = CurDAG->LegalizeVectors();
565  }
566
567  if (Changed) {
568    if (TimePassesIsEnabled) {
569      NamedRegionTimer T("Type Legalization 2", GroupName);
570      Changed = CurDAG->LegalizeTypes();
571    } else {
572      Changed = CurDAG->LegalizeTypes();
573    }
574
575    if (ViewDAGCombineLT)
576      CurDAG->viewGraph("dag-combine-lv input for " + BlockName);
577
578    // Run the DAG combiner in post-type-legalize mode.
579    if (TimePassesIsEnabled) {
580      NamedRegionTimer T("DAG Combining after legalize vectors", GroupName);
581      CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
582    } else {
583      CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
584    }
585
586    DEBUG(errs() << "Optimized vector-legalized selection DAG:\n");
587    DEBUG(CurDAG->dump());
588  }
589
590  if (ViewLegalizeDAGs) CurDAG->viewGraph("legalize input for " + BlockName);
591
592  if (TimePassesIsEnabled) {
593    NamedRegionTimer T("DAG Legalization", GroupName);
594    CurDAG->Legalize(OptLevel);
595  } else {
596    CurDAG->Legalize(OptLevel);
597  }
598
599  DEBUG(errs() << "Legalized selection DAG:\n");
600  DEBUG(CurDAG->dump());
601
602  if (ViewDAGCombine2) CurDAG->viewGraph("dag-combine2 input for " + BlockName);
603
604  // Run the DAG combiner in post-legalize mode.
605  if (TimePassesIsEnabled) {
606    NamedRegionTimer T("DAG Combining 2", GroupName);
607    CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
608  } else {
609    CurDAG->Combine(NoIllegalOperations, *AA, OptLevel);
610  }
611
612  DEBUG(errs() << "Optimized legalized selection DAG:\n");
613  DEBUG(CurDAG->dump());
614
615  if (ViewISelDAGs) CurDAG->viewGraph("isel input for " + BlockName);
616
617  if (OptLevel != CodeGenOpt::None)
618    ComputeLiveOutVRegInfo();
619
620  // Third, instruction select all of the operations to machine code, adding the
621  // code to the MachineBasicBlock.
622  if (TimePassesIsEnabled) {
623    NamedRegionTimer T("Instruction Selection", GroupName);
624    InstructionSelect();
625  } else {
626    InstructionSelect();
627  }
628
629  DEBUG(errs() << "Selected selection DAG:\n");
630  DEBUG(CurDAG->dump());
631
632  if (ViewSchedDAGs) CurDAG->viewGraph("scheduler input for " + BlockName);
633
634  // Schedule machine code.
635  ScheduleDAGSDNodes *Scheduler = CreateScheduler();
636  if (TimePassesIsEnabled) {
637    NamedRegionTimer T("Instruction Scheduling", GroupName);
638    Scheduler->Run(CurDAG, BB, BB->end());
639  } else {
640    Scheduler->Run(CurDAG, BB, BB->end());
641  }
642
643  if (ViewSUnitDAGs) Scheduler->viewGraph();
644
645  // Emit machine code to BB.  This can change 'BB' to the last block being
646  // inserted into.
647  if (TimePassesIsEnabled) {
648    NamedRegionTimer T("Instruction Creation", GroupName);
649    BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
650  } else {
651    BB = Scheduler->EmitSchedule(&SDB->EdgeMapping);
652  }
653
654  // Free the scheduler state.
655  if (TimePassesIsEnabled) {
656    NamedRegionTimer T("Instruction Scheduling Cleanup", GroupName);
657    delete Scheduler;
658  } else {
659    delete Scheduler;
660  }
661
662  DEBUG(errs() << "Selected machine code:\n");
663  DEBUG(BB->dump());
664}
665
666void SelectionDAGISel::SelectAllBasicBlocks(Function &Fn,
667                                            MachineFunction &MF,
668                                            MachineModuleInfo *MMI,
669                                            DwarfWriter *DW,
670                                            const TargetInstrInfo &TII) {
671  // Initialize the Fast-ISel state, if needed.
672  FastISel *FastIS = 0;
673  if (EnableFastISel)
674    FastIS = TLI.createFastISel(MF, MMI, DW,
675                                FuncInfo->ValueMap,
676                                FuncInfo->MBBMap,
677                                FuncInfo->StaticAllocaMap
678#ifndef NDEBUG
679                                , FuncInfo->CatchInfoLost
680#endif
681                                );
682
683  MetadataContext &TheMetadata = Fn.getContext().getMetadata();
684  unsigned MDDbgKind = TheMetadata.getMDKind("dbg");
685
686  // Iterate over all basic blocks in the function.
687  for (Function::iterator I = Fn.begin(), E = Fn.end(); I != E; ++I) {
688    BasicBlock *LLVMBB = &*I;
689    BB = FuncInfo->MBBMap[LLVMBB];
690
691    BasicBlock::iterator const Begin = LLVMBB->begin();
692    BasicBlock::iterator const End = LLVMBB->end();
693    BasicBlock::iterator BI = Begin;
694
695    // Lower any arguments needed in this block if this is the entry block.
696    bool SuppressFastISel = false;
697    if (LLVMBB == &Fn.getEntryBlock()) {
698      LowerArguments(LLVMBB);
699
700      // If any of the arguments has the byval attribute, forgo
701      // fast-isel in the entry block.
702      if (FastIS) {
703        unsigned j = 1;
704        for (Function::arg_iterator I = Fn.arg_begin(), E = Fn.arg_end();
705             I != E; ++I, ++j)
706          if (Fn.paramHasAttr(j, Attribute::ByVal)) {
707            if (EnableFastISelVerbose || EnableFastISelAbort)
708              errs() << "FastISel skips entry block due to byval argument\n";
709            SuppressFastISel = true;
710            break;
711          }
712      }
713    }
714
715    if (MMI && BB->isLandingPad()) {
716      // Add a label to mark the beginning of the landing pad.  Deletion of the
717      // landing pad can thus be detected via the MachineModuleInfo.
718      unsigned LabelID = MMI->addLandingPad(BB);
719
720      const TargetInstrDesc &II = TII.get(TargetInstrInfo::EH_LABEL);
721      BuildMI(BB, SDB->getCurDebugLoc(), II).addImm(LabelID);
722
723      // Mark exception register as live in.
724      unsigned Reg = TLI.getExceptionAddressRegister();
725      if (Reg) BB->addLiveIn(Reg);
726
727      // Mark exception selector register as live in.
728      Reg = TLI.getExceptionSelectorRegister();
729      if (Reg) BB->addLiveIn(Reg);
730
731      // FIXME: Hack around an exception handling flaw (PR1508): the personality
732      // function and list of typeids logically belong to the invoke (or, if you
733      // like, the basic block containing the invoke), and need to be associated
734      // with it in the dwarf exception handling tables.  Currently however the
735      // information is provided by an intrinsic (eh.selector) that can be moved
736      // to unexpected places by the optimizers: if the unwind edge is critical,
737      // then breaking it can result in the intrinsics being in the successor of
738      // the landing pad, not the landing pad itself.  This results in exceptions
739      // not being caught because no typeids are associated with the invoke.
740      // This may not be the only way things can go wrong, but it is the only way
741      // we try to work around for the moment.
742      BranchInst *Br = dyn_cast<BranchInst>(LLVMBB->getTerminator());
743
744      if (Br && Br->isUnconditional()) { // Critical edge?
745        BasicBlock::iterator I, E;
746        for (I = LLVMBB->begin(), E = --LLVMBB->end(); I != E; ++I)
747          if (isa<EHSelectorInst>(I))
748            break;
749
750        if (I == E)
751          // No catch info found - try to extract some from the successor.
752          CopyCatchInfo(Br->getSuccessor(0), LLVMBB, MMI, *FuncInfo);
753      }
754    }
755
756    // Before doing SelectionDAG ISel, see if FastISel has been requested.
757    if (FastIS && !SuppressFastISel) {
758      // Emit code for any incoming arguments. This must happen before
759      // beginning FastISel on the entry block.
760      if (LLVMBB == &Fn.getEntryBlock()) {
761        CurDAG->setRoot(SDB->getControlRoot());
762        CodeGenAndEmitDAG();
763        SDB->clear();
764      }
765      FastIS->startNewBlock(BB);
766      // Do FastISel on as many instructions as possible.
767      for (; BI != End; ++BI) {
768        // Just before the terminator instruction, insert instructions to
769        // feed PHI nodes in successor blocks.
770        if (isa<TerminatorInst>(BI))
771          if (!HandlePHINodesInSuccessorBlocksFast(LLVMBB, FastIS)) {
772            ResetDebugLoc(SDB, FastIS);
773            if (EnableFastISelVerbose || EnableFastISelAbort) {
774              errs() << "FastISel miss: ";
775              BI->dump();
776            }
777            assert(!EnableFastISelAbort &&
778                   "FastISel didn't handle a PHI in a successor");
779            break;
780          }
781
782        if (MDDbgKind)
783          SetDebugLoc(MDDbgKind, TheMetadata, BI, SDB, FastIS, &MF);
784
785        // First try normal tablegen-generated "fast" selection.
786        if (FastIS->SelectInstruction(BI)) {
787          ResetDebugLoc(SDB, FastIS);
788          continue;
789        }
790
791        // Clear out the debug location so that it doesn't carry over to
792        // unrelated instructions.
793        ResetDebugLoc(SDB, FastIS);
794
795        // Then handle certain instructions as single-LLVM-Instruction blocks.
796        if (isa<CallInst>(BI)) {
797          if (EnableFastISelVerbose || EnableFastISelAbort) {
798            errs() << "FastISel missed call: ";
799            BI->dump();
800          }
801
802          if (BI->getType() != Type::getVoidTy(*CurDAG->getContext())) {
803            unsigned &R = FuncInfo->ValueMap[BI];
804            if (!R)
805              R = FuncInfo->CreateRegForValue(BI);
806          }
807
808          bool HadTailCall = false;
809          SelectBasicBlock(LLVMBB, BI, llvm::next(BI), HadTailCall);
810
811          // If the call was emitted as a tail call, we're done with the block.
812          if (HadTailCall) {
813            BI = End;
814            break;
815          }
816
817          // If the instruction was codegen'd with multiple blocks,
818          // inform the FastISel object where to resume inserting.
819          FastIS->setCurrentBlock(BB);
820          continue;
821        }
822
823        // Otherwise, give up on FastISel for the rest of the block.
824        // For now, be a little lenient about non-branch terminators.
825        if (!isa<TerminatorInst>(BI) || isa<BranchInst>(BI)) {
826          if (EnableFastISelVerbose || EnableFastISelAbort) {
827            errs() << "FastISel miss: ";
828            BI->dump();
829          }
830          if (EnableFastISelAbort)
831            // The "fast" selector couldn't handle something and bailed.
832            // For the purpose of debugging, just abort.
833            llvm_unreachable("FastISel didn't select the entire block");
834        }
835        break;
836      }
837    }
838
839    // Run SelectionDAG instruction selection on the remainder of the block
840    // not handled by FastISel. If FastISel is not run, this is the entire
841    // block.
842    if (BI != End) {
843      bool HadTailCall;
844      SelectBasicBlock(LLVMBB, BI, End, HadTailCall);
845    }
846
847    FinishBasicBlock();
848  }
849
850  delete FastIS;
851}
852
853void
854SelectionDAGISel::FinishBasicBlock() {
855
856  DEBUG(errs() << "Target-post-processed machine code:\n");
857  DEBUG(BB->dump());
858
859  DEBUG(errs() << "Total amount of phi nodes to update: "
860               << SDB->PHINodesToUpdate.size() << "\n");
861  DEBUG(for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i)
862          errs() << "Node " << i << " : ("
863                 << SDB->PHINodesToUpdate[i].first
864                 << ", " << SDB->PHINodesToUpdate[i].second << ")\n");
865
866  // Next, now that we know what the last MBB the LLVM BB expanded is, update
867  // PHI nodes in successors.
868  if (SDB->SwitchCases.empty() &&
869      SDB->JTCases.empty() &&
870      SDB->BitTestCases.empty()) {
871    for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
872      MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
873      assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
874             "This is not a machine PHI node that we are updating!");
875      PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
876                                                false));
877      PHI->addOperand(MachineOperand::CreateMBB(BB));
878    }
879    SDB->PHINodesToUpdate.clear();
880    return;
881  }
882
883  for (unsigned i = 0, e = SDB->BitTestCases.size(); i != e; ++i) {
884    // Lower header first, if it wasn't already lowered
885    if (!SDB->BitTestCases[i].Emitted) {
886      // Set the current basic block to the mbb we wish to insert the code into
887      BB = SDB->BitTestCases[i].Parent;
888      SDB->setCurrentBasicBlock(BB);
889      // Emit the code
890      SDB->visitBitTestHeader(SDB->BitTestCases[i]);
891      CurDAG->setRoot(SDB->getRoot());
892      CodeGenAndEmitDAG();
893      SDB->clear();
894    }
895
896    for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size(); j != ej; ++j) {
897      // Set the current basic block to the mbb we wish to insert the code into
898      BB = SDB->BitTestCases[i].Cases[j].ThisBB;
899      SDB->setCurrentBasicBlock(BB);
900      // Emit the code
901      if (j+1 != ej)
902        SDB->visitBitTestCase(SDB->BitTestCases[i].Cases[j+1].ThisBB,
903                              SDB->BitTestCases[i].Reg,
904                              SDB->BitTestCases[i].Cases[j]);
905      else
906        SDB->visitBitTestCase(SDB->BitTestCases[i].Default,
907                              SDB->BitTestCases[i].Reg,
908                              SDB->BitTestCases[i].Cases[j]);
909
910
911      CurDAG->setRoot(SDB->getRoot());
912      CodeGenAndEmitDAG();
913      SDB->clear();
914    }
915
916    // Update PHI Nodes
917    for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
918      MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
919      MachineBasicBlock *PHIBB = PHI->getParent();
920      assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
921             "This is not a machine PHI node that we are updating!");
922      // This is "default" BB. We have two jumps to it. From "header" BB and
923      // from last "case" BB.
924      if (PHIBB == SDB->BitTestCases[i].Default) {
925        PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
926                                                  false));
927        PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Parent));
928        PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
929                                                  false));
930        PHI->addOperand(MachineOperand::CreateMBB(SDB->BitTestCases[i].Cases.
931                                                  back().ThisBB));
932      }
933      // One of "cases" BB.
934      for (unsigned j = 0, ej = SDB->BitTestCases[i].Cases.size();
935           j != ej; ++j) {
936        MachineBasicBlock* cBB = SDB->BitTestCases[i].Cases[j].ThisBB;
937        if (cBB->succ_end() !=
938            std::find(cBB->succ_begin(),cBB->succ_end(), PHIBB)) {
939          PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second,
940                                                    false));
941          PHI->addOperand(MachineOperand::CreateMBB(cBB));
942        }
943      }
944    }
945  }
946  SDB->BitTestCases.clear();
947
948  // If the JumpTable record is filled in, then we need to emit a jump table.
949  // Updating the PHI nodes is tricky in this case, since we need to determine
950  // whether the PHI is a successor of the range check MBB or the jump table MBB
951  for (unsigned i = 0, e = SDB->JTCases.size(); i != e; ++i) {
952    // Lower header first, if it wasn't already lowered
953    if (!SDB->JTCases[i].first.Emitted) {
954      // Set the current basic block to the mbb we wish to insert the code into
955      BB = SDB->JTCases[i].first.HeaderBB;
956      SDB->setCurrentBasicBlock(BB);
957      // Emit the code
958      SDB->visitJumpTableHeader(SDB->JTCases[i].second, SDB->JTCases[i].first);
959      CurDAG->setRoot(SDB->getRoot());
960      CodeGenAndEmitDAG();
961      SDB->clear();
962    }
963
964    // Set the current basic block to the mbb we wish to insert the code into
965    BB = SDB->JTCases[i].second.MBB;
966    SDB->setCurrentBasicBlock(BB);
967    // Emit the code
968    SDB->visitJumpTable(SDB->JTCases[i].second);
969    CurDAG->setRoot(SDB->getRoot());
970    CodeGenAndEmitDAG();
971    SDB->clear();
972
973    // Update PHI Nodes
974    for (unsigned pi = 0, pe = SDB->PHINodesToUpdate.size(); pi != pe; ++pi) {
975      MachineInstr *PHI = SDB->PHINodesToUpdate[pi].first;
976      MachineBasicBlock *PHIBB = PHI->getParent();
977      assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
978             "This is not a machine PHI node that we are updating!");
979      // "default" BB. We can go there only from header BB.
980      if (PHIBB == SDB->JTCases[i].second.Default) {
981        PHI->addOperand
982          (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
983        PHI->addOperand
984          (MachineOperand::CreateMBB(SDB->JTCases[i].first.HeaderBB));
985      }
986      // JT BB. Just iterate over successors here
987      if (BB->succ_end() != std::find(BB->succ_begin(),BB->succ_end(), PHIBB)) {
988        PHI->addOperand
989          (MachineOperand::CreateReg(SDB->PHINodesToUpdate[pi].second, false));
990        PHI->addOperand(MachineOperand::CreateMBB(BB));
991      }
992    }
993  }
994  SDB->JTCases.clear();
995
996  // If the switch block involved a branch to one of the actual successors, we
997  // need to update PHI nodes in that block.
998  for (unsigned i = 0, e = SDB->PHINodesToUpdate.size(); i != e; ++i) {
999    MachineInstr *PHI = SDB->PHINodesToUpdate[i].first;
1000    assert(PHI->getOpcode() == TargetInstrInfo::PHI &&
1001           "This is not a machine PHI node that we are updating!");
1002    if (BB->isSuccessor(PHI->getParent())) {
1003      PHI->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[i].second,
1004                                                false));
1005      PHI->addOperand(MachineOperand::CreateMBB(BB));
1006    }
1007  }
1008
1009  // If we generated any switch lowering information, build and codegen any
1010  // additional DAGs necessary.
1011  for (unsigned i = 0, e = SDB->SwitchCases.size(); i != e; ++i) {
1012    // Set the current basic block to the mbb we wish to insert the code into
1013    MachineBasicBlock *ThisBB = BB = SDB->SwitchCases[i].ThisBB;
1014    SDB->setCurrentBasicBlock(BB);
1015
1016    // Emit the code
1017    SDB->visitSwitchCase(SDB->SwitchCases[i]);
1018    CurDAG->setRoot(SDB->getRoot());
1019    CodeGenAndEmitDAG();
1020
1021    // Handle any PHI nodes in successors of this chunk, as if we were coming
1022    // from the original BB before switch expansion.  Note that PHI nodes can
1023    // occur multiple times in PHINodesToUpdate.  We have to be very careful to
1024    // handle them the right number of times.
1025    while ((BB = SDB->SwitchCases[i].TrueBB)) {  // Handle LHS and RHS.
1026      // If new BB's are created during scheduling, the edges may have been
1027      // updated. That is, the edge from ThisBB to BB may have been split and
1028      // BB's predecessor is now another block.
1029      DenseMap<MachineBasicBlock*, MachineBasicBlock*>::iterator EI =
1030        SDB->EdgeMapping.find(BB);
1031      if (EI != SDB->EdgeMapping.end())
1032        ThisBB = EI->second;
1033      for (MachineBasicBlock::iterator Phi = BB->begin();
1034           Phi != BB->end() && Phi->getOpcode() == TargetInstrInfo::PHI; ++Phi){
1035        // This value for this PHI node is recorded in PHINodesToUpdate, get it.
1036        for (unsigned pn = 0; ; ++pn) {
1037          assert(pn != SDB->PHINodesToUpdate.size() &&
1038                 "Didn't find PHI entry!");
1039          if (SDB->PHINodesToUpdate[pn].first == Phi) {
1040            Phi->addOperand(MachineOperand::CreateReg(SDB->PHINodesToUpdate[pn].
1041                                                      second, false));
1042            Phi->addOperand(MachineOperand::CreateMBB(ThisBB));
1043            break;
1044          }
1045        }
1046      }
1047
1048      // Don't process RHS if same block as LHS.
1049      if (BB == SDB->SwitchCases[i].FalseBB)
1050        SDB->SwitchCases[i].FalseBB = 0;
1051
1052      // If we haven't handled the RHS, do so now.  Otherwise, we're done.
1053      SDB->SwitchCases[i].TrueBB = SDB->SwitchCases[i].FalseBB;
1054      SDB->SwitchCases[i].FalseBB = 0;
1055    }
1056    assert(SDB->SwitchCases[i].TrueBB == 0 && SDB->SwitchCases[i].FalseBB == 0);
1057    SDB->clear();
1058  }
1059  SDB->SwitchCases.clear();
1060
1061  SDB->PHINodesToUpdate.clear();
1062}
1063
1064
1065/// Create the scheduler. If a specific scheduler was specified
1066/// via the SchedulerRegistry, use it, otherwise select the
1067/// one preferred by the target.
1068///
1069ScheduleDAGSDNodes *SelectionDAGISel::CreateScheduler() {
1070  RegisterScheduler::FunctionPassCtor Ctor = RegisterScheduler::getDefault();
1071
1072  if (!Ctor) {
1073    Ctor = ISHeuristic;
1074    RegisterScheduler::setDefault(Ctor);
1075  }
1076
1077  return Ctor(this, OptLevel);
1078}
1079
1080ScheduleHazardRecognizer *SelectionDAGISel::CreateTargetHazardRecognizer() {
1081  return new ScheduleHazardRecognizer();
1082}
1083
1084//===----------------------------------------------------------------------===//
1085// Helper functions used by the generated instruction selector.
1086//===----------------------------------------------------------------------===//
1087// Calls to these methods are generated by tblgen.
1088
1089/// CheckAndMask - The isel is trying to match something like (and X, 255).  If
1090/// the dag combiner simplified the 255, we still want to match.  RHS is the
1091/// actual value in the DAG on the RHS of an AND, and DesiredMaskS is the value
1092/// specified in the .td file (e.g. 255).
1093bool SelectionDAGISel::CheckAndMask(SDValue LHS, ConstantSDNode *RHS,
1094                                    int64_t DesiredMaskS) const {
1095  const APInt &ActualMask = RHS->getAPIntValue();
1096  const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
1097
1098  // If the actual mask exactly matches, success!
1099  if (ActualMask == DesiredMask)
1100    return true;
1101
1102  // If the actual AND mask is allowing unallowed bits, this doesn't match.
1103  if (ActualMask.intersects(~DesiredMask))
1104    return false;
1105
1106  // Otherwise, the DAG Combiner may have proven that the value coming in is
1107  // either already zero or is not demanded.  Check for known zero input bits.
1108  APInt NeededMask = DesiredMask & ~ActualMask;
1109  if (CurDAG->MaskedValueIsZero(LHS, NeededMask))
1110    return true;
1111
1112  // TODO: check to see if missing bits are just not demanded.
1113
1114  // Otherwise, this pattern doesn't match.
1115  return false;
1116}
1117
1118/// CheckOrMask - The isel is trying to match something like (or X, 255).  If
1119/// the dag combiner simplified the 255, we still want to match.  RHS is the
1120/// actual value in the DAG on the RHS of an OR, and DesiredMaskS is the value
1121/// specified in the .td file (e.g. 255).
1122bool SelectionDAGISel::CheckOrMask(SDValue LHS, ConstantSDNode *RHS,
1123                                   int64_t DesiredMaskS) const {
1124  const APInt &ActualMask = RHS->getAPIntValue();
1125  const APInt &DesiredMask = APInt(LHS.getValueSizeInBits(), DesiredMaskS);
1126
1127  // If the actual mask exactly matches, success!
1128  if (ActualMask == DesiredMask)
1129    return true;
1130
1131  // If the actual AND mask is allowing unallowed bits, this doesn't match.
1132  if (ActualMask.intersects(~DesiredMask))
1133    return false;
1134
1135  // Otherwise, the DAG Combiner may have proven that the value coming in is
1136  // either already zero or is not demanded.  Check for known zero input bits.
1137  APInt NeededMask = DesiredMask & ~ActualMask;
1138
1139  APInt KnownZero, KnownOne;
1140  CurDAG->ComputeMaskedBits(LHS, NeededMask, KnownZero, KnownOne);
1141
1142  // If all the missing bits in the or are already known to be set, match!
1143  if ((NeededMask & KnownOne) == NeededMask)
1144    return true;
1145
1146  // TODO: check to see if missing bits are just not demanded.
1147
1148  // Otherwise, this pattern doesn't match.
1149  return false;
1150}
1151
1152
1153/// SelectInlineAsmMemoryOperands - Calls to this are automatically generated
1154/// by tblgen.  Others should not call it.
1155void SelectionDAGISel::
1156SelectInlineAsmMemoryOperands(std::vector<SDValue> &Ops) {
1157  std::vector<SDValue> InOps;
1158  std::swap(InOps, Ops);
1159
1160  Ops.push_back(InOps[0]);  // input chain.
1161  Ops.push_back(InOps[1]);  // input asm string.
1162
1163  unsigned i = 2, e = InOps.size();
1164  if (InOps[e-1].getValueType() == MVT::Flag)
1165    --e;  // Don't process a flag operand if it is here.
1166
1167  while (i != e) {
1168    unsigned Flags = cast<ConstantSDNode>(InOps[i])->getZExtValue();
1169    if ((Flags & 7) != 4 /*MEM*/) {
1170      // Just skip over this operand, copying the operands verbatim.
1171      Ops.insert(Ops.end(), InOps.begin()+i,
1172                 InOps.begin()+i+InlineAsm::getNumOperandRegisters(Flags) + 1);
1173      i += InlineAsm::getNumOperandRegisters(Flags) + 1;
1174    } else {
1175      assert(InlineAsm::getNumOperandRegisters(Flags) == 1 &&
1176             "Memory operand with multiple values?");
1177      // Otherwise, this is a memory operand.  Ask the target to select it.
1178      std::vector<SDValue> SelOps;
1179      if (SelectInlineAsmMemoryOperand(InOps[i+1], 'm', SelOps)) {
1180        llvm_report_error("Could not match memory address.  Inline asm"
1181                          " failure!");
1182      }
1183
1184      // Add this to the output node.
1185      EVT IntPtrTy = TLI.getPointerTy();
1186      Ops.push_back(CurDAG->getTargetConstant(4/*MEM*/ | (SelOps.size()<< 3),
1187                                              IntPtrTy));
1188      Ops.insert(Ops.end(), SelOps.begin(), SelOps.end());
1189      i += 2;
1190    }
1191  }
1192
1193  // Add the flag input back if present.
1194  if (e != InOps.size())
1195    Ops.push_back(InOps.back());
1196}
1197
1198/// findFlagUse - Return use of EVT::Flag value produced by the specified
1199/// SDNode.
1200///
1201static SDNode *findFlagUse(SDNode *N) {
1202  unsigned FlagResNo = N->getNumValues()-1;
1203  for (SDNode::use_iterator I = N->use_begin(), E = N->use_end(); I != E; ++I) {
1204    SDUse &Use = I.getUse();
1205    if (Use.getResNo() == FlagResNo)
1206      return Use.getUser();
1207  }
1208  return NULL;
1209}
1210
1211/// findNonImmUse - Return true if "Use" is a non-immediate use of "Def".
1212/// This function recursively traverses up the operand chain, ignoring
1213/// certain nodes.
1214static bool findNonImmUse(SDNode *Use, SDNode* Def, SDNode *ImmedUse,
1215                          SDNode *Root,
1216                          SmallPtrSet<SDNode*, 16> &Visited) {
1217  if (Use->getNodeId() < Def->getNodeId() ||
1218      !Visited.insert(Use))
1219    return false;
1220
1221  for (unsigned i = 0, e = Use->getNumOperands(); i != e; ++i) {
1222    SDNode *N = Use->getOperand(i).getNode();
1223    if (N == Def) {
1224      if (Use == ImmedUse || Use == Root)
1225        continue;  // We are not looking for immediate use.
1226      assert(N != Root);
1227      return true;
1228    }
1229
1230    // Traverse up the operand chain.
1231    if (findNonImmUse(N, Def, ImmedUse, Root, Visited))
1232      return true;
1233  }
1234  return false;
1235}
1236
1237/// isNonImmUse - Start searching from Root up the DAG to check is Def can
1238/// be reached. Return true if that's the case. However, ignore direct uses
1239/// by ImmedUse (which would be U in the example illustrated in
1240/// IsLegalAndProfitableToFold) and by Root (which can happen in the store
1241/// case).
1242/// FIXME: to be really generic, we should allow direct use by any node
1243/// that is being folded. But realisticly since we only fold loads which
1244/// have one non-chain use, we only need to watch out for load/op/store
1245/// and load/op/cmp case where the root (store / cmp) may reach the load via
1246/// its chain operand.
1247static inline bool isNonImmUse(SDNode *Root, SDNode *Def, SDNode *ImmedUse) {
1248  SmallPtrSet<SDNode*, 16> Visited;
1249  return findNonImmUse(Root, Def, ImmedUse, Root, Visited);
1250}
1251
1252/// IsLegalAndProfitableToFold - Returns true if the specific operand node N of
1253/// U can be folded during instruction selection that starts at Root and
1254/// folding N is profitable.
1255bool SelectionDAGISel::IsLegalAndProfitableToFold(SDNode *N, SDNode *U,
1256                                                  SDNode *Root) const {
1257  if (OptLevel == CodeGenOpt::None) return false;
1258
1259  // If Root use can somehow reach N through a path that that doesn't contain
1260  // U then folding N would create a cycle. e.g. In the following
1261  // diagram, Root can reach N through X. If N is folded into into Root, then
1262  // X is both a predecessor and a successor of U.
1263  //
1264  //          [N*]           //
1265  //         ^   ^           //
1266  //        /     \          //
1267  //      [U*]    [X]?       //
1268  //        ^     ^          //
1269  //         \   /           //
1270  //          \ /            //
1271  //         [Root*]         //
1272  //
1273  // * indicates nodes to be folded together.
1274  //
1275  // If Root produces a flag, then it gets (even more) interesting. Since it
1276  // will be "glued" together with its flag use in the scheduler, we need to
1277  // check if it might reach N.
1278  //
1279  //          [N*]           //
1280  //         ^   ^           //
1281  //        /     \          //
1282  //      [U*]    [X]?       //
1283  //        ^       ^        //
1284  //         \       \       //
1285  //          \      |       //
1286  //         [Root*] |       //
1287  //          ^      |       //
1288  //          f      |       //
1289  //          |      /       //
1290  //         [Y]    /        //
1291  //           ^   /         //
1292  //           f  /          //
1293  //           | /           //
1294  //          [FU]           //
1295  //
1296  // If FU (flag use) indirectly reaches N (the load), and Root folds N
1297  // (call it Fold), then X is a predecessor of FU and a successor of
1298  // Fold. But since Fold and FU are flagged together, this will create
1299  // a cycle in the scheduling graph.
1300
1301  EVT VT = Root->getValueType(Root->getNumValues()-1);
1302  while (VT == MVT::Flag) {
1303    SDNode *FU = findFlagUse(Root);
1304    if (FU == NULL)
1305      break;
1306    Root = FU;
1307    VT = Root->getValueType(Root->getNumValues()-1);
1308  }
1309
1310  return !isNonImmUse(Root, N, U);
1311}
1312
1313SDNode *SelectionDAGISel::Select_INLINEASM(SDValue N) {
1314  std::vector<SDValue> Ops(N.getNode()->op_begin(), N.getNode()->op_end());
1315  SelectInlineAsmMemoryOperands(Ops);
1316
1317  std::vector<EVT> VTs;
1318  VTs.push_back(MVT::Other);
1319  VTs.push_back(MVT::Flag);
1320  SDValue New = CurDAG->getNode(ISD::INLINEASM, N.getDebugLoc(),
1321                                VTs, &Ops[0], Ops.size());
1322  return New.getNode();
1323}
1324
1325SDNode *SelectionDAGISel::Select_UNDEF(const SDValue &N) {
1326  return CurDAG->SelectNodeTo(N.getNode(), TargetInstrInfo::IMPLICIT_DEF,
1327                              N.getValueType());
1328}
1329
1330SDNode *SelectionDAGISel::Select_EH_LABEL(const SDValue &N) {
1331  SDValue Chain = N.getOperand(0);
1332  unsigned C = cast<LabelSDNode>(N)->getLabelID();
1333  SDValue Tmp = CurDAG->getTargetConstant(C, MVT::i32);
1334  return CurDAG->SelectNodeTo(N.getNode(), TargetInstrInfo::EH_LABEL,
1335                              MVT::Other, Tmp, Chain);
1336}
1337
1338void SelectionDAGISel::CannotYetSelect(SDValue N) {
1339  std::string msg;
1340  raw_string_ostream Msg(msg);
1341  Msg << "Cannot yet select: ";
1342  N.getNode()->print(Msg, CurDAG);
1343  llvm_report_error(Msg.str());
1344}
1345
1346void SelectionDAGISel::CannotYetSelectIntrinsic(SDValue N) {
1347  errs() << "Cannot yet select: ";
1348  unsigned iid =
1349    cast<ConstantSDNode>(N.getOperand(N.getOperand(0).getValueType() == MVT::Other))->getZExtValue();
1350  if (iid < Intrinsic::num_intrinsics)
1351    llvm_report_error("Cannot yet select: intrinsic %" + Intrinsic::getName((Intrinsic::ID)iid));
1352  else if (const TargetIntrinsicInfo *tii = TM.getIntrinsicInfo())
1353    llvm_report_error(Twine("Cannot yet select: target intrinsic %") +
1354                      tii->getName(iid));
1355}
1356
1357char SelectionDAGISel::ID = 0;
1358