hid.h revision 191375
1110385Sbenno/*- 2110385Sbenno * Copyright (c) 2000 Tsubai Masanari. All rights reserved. 3110385Sbenno * 4110385Sbenno * Redistribution and use in source and binary forms, with or without 5110385Sbenno * modification, are permitted provided that the following conditions 6110385Sbenno * are met: 7110385Sbenno * 1. Redistributions of source code must retain the above copyright 8110385Sbenno * notice, this list of conditions and the following disclaimer. 9110385Sbenno * 2. Redistributions in binary form must reproduce the above copyright 10110385Sbenno * notice, this list of conditions and the following disclaimer in the 11110385Sbenno * documentation and/or other materials provided with the distribution. 12110385Sbenno * 3. The name of the author may not be used to endorse or promote products 13110385Sbenno * derived from this software without specific prior written permission. 14110385Sbenno * 15110385Sbenno * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR 16110385Sbenno * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES 17110385Sbenno * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 18110385Sbenno * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT, 19110385Sbenno * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT 20110385Sbenno * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, 21110385Sbenno * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY 22110385Sbenno * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT 23110385Sbenno * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE 24110385Sbenno * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. 25110385Sbenno * 26110385Sbenno * $NetBSD: hid.h,v 1.2 2001/08/22 21:05:25 matt Exp $ 27110385Sbenno * $FreeBSD: head/sys/powerpc/include/hid.h 191375 2009-04-22 13:11:38Z raj $ 28110385Sbenno */ 29110385Sbenno 30110385Sbenno#ifndef _POWERPC_HID_H_ 31110385Sbenno#define _POWERPC_HID_H_ 32110385Sbenno 33110385Sbenno/* Hardware Implementation Dependent registers for the PowerPC */ 34110385Sbenno 35191375Sraj#define HID0_EMCP 0x80000000 /* Enable machine check pin */ 36110385Sbenno#define HID0_DBP 0x40000000 /* Disable 60x bus parity generation */ 37110385Sbenno#define HID0_EBA 0x20000000 /* Enable 60x bus address parity checking */ 38110385Sbenno#define HID0_EBD 0x10000000 /* Enable 60x bus data parity checking */ 39110385Sbenno#define HID0_BCLK 0x08000000 /* CLK_OUT clock type selection */ 40110385Sbenno#define HID0_EICE 0x04000000 /* Enable ICE output */ 41110385Sbenno#define HID0_ECLK 0x02000000 /* CLK_OUT clock type selection */ 42110385Sbenno#define HID0_PAR 0x01000000 /* Disable precharge of ARTRY */ 43110385Sbenno#define HID0_STEN 0x01000000 /* Software table search enable (7450) */ 44141224Sgrehan#define HID0_HBATEN 0x00800000 /* High BAT enable (74[45][578]) */ 45110385Sbenno#define HID0_DOZE 0x00800000 /* Enable doze mode */ 46110385Sbenno#define HID0_NAP 0x00400000 /* Enable nap mode */ 47110385Sbenno#define HID0_SLEEP 0x00200000 /* Enable sleep mode */ 48110385Sbenno#define HID0_DPM 0x00100000 /* Enable Dynamic power management */ 49110385Sbenno#define HID0_RISEG 0x00080000 /* Read I-SEG */ 50190681Snwhitehorn#define HID0_TG 0x00040000 /* Timebase Granularity (OEA64) */ 51141224Sgrehan#define HID0_BHTCLR 0x00040000 /* Clear branch history table (7450) */ 52110385Sbenno#define HID0_EIEC 0x00040000 /* Enable internal error checking */ 53141224Sgrehan#define HID0_XAEN 0x00020000 /* Enable eXtended Addressing (7450) */ 54110385Sbenno#define HID0_NHR 0x00010000 /* Not hard reset */ 55110385Sbenno#define HID0_ICE 0x00008000 /* Enable i-cache */ 56110385Sbenno#define HID0_DCE 0x00004000 /* Enable d-cache */ 57110385Sbenno#define HID0_ILOCK 0x00002000 /* i-cache lock */ 58110385Sbenno#define HID0_DLOCK 0x00001000 /* d-cache lock */ 59110385Sbenno#define HID0_ICFI 0x00000800 /* i-cache flush invalidate */ 60110385Sbenno#define HID0_DCFI 0x00000400 /* d-cache flush invalidate */ 61110385Sbenno#define HID0_SPD 0x00000200 /* Disable speculative cache access */ 62125614Sgrehan#define HID0_XBSEN 0x00000100 /* Extended BAT block-size enable (7457) */ 63110385Sbenno#define HID0_IFEM 0x00000100 /* Enable M-bit for I-fetch */ 64141224Sgrehan#define HID0_XBSEN 0x00000100 /* Extended BAT block size enable (7455+)*/ 65110385Sbenno#define HID0_SGE 0x00000080 /* Enable store gathering */ 66110385Sbenno#define HID0_DCFA 0x00000040 /* Data cache flush assist */ 67110385Sbenno#define HID0_BTIC 0x00000020 /* Enable BTIC */ 68176534Sraj#define HID0_LRSTK 0x00000010 /* Link register stack enable (7450) */ 69110385Sbenno#define HID0_ABE 0x00000008 /* Enable address broadcast */ 70176534Sraj#define HID0_FOLD 0x00000008 /* Branch folding enable (7450) */ 71110385Sbenno#define HID0_BHT 0x00000004 /* Enable branch history table */ 72110385Sbenno#define HID0_NOPTI 0x00000001 /* No-op the dcbt(st) */ 73110385Sbenno 74176742Sraj#define HID0_AIM_TBEN 0x04000000 /* Time base enable (7450) */ 75176742Sraj 76191375Sraj#define HID0_E500_TBEN 0x00004000 /* Time Base and decr. enable */ 77191375Sraj#define HID0_E500_SEL_TBCLK 0x00002000 /* Select Time Base clock */ 78191375Sraj#define HID0_E500_MAS7UPDEN 0x00000080 /* Enable MAS7 update (e500v2) */ 79176742Sraj 80110385Sbenno#define HID0_BITMASK \ 81110385Sbenno "\20" \ 82110385Sbenno "\040EMCP\037DBP\036EBA\035EBD\034BCLK\033EICE\032ECLK\031PAR" \ 83110385Sbenno "\030DOZE\027NAP\026SLEEP\025DPM\024RISEG\023EIEC\022res\021NHR" \ 84110385Sbenno "\020ICE\017DCE\016ILOCK\015DLOCK\014ICFI\013DCFI\012SPD\011IFEM" \ 85110385Sbenno "\010SGE\007DCFA\006BTIC\005FBIOB\004ABE\003BHT\002NOPDST\001NOPTI" 86110385Sbenno 87110385Sbenno#define HID0_7450_BITMASK \ 88110385Sbenno "\20" \ 89110385Sbenno "\040EMCP\037b1\036b2\035b3\034b4\033TBEN\032b6\031STEN" \ 90125614Sgrehan "\030HBATEN\027NAP\026SLEEP\025DPM\024b12\023BHTCLR\022XAEN\021NHR" \ 91125614Sgrehan "\020ICE\017DCE\016ILOCK\015DLOCK\014ICFI\013DCFI\012SPD\011XBSEN" \ 92110385Sbenno "\010SGE\007b25\006BTIC\005LRSTK\004FOLD\003BHT\002NOPDST\001NOPTI" 93110385Sbenno 94176534Sraj#define HID0_E500_BITMASK \ 95176534Sraj "\20" \ 96176534Sraj "\040EMCP\037b1\036b2\035b3\034b4\033b5\032b6\031b7" \ 97176534Sraj "\030DOZE\027NAP\026SLEEP\025b11\024b12\023b13\022b14\021b15" \ 98176534Sraj "\020b16\017TBEN\016SEL_TBCLK\015b19\014b20\013b21\012b22\011b23" \ 99176534Sraj "\010EN_MAS7_UPDATE\007DCFA\006b26\005b27\004b28\003b29\002b30\001NOPTI" 100176534Sraj 101110385Sbenno/* 102110385Sbenno * HID0 bit definitions per cpu model 103110385Sbenno * 104176742Sraj * bit 603 604 750 7400 7410 7450 7457 e500 105176742Sraj * 0 EMCP EMCP EMCP EMCP EMCP - - EMCP 106176742Sraj * 1 - ECP DBP - - - - - 107176742Sraj * 2 EBA EBA EBA EBA EDA - - - 108176742Sraj * 3 EBD EBD EBD EBD EBD - - - 109176742Sraj * 4 SBCLK - BCLK BCKL BCLK - - - 110176742Sraj * 5 EICE - - - - TBEN TBEN - 111176742Sraj * 6 ECLK - ECLK ECLK ECLK - - - 112176742Sraj * 7 PAR PAR PAR PAR PAR STEN STEN - 113176742Sraj * 8 DOZE - DOZE DOZE DOZE - HBATEN DOZE 114176742Sraj * 9 NAP - NAP NAP NAP NAP NAP NAP 115176742Sraj * 10 SLEEP - SLEEP SLEEP SLEEP SLEEP SLEEP SLEEP 116176742Sraj * 11 DPM - DPM DPM DPM DPM DPM - 117176742Sraj * 12 RISEG - - RISEG - - - - 118176742Sraj * 13 - - - EIEC EIEC BHTCLR BHTCLR - 119176742Sraj * 14 - - - - - XAEN XAEN - 120176742Sraj * 15 - NHR NHR NHR NHR NHR NHR - 121176742Sraj * 16 ICE ICE ICE ICE ICE ICE ICE - 122176742Sraj * 17 DCE DCE DCE DCE DCE DCE DCE TBEN 123176742Sraj * 18 ILOCK ILOCK ILOCK ILOCK ILOCK ILOCK ILOCK SEL_TBCLK 124176742Sraj * 19 DLOCK DLOCK DLOCK DLOCK DLOCK DLOCK DLOCK - 125176742Sraj * 20 ICFI ICFI ICFI ICFI ICFI ICFI ICFI - 126176742Sraj * 21 DCFI DCFI DCFI DCFI DCFI DCFI DCFI - 127176742Sraj * 22 - - SPD SPD SPG SPD SPD - 128176742Sraj * 23 - - IFEM IFTT IFTT - XBSEN - 129176742Sraj * 24 - SIE SGE SGE SGE SGE SGE EN_MAS7_UPDATE 130176742Sraj * 25 - - DCFA DCFA DCFA - - DCFA 131176742Sraj * 26 - - BTIC BTIC BTIC BTIC BTIC - 132176742Sraj * 27 FBIOB - - - - LRSTK LRSTK - 133176742Sraj * 28 - - ABE - - FOLD FOLD - 134176742Sraj * 29 - BHT BHT BHT BHT BHT BHT - 135176742Sraj * 30 - - - NOPDST NOPDST NOPDST NOPDST - 136176742Sraj * 31 NOOPTI - NOOPTI NOPTI NOPTI NOPTI NOPTI NOPTI 137110385Sbenno * 138110385Sbenno * 604: ECP = Enable cache parity checking 139110385Sbenno * 604: SIE = Serial instruction execution disable 140110385Sbenno * 7450: TBEN = Time Base Enable 141110385Sbenno * 7450: STEN = Software table lookup enable 142110385Sbenno * 7450: BHTCLR = Branch history clear 143125614Sgrehan * 7450: XAEN = Extended Addressing Enabled 144110385Sbenno * 7450: LRSTK = Link Register Stack Enable 145110385Sbenno * 7450: FOLD = Branch folding enable 146125614Sgrehan * 7457: HBATEN = High BAT Enable 147125614Sgrehan * 7457: XBSEN = Extended BAT Block Size Enable 148110385Sbenno */ 149110385Sbenno 150191375Sraj#define HID1_E500_ABE 0x00001000 /* Address broadcast enable */ 151191375Sraj#define HID1_E500_ASTME 0x00002000 /* Address bus streaming mode enable */ 152191375Sraj#define HID1_E500_RFXE 0x00020000 /* Read fault exception enable */ 153191375Sraj 154191375Sraj#define HID0_E500_DEFAULT_SET (HID0_EMCP | HID0_E500_TBEN) 155191375Sraj#define HID1_E500_DEFAULT_SET (HID1_E500_ABE | HID1_E500_ASTME) 156191375Sraj 157190953Snwhitehorn#define HID5_970_DCBZ_SIZE_HI 0x01000000 /* dcbz does a 32-byte store */ 158190953Snwhitehorn 159110385Sbenno#endif /* _POWERPC_HID_H_ */ 160