armada-xp-gp.dts revision 303975
1/*
2 * Device Tree file for Marvell Armada XP development board
3 * (DB-MV784MP-GP)
4 *
5 * Copyright (C) 2013-2014 Marvell
6 *
7 * Lior Amsalem <alior@marvell.com>
8 * Gregory CLEMENT <gregory.clement@free-electrons.com>
9 * Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
10 *
11 * This file is dual-licensed: you can use it either under the terms
12 * of the GPL or the X11 license, at your option. Note that this dual
13 * licensing only applies to this file, and not this project as a
14 * whole.
15 *
16 *  a) This file is free software; you can redistribute it and/or
17 *     modify it under the terms of the GNU General Public License as
18 *     published by the Free Software Foundation; either version 2 of the
19 *     License, or (at your option) any later version.
20 *
21 *     This file is distributed in the hope that it will be useful
22 *     but WITHOUT ANY WARRANTY; without even the implied warranty of
23 *     MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
24 *     GNU General Public License for more details.
25 *
26 * Or, alternatively
27 *
28 *  b) Permission is hereby granted, free of charge, to any person
29 *     obtaining a copy of this software and associated documentation
30 *     files (the "Software"), to deal in the Software without
31 *     restriction, including without limitation the rights to use
32 *     copy, modify, merge, publish, distribute, sublicense, and/or
33 *     sell copies of the Software, and to permit persons to whom the
34 *     Software is furnished to do so, subject to the following
35 *     conditions:
36 *
37 *     The above copyright notice and this permission notice shall be
38 *     included in all copies or substantial portions of the Software.
39 *
40 *     THE SOFTWARE IS PROVIDED , WITHOUT WARRANTY OF ANY KIND
41 *     EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES
42 *     OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
43 *     NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT
44 *     HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY
45 *     WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
46 *     FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
47 *     OTHER DEALINGS IN THE SOFTWARE.
48 *
49 * Note: this Device Tree assumes that the bootloader has remapped the
50 * internal registers to 0xf1000000 (instead of the default
51 * 0xd0000000). The 0xf1000000 is the default used by the recent,
52 * DT-capable, U-Boot bootloaders provided by Marvell. Some earlier
53 * boards were delivered with an older version of the bootloader that
54 * left internal registers mapped at 0xd0000000. If you are in this
55 * situation, you should either update your bootloader (preferred
56 * solution) or the below Device Tree should be adjusted.
57 */
58
59/dts-v1/;
60#include <dt-bindings/gpio/gpio.h>
61#include "armada-xp-mv78460.dtsi"
62
63/ {
64	model = "Marvell Armada XP Development Board DB-MV784MP-GP";
65	compatible = "marvell,axp-gp", "marvell,armadaxp-mv78460", "marvell,armadaxp", "marvell,armada-370-xp";
66
67	chosen {
68		stdout-path = "serial0:115200n8";
69	};
70
71	memory {
72		device_type = "memory";
73		/*
74                 * 8 GB of plug-in RAM modules by default.The amount
75                 * of memory available can be changed by the
76                 * bootloader according the size of the module
77                 * actually plugged. However, memory between
78                 * 0xF0000000 to 0xFFFFFFFF cannot be used, as it is
79                 * the address range used for I/O (internal registers,
80                 * MBus windows).
81		 */
82		reg = <0x00000000 0x00000000 0x00000000 0xf0000000>,
83		      <0x00000001 0x00000000 0x00000001 0x00000000>;
84	};
85
86	cpus {
87		pm_pic {
88			ctrl-gpios = <&gpio0 16 GPIO_ACTIVE_LOW>,
89				     <&gpio0 17 GPIO_ACTIVE_LOW>,
90				     <&gpio0 18 GPIO_ACTIVE_LOW>;
91		};
92	};
93
94	soc {
95		ranges = <MBUS_ID(0xf0, 0x01) 0 0 0xf1000000 0x100000
96			  MBUS_ID(0x01, 0x1d) 0 0 0xfff00000 0x100000
97			  MBUS_ID(0x01, 0x2f) 0 0 0xf0000000 0x1000000
98			  MBUS_ID(0x09, 0x09) 0 0 0xf8100000 0x10000
99			  MBUS_ID(0x09, 0x05) 0 0 0xf8110000 0x10000>;
100
101		devbus-bootcs {
102			status = "okay";
103
104			/* Device Bus parameters are required */
105
106			/* Read parameters */
107			devbus,bus-width    = <16>;
108			devbus,turn-off-ps  = <60000>;
109			devbus,badr-skew-ps = <0>;
110			devbus,acc-first-ps = <124000>;
111			devbus,acc-next-ps  = <248000>;
112			devbus,rd-setup-ps  = <0>;
113			devbus,rd-hold-ps   = <0>;
114
115			/* Write parameters */
116			devbus,sync-enable = <0>;
117			devbus,wr-high-ps  = <60000>;
118			devbus,wr-low-ps   = <60000>;
119			devbus,ale-wr-ps   = <60000>;
120
121			/* NOR 16 MiB */
122			nor@0 {
123				compatible = "cfi-flash";
124				reg = <0 0x1000000>;
125				bank-width = <2>;
126			};
127		};
128
129		pcie-controller {
130			status = "okay";
131
132			/*
133			 * The 3 slots are physically present as
134			 * standard PCIe slots on the board.
135			 */
136			pcie@1,0 {
137				/* Port 0, Lane 0 */
138				status = "okay";
139			};
140			pcie@9,0 {
141				/* Port 2, Lane 0 */
142				status = "okay";
143			};
144			pcie@10,0 {
145				/* Port 3, Lane 0 */
146				status = "okay";
147			};
148		};
149
150		internal-regs {
151			serial@12000 {
152				status = "okay";
153			};
154			serial@12100 {
155				status = "okay";
156			};
157			serial@12200 {
158				status = "okay";
159			};
160			serial@12300 {
161				status = "okay";
162			};
163			pinctrl {
164				pinctrl-0 = <&pic_pins>;
165				pinctrl-names = "default";
166				pic_pins: pic-pins-0 {
167					marvell,pins = "mpp16", "mpp17",
168						       "mpp18";
169					marvell,function = "gpio";
170				};
171			};
172			sata@a0000 {
173				nr-ports = <2>;
174				status = "okay";
175			};
176
177			mdio {
178				phy0: ethernet-phy@0 {
179					reg = <16>;
180				};
181
182				phy1: ethernet-phy@1 {
183					reg = <17>;
184				};
185
186				phy2: ethernet-phy@2 {
187					reg = <18>;
188				};
189
190				phy3: ethernet-phy@3 {
191					reg = <19>;
192				};
193			};
194
195			ethernet@70000 {
196				status = "okay";
197				phy = <&phy0>;
198				phy-mode = "qsgmii";
199			};
200			ethernet@74000 {
201				status = "okay";
202				phy = <&phy1>;
203				phy-mode = "qsgmii";
204			};
205			ethernet@30000 {
206				status = "okay";
207				phy = <&phy2>;
208				phy-mode = "qsgmii";
209			};
210			ethernet@34000 {
211				status = "okay";
212				phy = <&phy3>;
213				phy-mode = "qsgmii";
214			};
215
216			/* Front-side USB slot */
217			usb@50000 {
218				status = "okay";
219			};
220
221			/* Back-side USB slot */
222			usb@51000 {
223				status = "okay";
224			};
225
226			spi0: spi@10600 {
227				status = "okay";
228
229				spi-flash@0 {
230					#address-cells = <1>;
231					#size-cells = <1>;
232					compatible = "n25q128a13", "jedec,spi-nor";
233					reg = <0>; /* Chip select 0 */
234					spi-max-frequency = <108000000>;
235				};
236			};
237
238			nand@d0000 {
239				status = "okay";
240				num-cs = <1>;
241				marvell,nand-keep-config;
242				marvell,nand-enable-arbiter;
243				nand-on-flash-bbt;
244			};
245		};
246	};
247};
248