if_rlreg.h revision 185753
1/*-
2 * Copyright (c) 1997, 1998-2003
3 *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 *    notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 *    notice, this list of conditions and the following disclaimer in the
12 *    documentation and/or other materials provided with the distribution.
13 * 3. All advertising materials mentioning features or use of this software
14 *    must display the following acknowledgement:
15 *	This product includes software developed by Bill Paul.
16 * 4. Neither the name of the author nor the names of any co-contributors
17 *    may be used to endorse or promote products derived from this software
18 *    without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30 * THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * $FreeBSD: head/sys/pci/if_rlreg.h 185753 2008-12-08 02:34:13Z yongari $
33 */
34
35/*
36 * RealTek 8129/8139 register offsets
37 */
38#define	RL_IDR0		0x0000		/* ID register 0 (station addr) */
39#define RL_IDR1		0x0001		/* Must use 32-bit accesses (?) */
40#define RL_IDR2		0x0002
41#define RL_IDR3		0x0003
42#define RL_IDR4		0x0004
43#define RL_IDR5		0x0005
44					/* 0006-0007 reserved */
45#define RL_MAR0		0x0008		/* Multicast hash table */
46#define RL_MAR1		0x0009
47#define RL_MAR2		0x000A
48#define RL_MAR3		0x000B
49#define RL_MAR4		0x000C
50#define RL_MAR5		0x000D
51#define RL_MAR6		0x000E
52#define RL_MAR7		0x000F
53
54#define RL_TXSTAT0	0x0010		/* status of TX descriptor 0 */
55#define RL_TXSTAT1	0x0014		/* status of TX descriptor 1 */
56#define RL_TXSTAT2	0x0018		/* status of TX descriptor 2 */
57#define RL_TXSTAT3	0x001C		/* status of TX descriptor 3 */
58
59#define RL_TXADDR0	0x0020		/* address of TX descriptor 0 */
60#define RL_TXADDR1	0x0024		/* address of TX descriptor 1 */
61#define RL_TXADDR2	0x0028		/* address of TX descriptor 2 */
62#define RL_TXADDR3	0x002C		/* address of TX descriptor 3 */
63
64#define RL_RXADDR		0x0030	/* RX ring start address */
65#define RL_RX_EARLY_BYTES	0x0034	/* RX early byte count */
66#define RL_RX_EARLY_STAT	0x0036	/* RX early status */
67#define RL_COMMAND	0x0037		/* command register */
68#define RL_CURRXADDR	0x0038		/* current address of packet read */
69#define RL_CURRXBUF	0x003A		/* current RX buffer address */
70#define RL_IMR		0x003C		/* interrupt mask register */
71#define RL_ISR		0x003E		/* interrupt status register */
72#define RL_TXCFG	0x0040		/* transmit config */
73#define RL_RXCFG	0x0044		/* receive config */
74#define RL_TIMERCNT	0x0048		/* timer count register */
75#define RL_MISSEDPKT	0x004C		/* missed packet counter */
76#define RL_EECMD	0x0050		/* EEPROM command register */
77#define RL_CFG0		0x0051		/* config register #0 */
78#define RL_CFG1		0x0052		/* config register #1 */
79#define	RL_CFG2		0x0053		/* config register #2 */
80#define	RL_CFG3		0x0054		/* config register #3 */
81#define	RL_CFG4		0x0055		/* config register #4 */
82#define	RL_CFG5		0x0056		/* config register #5 */
83					/* 0057 reserved */
84#define RL_MEDIASTAT	0x0058		/* media status register (8139) */
85					/* 0059-005A reserved */
86#define RL_MII		0x005A		/* 8129 chip only */
87#define RL_HALTCLK	0x005B
88#define RL_MULTIINTR	0x005C		/* multiple interrupt */
89#define RL_PCIREV	0x005E		/* PCI revision value */
90					/* 005F reserved */
91#define RL_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
92
93/* Direct PHY access registers only available on 8139 */
94#define RL_BMCR		0x0062		/* PHY basic mode control */
95#define RL_BMSR		0x0064		/* PHY basic mode status */
96#define RL_ANAR		0x0066		/* PHY autoneg advert */
97#define RL_LPAR		0x0068		/* PHY link partner ability */
98#define RL_ANER		0x006A		/* PHY autoneg expansion */
99
100#define RL_DISCCNT	0x006C		/* disconnect counter */
101#define RL_FALSECAR	0x006E		/* false carrier counter */
102#define RL_NWAYTST	0x0070		/* NWAY test register */
103#define RL_RX_ER	0x0072		/* RX_ER counter */
104#define RL_CSCFG	0x0074		/* CS configuration register */
105
106/*
107 * When operating in special C+ mode, some of the registers in an
108 * 8139C+ chip have different definitions. These are also used for
109 * the 8169 gigE chip.
110 */
111#define RL_DUMPSTATS_LO		0x0010	/* counter dump command register */
112#define RL_DUMPSTATS_HI		0x0014	/* counter dump command register */
113#define RL_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
114#define RL_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
115#define RL_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte alignment */
116#define RL_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte alignment */
117#define RL_CFG2			0x0053
118#define RL_TIMERINT		0x0054	/* interrupt on timer expire */
119#define RL_TXSTART		0x00D9	/* 8 bits */
120#define RL_CPLUS_CMD		0x00E0	/* 16 bits */
121#define RL_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
122#define RL_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
123#define RL_EARLY_TX_THRESH	0x00EC	/* 8 bits */
124
125/*
126 * Registers specific to the 8169 gigE chip
127 */
128#define RL_TIMERINT_8169	0x0058	/* different offset than 8139 */
129#define RL_PHYAR		0x0060
130#define RL_TBICSR		0x0064
131#define RL_TBI_ANAR		0x0068
132#define RL_TBI_LPAR		0x006A
133#define RL_GMEDIASTAT		0x006C	/* 8 bits */
134#define RL_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
135#define RL_GTXSTART		0x0038	/* 8 bits */
136
137/*
138 * TX config register bits
139 */
140#define RL_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
141#define RL_TXCFG_MAXDMA		0x00000700	/* max DMA burst size */
142#define RL_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
143#define RL_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
144#define RL_TXCFG_IFG2		0x00080000	/* 8169 only */
145#define RL_TXCFG_IFG		0x03000000	/* interframe gap */
146#define RL_TXCFG_HWREV		0x7CC00000
147
148#define RL_LOOPTEST_OFF		0x00000000
149#define RL_LOOPTEST_ON		0x00020000
150#define RL_LOOPTEST_ON_CPLUS	0x00060000
151
152/* Known revision codes. */
153
154#define RL_HWREV_8169		0x00000000
155#define RL_HWREV_8110S		0x00800000
156#define RL_HWREV_8169S		0x04000000
157#define RL_HWREV_8169_8110SB	0x10000000
158#define RL_HWREV_8169_8110SC	0x18000000
159#define RL_HWREV_8102EL		0x24800000
160#define RL_HWREV_8168D		0x28000000
161#define RL_HWREV_8168_SPIN1	0x30000000
162#define RL_HWREV_8100E		0x30800000
163#define RL_HWREV_8101E		0x34000000
164#define RL_HWREV_8102E		0x34800000
165#define RL_HWREV_8168_SPIN2	0x38000000
166#define RL_HWREV_8168_SPIN3	0x38400000
167#define RL_HWREV_8168C		0x3C000000
168#define RL_HWREV_8168C_SPIN2	0x3C400000
169#define RL_HWREV_8168CP		0x3C800000
170#define RL_HWREV_8139		0x60000000
171#define RL_HWREV_8139A		0x70000000
172#define RL_HWREV_8139AG		0x70800000
173#define RL_HWREV_8139B		0x78000000
174#define RL_HWREV_8130		0x7C000000
175#define RL_HWREV_8139C		0x74000000
176#define RL_HWREV_8139D		0x74400000
177#define RL_HWREV_8139CPLUS	0x74800000
178#define RL_HWREV_8101		0x74c00000
179#define RL_HWREV_8100		0x78800000
180#define RL_HWREV_8169_8110SBL	0x7CC00000
181
182#define RL_TXDMA_16BYTES	0x00000000
183#define RL_TXDMA_32BYTES	0x00000100
184#define RL_TXDMA_64BYTES	0x00000200
185#define RL_TXDMA_128BYTES	0x00000300
186#define RL_TXDMA_256BYTES	0x00000400
187#define RL_TXDMA_512BYTES	0x00000500
188#define RL_TXDMA_1024BYTES	0x00000600
189#define RL_TXDMA_2048BYTES	0x00000700
190
191/*
192 * Transmit descriptor status register bits.
193 */
194#define RL_TXSTAT_LENMASK	0x00001FFF
195#define RL_TXSTAT_OWN		0x00002000
196#define RL_TXSTAT_TX_UNDERRUN	0x00004000
197#define RL_TXSTAT_TX_OK		0x00008000
198#define RL_TXSTAT_EARLY_THRESH	0x003F0000
199#define RL_TXSTAT_COLLCNT	0x0F000000
200#define RL_TXSTAT_CARR_HBEAT	0x10000000
201#define RL_TXSTAT_OUTOFWIN	0x20000000
202#define RL_TXSTAT_TXABRT	0x40000000
203#define RL_TXSTAT_CARRLOSS	0x80000000
204
205/*
206 * Interrupt status register bits.
207 */
208#define RL_ISR_RX_OK		0x0001
209#define RL_ISR_RX_ERR		0x0002
210#define RL_ISR_TX_OK		0x0004
211#define RL_ISR_TX_ERR		0x0008
212#define RL_ISR_RX_OVERRUN	0x0010
213#define RL_ISR_PKT_UNDERRUN	0x0020
214#define RL_ISR_LINKCHG		0x0020	/* 8169 only */
215#define RL_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
216#define RL_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
217#define RL_ISR_SWI		0x0100	/* C+ only */
218#define RL_ISR_CABLE_LEN_CHGD	0x2000
219#define RL_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
220#define RL_ISR_TIMEOUT_EXPIRED	0x4000
221#define RL_ISR_SYSTEM_ERR	0x8000
222
223#define RL_INTRS	\
224	(RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|		\
225	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
226	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR)
227
228#ifdef RE_TX_MODERATION
229#define RL_INTRS_CPLUS	\
230	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|			\
231	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
232	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
233#else
234#define RL_INTRS_CPLUS	\
235	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|RL_ISR_TX_OK|		\
236	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
237	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
238#endif
239
240/*
241 * Media status register. (8139 only)
242 */
243#define RL_MEDIASTAT_RXPAUSE	0x01
244#define RL_MEDIASTAT_TXPAUSE	0x02
245#define RL_MEDIASTAT_LINK	0x04
246#define RL_MEDIASTAT_SPEED10	0x08
247#define RL_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
248#define RL_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
249
250/*
251 * Receive config register.
252 */
253#define RL_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
254#define RL_RXCFG_RX_INDIV	0x00000002	/* match filter */
255#define RL_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
256#define RL_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
257#define RL_RXCFG_RX_RUNT	0x00000010
258#define RL_RXCFG_RX_ERRPKT	0x00000020
259#define RL_RXCFG_WRAP		0x00000080
260#define RL_RXCFG_MAXDMA		0x00000700
261#define RL_RXCFG_BUFSZ		0x00001800
262#define RL_RXCFG_FIFOTHRESH	0x0000E000
263#define RL_RXCFG_EARLYTHRESH	0x07000000
264
265#define RL_RXDMA_16BYTES	0x00000000
266#define RL_RXDMA_32BYTES	0x00000100
267#define RL_RXDMA_64BYTES	0x00000200
268#define RL_RXDMA_128BYTES	0x00000300
269#define RL_RXDMA_256BYTES	0x00000400
270#define RL_RXDMA_512BYTES	0x00000500
271#define RL_RXDMA_1024BYTES	0x00000600
272#define RL_RXDMA_UNLIMITED	0x00000700
273
274#define RL_RXBUF_8		0x00000000
275#define RL_RXBUF_16		0x00000800
276#define RL_RXBUF_32		0x00001000
277#define RL_RXBUF_64		0x00001800
278
279#define RL_RXFIFO_16BYTES	0x00000000
280#define RL_RXFIFO_32BYTES	0x00002000
281#define RL_RXFIFO_64BYTES	0x00004000
282#define RL_RXFIFO_128BYTES	0x00006000
283#define RL_RXFIFO_256BYTES	0x00008000
284#define RL_RXFIFO_512BYTES	0x0000A000
285#define RL_RXFIFO_1024BYTES	0x0000C000
286#define RL_RXFIFO_NOTHRESH	0x0000E000
287
288/*
289 * Bits in RX status header (included with RX'ed packet
290 * in ring buffer).
291 */
292#define RL_RXSTAT_RXOK		0x00000001
293#define RL_RXSTAT_ALIGNERR	0x00000002
294#define RL_RXSTAT_CRCERR	0x00000004
295#define RL_RXSTAT_GIANT		0x00000008
296#define RL_RXSTAT_RUNT		0x00000010
297#define RL_RXSTAT_BADSYM	0x00000020
298#define RL_RXSTAT_BROAD		0x00002000
299#define RL_RXSTAT_INDIV		0x00004000
300#define RL_RXSTAT_MULTI		0x00008000
301#define RL_RXSTAT_LENMASK	0xFFFF0000
302
303#define RL_RXSTAT_UNFINISHED	0xFFF0		/* DMA still in progress */
304/*
305 * Command register.
306 */
307#define RL_CMD_EMPTY_RXBUF	0x0001
308#define RL_CMD_TX_ENB		0x0004
309#define RL_CMD_RX_ENB		0x0008
310#define RL_CMD_RESET		0x0010
311
312/*
313 * Twister register values.  These are completely undocumented and derived
314 * from public sources.
315 */
316#define RL_CSCFG_LINK_OK	0x0400
317#define RL_CSCFG_CHANGE		0x0800
318#define RL_CSCFG_STATUS		0xf000
319#define RL_CSCFG_ROW3		0x7000
320#define RL_CSCFG_ROW2		0x3000
321#define RL_CSCFG_ROW1		0x1000
322#define RL_CSCFG_LINK_DOWN_OFF_CMD 0x03c0
323#define RL_CSCFG_LINK_DOWN_CMD	0xf3c0
324
325#define RL_NWAYTST_RESET	0
326#define RL_NWAYTST_CBL_TEST	0x20
327
328#define RL_PARA78		0x78
329#define RL_PARA78_DEF		0x78fa8388
330#define RL_PARA7C		0x7C
331#define RL_PARA7C_DEF		0xcb38de43
332#define RL_PARA7C_RETUNE	0xfb38de03
333/*
334 * EEPROM control register
335 */
336#define RL_EE_DATAOUT		0x01	/* Data out */
337#define RL_EE_DATAIN		0x02	/* Data in */
338#define RL_EE_CLK		0x04	/* clock */
339#define RL_EE_SEL		0x08	/* chip select */
340#define RL_EE_MODE		(0x40|0x80)
341
342#define RL_EEMODE_OFF		0x00
343#define RL_EEMODE_AUTOLOAD	0x40
344#define RL_EEMODE_PROGRAM	0x80
345#define RL_EEMODE_WRITECFG	(0x80|0x40)
346
347/* 9346 EEPROM commands */
348#define RL_9346_ADDR_LEN	6	/* 93C46 1K: 128x16 */
349#define RL_9356_ADDR_LEN	8	/* 93C56 2K: 256x16 */
350
351#define RL_9346_WRITE          0x5
352#define RL_9346_READ           0x6
353#define RL_9346_ERASE          0x7
354#define RL_9346_EWEN           0x4
355#define RL_9346_EWEN_ADDR      0x30
356#define RL_9456_EWDS           0x4
357#define RL_9346_EWDS_ADDR      0x00
358
359#define RL_EECMD_WRITE		0x140
360#define RL_EECMD_READ_6BIT	0x180
361#define RL_EECMD_READ_8BIT	0x600
362#define RL_EECMD_ERASE		0x1c0
363
364#define RL_EE_ID		0x00
365#define RL_EE_PCI_VID		0x01
366#define RL_EE_PCI_DID		0x02
367/* Location of station address inside EEPROM */
368#define RL_EE_EADDR		0x07
369
370/*
371 * MII register (8129 only)
372 */
373#define RL_MII_CLK		0x01
374#define RL_MII_DATAIN		0x02
375#define RL_MII_DATAOUT		0x04
376#define RL_MII_DIR		0x80	/* 0 == input, 1 == output */
377
378/*
379 * Config 0 register
380 */
381#define RL_CFG0_ROM0		0x01
382#define RL_CFG0_ROM1		0x02
383#define RL_CFG0_ROM2		0x04
384#define RL_CFG0_PL0		0x08
385#define RL_CFG0_PL1		0x10
386#define RL_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
387#define RL_CFG0_PCS		0x40
388#define RL_CFG0_SCR		0x80
389
390/*
391 * Config 1 register
392 */
393#define RL_CFG1_PWRDWN		0x01
394#define RL_CFG1_PME		0x01
395#define RL_CFG1_SLEEP		0x02
396#define RL_CFG1_VPDEN		0x02
397#define RL_CFG1_IOMAP		0x04
398#define RL_CFG1_MEMMAP		0x08
399#define RL_CFG1_RSVD		0x10
400#define	RL_CFG1_LWACT		0x10
401#define RL_CFG1_DRVLOAD		0x20
402#define RL_CFG1_LED0		0x40
403#define RL_CFG1_FULLDUPLEX	0x40	/* 8129 only */
404#define RL_CFG1_LED1		0x80
405
406/*
407 * Config 2 register
408 */
409#define	RL_CFG2_PCI33MHZ	0x00
410#define	RL_CFG2_PCI66MHZ	0x01
411#define	RL_CFG2_PCI64BIT	0x08
412#define	RL_CFG2_AUXPWR		0x10
413#define	RL_CFG2_MSI		0x20
414
415/*
416 * Config 3 register
417 */
418#define	RL_CFG3_GRANTSEL	0x80
419#define	RL_CFG3_WOL_MAGIC	0x20
420#define	RL_CFG3_WOL_LINK	0x10
421#define	RL_CFG3_FAST_B2B	0x01
422
423/*
424 * Config 4 register
425 */
426#define	RL_CFG4_LWPTN		0x04
427#define	RL_CFG4_LWPME		0x10
428
429/*
430 * Config 5 register
431 */
432#define	RL_CFG5_WOL_BCAST	0x40
433#define	RL_CFG5_WOL_MCAST	0x20
434#define	RL_CFG5_WOL_UCAST	0x10
435#define	RL_CFG5_WOL_LANWAKE	0x02
436#define	RL_CFG5_PME_STS		0x01
437
438/*
439 * 8139C+ register definitions
440 */
441
442/* RL_DUMPSTATS_LO register */
443
444#define RL_DUMPSTATS_START	0x00000008
445
446/* Transmit start register */
447
448#define RL_TXSTART_SWI		0x01	/* generate TX interrupt */
449#define RL_TXSTART_START	0x40	/* start normal queue transmit */
450#define RL_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
451
452/*
453 * Config 2 register, 8139C+/8169/8169S/8110S only
454 */
455#define RL_CFG2_BUSFREQ		0x07
456#define RL_CFG2_BUSWIDTH	0x08
457#define RL_CFG2_AUXPWRSTS	0x10
458
459#define RL_BUSFREQ_33MHZ	0x00
460#define RL_BUSFREQ_66MHZ	0x01
461
462#define RL_BUSWIDTH_32BITS	0x00
463#define RL_BUSWIDTH_64BITS	0x08
464
465/* C+ mode command register */
466
467#define RL_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
468#define RL_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
469#define RL_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
470#define RL_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
471#define RL_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
472#define RL_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
473#define	RL_CPLUSCMD_MACSTAT_DIS	0x0080	/* 8168B/C/CP */
474#define	RL_CPLUSCMD_ASF		0x0100	/* 8168C/CP */
475#define	RL_CPLUSCMD_DBG_SEL	0x0200	/* 8168C/CP */
476#define	RL_CPLUSCMD_FORCE_TXFC	0x0400	/* 8168C/CP */
477#define	RL_CPLUSCMD_FORCE_RXFC	0x0800	/* 8168C/CP */
478#define	RL_CPLUSCMD_FORCE_HDPX	0x1000	/* 8168C/CP */
479#define	RL_CPLUSCMD_NORMAL_MODE	0x2000	/* 8168C/CP */
480#define	RL_CPLUSCMD_DBG_ENB	0x4000	/* 8168C/CP */
481#define	RL_CPLUSCMD_BIST_ENB	0x8000	/* 8168C/CP */
482
483/* C+ early transmit threshold */
484
485#define RL_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
486
487/*
488 * Gigabit PHY access register (8169 only)
489 */
490
491#define RL_PHYAR_PHYDATA	0x0000FFFF
492#define RL_PHYAR_PHYREG		0x001F0000
493#define RL_PHYAR_BUSY		0x80000000
494
495/*
496 * Gigabit media status (8169 only)
497 */
498#define RL_GMEDIASTAT_FDX	0x01	/* full duplex */
499#define RL_GMEDIASTAT_LINK	0x02	/* link up */
500#define RL_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
501#define RL_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
502#define RL_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
503#define RL_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
504#define RL_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
505#define RL_GMEDIASTAT_TBI	0x80	/* TBI enabled */
506
507/*
508 * The RealTek doesn't use a fragment-based descriptor mechanism.
509 * Instead, there are only four register sets, each or which represents
510 * one 'descriptor.' Basically, each TX descriptor is just a contiguous
511 * packet buffer (32-bit aligned!) and we place the buffer addresses in
512 * the registers so the chip knows where they are.
513 *
514 * We can sort of kludge together the same kind of buffer management
515 * used in previous drivers, but we have to do buffer copies almost all
516 * the time, so it doesn't really buy us much.
517 *
518 * For reception, there's just one large buffer where the chip stores
519 * all received packets.
520 */
521
522#define RL_RX_BUF_SZ		RL_RXBUF_64
523#define RL_RXBUFLEN		(1 << ((RL_RX_BUF_SZ >> 11) + 13))
524#define RL_TX_LIST_CNT		4
525#define RL_MIN_FRAMELEN		60
526#define	RL_TX_8139_BUF_ALIGN	4
527#define	RL_RX_8139_BUF_ALIGN	8
528#define	RL_RX_8139_BUF_RESERVE	sizeof(int64_t)
529#define	RL_RX_8139_BUF_GUARD_SZ	\
530	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN + RL_RX_8139_BUF_RESERVE)
531#define RL_TXTHRESH(x)		((x) << 11)
532#define RL_TX_THRESH_INIT	96
533#define RL_RX_FIFOTHRESH	RL_RXFIFO_NOTHRESH
534#define RL_RX_MAXDMA		RL_RXDMA_UNLIMITED
535#define RL_TX_MAXDMA		RL_TXDMA_2048BYTES
536
537#define RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ)
538#define RL_TXCFG_CONFIG	(RL_TXCFG_IFG|RL_TX_MAXDMA)
539
540#define RL_ETHER_ALIGN	2
541
542/*
543 * re(4) hardware ip4csum-tx could be mangled with 28 bytes or less IP packets.
544 */
545#define	RL_IP4CSUMTX_MINLEN	28
546#define	RL_IP4CSUMTX_PADLEN	(ETHER_HDR_LEN + RL_IP4CSUMTX_MINLEN)
547
548struct rl_chain_data {
549	uint16_t		cur_rx;
550	uint8_t			*rl_rx_buf;
551	uint8_t			*rl_rx_buf_ptr;
552
553	struct mbuf		*rl_tx_chain[RL_TX_LIST_CNT];
554	bus_dmamap_t		rl_tx_dmamap[RL_TX_LIST_CNT];
555	bus_dma_tag_t		rl_tx_tag;
556	bus_dma_tag_t		rl_rx_tag;
557	bus_dmamap_t		rl_rx_dmamap;
558	bus_addr_t		rl_rx_buf_paddr;
559	uint8_t			last_tx;
560	uint8_t			cur_tx;
561};
562
563#define RL_INC(x)		(x = (x + 1) % RL_TX_LIST_CNT)
564#define RL_CUR_TXADDR(x)	((x->rl_cdata.cur_tx * 4) + RL_TXADDR0)
565#define RL_CUR_TXSTAT(x)	((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0)
566#define RL_CUR_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx])
567#define RL_CUR_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx])
568#define RL_LAST_TXADDR(x)	((x->rl_cdata.last_tx * 4) + RL_TXADDR0)
569#define RL_LAST_TXSTAT(x)	((x->rl_cdata.last_tx * 4) + RL_TXSTAT0)
570#define RL_LAST_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx])
571#define RL_LAST_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx])
572
573struct rl_type {
574	uint16_t		rl_vid;
575	uint16_t		rl_did;
576	int			rl_basetype;
577	char			*rl_name;
578};
579
580struct rl_hwrev {
581	uint32_t		rl_rev;
582	int			rl_type;
583	char			*rl_desc;
584};
585
586struct rl_mii_frame {
587	uint8_t		mii_stdelim;
588	uint8_t		mii_opcode;
589	uint8_t		mii_phyaddr;
590	uint8_t		mii_regaddr;
591	uint8_t		mii_turnaround;
592	uint16_t	mii_data;
593};
594
595/*
596 * MII constants
597 */
598#define RL_MII_STARTDELIM	0x01
599#define RL_MII_READOP		0x02
600#define RL_MII_WRITEOP		0x01
601#define RL_MII_TURNAROUND	0x02
602
603#define RL_8129			1
604#define RL_8139			2
605#define RL_8139CPLUS		3
606#define RL_8169			4
607
608#define RL_ISCPLUS(x)		((x)->rl_type == RL_8139CPLUS ||	\
609				 (x)->rl_type == RL_8169)
610
611/*
612 * The 8139C+ and 8160 gigE chips support descriptor-based TX
613 * and RX. In fact, they even support TCP large send. Descriptors
614 * must be allocated in contiguous blocks that are aligned on a
615 * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
616 */
617
618/*
619 * RX/TX descriptor definition. When large send mode is enabled, the
620 * lower 11 bits of the TX rl_cmd word are used to hold the MSS, and
621 * the checksum offload bits are disabled. The structure layout is
622 * the same for RX and TX descriptors
623 */
624
625struct rl_desc {
626	uint32_t		rl_cmdstat;
627	uint32_t		rl_vlanctl;
628	uint32_t		rl_bufaddr_lo;
629	uint32_t		rl_bufaddr_hi;
630};
631
632#define RL_TDESC_CMD_FRAGLEN	0x0000FFFF
633#define RL_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
634#define RL_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
635#define RL_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
636#define RL_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
637#define RL_TDESC_CMD_MSSVAL_SHIFT	16	/* Large send MSS value shift */
638#define RL_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
639#define RL_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
640#define RL_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
641#define RL_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
642#define RL_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
643
644#define RL_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
645#define RL_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
646/* RTL8168C/RTL8168CP/RTL8111C/RTL8111CP */
647#define	RL_TDESC_CMD_UDPCSUMV2	0x80000000
648#define	RL_TDESC_CMD_TCPCSUMV2	0x40000000
649#define	RL_TDESC_CMD_IPCSUMV2	0x20000000
650
651/*
652 * Error bits are valid only on the last descriptor of a frame
653 * (i.e. RL_TDESC_CMD_EOF == 1)
654 */
655
656#define RL_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
657#define RL_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
658#define RL_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
659#define RL_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
660#define RL_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
661#define RL_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occured */
662#define RL_TDESC_STAT_OWN	0x80000000
663
664/*
665 * RX descriptor cmd/vlan definitions
666 */
667
668#define RL_RDESC_CMD_EOR	0x40000000
669#define RL_RDESC_CMD_OWN	0x80000000
670#define RL_RDESC_CMD_BUFLEN	0x00001FFF
671
672#define RL_RDESC_STAT_OWN	0x80000000
673#define RL_RDESC_STAT_EOR	0x40000000
674#define RL_RDESC_STAT_SOF	0x20000000
675#define RL_RDESC_STAT_EOF	0x10000000
676#define RL_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
677#define RL_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
678#define RL_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
679#define RL_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
680#define RL_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
681#define RL_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
682#define RL_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
683#define RL_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
684#define RL_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
685#define RL_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
686#define RL_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
687#define	RL_RDESC_STAT_UDP	0x00020000	/* UDP, 8168C/CP, 8111C/CP */
688#define	RL_RDESC_STAT_TCP	0x00010000	/* TCP, 8168C/CP, 8111C/CP */
689#define RL_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
690#define RL_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
691#define RL_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
692#define RL_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
693#define RL_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
694#define RL_RDESC_STAT_ERRS	(RL_RDESC_STAT_GIANT|RL_RDESC_STAT_RUNT| \
695				 RL_RDESC_STAT_CRCERR)
696
697#define RL_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
698						   (rl_vlandata valid)*/
699#define RL_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
700/* RTL8168C/RTL8168CP/RTL8111C/RTL8111CP */
701#define	RL_RDESC_IPV6		0x80000000
702#define	RL_RDESC_IPV4		0x40000000
703
704#define RL_PROTOID_NONIP	0x00000000
705#define RL_PROTOID_TCPIP	0x00010000
706#define RL_PROTOID_UDPIP	0x00020000
707#define RL_PROTOID_IP		0x00030000
708#define RL_TCPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
709				 RL_PROTOID_TCPIP)
710#define RL_UDPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
711				 RL_PROTOID_UDPIP)
712
713/*
714 * Statistics counter structure (8139C+ and 8169 only)
715 */
716struct rl_stats {
717	uint32_t		rl_tx_pkts_lo;
718	uint32_t		rl_tx_pkts_hi;
719	uint32_t		rl_tx_errs_lo;
720	uint32_t		rl_tx_errs_hi;
721	uint32_t		rl_tx_errs;
722	uint16_t		rl_missed_pkts;
723	uint16_t		rl_rx_framealign_errs;
724	uint32_t		rl_tx_onecoll;
725	uint32_t		rl_tx_multicolls;
726	uint32_t		rl_rx_ucasts_hi;
727	uint32_t		rl_rx_ucasts_lo;
728	uint32_t		rl_rx_bcasts_lo;
729	uint32_t		rl_rx_bcasts_hi;
730	uint32_t		rl_rx_mcasts;
731	uint16_t		rl_tx_aborts;
732	uint16_t		rl_rx_underruns;
733};
734
735/*
736 * Rx/Tx descriptor parameters (8139C+ and 8169 only)
737 *
738 * 8139C+
739 *  Number of descriptors supported : up to 64
740 *  Descriptor alignment : 256 bytes
741 *  Tx buffer : At least 4 bytes in length.
742 *  Rx buffer : At least 8 bytes in length and 8 bytes alignment required.
743 *
744 * 8169
745 *  Number of descriptors supported : up to 1024
746 *  Descriptor alignment : 256 bytes
747 *  Tx buffer : At least 4 bytes in length.
748 *  Rx buffer : At least 8 bytes in length and 8 bytes alignment required.
749 */
750#ifndef	__NO_STRICT_ALIGNMENT
751#define RE_FIXUP_RX	1
752#endif
753
754#define RL_8169_TX_DESC_CNT	256
755#define RL_8169_RX_DESC_CNT	256
756#define RL_8139_TX_DESC_CNT	64
757#define RL_8139_RX_DESC_CNT	64
758#define RL_TX_DESC_CNT		RL_8169_TX_DESC_CNT
759#define RL_RX_DESC_CNT		RL_8169_RX_DESC_CNT
760#define	RL_NTXSEGS		32
761
762#define RL_RING_ALIGN		256
763#define RL_IFQ_MAXLEN		512
764#define RL_TX_DESC_NXT(sc,x)	((x + 1) & ((sc)->rl_ldata.rl_tx_desc_cnt - 1))
765#define RL_TX_DESC_PRV(sc,x)	((x - 1) & ((sc)->rl_ldata.rl_tx_desc_cnt - 1))
766#define RL_RX_DESC_NXT(sc,x)	((x + 1) & ((sc)->rl_ldata.rl_rx_desc_cnt - 1))
767#define RL_OWN(x)		(le32toh((x)->rl_cmdstat) & RL_RDESC_STAT_OWN)
768#define RL_RXBYTES(x)		(le32toh((x)->rl_cmdstat) & sc->rl_rxlenmask)
769#define RL_PKTSZ(x)		((x)/* >> 3*/)
770#ifdef RE_FIXUP_RX
771#define RE_ETHER_ALIGN	sizeof(uint64_t)
772#define RE_RX_DESC_BUFLEN	(MCLBYTES - RE_ETHER_ALIGN)
773#else
774#define RE_ETHER_ALIGN	0
775#define RE_RX_DESC_BUFLEN	MCLBYTES
776#endif
777
778#define	RL_MSI_MESSAGES	2
779
780#define RL_ADDR_LO(y)		((uint64_t) (y) & 0xFFFFFFFF)
781#define RL_ADDR_HI(y)		((uint64_t) (y) >> 32)
782
783/*
784 * The number of bits reserved for MSS in RealTek controllers is
785 * 11bits. This limits the maximum interface MTU size in TSO case
786 * as upper stack should not generate TCP segments with MSS greater
787 * than the limit.
788 */
789#define	RL_TSO_MTU		(2047 - ETHER_HDR_LEN - ETHER_CRC_LEN)
790
791/* see comment in dev/re/if_re.c */
792#define RL_JUMBO_FRAMELEN	7440
793#define RL_JUMBO_MTU		(RL_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
794#define	RL_MAX_FRAMELEN		\
795	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN - ETHER_HDR_LEN - ETHER_CRC_LEN)
796
797struct rl_txdesc {
798	struct mbuf		*tx_m;
799	bus_dmamap_t		tx_dmamap;
800};
801
802struct rl_rxdesc {
803	struct mbuf		*rx_m;
804	bus_dmamap_t		rx_dmamap;
805	bus_size_t		rx_size;
806};
807
808struct rl_list_data {
809	struct rl_txdesc	rl_tx_desc[RL_TX_DESC_CNT];
810	struct rl_rxdesc	rl_rx_desc[RL_RX_DESC_CNT];
811	int			rl_tx_desc_cnt;
812	int			rl_rx_desc_cnt;
813	int			rl_tx_prodidx;
814	int			rl_rx_prodidx;
815	int			rl_tx_considx;
816	int			rl_tx_free;
817	bus_dma_tag_t		rl_tx_mtag;	/* mbuf TX mapping tag */
818	bus_dma_tag_t		rl_rx_mtag;	/* mbuf RX mapping tag */
819	bus_dmamap_t		rl_rx_sparemap;
820	bus_dma_tag_t		rl_stag;	/* stats mapping tag */
821	bus_dmamap_t		rl_smap;	/* stats map */
822	struct rl_stats		*rl_stats;
823	bus_addr_t		rl_stats_addr;
824	bus_dma_tag_t		rl_rx_list_tag;
825	bus_dmamap_t		rl_rx_list_map;
826	struct rl_desc		*rl_rx_list;
827	bus_addr_t		rl_rx_list_addr;
828	bus_dma_tag_t		rl_tx_list_tag;
829	bus_dmamap_t		rl_tx_list_map;
830	struct rl_desc		*rl_tx_list;
831	bus_addr_t		rl_tx_list_addr;
832};
833
834enum rl_twist { DONE, CHK_LINK, FIND_ROW, SET_PARAM, RECHK_LONG, RETUNE };
835
836struct rl_softc {
837	struct ifnet		*rl_ifp;	/* interface info */
838	bus_space_handle_t	rl_bhandle;	/* bus space handle */
839	bus_space_tag_t		rl_btag;	/* bus space tag */
840	device_t		rl_dev;
841	struct resource		*rl_res;
842	int			rl_res_id;
843	int			rl_res_type;
844	struct resource		*rl_irq[RL_MSI_MESSAGES];
845	void			*rl_intrhand[RL_MSI_MESSAGES];
846	device_t		rl_miibus;
847	bus_dma_tag_t		rl_parent_tag;
848	uint8_t			rl_type;
849	int			rl_eecmd_read;
850	int			rl_eewidth;
851	uint8_t			rl_stats_no_timeout;
852	int			rl_txthresh;
853	struct rl_chain_data	rl_cdata;
854	struct rl_list_data	rl_ldata;
855	struct callout		rl_stat_callout;
856	int			rl_watchdog_timer;
857	struct mtx		rl_mtx;
858	struct mbuf		*rl_head;
859	struct mbuf		*rl_tail;
860	uint32_t		rl_hwrev;
861	uint32_t		rl_rxlenmask;
862	int			rl_testmode;
863	int			rl_if_flags;
864	int			rl_twister_enable;
865	enum rl_twist		rl_twister;
866	int			rl_twist_row;
867	int			rl_twist_col;
868	int			suspended;	/* 0 = normal  1 = suspended */
869#ifdef DEVICE_POLLING
870	int			rxcycles;
871#endif
872
873	struct task		rl_txtask;
874	struct task		rl_inttask;
875
876	int			rl_txstart;
877	uint32_t		rl_flags;
878#define	RL_FLAG_MSI		0x0001
879#define	RL_FLAG_INVMAR		0x0004
880#define	RL_FLAG_PHYWAKE		0x0008
881#define	RL_FLAG_NOJUMBO		0x0010
882#define	RL_FLAG_PAR		0x0020
883#define	RL_FLAG_DESCV2		0x0040
884#define	RL_FLAG_MACSTAT		0x0080
885#define	RL_FLAG_FASTETHER	0x0100
886#define	RL_FLAG_LINK		0x8000
887};
888
889#define	RL_LOCK(_sc)		mtx_lock(&(_sc)->rl_mtx)
890#define	RL_UNLOCK(_sc)		mtx_unlock(&(_sc)->rl_mtx)
891#define	RL_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->rl_mtx, MA_OWNED)
892
893/*
894 * register space access macros
895 */
896#define CSR_WRITE_STREAM_4(sc, reg, val)	\
897	bus_space_write_stream_4(sc->rl_btag, sc->rl_bhandle, reg, val)
898#define CSR_WRITE_4(sc, reg, val)	\
899	bus_space_write_4(sc->rl_btag, sc->rl_bhandle, reg, val)
900#define CSR_WRITE_2(sc, reg, val)	\
901	bus_space_write_2(sc->rl_btag, sc->rl_bhandle, reg, val)
902#define CSR_WRITE_1(sc, reg, val)	\
903	bus_space_write_1(sc->rl_btag, sc->rl_bhandle, reg, val)
904
905#define CSR_READ_4(sc, reg)		\
906	bus_space_read_4(sc->rl_btag, sc->rl_bhandle, reg)
907#define CSR_READ_2(sc, reg)		\
908	bus_space_read_2(sc->rl_btag, sc->rl_bhandle, reg)
909#define CSR_READ_1(sc, reg)		\
910	bus_space_read_1(sc->rl_btag, sc->rl_bhandle, reg)
911
912#define CSR_SETBIT_1(sc, offset, val)		\
913	CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) | (val))
914
915#define CSR_CLRBIT_1(sc, offset, val)		\
916	CSR_WRITE_1(sc, offset, CSR_READ_1(sc, offset) & ~(val))
917
918#define CSR_SETBIT_2(sc, offset, val)		\
919	CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) | (val))
920
921#define CSR_CLRBIT_2(sc, offset, val)		\
922	CSR_WRITE_2(sc, offset, CSR_READ_2(sc, offset) & ~(val))
923
924#define CSR_SETBIT_4(sc, offset, val)		\
925	CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) | (val))
926
927#define CSR_CLRBIT_4(sc, offset, val)		\
928	CSR_WRITE_4(sc, offset, CSR_READ_4(sc, offset) & ~(val))
929
930#define RL_TIMEOUT		1000
931
932/*
933 * General constants that are fun to know.
934 *
935 * RealTek PCI vendor ID
936 */
937#define	RT_VENDORID				0x10EC
938
939/*
940 * RealTek chip device IDs.
941 */
942#define RT_DEVICEID_8139D			0x8039
943#define	RT_DEVICEID_8129			0x8129
944#define RT_DEVICEID_8101E			0x8136
945#define	RT_DEVICEID_8138			0x8138
946#define	RT_DEVICEID_8139			0x8139
947#define RT_DEVICEID_8169SC			0x8167
948#define RT_DEVICEID_8168			0x8168
949#define RT_DEVICEID_8169			0x8169
950#define RT_DEVICEID_8100			0x8100
951
952#define RT_REVID_8139CPLUS			0x20
953
954/*
955 * Accton PCI vendor ID
956 */
957#define ACCTON_VENDORID				0x1113
958
959/*
960 * Accton MPX 5030/5038 device ID.
961 */
962#define ACCTON_DEVICEID_5030			0x1211
963
964/*
965 * Nortel PCI vendor ID
966 */
967#define NORTEL_VENDORID				0x126C
968
969/*
970 * Delta Electronics Vendor ID.
971 */
972#define DELTA_VENDORID				0x1500
973
974/*
975 * Delta device IDs.
976 */
977#define DELTA_DEVICEID_8139			0x1360
978
979/*
980 * Addtron vendor ID.
981 */
982#define ADDTRON_VENDORID			0x4033
983
984/*
985 * Addtron device IDs.
986 */
987#define ADDTRON_DEVICEID_8139			0x1360
988
989/*
990 * D-Link vendor ID.
991 */
992#define DLINK_VENDORID				0x1186
993
994/*
995 * D-Link DFE-530TX+ device ID
996 */
997#define DLINK_DEVICEID_530TXPLUS		0x1300
998
999/*
1000 * D-Link DFE-5280T device ID
1001 */
1002#define DLINK_DEVICEID_528T			0x4300
1003
1004/*
1005 * D-Link DFE-690TXD device ID
1006 */
1007#define DLINK_DEVICEID_690TXD			0x1340
1008
1009/*
1010 * Corega K.K vendor ID
1011 */
1012#define COREGA_VENDORID				0x1259
1013
1014/*
1015 * Corega FEther CB-TXD device ID
1016 */
1017#define COREGA_DEVICEID_FETHERCBTXD		0xa117
1018
1019/*
1020 * Corega FEtherII CB-TXD device ID
1021 */
1022#define COREGA_DEVICEID_FETHERIICBTXD		0xa11e
1023
1024/*
1025 * Corega CG-LAPCIGT device ID
1026 */
1027#define COREGA_DEVICEID_CGLAPCIGT		0xc107
1028
1029/*
1030 * Linksys vendor ID
1031 */
1032#define LINKSYS_VENDORID			0x1737
1033
1034/*
1035 * Linksys EG1032 device ID
1036 */
1037#define LINKSYS_DEVICEID_EG1032			0x1032
1038
1039/*
1040 * Linksys EG1032 rev 3 sub-device ID
1041 */
1042#define LINKSYS_SUBDEVICE_EG1032_REV3		0x0024
1043
1044/*
1045 * Peppercon vendor ID
1046 */
1047#define PEPPERCON_VENDORID			0x1743
1048
1049/*
1050 * Peppercon ROL-F device ID
1051 */
1052#define PEPPERCON_DEVICEID_ROLF			0x8139
1053
1054/*
1055 * Planex Communications, Inc. vendor ID
1056 */
1057#define PLANEX_VENDORID				0x14ea
1058
1059/*
1060 * Planex FNW-3603-TX device ID
1061 */
1062#define PLANEX_DEVICEID_FNW3603TX		0xab06
1063
1064/*
1065 * Planex FNW-3800-TX device ID
1066 */
1067#define PLANEX_DEVICEID_FNW3800TX		0xab07
1068
1069/*
1070 * LevelOne vendor ID
1071 */
1072#define LEVEL1_VENDORID				0x018A
1073
1074/*
1075 * LevelOne FPC-0106TX devide ID
1076 */
1077#define LEVEL1_DEVICEID_FPC0106TX		0x0106
1078
1079/*
1080 * Compaq vendor ID
1081 */
1082#define CP_VENDORID				0x021B
1083
1084/*
1085 * Edimax vendor ID
1086 */
1087#define EDIMAX_VENDORID				0x13D1
1088
1089/*
1090 * Edimax EP-4103DL cardbus device ID
1091 */
1092#define EDIMAX_DEVICEID_EP4103DL		0xAB06
1093
1094/* US Robotics vendor ID */
1095
1096#define USR_VENDORID		0x16EC
1097
1098/* US Robotics 997902 device ID */
1099
1100#define USR_DEVICEID_997902	0x0116
1101
1102/*
1103 * PCI low memory base and low I/O base register, and
1104 * other PCI registers.
1105 */
1106
1107#define RL_PCI_VENDOR_ID	0x00
1108#define RL_PCI_DEVICE_ID	0x02
1109#define RL_PCI_COMMAND		0x04
1110#define RL_PCI_STATUS		0x06
1111#define RL_PCI_CLASSCODE	0x09
1112#define RL_PCI_LATENCY_TIMER	0x0D
1113#define RL_PCI_HEADER_TYPE	0x0E
1114#define RL_PCI_LOIO		0x10
1115#define RL_PCI_LOMEM		0x14
1116#define RL_PCI_BIOSROM		0x30
1117#define RL_PCI_INTLINE		0x3C
1118#define RL_PCI_INTPIN		0x3D
1119#define RL_PCI_MINGNT		0x3E
1120#define RL_PCI_MINLAT		0x0F
1121#define RL_PCI_RESETOPT		0x48
1122#define RL_PCI_EEPROM_DATA	0x4C
1123
1124#define RL_PCI_CAPID		0x50 /* 8 bits */
1125#define RL_PCI_NEXTPTR		0x51 /* 8 bits */
1126#define RL_PCI_PWRMGMTCAP	0x52 /* 16 bits */
1127#define RL_PCI_PWRMGMTCTRL	0x54 /* 16 bits */
1128
1129#define RL_PSTATE_MASK		0x0003
1130#define RL_PSTATE_D0		0x0000
1131#define RL_PSTATE_D1		0x0002
1132#define RL_PSTATE_D2		0x0002
1133#define RL_PSTATE_D3		0x0003
1134#define RL_PME_EN		0x0010
1135#define RL_PME_STATUS		0x8000
1136