if_rlreg.h revision 135469
1228753Smm/*
2228753Smm * Copyright (c) 1997, 1998-2003
3228753Smm *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
4228753Smm *
5228753Smm * Redistribution and use in source and binary forms, with or without
6228753Smm * modification, are permitted provided that the following conditions
7228753Smm * are met:
8228753Smm * 1. Redistributions of source code must retain the above copyright
9228753Smm *    notice, this list of conditions and the following disclaimer.
10228753Smm * 2. Redistributions in binary form must reproduce the above copyright
11228753Smm *    notice, this list of conditions and the following disclaimer in the
12228753Smm *    documentation and/or other materials provided with the distribution.
13228753Smm * 3. All advertising materials mentioning features or use of this software
14228753Smm *    must display the following acknowledgement:
15228753Smm *	This product includes software developed by Bill Paul.
16228753Smm * 4. Neither the name of the author nor the names of any co-contributors
17228753Smm *    may be used to endorse or promote products derived from this software
18228753Smm *    without specific prior written permission.
19228753Smm *
20228753Smm * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21228753Smm * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22228753Smm * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23228753Smm * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24228753Smm * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25228753Smm * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26228763Smm * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27228753Smm * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28232153Smm * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29232153Smm * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30228753Smm * THE POSSIBILITY OF SUCH DAMAGE.
31228753Smm *
32228753Smm * $FreeBSD: head/sys/pci/if_rlreg.h 135469 2004-09-19 18:16:28Z jmg $
33228753Smm */
34228753Smm
35228753Smm/*
36228753Smm * RealTek 8129/8139 register offsets
37228753Smm */
38248616Smm#define	RL_IDR0		0x0000		/* ID register 0 (station addr) */
39228753Smm#define RL_IDR1		0x0001		/* Must use 32-bit accesses (?) */
40228753Smm#define RL_IDR2		0x0002
41228753Smm#define RL_IDR3		0x0003
42228753Smm#define RL_IDR4		0x0004
43228753Smm#define RL_IDR5		0x0005
44228753Smm					/* 0006-0007 reserved */
45228753Smm#define RL_MAR0		0x0008		/* Multicast hash table */
46228753Smm#define RL_MAR1		0x0009
47228753Smm#define RL_MAR2		0x000A
48228753Smm#define RL_MAR3		0x000B
49228753Smm#define RL_MAR4		0x000C
50228753Smm#define RL_MAR5		0x000D
51228753Smm#define RL_MAR6		0x000E
52228753Smm#define RL_MAR7		0x000F
53228753Smm
54228753Smm#define RL_TXSTAT0	0x0010		/* status of TX descriptor 0 */
55228753Smm#define RL_TXSTAT1	0x0014		/* status of TX descriptor 1 */
56228753Smm#define RL_TXSTAT2	0x0018		/* status of TX descriptor 2 */
57228753Smm#define RL_TXSTAT3	0x001C		/* status of TX descriptor 3 */
58228753Smm
59228753Smm#define RL_TXADDR0	0x0020		/* address of TX descriptor 0 */
60228753Smm#define RL_TXADDR1	0x0024		/* address of TX descriptor 1 */
61228753Smm#define RL_TXADDR2	0x0028		/* address of TX descriptor 2 */
62228753Smm#define RL_TXADDR3	0x002C		/* address of TX descriptor 3 */
63228753Smm
64228753Smm#define RL_RXADDR		0x0030	/* RX ring start address */
65228753Smm#define RL_RX_EARLY_BYTES	0x0034	/* RX early byte count */
66232153Smm#define RL_RX_EARLY_STAT	0x0036	/* RX early status */
67228753Smm#define RL_COMMAND	0x0037		/* command register */
68228753Smm#define RL_CURRXADDR	0x0038		/* current address of packet read */
69228753Smm#define RL_CURRXBUF	0x003A		/* current RX buffer address */
70228753Smm#define RL_IMR		0x003C		/* interrupt mask register */
71228753Smm#define RL_ISR		0x003E		/* interrupt status register */
72228753Smm#define RL_TXCFG	0x0040		/* transmit config */
73232153Smm#define RL_RXCFG	0x0044		/* receive config */
74228753Smm#define RL_TIMERCNT	0x0048		/* timer count register */
75228753Smm#define RL_MISSEDPKT	0x004C		/* missed packet counter */
76228753Smm#define RL_EECMD	0x0050		/* EEPROM command register */
77228753Smm#define RL_CFG0		0x0051		/* config register #0 */
78228753Smm#define RL_CFG1		0x0052		/* config register #1 */
79228753Smm                                        /* 0053-0057 reserved */
80228753Smm#define RL_MEDIASTAT	0x0058		/* media status register (8139) */
81228753Smm					/* 0059-005A reserved */
82228753Smm#define RL_MII		0x005A		/* 8129 chip only */
83228753Smm#define RL_HALTCLK	0x005B
84228753Smm#define RL_MULTIINTR	0x005C		/* multiple interrupt */
85228753Smm#define RL_PCIREV	0x005E		/* PCI revision value */
86228753Smm					/* 005F reserved */
87228753Smm#define RL_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
88228753Smm
89228753Smm/* Direct PHY access registers only available on 8139 */
90228753Smm#define RL_BMCR		0x0062		/* PHY basic mode control */
91228753Smm#define RL_BMSR		0x0064		/* PHY basic mode status */
92228753Smm#define RL_ANAR		0x0066		/* PHY autoneg advert */
93228753Smm#define RL_LPAR		0x0068		/* PHY link partner ability */
94228753Smm#define RL_ANER		0x006A		/* PHY autoneg expansion */
95228753Smm
96228753Smm#define RL_DISCCNT	0x006C		/* disconnect counter */
97232153Smm#define RL_FALSECAR	0x006E		/* false carrier counter */
98228753Smm#define RL_NWAYTST	0x0070		/* NWAY test register */
99228753Smm#define RL_RX_ER	0x0072		/* RX_ER counter */
100228753Smm#define RL_CSCFG	0x0074		/* CS configuration register */
101228753Smm
102228753Smm/*
103228753Smm * When operating in special C+ mode, some of the registers in an
104232153Smm * 8139C+ chip have different definitions. These are also used for
105228753Smm * the 8169 gigE chip.
106228753Smm */
107228753Smm#define RL_DUMPSTATS_LO		0x0010	/* counter dump command register */
108232153Smm#define RL_DUMPSTATS_HI		0x0014	/* counter dump command register */
109228753Smm#define RL_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
110228753Smm#define RL_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
111232153Smm#define RL_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte alignment */
112232153Smm#define RL_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte alignment */
113232153Smm#define RL_CFG2			0x0053
114232153Smm#define RL_TIMERINT		0x0054	/* interrupt on timer expire */
115232153Smm#define RL_TXSTART		0x00D9	/* 8 bits */
116232153Smm#define RL_CPLUS_CMD		0x00E0	/* 16 bits */
117232153Smm#define RL_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
118232153Smm#define RL_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
119232153Smm#define RL_EARLY_TX_THRESH	0x00EC	/* 8 bits */
120232153Smm
121232153Smm/*
122248616Smm * Registers specific to the 8169 gigE chip
123232153Smm */
124232153Smm#define RL_TIMERINT_8169	0x0058	/* different offset than 8139 */
125232153Smm#define RL_PHYAR		0x0060
126232153Smm#define RL_TBICSR		0x0064
127232153Smm#define RL_TBI_ANAR		0x0068
128232153Smm#define RL_TBI_LPAR		0x006A
129232153Smm#define RL_GMEDIASTAT		0x006C	/* 8 bits */
130232153Smm#define RL_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
131232153Smm#define RL_GTXSTART		0x0038	/* 16 bits */
132232153Smm
133232153Smm/*
134232153Smm * TX config register bits
135232153Smm */
136232153Smm#define RL_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
137232153Smm#define RL_TXCFG_MAXDMA		0x00000700	/* max DMA burst size */
138232153Smm#define RL_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
139232153Smm#define RL_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
140232153Smm#define RL_TXCFG_IFG2		0x00080000	/* 8169 only */
141232153Smm#define RL_TXCFG_IFG		0x03000000	/* interframe gap */
142232153Smm#define RL_TXCFG_HWREV		0x7CC00000
143232153Smm
144232153Smm#define RL_LOOPTEST_OFF		0x00000000
145232153Smm#define RL_LOOPTEST_ON		0x00020000
146232153Smm#define RL_LOOPTEST_ON_CPLUS	0x00060000
147232153Smm
148232153Smm#define RL_HWREV_8169		0x00000000
149232153Smm#define RL_HWREV_8169S		0x04000000
150232153Smm#define RL_HWREV_8110S		0x00800000
151232153Smm#define RL_HWREV_8139		0x60000000
152232153Smm#define RL_HWREV_8139A		0x70000000
153232153Smm#define RL_HWREV_8139AG		0x70800000
154232153Smm#define RL_HWREV_8139B		0x78000000
155232153Smm#define RL_HWREV_8130		0x7C000000
156232153Smm#define RL_HWREV_8139C		0x74000000
157232153Smm#define RL_HWREV_8139D		0x74400000
158232153Smm#define RL_HWREV_8139CPLUS	0x74800000
159232153Smm#define RL_HWREV_8101		0x74c00000
160232153Smm#define RL_HWREV_8100		0x78800000
161232153Smm
162232153Smm#define RL_TXDMA_16BYTES	0x00000000
163232153Smm#define RL_TXDMA_32BYTES	0x00000100
164232153Smm#define RL_TXDMA_64BYTES	0x00000200
165232153Smm#define RL_TXDMA_128BYTES	0x00000300
166232153Smm#define RL_TXDMA_256BYTES	0x00000400
167232153Smm#define RL_TXDMA_512BYTES	0x00000500
168232153Smm#define RL_TXDMA_1024BYTES	0x00000600
169232153Smm#define RL_TXDMA_2048BYTES	0x00000700
170232153Smm
171232153Smm/*
172232153Smm * Transmit descriptor status register bits.
173232153Smm */
174232153Smm#define RL_TXSTAT_LENMASK	0x00001FFF
175232153Smm#define RL_TXSTAT_OWN		0x00002000
176232153Smm#define RL_TXSTAT_TX_UNDERRUN	0x00004000
177232153Smm#define RL_TXSTAT_TX_OK		0x00008000
178232153Smm#define RL_TXSTAT_EARLY_THRESH	0x003F0000
179232153Smm#define RL_TXSTAT_COLLCNT	0x0F000000
180232153Smm#define RL_TXSTAT_CARR_HBEAT	0x10000000
181232153Smm#define RL_TXSTAT_OUTOFWIN	0x20000000
182232153Smm#define RL_TXSTAT_TXABRT	0x40000000
183232153Smm#define RL_TXSTAT_CARRLOSS	0x80000000
184232153Smm
185232153Smm/*
186232153Smm * Interrupt status register bits.
187232153Smm */
188232153Smm#define RL_ISR_RX_OK		0x0001
189232153Smm#define RL_ISR_RX_ERR		0x0002
190232153Smm#define RL_ISR_TX_OK		0x0004
191232153Smm#define RL_ISR_TX_ERR		0x0008
192232153Smm#define RL_ISR_RX_OVERRUN	0x0010
193232153Smm#define RL_ISR_PKT_UNDERRUN	0x0020
194232153Smm#define RL_ISR_LINKCHG		0x0020	/* 8169 only */
195232153Smm#define RL_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
196232153Smm#define RL_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
197232153Smm#define RL_ISR_SWI		0x0100	/* C+ only */
198232153Smm#define RL_ISR_CABLE_LEN_CHGD	0x2000
199232153Smm#define RL_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
200232153Smm#define RL_ISR_TIMEOUT_EXPIRED	0x4000
201#define RL_ISR_SYSTEM_ERR	0x8000
202
203#define RL_INTRS	\
204	(RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|		\
205	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
206	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR)
207
208#define RL_INTRS_CPLUS	\
209	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|			\
210	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
211	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
212
213/*
214 * Media status register. (8139 only)
215 */
216#define RL_MEDIASTAT_RXPAUSE	0x01
217#define RL_MEDIASTAT_TXPAUSE	0x02
218#define RL_MEDIASTAT_LINK	0x04
219#define RL_MEDIASTAT_SPEED10	0x08
220#define RL_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
221#define RL_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
222
223/*
224 * Receive config register.
225 */
226#define RL_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
227#define RL_RXCFG_RX_INDIV	0x00000002	/* match filter */
228#define RL_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
229#define RL_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
230#define RL_RXCFG_RX_RUNT	0x00000010
231#define RL_RXCFG_RX_ERRPKT	0x00000020
232#define RL_RXCFG_WRAP		0x00000080
233#define RL_RXCFG_MAXDMA		0x00000700
234#define RL_RXCFG_BUFSZ		0x00001800
235#define RL_RXCFG_FIFOTHRESH	0x0000E000
236#define RL_RXCFG_EARLYTHRESH	0x07000000
237
238#define RL_RXDMA_16BYTES	0x00000000
239#define RL_RXDMA_32BYTES	0x00000100
240#define RL_RXDMA_64BYTES	0x00000200
241#define RL_RXDMA_128BYTES	0x00000300
242#define RL_RXDMA_256BYTES	0x00000400
243#define RL_RXDMA_512BYTES	0x00000500
244#define RL_RXDMA_1024BYTES	0x00000600
245#define RL_RXDMA_UNLIMITED	0x00000700
246
247#define RL_RXBUF_8		0x00000000
248#define RL_RXBUF_16		0x00000800
249#define RL_RXBUF_32		0x00001000
250#define RL_RXBUF_64		0x00001800
251
252#define RL_RXFIFO_16BYTES	0x00000000
253#define RL_RXFIFO_32BYTES	0x00002000
254#define RL_RXFIFO_64BYTES	0x00004000
255#define RL_RXFIFO_128BYTES	0x00006000
256#define RL_RXFIFO_256BYTES	0x00008000
257#define RL_RXFIFO_512BYTES	0x0000A000
258#define RL_RXFIFO_1024BYTES	0x0000C000
259#define RL_RXFIFO_NOTHRESH	0x0000E000
260
261/*
262 * Bits in RX status header (included with RX'ed packet
263 * in ring buffer).
264 */
265#define RL_RXSTAT_RXOK		0x00000001
266#define RL_RXSTAT_ALIGNERR	0x00000002
267#define RL_RXSTAT_CRCERR	0x00000004
268#define RL_RXSTAT_GIANT		0x00000008
269#define RL_RXSTAT_RUNT		0x00000010
270#define RL_RXSTAT_BADSYM	0x00000020
271#define RL_RXSTAT_BROAD		0x00002000
272#define RL_RXSTAT_INDIV		0x00004000
273#define RL_RXSTAT_MULTI		0x00008000
274#define RL_RXSTAT_LENMASK	0xFFFF0000
275
276#define RL_RXSTAT_UNFINISHED	0xFFF0		/* DMA still in progress */
277/*
278 * Command register.
279 */
280#define RL_CMD_EMPTY_RXBUF	0x0001
281#define RL_CMD_TX_ENB		0x0004
282#define RL_CMD_RX_ENB		0x0008
283#define RL_CMD_RESET		0x0010
284
285/*
286 * EEPROM control register
287 */
288#define RL_EE_DATAOUT		0x01	/* Data out */
289#define RL_EE_DATAIN		0x02	/* Data in */
290#define RL_EE_CLK		0x04	/* clock */
291#define RL_EE_SEL		0x08	/* chip select */
292#define RL_EE_MODE		(0x40|0x80)
293
294#define RL_EEMODE_OFF		0x00
295#define RL_EEMODE_AUTOLOAD	0x40
296#define RL_EEMODE_PROGRAM	0x80
297#define RL_EEMODE_WRITECFG	(0x80|0x40)
298
299/* 9346 EEPROM commands */
300#define RL_EECMD_WRITE		0x140
301#define RL_EECMD_READ_6BIT	0x180
302#define RL_EECMD_READ_8BIT	0x600
303#define RL_EECMD_ERASE		0x1c0
304
305#define RL_EE_ID		0x00
306#define RL_EE_PCI_VID		0x01
307#define RL_EE_PCI_DID		0x02
308/* Location of station address inside EEPROM */
309#define RL_EE_EADDR		0x07
310
311/*
312 * MII register (8129 only)
313 */
314#define RL_MII_CLK		0x01
315#define RL_MII_DATAIN		0x02
316#define RL_MII_DATAOUT		0x04
317#define RL_MII_DIR		0x80	/* 0 == input, 1 == output */
318
319/*
320 * Config 0 register
321 */
322#define RL_CFG0_ROM0		0x01
323#define RL_CFG0_ROM1		0x02
324#define RL_CFG0_ROM2		0x04
325#define RL_CFG0_PL0		0x08
326#define RL_CFG0_PL1		0x10
327#define RL_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
328#define RL_CFG0_PCS		0x40
329#define RL_CFG0_SCR		0x80
330
331/*
332 * Config 1 register
333 */
334#define RL_CFG1_PWRDWN		0x01
335#define RL_CFG1_SLEEP		0x02
336#define RL_CFG1_IOMAP		0x04
337#define RL_CFG1_MEMMAP		0x08
338#define RL_CFG1_RSVD		0x10
339#define RL_CFG1_DRVLOAD		0x20
340#define RL_CFG1_LED0		0x40
341#define RL_CFG1_FULLDUPLEX	0x40	/* 8129 only */
342#define RL_CFG1_LED1		0x80
343
344/*
345 * 8139C+ register definitions
346 */
347
348/* RL_DUMPSTATS_LO register */
349
350#define RL_DUMPSTATS_START	0x00000008
351
352/* Transmit start register */
353
354#define RL_TXSTART_SWI		0x01	/* generate TX interrupt */
355#define RL_TXSTART_START	0x40	/* start normal queue transmit */
356#define RL_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
357
358/*
359 * Config 2 register, 8139C+/8169/8169S/8110S only
360 */
361#define RL_CFG2_BUSFREQ		0x07
362#define RL_CFG2_BUSWIDTH	0x08
363#define RL_CFG2_AUXPWRSTS	0x10
364
365#define RL_BUSFREQ_33MHZ	0x00
366#define RL_BUSFREQ_66MHZ	0x01
367
368#define RL_BUSWIDTH_32BITS	0x00
369#define RL_BUSWIDTH_64BITS	0x08
370
371/* C+ mode command register */
372
373#define RL_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
374#define RL_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
375#define RL_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
376#define RL_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
377#define RL_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
378#define RL_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
379
380/* C+ early transmit threshold */
381
382#define RL_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
383
384/*
385 * Gigabit PHY access register (8169 only)
386 */
387
388#define RL_PHYAR_PHYDATA	0x0000FFFF
389#define RL_PHYAR_PHYREG		0x001F0000
390#define RL_PHYAR_BUSY		0x80000000
391
392/*
393 * Gigabit media status (8169 only)
394 */
395#define RL_GMEDIASTAT_FDX	0x01	/* full duplex */
396#define RL_GMEDIASTAT_LINK	0x02	/* link up */
397#define RL_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
398#define RL_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
399#define RL_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
400#define RL_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
401#define RL_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
402#define RL_GMEDIASTAT_TBI	0x80	/* TBI enabled */
403
404/*
405 * The RealTek doesn't use a fragment-based descriptor mechanism.
406 * Instead, there are only four register sets, each or which represents
407 * one 'descriptor.' Basically, each TX descriptor is just a contiguous
408 * packet buffer (32-bit aligned!) and we place the buffer addresses in
409 * the registers so the chip knows where they are.
410 *
411 * We can sort of kludge together the same kind of buffer management
412 * used in previous drivers, but we have to do buffer copies almost all
413 * the time, so it doesn't really buy us much.
414 *
415 * For reception, there's just one large buffer where the chip stores
416 * all received packets.
417 */
418
419#define RL_RX_BUF_SZ		RL_RXBUF_64
420#define RL_RXBUFLEN		(1 << ((RL_RX_BUF_SZ >> 11) + 13))
421#define RL_TX_LIST_CNT		4
422#define RL_MIN_FRAMELEN		60
423#define RL_TXTHRESH(x)		((x) << 11)
424#define RL_TX_THRESH_INIT	96
425#define RL_RX_FIFOTHRESH	RL_RXFIFO_NOTHRESH
426#define RL_RX_MAXDMA		RL_RXDMA_UNLIMITED
427#define RL_TX_MAXDMA		RL_TXDMA_2048BYTES
428
429#define RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ)
430#define RL_TXCFG_CONFIG	(RL_TXCFG_IFG|RL_TX_MAXDMA)
431
432#define RL_ETHER_ALIGN	2
433
434struct rl_chain_data {
435	uint16_t		cur_rx;
436	uint8_t			*rl_rx_buf;
437	uint8_t			*rl_rx_buf_ptr;
438	bus_dmamap_t		rl_rx_dmamap;
439
440	struct mbuf		*rl_tx_chain[RL_TX_LIST_CNT];
441	bus_dmamap_t		rl_tx_dmamap[RL_TX_LIST_CNT];
442	uint8_t			last_tx;
443	uint8_t			cur_tx;
444};
445
446#define RL_INC(x)		(x = (x + 1) % RL_TX_LIST_CNT)
447#define RL_CUR_TXADDR(x)	((x->rl_cdata.cur_tx * 4) + RL_TXADDR0)
448#define RL_CUR_TXSTAT(x)	((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0)
449#define RL_CUR_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx])
450#define RL_CUR_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx])
451#define RL_LAST_TXADDR(x)	((x->rl_cdata.last_tx * 4) + RL_TXADDR0)
452#define RL_LAST_TXSTAT(x)	((x->rl_cdata.last_tx * 4) + RL_TXSTAT0)
453#define RL_LAST_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx])
454#define RL_LAST_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx])
455
456struct rl_type {
457	uint16_t		rl_vid;
458	uint16_t		rl_did;
459	int			rl_basetype;
460	char			*rl_name;
461};
462
463struct rl_hwrev {
464	uint32_t		rl_rev;
465	int			rl_type;
466	char			*rl_desc;
467};
468
469struct rl_mii_frame {
470	uint8_t		mii_stdelim;
471	uint8_t		mii_opcode;
472	uint8_t		mii_phyaddr;
473	uint8_t		mii_regaddr;
474	uint8_t		mii_turnaround;
475	uint16_t	mii_data;
476};
477
478/*
479 * MII constants
480 */
481#define RL_MII_STARTDELIM	0x01
482#define RL_MII_READOP		0x02
483#define RL_MII_WRITEOP		0x01
484#define RL_MII_TURNAROUND	0x02
485
486#define RL_8129			1
487#define RL_8139			2
488#define RL_8139CPLUS		3
489#define RL_8169			4
490
491#define RL_ISCPLUS(x)		((x)->rl_type == RL_8139CPLUS ||	\
492				 (x)->rl_type == RL_8169)
493
494/*
495 * The 8139C+ and 8160 gigE chips support descriptor-based TX
496 * and RX. In fact, they even support TCP large send. Descriptors
497 * must be allocated in contiguous blocks that are aligned on a
498 * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
499 */
500
501/*
502 * RX/TX descriptor definition. When large send mode is enabled, the
503 * lower 11 bits of the TX rl_cmd word are used to hold the MSS, and
504 * the checksum offload bits are disabled. The structure layout is
505 * the same for RX and TX descriptors
506 */
507
508struct rl_desc {
509	uint32_t		rl_cmdstat;
510	uint32_t		rl_vlanctl;
511	uint32_t		rl_bufaddr_lo;
512	uint32_t		rl_bufaddr_hi;
513};
514
515#define RL_TDESC_CMD_FRAGLEN	0x0000FFFF
516#define RL_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
517#define RL_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
518#define RL_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
519#define RL_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
520#define RL_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
521#define RL_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
522#define RL_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
523#define RL_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
524#define RL_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
525
526#define RL_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
527#define RL_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
528
529/*
530 * Error bits are valid only on the last descriptor of a frame
531 * (i.e. RL_TDESC_CMD_EOF == 1)
532 */
533
534#define RL_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
535#define RL_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
536#define RL_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
537#define RL_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
538#define RL_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
539#define RL_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occured */
540#define RL_TDESC_STAT_OWN	0x80000000
541
542/*
543 * RX descriptor cmd/vlan definitions
544 */
545
546#define RL_RDESC_CMD_EOR	0x40000000
547#define RL_RDESC_CMD_OWN	0x80000000
548#define RL_RDESC_CMD_BUFLEN	0x00001FFF
549
550#define RL_RDESC_STAT_OWN	0x80000000
551#define RL_RDESC_STAT_EOR	0x40000000
552#define RL_RDESC_STAT_SOF	0x20000000
553#define RL_RDESC_STAT_EOF	0x10000000
554#define RL_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
555#define RL_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
556#define RL_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
557#define RL_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
558#define RL_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
559#define RL_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
560#define RL_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
561#define RL_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
562#define RL_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
563#define RL_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
564#define RL_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
565#define RL_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
566#define RL_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
567#define RL_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
568#define RL_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
569#define RL_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
570
571#define RL_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
572						   (rl_vlandata valid)*/
573#define RL_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
574
575#define RL_PROTOID_NONIP	0x00000000
576#define RL_PROTOID_TCPIP	0x00010000
577#define RL_PROTOID_UDPIP	0x00020000
578#define RL_PROTOID_IP		0x00030000
579#define RL_TCPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
580				 RL_PROTOID_TCPIP)
581#define RL_UDPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
582				 RL_PROTOID_UDPIP)
583
584/*
585 * Statistics counter structure (8139C+ and 8169 only)
586 */
587struct rl_stats {
588	uint32_t		rl_tx_pkts_lo;
589	uint32_t		rl_tx_pkts_hi;
590	uint32_t		rl_tx_errs_lo;
591	uint32_t		rl_tx_errs_hi;
592	uint32_t		rl_tx_errs;
593	uint16_t		rl_missed_pkts;
594	uint16_t		rl_rx_framealign_errs;
595	uint32_t		rl_tx_onecoll;
596	uint32_t		rl_tx_multicolls;
597	uint32_t		rl_rx_ucasts_hi;
598	uint32_t		rl_rx_ucasts_lo;
599	uint32_t		rl_rx_bcasts_lo;
600	uint32_t		rl_rx_bcasts_hi;
601	uint32_t		rl_rx_mcasts;
602	uint16_t		rl_tx_aborts;
603	uint16_t		rl_rx_underruns;
604};
605
606/*
607 * Rx/Tx descriptor parameters (8139C+ and 8169 only)
608 *
609 * Tx/Rx count must be equal.  Shared code like re_dma_map_desc assumes this.
610 */
611#define RL_TX_DESC_CNT		64
612#define RL_RX_DESC_CNT		RL_TX_DESC_CNT
613#define RL_RX_LIST_SZ		(RL_RX_DESC_CNT * sizeof(struct rl_desc))
614#define RL_TX_LIST_SZ		(RL_TX_DESC_CNT * sizeof(struct rl_desc))
615#define RL_RING_ALIGN		256
616#define RL_IFQ_MAXLEN		512
617#define RL_DESC_INC(x)		(x = (x + 1) % RL_TX_DESC_CNT)
618#define RL_OWN(x)		(le32toh((x)->rl_cmdstat) & RL_RDESC_STAT_OWN)
619#define RL_RXBYTES(x)		(le32toh((x)->rl_cmdstat) & sc->rl_rxlenmask)
620#define RL_PKTSZ(x)		((x)/* >> 3*/)
621
622#define RL_ADDR_LO(y)		((uint64_t) (y) & 0xFFFFFFFF)
623#define RL_ADDR_HI(y)		((uint64_t) (y) >> 32)
624
625#define RL_JUMBO_FRAMELEN	9018
626#define RL_JUMBO_MTU		(RL_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
627
628struct rl_softc;
629
630struct rl_dmaload_arg {
631	struct rl_softc		*sc;
632	int			rl_idx;
633	int			rl_maxsegs;
634	uint32_t		rl_flags;
635	struct rl_desc		*rl_ring;
636};
637
638struct rl_list_data {
639	struct mbuf		*rl_tx_mbuf[RL_TX_DESC_CNT];
640	struct mbuf		*rl_rx_mbuf[RL_TX_DESC_CNT];
641	int			rl_tx_prodidx;
642	int			rl_rx_prodidx;
643	int			rl_tx_considx;
644	int			rl_tx_free;
645	bus_dmamap_t		rl_tx_dmamap[RL_TX_DESC_CNT];
646	bus_dmamap_t		rl_rx_dmamap[RL_RX_DESC_CNT];
647	bus_dma_tag_t		rl_mtag;	/* mbuf mapping tag */
648	bus_dma_tag_t		rl_stag;	/* stats mapping tag */
649	bus_dmamap_t		rl_smap;	/* stats map */
650	struct rl_stats		*rl_stats;
651	bus_addr_t		rl_stats_addr;
652	bus_dma_tag_t		rl_rx_list_tag;
653	bus_dmamap_t		rl_rx_list_map;
654	struct rl_desc		*rl_rx_list;
655	bus_addr_t		rl_rx_list_addr;
656	bus_dma_tag_t		rl_tx_list_tag;
657	bus_dmamap_t		rl_tx_list_map;
658	struct rl_desc		*rl_tx_list;
659	bus_addr_t		rl_tx_list_addr;
660};
661
662struct rl_softc {
663	struct arpcom		arpcom;		/* interface info */
664	bus_space_handle_t	rl_bhandle;	/* bus space handle */
665	bus_space_tag_t		rl_btag;	/* bus space tag */
666	struct resource		*rl_res;
667	struct resource		*rl_irq;
668	void			*rl_intrhand;
669	device_t		rl_miibus;
670	bus_dma_tag_t		rl_parent_tag;
671	bus_dma_tag_t		rl_tag;
672	uint8_t			rl_unit;	/* interface number */
673	uint8_t			rl_type;
674	int			rl_eecmd_read;
675	uint8_t			rl_stats_no_timeout;
676	int			rl_txthresh;
677	struct rl_chain_data	rl_cdata;
678	struct rl_list_data	rl_ldata;
679	struct callout_handle	rl_stat_ch;
680	struct mtx		rl_mtx;
681	struct mbuf		*rl_head;
682	struct mbuf		*rl_tail;
683	uint32_t		rl_hwrev;
684	uint32_t		rl_rxlenmask;
685	int			rl_testmode;
686	int			suspended;	/* 0 = normal  1 = suspended */
687#ifdef DEVICE_POLLING
688	int			rxcycles;
689#endif
690};
691
692#define	RL_LOCK(_sc)		mtx_lock(&(_sc)->rl_mtx)
693#define	RL_UNLOCK(_sc)		mtx_unlock(&(_sc)->rl_mtx)
694#define	RL_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->rl_mtx, MA_OWNED)
695
696/*
697 * register space access macros
698 */
699#define CSR_WRITE_STREAM_4(sc, reg, val)	\
700	bus_space_write_stream_4(sc->rl_btag, sc->rl_bhandle, reg, val)
701#define CSR_WRITE_4(sc, reg, val)	\
702	bus_space_write_4(sc->rl_btag, sc->rl_bhandle, reg, val)
703#define CSR_WRITE_2(sc, reg, val)	\
704	bus_space_write_2(sc->rl_btag, sc->rl_bhandle, reg, val)
705#define CSR_WRITE_1(sc, reg, val)	\
706	bus_space_write_1(sc->rl_btag, sc->rl_bhandle, reg, val)
707
708#define CSR_READ_4(sc, reg)		\
709	bus_space_read_4(sc->rl_btag, sc->rl_bhandle, reg)
710#define CSR_READ_2(sc, reg)		\
711	bus_space_read_2(sc->rl_btag, sc->rl_bhandle, reg)
712#define CSR_READ_1(sc, reg)		\
713	bus_space_read_1(sc->rl_btag, sc->rl_bhandle, reg)
714
715#define RL_TIMEOUT		1000
716
717/*
718 * General constants that are fun to know.
719 *
720 * RealTek PCI vendor ID
721 */
722#define	RT_VENDORID				0x10EC
723
724/*
725 * RealTek chip device IDs.
726 */
727#define	RT_DEVICEID_8129			0x8129
728#define	RT_DEVICEID_8138			0x8138
729#define	RT_DEVICEID_8139			0x8139
730#define RT_DEVICEID_8169			0x8169
731#define RT_DEVICEID_8100			0x8100
732
733#define RT_REVID_8139CPLUS			0x20
734
735/*
736 * Accton PCI vendor ID
737 */
738#define ACCTON_VENDORID				0x1113
739
740/*
741 * Accton MPX 5030/5038 device ID.
742 */
743#define ACCTON_DEVICEID_5030			0x1211
744
745/*
746 * Nortel PCI vendor ID
747 */
748#define NORTEL_VENDORID				0x126C
749
750/*
751 * Delta Electronics Vendor ID.
752 */
753#define DELTA_VENDORID				0x1500
754
755/*
756 * Delta device IDs.
757 */
758#define DELTA_DEVICEID_8139			0x1360
759
760/*
761 * Addtron vendor ID.
762 */
763#define ADDTRON_VENDORID			0x4033
764
765/*
766 * Addtron device IDs.
767 */
768#define ADDTRON_DEVICEID_8139			0x1360
769
770/*
771 * D-Link vendor ID.
772 */
773#define DLINK_VENDORID				0x1186
774
775/*
776 * D-Link DFE-530TX+ device ID
777 */
778#define DLINK_DEVICEID_530TXPLUS		0x1300
779
780/*
781 * D-Link DFE-690TXD device ID
782 */
783#define DLINK_DEVICEID_690TXD			0x1340
784
785/*
786 * Corega K.K vendor ID
787 */
788#define COREGA_VENDORID				0x1259
789
790/*
791 * Corega FEther CB-TXD device ID
792 */
793#define COREGA_DEVICEID_FETHERCBTXD			0xa117
794
795/*
796 * Corega FEtherII CB-TXD device ID
797 */
798#define COREGA_DEVICEID_FETHERIICBTXD			0xa11e
799
800/*
801 * Corega CG-LAPCIGT device ID
802 */
803#define COREGA_DEVICEID_CGLAPCIGT		0xc107
804
805/*
806 * Peppercon vendor ID
807 */
808#define PEPPERCON_VENDORID			0x1743
809
810/*
811 * Peppercon ROL-F device ID
812 */
813#define PEPPERCON_DEVICEID_ROLF			0x8139
814
815/*
816 * Planex Communications, Inc. vendor ID
817 */
818#define PLANEX_VENDORID				0x14ea
819
820/*
821 * Planex FNW-3800-TX device ID
822 */
823#define PLANEX_DEVICEID_FNW3800TX		0xab07
824
825/*
826 * LevelOne vendor ID
827 */
828#define LEVEL1_VENDORID				0x018A
829
830/*
831 * LevelOne FPC-0106TX devide ID
832 */
833#define LEVEL1_DEVICEID_FPC0106TX		0x0106
834
835/*
836 * Compaq vendor ID
837 */
838#define CP_VENDORID				0x021B
839
840/*
841 * Edimax vendor ID
842 */
843#define EDIMAX_VENDORID				0x13D1
844
845/*
846 * Edimax EP-4103DL cardbus device ID
847 */
848#define EDIMAX_DEVICEID_EP4103DL		0xAB06
849
850/*
851 * PCI low memory base and low I/O base register, and
852 * other PCI registers.
853 */
854
855#define RL_PCI_VENDOR_ID	0x00
856#define RL_PCI_DEVICE_ID	0x02
857#define RL_PCI_COMMAND		0x04
858#define RL_PCI_STATUS		0x06
859#define RL_PCI_CLASSCODE	0x09
860#define RL_PCI_LATENCY_TIMER	0x0D
861#define RL_PCI_HEADER_TYPE	0x0E
862#define RL_PCI_LOIO		0x10
863#define RL_PCI_LOMEM		0x14
864#define RL_PCI_BIOSROM		0x30
865#define RL_PCI_INTLINE		0x3C
866#define RL_PCI_INTPIN		0x3D
867#define RL_PCI_MINGNT		0x3E
868#define RL_PCI_MINLAT		0x0F
869#define RL_PCI_RESETOPT		0x48
870#define RL_PCI_EEPROM_DATA	0x4C
871
872#define RL_PCI_CAPID		0x50 /* 8 bits */
873#define RL_PCI_NEXTPTR		0x51 /* 8 bits */
874#define RL_PCI_PWRMGMTCAP	0x52 /* 16 bits */
875#define RL_PCI_PWRMGMTCTRL	0x54 /* 16 bits */
876
877#define RL_PSTATE_MASK		0x0003
878#define RL_PSTATE_D0		0x0000
879#define RL_PSTATE_D1		0x0002
880#define RL_PSTATE_D2		0x0002
881#define RL_PSTATE_D3		0x0003
882#define RL_PME_EN		0x0010
883#define RL_PME_STATUS		0x8000
884