if_rlreg.h revision 120043
1251875Speter/*
2251875Speter * Copyright (c) 1997, 1998-2003
3251875Speter *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
4251875Speter *
5251875Speter * Redistribution and use in source and binary forms, with or without
6251875Speter * modification, are permitted provided that the following conditions
7251875Speter * are met:
8251875Speter * 1. Redistributions of source code must retain the above copyright
9251875Speter *    notice, this list of conditions and the following disclaimer.
10251875Speter * 2. Redistributions in binary form must reproduce the above copyright
11251875Speter *    notice, this list of conditions and the following disclaimer in the
12251875Speter *    documentation and/or other materials provided with the distribution.
13251875Speter * 3. All advertising materials mentioning features or use of this software
14251875Speter *    must display the following acknowledgement:
15251875Speter *	This product includes software developed by Bill Paul.
16251875Speter * 4. Neither the name of the author nor the names of any co-contributors
17251875Speter *    may be used to endorse or promote products derived from this software
18251875Speter *    without specific prior written permission.
19251875Speter *
20251875Speter * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21251875Speter * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22251875Speter * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23251875Speter * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24251875Speter * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25251875Speter * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26251875Speter * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27251875Speter * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28251875Speter * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29251875Speter * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30251875Speter * THE POSSIBILITY OF SUCH DAMAGE.
31251875Speter *
32251875Speter * $FreeBSD: head/sys/pci/if_rlreg.h 120043 2003-09-13 23:51:35Z wpaul $
33251875Speter */
34251875Speter
35251875Speter/*
36251875Speter * RealTek 8129/8139 register offsets
37251875Speter */
38251875Speter#define	RL_IDR0		0x0000		/* ID register 0 (station addr) */
39251875Speter#define RL_IDR1		0x0001		/* Must use 32-bit accesses (?) */
40251875Speter#define RL_IDR2		0x0002
41251875Speter#define RL_IDR3		0x0003
42251875Speter#define RL_IDR4		0x0004
43251875Speter#define RL_IDR5		0x0005
44251875Speter					/* 0006-0007 reserved */
45251875Speter#define RL_MAR0		0x0008		/* Multicast hash table */
46251875Speter#define RL_MAR1		0x0009
47251875Speter#define RL_MAR2		0x000A
48251875Speter#define RL_MAR3		0x000B
49251875Speter#define RL_MAR4		0x000C
50251875Speter#define RL_MAR5		0x000D
51251875Speter#define RL_MAR6		0x000E
52251875Speter#define RL_MAR7		0x000F
53251875Speter
54251875Speter#define RL_TXSTAT0	0x0010		/* status of TX descriptor 0 */
55251875Speter#define RL_TXSTAT1	0x0014		/* status of TX descriptor 1 */
56251875Speter#define RL_TXSTAT2	0x0018		/* status of TX descriptor 2 */
57251875Speter#define RL_TXSTAT3	0x001C		/* status of TX descriptor 3 */
58251875Speter
59251875Speter#define RL_TXADDR0	0x0020		/* address of TX descriptor 0 */
60251875Speter#define RL_TXADDR1	0x0024		/* address of TX descriptor 1 */
61251875Speter#define RL_TXADDR2	0x0028		/* address of TX descriptor 2 */
62251875Speter#define RL_TXADDR3	0x002C		/* address of TX descriptor 3 */
63251875Speter
64251875Speter#define RL_RXADDR		0x0030	/* RX ring start address */
65251875Speter#define RL_RX_EARLY_BYTES	0x0034	/* RX early byte count */
66251875Speter#define RL_RX_EARLY_STAT	0x0036	/* RX early status */
67251875Speter#define RL_COMMAND	0x0037		/* command register */
68251875Speter#define RL_CURRXADDR	0x0038		/* current address of packet read */
69251875Speter#define RL_CURRXBUF	0x003A		/* current RX buffer address */
70251875Speter#define RL_IMR		0x003C		/* interrupt mask register */
71251875Speter#define RL_ISR		0x003E		/* interrupt status register */
72251875Speter#define RL_TXCFG	0x0040		/* transmit config */
73251875Speter#define RL_RXCFG	0x0044		/* receive config */
74251875Speter#define RL_TIMERCNT	0x0048		/* timer count register */
75251875Speter#define RL_MISSEDPKT	0x004C		/* missed packet counter */
76251875Speter#define RL_EECMD	0x0050		/* EEPROM command register */
77251875Speter#define RL_CFG0		0x0051		/* config register #0 */
78251875Speter#define RL_CFG1		0x0052		/* config register #1 */
79251875Speter                                        /* 0053-0057 reserved */
80251875Speter#define RL_MEDIASTAT	0x0058		/* media status register (8139) */
81251875Speter					/* 0059-005A reserved */
82251875Speter#define RL_MII		0x005A		/* 8129 chip only */
83251875Speter#define RL_HALTCLK	0x005B
84251875Speter#define RL_MULTIINTR	0x005C		/* multiple interrupt */
85251875Speter#define RL_PCIREV	0x005E		/* PCI revision value */
86251875Speter					/* 005F reserved */
87251875Speter#define RL_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
88251875Speter
89251875Speter/* Direct PHY access registers only available on 8139 */
90251875Speter#define RL_BMCR		0x0062		/* PHY basic mode control */
91251875Speter#define RL_BMSR		0x0064		/* PHY basic mode status */
92251875Speter#define RL_ANAR		0x0066		/* PHY autoneg advert */
93251875Speter#define RL_LPAR		0x0068		/* PHY link partner ability */
94251875Speter#define RL_ANER		0x006A		/* PHY autoneg expansion */
95251875Speter
96251875Speter#define RL_DISCCNT	0x006C		/* disconnect counter */
97251875Speter#define RL_FALSECAR	0x006E		/* false carrier counter */
98251875Speter#define RL_NWAYTST	0x0070		/* NWAY test register */
99251875Speter#define RL_RX_ER	0x0072		/* RX_ER counter */
100251875Speter#define RL_CSCFG	0x0074		/* CS configuration register */
101251875Speter
102251875Speter/*
103251875Speter * When operating in special C+ mode, some of the registers in an
104251875Speter * 8139C+ chip have different definitions. These are also used for
105251875Speter * the 8169 gigE chip.
106251875Speter */
107251875Speter#define RL_DUMPSTATS_LO		0x0010	/* counter dump command register */
108251875Speter#define RL_DUMPSTATS_HI		0x0014	/* counter dump command register */
109251875Speter#define RL_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
110251875Speter#define RL_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
111251875Speter#define RL_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte alignment */
112251875Speter#define RL_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte alignment */
113251875Speter#define RL_CFG2			0x0053
114251875Speter#define RL_TIMERINT		0x0054	/* interrupt on timer expire */
115251875Speter#define RL_TXSTART		0x00D9	/* 8 bits */
116251875Speter#define RL_CPLUS_CMD		0x00E0	/* 16 bits */
117251875Speter#define RL_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
118251875Speter#define RL_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
119251875Speter#define RL_EARLY_TX_THRESH	0x00EC	/* 8 bits */
120251875Speter
121251875Speter/*
122251875Speter * Registers specific to the 8169 gigE chip
123251875Speter */
124251875Speter#define RL_TIMERINT_8169	0x0058	/* different offset than 8139 */
125251875Speter#define RL_PHYAR		0x0060
126251875Speter#define RL_TBICSR		0x0064
127251875Speter#define RL_TBI_ANAR		0x0068
128251875Speter#define RL_TBI_LPAR		0x006A
129251875Speter#define RL_GMEDIASTAT		0x006C	/* 8 bits */
130251875Speter#define RL_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
131251875Speter#define RL_GTXSTART		0x0038	/* 16 bits */
132251875Speter
133251875Speter/*
134251875Speter * TX config register bits
135251875Speter */
136251875Speter#define RL_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
137251875Speter#define RL_TXCFG_MAXDMA		0x00000700	/* max DMA burst size */
138251875Speter#define RL_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
139251875Speter#define RL_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
140251875Speter#define RL_TXCFG_IFG2		0x00080000	/* 8169 only */
141251875Speter#define RL_TXCFG_IFG		0x03000000	/* interframe gap */
142251875Speter#define RL_TXCFG_HWREV		0x7CC00000
143251875Speter
144251875Speter#define RL_LOOPTEST_OFF		0x00000000
145251875Speter#define RL_LOOPTEST_ON		0x00020000
146251875Speter#define RL_LOOPTEST_ON_CPLUS	0x00060000
147251875Speter
148251875Speter#define RL_HWREV_8169		0x00000000
149251875Speter#define RL_HWREV_8169S		0x04000000
150251875Speter#define RL_HWREV_8110S		0x00800000
151251875Speter#define RL_HWREV_8139		0x60000000
152251875Speter#define RL_HWREV_8139A		0x70000000
153251875Speter#define RL_HWREV_8139AG		0x70800000
154251875Speter#define RL_HWREV_8139B		0x78000000
155251875Speter#define RL_HWREV_8130		0x7C000000
156251875Speter#define RL_HWREV_8139C		0x74000000
157251875Speter#define RL_HWREV_8139D		0x74400000
158251875Speter#define RL_HWREV_8139CPLUS	0x74800000
159251875Speter#define RL_HWREV_8101		0x74c00000
160251875Speter#define RL_HWREV_8100		0x78800000
161251875Speter
162251875Speter#define RL_TXDMA_16BYTES	0x00000000
163251875Speter#define RL_TXDMA_32BYTES	0x00000100
164251875Speter#define RL_TXDMA_64BYTES	0x00000200
165251875Speter#define RL_TXDMA_128BYTES	0x00000300
166251875Speter#define RL_TXDMA_256BYTES	0x00000400
167251875Speter#define RL_TXDMA_512BYTES	0x00000500
168251875Speter#define RL_TXDMA_1024BYTES	0x00000600
169251875Speter#define RL_TXDMA_2048BYTES	0x00000700
170251875Speter
171251875Speter/*
172251875Speter * Transmit descriptor status register bits.
173251875Speter */
174251875Speter#define RL_TXSTAT_LENMASK	0x00001FFF
175251875Speter#define RL_TXSTAT_OWN		0x00002000
176251875Speter#define RL_TXSTAT_TX_UNDERRUN	0x00004000
177251875Speter#define RL_TXSTAT_TX_OK		0x00008000
178251875Speter#define RL_TXSTAT_EARLY_THRESH	0x003F0000
179251875Speter#define RL_TXSTAT_COLLCNT	0x0F000000
180251875Speter#define RL_TXSTAT_CARR_HBEAT	0x10000000
181251875Speter#define RL_TXSTAT_OUTOFWIN	0x20000000
182251875Speter#define RL_TXSTAT_TXABRT	0x40000000
183251875Speter#define RL_TXSTAT_CARRLOSS	0x80000000
184251875Speter
185251875Speter/*
186251875Speter * Interrupt status register bits.
187251875Speter */
188251875Speter#define RL_ISR_RX_OK		0x0001
189251875Speter#define RL_ISR_RX_ERR		0x0002
190251875Speter#define RL_ISR_TX_OK		0x0004
191251875Speter#define RL_ISR_TX_ERR		0x0008
192251875Speter#define RL_ISR_RX_OVERRUN	0x0010
193251875Speter#define RL_ISR_PKT_UNDERRUN	0x0020
194251875Speter#define RL_ISR_LINKCHG		0x0020	/* 8169 only */
195251875Speter#define RL_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
196251875Speter#define RL_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
197251875Speter#define RL_ISR_SWI		0x0100	/* C+ only */
198251875Speter#define RL_ISR_CABLE_LEN_CHGD	0x2000
199251875Speter#define RL_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
200251875Speter#define RL_ISR_TIMEOUT_EXPIRED	0x4000
201251875Speter#define RL_ISR_SYSTEM_ERR	0x8000
202251875Speter
203251875Speter#define RL_INTRS	\
204251875Speter	(RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|		\
205251875Speter	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
206251875Speter	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR)
207251875Speter
208251875Speter#define RL_INTRS_CPLUS	\
209251875Speter	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|			\
210251875Speter	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
211251875Speter	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
212251875Speter
213251875Speter/*
214251875Speter * Media status register. (8139 only)
215251875Speter */
216251875Speter#define RL_MEDIASTAT_RXPAUSE	0x01
217251875Speter#define RL_MEDIASTAT_TXPAUSE	0x02
218251875Speter#define RL_MEDIASTAT_LINK	0x04
219251875Speter#define RL_MEDIASTAT_SPEED10	0x08
220251875Speter#define RL_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
221251875Speter#define RL_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
222251875Speter
223251875Speter/*
224251875Speter * Receive config register.
225251875Speter */
226251875Speter#define RL_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
227251875Speter#define RL_RXCFG_RX_INDIV	0x00000002	/* match filter */
228251875Speter#define RL_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
229251875Speter#define RL_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
230251875Speter#define RL_RXCFG_RX_RUNT	0x00000010
231251875Speter#define RL_RXCFG_RX_ERRPKT	0x00000020
232251875Speter#define RL_RXCFG_WRAP		0x00000080
233251875Speter#define RL_RXCFG_MAXDMA		0x00000700
234251875Speter#define RL_RXCFG_BUFSZ		0x00001800
235251875Speter#define RL_RXCFG_FIFOTHRESH	0x0000E000
236251875Speter#define RL_RXCFG_EARLYTHRESH	0x07000000
237251875Speter
238251875Speter#define RL_RXDMA_16BYTES	0x00000000
239251875Speter#define RL_RXDMA_32BYTES	0x00000100
240251875Speter#define RL_RXDMA_64BYTES	0x00000200
241#define RL_RXDMA_128BYTES	0x00000300
242#define RL_RXDMA_256BYTES	0x00000400
243#define RL_RXDMA_512BYTES	0x00000500
244#define RL_RXDMA_1024BYTES	0x00000600
245#define RL_RXDMA_UNLIMITED	0x00000700
246
247#define RL_RXBUF_8		0x00000000
248#define RL_RXBUF_16		0x00000800
249#define RL_RXBUF_32		0x00001000
250#define RL_RXBUF_64		0x00001800
251
252#define RL_RXFIFO_16BYTES	0x00000000
253#define RL_RXFIFO_32BYTES	0x00002000
254#define RL_RXFIFO_64BYTES	0x00004000
255#define RL_RXFIFO_128BYTES	0x00006000
256#define RL_RXFIFO_256BYTES	0x00008000
257#define RL_RXFIFO_512BYTES	0x0000A000
258#define RL_RXFIFO_1024BYTES	0x0000C000
259#define RL_RXFIFO_NOTHRESH	0x0000E000
260
261/*
262 * Bits in RX status header (included with RX'ed packet
263 * in ring buffer).
264 */
265#define RL_RXSTAT_RXOK		0x00000001
266#define RL_RXSTAT_ALIGNERR	0x00000002
267#define RL_RXSTAT_CRCERR	0x00000004
268#define RL_RXSTAT_GIANT		0x00000008
269#define RL_RXSTAT_RUNT		0x00000010
270#define RL_RXSTAT_BADSYM	0x00000020
271#define RL_RXSTAT_BROAD		0x00002000
272#define RL_RXSTAT_INDIV		0x00004000
273#define RL_RXSTAT_MULTI		0x00008000
274#define RL_RXSTAT_LENMASK	0xFFFF0000
275
276#define RL_RXSTAT_UNFINISHED	0xFFF0		/* DMA still in progress */
277/*
278 * Command register.
279 */
280#define RL_CMD_EMPTY_RXBUF	0x0001
281#define RL_CMD_TX_ENB		0x0004
282#define RL_CMD_RX_ENB		0x0008
283#define RL_CMD_RESET		0x0010
284
285/*
286 * EEPROM control register
287 */
288#define RL_EE_DATAOUT		0x01	/* Data out */
289#define RL_EE_DATAIN		0x02	/* Data in */
290#define RL_EE_CLK		0x04	/* clock */
291#define RL_EE_SEL		0x08	/* chip select */
292#define RL_EE_MODE		(0x40|0x80)
293
294#define RL_EEMODE_OFF		0x00
295#define RL_EEMODE_AUTOLOAD	0x40
296#define RL_EEMODE_PROGRAM	0x80
297#define RL_EEMODE_WRITECFG	(0x80|0x40)
298
299/* 9346 EEPROM commands */
300#define RL_EECMD_WRITE		0x140
301#define RL_EECMD_READ_6BIT	0x180
302#define RL_EECMD_READ_8BIT	0x600
303#define RL_EECMD_ERASE		0x1c0
304
305#define RL_EE_ID		0x00
306#define RL_EE_PCI_VID		0x01
307#define RL_EE_PCI_DID		0x02
308/* Location of station address inside EEPROM */
309#define RL_EE_EADDR		0x07
310
311/*
312 * MII register (8129 only)
313 */
314#define RL_MII_CLK		0x01
315#define RL_MII_DATAIN		0x02
316#define RL_MII_DATAOUT		0x04
317#define RL_MII_DIR		0x80	/* 0 == input, 1 == output */
318
319/*
320 * Config 0 register
321 */
322#define RL_CFG0_ROM0		0x01
323#define RL_CFG0_ROM1		0x02
324#define RL_CFG0_ROM2		0x04
325#define RL_CFG0_PL0		0x08
326#define RL_CFG0_PL1		0x10
327#define RL_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
328#define RL_CFG0_PCS		0x40
329#define RL_CFG0_SCR		0x80
330
331/*
332 * Config 1 register
333 */
334#define RL_CFG1_PWRDWN		0x01
335#define RL_CFG1_SLEEP		0x02
336#define RL_CFG1_IOMAP		0x04
337#define RL_CFG1_MEMMAP		0x08
338#define RL_CFG1_RSVD		0x10
339#define RL_CFG1_DRVLOAD		0x20
340#define RL_CFG1_LED0		0x40
341#define RL_CFG1_FULLDUPLEX	0x40	/* 8129 only */
342#define RL_CFG1_LED1		0x80
343
344/*
345 * 8139C+ register definitions
346 */
347
348/* RL_DUMPSTATS_LO register */
349
350#define RL_DUMPSTATS_START	0x00000008
351
352/* Transmit start register */
353
354#define RL_TXSTART_SWI		0x01	/* generate TX interrupt */
355#define RL_TXSTART_START	0x40	/* start normal queue transmit */
356#define RL_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
357
358/*
359 * Config 2 register, 8139C+/8169/8169S/8110S only
360 */
361#define RL_CFG2_BUSFREQ		0x07
362#define RL_CFG2_BUSWIDTH	0x08
363#define RL_CFG2_AUXPWRSTS	0x10
364
365#define RL_BUSFREQ_33MHZ	0x00
366#define RL_BUSFREQ_66MHZ	0x01
367
368#define RL_BUSWIDTH_32BITS	0x00
369#define RL_BUSWIDTH_64BITS	0x08
370
371/* C+ mode command register */
372
373#define RL_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
374#define RL_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
375#define RL_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
376#define RL_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
377#define RL_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
378#define RL_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
379
380/* C+ early transmit threshold */
381
382#define RL_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
383
384/*
385 * Gigabit PHY access register (8169 only)
386 */
387
388#define RL_PHYAR_PHYDATA	0x0000FFFF
389#define RL_PHYAR_PHYREG		0x001F0000
390#define RL_PHYAR_BUSY		0x80000000
391
392/*
393 * Gigabit media status (8169 only)
394 */
395#define RL_GMEDIASTAT_FDX	0x01	/* full duplex */
396#define RL_GMEDIASTAT_LINK	0x02	/* link up */
397#define RL_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
398#define RL_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
399#define RL_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
400#define RL_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
401#define RL_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
402#define RL_GMEDIASTAT_TBI	0x80	/* TBI enabled */
403
404/*
405 * The RealTek doesn't use a fragment-based descriptor mechanism.
406 * Instead, there are only four register sets, each or which represents
407 * one 'descriptor.' Basically, each TX descriptor is just a contiguous
408 * packet buffer (32-bit aligned!) and we place the buffer addresses in
409 * the registers so the chip knows where they are.
410 *
411 * We can sort of kludge together the same kind of buffer management
412 * used in previous drivers, but we have to do buffer copies almost all
413 * the time, so it doesn't really buy us much.
414 *
415 * For reception, there's just one large buffer where the chip stores
416 * all received packets.
417 */
418
419#define RL_RX_BUF_SZ		RL_RXBUF_64
420#define RL_RXBUFLEN		(1 << ((RL_RX_BUF_SZ >> 11) + 13))
421#define RL_TX_LIST_CNT		4
422#define RL_MIN_FRAMELEN		60
423#define RL_TXTHRESH(x)		((x) << 11)
424#define RL_TX_THRESH_INIT	96
425#define RL_RX_FIFOTHRESH	RL_RXFIFO_NOTHRESH
426#define RL_RX_MAXDMA		RL_RXDMA_UNLIMITED
427#define RL_TX_MAXDMA		RL_TXDMA_2048BYTES
428
429#define RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ)
430#define RL_TXCFG_CONFIG	(RL_TXCFG_IFG|RL_TX_MAXDMA)
431
432#define RL_ETHER_ALIGN	2
433
434struct rl_chain_data {
435	u_int16_t		cur_rx;
436	caddr_t			rl_rx_buf;
437	caddr_t			rl_rx_buf_ptr;
438	bus_dmamap_t		rl_rx_dmamap;
439
440	struct mbuf		*rl_tx_chain[RL_TX_LIST_CNT];
441	bus_dmamap_t		rl_tx_dmamap[RL_TX_LIST_CNT];
442	u_int8_t		last_tx;
443	u_int8_t		cur_tx;
444};
445
446#define RL_INC(x)		(x = (x + 1) % RL_TX_LIST_CNT)
447#define RL_CUR_TXADDR(x)	((x->rl_cdata.cur_tx * 4) + RL_TXADDR0)
448#define RL_CUR_TXSTAT(x)	((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0)
449#define RL_CUR_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx])
450#define RL_CUR_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx])
451#define RL_LAST_TXADDR(x)	((x->rl_cdata.last_tx * 4) + RL_TXADDR0)
452#define RL_LAST_TXSTAT(x)	((x->rl_cdata.last_tx * 4) + RL_TXSTAT0)
453#define RL_LAST_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx])
454#define RL_LAST_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx])
455
456struct rl_type {
457	u_int16_t		rl_vid;
458	u_int16_t		rl_did;
459	int			rl_basetype;
460	char			*rl_name;
461};
462
463struct rl_hwrev {
464	u_int32_t		rl_rev;
465	int			rl_type;
466	char			*rl_desc;
467};
468
469struct rl_mii_frame {
470	u_int8_t		mii_stdelim;
471	u_int8_t		mii_opcode;
472	u_int8_t		mii_phyaddr;
473	u_int8_t		mii_regaddr;
474	u_int8_t		mii_turnaround;
475	u_int16_t		mii_data;
476};
477
478/*
479 * MII constants
480 */
481#define RL_MII_STARTDELIM	0x01
482#define RL_MII_READOP		0x02
483#define RL_MII_WRITEOP		0x01
484#define RL_MII_TURNAROUND	0x02
485
486#define RL_8129			1
487#define RL_8139			2
488#define RL_8139CPLUS		3
489#define RL_8169			4
490
491#define RL_ISCPLUS(x)		((x)->rl_type == RL_8139CPLUS ||	\
492				 (x)->rl_type == RL_8169)
493
494/*
495 * The 8139C+ and 8160 gigE chips support descriptor-based TX
496 * and RX. In fact, they even support TCP large send. Descriptors
497 * must be allocated in contiguous blocks that are aligned on a
498 * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
499 */
500
501/*
502 * RX/TX descriptor definition. When large send mode is enabled, the
503 * lower 11 bits of the TX rl_cmd word are used to hold the MSS, and
504 * the checksum offload bits are disabled. The structure layout is
505 * the same for RX and TX descriptors
506 */
507
508struct rl_desc {
509	u_int32_t		rl_cmdstat;
510	u_int32_t		rl_vlanctl;
511	u_int32_t		rl_bufaddr_lo;
512	u_int32_t		rl_bufaddr_hi;
513};
514
515#define RL_TDESC_CMD_FRAGLEN	0x0000FFFF
516#define RL_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
517#define RL_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
518#define RL_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
519#define RL_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
520#define RL_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
521#define RL_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
522#define RL_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
523#define RL_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
524#define RL_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
525
526#define RL_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
527#define RL_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
528
529/*
530 * Error bits are valid only on the last descriptor of a frame
531 * (i.e. RL_TDESC_CMD_EOF == 1)
532 */
533
534#define RL_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
535#define RL_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
536#define RL_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
537#define RL_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
538#define RL_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
539#define RL_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occured */
540#define RL_TDESC_STAT_OWN	0x80000000
541
542/*
543 * RX descriptor cmd/vlan definitions
544 */
545
546#define RL_RDESC_CMD_EOR	0x40000000
547#define RL_RDESC_CMD_OWN	0x80000000
548#define RL_RDESC_CMD_BUFLEN	0x00001FFF
549
550#define RL_RDESC_STAT_OWN	0x80000000
551#define RL_RDESC_STAT_EOR	0x40000000
552#define RL_RDESC_STAT_SOF	0x20000000
553#define RL_RDESC_STAT_EOF	0x10000000
554#define RL_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
555#define RL_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
556#define RL_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
557#define RL_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
558#define RL_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
559#define RL_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
560#define RL_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
561#define RL_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
562#define RL_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
563#define RL_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
564#define RL_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
565#define RL_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
566#define RL_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
567#define RL_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
568#define RL_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
569#define RL_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
570
571#define RL_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
572						   (rl_vlandata valid)*/
573#define RL_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
574
575#define RL_PROTOID_NONIP	0x00000000
576#define RL_PROTOID_TCPIP	0x00010000
577#define RL_PROTOID_UDPIP	0x00020000
578#define RL_PROTOID_IP		0x00030000
579#define RL_TCPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
580				 RL_PROTOID_TCPIP)
581#define RL_UDPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
582				 RL_PROTOID_UDPIP)
583
584/*
585 * Statistics counter structure (8139C+ and 8169 only)
586 */
587struct rl_stats {
588	u_int32_t		rl_tx_pkts_lo;
589	u_int32_t		rl_tx_pkts_hi;
590	u_int32_t		rl_tx_errs_lo;
591	u_int32_t		rl_tx_errs_hi;
592	u_int32_t		rl_tx_errs;
593	u_int16_t		rl_missed_pkts;
594	u_int16_t		rl_rx_framealign_errs;
595	u_int32_t		rl_tx_onecoll;
596	u_int32_t		rl_tx_multicolls;
597	u_int32_t		rl_rx_ucasts_hi;
598	u_int32_t		rl_rx_ucasts_lo;
599	u_int32_t		rl_rx_bcasts_lo;
600	u_int32_t		rl_rx_bcasts_hi;
601	u_int32_t		rl_rx_mcasts;
602	u_int16_t		rl_tx_aborts;
603	u_int16_t		rl_rx_underruns;
604};
605
606#define RL_RX_DESC_CNT		64
607#define RL_TX_DESC_CNT		64
608#define RL_RX_LIST_SZ		(RL_RX_DESC_CNT * sizeof(struct rl_desc))
609#define RL_TX_LIST_SZ		(RL_TX_DESC_CNT * sizeof(struct rl_desc))
610#define RL_RING_ALIGN		256
611#define RL_IFQ_MAXLEN		512
612#define RL_DESC_INC(x)		(x = (x + 1) % RL_TX_DESC_CNT)
613#define RL_OWN(x)		(le32toh((x)->rl_cmdstat) & RL_RDESC_STAT_OWN)
614#define RL_RXBYTES(x)		(le32toh((x)->rl_cmdstat) & sc->rl_rxlenmask)
615#define RL_PKTSZ(x)		((x)/* >> 3*/)
616
617#define RL_ADDR_LO(y)	((u_int64_t) (y) & 0xFFFFFFFF)
618#define RL_ADDR_HI(y)	((u_int64_t) (y) >> 32)
619
620#define RL_JUMBO_FRAMELEN	9018
621#define RL_JUMBO_MTU		(RL_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
622#define RL_JSLOTS		128
623
624#define RL_JRAWLEN (RL_JUMBO_FRAMELEN + ETHER_ALIGN + sizeof(u_int64_t))
625#define RL_JLEN (RL_JRAWLEN + (sizeof(u_int64_t) - \
626	(RL_JRAWLEN % sizeof(u_int64_t))))
627#define RL_JPAGESZ PAGE_SIZE
628#define RL_RESID (RL_JPAGESZ - (RL_JLEN * RL_JSLOTS) % RL_JPAGESZ)
629#define RL_JMEM ((RL_JLEN * RL_JSLOTS) + RL_RESID)
630
631struct rl_softc;
632
633struct rl_dmaload_arg {
634	struct rl_softc		*sc;
635	int			rl_idx;
636	int			rl_maxsegs;
637	u_int32_t		rl_flags;
638	struct rl_desc		*rl_ring;
639};
640
641struct rl_list_data {
642	struct mbuf		*rl_tx_mbuf[RL_TX_DESC_CNT];
643	struct mbuf		*rl_rx_mbuf[RL_TX_DESC_CNT];
644	int			rl_tx_prodidx;
645	int			rl_rx_prodidx;
646	int			rl_tx_considx;
647	int			rl_tx_free;
648	bus_dmamap_t		rl_tx_dmamap[RL_TX_DESC_CNT];
649	bus_dmamap_t		rl_rx_dmamap[RL_RX_DESC_CNT];
650	bus_dma_tag_t		rl_mtag;	/* mbuf mapping tag */
651	bus_dma_tag_t		rl_stag;	/* stats mapping tag */
652	bus_dmamap_t		rl_smap;	/* stats map */
653	struct rl_stats		*rl_stats;
654	bus_addr_t		rl_stats_addr;
655	bus_dma_tag_t		rl_rx_list_tag;
656	bus_dmamap_t		rl_rx_list_map;
657	struct rl_desc		*rl_rx_list;
658	bus_addr_t		rl_rx_list_addr;
659	bus_dma_tag_t		rl_tx_list_tag;
660	bus_dmamap_t		rl_tx_list_map;
661	struct rl_desc		*rl_tx_list;
662	bus_addr_t		rl_tx_list_addr;
663};
664
665struct rl_softc {
666	struct arpcom		arpcom;		/* interface info */
667	bus_space_handle_t	rl_bhandle;	/* bus space handle */
668	bus_space_tag_t		rl_btag;	/* bus space tag */
669	struct resource		*rl_res;
670	struct resource		*rl_irq;
671	void			*rl_intrhand;
672	device_t		rl_miibus;
673	bus_dma_tag_t		rl_parent_tag;
674	bus_dma_tag_t		rl_tag;
675	u_int8_t		rl_unit;	/* interface number */
676	u_int8_t		rl_type;
677	int			rl_eecmd_read;
678	u_int8_t		rl_stats_no_timeout;
679	int			rl_txthresh;
680	struct rl_chain_data	rl_cdata;
681	struct rl_list_data	rl_ldata;
682	struct callout_handle	rl_stat_ch;
683	struct mtx		rl_mtx;
684	struct mbuf		*rl_head;
685	struct mbuf		*rl_tail;
686	u_int32_t		rl_hwrev;
687	u_int32_t		rl_rxlenmask;
688	int			rl_testmode;
689	int			suspended;	/* 0 = normal  1 = suspended */
690#ifdef DEVICE_POLLING
691	int			rxcycles;
692#endif
693
694	u_int32_t		saved_maps[5];	/* pci data */
695	u_int32_t		saved_biosaddr;
696	u_int8_t		saved_intline;
697	u_int8_t		saved_cachelnsz;
698	u_int8_t		saved_lattimer;
699};
700
701#define	RL_LOCK(_sc)		mtx_lock(&(_sc)->rl_mtx)
702#define	RL_UNLOCK(_sc)		mtx_unlock(&(_sc)->rl_mtx)
703
704/*
705 * register space access macros
706 */
707#define CSR_WRITE_STREAM_4(sc, reg, val)	\
708	bus_space_write_stream_4(sc->rl_btag, sc->rl_bhandle, reg, val)
709#define CSR_WRITE_4(sc, reg, val)	\
710	bus_space_write_4(sc->rl_btag, sc->rl_bhandle, reg, val)
711#define CSR_WRITE_2(sc, reg, val)	\
712	bus_space_write_2(sc->rl_btag, sc->rl_bhandle, reg, val)
713#define CSR_WRITE_1(sc, reg, val)	\
714	bus_space_write_1(sc->rl_btag, sc->rl_bhandle, reg, val)
715
716#define CSR_READ_4(sc, reg)		\
717	bus_space_read_4(sc->rl_btag, sc->rl_bhandle, reg)
718#define CSR_READ_2(sc, reg)		\
719	bus_space_read_2(sc->rl_btag, sc->rl_bhandle, reg)
720#define CSR_READ_1(sc, reg)		\
721	bus_space_read_1(sc->rl_btag, sc->rl_bhandle, reg)
722
723#define RL_TIMEOUT		1000
724
725/*
726 * General constants that are fun to know.
727 *
728 * RealTek PCI vendor ID
729 */
730#define	RT_VENDORID				0x10EC
731
732/*
733 * RealTek chip device IDs.
734 */
735#define	RT_DEVICEID_8129			0x8129
736#define	RT_DEVICEID_8138			0x8138
737#define	RT_DEVICEID_8139			0x8139
738#define RT_DEVICEID_8169			0x8169
739#define RT_DEVICEID_8100			0x8100
740
741#define RT_REVID_8139CPLUS			0x20
742
743/*
744 * Accton PCI vendor ID
745 */
746#define ACCTON_VENDORID				0x1113
747
748/*
749 * Accton MPX 5030/5038 device ID.
750 */
751#define ACCTON_DEVICEID_5030			0x1211
752
753/*
754 * Nortel PCI vendor ID
755 */
756#define NORTEL_VENDORID				0x126C
757
758/*
759 * Delta Electronics Vendor ID.
760 */
761#define DELTA_VENDORID				0x1500
762
763/*
764 * Delta device IDs.
765 */
766#define DELTA_DEVICEID_8139			0x1360
767
768/*
769 * Addtron vendor ID.
770 */
771#define ADDTRON_VENDORID			0x4033
772
773/*
774 * Addtron device IDs.
775 */
776#define ADDTRON_DEVICEID_8139			0x1360
777
778/*
779 * D-Link vendor ID.
780 */
781#define DLINK_VENDORID				0x1186
782
783/*
784 * D-Link DFE-530TX+ device ID
785 */
786#define DLINK_DEVICEID_530TXPLUS		0x1300
787
788/*
789 * D-Link DFE-690TXD device ID
790 */
791#define DLINK_DEVICEID_690TXD			0x1340
792
793/*
794 * Corega K.K vendor ID
795 */
796#define COREGA_VENDORID				0x1259
797
798/*
799 * Corega FEther CB-TXD device ID
800 */
801#define COREGA_DEVICEID_FETHERCBTXD			0xa117
802
803/*
804 * Corega FEtherII CB-TXD device ID
805 */
806#define COREGA_DEVICEID_FETHERIICBTXD			0xa11e
807
808/*
809 * Peppercon vendor ID
810 */
811#define PEPPERCON_VENDORID			0x1743
812
813/*
814 * Peppercon ROL-F device ID
815 */
816#define PEPPERCON_DEVICEID_ROLF			0x8139
817
818/*
819 * Planex Communications, Inc. vendor ID
820 */
821#define PLANEX_VENDORID				0x14ea
822
823/*
824 * Planex FNW-3800-TX device ID
825 */
826#define PLANEX_DEVICEID_FNW3800TX		0xab07
827
828/*
829 * LevelOne vendor ID
830 */
831#define LEVEL1_VENDORID				0x018A
832
833/*
834 * LevelOne FPC-0106TX devide ID
835 */
836#define LEVEL1_DEVICEID_FPC0106TX		0x0106
837
838/*
839 * Compaq vendor ID
840 */
841#define CP_VENDORID				0x021B
842
843/*
844 * Edimax vendor ID
845 */
846#define EDIMAX_VENDORID				0x13D1
847
848/*
849 * Edimax EP-4103DL cardbus device ID
850 */
851#define EDIMAX_DEVICEID_EP4103DL		0xAB06
852
853/*
854 * PCI low memory base and low I/O base register, and
855 * other PCI registers.
856 */
857
858#define RL_PCI_VENDOR_ID	0x00
859#define RL_PCI_DEVICE_ID	0x02
860#define RL_PCI_COMMAND		0x04
861#define RL_PCI_STATUS		0x06
862#define RL_PCI_CLASSCODE	0x09
863#define RL_PCI_LATENCY_TIMER	0x0D
864#define RL_PCI_HEADER_TYPE	0x0E
865#define RL_PCI_LOIO		0x10
866#define RL_PCI_LOMEM		0x14
867#define RL_PCI_BIOSROM		0x30
868#define RL_PCI_INTLINE		0x3C
869#define RL_PCI_INTPIN		0x3D
870#define RL_PCI_MINGNT		0x3E
871#define RL_PCI_MINLAT		0x0F
872#define RL_PCI_RESETOPT		0x48
873#define RL_PCI_EEPROM_DATA	0x4C
874
875#define RL_PCI_CAPID		0x50 /* 8 bits */
876#define RL_PCI_NEXTPTR		0x51 /* 8 bits */
877#define RL_PCI_PWRMGMTCAP	0x52 /* 16 bits */
878#define RL_PCI_PWRMGMTCTRL	0x54 /* 16 bits */
879
880#define RL_PSTATE_MASK		0x0003
881#define RL_PSTATE_D0		0x0000
882#define RL_PSTATE_D1		0x0002
883#define RL_PSTATE_D2		0x0002
884#define RL_PSTATE_D3		0x0003
885#define RL_PME_EN		0x0010
886#define RL_PME_STATUS		0x8000
887