if_rlreg.h revision 119981
1/*
2 * Copyright (c) 1997, 1998-2003
3 *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
4 *
5 * Redistribution and use in source and binary forms, with or without
6 * modification, are permitted provided that the following conditions
7 * are met:
8 * 1. Redistributions of source code must retain the above copyright
9 *    notice, this list of conditions and the following disclaimer.
10 * 2. Redistributions in binary form must reproduce the above copyright
11 *    notice, this list of conditions and the following disclaimer in the
12 *    documentation and/or other materials provided with the distribution.
13 * 3. All advertising materials mentioning features or use of this software
14 *    must display the following acknowledgement:
15 *	This product includes software developed by Bill Paul.
16 * 4. Neither the name of the author nor the names of any co-contributors
17 *    may be used to endorse or promote products derived from this software
18 *    without specific prior written permission.
19 *
20 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
21 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
22 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
23 * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
24 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
25 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
26 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
27 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
28 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
29 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
30 * THE POSSIBILITY OF SUCH DAMAGE.
31 *
32 * $FreeBSD: head/sys/pci/if_rlreg.h 119981 2003-09-11 06:56:46Z wpaul $
33 */
34
35/*
36 * RealTek 8129/8139 register offsets
37 */
38#define	RL_IDR0		0x0000		/* ID register 0 (station addr) */
39#define RL_IDR1		0x0001		/* Must use 32-bit accesses (?) */
40#define RL_IDR2		0x0002
41#define RL_IDR3		0x0003
42#define RL_IDR4		0x0004
43#define RL_IDR5		0x0005
44					/* 0006-0007 reserved */
45#define RL_MAR0		0x0008		/* Multicast hash table */
46#define RL_MAR1		0x0009
47#define RL_MAR2		0x000A
48#define RL_MAR3		0x000B
49#define RL_MAR4		0x000C
50#define RL_MAR5		0x000D
51#define RL_MAR6		0x000E
52#define RL_MAR7		0x000F
53
54#define RL_TXSTAT0	0x0010		/* status of TX descriptor 0 */
55#define RL_TXSTAT1	0x0014		/* status of TX descriptor 1 */
56#define RL_TXSTAT2	0x0018		/* status of TX descriptor 2 */
57#define RL_TXSTAT3	0x001C		/* status of TX descriptor 3 */
58
59#define RL_TXADDR0	0x0020		/* address of TX descriptor 0 */
60#define RL_TXADDR1	0x0024		/* address of TX descriptor 1 */
61#define RL_TXADDR2	0x0028		/* address of TX descriptor 2 */
62#define RL_TXADDR3	0x002C		/* address of TX descriptor 3 */
63
64#define RL_RXADDR		0x0030	/* RX ring start address */
65#define RL_RX_EARLY_BYTES	0x0034	/* RX early byte count */
66#define RL_RX_EARLY_STAT	0x0036	/* RX early status */
67#define RL_COMMAND	0x0037		/* command register */
68#define RL_CURRXADDR	0x0038		/* current address of packet read */
69#define RL_CURRXBUF	0x003A		/* current RX buffer address */
70#define RL_IMR		0x003C		/* interrupt mask register */
71#define RL_ISR		0x003E		/* interrupt status register */
72#define RL_TXCFG	0x0040		/* transmit config */
73#define RL_RXCFG	0x0044		/* receive config */
74#define RL_TIMERCNT	0x0048		/* timer count register */
75#define RL_MISSEDPKT	0x004C		/* missed packet counter */
76#define RL_EECMD	0x0050		/* EEPROM command register */
77#define RL_CFG0		0x0051		/* config register #0 */
78#define RL_CFG1		0x0052		/* config register #1 */
79					/* 0053-0057 reserved */
80#define RL_MEDIASTAT	0x0058		/* media status register (8139) */
81					/* 0059-005A reserved */
82#define RL_MII		0x005A		/* 8129 chip only */
83#define RL_HALTCLK	0x005B
84#define RL_MULTIINTR	0x005C		/* multiple interrupt */
85#define RL_PCIREV	0x005E		/* PCI revision value */
86					/* 005F reserved */
87#define RL_TXSTAT_ALL	0x0060		/* TX status of all descriptors */
88
89/* Direct PHY access registers only available on 8139 */
90#define RL_BMCR		0x0062		/* PHY basic mode control */
91#define RL_BMSR		0x0064		/* PHY basic mode status */
92#define RL_ANAR		0x0066		/* PHY autoneg advert */
93#define RL_LPAR		0x0068		/* PHY link partner ability */
94#define RL_ANER		0x006A		/* PHY autoneg expansion */
95
96#define RL_DISCCNT	0x006C		/* disconnect counter */
97#define RL_FALSECAR	0x006E		/* false carrier counter */
98#define RL_NWAYTST	0x0070		/* NWAY test register */
99#define RL_RX_ER	0x0072		/* RX_ER counter */
100#define RL_CSCFG	0x0074		/* CS configuration register */
101
102/*
103 * When operating in special C+ mode, some of the registers in an
104 * 8139C+ chip have different definitions. These are also used for
105 * the 8169 gigE chip.
106 */
107#define RL_DUMPSTATS_LO		0x0010	/* counter dump command register */
108#define RL_DUMPSTATS_HI		0x0014	/* counter dump command register */
109#define RL_TXLIST_ADDR_LO	0x0020	/* 64 bits, 256 byte alignment */
110#define RL_TXLIST_ADDR_HI	0x0024	/* 64 bits, 256 byte alignment */
111#define RL_TXLIST_ADDR_HPRIO_LO	0x0028	/* 64 bits, 256 byte alignment */
112#define RL_TXLIST_ADDR_HPRIO_HI	0x002C	/* 64 bits, 256 byte alignment */
113#define RL_TIMERINT		0x0054	/* interrupt on timer expire */
114#define RL_TXSTART		0x00D9	/* 8 bits */
115#define RL_CPLUS_CMD		0x00E0	/* 16 bits */
116#define RL_RXLIST_ADDR_LO	0x00E4	/* 64 bits, 256 byte alignment */
117#define RL_RXLIST_ADDR_HI	0x00E8	/* 64 bits, 256 byte alignment */
118#define RL_EARLY_TX_THRESH	0x00EC	/* 8 bits */
119
120/*
121 * Registers specific to the 8169 gigE chip
122 */
123#define RL_TIMERINT_8169	0x0058	/* different offset than 8139 */
124#define RL_PHYAR		0x0060
125#define RL_TBICSR		0x0064
126#define RL_TBI_ANAR		0x0068
127#define RL_TBI_LPAR		0x006A
128#define RL_GMEDIASTAT		0x006C	/* 8 bits */
129#define RL_MAXRXPKTLEN		0x00DA	/* 16 bits, chip multiplies by 8 */
130#define RL_GTXSTART		0x0038	/* 16 bits */
131
132/*
133 * TX config register bits
134 */
135#define RL_TXCFG_CLRABRT	0x00000001	/* retransmit aborted pkt */
136#define RL_TXCFG_MAXDMA		0x00000700	/* max DMA burst size */
137#define RL_TXCFG_CRCAPPEND	0x00010000	/* CRC append (0 = yes) */
138#define RL_TXCFG_LOOPBKTST	0x00060000	/* loopback test */
139#define RL_TXCFG_IFG2		0x00080000	/* 8169 only */
140#define RL_TXCFG_IFG		0x03000000	/* interframe gap */
141#define RL_TXCFG_HWREV		0x7CC00000
142
143#define RL_LOOPTEST_OFF		0x00000000
144#define RL_LOOPTEST_ON		0x00020000
145#define RL_LOOPTEST_ON_CPLUS	0x00060000
146
147#define RL_HWREV_8169		0x00000000
148#define RL_HWREV_8169S		0x04000000
149#define RL_HWREV_8110S		0x00800000
150#define RL_HWREV_8139		0x60000000
151#define RL_HWREV_8139A		0x70000000
152#define RL_HWREV_8139AG		0x70800000
153#define RL_HWREV_8139B		0x78000000
154#define RL_HWREV_8130		0x7C000000
155#define RL_HWREV_8139C		0x74000000
156#define RL_HWREV_8139D		0x74400000
157#define RL_HWREV_8139CPLUS	0x74800000
158#define RL_HWREV_8101		0x74c00000
159#define RL_HWREV_8100		0x78800000
160
161#define RL_TXDMA_16BYTES	0x00000000
162#define RL_TXDMA_32BYTES	0x00000100
163#define RL_TXDMA_64BYTES	0x00000200
164#define RL_TXDMA_128BYTES	0x00000300
165#define RL_TXDMA_256BYTES	0x00000400
166#define RL_TXDMA_512BYTES	0x00000500
167#define RL_TXDMA_1024BYTES	0x00000600
168#define RL_TXDMA_2048BYTES	0x00000700
169
170/*
171 * Transmit descriptor status register bits.
172 */
173#define RL_TXSTAT_LENMASK	0x00001FFF
174#define RL_TXSTAT_OWN		0x00002000
175#define RL_TXSTAT_TX_UNDERRUN	0x00004000
176#define RL_TXSTAT_TX_OK		0x00008000
177#define RL_TXSTAT_EARLY_THRESH	0x003F0000
178#define RL_TXSTAT_COLLCNT	0x0F000000
179#define RL_TXSTAT_CARR_HBEAT	0x10000000
180#define RL_TXSTAT_OUTOFWIN	0x20000000
181#define RL_TXSTAT_TXABRT	0x40000000
182#define RL_TXSTAT_CARRLOSS	0x80000000
183
184/*
185 * Interrupt status register bits.
186 */
187#define RL_ISR_RX_OK		0x0001
188#define RL_ISR_RX_ERR		0x0002
189#define RL_ISR_TX_OK		0x0004
190#define RL_ISR_TX_ERR		0x0008
191#define RL_ISR_RX_OVERRUN	0x0010
192#define RL_ISR_PKT_UNDERRUN	0x0020
193#define RL_ISR_LINKCHG		0x0020	/* 8169 only */
194#define RL_ISR_FIFO_OFLOW	0x0040	/* 8139 only */
195#define RL_ISR_TX_DESC_UNAVAIL	0x0080	/* C+ only */
196#define RL_ISR_SWI		0x0100	/* C+ only */
197#define RL_ISR_CABLE_LEN_CHGD	0x2000
198#define RL_ISR_PCS_TIMEOUT	0x4000	/* 8129 only */
199#define RL_ISR_TIMEOUT_EXPIRED	0x4000
200#define RL_ISR_SYSTEM_ERR	0x8000
201
202#define RL_INTRS	\
203	(RL_ISR_TX_OK|RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|		\
204	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
205	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR)
206
207#define RL_INTRS_CPLUS	\
208	(RL_ISR_RX_OK|RL_ISR_RX_ERR|RL_ISR_TX_ERR|			\
209	RL_ISR_RX_OVERRUN|RL_ISR_PKT_UNDERRUN|RL_ISR_FIFO_OFLOW|	\
210	RL_ISR_PCS_TIMEOUT|RL_ISR_SYSTEM_ERR|RL_ISR_TIMEOUT_EXPIRED)
211
212/*
213 * Media status register. (8139 only)
214 */
215#define RL_MEDIASTAT_RXPAUSE	0x01
216#define RL_MEDIASTAT_TXPAUSE	0x02
217#define RL_MEDIASTAT_LINK	0x04
218#define RL_MEDIASTAT_SPEED10	0x08
219#define RL_MEDIASTAT_RXFLOWCTL	0x40	/* duplex mode */
220#define RL_MEDIASTAT_TXFLOWCTL	0x80	/* duplex mode */
221
222/*
223 * Receive config register.
224 */
225#define RL_RXCFG_RX_ALLPHYS	0x00000001	/* accept all nodes */
226#define RL_RXCFG_RX_INDIV	0x00000002	/* match filter */
227#define RL_RXCFG_RX_MULTI	0x00000004	/* accept all multicast */
228#define RL_RXCFG_RX_BROAD	0x00000008	/* accept all broadcast */
229#define RL_RXCFG_RX_RUNT	0x00000010
230#define RL_RXCFG_RX_ERRPKT	0x00000020
231#define RL_RXCFG_WRAP		0x00000080
232#define RL_RXCFG_MAXDMA		0x00000700
233#define RL_RXCFG_BUFSZ		0x00001800
234#define RL_RXCFG_FIFOTHRESH	0x0000E000
235#define RL_RXCFG_EARLYTHRESH	0x07000000
236
237#define RL_RXDMA_16BYTES	0x00000000
238#define RL_RXDMA_32BYTES	0x00000100
239#define RL_RXDMA_64BYTES	0x00000200
240#define RL_RXDMA_128BYTES	0x00000300
241#define RL_RXDMA_256BYTES	0x00000400
242#define RL_RXDMA_512BYTES	0x00000500
243#define RL_RXDMA_1024BYTES	0x00000600
244#define RL_RXDMA_UNLIMITED	0x00000700
245
246#define RL_RXBUF_8		0x00000000
247#define RL_RXBUF_16		0x00000800
248#define RL_RXBUF_32		0x00001000
249#define RL_RXBUF_64		0x00001800
250
251#define RL_RXFIFO_16BYTES	0x00000000
252#define RL_RXFIFO_32BYTES	0x00002000
253#define RL_RXFIFO_64BYTES	0x00004000
254#define RL_RXFIFO_128BYTES	0x00006000
255#define RL_RXFIFO_256BYTES	0x00008000
256#define RL_RXFIFO_512BYTES	0x0000A000
257#define RL_RXFIFO_1024BYTES	0x0000C000
258#define RL_RXFIFO_NOTHRESH	0x0000E000
259
260/*
261 * Bits in RX status header (included with RX'ed packet
262 * in ring buffer).
263 */
264#define RL_RXSTAT_RXOK		0x00000001
265#define RL_RXSTAT_ALIGNERR	0x00000002
266#define RL_RXSTAT_CRCERR	0x00000004
267#define RL_RXSTAT_GIANT		0x00000008
268#define RL_RXSTAT_RUNT		0x00000010
269#define RL_RXSTAT_BADSYM	0x00000020
270#define RL_RXSTAT_BROAD		0x00002000
271#define RL_RXSTAT_INDIV		0x00004000
272#define RL_RXSTAT_MULTI		0x00008000
273#define RL_RXSTAT_LENMASK	0xFFFF0000
274
275#define RL_RXSTAT_UNFINISHED	0xFFF0		/* DMA still in progress */
276/*
277 * Command register.
278 */
279#define RL_CMD_EMPTY_RXBUF	0x0001
280#define RL_CMD_TX_ENB		0x0004
281#define RL_CMD_RX_ENB		0x0008
282#define RL_CMD_RESET		0x0010
283
284/*
285 * EEPROM control register
286 */
287#define RL_EE_DATAOUT		0x01	/* Data out */
288#define RL_EE_DATAIN		0x02	/* Data in */
289#define RL_EE_CLK		0x04	/* clock */
290#define RL_EE_SEL		0x08	/* chip select */
291#define RL_EE_MODE		(0x40|0x80)
292
293#define RL_EEMODE_OFF		0x00
294#define RL_EEMODE_AUTOLOAD	0x40
295#define RL_EEMODE_PROGRAM	0x80
296#define RL_EEMODE_WRITECFG	(0x80|0x40)
297
298/* 9346 EEPROM commands */
299#define RL_EECMD_WRITE		0x140
300#define RL_EECMD_READ_6BIT	0x180
301#define RL_EECMD_READ_8BIT	0x600
302#define RL_EECMD_ERASE		0x1c0
303
304#define RL_EE_ID		0x00
305#define RL_EE_PCI_VID		0x01
306#define RL_EE_PCI_DID		0x02
307/* Location of station address inside EEPROM */
308#define RL_EE_EADDR		0x07
309
310/*
311 * MII register (8129 only)
312 */
313#define RL_MII_CLK		0x01
314#define RL_MII_DATAIN		0x02
315#define RL_MII_DATAOUT		0x04
316#define RL_MII_DIR		0x80	/* 0 == input, 1 == output */
317
318/*
319 * Config 0 register
320 */
321#define RL_CFG0_ROM0		0x01
322#define RL_CFG0_ROM1		0x02
323#define RL_CFG0_ROM2		0x04
324#define RL_CFG0_PL0		0x08
325#define RL_CFG0_PL1		0x10
326#define RL_CFG0_10MBPS		0x20	/* 10 Mbps internal mode */
327#define RL_CFG0_PCS		0x40
328#define RL_CFG0_SCR		0x80
329
330/*
331 * Config 1 register
332 */
333#define RL_CFG1_PWRDWN		0x01
334#define RL_CFG1_SLEEP		0x02
335#define RL_CFG1_IOMAP		0x04
336#define RL_CFG1_MEMMAP		0x08
337#define RL_CFG1_RSVD		0x10
338#define RL_CFG1_DRVLOAD		0x20
339#define RL_CFG1_LED0		0x40
340#define RL_CFG1_FULLDUPLEX	0x40	/* 8129 only */
341#define RL_CFG1_LED1		0x80
342
343/*
344 * 8139C+ register definitions
345 */
346
347/* RL_DUMPSTATS_LO register */
348
349#define RL_DUMPSTATS_START	0x00000008
350
351/* Transmit start register */
352
353#define RL_TXSTART_SWI		0x01	/* generate TX interrupt */
354#define RL_TXSTART_START	0x40	/* start normal queue transmit */
355#define RL_TXSTART_HPRIO_START	0x80	/* start hi prio queue transmit */
356
357/* C+ mode command register */
358
359#define RL_CPLUSCMD_TXENB	0x0001	/* enable C+ transmit mode */
360#define RL_CPLUSCMD_RXENB	0x0002	/* enable C+ receive mode */
361#define RL_CPLUSCMD_PCI_MRW	0x0008	/* enable PCI multi-read/write */
362#define RL_CPLUSCMD_PCI_DAC	0x0010	/* PCI dual-address cycle only */
363#define RL_CPLUSCMD_RXCSUM_ENB	0x0020	/* enable RX checksum offload */
364#define RL_CPLUSCMD_VLANSTRIP	0x0040	/* enable VLAN tag stripping */
365
366/* C+ early transmit threshold */
367
368#define RL_EARLYTXTHRESH_CNT	0x003F	/* byte count times 8 */
369
370/*
371 * Gigabit PHY access register (8169 only)
372 */
373
374#define RL_PHYAR_PHYDATA	0x0000FFFF
375#define RL_PHYAR_PHYREG		0x001F0000
376#define RL_PHYAR_BUSY		0x80000000
377
378/*
379 * Gigabit media status (8169 only)
380 */
381#define RL_GMEDIASTAT_FDX	0x01	/* full duplex */
382#define RL_GMEDIASTAT_LINK	0x02	/* link up */
383#define RL_GMEDIASTAT_10MBPS	0x04	/* 10mps link */
384#define RL_GMEDIASTAT_100MBPS	0x08	/* 100mbps link */
385#define RL_GMEDIASTAT_1000MBPS	0x10	/* gigE link */
386#define RL_GMEDIASTAT_RXFLOW	0x20	/* RX flow control on */
387#define RL_GMEDIASTAT_TXFLOW	0x40	/* TX flow control on */
388#define RL_GMEDIASTAT_TBI	0x80	/* TBI enabled */
389
390/*
391 * The RealTek doesn't use a fragment-based descriptor mechanism.
392 * Instead, there are only four register sets, each or which represents
393 * one 'descriptor.' Basically, each TX descriptor is just a contiguous
394 * packet buffer (32-bit aligned!) and we place the buffer addresses in
395 * the registers so the chip knows where they are.
396 *
397 * We can sort of kludge together the same kind of buffer management
398 * used in previous drivers, but we have to do buffer copies almost all
399 * the time, so it doesn't really buy us much.
400 *
401 * For reception, there's just one large buffer where the chip stores
402 * all received packets.
403 */
404
405#define RL_RX_BUF_SZ		RL_RXBUF_64
406#define RL_RXBUFLEN		(1 << ((RL_RX_BUF_SZ >> 11) + 13))
407#define RL_TX_LIST_CNT		4
408#define RL_MIN_FRAMELEN		60
409#define RL_TXTHRESH(x)		((x) << 11)
410#define RL_TX_THRESH_INIT	96
411#define RL_RX_FIFOTHRESH	RL_RXFIFO_NOTHRESH
412#define RL_RX_MAXDMA		RL_RXDMA_UNLIMITED
413#define RL_TX_MAXDMA		RL_TXDMA_2048BYTES
414
415#define RL_RXCFG_CONFIG (RL_RX_FIFOTHRESH|RL_RX_MAXDMA|RL_RX_BUF_SZ)
416#define RL_TXCFG_CONFIG	(RL_TXCFG_IFG|RL_TX_MAXDMA)
417
418#define RL_ETHER_ALIGN	2
419
420struct rl_chain_data {
421	u_int16_t		cur_rx;
422	caddr_t			rl_rx_buf;
423	caddr_t			rl_rx_buf_ptr;
424	bus_dmamap_t		rl_rx_dmamap;
425
426	struct mbuf		*rl_tx_chain[RL_TX_LIST_CNT];
427	bus_dmamap_t		rl_tx_dmamap[RL_TX_LIST_CNT];
428	u_int8_t		last_tx;
429	u_int8_t		cur_tx;
430};
431
432#define RL_INC(x)		(x = (x + 1) % RL_TX_LIST_CNT)
433#define RL_CUR_TXADDR(x)	((x->rl_cdata.cur_tx * 4) + RL_TXADDR0)
434#define RL_CUR_TXSTAT(x)	((x->rl_cdata.cur_tx * 4) + RL_TXSTAT0)
435#define RL_CUR_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.cur_tx])
436#define RL_CUR_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.cur_tx])
437#define RL_LAST_TXADDR(x)	((x->rl_cdata.last_tx * 4) + RL_TXADDR0)
438#define RL_LAST_TXSTAT(x)	((x->rl_cdata.last_tx * 4) + RL_TXSTAT0)
439#define RL_LAST_TXMBUF(x)	(x->rl_cdata.rl_tx_chain[x->rl_cdata.last_tx])
440#define RL_LAST_DMAMAP(x)	(x->rl_cdata.rl_tx_dmamap[x->rl_cdata.last_tx])
441
442struct rl_type {
443	u_int16_t		rl_vid;
444	u_int16_t		rl_did;
445	int			rl_basetype;
446	char			*rl_name;
447};
448
449struct rl_hwrev {
450	u_int32_t		rl_rev;
451	int			rl_type;
452	char			*rl_desc;
453};
454
455struct rl_mii_frame {
456	u_int8_t		mii_stdelim;
457	u_int8_t		mii_opcode;
458	u_int8_t		mii_phyaddr;
459	u_int8_t		mii_regaddr;
460	u_int8_t		mii_turnaround;
461	u_int16_t		mii_data;
462};
463
464/*
465 * MII constants
466 */
467#define RL_MII_STARTDELIM	0x01
468#define RL_MII_READOP		0x02
469#define RL_MII_WRITEOP		0x01
470#define RL_MII_TURNAROUND	0x02
471
472#define RL_8129			1
473#define RL_8139			2
474#define RL_8139CPLUS		3
475#define RL_8169			4
476
477#define RL_ISCPLUS(x)		((x)->rl_type == RL_8139CPLUS ||	\
478				 (x)->rl_type == RL_8169)
479
480/*
481 * The 8139C+ and 8160 gigE chips support descriptor-based TX
482 * and RX. In fact, they even support TCP large send. Descriptors
483 * must be allocated in contiguous blocks that are aligned on a
484 * 256-byte boundary. The rings can hold a maximum of 64 descriptors.
485 */
486
487/*
488 * RX/TX descriptor definition. When large send mode is enabled, the
489 * lower 11 bits of the TX rl_cmd word are used to hold the MSS, and
490 * the checksum offload bits are disabled. The structure layout is
491 * the same for RX and TX descriptors
492 */
493
494struct rl_desc {
495	u_int32_t		rl_cmdstat;
496	u_int32_t		rl_vlanctl;
497	u_int32_t		rl_bufaddr_lo;
498	u_int32_t		rl_bufaddr_hi;
499};
500
501#define RL_TDESC_CMD_FRAGLEN	0x0000FFFF
502#define RL_TDESC_CMD_TCPCSUM	0x00010000	/* TCP checksum enable */
503#define RL_TDESC_CMD_UDPCSUM	0x00020000	/* UDP checksum enable */
504#define RL_TDESC_CMD_IPCSUM	0x00040000	/* IP header checksum enable */
505#define RL_TDESC_CMD_MSSVAL	0x07FF0000	/* Large send MSS value */
506#define RL_TDESC_CMD_LGSEND	0x08000000	/* TCP large send enb */
507#define RL_TDESC_CMD_EOF	0x10000000	/* end of frame marker */
508#define RL_TDESC_CMD_SOF	0x20000000	/* start of frame marker */
509#define RL_TDESC_CMD_EOR	0x40000000	/* end of ring marker */
510#define RL_TDESC_CMD_OWN	0x80000000	/* chip owns descriptor */
511
512#define RL_TDESC_VLANCTL_TAG	0x00020000	/* Insert VLAN tag */
513#define RL_TDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
514
515/*
516 * Error bits are valid only on the last descriptor of a frame
517 * (i.e. RL_TDESC_CMD_EOF == 1)
518 */
519
520#define RL_TDESC_STAT_COLCNT	0x000F0000	/* collision count */
521#define RL_TDESC_STAT_EXCESSCOL	0x00100000	/* excessive collisions */
522#define RL_TDESC_STAT_LINKFAIL	0x00200000	/* link faulure */
523#define RL_TDESC_STAT_OWINCOL	0x00400000	/* out-of-window collision */
524#define RL_TDESC_STAT_TXERRSUM	0x00800000	/* transmit error summary */
525#define RL_TDESC_STAT_UNDERRUN	0x02000000	/* TX underrun occured */
526#define RL_TDESC_STAT_OWN	0x80000000
527
528/*
529 * RX descriptor cmd/vlan definitions
530 */
531
532#define RL_RDESC_CMD_EOR	0x40000000
533#define RL_RDESC_CMD_OWN	0x80000000
534#define RL_RDESC_CMD_BUFLEN	0x00001FFF
535
536#define RL_RDESC_STAT_OWN	0x80000000
537#define RL_RDESC_STAT_EOR	0x40000000
538#define RL_RDESC_STAT_SOF	0x20000000
539#define RL_RDESC_STAT_EOF	0x10000000
540#define RL_RDESC_STAT_FRALIGN	0x08000000	/* frame alignment error */
541#define RL_RDESC_STAT_MCAST	0x04000000	/* multicast pkt received */
542#define RL_RDESC_STAT_UCAST	0x02000000	/* unicast pkt received */
543#define RL_RDESC_STAT_BCAST	0x01000000	/* broadcast pkt received */
544#define RL_RDESC_STAT_BUFOFLOW	0x00800000	/* out of buffer space */
545#define RL_RDESC_STAT_FIFOOFLOW	0x00400000	/* FIFO overrun */
546#define RL_RDESC_STAT_GIANT	0x00200000	/* pkt > 4096 bytes */
547#define RL_RDESC_STAT_RXERRSUM	0x00100000	/* RX error summary */
548#define RL_RDESC_STAT_RUNT	0x00080000	/* runt packet received */
549#define RL_RDESC_STAT_CRCERR	0x00040000	/* CRC error */
550#define RL_RDESC_STAT_PROTOID	0x00030000	/* Protocol type */
551#define RL_RDESC_STAT_IPSUMBAD	0x00008000	/* IP header checksum bad */
552#define RL_RDESC_STAT_UDPSUMBAD	0x00004000	/* UDP checksum bad */
553#define RL_RDESC_STAT_TCPSUMBAD	0x00002000	/* TCP checksum bad */
554#define RL_RDESC_STAT_FRAGLEN	0x00001FFF	/* RX'ed frame/frag len */
555#define RL_RDESC_STAT_GFRAGLEN	0x00003FFF	/* RX'ed frame/frag len */
556
557#define RL_RDESC_VLANCTL_TAG	0x00010000	/* VLAN tag available
558						   (rl_vlandata valid)*/
559#define RL_RDESC_VLANCTL_DATA	0x0000FFFF	/* TAG data */
560
561#define RL_PROTOID_NONIP	0x00000000
562#define RL_PROTOID_TCPIP	0x00010000
563#define RL_PROTOID_UDPIP	0x00020000
564#define RL_PROTOID_IP		0x00030000
565#define RL_TCPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
566				 RL_PROTOID_TCPIP)
567#define RL_UDPPKT(x)		(((x) & RL_RDESC_STAT_PROTOID) == \
568				 RL_PROTOID_UDPIP)
569
570/*
571 * Statistics counter structure (8139C+ and 8169 only)
572 */
573struct rl_stats {
574	u_int32_t		rl_tx_pkts_lo;
575	u_int32_t		rl_tx_pkts_hi;
576	u_int32_t		rl_tx_errs_lo;
577	u_int32_t		rl_tx_errs_hi;
578	u_int32_t		rl_tx_errs;
579	u_int16_t		rl_missed_pkts;
580	u_int16_t		rl_rx_framealign_errs;
581	u_int32_t		rl_tx_onecoll;
582	u_int32_t		rl_tx_multicolls;
583	u_int32_t		rl_rx_ucasts_hi;
584	u_int32_t		rl_rx_ucasts_lo;
585	u_int32_t		rl_rx_bcasts_lo;
586	u_int32_t		rl_rx_bcasts_hi;
587	u_int32_t		rl_rx_mcasts;
588	u_int16_t		rl_tx_aborts;
589	u_int16_t		rl_rx_underruns;
590};
591
592#define RL_RX_DESC_CNT		64
593#define RL_TX_DESC_CNT		64
594#define RL_RX_LIST_SZ		(RL_RX_DESC_CNT * sizeof(struct rl_desc))
595#define RL_TX_LIST_SZ		(RL_TX_DESC_CNT * sizeof(struct rl_desc))
596#define RL_RING_ALIGN		256
597#define RL_IFQ_MAXLEN		512
598#define RL_DESC_INC(x)		(x = (x + 1) % RL_TX_DESC_CNT)
599#define RL_OWN(x)		(le32toh((x)->rl_cmdstat) & RL_RDESC_STAT_OWN)
600#define RL_RXBYTES(x)		(le32toh((x)->rl_cmdstat) & sc->rl_rxlenmask)
601#define RL_PKTSZ(x)		((x)/* >> 3*/)
602
603#define RL_ADDR_LO(y)	((u_int64_t) (y) & 0xFFFFFFFF)
604#define RL_ADDR_HI(y)	((u_int64_t) (y) >> 32)
605
606#define RL_JUMBO_FRAMELEN	9018
607#define RL_JUMBO_MTU		(RL_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
608#define RL_JSLOTS		128
609
610#define RL_JRAWLEN (RL_JUMBO_FRAMELEN + ETHER_ALIGN + sizeof(u_int64_t))
611#define RL_JLEN (RL_JRAWLEN + (sizeof(u_int64_t) - \
612	(RL_JRAWLEN % sizeof(u_int64_t))))
613#define RL_JPAGESZ PAGE_SIZE
614#define RL_RESID (RL_JPAGESZ - (RL_JLEN * RL_JSLOTS) % RL_JPAGESZ)
615#define RL_JMEM ((RL_JLEN * RL_JSLOTS) + RL_RESID)
616
617struct rl_softc;
618
619struct rl_dmaload_arg {
620	struct rl_softc		*sc;
621	int			rl_idx;
622	int			rl_maxsegs;
623	u_int32_t		rl_flags;
624	struct rl_desc		*rl_ring;
625};
626
627struct rl_list_data {
628	struct mbuf		*rl_tx_mbuf[RL_TX_DESC_CNT];
629	struct mbuf		*rl_rx_mbuf[RL_TX_DESC_CNT];
630	int			rl_tx_prodidx;
631	int			rl_rx_prodidx;
632	int			rl_tx_considx;
633	int			rl_tx_free;
634	bus_dmamap_t		rl_tx_dmamap[RL_TX_DESC_CNT];
635	bus_dmamap_t		rl_rx_dmamap[RL_RX_DESC_CNT];
636	bus_dma_tag_t		rl_mtag;	/* mbuf mapping tag */
637	bus_dma_tag_t		rl_stag;	/* stats mapping tag */
638	bus_dmamap_t		rl_smap;	/* stats map */
639	struct rl_stats		*rl_stats;
640	bus_addr_t		rl_stats_addr;
641	bus_dma_tag_t		rl_rx_list_tag;
642	bus_dmamap_t		rl_rx_list_map;
643	struct rl_desc		*rl_rx_list;
644	bus_addr_t		rl_rx_list_addr;
645	bus_dma_tag_t		rl_tx_list_tag;
646	bus_dmamap_t		rl_tx_list_map;
647	struct rl_desc		*rl_tx_list;
648	bus_addr_t		rl_tx_list_addr;
649};
650
651struct rl_softc {
652	struct arpcom		arpcom;		/* interface info */
653	bus_space_handle_t	rl_bhandle;	/* bus space handle */
654	bus_space_tag_t		rl_btag;	/* bus space tag */
655	struct resource		*rl_res;
656	struct resource		*rl_irq;
657	void			*rl_intrhand;
658	device_t		rl_miibus;
659	bus_dma_tag_t		rl_parent_tag;
660	bus_dma_tag_t		rl_tag;
661	u_int8_t		rl_unit;	/* interface number */
662	u_int8_t		rl_type;
663	int			rl_eecmd_read;
664	u_int8_t		rl_stats_no_timeout;
665	int			rl_txthresh;
666	struct rl_chain_data	rl_cdata;
667	struct rl_list_data	rl_ldata;
668	struct callout_handle	rl_stat_ch;
669	struct mtx		rl_mtx;
670	struct mbuf		*rl_head;
671	struct mbuf		*rl_tail;
672	u_int32_t		rl_hwrev;
673	u_int32_t		rl_rxlenmask;
674	int			rl_testmode;
675	int			suspended;	/* 0 = normal  1 = suspended */
676#ifdef DEVICE_POLLING
677	int			rxcycles;
678#endif
679
680	u_int32_t		saved_maps[5];	/* pci data */
681	u_int32_t		saved_biosaddr;
682	u_int8_t		saved_intline;
683	u_int8_t		saved_cachelnsz;
684	u_int8_t		saved_lattimer;
685};
686
687#define	RL_LOCK(_sc)		mtx_lock(&(_sc)->rl_mtx)
688#define	RL_UNLOCK(_sc)		mtx_unlock(&(_sc)->rl_mtx)
689
690/*
691 * register space access macros
692 */
693#define CSR_WRITE_STREAM_4(sc, reg, val)	\
694	bus_space_write_stream_4(sc->rl_btag, sc->rl_bhandle, reg, val)
695#define CSR_WRITE_4(sc, reg, val)	\
696	bus_space_write_4(sc->rl_btag, sc->rl_bhandle, reg, val)
697#define CSR_WRITE_2(sc, reg, val)	\
698	bus_space_write_2(sc->rl_btag, sc->rl_bhandle, reg, val)
699#define CSR_WRITE_1(sc, reg, val)	\
700	bus_space_write_1(sc->rl_btag, sc->rl_bhandle, reg, val)
701
702#define CSR_READ_4(sc, reg)		\
703	bus_space_read_4(sc->rl_btag, sc->rl_bhandle, reg)
704#define CSR_READ_2(sc, reg)		\
705	bus_space_read_2(sc->rl_btag, sc->rl_bhandle, reg)
706#define CSR_READ_1(sc, reg)		\
707	bus_space_read_1(sc->rl_btag, sc->rl_bhandle, reg)
708
709#define RL_TIMEOUT		1000
710
711/*
712 * General constants that are fun to know.
713 *
714 * RealTek PCI vendor ID
715 */
716#define	RT_VENDORID				0x10EC
717
718/*
719 * RealTek chip device IDs.
720 */
721#define	RT_DEVICEID_8129			0x8129
722#define	RT_DEVICEID_8138			0x8138
723#define	RT_DEVICEID_8139			0x8139
724#define RT_DEVICEID_8169			0x8169
725#define RT_DEVICEID_8100			0x8100
726
727#define RT_REVID_8139CPLUS			0x20
728
729/*
730 * Accton PCI vendor ID
731 */
732#define ACCTON_VENDORID				0x1113
733
734/*
735 * Accton MPX 5030/5038 device ID.
736 */
737#define ACCTON_DEVICEID_5030			0x1211
738
739/*
740 * Nortel PCI vendor ID
741 */
742#define NORTEL_VENDORID				0x126C
743
744/*
745 * Delta Electronics Vendor ID.
746 */
747#define DELTA_VENDORID				0x1500
748
749/*
750 * Delta device IDs.
751 */
752#define DELTA_DEVICEID_8139			0x1360
753
754/*
755 * Addtron vendor ID.
756 */
757#define ADDTRON_VENDORID			0x4033
758
759/*
760 * Addtron device IDs.
761 */
762#define ADDTRON_DEVICEID_8139			0x1360
763
764/*
765 * D-Link vendor ID.
766 */
767#define DLINK_VENDORID				0x1186
768
769/*
770 * D-Link DFE-530TX+ device ID
771 */
772#define DLINK_DEVICEID_530TXPLUS		0x1300
773
774/*
775 * D-Link DFE-690TXD device ID
776 */
777#define DLINK_DEVICEID_690TXD			0x1340
778
779/*
780 * Corega K.K vendor ID
781 */
782#define COREGA_VENDORID				0x1259
783
784/*
785 * Corega FEther CB-TXD device ID
786 */
787#define COREGA_DEVICEID_FETHERCBTXD			0xa117
788
789/*
790 * Corega FEtherII CB-TXD device ID
791 */
792#define COREGA_DEVICEID_FETHERIICBTXD			0xa11e
793
794/*
795 * Peppercon vendor ID
796 */
797#define PEPPERCON_VENDORID			0x1743
798
799/*
800 * Peppercon ROL-F device ID
801 */
802#define PEPPERCON_DEVICEID_ROLF			0x8139
803
804/*
805 * Planex Communications, Inc. vendor ID
806 */
807#define PLANEX_VENDORID				0x14ea
808
809/*
810 * Planex FNW-3800-TX device ID
811 */
812#define PLANEX_DEVICEID_FNW3800TX		0xab07
813
814/*
815 * LevelOne vendor ID
816 */
817#define LEVEL1_VENDORID				0x018A
818
819/*
820 * LevelOne FPC-0106TX devide ID
821 */
822#define LEVEL1_DEVICEID_FPC0106TX		0x0106
823
824/*
825 * Compaq vendor ID
826 */
827#define CP_VENDORID				0x021B
828
829/*
830 * Edimax vendor ID
831 */
832#define EDIMAX_VENDORID				0x13D1
833
834/*
835 * Edimax EP-4103DL cardbus device ID
836 */
837#define EDIMAX_DEVICEID_EP4103DL		0xAB06
838
839/*
840 * PCI low memory base and low I/O base register, and
841 * other PCI registers.
842 */
843
844#define RL_PCI_VENDOR_ID	0x00
845#define RL_PCI_DEVICE_ID	0x02
846#define RL_PCI_COMMAND		0x04
847#define RL_PCI_STATUS		0x06
848#define RL_PCI_CLASSCODE	0x09
849#define RL_PCI_LATENCY_TIMER	0x0D
850#define RL_PCI_HEADER_TYPE	0x0E
851#define RL_PCI_LOIO		0x10
852#define RL_PCI_LOMEM		0x14
853#define RL_PCI_BIOSROM		0x30
854#define RL_PCI_INTLINE		0x3C
855#define RL_PCI_INTPIN		0x3D
856#define RL_PCI_MINGNT		0x3E
857#define RL_PCI_MINLAT		0x0F
858#define RL_PCI_RESETOPT		0x48
859#define RL_PCI_EEPROM_DATA	0x4C
860
861#define RL_PCI_CAPID		0x50 /* 8 bits */
862#define RL_PCI_NEXTPTR		0x51 /* 8 bits */
863#define RL_PCI_PWRMGMTCAP	0x52 /* 16 bits */
864#define RL_PCI_PWRMGMTCTRL	0x54 /* 16 bits */
865
866#define RL_PSTATE_MASK		0x0003
867#define RL_PSTATE_D0		0x0000
868#define RL_PSTATE_D1		0x0002
869#define RL_PSTATE_D2		0x0002
870#define RL_PSTATE_D3		0x0003
871#define RL_PME_EN		0x0010
872#define RL_PME_STATUS		0x8000
873