1290650Shselasky/*-
2290650Shselasky * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
3290650Shselasky *
4290650Shselasky * Redistribution and use in source and binary forms, with or without
5290650Shselasky * modification, are permitted provided that the following conditions
6290650Shselasky * are met:
7290650Shselasky * 1. Redistributions of source code must retain the above copyright
8290650Shselasky *    notice, this list of conditions and the following disclaimer.
9290650Shselasky * 2. Redistributions in binary form must reproduce the above copyright
10290650Shselasky *    notice, this list of conditions and the following disclaimer in the
11290650Shselasky *    documentation and/or other materials provided with the distribution.
12290650Shselasky *
13290650Shselasky * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14290650Shselasky * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15290650Shselasky * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16290650Shselasky * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17290650Shselasky * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18290650Shselasky * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19290650Shselasky * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20290650Shselasky * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21290650Shselasky * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22290650Shselasky * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23290650Shselasky * SUCH DAMAGE.
24290650Shselasky *
25290650Shselasky * $FreeBSD: releng/11.0/sys/dev/mlx5/mlx5_en/en.h 300280 2016-05-20 06:59:38Z hselasky $
26290650Shselasky */
27290650Shselasky
28290650Shselasky#ifndef _MLX5_EN_H_
29290650Shselasky#define	_MLX5_EN_H_
30290650Shselasky
31290650Shselasky#include <linux/kmod.h>
32290650Shselasky#include <linux/page.h>
33290650Shselasky#include <linux/slab.h>
34290650Shselasky#include <linux/if_vlan.h>
35290650Shselasky#include <linux/if_ether.h>
36290650Shselasky#include <linux/vmalloc.h>
37290650Shselasky#include <linux/moduleparam.h>
38290650Shselasky#include <linux/delay.h>
39290650Shselasky#include <linux/netdevice.h>
40290650Shselasky#include <linux/etherdevice.h>
41290650Shselasky
42290650Shselasky#include <netinet/in_systm.h>
43290650Shselasky#include <netinet/in.h>
44290650Shselasky#include <netinet/if_ether.h>
45290650Shselasky#include <netinet/ip.h>
46290650Shselasky#include <netinet/ip6.h>
47290650Shselasky#include <netinet/tcp.h>
48290650Shselasky#include <netinet/tcp_lro.h>
49290650Shselasky#include <netinet/udp.h>
50290650Shselasky#include <net/ethernet.h>
51290650Shselasky#include <sys/buf_ring.h>
52290650Shselasky
53291938Shselasky#include "opt_rss.h"
54291938Shselasky
55291938Shselasky#ifdef	RSS
56291938Shselasky#include <net/rss_config.h>
57291938Shselasky#include <netinet/in_rss.h>
58291938Shselasky#endif
59291938Shselasky
60290650Shselasky#include <machine/bus.h>
61290650Shselasky
62290650Shselasky#ifdef HAVE_TURBO_LRO
63290650Shselasky#include "tcp_tlro.h"
64290650Shselasky#endif
65290650Shselasky
66290650Shselasky#include <dev/mlx5/driver.h>
67290650Shselasky#include <dev/mlx5/qp.h>
68290650Shselasky#include <dev/mlx5/cq.h>
69290650Shselasky#include <dev/mlx5/vport.h>
70290650Shselasky
71290650Shselasky#include <dev/mlx5/mlx5_core/wq.h>
72290650Shselasky#include <dev/mlx5/mlx5_core/transobj.h>
73290650Shselasky#include <dev/mlx5/mlx5_core/mlx5_core.h>
74290650Shselasky
75290650Shselasky#define	MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE                0x7
76290650Shselasky#define	MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE                0xa
77290650Shselasky#define	MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE                0xd
78290650Shselasky
79290650Shselasky#define	MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE                0x7
80290650Shselasky#define	MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE                0xa
81290650Shselasky#define	MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE                0xd
82290650Shselasky
83290650Shselasky/* freeBSD HW LRO is limited by 16KB - the size of max mbuf */
84291070Shselasky#define	MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ                 MJUM16BYTES
85290650Shselasky#define	MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC      0x10
86291070Shselasky#define	MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE	0x3
87290650Shselasky#define	MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS      0x20
88290650Shselasky#define	MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC      0x10
89290650Shselasky#define	MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS      0x20
90290650Shselasky#define	MLX5E_PARAMS_DEFAULT_MIN_RX_WQES                0x80
91290650Shselasky#define	MLX5E_PARAMS_DEFAULT_RX_HASH_LOG_TBL_SZ         0x7
92290650Shselasky#define	MLX5E_CACHELINE_SIZE CACHE_LINE_SIZE
93290650Shselasky#define	MLX5E_HW2SW_MTU(hwmtu) \
94290650Shselasky    ((hwmtu) - (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN))
95290650Shselasky#define	MLX5E_SW2HW_MTU(swmtu) \
96290650Shselasky    ((swmtu) + (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN))
97290650Shselasky#define	MLX5E_SW2MB_MTU(swmtu) \
98290650Shselasky    (MLX5E_SW2HW_MTU(swmtu) + MLX5E_NET_IP_ALIGN)
99291070Shselasky#define	MLX5E_MTU_MIN		72	/* Min MTU allowed by the kernel */
100291070Shselasky#define	MLX5E_MTU_MAX		MIN(ETHERMTU_JUMBO, MJUM16BYTES)	/* Max MTU of Ethernet
101291070Shselasky									 * jumbo frames */
102290650Shselasky
103290650Shselasky#define	MLX5E_BUDGET_MAX	8192	/* RX and TX */
104290650Shselasky#define	MLX5E_RX_BUDGET_MAX	256
105290650Shselasky#define	MLX5E_SQ_BF_BUDGET	16
106291070Shselasky#define	MLX5E_SQ_TX_QUEUE_SIZE	4096	/* SQ drbr queue size */
107290650Shselasky
108290650Shselasky#define	MLX5E_MAX_TX_NUM_TC	8	/* units */
109290650Shselasky#define	MLX5E_MAX_TX_HEADER	128	/* bytes */
110290650Shselasky#define	MLX5E_MAX_TX_PAYLOAD_SIZE	65536	/* bytes */
111290650Shselasky#define	MLX5E_MAX_TX_MBUF_SIZE	65536	/* bytes */
112290650Shselasky#define	MLX5E_MAX_TX_MBUF_FRAGS	\
113290650Shselasky    ((MLX5_SEND_WQE_MAX_WQEBBS * MLX5_SEND_WQEBB_NUM_DS) - \
114290650Shselasky    (MLX5E_MAX_TX_HEADER / MLX5_SEND_WQE_DS))	/* units */
115290650Shselasky#define	MLX5E_MAX_TX_INLINE \
116290650Shselasky  (MLX5E_MAX_TX_HEADER - sizeof(struct mlx5e_tx_wqe) + \
117290650Shselasky  sizeof(((struct mlx5e_tx_wqe *)0)->eth.inline_hdr_start))	/* bytes */
118290650Shselasky
119290650ShselaskyMALLOC_DECLARE(M_MLX5EN);
120290650Shselasky
121290650Shselaskystruct mlx5_core_dev;
122290650Shselaskystruct mlx5e_cq;
123290650Shselasky
124290650Shselaskytypedef void (mlx5e_cq_comp_t)(struct mlx5_core_cq *);
125290650Shselasky
126290650Shselasky#define	MLX5E_STATS_COUNT(a,b,c,d) a
127290650Shselasky#define	MLX5E_STATS_VAR(a,b,c,d) b;
128290650Shselasky#define	MLX5E_STATS_DESC(a,b,c,d) c, d,
129290650Shselasky
130290650Shselasky#define	MLX5E_VPORT_STATS(m)						\
131290650Shselasky  /* HW counters */							\
132290650Shselasky  m(+1, u64 rx_packets, "rx_packets", "Received packets")		\
133290650Shselasky  m(+1, u64 rx_bytes, "rx_bytes", "Received bytes")			\
134290650Shselasky  m(+1, u64 tx_packets, "tx_packets", "Transmitted packets")		\
135290650Shselasky  m(+1, u64 tx_bytes, "tx_bytes", "Transmitted bytes")			\
136290650Shselasky  m(+1, u64 rx_error_packets, "rx_error_packets", "Received error packets") \
137290650Shselasky  m(+1, u64 rx_error_bytes, "rx_error_bytes", "Received error bytes")	\
138290650Shselasky  m(+1, u64 tx_error_packets, "tx_error_packets", "Transmitted error packets") \
139290650Shselasky  m(+1, u64 tx_error_bytes, "tx_error_bytes", "Transmitted error bytes") \
140290650Shselasky  m(+1, u64 rx_unicast_packets, "rx_unicast_packets", "Received unicast packets") \
141290650Shselasky  m(+1, u64 rx_unicast_bytes, "rx_unicast_bytes", "Received unicast bytes") \
142290650Shselasky  m(+1, u64 tx_unicast_packets, "tx_unicast_packets", "Transmitted unicast packets") \
143290650Shselasky  m(+1, u64 tx_unicast_bytes, "tx_unicast_bytes", "Transmitted unicast bytes") \
144290650Shselasky  m(+1, u64 rx_multicast_packets, "rx_multicast_packets", "Received multicast packets") \
145290650Shselasky  m(+1, u64 rx_multicast_bytes, "rx_multicast_bytes", "Received multicast bytes") \
146290650Shselasky  m(+1, u64 tx_multicast_packets, "tx_multicast_packets", "Transmitted multicast packets") \
147290650Shselasky  m(+1, u64 tx_multicast_bytes, "tx_multicast_bytes", "Transmitted multicast bytes") \
148290650Shselasky  m(+1, u64 rx_broadcast_packets, "rx_broadcast_packets", "Received broadcast packets") \
149290650Shselasky  m(+1, u64 rx_broadcast_bytes, "rx_broadcast_bytes", "Received broadcast bytes") \
150290650Shselasky  m(+1, u64 tx_broadcast_packets, "tx_broadcast_packets", "Transmitted broadcast packets") \
151290650Shselasky  m(+1, u64 tx_broadcast_bytes, "tx_broadcast_bytes", "Transmitted broadcast bytes") \
152291069Shselasky  m(+1, u64 rx_out_of_buffer, "rx_out_of_buffer", "Receive out of buffer, no recv wqes events") \
153290650Shselasky  /* SW counters */							\
154290650Shselasky  m(+1, u64 tso_packets, "tso_packets", "Transmitted TSO packets")	\
155290650Shselasky  m(+1, u64 tso_bytes, "tso_bytes", "Transmitted TSO bytes")		\
156290650Shselasky  m(+1, u64 lro_packets, "lro_packets", "Received LRO packets")		\
157290650Shselasky  m(+1, u64 lro_bytes, "lro_bytes", "Received LRO bytes")		\
158290650Shselasky  m(+1, u64 sw_lro_queued, "sw_lro_queued", "Packets queued for SW LRO")	\
159290650Shselasky  m(+1, u64 sw_lro_flushed, "sw_lro_flushed", "Packets flushed from SW LRO")	\
160290650Shselasky  m(+1, u64 rx_csum_good, "rx_csum_good", "Received checksum valid packets") \
161290650Shselasky  m(+1, u64 rx_csum_none, "rx_csum_none", "Received no checksum packets") \
162290650Shselasky  m(+1, u64 tx_csum_offload, "tx_csum_offload", "Transmit checksum offload packets") \
163290650Shselasky  m(+1, u64 tx_queue_dropped, "tx_queue_dropped", "Transmit queue dropped") \
164290650Shselasky  m(+1, u64 tx_defragged, "tx_defragged", "Transmit queue defragged") \
165290650Shselasky  m(+1, u64 rx_wqe_err, "rx_wqe_err", "Receive WQE errors")
166290650Shselasky
167290650Shselasky#define	MLX5E_VPORT_STATS_NUM (0 MLX5E_VPORT_STATS(MLX5E_STATS_COUNT))
168290650Shselasky
169290650Shselaskystruct mlx5e_vport_stats {
170291070Shselasky	struct	sysctl_ctx_list ctx;
171290650Shselasky	u64	arg [0];
172290650Shselasky	MLX5E_VPORT_STATS(MLX5E_STATS_VAR)
173291069Shselasky	u32	rx_out_of_buffer_prev;
174290650Shselasky};
175290650Shselasky
176290650Shselasky#define	MLX5E_PPORT_IEEE802_3_STATS(m)					\
177290650Shselasky  m(+1, u64 frames_tx, "frames_tx", "Frames transmitted")		\
178290650Shselasky  m(+1, u64 frames_rx, "frames_rx", "Frames received")			\
179290650Shselasky  m(+1, u64 check_seq_err, "check_seq_err", "Sequence errors")		\
180290650Shselasky  m(+1, u64 alignment_err, "alignment_err", "Alignment errors")	\
181290650Shselasky  m(+1, u64 octets_tx, "octets_tx", "Bytes transmitted")		\
182290650Shselasky  m(+1, u64 octets_received, "octets_received", "Bytes received")	\
183290650Shselasky  m(+1, u64 multicast_xmitted, "multicast_xmitted", "Multicast transmitted") \
184290650Shselasky  m(+1, u64 broadcast_xmitted, "broadcast_xmitted", "Broadcast transmitted") \
185290650Shselasky  m(+1, u64 multicast_rx, "multicast_rx", "Multicast received")	\
186290650Shselasky  m(+1, u64 broadcast_rx, "broadcast_rx", "Broadcast received")	\
187290650Shselasky  m(+1, u64 in_range_len_errors, "in_range_len_errors", "In range length errors") \
188290650Shselasky  m(+1, u64 out_of_range_len, "out_of_range_len", "Out of range length errors") \
189290650Shselasky  m(+1, u64 too_long_errors, "too_long_errors", "Too long errors")	\
190290650Shselasky  m(+1, u64 symbol_err, "symbol_err", "Symbol errors")			\
191290650Shselasky  m(+1, u64 mac_control_tx, "mac_control_tx", "MAC control transmitted") \
192290650Shselasky  m(+1, u64 mac_control_rx, "mac_control_rx", "MAC control received")	\
193290650Shselasky  m(+1, u64 unsupported_op_rx, "unsupported_op_rx", "Unsupported operation received") \
194290650Shselasky  m(+1, u64 pause_ctrl_rx, "pause_ctrl_rx", "Pause control received")	\
195290650Shselasky  m(+1, u64 pause_ctrl_tx, "pause_ctrl_tx", "Pause control transmitted")
196290650Shselasky
197290650Shselasky#define	MLX5E_PPORT_RFC2819_STATS(m)					\
198290650Shselasky  m(+1, u64 drop_events, "drop_events", "Dropped events")		\
199290650Shselasky  m(+1, u64 octets, "octets", "Octets")					\
200290650Shselasky  m(+1, u64 pkts, "pkts", "Packets")					\
201290650Shselasky  m(+1, u64 broadcast_pkts, "broadcast_pkts", "Broadcast packets")	\
202290650Shselasky  m(+1, u64 multicast_pkts, "multicast_pkts", "Multicast packets")	\
203290650Shselasky  m(+1, u64 crc_align_errors, "crc_align_errors", "CRC alignment errors") \
204290650Shselasky  m(+1, u64 undersize_pkts, "undersize_pkts", "Undersized packets")	\
205290650Shselasky  m(+1, u64 oversize_pkts, "oversize_pkts", "Oversized packets")	\
206290650Shselasky  m(+1, u64 fragments, "fragments", "Fragments")			\
207290650Shselasky  m(+1, u64 jabbers, "jabbers", "Jabbers")				\
208290650Shselasky  m(+1, u64 collisions, "collisions", "Collisions")
209290650Shselasky
210290650Shselasky#define	MLX5E_PPORT_RFC2819_STATS_DEBUG(m)				\
211290650Shselasky  m(+1, u64 p64octets, "p64octets", "Bytes")				\
212290650Shselasky  m(+1, u64 p65to127octets, "p65to127octets", "Bytes")			\
213290650Shselasky  m(+1, u64 p128to255octets, "p128to255octets", "Bytes")		\
214290650Shselasky  m(+1, u64 p256to511octets, "p256to511octets", "Bytes")		\
215290650Shselasky  m(+1, u64 p512to1023octets, "p512to1023octets", "Bytes")		\
216290650Shselasky  m(+1, u64 p1024to1518octets, "p1024to1518octets", "Bytes")		\
217290650Shselasky  m(+1, u64 p1519to2047octets, "p1519to2047octets", "Bytes")		\
218290650Shselasky  m(+1, u64 p2048to4095octets, "p2048to4095octets", "Bytes")		\
219290650Shselasky  m(+1, u64 p4096to8191octets, "p4096to8191octets", "Bytes")		\
220290650Shselasky  m(+1, u64 p8192to10239octets, "p8192to10239octets", "Bytes")
221290650Shselasky
222290650Shselasky#define	MLX5E_PPORT_RFC2863_STATS_DEBUG(m)				\
223290650Shselasky  m(+1, u64 in_octets, "in_octets", "In octets")			\
224290650Shselasky  m(+1, u64 in_ucast_pkts, "in_ucast_pkts", "In unicast packets")	\
225290650Shselasky  m(+1, u64 in_discards, "in_discards", "In discards")			\
226290650Shselasky  m(+1, u64 in_errors, "in_errors", "In errors")			\
227290650Shselasky  m(+1, u64 in_unknown_protos, "in_unknown_protos", "In unknown protocols") \
228290650Shselasky  m(+1, u64 out_octets, "out_octets", "Out octets")			\
229290650Shselasky  m(+1, u64 out_ucast_pkts, "out_ucast_pkts", "Out unicast packets")	\
230290650Shselasky  m(+1, u64 out_discards, "out_discards", "Out discards")		\
231290650Shselasky  m(+1, u64 out_errors, "out_errors", "Out errors")			\
232290650Shselasky  m(+1, u64 in_multicast_pkts, "in_multicast_pkts", "In multicast packets") \
233290650Shselasky  m(+1, u64 in_broadcast_pkts, "in_broadcast_pkts", "In broadcast packets") \
234290650Shselasky  m(+1, u64 out_multicast_pkts, "out_multicast_pkts", "Out multicast packets") \
235290650Shselasky  m(+1, u64 out_broadcast_pkts, "out_broadcast_pkts", "Out broadcast packets")
236290650Shselasky
237291070Shselasky#define	MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(m)                                    		\
238290650Shselasky  m(+1, u64 time_since_last_clear, "time_since_last_clear",				\
239290650Shselasky			"Time since the last counters clear event (msec)")		\
240290650Shselasky  m(+1, u64 symbol_errors, "symbol_errors", "Symbol errors")				\
241290650Shselasky  m(+1, u64 sync_headers_errors, "sync_headers_errors", "Sync header error counter")	\
242290650Shselasky  m(+1, u64 bip_errors_lane0, "edpl_bip_errors_lane0",					\
243290650Shselasky			"Indicates the number of PRBS errors on lane 0")		\
244290650Shselasky  m(+1, u64 bip_errors_lane1, "edpl_bip_errors_lane1",					\
245290650Shselasky			"Indicates the number of PRBS errors on lane 1")		\
246290650Shselasky  m(+1, u64 bip_errors_lane2, "edpl_bip_errors_lane2",					\
247290650Shselasky			"Indicates the number of PRBS errors on lane 2")		\
248290650Shselasky  m(+1, u64 bip_errors_lane3, "edpl_bip_errors_lane3",					\
249290650Shselasky			"Indicates the number of PRBS errors on lane 3")		\
250290650Shselasky  m(+1, u64 fc_corrected_blocks_lane0, "fc_corrected_blocks_lane0",			\
251290650Shselasky			"FEC correctable block counter lane 0")				\
252290650Shselasky  m(+1, u64 fc_corrected_blocks_lane1, "fc_corrected_blocks_lane1",			\
253290650Shselasky			"FEC correctable block counter lane 1")				\
254290650Shselasky  m(+1, u64 fc_corrected_blocks_lane2, "fc_corrected_blocks_lane2",			\
255290650Shselasky			"FEC correctable block counter lane 2")				\
256290650Shselasky  m(+1, u64 fc_corrected_blocks_lane3, "fc_corrected_blocks_lane3",			\
257290650Shselasky			"FEC correctable block counter lane 3")				\
258290650Shselasky  m(+1, u64 rs_corrected_blocks, "rs_corrected_blocks",					\
259290650Shselasky			"FEC correcable block counter")					\
260290650Shselasky  m(+1, u64 rs_uncorrectable_blocks, "rs_uncorrectable_blocks",				\
261290650Shselasky			"FEC uncorrecable block counter")				\
262290650Shselasky  m(+1, u64 rs_no_errors_blocks, "rs_no_errors_blocks",					\
263290650Shselasky			"The number of RS-FEC blocks received that had no errors")	\
264290650Shselasky  m(+1, u64 rs_single_error_blocks, "rs_single_error_blocks",				\
265290650Shselasky			"The number of corrected RS-FEC blocks received that had"	\
266290650Shselasky			"exactly 1 error symbol")					\
267290650Shselasky  m(+1, u64 rs_corrected_symbols_total, "rs_corrected_symbols_total",			\
268290650Shselasky			"Port FEC corrected symbol counter")				\
269290650Shselasky  m(+1, u64 rs_corrected_symbols_lane0, "rs_corrected_symbols_lane0",			\
270290650Shselasky			"FEC corrected symbol counter lane 0")				\
271290650Shselasky  m(+1, u64 rs_corrected_symbols_lane1, "rs_corrected_symbols_lane1",			\
272290650Shselasky			"FEC corrected symbol counter lane 1")				\
273290650Shselasky  m(+1, u64 rs_corrected_symbols_lane2, "rs_corrected_symbols_lane2",			\
274290650Shselasky			"FEC corrected symbol counter lane 2")				\
275290650Shselasky  m(+1, u64 rs_corrected_symbols_lane3, "rs_corrected_symbols_lane3",			\
276290650Shselasky			"FEC corrected symbol counter lane 3")				\
277290650Shselasky
278290650Shselasky/*
279290650Shselasky * Make sure to update mlx5e_update_pport_counters()
280290650Shselasky * when adding a new MLX5E_PPORT_STATS block
281290650Shselasky */
282290650Shselasky#define	MLX5E_PPORT_STATS(m)			\
283290650Shselasky  MLX5E_PPORT_IEEE802_3_STATS(m)		\
284291069Shselasky  MLX5E_PPORT_RFC2819_STATS(m)
285290650Shselasky
286290650Shselasky#define	MLX5E_PORT_STATS_DEBUG(m)		\
287290650Shselasky  MLX5E_PPORT_RFC2819_STATS_DEBUG(m)		\
288290650Shselasky  MLX5E_PPORT_RFC2863_STATS_DEBUG(m)		\
289290650Shselasky  MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(m)
290290650Shselasky
291290650Shselasky#define	MLX5E_PPORT_IEEE802_3_STATS_NUM \
292290650Shselasky  (0 MLX5E_PPORT_IEEE802_3_STATS(MLX5E_STATS_COUNT))
293290650Shselasky#define	MLX5E_PPORT_RFC2819_STATS_NUM \
294290650Shselasky  (0 MLX5E_PPORT_RFC2819_STATS(MLX5E_STATS_COUNT))
295290650Shselasky#define	MLX5E_PPORT_STATS_NUM \
296290650Shselasky  (0 MLX5E_PPORT_STATS(MLX5E_STATS_COUNT))
297290650Shselasky
298290650Shselasky#define	MLX5E_PPORT_RFC2819_STATS_DEBUG_NUM \
299290650Shselasky  (0 MLX5E_PPORT_RFC2819_STATS_DEBUG(MLX5E_STATS_COUNT))
300290650Shselasky#define	MLX5E_PPORT_RFC2863_STATS_DEBUG_NUM \
301290650Shselasky  (0 MLX5E_PPORT_RFC2863_STATS_DEBUG(MLX5E_STATS_COUNT))
302291070Shselasky#define	MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG_NUM \
303290650Shselasky  (0 MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(MLX5E_STATS_COUNT))
304290650Shselasky#define	MLX5E_PORT_STATS_DEBUG_NUM \
305290650Shselasky  (0 MLX5E_PORT_STATS_DEBUG(MLX5E_STATS_COUNT))
306290650Shselasky
307290650Shselaskystruct mlx5e_pport_stats {
308291070Shselasky	struct	sysctl_ctx_list ctx;
309290650Shselasky	u64	arg [0];
310290650Shselasky	MLX5E_PPORT_STATS(MLX5E_STATS_VAR)
311290650Shselasky};
312290650Shselasky
313290650Shselaskystruct mlx5e_port_stats_debug {
314291070Shselasky	struct	sysctl_ctx_list ctx;
315290650Shselasky	u64	arg [0];
316290650Shselasky	MLX5E_PORT_STATS_DEBUG(MLX5E_STATS_VAR)
317290650Shselasky};
318290650Shselasky
319290650Shselasky#define	MLX5E_RQ_STATS(m)					\
320290650Shselasky  m(+1, u64 packets, "packets", "Received packets")		\
321290650Shselasky  m(+1, u64 csum_none, "csum_none", "Received packets")		\
322290650Shselasky  m(+1, u64 lro_packets, "lro_packets", "Received packets")	\
323290650Shselasky  m(+1, u64 lro_bytes, "lro_bytes", "Received packets")		\
324290650Shselasky  m(+1, u64 sw_lro_queued, "sw_lro_queued", "Packets queued for SW LRO")	\
325290650Shselasky  m(+1, u64 sw_lro_flushed, "sw_lro_flushed", "Packets flushed from SW LRO")	\
326290650Shselasky  m(+1, u64 wqe_err, "wqe_err", "Received packets")
327290650Shselasky
328290650Shselasky#define	MLX5E_RQ_STATS_NUM (0 MLX5E_RQ_STATS(MLX5E_STATS_COUNT))
329290650Shselasky
330290650Shselaskystruct mlx5e_rq_stats {
331291070Shselasky	struct	sysctl_ctx_list ctx;
332290650Shselasky	u64	arg [0];
333290650Shselasky	MLX5E_RQ_STATS(MLX5E_STATS_VAR)
334290650Shselasky};
335290650Shselasky
336290650Shselasky#define	MLX5E_SQ_STATS(m)						\
337290650Shselasky  m(+1, u64 packets, "packets", "Transmitted packets")			\
338290650Shselasky  m(+1, u64 tso_packets, "tso_packets", "Transmitted packets")		\
339290650Shselasky  m(+1, u64 tso_bytes, "tso_bytes", "Transmitted bytes")		\
340290650Shselasky  m(+1, u64 csum_offload_none, "csum_offload_none", "Transmitted packets")	\
341290650Shselasky  m(+1, u64 defragged, "defragged", "Transmitted packets")		\
342290650Shselasky  m(+1, u64 dropped, "dropped", "Transmitted packets")			\
343290650Shselasky  m(+1, u64 nop, "nop", "Transmitted packets")
344290650Shselasky
345290650Shselasky#define	MLX5E_SQ_STATS_NUM (0 MLX5E_SQ_STATS(MLX5E_STATS_COUNT))
346290650Shselasky
347290650Shselaskystruct mlx5e_sq_stats {
348291070Shselasky	struct	sysctl_ctx_list ctx;
349290650Shselasky	u64	arg [0];
350290650Shselasky	MLX5E_SQ_STATS(MLX5E_STATS_VAR)
351290650Shselasky};
352290650Shselasky
353290650Shselaskystruct mlx5e_stats {
354290650Shselasky	struct mlx5e_vport_stats vport;
355290650Shselasky	struct mlx5e_pport_stats pport;
356290650Shselasky	struct mlx5e_port_stats_debug port_stats_debug;
357290650Shselasky};
358290650Shselasky
359290650Shselaskystruct mlx5e_params {
360290650Shselasky	u8	log_sq_size;
361290650Shselasky	u8	log_rq_size;
362290650Shselasky	u16	num_channels;
363290650Shselasky	u8	default_vlan_prio;
364290650Shselasky	u8	num_tc;
365290650Shselasky	u8	rx_cq_moderation_mode;
366291932Shselasky	u8	tx_cq_moderation_mode;
367290650Shselasky	u16	rx_cq_moderation_usec;
368290650Shselasky	u16	rx_cq_moderation_pkts;
369290650Shselasky	u16	tx_cq_moderation_usec;
370290650Shselasky	u16	tx_cq_moderation_pkts;
371290650Shselasky	u16	min_rx_wqes;
372291070Shselasky	bool	hw_lro_en;
373292838Shselasky	bool	cqe_zipping_en;
374291070Shselasky	u32	lro_wqe_sz;
375290650Shselasky	u16	rx_hash_log_tbl_sz;
376294314Shselasky	u32	tx_pauseframe_control;
377294314Shselasky	u32	rx_pauseframe_control;
378290650Shselasky};
379290650Shselasky
380290650Shselasky#define	MLX5E_PARAMS(m)							\
381290650Shselasky  m(+1, u64 tx_queue_size_max, "tx_queue_size_max", "Max send queue size") \
382290650Shselasky  m(+1, u64 rx_queue_size_max, "rx_queue_size_max", "Max receive queue size") \
383290650Shselasky  m(+1, u64 tx_queue_size, "tx_queue_size", "Default send queue size")	\
384290650Shselasky  m(+1, u64 rx_queue_size, "rx_queue_size", "Default receive queue size") \
385290650Shselasky  m(+1, u64 channels, "channels", "Default number of channels")		\
386290650Shselasky  m(+1, u64 coalesce_usecs_max, "coalesce_usecs_max", "Maximum usecs for joining packets") \
387290650Shselasky  m(+1, u64 coalesce_pkts_max, "coalesce_pkts_max", "Maximum packets to join") \
388290650Shselasky  m(+1, u64 rx_coalesce_usecs, "rx_coalesce_usecs", "Limit in usec for joining rx packets") \
389290650Shselasky  m(+1, u64 rx_coalesce_pkts, "rx_coalesce_pkts", "Maximum number of rx packets to join") \
390290650Shselasky  m(+1, u64 rx_coalesce_mode, "rx_coalesce_mode", "0: EQE mode 1: CQE mode") \
391290650Shselasky  m(+1, u64 tx_coalesce_usecs, "tx_coalesce_usecs", "Limit in usec for joining tx packets") \
392290650Shselasky  m(+1, u64 tx_coalesce_pkts, "tx_coalesce_pkts", "Maximum number of tx packets to join") \
393291932Shselasky  m(+1, u64 tx_coalesce_mode, "tx_coalesce_mode", "0: EQE mode 1: CQE mode") \
394300277Shselasky  m(+1, u64 tx_completion_fact, "tx_completion_fact", "1..MAX: Completion event ratio") \
395300277Shselasky  m(+1, u64 tx_completion_fact_max, "tx_completion_fact_max", "Maximum completion event ratio") \
396292838Shselasky  m(+1, u64 hw_lro, "hw_lro", "set to enable hw_lro") \
397292838Shselasky  m(+1, u64 cqe_zipping, "cqe_zipping", "0 : CQE zipping disabled")
398290650Shselasky
399290650Shselasky#define	MLX5E_PARAMS_NUM (0 MLX5E_PARAMS(MLX5E_STATS_COUNT))
400290650Shselasky
401290650Shselaskystruct mlx5e_params_ethtool {
402290650Shselasky	u64	arg [0];
403290650Shselasky	MLX5E_PARAMS(MLX5E_STATS_VAR)
404290650Shselasky};
405290650Shselasky
406290650Shselasky/* EEPROM Standards for plug in modules */
407290650Shselasky#ifndef MLX5E_ETH_MODULE_SFF_8472
408291070Shselasky#define	MLX5E_ETH_MODULE_SFF_8472	0x1
409291070Shselasky#define	MLX5E_ETH_MODULE_SFF_8472_LEN	128
410290650Shselasky#endif
411290650Shselasky
412290650Shselasky#ifndef MLX5E_ETH_MODULE_SFF_8636
413291070Shselasky#define	MLX5E_ETH_MODULE_SFF_8636	0x2
414291070Shselasky#define	MLX5E_ETH_MODULE_SFF_8636_LEN	256
415290650Shselasky#endif
416290650Shselasky
417290650Shselasky#ifndef MLX5E_ETH_MODULE_SFF_8436
418291070Shselasky#define	MLX5E_ETH_MODULE_SFF_8436	0x3
419291070Shselasky#define	MLX5E_ETH_MODULE_SFF_8436_LEN	256
420290650Shselasky#endif
421290650Shselasky
422290650Shselasky/* EEPROM I2C Addresses */
423291070Shselasky#define	MLX5E_I2C_ADDR_LOW		0x50
424291070Shselasky#define	MLX5E_I2C_ADDR_HIGH		0x51
425290650Shselasky
426291070Shselasky#define	MLX5E_EEPROM_LOW_PAGE		0x0
427291070Shselasky#define	MLX5E_EEPROM_HIGH_PAGE		0x3
428290650Shselasky
429291070Shselasky#define	MLX5E_EEPROM_HIGH_PAGE_OFFSET	128
430291070Shselasky#define	MLX5E_EEPROM_PAGE_LENGTH	256
431290650Shselasky
432291070Shselasky#define	MLX5E_EEPROM_INFO_BYTES		0x3
433290650Shselasky
434290650Shselaskystruct mlx5e_cq {
435290650Shselasky	/* data path - accessed per cqe */
436290650Shselasky	struct mlx5_cqwq wq;
437290650Shselasky
438290650Shselasky	/* data path - accessed per HW polling */
439290650Shselasky	struct mlx5_core_cq mcq;
440290650Shselasky	struct mlx5e_channel *channel;
441290650Shselasky
442290650Shselasky	/* control */
443290650Shselasky	struct mlx5_wq_ctrl wq_ctrl;
444290650Shselasky} __aligned(MLX5E_CACHELINE_SIZE);
445290650Shselasky
446290650Shselaskystruct mlx5e_rq_mbuf {
447291070Shselasky	bus_dmamap_t	dma_map;
448291070Shselasky	caddr_t		data;
449291070Shselasky	struct mbuf	*mbuf;
450290650Shselasky};
451290650Shselasky
452290650Shselaskystruct mlx5e_rq {
453290650Shselasky	/* data path */
454290650Shselasky	struct mlx5_wq_ll wq;
455290650Shselasky	struct mtx mtx;
456290650Shselasky	bus_dma_tag_t dma_tag;
457290650Shselasky	u32	wqe_sz;
458290650Shselasky	struct mlx5e_rq_mbuf *mbuf;
459290650Shselasky	struct device *pdev;
460290650Shselasky	struct ifnet *ifp;
461290650Shselasky	struct mlx5e_rq_stats stats;
462290650Shselasky	struct mlx5e_cq cq;
463290650Shselasky#ifdef HAVE_TURBO_LRO
464290650Shselasky	struct tlro_ctrl lro;
465290650Shselasky#else
466290650Shselasky	struct lro_ctrl lro;
467290650Shselasky#endif
468290650Shselasky	volatile int enabled;
469290650Shselasky	int	ix;
470290650Shselasky
471290650Shselasky	/* control */
472290650Shselasky	struct mlx5_wq_ctrl wq_ctrl;
473290650Shselasky	u32	rqn;
474290650Shselasky	struct mlx5e_channel *channel;
475290650Shselasky} __aligned(MLX5E_CACHELINE_SIZE);
476290650Shselasky
477290650Shselaskystruct mlx5e_sq_mbuf {
478290650Shselasky	bus_dmamap_t dma_map;
479290650Shselasky	struct mbuf *mbuf;
480290650Shselasky	u32	num_bytes;
481290650Shselasky	u32	num_wqebbs;
482290650Shselasky};
483290650Shselasky
484290650Shselaskyenum {
485290650Shselasky	MLX5E_SQ_READY,
486290650Shselasky	MLX5E_SQ_FULL
487290650Shselasky};
488290650Shselasky
489290650Shselaskystruct mlx5e_sq {
490290650Shselasky	/* data path */
491291070Shselasky	struct	mtx lock;
492290650Shselasky	bus_dma_tag_t dma_tag;
493291070Shselasky	struct	mtx comp_lock;
494290650Shselasky
495290650Shselasky	/* dirtied @completion */
496290650Shselasky	u16	cc;
497290650Shselasky
498290650Shselasky	/* dirtied @xmit */
499290650Shselasky	u16	pc __aligned(MLX5E_CACHELINE_SIZE);
500290650Shselasky	u16	bf_offset;
501300277Shselasky	u16	cev_counter;		/* completion event counter */
502300277Shselasky	u16	cev_factor;		/* completion event factor */
503300277Shselasky	u32	cev_next_state;		/* next completion event state */
504300277Shselasky#define	MLX5E_CEV_STATE_INITIAL 0	/* timer not started */
505300277Shselasky#define	MLX5E_CEV_STATE_SEND_NOPS 1	/* send NOPs */
506300277Shselasky#define	MLX5E_CEV_STATE_HOLD_NOPS 2	/* don't send NOPs yet */
507300277Shselasky	struct callout cev_callout;
508300280Shselasky	union {
509300280Shselasky		u32	d32[2];
510300280Shselasky		u64	d64;
511300280Shselasky	} doorbell;
512291070Shselasky	struct	mlx5e_sq_stats stats;
513290650Shselasky
514291070Shselasky	struct	mlx5e_cq cq;
515291070Shselasky	struct	task sq_task;
516291070Shselasky	struct	taskqueue *sq_tq;
517290650Shselasky
518290650Shselasky	/* pointers to per packet info: write@xmit, read@completion */
519291070Shselasky	struct	mlx5e_sq_mbuf *mbuf;
520291070Shselasky	struct	buf_ring *br;
521290650Shselasky
522290650Shselasky	/* read only */
523291070Shselasky	struct	mlx5_wq_cyc wq;
524291070Shselasky	void	__iomem *uar_map;
525291070Shselasky	void	__iomem *uar_bf_map;
526290650Shselasky	u32	sqn;
527290650Shselasky	u32	bf_buf_size;
528291070Shselasky	struct  device *pdev;
529290650Shselasky	u32	mkey_be;
530290650Shselasky
531290650Shselasky	/* control path */
532291070Shselasky	struct	mlx5_wq_ctrl wq_ctrl;
533291070Shselasky	struct	mlx5_uar uar;
534291070Shselasky	struct	mlx5e_channel *channel;
535290650Shselasky	int	tc;
536291070Shselasky	unsigned int queue_state;
537290650Shselasky} __aligned(MLX5E_CACHELINE_SIZE);
538290650Shselasky
539290650Shselaskystatic inline bool
540290650Shselaskymlx5e_sq_has_room_for(struct mlx5e_sq *sq, u16 n)
541290650Shselasky{
542290650Shselasky	return ((sq->wq.sz_m1 & (sq->cc - sq->pc)) >= n ||
543290650Shselasky	    sq->cc == sq->pc);
544290650Shselasky}
545290650Shselasky
546290650Shselaskystruct mlx5e_channel {
547290650Shselasky	/* data path */
548290650Shselasky	struct mlx5e_rq rq;
549290650Shselasky	struct mlx5e_sq sq[MLX5E_MAX_TX_NUM_TC];
550290650Shselasky	struct device *pdev;
551290650Shselasky	struct ifnet *ifp;
552290650Shselasky	u32	mkey_be;
553290650Shselasky	u8	num_tc;
554290650Shselasky
555290650Shselasky	/* control */
556290650Shselasky	struct mlx5e_priv *priv;
557290650Shselasky	int	ix;
558290650Shselasky	int	cpu;
559290650Shselasky} __aligned(MLX5E_CACHELINE_SIZE);
560290650Shselasky
561290650Shselaskyenum mlx5e_traffic_types {
562290650Shselasky	MLX5E_TT_IPV4_TCP,
563290650Shselasky	MLX5E_TT_IPV6_TCP,
564290650Shselasky	MLX5E_TT_IPV4_UDP,
565290650Shselasky	MLX5E_TT_IPV6_UDP,
566290650Shselasky	MLX5E_TT_IPV4_IPSEC_AH,
567290650Shselasky	MLX5E_TT_IPV6_IPSEC_AH,
568290650Shselasky	MLX5E_TT_IPV4_IPSEC_ESP,
569290650Shselasky	MLX5E_TT_IPV6_IPSEC_ESP,
570290650Shselasky	MLX5E_TT_IPV4,
571290650Shselasky	MLX5E_TT_IPV6,
572290650Shselasky	MLX5E_TT_ANY,
573290650Shselasky	MLX5E_NUM_TT,
574290650Shselasky};
575290650Shselasky
576290650Shselaskyenum {
577290650Shselasky	MLX5E_RQT_SPREADING = 0,
578290650Shselasky	MLX5E_RQT_DEFAULT_RQ = 1,
579290650Shselasky	MLX5E_NUM_RQT = 2,
580290650Shselasky};
581290650Shselasky
582290650Shselaskystruct mlx5e_eth_addr_info {
583290650Shselasky	u8	addr [ETH_ALEN + 2];
584290650Shselasky	u32	tt_vec;
585290650Shselasky	u32	ft_ix[MLX5E_NUM_TT];	/* flow table index per traffic type */
586290650Shselasky};
587290650Shselasky
588290650Shselasky#define	MLX5E_ETH_ADDR_HASH_SIZE (1 << BITS_PER_BYTE)
589290650Shselasky
590290650Shselaskystruct mlx5e_eth_addr_hash_node;
591290650Shselasky
592290650Shselaskystruct mlx5e_eth_addr_hash_head {
593290650Shselasky	struct mlx5e_eth_addr_hash_node *lh_first;
594290650Shselasky};
595290650Shselasky
596290650Shselaskystruct mlx5e_eth_addr_db {
597290650Shselasky	struct mlx5e_eth_addr_hash_head if_uc[MLX5E_ETH_ADDR_HASH_SIZE];
598290650Shselasky	struct mlx5e_eth_addr_hash_head if_mc[MLX5E_ETH_ADDR_HASH_SIZE];
599290650Shselasky	struct mlx5e_eth_addr_info broadcast;
600290650Shselasky	struct mlx5e_eth_addr_info allmulti;
601290650Shselasky	struct mlx5e_eth_addr_info promisc;
602290650Shselasky	bool	broadcast_enabled;
603290650Shselasky	bool	allmulti_enabled;
604290650Shselasky	bool	promisc_enabled;
605290650Shselasky};
606290650Shselasky
607290650Shselaskyenum {
608290650Shselasky	MLX5E_STATE_ASYNC_EVENTS_ENABLE,
609290650Shselasky	MLX5E_STATE_OPENED,
610290650Shselasky};
611290650Shselasky
612290650Shselaskystruct mlx5e_vlan_db {
613290650Shselasky	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
614290650Shselasky	u32	active_vlans_ft_ix[VLAN_N_VID];
615290650Shselasky	u32	untagged_rule_ft_ix;
616290650Shselasky	u32	any_vlan_rule_ft_ix;
617290650Shselasky	bool	filter_disabled;
618290650Shselasky};
619290650Shselasky
620290650Shselaskystruct mlx5e_flow_table {
621290650Shselasky	void   *vlan;
622290650Shselasky	void   *main;
623290650Shselasky};
624290650Shselasky
625290650Shselaskystruct mlx5e_priv {
626290650Shselasky	/* priv data path fields - start */
627290650Shselasky	int	order_base_2_num_channels;
628290650Shselasky	int	queue_mapping_channel_mask;
629290650Shselasky	int	num_tc;
630290650Shselasky	int	default_vlan_prio;
631290650Shselasky	/* priv data path fields - end */
632290650Shselasky
633290650Shselasky	unsigned long state;
634290650Shselasky	int	gone;
635290650Shselasky#define	PRIV_LOCK(priv) sx_xlock(&(priv)->state_lock)
636290650Shselasky#define	PRIV_UNLOCK(priv) sx_xunlock(&(priv)->state_lock)
637290650Shselasky#define	PRIV_LOCKED(priv) sx_xlocked(&(priv)->state_lock)
638290650Shselasky	struct sx state_lock;		/* Protects Interface state */
639290650Shselasky	struct mlx5_uar cq_uar;
640290650Shselasky	u32	pdn;
641290650Shselasky	u32	tdn;
642290650Shselasky	struct mlx5_core_mr mr;
643290650Shselasky
644291070Shselasky	struct mlx5e_channel *volatile *channel;
645290650Shselasky	u32	tisn[MLX5E_MAX_TX_NUM_TC];
646290650Shselasky	u32	rqtn;
647290650Shselasky	u32	tirn[MLX5E_NUM_TT];
648290650Shselasky
649290650Shselasky	struct mlx5e_flow_table ft;
650290650Shselasky	struct mlx5e_eth_addr_db eth_addr;
651290650Shselasky	struct mlx5e_vlan_db vlan;
652290650Shselasky
653290650Shselasky	struct mlx5e_params params;
654290650Shselasky	struct mlx5e_params_ethtool params_ethtool;
655290650Shselasky	struct mtx async_events_mtx;	/* sync hw events */
656290650Shselasky	struct work_struct update_stats_work;
657290650Shselasky	struct work_struct update_carrier_work;
658290650Shselasky	struct work_struct set_rx_mode_work;
659290650Shselasky
660290650Shselasky	struct mlx5_core_dev *mdev;
661290650Shselasky	struct ifnet *ifp;
662290650Shselasky	struct sysctl_ctx_list sysctl_ctx;
663290650Shselasky	struct sysctl_oid *sysctl_ifnet;
664290650Shselasky	struct sysctl_oid *sysctl_hw;
665290650Shselasky	int	sysctl_debug;
666290650Shselasky	struct mlx5e_stats stats;
667290650Shselasky	int	counter_set_id;
668290650Shselasky
669290650Shselasky	eventhandler_tag vlan_detach;
670290650Shselasky	eventhandler_tag vlan_attach;
671290650Shselasky	struct ifmedia media;
672290650Shselasky	int	media_status_last;
673290650Shselasky	int	media_active_last;
674290650Shselasky
675290650Shselasky	struct callout watchdog;
676290650Shselasky};
677290650Shselasky
678290650Shselasky#define	MLX5E_NET_IP_ALIGN 2
679290650Shselasky
680290650Shselaskystruct mlx5e_tx_wqe {
681290650Shselasky	struct mlx5_wqe_ctrl_seg ctrl;
682290650Shselasky	struct mlx5_wqe_eth_seg eth;
683290650Shselasky};
684290650Shselasky
685290650Shselaskystruct mlx5e_rx_wqe {
686290650Shselasky	struct mlx5_wqe_srq_next_seg next;
687290650Shselasky	struct mlx5_wqe_data_seg data;
688290650Shselasky};
689290650Shselasky
690290650Shselaskystruct mlx5e_eeprom {
691291070Shselasky	int	lock_bit;
692291070Shselasky	int	i2c_addr;
693291070Shselasky	int	page_num;
694291070Shselasky	int	device_addr;
695291070Shselasky	int	module_num;
696291070Shselasky	int	len;
697291070Shselasky	int	type;
698291070Shselasky	int	page_valid;
699291070Shselasky	u32	*data;
700290650Shselasky};
701290650Shselasky
702290650Shselaskyenum mlx5e_link_mode {
703290650Shselasky	MLX5E_1000BASE_CX_SGMII = 0,
704290650Shselasky	MLX5E_1000BASE_KX = 1,
705290650Shselasky	MLX5E_10GBASE_CX4 = 2,
706290650Shselasky	MLX5E_10GBASE_KX4 = 3,
707290650Shselasky	MLX5E_10GBASE_KR = 4,
708290650Shselasky	MLX5E_20GBASE_KR2 = 5,
709290650Shselasky	MLX5E_40GBASE_CR4 = 6,
710290650Shselasky	MLX5E_40GBASE_KR4 = 7,
711290650Shselasky	MLX5E_56GBASE_R4 = 8,
712290650Shselasky	MLX5E_10GBASE_CR = 12,
713290650Shselasky	MLX5E_10GBASE_SR = 13,
714292946Shselasky	MLX5E_10GBASE_LR = 14,
715290650Shselasky	MLX5E_40GBASE_SR4 = 15,
716290650Shselasky	MLX5E_40GBASE_LR4 = 16,
717290650Shselasky	MLX5E_100GBASE_CR4 = 20,
718290650Shselasky	MLX5E_100GBASE_SR4 = 21,
719290650Shselasky	MLX5E_100GBASE_KR4 = 22,
720290650Shselasky	MLX5E_100GBASE_LR4 = 23,
721290650Shselasky	MLX5E_100BASE_TX = 24,
722290650Shselasky	MLX5E_100BASE_T = 25,
723290650Shselasky	MLX5E_10GBASE_T = 26,
724290650Shselasky	MLX5E_25GBASE_CR = 27,
725290650Shselasky	MLX5E_25GBASE_KR = 28,
726290650Shselasky	MLX5E_25GBASE_SR = 29,
727290650Shselasky	MLX5E_50GBASE_CR2 = 30,
728290650Shselasky	MLX5E_50GBASE_KR2 = 31,
729290650Shselasky	MLX5E_LINK_MODES_NUMBER,
730290650Shselasky};
731290650Shselasky
732290650Shselasky#define	MLX5E_PROT_MASK(link_mode) (1 << (link_mode))
733290650Shselasky#define	MLX5E_FLD_MAX(typ, fld) ((1ULL << __mlx5_bit_sz(typ, fld)) - 1ULL)
734290650Shselasky
735290650Shselaskyint	mlx5e_xmit(struct ifnet *, struct mbuf *);
736290650Shselasky
737290650Shselaskyint	mlx5e_open_locked(struct ifnet *);
738290650Shselaskyint	mlx5e_close_locked(struct ifnet *);
739290650Shselasky
740290650Shselaskyvoid	mlx5e_cq_error_event(struct mlx5_core_cq *mcq, int event);
741290650Shselaskyvoid	mlx5e_rx_cq_comp(struct mlx5_core_cq *);
742290650Shselaskyvoid	mlx5e_tx_cq_comp(struct mlx5_core_cq *);
743291070Shselaskystruct mlx5_cqe64 *mlx5e_get_cqe(struct mlx5e_cq *cq);
744290650Shselaskyvoid	mlx5e_tx_que(void *context, int pending);
745290650Shselasky
746290650Shselaskyint	mlx5e_open_flow_table(struct mlx5e_priv *priv);
747290650Shselaskyvoid	mlx5e_close_flow_table(struct mlx5e_priv *priv);
748290650Shselaskyvoid	mlx5e_set_rx_mode_core(struct mlx5e_priv *priv);
749290650Shselaskyvoid	mlx5e_set_rx_mode_work(struct work_struct *work);
750290650Shselasky
751290650Shselaskyvoid	mlx5e_vlan_rx_add_vid(void *, struct ifnet *, u16);
752290650Shselaskyvoid	mlx5e_vlan_rx_kill_vid(void *, struct ifnet *, u16);
753290650Shselaskyvoid	mlx5e_enable_vlan_filter(struct mlx5e_priv *priv);
754290650Shselaskyvoid	mlx5e_disable_vlan_filter(struct mlx5e_priv *priv);
755290650Shselaskyint	mlx5e_add_all_vlan_rules(struct mlx5e_priv *priv);
756290650Shselaskyvoid	mlx5e_del_all_vlan_rules(struct mlx5e_priv *priv);
757290650Shselasky
758290650Shselaskystatic inline void
759300280Shselaskymlx5e_tx_notify_hw(struct mlx5e_sq *sq, u32 *wqe, int bf_sz)
760290650Shselasky{
761290650Shselasky	u16 ofst = MLX5_BF_OFFSET + sq->bf_offset;
762290650Shselasky
763290650Shselasky	/* ensure wqe is visible to device before updating doorbell record */
764290650Shselasky	wmb();
765290650Shselasky
766290650Shselasky	*sq->wq.db = cpu_to_be32(sq->pc);
767290650Shselasky
768290650Shselasky	/*
769290650Shselasky	 * Ensure the doorbell record is visible to device before ringing
770290650Shselasky	 * the doorbell:
771290650Shselasky	 */
772290650Shselasky	wmb();
773290650Shselasky
774290650Shselasky	if (bf_sz) {
775300280Shselasky		__iowrite64_copy(sq->uar_bf_map + ofst, wqe, bf_sz);
776290650Shselasky
777290650Shselasky		/* flush the write-combining mapped buffer */
778290650Shselasky		wmb();
779290650Shselasky
780290650Shselasky	} else {
781300280Shselasky		mlx5_write64(wqe, sq->uar_map + ofst, NULL);
782290650Shselasky	}
783290650Shselasky
784290650Shselasky	sq->bf_offset ^= sq->bf_buf_size;
785290650Shselasky}
786290650Shselasky
787290650Shselaskystatic inline void
788290650Shselaskymlx5e_cq_arm(struct mlx5e_cq *cq)
789290650Shselasky{
790290650Shselasky	struct mlx5_core_cq *mcq;
791290650Shselasky
792290650Shselasky	mcq = &cq->mcq;
793290650Shselasky	mlx5_cq_arm(mcq, MLX5_CQ_DB_REQ_NOT, mcq->uar->map, NULL, cq->wq.cc);
794290650Shselasky}
795290650Shselasky
796290650Shselaskyextern const struct ethtool_ops mlx5e_ethtool_ops;
797290650Shselaskyvoid	mlx5e_create_ethtool(struct mlx5e_priv *);
798290650Shselaskyvoid	mlx5e_create_stats(struct sysctl_ctx_list *,
799290650Shselasky    struct sysctl_oid_list *, const char *,
800290650Shselasky    const char **, unsigned, u64 *);
801300280Shselaskyvoid	mlx5e_send_nop(struct mlx5e_sq *, u32);
802300277Shselaskyvoid	mlx5e_sq_cev_timeout(void *);
803292949Shselaskyint	mlx5e_refresh_channel_params(struct mlx5e_priv *);
804290650Shselasky
805290650Shselasky#endif					/* _MLX5_EN_H_ */
806