1254885Sdumbbell/*
2254885Sdumbbell * Copyright 2008 Advanced Micro Devices, Inc.
3254885Sdumbbell * Copyright 2008 Red Hat Inc.
4254885Sdumbbell * Copyright 2009 Jerome Glisse.
5254885Sdumbbell *
6254885Sdumbbell * Permission is hereby granted, free of charge, to any person obtaining a
7254885Sdumbbell * copy of this software and associated documentation files (the "Software"),
8254885Sdumbbell * to deal in the Software without restriction, including without limitation
9254885Sdumbbell * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10254885Sdumbbell * and/or sell copies of the Software, and to permit persons to whom the
11254885Sdumbbell * Software is furnished to do so, subject to the following conditions:
12254885Sdumbbell *
13254885Sdumbbell * The above copyright notice and this permission notice shall be included in
14254885Sdumbbell * all copies or substantial portions of the Software.
15254885Sdumbbell *
16254885Sdumbbell * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17254885Sdumbbell * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18254885Sdumbbell * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19254885Sdumbbell * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20254885Sdumbbell * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21254885Sdumbbell * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22254885Sdumbbell * OTHER DEALINGS IN THE SOFTWARE.
23254885Sdumbbell *
24254885Sdumbbell * Authors: Dave Airlie
25254885Sdumbbell *          Alex Deucher
26254885Sdumbbell *          Jerome Glisse
27254885Sdumbbell */
28254885Sdumbbell#ifndef __R600_REG_H__
29254885Sdumbbell#define __R600_REG_H__
30254885Sdumbbell
31254885Sdumbbell#include <sys/cdefs.h>
32254885Sdumbbell__FBSDID("$FreeBSD: releng/11.0/sys/dev/drm2/radeon/r600_reg.h 254885 2013-08-25 19:37:15Z dumbbell $");
33254885Sdumbbell
34254885Sdumbbell#define R600_PCIE_PORT_INDEX                0x0038
35254885Sdumbbell#define R600_PCIE_PORT_DATA                 0x003c
36254885Sdumbbell
37254885Sdumbbell#define R600_MC_VM_FB_LOCATION			0x2180
38254885Sdumbbell#define		R600_MC_FB_BASE_MASK			0x0000FFFF
39254885Sdumbbell#define		R600_MC_FB_BASE_SHIFT			0
40254885Sdumbbell#define		R600_MC_FB_TOP_MASK			0xFFFF0000
41254885Sdumbbell#define		R600_MC_FB_TOP_SHIFT			16
42254885Sdumbbell#define R600_MC_VM_AGP_TOP			0x2184
43254885Sdumbbell#define		R600_MC_AGP_TOP_MASK			0x0003FFFF
44254885Sdumbbell#define		R600_MC_AGP_TOP_SHIFT			0
45254885Sdumbbell#define R600_MC_VM_AGP_BOT			0x2188
46254885Sdumbbell#define		R600_MC_AGP_BOT_MASK			0x0003FFFF
47254885Sdumbbell#define		R600_MC_AGP_BOT_SHIFT			0
48254885Sdumbbell#define R600_MC_VM_AGP_BASE			0x218c
49254885Sdumbbell#define R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR	0x2190
50254885Sdumbbell#define		R600_LOGICAL_PAGE_NUMBER_MASK		0x000FFFFF
51254885Sdumbbell#define		R600_LOGICAL_PAGE_NUMBER_SHIFT		0
52254885Sdumbbell#define R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR	0x2194
53254885Sdumbbell#define R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR	0x2198
54254885Sdumbbell
55254885Sdumbbell#define R700_MC_VM_FB_LOCATION			0x2024
56254885Sdumbbell#define		R700_MC_FB_BASE_MASK			0x0000FFFF
57254885Sdumbbell#define		R700_MC_FB_BASE_SHIFT			0
58254885Sdumbbell#define		R700_MC_FB_TOP_MASK			0xFFFF0000
59254885Sdumbbell#define		R700_MC_FB_TOP_SHIFT			16
60254885Sdumbbell#define R700_MC_VM_AGP_TOP			0x2028
61254885Sdumbbell#define		R700_MC_AGP_TOP_MASK			0x0003FFFF
62254885Sdumbbell#define		R700_MC_AGP_TOP_SHIFT			0
63254885Sdumbbell#define R700_MC_VM_AGP_BOT			0x202c
64254885Sdumbbell#define		R700_MC_AGP_BOT_MASK			0x0003FFFF
65254885Sdumbbell#define		R700_MC_AGP_BOT_SHIFT			0
66254885Sdumbbell#define R700_MC_VM_AGP_BASE			0x2030
67254885Sdumbbell#define R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR	0x2034
68254885Sdumbbell#define		R700_LOGICAL_PAGE_NUMBER_MASK		0x000FFFFF
69254885Sdumbbell#define		R700_LOGICAL_PAGE_NUMBER_SHIFT		0
70254885Sdumbbell#define R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR	0x2038
71254885Sdumbbell#define R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR	0x203c
72254885Sdumbbell
73254885Sdumbbell#define R600_RAMCFG				       0x2408
74254885Sdumbbell#       define R600_CHANSIZE                           (1 << 7)
75254885Sdumbbell#       define R600_CHANSIZE_OVERRIDE                  (1 << 10)
76254885Sdumbbell
77254885Sdumbbell
78254885Sdumbbell#define R600_GENERAL_PWRMGT                                        0x618
79254885Sdumbbell#	define R600_OPEN_DRAIN_PADS				   (1 << 11)
80254885Sdumbbell
81254885Sdumbbell#define R600_LOWER_GPIO_ENABLE                                     0x710
82254885Sdumbbell#define R600_CTXSW_VID_LOWER_GPIO_CNTL                             0x718
83254885Sdumbbell#define R600_HIGH_VID_LOWER_GPIO_CNTL                              0x71c
84254885Sdumbbell#define R600_MEDIUM_VID_LOWER_GPIO_CNTL                            0x720
85254885Sdumbbell#define R600_LOW_VID_LOWER_GPIO_CNTL                               0x724
86254885Sdumbbell
87254885Sdumbbell#define R600_D1GRPH_SWAP_CONTROL                               0x610C
88254885Sdumbbell#       define R600_D1GRPH_SWAP_ENDIAN_NONE                    (0 << 0)
89254885Sdumbbell#       define R600_D1GRPH_SWAP_ENDIAN_16BIT                   (1 << 0)
90254885Sdumbbell#       define R600_D1GRPH_SWAP_ENDIAN_32BIT                   (2 << 0)
91254885Sdumbbell#       define R600_D1GRPH_SWAP_ENDIAN_64BIT                   (3 << 0)
92254885Sdumbbell
93254885Sdumbbell#define R600_HDP_NONSURFACE_BASE                                0x2c04
94254885Sdumbbell
95254885Sdumbbell#define R600_BUS_CNTL                                           0x5420
96254885Sdumbbell#       define R600_BIOS_ROM_DIS                                (1 << 1)
97254885Sdumbbell#define R600_CONFIG_CNTL                                        0x5424
98254885Sdumbbell#define R600_CONFIG_MEMSIZE                                     0x5428
99254885Sdumbbell#define R600_CONFIG_F0_BASE                                     0x542C
100254885Sdumbbell#define R600_CONFIG_APER_SIZE                                   0x5430
101254885Sdumbbell
102254885Sdumbbell#define	R600_BIF_FB_EN						0x5490
103254885Sdumbbell#define		R600_FB_READ_EN					(1 << 0)
104254885Sdumbbell#define		R600_FB_WRITE_EN				(1 << 1)
105254885Sdumbbell
106254885Sdumbbell#define R600_CITF_CNTL           				0x200c
107254885Sdumbbell#define		R600_BLACKOUT_MASK				0x00000003
108254885Sdumbbell
109254885Sdumbbell#define R700_MC_CITF_CNTL           				0x25c0
110254885Sdumbbell
111254885Sdumbbell#define R600_ROM_CNTL                              0x1600
112254885Sdumbbell#       define R600_SCK_OVERWRITE                  (1 << 1)
113254885Sdumbbell#       define R600_SCK_PRESCALE_CRYSTAL_CLK_SHIFT 28
114254885Sdumbbell#       define R600_SCK_PRESCALE_CRYSTAL_CLK_MASK  (0xf << 28)
115254885Sdumbbell
116254885Sdumbbell#define R600_CG_SPLL_FUNC_CNTL                     0x600
117254885Sdumbbell#       define R600_SPLL_BYPASS_EN                 (1 << 3)
118254885Sdumbbell#define R600_CG_SPLL_STATUS                        0x60c
119254885Sdumbbell#       define R600_SPLL_CHG_STATUS                (1 << 1)
120254885Sdumbbell
121254885Sdumbbell#define R600_BIOS_0_SCRATCH               0x1724
122254885Sdumbbell#define R600_BIOS_1_SCRATCH               0x1728
123254885Sdumbbell#define R600_BIOS_2_SCRATCH               0x172c
124254885Sdumbbell#define R600_BIOS_3_SCRATCH               0x1730
125254885Sdumbbell#define R600_BIOS_4_SCRATCH               0x1734
126254885Sdumbbell#define R600_BIOS_5_SCRATCH               0x1738
127254885Sdumbbell#define R600_BIOS_6_SCRATCH               0x173c
128254885Sdumbbell#define R600_BIOS_7_SCRATCH               0x1740
129254885Sdumbbell
130254885Sdumbbell/* Audio, these regs were reverse enginered,
131254885Sdumbbell * so the chance is high that the naming is wrong
132254885Sdumbbell * R6xx+ ??? */
133254885Sdumbbell
134254885Sdumbbell/* Audio clocks */
135254885Sdumbbell#define R600_AUDIO_PLL1_MUL               0x0514
136254885Sdumbbell#define R600_AUDIO_PLL1_DIV               0x0518
137254885Sdumbbell#define R600_AUDIO_PLL2_MUL               0x0524
138254885Sdumbbell#define R600_AUDIO_PLL2_DIV               0x0528
139254885Sdumbbell#define R600_AUDIO_CLK_SRCSEL             0x0534
140254885Sdumbbell
141254885Sdumbbell/* Audio general */
142254885Sdumbbell#define R600_AUDIO_ENABLE                 0x7300
143254885Sdumbbell#define R600_AUDIO_TIMING                 0x7344
144254885Sdumbbell
145254885Sdumbbell/* Audio params */
146254885Sdumbbell#define R600_AUDIO_VENDOR_ID              0x7380
147254885Sdumbbell#define R600_AUDIO_REVISION_ID            0x7384
148254885Sdumbbell#define R600_AUDIO_ROOT_NODE_COUNT        0x7388
149254885Sdumbbell#define R600_AUDIO_NID1_NODE_COUNT        0x738c
150254885Sdumbbell#define R600_AUDIO_NID1_TYPE              0x7390
151254885Sdumbbell#define R600_AUDIO_SUPPORTED_SIZE_RATE    0x7394
152254885Sdumbbell#define R600_AUDIO_SUPPORTED_CODEC        0x7398
153254885Sdumbbell#define R600_AUDIO_SUPPORTED_POWER_STATES 0x739c
154254885Sdumbbell#define R600_AUDIO_NID2_CAPS              0x73a0
155254885Sdumbbell#define R600_AUDIO_NID3_CAPS              0x73a4
156254885Sdumbbell#define R600_AUDIO_NID3_PIN_CAPS          0x73a8
157254885Sdumbbell
158254885Sdumbbell/* Audio conn list */
159254885Sdumbbell#define R600_AUDIO_CONN_LIST_LEN          0x73ac
160254885Sdumbbell#define R600_AUDIO_CONN_LIST              0x73b0
161254885Sdumbbell
162254885Sdumbbell/* Audio verbs */
163254885Sdumbbell#define R600_AUDIO_RATE_BPS_CHANNEL       0x73c0
164254885Sdumbbell#define R600_AUDIO_PLAYING                0x73c4
165254885Sdumbbell#define R600_AUDIO_IMPLEMENTATION_ID      0x73c8
166254885Sdumbbell#define R600_AUDIO_CONFIG_DEFAULT         0x73cc
167254885Sdumbbell#define R600_AUDIO_PIN_SENSE              0x73d0
168254885Sdumbbell#define R600_AUDIO_PIN_WIDGET_CNTL        0x73d4
169254885Sdumbbell#define R600_AUDIO_STATUS_BITS            0x73d8
170254885Sdumbbell
171254885Sdumbbell#define DCE2_HDMI_OFFSET0		(0x7400 - 0x7400)
172254885Sdumbbell#define DCE2_HDMI_OFFSET1		(0x7700 - 0x7400)
173254885Sdumbbell/* DCE3.2 second instance starts at 0x7800 */
174254885Sdumbbell#define DCE3_HDMI_OFFSET0		(0x7400 - 0x7400)
175254885Sdumbbell#define DCE3_HDMI_OFFSET1		(0x7800 - 0x7400)
176254885Sdumbbell
177254885Sdumbbell#endif
178