if_bgereg.h revision 130273
184059Swpaul/*
284059Swpaul * Copyright (c) 2001 Wind River Systems
384059Swpaul * Copyright (c) 1997, 1998, 1999, 2001
484059Swpaul *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
584059Swpaul *
684059Swpaul * Redistribution and use in source and binary forms, with or without
784059Swpaul * modification, are permitted provided that the following conditions
884059Swpaul * are met:
984059Swpaul * 1. Redistributions of source code must retain the above copyright
1084059Swpaul *    notice, this list of conditions and the following disclaimer.
1184059Swpaul * 2. Redistributions in binary form must reproduce the above copyright
1284059Swpaul *    notice, this list of conditions and the following disclaimer in the
1384059Swpaul *    documentation and/or other materials provided with the distribution.
1484059Swpaul * 3. All advertising materials mentioning features or use of this software
1584059Swpaul *    must display the following acknowledgement:
1684059Swpaul *	This product includes software developed by Bill Paul.
1784059Swpaul * 4. Neither the name of the author nor the names of any co-contributors
1884059Swpaul *    may be used to endorse or promote products derived from this software
1984059Swpaul *    without specific prior written permission.
2084059Swpaul *
2184059Swpaul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2284059Swpaul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2384059Swpaul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2484059Swpaul * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2584059Swpaul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2684059Swpaul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2784059Swpaul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2884059Swpaul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2984059Swpaul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3084059Swpaul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3184059Swpaul * THE POSSIBILITY OF SUCH DAMAGE.
3284059Swpaul *
3384059Swpaul * $FreeBSD: head/sys/dev/bge/if_bgereg.h 130273 2004-06-09 16:01:59Z wpaul $
3484059Swpaul */
3584059Swpaul
3684059Swpaul/*
3784059Swpaul * BCM570x memory map. The internal memory layout varies somewhat
3884059Swpaul * depending on whether or not we have external SSRAM attached.
3984059Swpaul * The BCM5700 can have up to 16MB of external memory. The BCM5701
4084059Swpaul * is apparently not designed to use external SSRAM. The mappings
4184059Swpaul * up to the first 4 send rings are the same for both internal and
4284059Swpaul * external memory configurations. Note that mini RX ring space is
4384059Swpaul * only available with external SSRAM configurations, which means
4484059Swpaul * the mini RX ring is not supported on the BCM5701.
4584059Swpaul *
4684059Swpaul * The NIC's memory can be accessed by the host in one of 3 ways:
4784059Swpaul *
4884059Swpaul * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
4984059Swpaul *    registers in PCI config space can be used to read any 32-bit
5084059Swpaul *    address within the NIC's memory.
5184059Swpaul *
5284059Swpaul * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
5384059Swpaul *    space can be used in conjunction with the memory window in the
5484059Swpaul *    device register space at offset 0x8000 to read any 32K chunk
5584059Swpaul *    of NIC memory.
5684059Swpaul *
5784059Swpaul * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
5884059Swpaul *    set, the device I/O mapping consumes 32MB of host address space,
5984059Swpaul *    allowing all of the registers and internal NIC memory to be
6084059Swpaul *    accessed directly. NIC memory addresses are offset by 0x01000000.
6184059Swpaul *    Flat mode consumes so much host address space that it is not
6284059Swpaul *    recommended.
6384059Swpaul */
6484059Swpaul#define BGE_PAGE_ZERO			0x00000000
6584059Swpaul#define BGE_PAGE_ZERO_END		0x000000FF
6684059Swpaul#define BGE_SEND_RING_RCB		0x00000100
6784059Swpaul#define BGE_SEND_RING_RCB_END		0x000001FF
6884059Swpaul#define BGE_RX_RETURN_RING_RCB		0x00000200
6984059Swpaul#define BGE_RX_RETURN_RING_RCB_END	0x000002FF
7084059Swpaul#define BGE_STATS_BLOCK			0x00000300
7184059Swpaul#define BGE_STATS_BLOCK_END		0x00000AFF
7284059Swpaul#define BGE_STATUS_BLOCK		0x00000B00
7384059Swpaul#define BGE_STATUS_BLOCK_END		0x00000B4F
7484059Swpaul#define BGE_SOFTWARE_GENCOMM		0x00000B50
75110367Sps#define BGE_SOFTWARE_GENCOMM_SIG	0x00000B54
76110367Sps#define BGE_SOFTWARE_GENCOMM_NICCFG	0x00000B58
7784059Swpaul#define BGE_SOFTWARE_GENCOMM_END	0x00000FFF
7884059Swpaul#define BGE_UNMAPPED			0x00001000
7984059Swpaul#define BGE_UNMAPPED_END		0x00001FFF
8084059Swpaul#define BGE_DMA_DESCRIPTORS		0x00002000
8184059Swpaul#define BGE_DMA_DESCRIPTORS_END		0x00003FFF
8284059Swpaul#define BGE_SEND_RING_1_TO_4		0x00004000
8384059Swpaul#define BGE_SEND_RING_1_TO_4_END	0x00005FFF
8484059Swpaul
8584059Swpaul/* Mappings for internal memory configuration */
8684059Swpaul#define BGE_STD_RX_RINGS		0x00006000
8784059Swpaul#define BGE_STD_RX_RINGS_END		0x00006FFF
8884059Swpaul#define BGE_JUMBO_RX_RINGS		0x00007000
8984059Swpaul#define BGE_JUMBO_RX_RINGS_END		0x00007FFF
9084059Swpaul#define BGE_BUFFPOOL_1			0x00008000
9184059Swpaul#define BGE_BUFFPOOL_1_END		0x0000FFFF
9284059Swpaul#define BGE_BUFFPOOL_2			0x00010000 /* or expansion ROM */
9384059Swpaul#define BGE_BUFFPOOL_2_END		0x00017FFF
9484059Swpaul#define BGE_BUFFPOOL_3			0x00018000 /* or expansion ROM */
9584059Swpaul#define BGE_BUFFPOOL_3_END		0x0001FFFF
9684059Swpaul
9784059Swpaul/* Mappings for external SSRAM configurations */
9884059Swpaul#define BGE_SEND_RING_5_TO_6		0x00006000
9984059Swpaul#define BGE_SEND_RING_5_TO_6_END	0x00006FFF
10084059Swpaul#define BGE_SEND_RING_7_TO_8		0x00007000
10184059Swpaul#define BGE_SEND_RING_7_TO_8_END	0x00007FFF
10284059Swpaul#define BGE_SEND_RING_9_TO_16		0x00008000
10384059Swpaul#define BGE_SEND_RING_9_TO_16_END	0x0000BFFF
10484059Swpaul#define BGE_EXT_STD_RX_RINGS		0x0000C000
10584059Swpaul#define BGE_EXT_STD_RX_RINGS_END	0x0000CFFF
10684059Swpaul#define BGE_EXT_JUMBO_RX_RINGS		0x0000D000
10784059Swpaul#define BGE_EXT_JUMBO_RX_RINGS_END	0x0000DFFF
10884059Swpaul#define BGE_MINI_RX_RINGS		0x0000E000
10984059Swpaul#define BGE_MINI_RX_RINGS_END		0x0000FFFF
11084059Swpaul#define BGE_AVAIL_REGION1		0x00010000 /* or expansion ROM */
11184059Swpaul#define BGE_AVAIL_REGION1_END		0x00017FFF
11284059Swpaul#define BGE_AVAIL_REGION2		0x00018000 /* or expansion ROM */
11384059Swpaul#define BGE_AVAIL_REGION2_END		0x0001FFFF
11484059Swpaul#define BGE_EXT_SSRAM			0x00020000
11584059Swpaul#define BGE_EXT_SSRAM_END		0x000FFFFF
11684059Swpaul
11784059Swpaul
11884059Swpaul/*
11984059Swpaul * BCM570x register offsets. These are memory mapped registers
12084059Swpaul * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
12184059Swpaul * Each register must be accessed using 32 bit operations.
12284059Swpaul *
12384059Swpaul * All registers are accessed through a 32K shared memory block.
12484059Swpaul * The first group of registers are actually copies of the PCI
12584059Swpaul * configuration space registers.
12684059Swpaul */
12784059Swpaul
12884059Swpaul/*
12984059Swpaul * PCI registers defined in the PCI 2.2 spec.
13084059Swpaul */
13184059Swpaul#define BGE_PCI_VID			0x00
13284059Swpaul#define BGE_PCI_DID			0x02
13384059Swpaul#define BGE_PCI_CMD			0x04
13484059Swpaul#define BGE_PCI_STS			0x06
13584059Swpaul#define BGE_PCI_REV			0x08
13684059Swpaul#define BGE_PCI_CLASS			0x09
13784059Swpaul#define BGE_PCI_CACHESZ			0x0C
13884059Swpaul#define BGE_PCI_LATTIMER		0x0D
13984059Swpaul#define BGE_PCI_HDRTYPE			0x0E
14084059Swpaul#define BGE_PCI_BIST			0x0F
14184059Swpaul#define BGE_PCI_BAR0			0x10
14284059Swpaul#define BGE_PCI_BAR1			0x14
14384059Swpaul#define BGE_PCI_SUBSYS			0x2C
14484059Swpaul#define BGE_PCI_SUBVID			0x2E
14584059Swpaul#define BGE_PCI_ROMBASE			0x30
14684059Swpaul#define BGE_PCI_CAPPTR			0x34
14784059Swpaul#define BGE_PCI_INTLINE			0x3C
14884059Swpaul#define BGE_PCI_INTPIN			0x3D
14984059Swpaul#define BGE_PCI_MINGNT			0x3E
15084059Swpaul#define BGE_PCI_MAXLAT			0x3F
15184059Swpaul#define BGE_PCI_PCIXCAP			0x40
15284059Swpaul#define BGE_PCI_NEXTPTR_PM		0x41
15384059Swpaul#define BGE_PCI_PCIX_CMD		0x42
15484059Swpaul#define BGE_PCI_PCIX_STS		0x44
15584059Swpaul#define BGE_PCI_PWRMGMT_CAPID		0x48
15684059Swpaul#define BGE_PCI_NEXTPTR_VPD		0x49
15784059Swpaul#define BGE_PCI_PWRMGMT_CAPS		0x4A
15884059Swpaul#define BGE_PCI_PWRMGMT_CMD		0x4C
15984059Swpaul#define BGE_PCI_PWRMGMT_STS		0x4D
16084059Swpaul#define BGE_PCI_PWRMGMT_DATA		0x4F
16184059Swpaul#define BGE_PCI_VPD_CAPID		0x50
16284059Swpaul#define BGE_PCI_NEXTPTR_MSI		0x51
16384059Swpaul#define BGE_PCI_VPD_ADDR		0x52
16484059Swpaul#define BGE_PCI_VPD_DATA		0x54
16584059Swpaul#define BGE_PCI_MSI_CAPID		0x58
16684059Swpaul#define BGE_PCI_NEXTPTR_NONE		0x59
16784059Swpaul#define BGE_PCI_MSI_CTL			0x5A
16884059Swpaul#define BGE_PCI_MSI_ADDR_HI		0x5C
16984059Swpaul#define BGE_PCI_MSI_ADDR_LO		0x60
17084059Swpaul#define BGE_PCI_MSI_DATA		0x64
17184059Swpaul
17284059Swpaul/*
17384059Swpaul * PCI registers specific to the BCM570x family.
17484059Swpaul */
17584059Swpaul#define BGE_PCI_MISC_CTL		0x68
17684059Swpaul#define BGE_PCI_DMA_RW_CTL		0x6C
17784059Swpaul#define BGE_PCI_PCISTATE		0x70
17884059Swpaul#define BGE_PCI_CLKCTL			0x74
17984059Swpaul#define BGE_PCI_REG_BASEADDR		0x78
18084059Swpaul#define BGE_PCI_MEMWIN_BASEADDR		0x7C
18184059Swpaul#define BGE_PCI_REG_DATA		0x80
18284059Swpaul#define BGE_PCI_MEMWIN_DATA		0x84
18384059Swpaul#define BGE_PCI_MODECTL			0x88
18484059Swpaul#define BGE_PCI_MISC_CFG		0x8C
18584059Swpaul#define BGE_PCI_MISC_LOCALCTL		0x90
18684059Swpaul#define BGE_PCI_UNDI_RX_STD_PRODIDX_HI	0x98
18784059Swpaul#define BGE_PCI_UNDI_RX_STD_PRODIDX_LO	0x9C
18884059Swpaul#define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI	0xA0
18984059Swpaul#define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO	0xA4
19084059Swpaul#define BGE_PCI_UNDI_TX_BD_PRODIDX_HI	0xA8
19184059Swpaul#define BGE_PCI_UNDI_TX_BD_PRODIDX_LO	0xAC
19284059Swpaul#define BGE_PCI_ISR_MBX_HI		0xB0
19384059Swpaul#define BGE_PCI_ISR_MBX_LO		0xB4
19484059Swpaul
19584059Swpaul/* PCI Misc. Host control register */
19684059Swpaul#define BGE_PCIMISCCTL_CLEAR_INTA	0x00000001
19784059Swpaul#define BGE_PCIMISCCTL_MASK_PCI_INTR	0x00000002
19884059Swpaul#define BGE_PCIMISCCTL_ENDIAN_BYTESWAP	0x00000004
19984059Swpaul#define BGE_PCIMISCCTL_ENDIAN_WORDSWAP	0x00000008
20084059Swpaul#define BGE_PCIMISCCTL_PCISTATE_RW	0x00000010
20184059Swpaul#define BGE_PCIMISCCTL_CLOCKCTL_RW	0x00000020
20284059Swpaul#define BGE_PCIMISCCTL_REG_WORDSWAP	0x00000040
20384059Swpaul#define BGE_PCIMISCCTL_INDIRECT_ACCESS	0x00000080
20484059Swpaul#define BGE_PCIMISCCTL_ASICREV		0xFFFF0000
20584059Swpaul
20684059Swpaul#define BGE_BIGENDIAN_INIT						\
207104325Sjake	(BGE_PCIMISCCTL_ENDIAN_BYTESWAP|				\
20884059Swpaul	BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_CLEAR_INTA|	\
209104325Sjake	BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR)
21084059Swpaul
21184059Swpaul#define BGE_LITTLEENDIAN_INIT						\
21284059Swpaul	(BGE_PCIMISCCTL_CLEAR_INTA|BGE_PCIMISCCTL_MASK_PCI_INTR|	\
21384059Swpaul	BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_INDIRECT_ACCESS)
21484059Swpaul
215114813Sps#define BGE_CHIPID_TIGON_I		0x40000000
216114813Sps#define BGE_CHIPID_TIGON_II		0x60000000
217114813Sps#define BGE_CHIPID_BCM5700_B0		0x71000000
218114813Sps#define BGE_CHIPID_BCM5700_B1		0x71020000
219114813Sps#define BGE_CHIPID_BCM5700_B2		0x71030000
220114813Sps#define BGE_CHIPID_BCM5700_ALTIMA	0x71040000
221114813Sps#define BGE_CHIPID_BCM5700_C0		0x72000000
222114813Sps#define BGE_CHIPID_BCM5701_A0		0x00000000	/* grrrr */
223114813Sps#define BGE_CHIPID_BCM5701_B0		0x01000000
224114813Sps#define BGE_CHIPID_BCM5701_B2		0x01020000
225114813Sps#define BGE_CHIPID_BCM5701_B5		0x01050000
226114813Sps#define BGE_CHIPID_BCM5703_A0		0x10000000
227114813Sps#define BGE_CHIPID_BCM5703_A1		0x10010000
228114813Sps#define BGE_CHIPID_BCM5703_A2		0x10020000
229114813Sps#define BGE_CHIPID_BCM5704_A0		0x20000000
230114813Sps#define BGE_CHIPID_BCM5704_A1		0x20010000
231114813Sps#define BGE_CHIPID_BCM5704_A2		0x20020000
232117659Swpaul#define BGE_CHIPID_BCM5705_A0		0x30000000
233117659Swpaul#define BGE_CHIPID_BCM5705_A1		0x30010000
234117659Swpaul#define BGE_CHIPID_BCM5705_A2		0x30020000
235117659Swpaul#define BGE_CHIPID_BCM5705_A3		0x30030000
23684059Swpaul
23793751Swpaul/* shorthand one */
238114615Sps#define BGE_ASICREV(x)			((x) >> 28)
239114615Sps#define BGE_ASICREV_BCM5700		0x07
240114615Sps#define BGE_ASICREV_BCM5701		0x00
241114615Sps#define BGE_ASICREV_BCM5703		0x01
242114615Sps#define BGE_ASICREV_BCM5704		0x02
243117659Swpaul#define BGE_ASICREV_BCM5705		0x03
24493751Swpaul
245114813Sps/* chip revisions */
246114813Sps#define BGE_CHIPREV(x)			((x) >> 24)
247114813Sps#define BGE_CHIPREV_5700_AX		0x70
248114813Sps#define BGE_CHIPREV_5700_BX		0x71
249114813Sps#define BGE_CHIPREV_5700_CX		0x72
250114813Sps#define BGE_CHIPREV_5701_AX		0x00
251114813Sps
25284059Swpaul/* PCI DMA Read/Write Control register */
25384059Swpaul#define BGE_PCIDMARWCTL_MINDMA		0x000000FF
25484059Swpaul#define BGE_PCIDMARWCTL_RDADRR_BNDRY	0x00000700
25584059Swpaul#define BGE_PCIDMARWCTL_WRADDR_BNDRY	0x00003800
25684059Swpaul#define BGE_PCIDMARWCTL_ONEDMA_ATONCE	0x00004000
25784059Swpaul#define BGE_PCIDMARWCTL_RD_WAT		0x00070000
258114615Sps# define BGE_PCIDMARWCTL_RD_WAT_SHIFT	16
25984059Swpaul#define BGE_PCIDMARWCTL_WR_WAT		0x00380000
260114615Sps# define BGE_PCIDMARWCTL_WR_WAT_SHIFT	19
26184059Swpaul#define BGE_PCIDMARWCTL_USE_MRM		0x00400000
26284059Swpaul#define BGE_PCIDMARWCTL_ASRT_ALL_BE	0x00800000
26384059Swpaul#define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD	0x0F000000
264114615Sps# define  BGE_PCIDMA_RWCTL_PCI_RD_CMD_SHIFT	24
26584059Swpaul#define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD	0xF0000000
266114615Sps# define  BGE_PCIDMA_RWCTL_PCI_WR_CMD_SHIFT	28
26784059Swpaul
26884059Swpaul#define BGE_PCI_READ_BNDRY_DISABLE	0x00000000
26984059Swpaul#define BGE_PCI_READ_BNDRY_16BYTES	0x00000100
27084059Swpaul#define BGE_PCI_READ_BNDRY_32BYTES	0x00000200
27184059Swpaul#define BGE_PCI_READ_BNDRY_64BYTES	0x00000300
27284059Swpaul#define BGE_PCI_READ_BNDRY_128BYTES	0x00000400
27384059Swpaul#define BGE_PCI_READ_BNDRY_256BYTES	0x00000500
27484059Swpaul#define BGE_PCI_READ_BNDRY_512BYTES	0x00000600
27584059Swpaul#define BGE_PCI_READ_BNDRY_1024BYTES	0x00000700
27684059Swpaul
27784059Swpaul#define BGE_PCI_WRITE_BNDRY_DISABLE	0x00000000
27884059Swpaul#define BGE_PCI_WRITE_BNDRY_16BYTES	0x00000800
27984059Swpaul#define BGE_PCI_WRITE_BNDRY_32BYTES	0x00001000
28084059Swpaul#define BGE_PCI_WRITE_BNDRY_64BYTES	0x00001800
28184059Swpaul#define BGE_PCI_WRITE_BNDRY_128BYTES	0x00002000
28284059Swpaul#define BGE_PCI_WRITE_BNDRY_256BYTES	0x00002800
28384059Swpaul#define BGE_PCI_WRITE_BNDRY_512BYTES	0x00003000
28484059Swpaul#define BGE_PCI_WRITE_BNDRY_1024BYTES	0x00003800
28584059Swpaul
28684059Swpaul/*
28784059Swpaul * PCI state register -- note, this register is read only
28884059Swpaul * unless the PCISTATE_WR bit of the PCI Misc. Host Control
28984059Swpaul * register is set.
29084059Swpaul */
29184059Swpaul#define BGE_PCISTATE_FORCE_RESET	0x00000001
29284059Swpaul#define BGE_PCISTATE_INTR_STATE		0x00000002
29384059Swpaul#define BGE_PCISTATE_PCI_BUSMODE	0x00000004 /* 1 = PCI, 0 = PCI-X */
29484059Swpaul#define BGE_PCISTATE_PCI_BUSSPEED	0x00000008 /* 1 = 33/66, 0 = 66/133 */
29584059Swpaul#define BGE_PCISTATE_32BIT_BUS		0x00000010 /* 1 = 32bit, 0 = 64bit */
29684059Swpaul#define BGE_PCISTATE_WANT_EXPROM	0x00000020
29784059Swpaul#define BGE_PCISTATE_EXPROM_RETRY	0x00000040
29884059Swpaul#define BGE_PCISTATE_FLATVIEW_MODE	0x00000100
29984059Swpaul#define BGE_PCISTATE_PCI_TGT_RETRY_MAX	0x00000E00
30084059Swpaul
30184059Swpaul/*
30284059Swpaul * PCI Clock Control register -- note, this register is read only
30384059Swpaul * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
30484059Swpaul * register is set.
30584059Swpaul */
30684059Swpaul#define BGE_PCICLOCKCTL_DETECTED_SPEED	0x0000000F
30784059Swpaul#define BGE_PCICLOCKCTL_M66EN		0x00000080
30884059Swpaul#define BGE_PCICLOCKCTL_LOWPWR_CLKMODE	0x00000200
30984059Swpaul#define BGE_PCICLOCKCTL_RXCPU_CLK_DIS	0x00000400
31084059Swpaul#define BGE_PCICLOCKCTL_TXCPU_CLK_DIS	0x00000800
31184059Swpaul#define BGE_PCICLOCKCTL_ALTCLK		0x00001000
31284059Swpaul#define BGE_PCICLOCKCTL_ALTCLK_SRC	0x00002000
31384059Swpaul#define BGE_PCICLOCKCTL_PCIPLL_DISABLE	0x00004000
31484059Swpaul#define BGE_PCICLOCKCTL_SYSPLL_DISABLE	0x00008000
31584059Swpaul#define BGE_PCICLOCKCTL_BIST_ENABLE	0x00010000
31684059Swpaul
31784059Swpaul
31884059Swpaul#ifndef PCIM_CMD_MWIEN
31984059Swpaul#define PCIM_CMD_MWIEN			0x0010
32084059Swpaul#endif
32184059Swpaul
32284059Swpaul/*
32384059Swpaul * High priority mailbox registers
32484059Swpaul * Each mailbox is 64-bits wide, though we only use the
32584059Swpaul * lower 32 bits. To write a 64-bit value, write the upper 32 bits
32684059Swpaul * first. The NIC will load the mailbox after the lower 32 bit word
32784059Swpaul * has been updated.
32884059Swpaul */
32984059Swpaul#define BGE_MBX_IRQ0_HI			0x0200
33084059Swpaul#define BGE_MBX_IRQ0_LO			0x0204
33184059Swpaul#define BGE_MBX_IRQ1_HI			0x0208
33284059Swpaul#define BGE_MBX_IRQ1_LO			0x020C
33384059Swpaul#define BGE_MBX_IRQ2_HI			0x0210
33484059Swpaul#define BGE_MBX_IRQ2_LO			0x0214
33584059Swpaul#define BGE_MBX_IRQ3_HI			0x0218
33684059Swpaul#define BGE_MBX_IRQ3_LO			0x021C
33784059Swpaul#define BGE_MBX_GEN0_HI			0x0220
33884059Swpaul#define BGE_MBX_GEN0_LO			0x0224
33984059Swpaul#define BGE_MBX_GEN1_HI			0x0228
34084059Swpaul#define BGE_MBX_GEN1_LO			0x022C
34184059Swpaul#define BGE_MBX_GEN2_HI			0x0230
34284059Swpaul#define BGE_MBX_GEN2_LO			0x0234
34384059Swpaul#define BGE_MBX_GEN3_HI			0x0228
34484059Swpaul#define BGE_MBX_GEN3_LO			0x022C
34584059Swpaul#define BGE_MBX_GEN4_HI			0x0240
34684059Swpaul#define BGE_MBX_GEN4_LO			0x0244
34784059Swpaul#define BGE_MBX_GEN5_HI			0x0248
34884059Swpaul#define BGE_MBX_GEN5_LO			0x024C
34984059Swpaul#define BGE_MBX_GEN6_HI			0x0250
35084059Swpaul#define BGE_MBX_GEN6_LO			0x0254
35184059Swpaul#define BGE_MBX_GEN7_HI			0x0258
35284059Swpaul#define BGE_MBX_GEN7_LO			0x025C
35384059Swpaul#define BGE_MBX_RELOAD_STATS_HI		0x0260
35484059Swpaul#define BGE_MBX_RELOAD_STATS_LO		0x0264
35584059Swpaul#define BGE_MBX_RX_STD_PROD_HI		0x0268
35684059Swpaul#define BGE_MBX_RX_STD_PROD_LO		0x026C
35784059Swpaul#define BGE_MBX_RX_JUMBO_PROD_HI	0x0270
35884059Swpaul#define BGE_MBX_RX_JUMBO_PROD_LO	0x0274
35984059Swpaul#define BGE_MBX_RX_MINI_PROD_HI		0x0278
36084059Swpaul#define BGE_MBX_RX_MINI_PROD_LO		0x027C
36184059Swpaul#define BGE_MBX_RX_CONS0_HI		0x0280
36284059Swpaul#define BGE_MBX_RX_CONS0_LO		0x0284
36384059Swpaul#define BGE_MBX_RX_CONS1_HI		0x0288
36484059Swpaul#define BGE_MBX_RX_CONS1_LO		0x028C
36584059Swpaul#define BGE_MBX_RX_CONS2_HI		0x0290
36684059Swpaul#define BGE_MBX_RX_CONS2_LO		0x0294
36784059Swpaul#define BGE_MBX_RX_CONS3_HI		0x0298
36884059Swpaul#define BGE_MBX_RX_CONS3_LO		0x029C
36984059Swpaul#define BGE_MBX_RX_CONS4_HI		0x02A0
37084059Swpaul#define BGE_MBX_RX_CONS4_LO		0x02A4
37184059Swpaul#define BGE_MBX_RX_CONS5_HI		0x02A8
37284059Swpaul#define BGE_MBX_RX_CONS5_LO		0x02AC
37384059Swpaul#define BGE_MBX_RX_CONS6_HI		0x02B0
37484059Swpaul#define BGE_MBX_RX_CONS6_LO		0x02B4
37584059Swpaul#define BGE_MBX_RX_CONS7_HI		0x02B8
37684059Swpaul#define BGE_MBX_RX_CONS7_LO		0x02BC
37784059Swpaul#define BGE_MBX_RX_CONS8_HI		0x02C0
37884059Swpaul#define BGE_MBX_RX_CONS8_LO		0x02C4
37984059Swpaul#define BGE_MBX_RX_CONS9_HI		0x02C8
38084059Swpaul#define BGE_MBX_RX_CONS9_LO		0x02CC
38184059Swpaul#define BGE_MBX_RX_CONS10_HI		0x02D0
38284059Swpaul#define BGE_MBX_RX_CONS10_LO		0x02D4
38384059Swpaul#define BGE_MBX_RX_CONS11_HI		0x02D8
38484059Swpaul#define BGE_MBX_RX_CONS11_LO		0x02DC
38584059Swpaul#define BGE_MBX_RX_CONS12_HI		0x02E0
38684059Swpaul#define BGE_MBX_RX_CONS12_LO		0x02E4
38784059Swpaul#define BGE_MBX_RX_CONS13_HI		0x02E8
38884059Swpaul#define BGE_MBX_RX_CONS13_LO		0x02EC
38984059Swpaul#define BGE_MBX_RX_CONS14_HI		0x02F0
39084059Swpaul#define BGE_MBX_RX_CONS14_LO		0x02F4
39184059Swpaul#define BGE_MBX_RX_CONS15_HI		0x02F8
39284059Swpaul#define BGE_MBX_RX_CONS15_LO		0x02FC
39384059Swpaul#define BGE_MBX_TX_HOST_PROD0_HI	0x0300
39484059Swpaul#define BGE_MBX_TX_HOST_PROD0_LO	0x0304
39584059Swpaul#define BGE_MBX_TX_HOST_PROD1_HI	0x0308
39684059Swpaul#define BGE_MBX_TX_HOST_PROD1_LO	0x030C
39784059Swpaul#define BGE_MBX_TX_HOST_PROD2_HI	0x0310
39884059Swpaul#define BGE_MBX_TX_HOST_PROD2_LO	0x0314
39984059Swpaul#define BGE_MBX_TX_HOST_PROD3_HI	0x0318
40084059Swpaul#define BGE_MBX_TX_HOST_PROD3_LO	0x031C
40184059Swpaul#define BGE_MBX_TX_HOST_PROD4_HI	0x0320
40284059Swpaul#define BGE_MBX_TX_HOST_PROD4_LO	0x0324
40384059Swpaul#define BGE_MBX_TX_HOST_PROD5_HI	0x0328
40484059Swpaul#define BGE_MBX_TX_HOST_PROD5_LO	0x032C
40584059Swpaul#define BGE_MBX_TX_HOST_PROD6_HI	0x0330
40684059Swpaul#define BGE_MBX_TX_HOST_PROD6_LO	0x0334
40784059Swpaul#define BGE_MBX_TX_HOST_PROD7_HI	0x0338
40884059Swpaul#define BGE_MBX_TX_HOST_PROD7_LO	0x033C
40984059Swpaul#define BGE_MBX_TX_HOST_PROD8_HI	0x0340
41084059Swpaul#define BGE_MBX_TX_HOST_PROD8_LO	0x0344
41184059Swpaul#define BGE_MBX_TX_HOST_PROD9_HI	0x0348
41284059Swpaul#define BGE_MBX_TX_HOST_PROD9_LO	0x034C
41384059Swpaul#define BGE_MBX_TX_HOST_PROD10_HI	0x0350
41484059Swpaul#define BGE_MBX_TX_HOST_PROD10_LO	0x0354
41584059Swpaul#define BGE_MBX_TX_HOST_PROD11_HI	0x0358
41684059Swpaul#define BGE_MBX_TX_HOST_PROD11_LO	0x035C
41784059Swpaul#define BGE_MBX_TX_HOST_PROD12_HI	0x0360
41884059Swpaul#define BGE_MBX_TX_HOST_PROD12_LO	0x0364
41984059Swpaul#define BGE_MBX_TX_HOST_PROD13_HI	0x0368
42084059Swpaul#define BGE_MBX_TX_HOST_PROD13_LO	0x036C
42184059Swpaul#define BGE_MBX_TX_HOST_PROD14_HI	0x0370
42284059Swpaul#define BGE_MBX_TX_HOST_PROD14_LO	0x0374
42384059Swpaul#define BGE_MBX_TX_HOST_PROD15_HI	0x0378
42484059Swpaul#define BGE_MBX_TX_HOST_PROD15_LO	0x037C
42584059Swpaul#define BGE_MBX_TX_NIC_PROD0_HI		0x0380
42684059Swpaul#define BGE_MBX_TX_NIC_PROD0_LO		0x0384
42784059Swpaul#define BGE_MBX_TX_NIC_PROD1_HI		0x0388
42884059Swpaul#define BGE_MBX_TX_NIC_PROD1_LO		0x038C
42984059Swpaul#define BGE_MBX_TX_NIC_PROD2_HI		0x0390
43084059Swpaul#define BGE_MBX_TX_NIC_PROD2_LO		0x0394
43184059Swpaul#define BGE_MBX_TX_NIC_PROD3_HI		0x0398
43284059Swpaul#define BGE_MBX_TX_NIC_PROD3_LO		0x039C
43384059Swpaul#define BGE_MBX_TX_NIC_PROD4_HI		0x03A0
43484059Swpaul#define BGE_MBX_TX_NIC_PROD4_LO		0x03A4
43584059Swpaul#define BGE_MBX_TX_NIC_PROD5_HI		0x03A8
43684059Swpaul#define BGE_MBX_TX_NIC_PROD5_LO		0x03AC
43784059Swpaul#define BGE_MBX_TX_NIC_PROD6_HI		0x03B0
43884059Swpaul#define BGE_MBX_TX_NIC_PROD6_LO		0x03B4
43984059Swpaul#define BGE_MBX_TX_NIC_PROD7_HI		0x03B8
44084059Swpaul#define BGE_MBX_TX_NIC_PROD7_LO		0x03BC
44184059Swpaul#define BGE_MBX_TX_NIC_PROD8_HI		0x03C0
44284059Swpaul#define BGE_MBX_TX_NIC_PROD8_LO		0x03C4
44384059Swpaul#define BGE_MBX_TX_NIC_PROD9_HI		0x03C8
44484059Swpaul#define BGE_MBX_TX_NIC_PROD9_LO		0x03CC
44584059Swpaul#define BGE_MBX_TX_NIC_PROD10_HI	0x03D0
44684059Swpaul#define BGE_MBX_TX_NIC_PROD10_LO	0x03D4
44784059Swpaul#define BGE_MBX_TX_NIC_PROD11_HI	0x03D8
44884059Swpaul#define BGE_MBX_TX_NIC_PROD11_LO	0x03DC
44984059Swpaul#define BGE_MBX_TX_NIC_PROD12_HI	0x03E0
45084059Swpaul#define BGE_MBX_TX_NIC_PROD12_LO	0x03E4
45184059Swpaul#define BGE_MBX_TX_NIC_PROD13_HI	0x03E8
45284059Swpaul#define BGE_MBX_TX_NIC_PROD13_LO	0x03EC
45384059Swpaul#define BGE_MBX_TX_NIC_PROD14_HI	0x03F0
45484059Swpaul#define BGE_MBX_TX_NIC_PROD14_LO	0x03F4
45584059Swpaul#define BGE_MBX_TX_NIC_PROD15_HI	0x03F8
45684059Swpaul#define BGE_MBX_TX_NIC_PROD15_LO	0x03FC
45784059Swpaul
45884059Swpaul#define BGE_TX_RINGS_MAX		4
45984059Swpaul#define BGE_TX_RINGS_EXTSSRAM_MAX	16
46084059Swpaul#define BGE_RX_RINGS_MAX		16
46184059Swpaul
46284059Swpaul/* Ethernet MAC control registers */
46384059Swpaul#define BGE_MAC_MODE			0x0400
46484059Swpaul#define BGE_MAC_STS			0x0404
46584059Swpaul#define BGE_MAC_EVT_ENB			0x0408
46684059Swpaul#define BGE_MAC_LED_CTL			0x040C
46784059Swpaul#define BGE_MAC_ADDR1_LO		0x0410
46884059Swpaul#define BGE_MAC_ADDR1_HI		0x0414
46984059Swpaul#define BGE_MAC_ADDR2_LO		0x0418
47084059Swpaul#define BGE_MAC_ADDR2_HI		0x041C
47184059Swpaul#define BGE_MAC_ADDR3_LO		0x0420
47284059Swpaul#define BGE_MAC_ADDR3_HI		0x0424
47384059Swpaul#define BGE_MAC_ADDR4_LO		0x0428
47484059Swpaul#define BGE_MAC_ADDR4_HI		0x042C
47584059Swpaul#define BGE_WOL_PATPTR			0x0430
47684059Swpaul#define BGE_WOL_PATCFG			0x0434
47784059Swpaul#define BGE_TX_RANDOM_BACKOFF		0x0438
47884059Swpaul#define BGE_RX_MTU			0x043C
47984059Swpaul#define BGE_GBIT_PCS_TEST		0x0440
48084059Swpaul#define BGE_TX_TBI_AUTONEG		0x0444
48184059Swpaul#define BGE_RX_TBI_AUTONEG		0x0448
48284059Swpaul#define BGE_MI_COMM			0x044C
48384059Swpaul#define BGE_MI_STS			0x0450
48484059Swpaul#define BGE_MI_MODE			0x0454
48584059Swpaul#define BGE_AUTOPOLL_STS		0x0458
48684059Swpaul#define BGE_TX_MODE			0x045C
48784059Swpaul#define BGE_TX_STS			0x0460
48884059Swpaul#define BGE_TX_LENGTHS			0x0464
48984059Swpaul#define BGE_RX_MODE			0x0468
49084059Swpaul#define BGE_RX_STS			0x046C
49184059Swpaul#define BGE_MAR0			0x0470
49284059Swpaul#define BGE_MAR1			0x0474
49384059Swpaul#define BGE_MAR2			0x0478
49484059Swpaul#define BGE_MAR3			0x047C
49584059Swpaul#define BGE_RX_BD_RULES_CTL0		0x0480
49684059Swpaul#define BGE_RX_BD_RULES_MASKVAL0	0x0484
49784059Swpaul#define BGE_RX_BD_RULES_CTL1		0x0488
49884059Swpaul#define BGE_RX_BD_RULES_MASKVAL1	0x048C
49984059Swpaul#define BGE_RX_BD_RULES_CTL2		0x0490
50084059Swpaul#define BGE_RX_BD_RULES_MASKVAL2	0x0494
50184059Swpaul#define BGE_RX_BD_RULES_CTL3		0x0498
50284059Swpaul#define BGE_RX_BD_RULES_MASKVAL3	0x049C
50384059Swpaul#define BGE_RX_BD_RULES_CTL4		0x04A0
50484059Swpaul#define BGE_RX_BD_RULES_MASKVAL4	0x04A4
50584059Swpaul#define BGE_RX_BD_RULES_CTL5		0x04A8
50684059Swpaul#define BGE_RX_BD_RULES_MASKVAL5	0x04AC
50784059Swpaul#define BGE_RX_BD_RULES_CTL6		0x04B0
50884059Swpaul#define BGE_RX_BD_RULES_MASKVAL6	0x04B4
50984059Swpaul#define BGE_RX_BD_RULES_CTL7		0x04B8
51084059Swpaul#define BGE_RX_BD_RULES_MASKVAL7	0x04BC
51184059Swpaul#define BGE_RX_BD_RULES_CTL8		0x04C0
51284059Swpaul#define BGE_RX_BD_RULES_MASKVAL8	0x04C4
51384059Swpaul#define BGE_RX_BD_RULES_CTL9		0x04C8
51484059Swpaul#define BGE_RX_BD_RULES_MASKVAL9	0x04CC
51584059Swpaul#define BGE_RX_BD_RULES_CTL10		0x04D0
51684059Swpaul#define BGE_RX_BD_RULES_MASKVAL10	0x04D4
51784059Swpaul#define BGE_RX_BD_RULES_CTL11		0x04D8
51884059Swpaul#define BGE_RX_BD_RULES_MASKVAL11	0x04DC
51984059Swpaul#define BGE_RX_BD_RULES_CTL12		0x04E0
52084059Swpaul#define BGE_RX_BD_RULES_MASKVAL12	0x04E4
52184059Swpaul#define BGE_RX_BD_RULES_CTL13		0x04E8
52284059Swpaul#define BGE_RX_BD_RULES_MASKVAL13	0x04EC
52384059Swpaul#define BGE_RX_BD_RULES_CTL14		0x04F0
52484059Swpaul#define BGE_RX_BD_RULES_MASKVAL14	0x04F4
52584059Swpaul#define BGE_RX_BD_RULES_CTL15		0x04F8
52684059Swpaul#define BGE_RX_BD_RULES_MASKVAL15	0x04FC
52784059Swpaul#define BGE_RX_RULES_CFG		0x0500
528130273Swpaul#define BGE_SERDES_CFG			0x0590
529130273Swpaul#define BGE_SERDES_STS			0x0594
530130273Swpaul#define BGE_SGDIG_CFG			0x05B0
531130273Swpaul#define BGE_SGDIG_STS			0x05B4
53284059Swpaul#define BGE_RX_STATS			0x0800
53384059Swpaul#define BGE_TX_STATS			0x0880
53484059Swpaul
53584059Swpaul/* Ethernet MAC Mode register */
53684059Swpaul#define BGE_MACMODE_RESET		0x00000001
53784059Swpaul#define BGE_MACMODE_HALF_DUPLEX		0x00000002
53884059Swpaul#define BGE_MACMODE_PORTMODE		0x0000000C
53984059Swpaul#define BGE_MACMODE_LOOPBACK		0x00000010
54084059Swpaul#define BGE_MACMODE_RX_TAGGEDPKT	0x00000080
54184059Swpaul#define BGE_MACMODE_TX_BURST_ENB	0x00000100
54284059Swpaul#define BGE_MACMODE_MAX_DEFER		0x00000200
54384059Swpaul#define BGE_MACMODE_LINK_POLARITY	0x00000400
54484059Swpaul#define BGE_MACMODE_RX_STATS_ENB	0x00000800
54584059Swpaul#define BGE_MACMODE_RX_STATS_CLEAR	0x00001000
54684059Swpaul#define BGE_MACMODE_RX_STATS_FLUSH	0x00002000
54784059Swpaul#define BGE_MACMODE_TX_STATS_ENB	0x00004000
54884059Swpaul#define BGE_MACMODE_TX_STATS_CLEAR	0x00008000
54984059Swpaul#define BGE_MACMODE_TX_STATS_FLUSH	0x00010000
55084059Swpaul#define BGE_MACMODE_TBI_SEND_CFGS	0x00020000
55184059Swpaul#define BGE_MACMODE_MAGIC_PKT_ENB	0x00040000
55284059Swpaul#define BGE_MACMODE_ACPI_PWRON_ENB	0x00080000
55384059Swpaul#define BGE_MACMODE_MIP_ENB		0x00100000
55484059Swpaul#define BGE_MACMODE_TXDMA_ENB		0x00200000
55584059Swpaul#define BGE_MACMODE_RXDMA_ENB		0x00400000
55684059Swpaul#define BGE_MACMODE_FRMHDR_DMA_ENB	0x00800000
55784059Swpaul
55884059Swpaul#define BGE_PORTMODE_NONE		0x00000000
55984059Swpaul#define BGE_PORTMODE_MII		0x00000004
56084059Swpaul#define BGE_PORTMODE_GMII		0x00000008
56184059Swpaul#define BGE_PORTMODE_TBI		0x0000000C
56284059Swpaul
56384059Swpaul/* MAC Status register */
56484059Swpaul#define BGE_MACSTAT_TBI_PCS_SYNCHED	0x00000001
56584059Swpaul#define BGE_MACSTAT_TBI_SIGNAL_DETECT	0x00000002
56684059Swpaul#define BGE_MACSTAT_RX_CFG		0x00000004
56784059Swpaul#define BGE_MACSTAT_CFG_CHANGED		0x00000008
56884059Swpaul#define BGE_MACSTAT_SYNC_CHANGED	0x00000010
56984059Swpaul#define BGE_MACSTAT_PORT_DECODE_ERROR	0x00000400
57084059Swpaul#define BGE_MACSTAT_LINK_CHANGED	0x00001000
57184059Swpaul#define BGE_MACSTAT_MI_COMPLETE		0x00400000
57284059Swpaul#define BGE_MACSTAT_MI_INTERRUPT	0x00800000
57384059Swpaul#define BGE_MACSTAT_AUTOPOLL_ERROR	0x01000000
57484059Swpaul#define BGE_MACSTAT_ODI_ERROR		0x02000000
57584059Swpaul#define BGE_MACSTAT_RXSTAT_OFLOW	0x04000000
57684059Swpaul#define BGE_MACSTAT_TXSTAT_OFLOW	0x08000000
57784059Swpaul
57884059Swpaul/* MAC Event Enable Register */
57984059Swpaul#define BGE_EVTENB_PORT_DECODE_ERROR	0x00000400
58084059Swpaul#define BGE_EVTENB_LINK_CHANGED		0x00001000
58184059Swpaul#define BGE_EVTENB_MI_COMPLETE		0x00400000
58284059Swpaul#define BGE_EVTENB_MI_INTERRUPT		0x00800000
58384059Swpaul#define BGE_EVTENB_AUTOPOLL_ERROR	0x01000000
58484059Swpaul#define BGE_EVTENB_ODI_ERROR		0x02000000
58584059Swpaul#define BGE_EVTENB_RXSTAT_OFLOW		0x04000000
58684059Swpaul#define BGE_EVTENB_TXSTAT_OFLOW		0x08000000
58784059Swpaul
58884059Swpaul/* LED Control Register */
58984059Swpaul#define BGE_LEDCTL_LINKLED_OVERRIDE	0x00000001
59084059Swpaul#define BGE_LEDCTL_1000MBPS_LED		0x00000002
59184059Swpaul#define BGE_LEDCTL_100MBPS_LED		0x00000004
59284059Swpaul#define BGE_LEDCTL_10MBPS_LED		0x00000008
59384059Swpaul#define BGE_LEDCTL_TRAFLED_OVERRIDE	0x00000010
59484059Swpaul#define BGE_LEDCTL_TRAFLED_BLINK	0x00000020
59584059Swpaul#define BGE_LEDCTL_TREFLED_BLINK_2	0x00000040
59684059Swpaul#define BGE_LEDCTL_1000MBPS_STS		0x00000080
59784059Swpaul#define BGE_LEDCTL_100MBPS_STS		0x00000100
59884059Swpaul#define BGE_LEDCTL_10MBPS_STS		0x00000200
59984059Swpaul#define BGE_LEDCTL_TRADLED_STS		0x00000400
60084059Swpaul#define BGE_LEDCTL_BLINKPERIOD		0x7FF80000
60184059Swpaul#define BGE_LEDCTL_BLINKPERIOD_OVERRIDE	0x80000000
60284059Swpaul
60384059Swpaul/* TX backoff seed register */
60484059Swpaul#define BGE_TX_BACKOFF_SEED_MASK	0x3F
60584059Swpaul
60684059Swpaul/* Autopoll status register */
60784059Swpaul#define BGE_AUTOPOLLSTS_ERROR		0x00000001
60884059Swpaul
60984059Swpaul/* Transmit MAC mode register */
61084059Swpaul#define BGE_TXMODE_RESET		0x00000001
61184059Swpaul#define BGE_TXMODE_ENABLE		0x00000002
61284059Swpaul#define BGE_TXMODE_FLOWCTL_ENABLE	0x00000010
61384059Swpaul#define BGE_TXMODE_BIGBACKOFF_ENABLE	0x00000020
61484059Swpaul#define BGE_TXMODE_LONGPAUSE_ENABLE	0x00000040
61584059Swpaul
61684059Swpaul/* Transmit MAC status register */
61784059Swpaul#define BGE_TXSTAT_RX_XOFFED		0x00000001
61884059Swpaul#define BGE_TXSTAT_SENT_XOFF		0x00000002
61984059Swpaul#define BGE_TXSTAT_SENT_XON		0x00000004
62084059Swpaul#define BGE_TXSTAT_LINK_UP		0x00000008
62184059Swpaul#define BGE_TXSTAT_ODI_UFLOW		0x00000010
62284059Swpaul#define BGE_TXSTAT_ODI_OFLOW		0x00000020
62384059Swpaul
62484059Swpaul/* Transmit MAC lengths register */
62584059Swpaul#define BGE_TXLEN_SLOTTIME		0x000000FF
62684059Swpaul#define BGE_TXLEN_IPG			0x00000F00
62784059Swpaul#define BGE_TXLEN_CRS			0x00003000
62884059Swpaul
62984059Swpaul/* Receive MAC mode register */
63084059Swpaul#define BGE_RXMODE_RESET		0x00000001
63184059Swpaul#define BGE_RXMODE_ENABLE		0x00000002
63284059Swpaul#define BGE_RXMODE_FLOWCTL_ENABLE	0x00000004
63384059Swpaul#define BGE_RXMODE_RX_GIANTS		0x00000020
63484059Swpaul#define BGE_RXMODE_RX_RUNTS		0x00000040
63584059Swpaul#define BGE_RXMODE_8022_LENCHECK	0x00000080
63684059Swpaul#define BGE_RXMODE_RX_PROMISC		0x00000100
63784059Swpaul#define BGE_RXMODE_RX_NO_CRC_CHECK	0x00000200
63884059Swpaul#define BGE_RXMODE_RX_KEEP_VLAN_DIAG	0x00000400
63984059Swpaul
64084059Swpaul/* Receive MAC status register */
64184059Swpaul#define BGE_RXSTAT_REMOTE_XOFFED	0x00000001
64284059Swpaul#define BGE_RXSTAT_RCVD_XOFF		0x00000002
64384059Swpaul#define BGE_RXSTAT_RCVD_XON		0x00000004
64484059Swpaul
64584059Swpaul/* Receive Rules Control register */
64684059Swpaul#define BGE_RXRULECTL_OFFSET		0x000000FF
64784059Swpaul#define BGE_RXRULECTL_CLASS		0x00001F00
64884059Swpaul#define BGE_RXRULECTL_HDRTYPE		0x0000E000
64984059Swpaul#define BGE_RXRULECTL_COMPARE_OP	0x00030000
65084059Swpaul#define BGE_RXRULECTL_MAP		0x01000000
65184059Swpaul#define BGE_RXRULECTL_DISCARD		0x02000000
65284059Swpaul#define BGE_RXRULECTL_MASK		0x04000000
65384059Swpaul#define BGE_RXRULECTL_ACTIVATE_PROC3	0x08000000
65484059Swpaul#define BGE_RXRULECTL_ACTIVATE_PROC2	0x10000000
65584059Swpaul#define BGE_RXRULECTL_ACTIVATE_PROC1	0x20000000
65684059Swpaul#define BGE_RXRULECTL_ANDWITHNEXT	0x40000000
65784059Swpaul
65884059Swpaul/* Receive Rules Mask register */
65984059Swpaul#define BGE_RXRULEMASK_VALUE		0x0000FFFF
66084059Swpaul#define BGE_RXRULEMASK_MASKVAL		0xFFFF0000
66184059Swpaul
662130273Swpaul/* SERDES configuration register */
663130273Swpaul#define BGE_SERDESCFG_RXR		0x00000007 /* phase interpolator */
664130273Swpaul#define BGE_SERDESCFG_RXG		0x00000018 /* rx gain setting */
665130273Swpaul#define BGE_SERDESCFG_RXEDGESEL		0x00000040 /* rising/falling egde */
666130273Swpaul#define BGE_SERDESCFG_TX_BIAS		0x00000380 /* TXDAC bias setting */
667130273Swpaul#define BGE_SERDESCFG_IBMAX		0x00000400 /* bias current +25% */
668130273Swpaul#define BGE_SERDESCFG_IBMIN		0x00000800 /* bias current -25% */
669130273Swpaul#define BGE_SERDESCFG_TXMODE		0x00001000
670130273Swpaul#define BGE_SERDESCFG_TXEDGESEL		0x00002000 /* rising/falling edge */
671130273Swpaul#define BGE_SERDESCFG_MODE		0x00004000 /* TXCP/TXCN disabled */
672130273Swpaul#define BGE_SERDESCFG_PLLTEST		0x00008000 /* PLL test mode */
673130273Swpaul#define BGE_SERDESCFG_CDET		0x00010000 /* comma detect enable */
674130273Swpaul#define BGE_SERDESCFG_TBILOOP		0x00020000 /* local loopback */
675130273Swpaul#define BGE_SERDESCFG_REMLOOP		0x00040000 /* remote loopback */
676130273Swpaul#define BGE_SERDESCFG_INVPHASE		0x00080000 /* Reverse 125Mhz clock */
677130273Swpaul#define BGE_SERDESCFG_12REGCTL		0x00300000 /* 1.2v regulator ctl */
678130273Swpaul#define BGE_SERDESCFG_REGCTL		0x00C00000 /* regulator ctl (2.5v) */
679130273Swpaul
680130273Swpaul/* SERDES status register */
681130273Swpaul#define BGE_SERDESSTS_RXSTAT		0x0000000F /* receive status bits */
682130273Swpaul#define BGE_SERDESSTS_CDET		0x00000010 /* comma code detected */
683130273Swpaul
684130273Swpaul/* SGDIG config (not documented) */
685130273Swpaul#define BGE_SGDIGCFG_PAUSE_CAP		0x00000800
686130273Swpaul#define BGE_SGDIGCFG_ASYM_PAUSE		0x00001000
687130273Swpaul#define BGE_SGDIGCFG_SEND		0x40000000
688130273Swpaul#define BGE_SGDIGCFG_AUTO		0x80000000
689130273Swpaul
690130273Swpaul/* SGDIG status (not documented) */
691130273Swpaul#define BGE_SGDIGSTS_PAUSE_CAP		0x00080000
692130273Swpaul#define BGE_SGDIGSTS_ASYM_PAUSE		0x00100000
693130273Swpaul#define BGE_SGDIGSTS_DONE		0x00000002
694130273Swpaul
695130273Swpaul
69684059Swpaul/* MI communication register */
69784059Swpaul#define BGE_MICOMM_DATA			0x0000FFFF
69884059Swpaul#define BGE_MICOMM_REG			0x001F0000
69984059Swpaul#define BGE_MICOMM_PHY			0x03E00000
70084059Swpaul#define BGE_MICOMM_CMD			0x0C000000
70184059Swpaul#define BGE_MICOMM_READFAIL		0x10000000
70284059Swpaul#define BGE_MICOMM_BUSY			0x20000000
70384059Swpaul
70484059Swpaul#define BGE_MIREG(x)	((x & 0x1F) << 16)
70584059Swpaul#define BGE_MIPHY(x)	((x & 0x1F) << 21)
70684059Swpaul#define BGE_MICMD_WRITE			0x04000000
70784059Swpaul#define BGE_MICMD_READ			0x08000000
70884059Swpaul
70984059Swpaul/* MI status register */
71084059Swpaul#define BGE_MISTS_LINK			0x00000001
71184059Swpaul#define BGE_MISTS_10MBPS		0x00000002
71284059Swpaul
71384059Swpaul#define BGE_MIMODE_SHORTPREAMBLE	0x00000002
71484059Swpaul#define BGE_MIMODE_AUTOPOLL		0x00000010
71584059Swpaul#define BGE_MIMODE_CLKCNT		0x001F0000
71684059Swpaul
71784059Swpaul
71884059Swpaul/*
71984059Swpaul * Send data initiator control registers.
72084059Swpaul */
72184059Swpaul#define BGE_SDI_MODE			0x0C00
72284059Swpaul#define BGE_SDI_STATUS			0x0C04
72384059Swpaul#define BGE_SDI_STATS_CTL		0x0C08
72484059Swpaul#define BGE_SDI_STATS_ENABLE_MASK	0x0C0C
72584059Swpaul#define BGE_SDI_STATS_INCREMENT_MASK	0x0C10
72684059Swpaul#define BGE_LOCSTATS_COS0		0x0C80
72784059Swpaul#define BGE_LOCSTATS_COS1		0x0C84
72884059Swpaul#define BGE_LOCSTATS_COS2		0x0C88
72984059Swpaul#define BGE_LOCSTATS_COS3		0x0C8C
73084059Swpaul#define BGE_LOCSTATS_COS4		0x0C90
73184059Swpaul#define BGE_LOCSTATS_COS5		0x0C84
73284059Swpaul#define BGE_LOCSTATS_COS6		0x0C98
73384059Swpaul#define BGE_LOCSTATS_COS7		0x0C9C
73484059Swpaul#define BGE_LOCSTATS_COS8		0x0CA0
73584059Swpaul#define BGE_LOCSTATS_COS9		0x0CA4
73684059Swpaul#define BGE_LOCSTATS_COS10		0x0CA8
73784059Swpaul#define BGE_LOCSTATS_COS11		0x0CAC
73884059Swpaul#define BGE_LOCSTATS_COS12		0x0CB0
73984059Swpaul#define BGE_LOCSTATS_COS13		0x0CB4
74084059Swpaul#define BGE_LOCSTATS_COS14		0x0CB8
74184059Swpaul#define BGE_LOCSTATS_COS15		0x0CBC
74284059Swpaul#define BGE_LOCSTATS_DMA_RQ_FULL	0x0CC0
74384059Swpaul#define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL	0x0CC4
74484059Swpaul#define BGE_LOCSTATS_SDC_QUEUE_FULL	0x0CC8
74584059Swpaul#define BGE_LOCSTATS_NIC_SENDPROD_SET	0x0CCC
74684059Swpaul#define BGE_LOCSTATS_STATS_UPDATED	0x0CD0
74784059Swpaul#define BGE_LOCSTATS_IRQS		0x0CD4
74884059Swpaul#define BGE_LOCSTATS_AVOIDED_IRQS	0x0CD8
74984059Swpaul#define BGE_LOCSTATS_TX_THRESH_HIT	0x0CDC
75084059Swpaul
75184059Swpaul/* Send Data Initiator mode register */
75284059Swpaul#define BGE_SDIMODE_RESET		0x00000001
75384059Swpaul#define BGE_SDIMODE_ENABLE		0x00000002
75484059Swpaul#define BGE_SDIMODE_STATS_OFLOW_ATTN	0x00000004
75584059Swpaul
75684059Swpaul/* Send Data Initiator stats register */
75784059Swpaul#define BGE_SDISTAT_STATS_OFLOW_ATTN	0x00000004
75884059Swpaul
75984059Swpaul/* Send Data Initiator stats control register */
76084059Swpaul#define BGE_SDISTATSCTL_ENABLE		0x00000001
76184059Swpaul#define BGE_SDISTATSCTL_FASTER		0x00000002
76284059Swpaul#define BGE_SDISTATSCTL_CLEAR		0x00000004
76384059Swpaul#define BGE_SDISTATSCTL_FORCEFLUSH	0x00000008
76484059Swpaul#define BGE_SDISTATSCTL_FORCEZERO	0x00000010
76584059Swpaul
76684059Swpaul/*
76784059Swpaul * Send Data Completion Control registers
76884059Swpaul */
76984059Swpaul#define BGE_SDC_MODE			0x1000
77084059Swpaul#define BGE_SDC_STATUS			0x1004
77184059Swpaul
77284059Swpaul/* Send Data completion mode register */
77384059Swpaul#define BGE_SDCMODE_RESET		0x00000001
77484059Swpaul#define BGE_SDCMODE_ENABLE		0x00000002
77584059Swpaul#define BGE_SDCMODE_ATTN		0x00000004
77684059Swpaul
77784059Swpaul/* Send Data completion status register */
77884059Swpaul#define BGE_SDCSTAT_ATTN		0x00000004
77984059Swpaul
78084059Swpaul/*
78184059Swpaul * Send BD Ring Selector Control registers
78284059Swpaul */
78384059Swpaul#define BGE_SRS_MODE			0x1400
78484059Swpaul#define BGE_SRS_STATUS			0x1404
78584059Swpaul#define BGE_SRS_HWDIAG			0x1408
78684059Swpaul#define BGE_SRS_LOC_NIC_CONS0		0x1440
78784059Swpaul#define BGE_SRS_LOC_NIC_CONS1		0x1444
78884059Swpaul#define BGE_SRS_LOC_NIC_CONS2		0x1448
78984059Swpaul#define BGE_SRS_LOC_NIC_CONS3		0x144C
79084059Swpaul#define BGE_SRS_LOC_NIC_CONS4		0x1450
79184059Swpaul#define BGE_SRS_LOC_NIC_CONS5		0x1454
79284059Swpaul#define BGE_SRS_LOC_NIC_CONS6		0x1458
79384059Swpaul#define BGE_SRS_LOC_NIC_CONS7		0x145C
79484059Swpaul#define BGE_SRS_LOC_NIC_CONS8		0x1460
79584059Swpaul#define BGE_SRS_LOC_NIC_CONS9		0x1464
79684059Swpaul#define BGE_SRS_LOC_NIC_CONS10		0x1468
79784059Swpaul#define BGE_SRS_LOC_NIC_CONS11		0x146C
79884059Swpaul#define BGE_SRS_LOC_NIC_CONS12		0x1470
79984059Swpaul#define BGE_SRS_LOC_NIC_CONS13		0x1474
80084059Swpaul#define BGE_SRS_LOC_NIC_CONS14		0x1478
80184059Swpaul#define BGE_SRS_LOC_NIC_CONS15		0x147C
80284059Swpaul
80384059Swpaul/* Send BD Ring Selector Mode register */
80484059Swpaul#define BGE_SRSMODE_RESET		0x00000001
80584059Swpaul#define BGE_SRSMODE_ENABLE		0x00000002
80684059Swpaul#define BGE_SRSMODE_ATTN		0x00000004
80784059Swpaul
80884059Swpaul/* Send BD Ring Selector Status register */
80984059Swpaul#define BGE_SRSSTAT_ERROR		0x00000004
81084059Swpaul
81184059Swpaul/* Send BD Ring Selector HW Diagnostics register */
81284059Swpaul#define BGE_SRSHWDIAG_STATE		0x0000000F
81384059Swpaul#define BGE_SRSHWDIAG_CURRINGNUM	0x000000F0
81484059Swpaul#define BGE_SRSHWDIAG_STAGEDRINGNUM	0x00000F00
81584059Swpaul#define BGE_SRSHWDIAG_RINGNUM_IN_MBX	0x0000F000
81684059Swpaul
81784059Swpaul/*
81884059Swpaul * Send BD Initiator Selector Control registers
81984059Swpaul */
82084059Swpaul#define BGE_SBDI_MODE			0x1800
82184059Swpaul#define BGE_SBDI_STATUS			0x1804
82284059Swpaul#define BGE_SBDI_LOC_NIC_PROD0		0x1808
82384059Swpaul#define BGE_SBDI_LOC_NIC_PROD1		0x180C
82484059Swpaul#define BGE_SBDI_LOC_NIC_PROD2		0x1810
82584059Swpaul#define BGE_SBDI_LOC_NIC_PROD3		0x1814
82684059Swpaul#define BGE_SBDI_LOC_NIC_PROD4		0x1818
82784059Swpaul#define BGE_SBDI_LOC_NIC_PROD5		0x181C
82884059Swpaul#define BGE_SBDI_LOC_NIC_PROD6		0x1820
82984059Swpaul#define BGE_SBDI_LOC_NIC_PROD7		0x1824
83084059Swpaul#define BGE_SBDI_LOC_NIC_PROD8		0x1828
83184059Swpaul#define BGE_SBDI_LOC_NIC_PROD9		0x182C
83284059Swpaul#define BGE_SBDI_LOC_NIC_PROD10		0x1830
83384059Swpaul#define BGE_SBDI_LOC_NIC_PROD11		0x1834
83484059Swpaul#define BGE_SBDI_LOC_NIC_PROD12		0x1838
83584059Swpaul#define BGE_SBDI_LOC_NIC_PROD13		0x183C
83684059Swpaul#define BGE_SBDI_LOC_NIC_PROD14		0x1840
83784059Swpaul#define BGE_SBDI_LOC_NIC_PROD15		0x1844
83884059Swpaul
83984059Swpaul/* Send BD Initiator Mode register */
84084059Swpaul#define BGE_SBDIMODE_RESET		0x00000001
84184059Swpaul#define BGE_SBDIMODE_ENABLE		0x00000002
84284059Swpaul#define BGE_SBDIMODE_ATTN		0x00000004
84384059Swpaul
84484059Swpaul/* Send BD Initiator Status register */
84584059Swpaul#define BGE_SBDISTAT_ERROR		0x00000004
84684059Swpaul
84784059Swpaul/*
84884059Swpaul * Send BD Completion Control registers
84984059Swpaul */
85084059Swpaul#define BGE_SBDC_MODE			0x1C00
85184059Swpaul#define BGE_SBDC_STATUS			0x1C04
85284059Swpaul
85384059Swpaul/* Send BD Completion Control Mode register */
85484059Swpaul#define BGE_SBDCMODE_RESET		0x00000001
85584059Swpaul#define BGE_SBDCMODE_ENABLE		0x00000002
85684059Swpaul#define BGE_SBDCMODE_ATTN		0x00000004
85784059Swpaul
85884059Swpaul/* Send BD Completion Control Status register */
85984059Swpaul#define BGE_SBDCSTAT_ATTN		0x00000004
86084059Swpaul
86184059Swpaul/*
86284059Swpaul * Receive List Placement Control registers
86384059Swpaul */
86484059Swpaul#define BGE_RXLP_MODE			0x2000
86584059Swpaul#define BGE_RXLP_STATUS			0x2004
86684059Swpaul#define BGE_RXLP_SEL_LIST_LOCK		0x2008
86784059Swpaul#define BGE_RXLP_SEL_NON_EMPTY_BITS	0x200C
86884059Swpaul#define BGE_RXLP_CFG			0x2010
86984059Swpaul#define BGE_RXLP_STATS_CTL		0x2014
87084059Swpaul#define BGE_RXLP_STATS_ENABLE_MASK	0x2018
87184059Swpaul#define BGE_RXLP_STATS_INCREMENT_MASK	0x201C
87284059Swpaul#define BGE_RXLP_HEAD0			0x2100
87384059Swpaul#define BGE_RXLP_TAIL0			0x2104
87484059Swpaul#define BGE_RXLP_COUNT0			0x2108
87584059Swpaul#define BGE_RXLP_HEAD1			0x2110
87684059Swpaul#define BGE_RXLP_TAIL1			0x2114
87784059Swpaul#define BGE_RXLP_COUNT1			0x2118
87884059Swpaul#define BGE_RXLP_HEAD2			0x2120
87984059Swpaul#define BGE_RXLP_TAIL2			0x2124
88084059Swpaul#define BGE_RXLP_COUNT2			0x2128
88184059Swpaul#define BGE_RXLP_HEAD3			0x2130
88284059Swpaul#define BGE_RXLP_TAIL3			0x2134
88384059Swpaul#define BGE_RXLP_COUNT3			0x2138
88484059Swpaul#define BGE_RXLP_HEAD4			0x2140
88584059Swpaul#define BGE_RXLP_TAIL4			0x2144
88684059Swpaul#define BGE_RXLP_COUNT4			0x2148
88784059Swpaul#define BGE_RXLP_HEAD5			0x2150
88884059Swpaul#define BGE_RXLP_TAIL5			0x2154
88984059Swpaul#define BGE_RXLP_COUNT5			0x2158
89084059Swpaul#define BGE_RXLP_HEAD6			0x2160
89184059Swpaul#define BGE_RXLP_TAIL6			0x2164
89284059Swpaul#define BGE_RXLP_COUNT6			0x2168
89384059Swpaul#define BGE_RXLP_HEAD7			0x2170
89484059Swpaul#define BGE_RXLP_TAIL7			0x2174
89584059Swpaul#define BGE_RXLP_COUNT7			0x2178
89684059Swpaul#define BGE_RXLP_HEAD8			0x2180
89784059Swpaul#define BGE_RXLP_TAIL8			0x2184
89884059Swpaul#define BGE_RXLP_COUNT8			0x2188
89984059Swpaul#define BGE_RXLP_HEAD9			0x2190
90084059Swpaul#define BGE_RXLP_TAIL9			0x2194
90184059Swpaul#define BGE_RXLP_COUNT9			0x2198
90284059Swpaul#define BGE_RXLP_HEAD10			0x21A0
90384059Swpaul#define BGE_RXLP_TAIL10			0x21A4
90484059Swpaul#define BGE_RXLP_COUNT10		0x21A8
90584059Swpaul#define BGE_RXLP_HEAD11			0x21B0
90684059Swpaul#define BGE_RXLP_TAIL11			0x21B4
90784059Swpaul#define BGE_RXLP_COUNT11		0x21B8
90884059Swpaul#define BGE_RXLP_HEAD12			0x21C0
90984059Swpaul#define BGE_RXLP_TAIL12			0x21C4
91084059Swpaul#define BGE_RXLP_COUNT12		0x21C8
91184059Swpaul#define BGE_RXLP_HEAD13			0x21D0
91284059Swpaul#define BGE_RXLP_TAIL13			0x21D4
91384059Swpaul#define BGE_RXLP_COUNT13		0x21D8
91484059Swpaul#define BGE_RXLP_HEAD14			0x21E0
91584059Swpaul#define BGE_RXLP_TAIL14			0x21E4
91684059Swpaul#define BGE_RXLP_COUNT14		0x21E8
91784059Swpaul#define BGE_RXLP_HEAD15			0x21F0
91884059Swpaul#define BGE_RXLP_TAIL15			0x21F4
91984059Swpaul#define BGE_RXLP_COUNT15		0x21F8
92084059Swpaul#define BGE_RXLP_LOCSTAT_COS0		0x2200
92184059Swpaul#define BGE_RXLP_LOCSTAT_COS1		0x2204
92284059Swpaul#define BGE_RXLP_LOCSTAT_COS2		0x2208
92384059Swpaul#define BGE_RXLP_LOCSTAT_COS3		0x220C
92484059Swpaul#define BGE_RXLP_LOCSTAT_COS4		0x2210
92584059Swpaul#define BGE_RXLP_LOCSTAT_COS5		0x2214
92684059Swpaul#define BGE_RXLP_LOCSTAT_COS6		0x2218
92784059Swpaul#define BGE_RXLP_LOCSTAT_COS7		0x221C
92884059Swpaul#define BGE_RXLP_LOCSTAT_COS8		0x2220
92984059Swpaul#define BGE_RXLP_LOCSTAT_COS9		0x2224
93084059Swpaul#define BGE_RXLP_LOCSTAT_COS10		0x2228
93184059Swpaul#define BGE_RXLP_LOCSTAT_COS11		0x222C
93284059Swpaul#define BGE_RXLP_LOCSTAT_COS12		0x2230
93384059Swpaul#define BGE_RXLP_LOCSTAT_COS13		0x2234
93484059Swpaul#define BGE_RXLP_LOCSTAT_COS14		0x2238
93584059Swpaul#define BGE_RXLP_LOCSTAT_COS15		0x223C
93684059Swpaul#define BGE_RXLP_LOCSTAT_FILTDROP	0x2240
93784059Swpaul#define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL	0x2244
93884059Swpaul#define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL	0x2248
93984059Swpaul#define BGE_RXLP_LOCSTAT_OUT_OF_BDS	0x224C
94084059Swpaul#define BGE_RXLP_LOCSTAT_IFIN_DROPS	0x2250
94184059Swpaul#define BGE_RXLP_LOCSTAT_IFIN_ERRORS	0x2254
94284059Swpaul#define BGE_RXLP_LOCSTAT_RXTHRESH_HIT	0x2258
94384059Swpaul
94484059Swpaul
94584059Swpaul/* Receive List Placement mode register */
94684059Swpaul#define BGE_RXLPMODE_RESET		0x00000001
94784059Swpaul#define BGE_RXLPMODE_ENABLE		0x00000002
94884059Swpaul#define BGE_RXLPMODE_CLASS0_ATTN	0x00000004
94984059Swpaul#define BGE_RXLPMODE_MAPOUTRANGE_ATTN	0x00000008
95084059Swpaul#define BGE_RXLPMODE_STATSOFLOW_ATTN	0x00000010
95184059Swpaul
95284059Swpaul/* Receive List Placement Status register */
95384059Swpaul#define BGE_RXLPSTAT_CLASS0_ATTN	0x00000004
95484059Swpaul#define BGE_RXLPSTAT_MAPOUTRANGE_ATTN	0x00000008
95584059Swpaul#define BGE_RXLPSTAT_STATSOFLOW_ATTN	0x00000010
95684059Swpaul
95784059Swpaul/*
95884059Swpaul * Receive Data and Receive BD Initiator Control Registers
95984059Swpaul */
96084059Swpaul#define BGE_RDBDI_MODE			0x2400
96184059Swpaul#define BGE_RDBDI_STATUS		0x2404
96284059Swpaul#define BGE_RX_JUMBO_RCB_HADDR_HI	0x2440
96384059Swpaul#define BGE_RX_JUMBO_RCB_HADDR_LO	0x2444
96484059Swpaul#define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS	0x2448
96584059Swpaul#define BGE_RX_JUMBO_RCB_NICADDR	0x244C
96684059Swpaul#define BGE_RX_STD_RCB_HADDR_HI		0x2450
96784059Swpaul#define BGE_RX_STD_RCB_HADDR_LO		0x2454
96884059Swpaul#define BGE_RX_STD_RCB_MAXLEN_FLAGS	0x2458
96984059Swpaul#define BGE_RX_STD_RCB_NICADDR		0x245C
97084059Swpaul#define BGE_RX_MINI_RCB_HADDR_HI	0x2460
97184059Swpaul#define BGE_RX_MINI_RCB_HADDR_LO	0x2464
97284059Swpaul#define BGE_RX_MINI_RCB_MAXLEN_FLAGS	0x2468
97384059Swpaul#define BGE_RX_MINI_RCB_NICADDR		0x246C
97484059Swpaul#define BGE_RDBDI_JUMBO_RX_CONS		0x2470
97584059Swpaul#define BGE_RDBDI_STD_RX_CONS		0x2474
97684059Swpaul#define BGE_RDBDI_MINI_RX_CONS		0x2478
97784059Swpaul#define BGE_RDBDI_RETURN_PROD0		0x2480
97884059Swpaul#define BGE_RDBDI_RETURN_PROD1		0x2484
97984059Swpaul#define BGE_RDBDI_RETURN_PROD2		0x2488
98084059Swpaul#define BGE_RDBDI_RETURN_PROD3		0x248C
98184059Swpaul#define BGE_RDBDI_RETURN_PROD4		0x2490
98284059Swpaul#define BGE_RDBDI_RETURN_PROD5		0x2494
98384059Swpaul#define BGE_RDBDI_RETURN_PROD6		0x2498
98484059Swpaul#define BGE_RDBDI_RETURN_PROD7		0x249C
98584059Swpaul#define BGE_RDBDI_RETURN_PROD8		0x24A0
98684059Swpaul#define BGE_RDBDI_RETURN_PROD9		0x24A4
98784059Swpaul#define BGE_RDBDI_RETURN_PROD10		0x24A8
98884059Swpaul#define BGE_RDBDI_RETURN_PROD11		0x24AC
98984059Swpaul#define BGE_RDBDI_RETURN_PROD12		0x24B0
99084059Swpaul#define BGE_RDBDI_RETURN_PROD13		0x24B4
99184059Swpaul#define BGE_RDBDI_RETURN_PROD14		0x24B8
99284059Swpaul#define BGE_RDBDI_RETURN_PROD15		0x24BC
99384059Swpaul#define BGE_RDBDI_HWDIAG		0x24C0
99484059Swpaul
99584059Swpaul
99684059Swpaul/* Receive Data and Receive BD Initiator Mode register */
99784059Swpaul#define BGE_RDBDIMODE_RESET		0x00000001
99884059Swpaul#define BGE_RDBDIMODE_ENABLE		0x00000002
99984059Swpaul#define BGE_RDBDIMODE_JUMBO_ATTN	0x00000004
100084059Swpaul#define BGE_RDBDIMODE_GIANT_ATTN	0x00000008
100184059Swpaul#define BGE_RDBDIMODE_BADRINGSZ_ATTN	0x00000010
100284059Swpaul
100384059Swpaul/* Receive Data and Receive BD Initiator Status register */
100484059Swpaul#define BGE_RDBDISTAT_JUMBO_ATTN	0x00000004
100584059Swpaul#define BGE_RDBDISTAT_GIANT_ATTN	0x00000008
100684059Swpaul#define BGE_RDBDISTAT_BADRINGSZ_ATTN	0x00000010
100784059Swpaul
100884059Swpaul
100984059Swpaul/*
101084059Swpaul * Receive Data Completion Control registers
101184059Swpaul */
101284059Swpaul#define BGE_RDC_MODE			0x2800
101384059Swpaul
101484059Swpaul/* Receive Data Completion Mode register */
101584059Swpaul#define BGE_RDCMODE_RESET		0x00000001
101684059Swpaul#define BGE_RDCMODE_ENABLE		0x00000002
101784059Swpaul#define BGE_RDCMODE_ATTN		0x00000004
101884059Swpaul
101984059Swpaul/*
102084059Swpaul * Receive BD Initiator Control registers
102184059Swpaul */
102284059Swpaul#define BGE_RBDI_MODE			0x2C00
102384059Swpaul#define BGE_RBDI_STATUS			0x2C04
102484059Swpaul#define BGE_RBDI_NIC_JUMBO_BD_PROD	0x2C08
102584059Swpaul#define BGE_RBDI_NIC_STD_BD_PROD	0x2C0C
102684059Swpaul#define BGE_RBDI_NIC_MINI_BD_PROD	0x2C10
102784059Swpaul#define BGE_RBDI_MINI_REPL_THRESH	0x2C14
102884059Swpaul#define BGE_RBDI_STD_REPL_THRESH	0x2C18
102984059Swpaul#define BGE_RBDI_JUMBO_REPL_THRESH	0x2C1C
103084059Swpaul
103184059Swpaul/* Receive BD Initiator Mode register */
103284059Swpaul#define BGE_RBDIMODE_RESET		0x00000001
103384059Swpaul#define BGE_RBDIMODE_ENABLE		0x00000002
103484059Swpaul#define BGE_RBDIMODE_ATTN		0x00000004
103584059Swpaul
103684059Swpaul/* Receive BD Initiator Status register */
103784059Swpaul#define BGE_RBDISTAT_ATTN		0x00000004
103884059Swpaul
103984059Swpaul/*
104084059Swpaul * Receive BD Completion Control registers
104184059Swpaul */
104284059Swpaul#define BGE_RBDC_MODE			0x3000
104384059Swpaul#define BGE_RBDC_STATUS			0x3004
104484059Swpaul#define BGE_RBDC_JUMBO_BD_PROD		0x3008
104584059Swpaul#define BGE_RBDC_STD_BD_PROD		0x300C
104684059Swpaul#define BGE_RBDC_MINI_BD_PROD		0x3010
104784059Swpaul
104884059Swpaul/* Receive BD completion mode register */
104984059Swpaul#define BGE_RBDCMODE_RESET		0x00000001
105084059Swpaul#define BGE_RBDCMODE_ENABLE		0x00000002
105184059Swpaul#define BGE_RBDCMODE_ATTN		0x00000004
105284059Swpaul
105384059Swpaul/* Receive BD completion status register */
105484059Swpaul#define BGE_RBDCSTAT_ERROR		0x00000004
105584059Swpaul
105684059Swpaul/*
105784059Swpaul * Receive List Selector Control registers
105884059Swpaul */
105984059Swpaul#define BGE_RXLS_MODE			0x3400
106084059Swpaul#define BGE_RXLS_STATUS			0x3404
106184059Swpaul
106284059Swpaul/* Receive List Selector Mode register */
106384059Swpaul#define BGE_RXLSMODE_RESET		0x00000001
106484059Swpaul#define BGE_RXLSMODE_ENABLE		0x00000002
106584059Swpaul#define BGE_RXLSMODE_ATTN		0x00000004
106684059Swpaul
106784059Swpaul/* Receive List Selector Status register */
106884059Swpaul#define BGE_RXLSSTAT_ERROR		0x00000004
106984059Swpaul
107084059Swpaul/*
107184059Swpaul * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
107284059Swpaul */
107384059Swpaul#define BGE_MBCF_MODE			0x3800
107484059Swpaul#define BGE_MBCF_STATUS			0x3804
107584059Swpaul
107684059Swpaul/* Mbuf Cluster Free mode register */
107784059Swpaul#define BGE_MBCFMODE_RESET		0x00000001
107884059Swpaul#define BGE_MBCFMODE_ENABLE		0x00000002
107984059Swpaul#define BGE_MBCFMODE_ATTN		0x00000004
108084059Swpaul
108184059Swpaul/* Mbuf Cluster Free status register */
108284059Swpaul#define BGE_MBCFSTAT_ERROR		0x00000004
108384059Swpaul
108484059Swpaul/*
108584059Swpaul * Host Coalescing Control registers
108684059Swpaul */
108784059Swpaul#define BGE_HCC_MODE			0x3C00
108884059Swpaul#define BGE_HCC_STATUS			0x3C04
108984059Swpaul#define BGE_HCC_RX_COAL_TICKS		0x3C08
109084059Swpaul#define BGE_HCC_TX_COAL_TICKS		0x3C0C
109184059Swpaul#define BGE_HCC_RX_MAX_COAL_BDS		0x3C10
109284059Swpaul#define BGE_HCC_TX_MAX_COAL_BDS		0x3C14
109384059Swpaul#define BGE_HCC_RX_COAL_TICKS_INT	0x3C18 /* ticks during interrupt */
109484059Swpaul#define BGE_HCC_TX_COAL_TICKS_INT	0x3C1C /* ticks during interrupt */
109584059Swpaul#define BGE_HCC_RX_MAX_COAL_BDS_INT	0x3C20 /* BDs during interrupt */
1096119047Sps#define BGE_HCC_TX_MAX_COAL_BDS_INT	0x3C24 /* BDs during interrupt */
109784059Swpaul#define BGE_HCC_STATS_TICKS		0x3C28
109884059Swpaul#define BGE_HCC_STATS_ADDR_HI		0x3C30
109984059Swpaul#define BGE_HCC_STATS_ADDR_LO		0x3C34
110084059Swpaul#define BGE_HCC_STATUSBLK_ADDR_HI	0x3C38
110184059Swpaul#define BGE_HCC_STATUSBLK_ADDR_LO	0x3C3C
110284059Swpaul#define BGE_HCC_STATS_BASEADDR		0x3C40 /* address in NIC memory */
110384059Swpaul#define BGE_HCC_STATUSBLK_BASEADDR	0x3C44 /* address in NIC memory */
110484059Swpaul#define BGE_FLOW_ATTN			0x3C48
110584059Swpaul#define BGE_HCC_JUMBO_BD_CONS		0x3C50
110684059Swpaul#define BGE_HCC_STD_BD_CONS		0x3C54
110784059Swpaul#define BGE_HCC_MINI_BD_CONS		0x3C58
110884059Swpaul#define BGE_HCC_RX_RETURN_PROD0		0x3C80
110984059Swpaul#define BGE_HCC_RX_RETURN_PROD1		0x3C84
111084059Swpaul#define BGE_HCC_RX_RETURN_PROD2		0x3C88
111184059Swpaul#define BGE_HCC_RX_RETURN_PROD3		0x3C8C
111284059Swpaul#define BGE_HCC_RX_RETURN_PROD4		0x3C90
111384059Swpaul#define BGE_HCC_RX_RETURN_PROD5		0x3C94
111484059Swpaul#define BGE_HCC_RX_RETURN_PROD6		0x3C98
111584059Swpaul#define BGE_HCC_RX_RETURN_PROD7		0x3C9C
111684059Swpaul#define BGE_HCC_RX_RETURN_PROD8		0x3CA0
111784059Swpaul#define BGE_HCC_RX_RETURN_PROD9		0x3CA4
111884059Swpaul#define BGE_HCC_RX_RETURN_PROD10	0x3CA8
111984059Swpaul#define BGE_HCC_RX_RETURN_PROD11	0x3CAC
112084059Swpaul#define BGE_HCC_RX_RETURN_PROD12	0x3CB0
112184059Swpaul#define BGE_HCC_RX_RETURN_PROD13	0x3CB4
112284059Swpaul#define BGE_HCC_RX_RETURN_PROD14	0x3CB8
112384059Swpaul#define BGE_HCC_RX_RETURN_PROD15	0x3CBC
112484059Swpaul#define BGE_HCC_TX_BD_CONS0		0x3CC0
112584059Swpaul#define BGE_HCC_TX_BD_CONS1		0x3CC4
112684059Swpaul#define BGE_HCC_TX_BD_CONS2		0x3CC8
112784059Swpaul#define BGE_HCC_TX_BD_CONS3		0x3CCC
112884059Swpaul#define BGE_HCC_TX_BD_CONS4		0x3CD0
112984059Swpaul#define BGE_HCC_TX_BD_CONS5		0x3CD4
113084059Swpaul#define BGE_HCC_TX_BD_CONS6		0x3CD8
113184059Swpaul#define BGE_HCC_TX_BD_CONS7		0x3CDC
113284059Swpaul#define BGE_HCC_TX_BD_CONS8		0x3CE0
113384059Swpaul#define BGE_HCC_TX_BD_CONS9		0x3CE4
113484059Swpaul#define BGE_HCC_TX_BD_CONS10		0x3CE8
113584059Swpaul#define BGE_HCC_TX_BD_CONS11		0x3CEC
113684059Swpaul#define BGE_HCC_TX_BD_CONS12		0x3CF0
113784059Swpaul#define BGE_HCC_TX_BD_CONS13		0x3CF4
113884059Swpaul#define BGE_HCC_TX_BD_CONS14		0x3CF8
113984059Swpaul#define BGE_HCC_TX_BD_CONS15		0x3CFC
114084059Swpaul
114184059Swpaul
114284059Swpaul/* Host coalescing mode register */
114384059Swpaul#define BGE_HCCMODE_RESET		0x00000001
114484059Swpaul#define BGE_HCCMODE_ENABLE		0x00000002
114584059Swpaul#define BGE_HCCMODE_ATTN		0x00000004
114684059Swpaul#define BGE_HCCMODE_COAL_NOW		0x00000008
114784059Swpaul#define BGE_HCCMODE_MSI_BITS		0x0x000070
114884059Swpaul#define BGE_HCCMODE_STATBLK_SIZE	0x00000180
114984059Swpaul
115084059Swpaul#define BGE_STATBLKSZ_FULL		0x00000000
115184059Swpaul#define BGE_STATBLKSZ_64BYTE		0x00000080
115284059Swpaul#define BGE_STATBLKSZ_32BYTE		0x00000100
115384059Swpaul
115484059Swpaul/* Host coalescing status register */
115584059Swpaul#define BGE_HCCSTAT_ERROR		0x00000004
115684059Swpaul
115784059Swpaul/* Flow attention register */
115884059Swpaul#define BGE_FLOWATTN_MB_LOWAT		0x00000040
115984059Swpaul#define BGE_FLOWATTN_MEMARB		0x00000080
116084059Swpaul#define BGE_FLOWATTN_HOSTCOAL		0x00008000
116184059Swpaul#define BGE_FLOWATTN_DMADONE_DISCARD	0x00010000
116284059Swpaul#define BGE_FLOWATTN_RCB_INVAL		0x00020000
116384059Swpaul#define BGE_FLOWATTN_RXDATA_CORRUPT	0x00040000
116484059Swpaul#define BGE_FLOWATTN_RDBDI		0x00080000
116584059Swpaul#define BGE_FLOWATTN_RXLS		0x00100000
116684059Swpaul#define BGE_FLOWATTN_RXLP		0x00200000
116784059Swpaul#define BGE_FLOWATTN_RBDC		0x00400000
116884059Swpaul#define BGE_FLOWATTN_RBDI		0x00800000
116984059Swpaul#define BGE_FLOWATTN_SDC		0x08000000
117084059Swpaul#define BGE_FLOWATTN_SDI		0x10000000
117184059Swpaul#define BGE_FLOWATTN_SRS		0x20000000
117284059Swpaul#define BGE_FLOWATTN_SBDC		0x40000000
117384059Swpaul#define BGE_FLOWATTN_SBDI		0x80000000
117484059Swpaul
117584059Swpaul/*
117684059Swpaul * Memory arbiter registers
117784059Swpaul */
117884059Swpaul#define BGE_MARB_MODE			0x4000
117984059Swpaul#define BGE_MARB_STATUS			0x4004
118084059Swpaul#define BGE_MARB_TRAPADDR_HI		0x4008
118184059Swpaul#define BGE_MARB_TRAPADDR_LO		0x400C
118284059Swpaul
118384059Swpaul/* Memory arbiter mode register */
118484059Swpaul#define BGE_MARBMODE_RESET		0x00000001
118584059Swpaul#define BGE_MARBMODE_ENABLE		0x00000002
118684059Swpaul#define BGE_MARBMODE_TX_ADDR_TRAP	0x00000004
118784059Swpaul#define BGE_MARBMODE_RX_ADDR_TRAP	0x00000008
118884059Swpaul#define BGE_MARBMODE_DMAW1_TRAP		0x00000010
118984059Swpaul#define BGE_MARBMODE_DMAR1_TRAP		0x00000020
119084059Swpaul#define BGE_MARBMODE_RXRISC_TRAP	0x00000040
119184059Swpaul#define BGE_MARBMODE_TXRISC_TRAP	0x00000080
119284059Swpaul#define BGE_MARBMODE_PCI_TRAP		0x00000100
119384059Swpaul#define BGE_MARBMODE_DMAR2_TRAP		0x00000200
119484059Swpaul#define BGE_MARBMODE_RXQ_TRAP		0x00000400
119584059Swpaul#define BGE_MARBMODE_RXDI1_TRAP		0x00000800
119684059Swpaul#define BGE_MARBMODE_RXDI2_TRAP		0x00001000
119784059Swpaul#define BGE_MARBMODE_DC_GRPMEM_TRAP	0x00002000
119884059Swpaul#define BGE_MARBMODE_HCOAL_TRAP		0x00004000
119984059Swpaul#define BGE_MARBMODE_MBUF_TRAP		0x00008000
120084059Swpaul#define BGE_MARBMODE_TXDI_TRAP		0x00010000
120184059Swpaul#define BGE_MARBMODE_SDC_DMAC_TRAP	0x00020000
120284059Swpaul#define BGE_MARBMODE_TXBD_TRAP		0x00040000
120384059Swpaul#define BGE_MARBMODE_BUFFMAN_TRAP	0x00080000
120484059Swpaul#define BGE_MARBMODE_DMAW2_TRAP		0x00100000
120584059Swpaul#define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP	0x00200000
120684059Swpaul#define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
120784059Swpaul#define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP	0x00800000
120884059Swpaul#define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP	0x01000000
120984059Swpaul#define BGE_MARBMODE_XTSSRAM_PERR_TRAP	0x02000000
121084059Swpaul
121184059Swpaul/* Memory arbiter status register */
121284059Swpaul#define BGE_MARBSTAT_TX_ADDR_TRAP	0x00000004
121384059Swpaul#define BGE_MARBSTAT_RX_ADDR_TRAP	0x00000008
121484059Swpaul#define BGE_MARBSTAT_DMAW1_TRAP		0x00000010
121584059Swpaul#define BGE_MARBSTAT_DMAR1_TRAP		0x00000020
121684059Swpaul#define BGE_MARBSTAT_RXRISC_TRAP	0x00000040
121784059Swpaul#define BGE_MARBSTAT_TXRISC_TRAP	0x00000080
121884059Swpaul#define BGE_MARBSTAT_PCI_TRAP		0x00000100
121984059Swpaul#define BGE_MARBSTAT_DMAR2_TRAP		0x00000200
122084059Swpaul#define BGE_MARBSTAT_RXQ_TRAP		0x00000400
122184059Swpaul#define BGE_MARBSTAT_RXDI1_TRAP		0x00000800
122284059Swpaul#define BGE_MARBSTAT_RXDI2_TRAP		0x00001000
122384059Swpaul#define BGE_MARBSTAT_DC_GRPMEM_TRAP	0x00002000
122484059Swpaul#define BGE_MARBSTAT_HCOAL_TRAP		0x00004000
122584059Swpaul#define BGE_MARBSTAT_MBUF_TRAP		0x00008000
122684059Swpaul#define BGE_MARBSTAT_TXDI_TRAP		0x00010000
122784059Swpaul#define BGE_MARBSTAT_SDC_DMAC_TRAP	0x00020000
122884059Swpaul#define BGE_MARBSTAT_TXBD_TRAP		0x00040000
122984059Swpaul#define BGE_MARBSTAT_BUFFMAN_TRAP	0x00080000
123084059Swpaul#define BGE_MARBSTAT_DMAW2_TRAP		0x00100000
123184059Swpaul#define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP	0x00200000
123284059Swpaul#define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
123384059Swpaul#define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP	0x00800000
123484059Swpaul#define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP	0x01000000
123584059Swpaul#define BGE_MARBSTAT_XTSSRAM_PERR_TRAP	0x02000000
123684059Swpaul
123784059Swpaul/*
123884059Swpaul * Buffer manager control registers
123984059Swpaul */
124084059Swpaul#define BGE_BMAN_MODE			0x4400
124184059Swpaul#define BGE_BMAN_STATUS			0x4404
124284059Swpaul#define BGE_BMAN_MBUFPOOL_BASEADDR	0x4408
124384059Swpaul#define BGE_BMAN_MBUFPOOL_LEN		0x440C
124484059Swpaul#define BGE_BMAN_MBUFPOOL_READDMA_LOWAT	0x4410
124584059Swpaul#define BGE_BMAN_MBUFPOOL_MACRX_LOWAT	0x4414
124684059Swpaul#define BGE_BMAN_MBUFPOOL_HIWAT		0x4418
124784059Swpaul#define BGE_BMAN_RXCPU_MBALLOC_REQ	0x441C
124884059Swpaul#define BGE_BMAN_RXCPU_MBALLOC_RESP	0x4420
124984059Swpaul#define BGE_BMAN_TXCPU_MBALLOC_REQ	0x4424
125084059Swpaul#define BGE_BMAN_TXCPU_MBALLOC_RESP	0x4428
125184059Swpaul#define BGE_BMAN_DMA_DESCPOOL_BASEADDR	0x442C
125284059Swpaul#define BGE_BMAN_DMA_DESCPOOL_LEN	0x4430
125384059Swpaul#define BGE_BMAN_DMA_DESCPOOL_LOWAT	0x4434
125484059Swpaul#define BGE_BMAN_DMA_DESCPOOL_HIWAT	0x4438
125584059Swpaul#define BGE_BMAN_RXCPU_DMAALLOC_REQ	0x443C
125684059Swpaul#define BGE_BMAN_RXCPU_DMAALLOC_RESP	0x4440
125784059Swpaul#define BGE_BMAN_TXCPU_DMAALLOC_REQ	0x4444
125884059Swpaul#define BGE_BMAN_TXCPU_DMALLLOC_RESP	0x4448
125984059Swpaul#define BGE_BMAN_HWDIAG_1		0x444C
126084059Swpaul#define BGE_BMAN_HWDIAG_2		0x4450
126184059Swpaul#define BGE_BMAN_HWDIAG_3		0x4454
126284059Swpaul
126384059Swpaul/* Buffer manager mode register */
126484059Swpaul#define BGE_BMANMODE_RESET		0x00000001
126584059Swpaul#define BGE_BMANMODE_ENABLE		0x00000002
126684059Swpaul#define BGE_BMANMODE_ATTN		0x00000004
126784059Swpaul#define BGE_BMANMODE_TESTMODE		0x00000008
126884059Swpaul#define BGE_BMANMODE_LOMBUF_ATTN	0x00000010
126984059Swpaul
127084059Swpaul/* Buffer manager status register */
127184059Swpaul#define BGE_BMANSTAT_ERRO		0x00000004
127284059Swpaul#define BGE_BMANSTAT_LOWMBUF_ERROR	0x00000010
127384059Swpaul
127484059Swpaul
127584059Swpaul/*
127684059Swpaul * Read DMA Control registers
127784059Swpaul */
127884059Swpaul#define BGE_RDMA_MODE			0x4800
127984059Swpaul#define BGE_RDMA_STATUS			0x4804
128084059Swpaul
128184059Swpaul/* Read DMA mode register */
128284059Swpaul#define BGE_RDMAMODE_RESET		0x00000001
128384059Swpaul#define BGE_RDMAMODE_ENABLE		0x00000002
128484059Swpaul#define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
128584059Swpaul#define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
128684059Swpaul#define BGE_RDMAMODE_PCI_PERR_ATTN	0x00000010
128784059Swpaul#define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
128884059Swpaul#define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
128984059Swpaul#define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
129084059Swpaul#define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
129184059Swpaul#define BGE_RDMAMODE_LOCWRITE_TOOBIG	0x00000200
129284059Swpaul#define BGE_RDMAMODE_ALL_ATTNS		0x000003FC
129384059Swpaul
129484059Swpaul/* Read DMA status register */
129584059Swpaul#define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
129684059Swpaul#define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
129784059Swpaul#define BGE_RDMASTAT_PCI_PERR_ATTN	0x00000010
129884059Swpaul#define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
129984059Swpaul#define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
130084059Swpaul#define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
130184059Swpaul#define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
130284059Swpaul#define BGE_RDMASTAT_LOCWRITE_TOOBIG	0x00000200
130384059Swpaul
130484059Swpaul/*
130584059Swpaul * Write DMA control registers
130684059Swpaul */
130784059Swpaul#define BGE_WDMA_MODE			0x4C00
130884059Swpaul#define BGE_WDMA_STATUS			0x4C04
130984059Swpaul
131084059Swpaul/* Write DMA mode register */
131184059Swpaul#define BGE_WDMAMODE_RESET		0x00000001
131284059Swpaul#define BGE_WDMAMODE_ENABLE		0x00000002
131384059Swpaul#define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
131484059Swpaul#define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
131584059Swpaul#define BGE_WDMAMODE_PCI_PERR_ATTN	0x00000010
131684059Swpaul#define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
131784059Swpaul#define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
131884059Swpaul#define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
131984059Swpaul#define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
132084059Swpaul#define BGE_WDMAMODE_LOCREAD_TOOBIG	0x00000200
132184059Swpaul#define BGE_WDMAMODE_ALL_ATTNS		0x000003FC
132284059Swpaul
132384059Swpaul/* Write DMA status register */
132484059Swpaul#define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
132584059Swpaul#define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
132684059Swpaul#define BGE_WDMASTAT_PCI_PERR_ATTN	0x00000010
132784059Swpaul#define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
132884059Swpaul#define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
132984059Swpaul#define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
133084059Swpaul#define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
133184059Swpaul#define BGE_WDMASTAT_LOCREAD_TOOBIG	0x00000200
133284059Swpaul
133384059Swpaul
133484059Swpaul/*
133584059Swpaul * RX CPU registers
133684059Swpaul */
133784059Swpaul#define BGE_RXCPU_MODE			0x5000
133884059Swpaul#define BGE_RXCPU_STATUS		0x5004
133984059Swpaul#define BGE_RXCPU_PC			0x501C
134084059Swpaul
134184059Swpaul/* RX CPU mode register */
134284059Swpaul#define BGE_RXCPUMODE_RESET		0x00000001
134384059Swpaul#define BGE_RXCPUMODE_SINGLESTEP	0x00000002
134484059Swpaul#define BGE_RXCPUMODE_P0_DATAHLT_ENB	0x00000004
134584059Swpaul#define BGE_RXCPUMODE_P0_INSTRHLT_ENB	0x00000008
134684059Swpaul#define BGE_RXCPUMODE_WR_POSTBUF_ENB	0x00000010
134784059Swpaul#define BGE_RXCPUMODE_DATACACHE_ENB	0x00000020
134884059Swpaul#define BGE_RXCPUMODE_ROMFAIL		0x00000040
134984059Swpaul#define BGE_RXCPUMODE_WATCHDOG_ENB	0x00000080
135084059Swpaul#define BGE_RXCPUMODE_INSTRCACHE_PRF	0x00000100
135184059Swpaul#define BGE_RXCPUMODE_INSTRCACHE_FLUSH	0x00000200
135284059Swpaul#define BGE_RXCPUMODE_HALTCPU		0x00000400
135384059Swpaul#define BGE_RXCPUMODE_INVDATAHLT_ENB	0x00000800
135484059Swpaul#define BGE_RXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
135584059Swpaul#define BGE_RXCPUMODE_RADDRTRAPHLT_ENB	0x00002000
135684059Swpaul
135784059Swpaul/* RX CPU status register */
135884059Swpaul#define BGE_RXCPUSTAT_HW_BREAKPOINT	0x00000001
135984059Swpaul#define BGE_RXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
136084059Swpaul#define BGE_RXCPUSTAT_INVALID_INSTR	0x00000004
136184059Swpaul#define BGE_RXCPUSTAT_P0_DATAREF	0x00000008
136284059Swpaul#define BGE_RXCPUSTAT_P0_INSTRREF	0x00000010
136384059Swpaul#define BGE_RXCPUSTAT_INVALID_DATAACC	0x00000020
136484059Swpaul#define BGE_RXCPUSTAT_INVALID_INSTRFTCH	0x00000040
136584059Swpaul#define BGE_RXCPUSTAT_BAD_MEMALIGN	0x00000080
136684059Swpaul#define BGE_RXCPUSTAT_MADDR_TRAP	0x00000100
136784059Swpaul#define BGE_RXCPUSTAT_REGADDR_TRAP	0x00000200
136884059Swpaul#define BGE_RXCPUSTAT_DATAACC_STALL	0x00001000
136984059Swpaul#define BGE_RXCPUSTAT_INSTRFETCH_STALL	0x00002000
137084059Swpaul#define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
137184059Swpaul#define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
137284059Swpaul#define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
137384059Swpaul#define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
137484059Swpaul#define BGE_RXCPUSTAT_BLOCKING_READ	0x80000000
137584059Swpaul
137684059Swpaul
137784059Swpaul/*
137884059Swpaul * TX CPU registers
137984059Swpaul */
138084059Swpaul#define BGE_TXCPU_MODE			0x5400
138184059Swpaul#define BGE_TXCPU_STATUS		0x5404
138284059Swpaul#define BGE_TXCPU_PC			0x541C
138384059Swpaul
138484059Swpaul/* TX CPU mode register */
138584059Swpaul#define BGE_TXCPUMODE_RESET		0x00000001
138684059Swpaul#define BGE_TXCPUMODE_SINGLESTEP	0x00000002
138784059Swpaul#define BGE_TXCPUMODE_P0_DATAHLT_ENB	0x00000004
138884059Swpaul#define BGE_TXCPUMODE_P0_INSTRHLT_ENB	0x00000008
138984059Swpaul#define BGE_TXCPUMODE_WR_POSTBUF_ENB	0x00000010
139084059Swpaul#define BGE_TXCPUMODE_DATACACHE_ENB	0x00000020
139184059Swpaul#define BGE_TXCPUMODE_ROMFAIL		0x00000040
139284059Swpaul#define BGE_TXCPUMODE_WATCHDOG_ENB	0x00000080
139384059Swpaul#define BGE_TXCPUMODE_INSTRCACHE_PRF	0x00000100
139484059Swpaul#define BGE_TXCPUMODE_INSTRCACHE_FLUSH	0x00000200
139584059Swpaul#define BGE_TXCPUMODE_HALTCPU		0x00000400
139684059Swpaul#define BGE_TXCPUMODE_INVDATAHLT_ENB	0x00000800
139784059Swpaul#define BGE_TXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
139884059Swpaul
139984059Swpaul/* TX CPU status register */
140084059Swpaul#define BGE_TXCPUSTAT_HW_BREAKPOINT	0x00000001
140184059Swpaul#define BGE_TXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
140284059Swpaul#define BGE_TXCPUSTAT_INVALID_INSTR	0x00000004
140384059Swpaul#define BGE_TXCPUSTAT_P0_DATAREF	0x00000008
140484059Swpaul#define BGE_TXCPUSTAT_P0_INSTRREF	0x00000010
140584059Swpaul#define BGE_TXCPUSTAT_INVALID_DATAACC	0x00000020
140684059Swpaul#define BGE_TXCPUSTAT_INVALID_INSTRFTCH	0x00000040
140784059Swpaul#define BGE_TXCPUSTAT_BAD_MEMALIGN	0x00000080
140884059Swpaul#define BGE_TXCPUSTAT_MADDR_TRAP	0x00000100
140984059Swpaul#define BGE_TXCPUSTAT_REGADDR_TRAP	0x00000200
141084059Swpaul#define BGE_TXCPUSTAT_DATAACC_STALL	0x00001000
141184059Swpaul#define BGE_TXCPUSTAT_INSTRFETCH_STALL	0x00002000
141284059Swpaul#define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
141384059Swpaul#define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
141484059Swpaul#define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
141584059Swpaul#define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
141684059Swpaul#define BGE_TXCPUSTAT_BLOCKING_READ	0x80000000
141784059Swpaul
141884059Swpaul
141984059Swpaul/*
142084059Swpaul * Low priority mailbox registers
142184059Swpaul */
142284059Swpaul#define BGE_LPMBX_IRQ0_HI		0x5800
142384059Swpaul#define BGE_LPMBX_IRQ0_LO		0x5804
142484059Swpaul#define BGE_LPMBX_IRQ1_HI		0x5808
142584059Swpaul#define BGE_LPMBX_IRQ1_LO		0x580C
142684059Swpaul#define BGE_LPMBX_IRQ2_HI		0x5810
142784059Swpaul#define BGE_LPMBX_IRQ2_LO		0x5814
142884059Swpaul#define BGE_LPMBX_IRQ3_HI		0x5818
142984059Swpaul#define BGE_LPMBX_IRQ3_LO		0x581C
143084059Swpaul#define BGE_LPMBX_GEN0_HI		0x5820
143184059Swpaul#define BGE_LPMBX_GEN0_LO		0x5824
143284059Swpaul#define BGE_LPMBX_GEN1_HI		0x5828
143384059Swpaul#define BGE_LPMBX_GEN1_LO		0x582C
143484059Swpaul#define BGE_LPMBX_GEN2_HI		0x5830
143584059Swpaul#define BGE_LPMBX_GEN2_LO		0x5834
143684059Swpaul#define BGE_LPMBX_GEN3_HI		0x5828
143784059Swpaul#define BGE_LPMBX_GEN3_LO		0x582C
143884059Swpaul#define BGE_LPMBX_GEN4_HI		0x5840
143984059Swpaul#define BGE_LPMBX_GEN4_LO		0x5844
144084059Swpaul#define BGE_LPMBX_GEN5_HI		0x5848
144184059Swpaul#define BGE_LPMBX_GEN5_LO		0x584C
144284059Swpaul#define BGE_LPMBX_GEN6_HI		0x5850
144384059Swpaul#define BGE_LPMBX_GEN6_LO		0x5854
144484059Swpaul#define BGE_LPMBX_GEN7_HI		0x5858
144584059Swpaul#define BGE_LPMBX_GEN7_LO		0x585C
144684059Swpaul#define BGE_LPMBX_RELOAD_STATS_HI	0x5860
144784059Swpaul#define BGE_LPMBX_RELOAD_STATS_LO	0x5864
144884059Swpaul#define BGE_LPMBX_RX_STD_PROD_HI	0x5868
144984059Swpaul#define BGE_LPMBX_RX_STD_PROD_LO	0x586C
145084059Swpaul#define BGE_LPMBX_RX_JUMBO_PROD_HI	0x5870
145184059Swpaul#define BGE_LPMBX_RX_JUMBO_PROD_LO	0x5874
145284059Swpaul#define BGE_LPMBX_RX_MINI_PROD_HI	0x5878
145384059Swpaul#define BGE_LPMBX_RX_MINI_PROD_LO	0x587C
145484059Swpaul#define BGE_LPMBX_RX_CONS0_HI		0x5880
145584059Swpaul#define BGE_LPMBX_RX_CONS0_LO		0x5884
145684059Swpaul#define BGE_LPMBX_RX_CONS1_HI		0x5888
145784059Swpaul#define BGE_LPMBX_RX_CONS1_LO		0x588C
145884059Swpaul#define BGE_LPMBX_RX_CONS2_HI		0x5890
145984059Swpaul#define BGE_LPMBX_RX_CONS2_LO		0x5894
146084059Swpaul#define BGE_LPMBX_RX_CONS3_HI		0x5898
146184059Swpaul#define BGE_LPMBX_RX_CONS3_LO		0x589C
146284059Swpaul#define BGE_LPMBX_RX_CONS4_HI		0x58A0
146384059Swpaul#define BGE_LPMBX_RX_CONS4_LO		0x58A4
146484059Swpaul#define BGE_LPMBX_RX_CONS5_HI		0x58A8
146584059Swpaul#define BGE_LPMBX_RX_CONS5_LO		0x58AC
146684059Swpaul#define BGE_LPMBX_RX_CONS6_HI		0x58B0
146784059Swpaul#define BGE_LPMBX_RX_CONS6_LO		0x58B4
146884059Swpaul#define BGE_LPMBX_RX_CONS7_HI		0x58B8
146984059Swpaul#define BGE_LPMBX_RX_CONS7_LO		0x58BC
147084059Swpaul#define BGE_LPMBX_RX_CONS8_HI		0x58C0
147184059Swpaul#define BGE_LPMBX_RX_CONS8_LO		0x58C4
147284059Swpaul#define BGE_LPMBX_RX_CONS9_HI		0x58C8
147384059Swpaul#define BGE_LPMBX_RX_CONS9_LO		0x58CC
147484059Swpaul#define BGE_LPMBX_RX_CONS10_HI		0x58D0
147584059Swpaul#define BGE_LPMBX_RX_CONS10_LO		0x58D4
147684059Swpaul#define BGE_LPMBX_RX_CONS11_HI		0x58D8
147784059Swpaul#define BGE_LPMBX_RX_CONS11_LO		0x58DC
147884059Swpaul#define BGE_LPMBX_RX_CONS12_HI		0x58E0
147984059Swpaul#define BGE_LPMBX_RX_CONS12_LO		0x58E4
148084059Swpaul#define BGE_LPMBX_RX_CONS13_HI		0x58E8
148184059Swpaul#define BGE_LPMBX_RX_CONS13_LO		0x58EC
148284059Swpaul#define BGE_LPMBX_RX_CONS14_HI		0x58F0
148384059Swpaul#define BGE_LPMBX_RX_CONS14_LO		0x58F4
148484059Swpaul#define BGE_LPMBX_RX_CONS15_HI		0x58F8
148584059Swpaul#define BGE_LPMBX_RX_CONS15_LO		0x58FC
148684059Swpaul#define BGE_LPMBX_TX_HOST_PROD0_HI	0x5900
148784059Swpaul#define BGE_LPMBX_TX_HOST_PROD0_LO	0x5904
148884059Swpaul#define BGE_LPMBX_TX_HOST_PROD1_HI	0x5908
148984059Swpaul#define BGE_LPMBX_TX_HOST_PROD1_LO	0x590C
149084059Swpaul#define BGE_LPMBX_TX_HOST_PROD2_HI	0x5910
149184059Swpaul#define BGE_LPMBX_TX_HOST_PROD2_LO	0x5914
149284059Swpaul#define BGE_LPMBX_TX_HOST_PROD3_HI	0x5918
149384059Swpaul#define BGE_LPMBX_TX_HOST_PROD3_LO	0x591C
149484059Swpaul#define BGE_LPMBX_TX_HOST_PROD4_HI	0x5920
149584059Swpaul#define BGE_LPMBX_TX_HOST_PROD4_LO	0x5924
149684059Swpaul#define BGE_LPMBX_TX_HOST_PROD5_HI	0x5928
149784059Swpaul#define BGE_LPMBX_TX_HOST_PROD5_LO	0x592C
149884059Swpaul#define BGE_LPMBX_TX_HOST_PROD6_HI	0x5930
149984059Swpaul#define BGE_LPMBX_TX_HOST_PROD6_LO	0x5934
150084059Swpaul#define BGE_LPMBX_TX_HOST_PROD7_HI	0x5938
150184059Swpaul#define BGE_LPMBX_TX_HOST_PROD7_LO	0x593C
150284059Swpaul#define BGE_LPMBX_TX_HOST_PROD8_HI	0x5940
150384059Swpaul#define BGE_LPMBX_TX_HOST_PROD8_LO	0x5944
150484059Swpaul#define BGE_LPMBX_TX_HOST_PROD9_HI	0x5948
150584059Swpaul#define BGE_LPMBX_TX_HOST_PROD9_LO	0x594C
150684059Swpaul#define BGE_LPMBX_TX_HOST_PROD10_HI	0x5950
150784059Swpaul#define BGE_LPMBX_TX_HOST_PROD10_LO	0x5954
150884059Swpaul#define BGE_LPMBX_TX_HOST_PROD11_HI	0x5958
150984059Swpaul#define BGE_LPMBX_TX_HOST_PROD11_LO	0x595C
151084059Swpaul#define BGE_LPMBX_TX_HOST_PROD12_HI	0x5960
151184059Swpaul#define BGE_LPMBX_TX_HOST_PROD12_LO	0x5964
151284059Swpaul#define BGE_LPMBX_TX_HOST_PROD13_HI	0x5968
151384059Swpaul#define BGE_LPMBX_TX_HOST_PROD13_LO	0x596C
151484059Swpaul#define BGE_LPMBX_TX_HOST_PROD14_HI	0x5970
151584059Swpaul#define BGE_LPMBX_TX_HOST_PROD14_LO	0x5974
151684059Swpaul#define BGE_LPMBX_TX_HOST_PROD15_HI	0x5978
151784059Swpaul#define BGE_LPMBX_TX_HOST_PROD15_LO	0x597C
151884059Swpaul#define BGE_LPMBX_TX_NIC_PROD0_HI	0x5980
151984059Swpaul#define BGE_LPMBX_TX_NIC_PROD0_LO	0x5984
152084059Swpaul#define BGE_LPMBX_TX_NIC_PROD1_HI	0x5988
152184059Swpaul#define BGE_LPMBX_TX_NIC_PROD1_LO	0x598C
152284059Swpaul#define BGE_LPMBX_TX_NIC_PROD2_HI	0x5990
152384059Swpaul#define BGE_LPMBX_TX_NIC_PROD2_LO	0x5994
152484059Swpaul#define BGE_LPMBX_TX_NIC_PROD3_HI	0x5998
152584059Swpaul#define BGE_LPMBX_TX_NIC_PROD3_LO	0x599C
152684059Swpaul#define BGE_LPMBX_TX_NIC_PROD4_HI	0x59A0
152784059Swpaul#define BGE_LPMBX_TX_NIC_PROD4_LO	0x59A4
152884059Swpaul#define BGE_LPMBX_TX_NIC_PROD5_HI	0x59A8
152984059Swpaul#define BGE_LPMBX_TX_NIC_PROD5_LO	0x59AC
153084059Swpaul#define BGE_LPMBX_TX_NIC_PROD6_HI	0x59B0
153184059Swpaul#define BGE_LPMBX_TX_NIC_PROD6_LO	0x59B4
153284059Swpaul#define BGE_LPMBX_TX_NIC_PROD7_HI	0x59B8
153384059Swpaul#define BGE_LPMBX_TX_NIC_PROD7_LO	0x59BC
153484059Swpaul#define BGE_LPMBX_TX_NIC_PROD8_HI	0x59C0
153584059Swpaul#define BGE_LPMBX_TX_NIC_PROD8_LO	0x59C4
153684059Swpaul#define BGE_LPMBX_TX_NIC_PROD9_HI	0x59C8
153784059Swpaul#define BGE_LPMBX_TX_NIC_PROD9_LO	0x59CC
153884059Swpaul#define BGE_LPMBX_TX_NIC_PROD10_HI	0x59D0
153984059Swpaul#define BGE_LPMBX_TX_NIC_PROD10_LO	0x59D4
154084059Swpaul#define BGE_LPMBX_TX_NIC_PROD11_HI	0x59D8
154184059Swpaul#define BGE_LPMBX_TX_NIC_PROD11_LO	0x59DC
154284059Swpaul#define BGE_LPMBX_TX_NIC_PROD12_HI	0x59E0
154384059Swpaul#define BGE_LPMBX_TX_NIC_PROD12_LO	0x59E4
154484059Swpaul#define BGE_LPMBX_TX_NIC_PROD13_HI	0x59E8
154584059Swpaul#define BGE_LPMBX_TX_NIC_PROD13_LO	0x59EC
154684059Swpaul#define BGE_LPMBX_TX_NIC_PROD14_HI	0x59F0
154784059Swpaul#define BGE_LPMBX_TX_NIC_PROD14_LO	0x59F4
154884059Swpaul#define BGE_LPMBX_TX_NIC_PROD15_HI	0x59F8
154984059Swpaul#define BGE_LPMBX_TX_NIC_PROD15_LO	0x59FC
155084059Swpaul
155184059Swpaul/*
155284059Swpaul * Flow throw Queue reset register
155384059Swpaul */
155484059Swpaul#define BGE_FTQ_RESET			0x5C00
155584059Swpaul
155684059Swpaul#define BGE_FTQRESET_DMAREAD		0x00000002
155784059Swpaul#define BGE_FTQRESET_DMAHIPRIO_RD	0x00000004
155884059Swpaul#define BGE_FTQRESET_DMADONE		0x00000010
155984059Swpaul#define BGE_FTQRESET_SBDC		0x00000020
156084059Swpaul#define BGE_FTQRESET_SDI		0x00000040
156184059Swpaul#define BGE_FTQRESET_WDMA		0x00000080
156284059Swpaul#define BGE_FTQRESET_DMAHIPRIO_WR	0x00000100
156384059Swpaul#define BGE_FTQRESET_TYPE1_SOFTWARE	0x00000200
156484059Swpaul#define BGE_FTQRESET_SDC		0x00000400
156584059Swpaul#define BGE_FTQRESET_HCC		0x00000800
156684059Swpaul#define BGE_FTQRESET_TXFIFO		0x00001000
156784059Swpaul#define BGE_FTQRESET_MBC		0x00002000
156884059Swpaul#define BGE_FTQRESET_RBDC		0x00004000
156984059Swpaul#define BGE_FTQRESET_RXLP		0x00008000
157084059Swpaul#define BGE_FTQRESET_RDBDI		0x00010000
157184059Swpaul#define BGE_FTQRESET_RDC		0x00020000
157284059Swpaul#define BGE_FTQRESET_TYPE2_SOFTWARE	0x00040000
157384059Swpaul
157484059Swpaul/*
157584059Swpaul * Message Signaled Interrupt registers
157684059Swpaul */
157784059Swpaul#define BGE_MSI_MODE			0x6000
157884059Swpaul#define BGE_MSI_STATUS			0x6004
157984059Swpaul#define BGE_MSI_FIFOACCESS		0x6008
158084059Swpaul
158184059Swpaul/* MSI mode register */
158284059Swpaul#define BGE_MSIMODE_RESET		0x00000001
158384059Swpaul#define BGE_MSIMODE_ENABLE		0x00000002
158484059Swpaul#define BGE_MSIMODE_PCI_TGT_ABRT_ATTN	0x00000004
158584059Swpaul#define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN	0x00000008
158684059Swpaul#define BGE_MSIMODE_PCI_PERR_ATTN	0x00000010
158784059Swpaul#define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN	0x00000020
158884059Swpaul#define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN	0x00000040
158984059Swpaul
159084059Swpaul/* MSI status register */
159184059Swpaul#define BGE_MSISTAT_PCI_TGT_ABRT_ATTN	0x00000004
159284059Swpaul#define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN	0x00000008
159384059Swpaul#define BGE_MSISTAT_PCI_PERR_ATTN	0x00000010
159484059Swpaul#define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN	0x00000020
159584059Swpaul#define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN	0x00000040
159684059Swpaul
159784059Swpaul
159884059Swpaul/*
159984059Swpaul * DMA Completion registers
160084059Swpaul */
160184059Swpaul#define BGE_DMAC_MODE			0x6400
160284059Swpaul
160384059Swpaul/* DMA Completion mode register */
160484059Swpaul#define BGE_DMACMODE_RESET		0x00000001
160584059Swpaul#define BGE_DMACMODE_ENABLE		0x00000002
160684059Swpaul
160784059Swpaul
160884059Swpaul/*
160984059Swpaul * General control registers.
161084059Swpaul */
161184059Swpaul#define BGE_MODE_CTL			0x6800
161284059Swpaul#define BGE_MISC_CFG			0x6804
161384059Swpaul#define BGE_MISC_LOCAL_CTL		0x6808
161484059Swpaul#define BGE_EE_ADDR			0x6838
161584059Swpaul#define BGE_EE_DATA			0x683C
161684059Swpaul#define BGE_EE_CTL			0x6840
161784059Swpaul#define BGE_MDI_CTL			0x6844
161884059Swpaul#define BGE_EE_DELAY			0x6848
161984059Swpaul
162084059Swpaul/* Mode control register */
162184059Swpaul#define BGE_MODECTL_INT_SNDCOAL_ONLY	0x00000001
162284059Swpaul#define BGE_MODECTL_BYTESWAP_NONFRAME	0x00000002
162384059Swpaul#define BGE_MODECTL_WORDSWAP_NONFRAME	0x00000004
162484059Swpaul#define BGE_MODECTL_BYTESWAP_DATA	0x00000010
162584059Swpaul#define BGE_MODECTL_WORDSWAP_DATA	0x00000020
162684059Swpaul#define BGE_MODECTL_NO_FRAME_CRACKING	0x00000200
162784059Swpaul#define BGE_MODECTL_NO_RX_CRC		0x00000400
162884059Swpaul#define BGE_MODECTL_RX_BADFRAMES	0x00000800
162984059Swpaul#define BGE_MODECTL_NO_TX_INTR		0x00002000
163084059Swpaul#define BGE_MODECTL_NO_RX_INTR		0x00004000
163184059Swpaul#define BGE_MODECTL_FORCE_PCI32		0x00008000
163284059Swpaul#define BGE_MODECTL_STACKUP		0x00010000
163384059Swpaul#define BGE_MODECTL_HOST_SEND_BDS	0x00020000
163484059Swpaul#define BGE_MODECTL_TX_NO_PHDR_CSUM	0x00100000
163584059Swpaul#define BGE_MODECTL_RX_NO_PHDR_CSUM	0x00800000
163684059Swpaul#define BGE_MODECTL_TX_ATTN_INTR	0x01000000
163784059Swpaul#define BGE_MODECTL_RX_ATTN_INTR	0x02000000
163884059Swpaul#define BGE_MODECTL_MAC_ATTN_INTR	0x04000000
163984059Swpaul#define BGE_MODECTL_DMA_ATTN_INTR	0x08000000
164084059Swpaul#define BGE_MODECTL_FLOWCTL_ATTN_INTR	0x10000000
164184059Swpaul#define BGE_MODECTL_4X_SENDRING_SZ	0x20000000
164284059Swpaul#define BGE_MODECTL_FW_PROCESS_MCASTS	0x40000000
164384059Swpaul
164484059Swpaul/* Misc. config register */
164584059Swpaul#define BGE_MISCCFG_RESET_CORE_CLOCKS	0x00000001
164684059Swpaul#define BGE_MISCCFG_TIMER_PRESCALER	0x000000FE
164784059Swpaul
164884059Swpaul#define BGE_32BITTIME_66MHZ		(0x41 << 1)
164984059Swpaul
165084059Swpaul/* Misc. Local Control */
165184059Swpaul#define BGE_MLC_INTR_STATE		0x00000001
165284059Swpaul#define BGE_MLC_INTR_CLR		0x00000002
165384059Swpaul#define BGE_MLC_INTR_SET		0x00000004
165484059Swpaul#define BGE_MLC_INTR_ONATTN		0x00000008
165584059Swpaul#define BGE_MLC_MISCIO_IN0		0x00000100
165684059Swpaul#define BGE_MLC_MISCIO_IN1		0x00000200
165784059Swpaul#define BGE_MLC_MISCIO_IN2		0x00000400
165884059Swpaul#define BGE_MLC_MISCIO_OUTEN0		0x00000800
165984059Swpaul#define BGE_MLC_MISCIO_OUTEN1		0x00001000
166084059Swpaul#define BGE_MLC_MISCIO_OUTEN2		0x00002000
166184059Swpaul#define BGE_MLC_MISCIO_OUT0		0x00004000
166284059Swpaul#define BGE_MLC_MISCIO_OUT1		0x00008000
166384059Swpaul#define BGE_MLC_MISCIO_OUT2		0x00010000
166484059Swpaul#define BGE_MLC_EXTRAM_ENB		0x00020000
166584059Swpaul#define BGE_MLC_SRAM_SIZE		0x001C0000
166684059Swpaul#define BGE_MLC_BANK_SEL		0x00200000 /* 0 = 2 banks, 1 == 1 */
166784059Swpaul#define BGE_MLC_SSRAM_TYPE		0x00400000 /* 1 = ZBT, 0 = standard */
166884059Swpaul#define BGE_MLC_SSRAM_CYC_DESEL		0x00800000
166984059Swpaul#define BGE_MLC_AUTO_EEPROM		0x01000000
167084059Swpaul
167184059Swpaul#define BGE_SSRAMSIZE_256KB		0x00000000
167284059Swpaul#define BGE_SSRAMSIZE_512KB		0x00040000
167384059Swpaul#define BGE_SSRAMSIZE_1MB		0x00080000
167484059Swpaul#define BGE_SSRAMSIZE_2MB		0x000C0000
167584059Swpaul#define BGE_SSRAMSIZE_4MB		0x00100000
167684059Swpaul#define BGE_SSRAMSIZE_8MB		0x00140000
167784059Swpaul#define BGE_SSRAMSIZE_16M		0x00180000
167884059Swpaul
167984059Swpaul/* EEPROM address register */
168084059Swpaul#define BGE_EEADDR_ADDRESS		0x0000FFFC
168184059Swpaul#define BGE_EEADDR_HALFCLK		0x01FF0000
168284059Swpaul#define BGE_EEADDR_START		0x02000000
168384059Swpaul#define BGE_EEADDR_DEVID		0x1C000000
168484059Swpaul#define BGE_EEADDR_RESET		0x20000000
168584059Swpaul#define BGE_EEADDR_DONE			0x40000000
168684059Swpaul#define BGE_EEADDR_RW			0x80000000 /* 1 = rd, 0 = wr */
168784059Swpaul
168884059Swpaul#define BGE_EEDEVID(x)			((x & 7) << 26)
168984059Swpaul#define BGE_EEHALFCLK(x)		((x & 0x1FF) << 16)
169084059Swpaul#define BGE_HALFCLK_384SCL		0x60
169184059Swpaul#define BGE_EE_READCMD \
169284059Swpaul	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
169384059Swpaul	BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
169484059Swpaul#define BGE_EE_WRCMD \
169584059Swpaul	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
169684059Swpaul	BGE_EEADDR_START|BGE_EEADDR_DONE)
169784059Swpaul
169884059Swpaul/* EEPROM Control register */
169984059Swpaul#define BGE_EECTL_CLKOUT_TRISTATE	0x00000001
170084059Swpaul#define BGE_EECTL_CLKOUT		0x00000002
170184059Swpaul#define BGE_EECTL_CLKIN			0x00000004
170284059Swpaul#define BGE_EECTL_DATAOUT_TRISTATE	0x00000008
170384059Swpaul#define BGE_EECTL_DATAOUT		0x00000010
170484059Swpaul#define BGE_EECTL_DATAIN		0x00000020
170584059Swpaul
170684059Swpaul/* MDI (MII/GMII) access register */
170784059Swpaul#define BGE_MDI_DATA			0x00000001
170884059Swpaul#define BGE_MDI_DIR			0x00000002
170984059Swpaul#define BGE_MDI_SEL			0x00000004
171084059Swpaul#define BGE_MDI_CLK			0x00000008
171184059Swpaul
171284059Swpaul#define BGE_MEMWIN_START		0x00008000
171384059Swpaul#define BGE_MEMWIN_END			0x0000FFFF
171484059Swpaul
171584059Swpaul
171684059Swpaul#define BGE_MEMWIN_READ(sc, x, val)					\
171784059Swpaul	do {								\
171884059Swpaul		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
171984059Swpaul		    (0xFFFF0000 & x), 4);				\
172084059Swpaul		val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF));	\
172184059Swpaul	} while(0)
172284059Swpaul
172384059Swpaul#define BGE_MEMWIN_WRITE(sc, x, val)					\
172484059Swpaul	do {								\
172584059Swpaul		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
172684059Swpaul		    (0xFFFF0000 & x), 4);				\
172784059Swpaul		CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val);	\
172884059Swpaul	} while(0)
172984059Swpaul
173084059Swpaul/*
173184059Swpaul * This magic number is used to prevent PXE restart when we
173284059Swpaul * issue a software reset. We write this magic number to the
173384059Swpaul * firmware mailbox at 0xB50 in order to prevent the PXE boot
173484059Swpaul * code from running.
173584059Swpaul */
173684059Swpaul#define BGE_MAGIC_NUMBER                0x4B657654
173784059Swpaul
173884059Swpaultypedef struct {
173984059Swpaul	u_int32_t		bge_addr_hi;
174084059Swpaul	u_int32_t		bge_addr_lo;
174184059Swpaul} bge_hostaddr;
1742118026Swpaul
1743115200Sps#define BGE_HOSTADDR(x, y)						\
1744115200Sps	do {								\
1745115200Sps		(x).bge_addr_lo = ((u_int64_t) (y) & 0xffffffff);	\
1746115200Sps		(x).bge_addr_hi = ((u_int64_t) (y) >> 32);		\
1747115200Sps	} while(0)
174884059Swpaul
1749118026Swpaul#define BGE_ADDR_LO(y)	\
1750118026Swpaul	((u_int64_t) (y) & 0xFFFFFFFF)
1751118026Swpaul#define BGE_ADDR_HI(y)	\
1752118026Swpaul	((u_int64_t) (y) >> 32)
1753118026Swpaul
175484059Swpaul/* Ring control block structure */
175584059Swpaulstruct bge_rcb {
175684059Swpaul	bge_hostaddr		bge_hostaddr;
1757108847Sjdp	u_int32_t		bge_maxlen_flags;
175884059Swpaul	u_int32_t		bge_nicaddr;
175984059Swpaul};
1760108847Sjdp#define BGE_RCB_MAXLEN_FLAGS(maxlen, flags)	((maxlen) << 16 | (flags))
176184059Swpaul
176284059Swpaul#define BGE_RCB_FLAG_USE_EXT_RX_BD	0x0001
176384059Swpaul#define BGE_RCB_FLAG_RING_DISABLED	0x0002
176484059Swpaul
176584059Swpaulstruct bge_tx_bd {
176684059Swpaul	bge_hostaddr		bge_addr;
176784059Swpaul	u_int16_t		bge_flags;
176884059Swpaul	u_int16_t		bge_len;
176984059Swpaul	u_int16_t		bge_vlan_tag;
177084059Swpaul	u_int16_t		bge_rsvd;
177184059Swpaul};
177284059Swpaul
177384059Swpaul#define BGE_TXBDFLAG_TCP_UDP_CSUM	0x0001
177484059Swpaul#define BGE_TXBDFLAG_IP_CSUM		0x0002
177584059Swpaul#define BGE_TXBDFLAG_END		0x0004
177684059Swpaul#define BGE_TXBDFLAG_IP_FRAG		0x0008
177784059Swpaul#define BGE_TXBDFLAG_IP_FRAG_END	0x0010
177884059Swpaul#define BGE_TXBDFLAG_VLAN_TAG		0x0040
177984059Swpaul#define BGE_TXBDFLAG_COAL_NOW		0x0080
178084059Swpaul#define BGE_TXBDFLAG_CPU_PRE_DMA	0x0100
178184059Swpaul#define BGE_TXBDFLAG_CPU_POST_DMA	0x0200
178284059Swpaul#define BGE_TXBDFLAG_INSERT_SRC_ADDR	0x1000
178384059Swpaul#define BGE_TXBDFLAG_CHOOSE_SRC_ADDR	0x6000
178484059Swpaul#define BGE_TXBDFLAG_NO_CRC		0x8000
178584059Swpaul
178684059Swpaul#define BGE_NIC_TXRING_ADDR(ringno, size)	\
178784059Swpaul	BGE_SEND_RING_1_TO_4 +			\
178884059Swpaul	((ringno * sizeof(struct bge_tx_bd) * size) / 4)
178984059Swpaul
179084059Swpaulstruct bge_rx_bd {
179184059Swpaul	bge_hostaddr		bge_addr;
179284059Swpaul	u_int16_t		bge_len;
179384059Swpaul	u_int16_t		bge_idx;
179484059Swpaul	u_int16_t		bge_flags;
179584059Swpaul	u_int16_t		bge_type;
179684059Swpaul	u_int16_t		bge_tcp_udp_csum;
179784059Swpaul	u_int16_t		bge_ip_csum;
179884059Swpaul	u_int16_t		bge_vlan_tag;
179984059Swpaul	u_int16_t		bge_error_flag;
180084059Swpaul	u_int32_t		bge_rsvd;
180184059Swpaul	u_int32_t		bge_opaque;
180284059Swpaul};
180384059Swpaul
180484059Swpaul#define BGE_RXBDFLAG_END		0x0004
180584059Swpaul#define BGE_RXBDFLAG_JUMBO_RING		0x0020
180684059Swpaul#define BGE_RXBDFLAG_VLAN_TAG		0x0040
180784059Swpaul#define BGE_RXBDFLAG_ERROR		0x0400
180884059Swpaul#define BGE_RXBDFLAG_MINI_RING		0x0800
180984059Swpaul#define BGE_RXBDFLAG_IP_CSUM		0x1000
181084059Swpaul#define BGE_RXBDFLAG_TCP_UDP_CSUM	0x2000
181184059Swpaul#define BGE_RXBDFLAG_TCP_UDP_IS_TCP	0x4000
181284059Swpaul
181384059Swpaul#define BGE_RXERRFLAG_BAD_CRC		0x0001
181484059Swpaul#define BGE_RXERRFLAG_COLL_DETECT	0x0002
181584059Swpaul#define BGE_RXERRFLAG_LINK_LOST		0x0004
181684059Swpaul#define BGE_RXERRFLAG_PHY_DECODE_ERR	0x0008
181784059Swpaul#define BGE_RXERRFLAG_MAC_ABORT		0x0010
181884059Swpaul#define BGE_RXERRFLAG_RUNT		0x0020
181984059Swpaul#define BGE_RXERRFLAG_TRUNC_NO_RSRCS	0x0040
182084059Swpaul#define BGE_RXERRFLAG_GIANT		0x0080
182184059Swpaul
182284059Swpaulstruct bge_sts_idx {
182384059Swpaul	u_int16_t		bge_rx_prod_idx;
182484059Swpaul	u_int16_t		bge_tx_cons_idx;
182584059Swpaul};
182684059Swpaul
182784059Swpaulstruct bge_status_block {
182884059Swpaul	u_int32_t		bge_status;
182984059Swpaul	u_int32_t		bge_rsvd0;
183084059Swpaul	u_int16_t		bge_rx_jumbo_cons_idx;
183184059Swpaul	u_int16_t		bge_rx_std_cons_idx;
183284059Swpaul	u_int16_t		bge_rx_mini_cons_idx;
183384059Swpaul	u_int16_t		bge_rsvd1;
183484059Swpaul	struct bge_sts_idx	bge_idx[16];
183584059Swpaul};
183684059Swpaul
183784059Swpaul#define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx
183884059Swpaul#define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx
183984059Swpaul
184084059Swpaul#define BGE_STATFLAG_UPDATED		0x00000001
184184059Swpaul#define BGE_STATFLAG_LINKSTATE_CHANGED	0x00000002
184284059Swpaul#define BGE_STATFLAG_ERROR		0x00000004
184384059Swpaul
184484059Swpaul
184584059Swpaul/*
184684059Swpaul * Broadcom Vendor ID
184784059Swpaul * (Note: the BCM570x still defaults to the Alteon PCI vendor ID
184884059Swpaul * even though they're now manufactured by Broadcom)
184984059Swpaul */
185084059Swpaul#define BCOM_VENDORID			0x14E4
185184059Swpaul#define BCOM_DEVICEID_BCM5700		0x1644
185284059Swpaul#define BCOM_DEVICEID_BCM5701		0x1645
1853117659Swpaul#define BCOM_DEVICEID_BCM5702		0x16A6
1854117659Swpaul#define BCOM_DEVICEID_BCM5702X		0x16C6
1855117659Swpaul#define BCOM_DEVICEID_BCM5703		0x16A7
1856117659Swpaul#define BCOM_DEVICEID_BCM5703X		0x16C7
1857114547Sps#define BCOM_DEVICEID_BCM5704C		0x1648
1858114547Sps#define BCOM_DEVICEID_BCM5704S		0x16A8
1859117659Swpaul#define BCOM_DEVICEID_BCM5705		0x1653
1860129640Sps#define BCOM_DEVICEID_BCM5705K		0x1654
1861117659Swpaul#define BCOM_DEVICEID_BCM5705M		0x165D
1862117659Swpaul#define BCOM_DEVICEID_BCM5705M_ALT	0x165E
1863117659Swpaul#define BCOM_DEVICEID_BCM5782		0x1696
1864121810Swpaul#define BCOM_DEVICEID_BCM5788		0x169C
1865118814Swpaul#define BCOM_DEVICEID_BCM5901		0x170D
1866118814Swpaul#define BCOM_DEVICEID_BCM5901A2		0x170E
186784059Swpaul
186884059Swpaul/*
186984059Swpaul * Alteon AceNIC PCI vendor/device ID.
187084059Swpaul */
187184059Swpaul#define ALT_VENDORID			0x12AE
187284059Swpaul#define ALT_DEVICEID_ACENIC		0x0001
187384059Swpaul#define ALT_DEVICEID_ACENIC_COPPER	0x0002
187484059Swpaul#define ALT_DEVICEID_BCM5700		0x0003
187584059Swpaul#define ALT_DEVICEID_BCM5701		0x0004
187684059Swpaul
187784059Swpaul/*
187884059Swpaul * 3Com 3c985 PCI vendor/device ID.
187984059Swpaul */
188084059Swpaul#define TC_VENDORID			0x10B7
188184059Swpaul#define TC_DEVICEID_3C985		0x0001
188284059Swpaul#define TC_DEVICEID_3C996		0x0003
188384059Swpaul
188484059Swpaul/*
188584059Swpaul * SysKonnect PCI vendor ID
188684059Swpaul */
188784059Swpaul#define SK_VENDORID			0x1148
188884059Swpaul#define SK_DEVICEID_ALTIMA		0x4400
188984059Swpaul#define SK_SUBSYSID_9D21		0x4421
189084059Swpaul#define SK_SUBSYSID_9D41		0x4441
189184059Swpaul
189284059Swpaul/*
189389835Sjdp * Altima PCI vendor/device ID.
189489835Sjdp */
189589835Sjdp#define ALTIMA_VENDORID			0x173b
189689835Sjdp#define ALTIMA_DEVICE_AC1000		0x03e8
1897124257Swpaul#define ALTIMA_DEVICE_AC1002		0x03e9
1898100695Sjdp#define ALTIMA_DEVICE_AC9100	 	0x03ea
189989835Sjdp
190089835Sjdp/*
1901119157Sambrisko * Dell PCI vendor ID
1902119157Sambrisko */
1903119157Sambrisko
1904119157Sambrisko#define DELL_VENDORID			0x1028
1905119157Sambrisko
1906119157Sambrisko/*
190784059Swpaul * Offset of MAC address inside EEPROM.
190884059Swpaul */
190984059Swpaul#define BGE_EE_MAC_OFFSET		0x7C
191084059Swpaul#define BGE_EE_HWCFG_OFFSET		0xC8
191184059Swpaul
191293751Swpaul#define BGE_HWCFG_VOLTAGE		0x00000003
191393751Swpaul#define BGE_HWCFG_PHYLED_MODE		0x0000000C
191493751Swpaul#define BGE_HWCFG_MEDIA			0x00000030
191593751Swpaul
191693751Swpaul#define BGE_VOLTAGE_1POINT3		0x00000000
191793751Swpaul#define BGE_VOLTAGE_1POINT8		0x00000001
191893751Swpaul
191993751Swpaul#define BGE_PHYLEDMODE_UNSPEC		0x00000000
192093751Swpaul#define BGE_PHYLEDMODE_TRIPLELED	0x00000004
192193751Swpaul#define BGE_PHYLEDMODE_SINGLELED	0x00000008
192293751Swpaul
192393751Swpaul#define BGE_MEDIA_UNSPEC		0x00000000
192493751Swpaul#define BGE_MEDIA_COPPER		0x00000010
192593751Swpaul#define BGE_MEDIA_FIBER			0x00000020
192693751Swpaul
192784059Swpaul#define BGE_PCI_READ_CMD		0x06000000
192884059Swpaul#define BGE_PCI_WRITE_CMD		0x70000000
192984059Swpaul
193084059Swpaul#define BGE_TICKS_PER_SEC		1000000
193184059Swpaul
193284059Swpaul/*
193384059Swpaul * Ring size constants.
193484059Swpaul */
193584059Swpaul#define BGE_EVENT_RING_CNT	256
193684059Swpaul#define BGE_CMD_RING_CNT	64
193784059Swpaul#define BGE_STD_RX_RING_CNT	512
193884059Swpaul#define BGE_JUMBO_RX_RING_CNT	256
193984059Swpaul#define BGE_MINI_RX_RING_CNT	1024
194084059Swpaul#define BGE_RETURN_RING_CNT	1024
194184059Swpaul
1942117659Swpaul/* 5705 has smaller return ring size */
1943117659Swpaul
1944117659Swpaul#define BGE_RETURN_RING_CNT_5705	512
1945117659Swpaul
194684059Swpaul/*
194784059Swpaul * Possible TX ring sizes.
194884059Swpaul */
194984059Swpaul#define BGE_TX_RING_CNT_128	128
195084059Swpaul#define BGE_TX_RING_BASE_128	0x3800
195184059Swpaul
195284059Swpaul#define BGE_TX_RING_CNT_256	256
195384059Swpaul#define BGE_TX_RING_BASE_256	0x3000
195484059Swpaul
195584059Swpaul#define BGE_TX_RING_CNT_512	512
195684059Swpaul#define BGE_TX_RING_BASE_512	0x2000
195784059Swpaul
195884059Swpaul#define BGE_TX_RING_CNT		BGE_TX_RING_CNT_512
195984059Swpaul#define BGE_TX_RING_BASE	BGE_TX_RING_BASE_512
196084059Swpaul
196184059Swpaul/*
196284059Swpaul * Tigon III statistics counters.
196384059Swpaul */
1964117659Swpaul/* Statistics maintained MAC Receive block. */
1965117659Swpaulstruct bge_rx_mac_stats {
196684059Swpaul	bge_hostaddr		ifHCInOctets;
196784059Swpaul	bge_hostaddr		Reserved1;
196884059Swpaul	bge_hostaddr		etherStatsFragments;
196984059Swpaul	bge_hostaddr		ifHCInUcastPkts;
197084059Swpaul	bge_hostaddr		ifHCInMulticastPkts;
197184059Swpaul	bge_hostaddr		ifHCInBroadcastPkts;
197284059Swpaul	bge_hostaddr		dot3StatsFCSErrors;
197384059Swpaul	bge_hostaddr		dot3StatsAlignmentErrors;
197484059Swpaul	bge_hostaddr		xonPauseFramesReceived;
197584059Swpaul	bge_hostaddr		xoffPauseFramesReceived;
197684059Swpaul	bge_hostaddr		macControlFramesReceived;
197784059Swpaul	bge_hostaddr		xoffStateEntered;
197884059Swpaul	bge_hostaddr		dot3StatsFramesTooLong;
197984059Swpaul	bge_hostaddr		etherStatsJabbers;
198084059Swpaul	bge_hostaddr		etherStatsUndersizePkts;
198184059Swpaul	bge_hostaddr		inRangeLengthError;
198284059Swpaul	bge_hostaddr		outRangeLengthError;
198384059Swpaul	bge_hostaddr		etherStatsPkts64Octets;
198484059Swpaul	bge_hostaddr		etherStatsPkts65Octetsto127Octets;
198584059Swpaul	bge_hostaddr		etherStatsPkts128Octetsto255Octets;
198684059Swpaul	bge_hostaddr		etherStatsPkts256Octetsto511Octets;
198784059Swpaul	bge_hostaddr		etherStatsPkts512Octetsto1023Octets;
198884059Swpaul	bge_hostaddr		etherStatsPkts1024Octetsto1522Octets;
198984059Swpaul	bge_hostaddr		etherStatsPkts1523Octetsto2047Octets;
199084059Swpaul	bge_hostaddr		etherStatsPkts2048Octetsto4095Octets;
199184059Swpaul	bge_hostaddr		etherStatsPkts4096Octetsto8191Octets;
199284059Swpaul	bge_hostaddr		etherStatsPkts8192Octetsto9022Octets;
1993117659Swpaul};
199484059Swpaul
199584059Swpaul
1996117659Swpaul/* Statistics maintained MAC Transmit block. */
1997117659Swpaulstruct bge_tx_mac_stats {
199884059Swpaul	bge_hostaddr		ifHCOutOctets;
199984059Swpaul	bge_hostaddr		Reserved2;
200084059Swpaul	bge_hostaddr		etherStatsCollisions;
200184059Swpaul	bge_hostaddr		outXonSent;
200284059Swpaul	bge_hostaddr		outXoffSent;
200384059Swpaul	bge_hostaddr		flowControlDone;
200484059Swpaul	bge_hostaddr		dot3StatsInternalMacTransmitErrors;
200584059Swpaul	bge_hostaddr		dot3StatsSingleCollisionFrames;
200684059Swpaul	bge_hostaddr		dot3StatsMultipleCollisionFrames;
200784059Swpaul	bge_hostaddr		dot3StatsDeferredTransmissions;
200884059Swpaul	bge_hostaddr		Reserved3;
200984059Swpaul	bge_hostaddr		dot3StatsExcessiveCollisions;
201084059Swpaul	bge_hostaddr		dot3StatsLateCollisions;
201184059Swpaul	bge_hostaddr		dot3Collided2Times;
201284059Swpaul	bge_hostaddr		dot3Collided3Times;
201384059Swpaul	bge_hostaddr		dot3Collided4Times;
201484059Swpaul	bge_hostaddr		dot3Collided5Times;
201584059Swpaul	bge_hostaddr		dot3Collided6Times;
201684059Swpaul	bge_hostaddr		dot3Collided7Times;
201784059Swpaul	bge_hostaddr		dot3Collided8Times;
201884059Swpaul	bge_hostaddr		dot3Collided9Times;
201984059Swpaul	bge_hostaddr		dot3Collided10Times;
202084059Swpaul	bge_hostaddr		dot3Collided11Times;
202184059Swpaul	bge_hostaddr		dot3Collided12Times;
202284059Swpaul	bge_hostaddr		dot3Collided13Times;
202384059Swpaul	bge_hostaddr		dot3Collided14Times;
202484059Swpaul	bge_hostaddr		dot3Collided15Times;
202584059Swpaul	bge_hostaddr		ifHCOutUcastPkts;
202684059Swpaul	bge_hostaddr		ifHCOutMulticastPkts;
202784059Swpaul	bge_hostaddr		ifHCOutBroadcastPkts;
202884059Swpaul	bge_hostaddr		dot3StatsCarrierSenseErrors;
202984059Swpaul	bge_hostaddr		ifOutDiscards;
203084059Swpaul	bge_hostaddr		ifOutErrors;
2031117659Swpaul};
203284059Swpaul
2033117659Swpaul/* Stats counters access through registers */
2034117659Swpaulstruct bge_mac_stats_regs {
2035117659Swpaul	u_int32_t		ifHCOutOctets;
2036117659Swpaul	u_int32_t		Reserved0;
2037117659Swpaul	u_int32_t		etherStatsCollisions;
2038117659Swpaul	u_int32_t		outXonSent;
2039117659Swpaul	u_int32_t		outXoffSent;
2040117659Swpaul	u_int32_t		Reserved1;
2041117659Swpaul	u_int32_t		dot3StatsInternalMacTransmitErrors;
2042117659Swpaul	u_int32_t		dot3StatsSingleCollisionFrames;
2043117659Swpaul	u_int32_t		dot3StatsMultipleCollisionFrames;
2044117659Swpaul	u_int32_t		dot3StatsDeferredTransmissions;
2045117659Swpaul	u_int32_t		Reserved2;
2046117659Swpaul	u_int32_t		dot3StatsExcessiveCollisions;
2047117659Swpaul	u_int32_t		dot3StatsLateCollisions;
2048117659Swpaul	u_int32_t		Reserved3[14];
2049117659Swpaul	u_int32_t		ifHCOutUcastPkts;
2050117659Swpaul	u_int32_t		ifHCOutMulticastPkts;
2051117659Swpaul	u_int32_t		ifHCOutBroadcastPkts;
2052117659Swpaul	u_int32_t		Reserved4[2];
2053117659Swpaul	u_int32_t		ifHCInOctets;
2054117659Swpaul	u_int32_t		Reserved5;
2055117659Swpaul	u_int32_t		etherStatsFragments;
2056117659Swpaul	u_int32_t		ifHCInUcastPkts;
2057117659Swpaul	u_int32_t		ifHCInMulticastPkts;
2058117659Swpaul	u_int32_t		ifHCInBroadcastPkts;
2059117659Swpaul	u_int32_t		dot3StatsFCSErrors;
2060117659Swpaul	u_int32_t		dot3StatsAlignmentErrors;
2061117659Swpaul	u_int32_t		xonPauseFramesReceived;
2062117659Swpaul	u_int32_t		xoffPauseFramesReceived;
2063117659Swpaul	u_int32_t		macControlFramesReceived;
2064117659Swpaul	u_int32_t		xoffStateEntered;
2065117659Swpaul	u_int32_t		dot3StatsFramesTooLong;
2066117659Swpaul	u_int32_t		etherStatsJabbers;
2067117659Swpaul	u_int32_t		etherStatsUndersizePkts;
2068117659Swpaul};
2069117659Swpaul
2070117659Swpaulstruct bge_stats {
2071117659Swpaul	u_int8_t		Reserved0[256];
2072117659Swpaul
2073117659Swpaul	/* Statistics maintained by Receive MAC. */
2074117659Swpaul	struct bge_rx_mac_stats rxstats;
2075117659Swpaul
2076117659Swpaul	bge_hostaddr		Unused1[37];
2077117659Swpaul
2078117659Swpaul	/* Statistics maintained by Transmit MAC. */
2079117659Swpaul	struct bge_tx_mac_stats txstats;
2080117659Swpaul
208184059Swpaul	bge_hostaddr		Unused2[31];
208284059Swpaul
208384059Swpaul	/* Statistics maintained by Receive List Placement. */
208484059Swpaul	bge_hostaddr		COSIfHCInPkts[16];
208584059Swpaul	bge_hostaddr		COSFramesDroppedDueToFilters;
208684059Swpaul	bge_hostaddr		nicDmaWriteQueueFull;
208784059Swpaul	bge_hostaddr		nicDmaWriteHighPriQueueFull;
208884059Swpaul	bge_hostaddr		nicNoMoreRxBDs;
208984059Swpaul	bge_hostaddr		ifInDiscards;
209084059Swpaul	bge_hostaddr		ifInErrors;
209184059Swpaul	bge_hostaddr		nicRecvThresholdHit;
209284059Swpaul
209384059Swpaul	bge_hostaddr		Unused3[9];
209484059Swpaul
209584059Swpaul	/* Statistics maintained by Send Data Initiator. */
209684059Swpaul	bge_hostaddr		COSIfHCOutPkts[16];
209784059Swpaul	bge_hostaddr		nicDmaReadQueueFull;
209884059Swpaul	bge_hostaddr		nicDmaReadHighPriQueueFull;
209984059Swpaul	bge_hostaddr		nicSendDataCompQueueFull;
210084059Swpaul
210184059Swpaul	/* Statistics maintained by Host Coalescing. */
210284059Swpaul	bge_hostaddr		nicRingSetSendProdIndex;
210384059Swpaul	bge_hostaddr		nicRingStatusUpdate;
210484059Swpaul	bge_hostaddr		nicInterrupts;
210584059Swpaul	bge_hostaddr		nicAvoidedInterrupts;
210684059Swpaul	bge_hostaddr		nicSendThresholdHit;
210784059Swpaul
210884059Swpaul	u_int8_t		Reserved4[320];
210984059Swpaul};
211084059Swpaul
211184059Swpaul/*
211284059Swpaul * Tigon general information block. This resides in host memory
211384059Swpaul * and contains the status counters, ring control blocks and
211484059Swpaul * producer pointers.
211584059Swpaul */
211684059Swpaul
211784059Swpaulstruct bge_gib {
211884059Swpaul	struct bge_stats	bge_stats;
211984059Swpaul	struct bge_rcb		bge_tx_rcb[16];
212084059Swpaul	struct bge_rcb		bge_std_rx_rcb;
212184059Swpaul	struct bge_rcb		bge_jumbo_rx_rcb;
212284059Swpaul	struct bge_rcb		bge_mini_rx_rcb;
212384059Swpaul	struct bge_rcb		bge_return_rcb;
212484059Swpaul};
212584059Swpaul
212684059Swpaul#define BGE_FRAMELEN		1518
212784059Swpaul#define BGE_MAX_FRAMELEN	1536
212884059Swpaul#define BGE_JUMBO_FRAMELEN	9018
212984059Swpaul#define BGE_JUMBO_MTU		(BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
213084059Swpaul#define BGE_PAGE_SIZE		PAGE_SIZE
213184059Swpaul#define BGE_MIN_FRAMELEN		60
213284059Swpaul
213384059Swpaul/*
213484059Swpaul * Other utility macros.
213584059Swpaul */
213684059Swpaul#define BGE_INC(x, y)	(x) = (x + 1) % y
213784059Swpaul
213884059Swpaul/*
213984059Swpaul * Vital product data and structures.
214084059Swpaul */
214184059Swpaul#define BGE_VPD_FLAG		0x8000
214284059Swpaul
214384059Swpaul/* VPD structures */
214484059Swpaulstruct vpd_res {
214584059Swpaul	u_int8_t		vr_id;
214684059Swpaul	u_int8_t		vr_len;
214784059Swpaul	u_int8_t		vr_pad;
214884059Swpaul};
214984059Swpaul
215084059Swpaulstruct vpd_key {
215184059Swpaul	char			vk_key[2];
215284059Swpaul	u_int8_t		vk_len;
215384059Swpaul};
215484059Swpaul
215584059Swpaul#define VPD_RES_ID	0x82	/* ID string */
215684059Swpaul#define VPD_RES_READ	0x90	/* start of read only area */
215784059Swpaul#define VPD_RES_WRITE	0x81	/* start of read/write area */
215884059Swpaul#define VPD_RES_END	0x78	/* end tag */
215984059Swpaul
216084059Swpaul
216184059Swpaul/*
216284059Swpaul * Register access macros. The Tigon always uses memory mapped register
216384059Swpaul * accesses and all registers must be accessed with 32 bit operations.
216484059Swpaul */
216584059Swpaul
216684059Swpaul#define CSR_WRITE_4(sc, reg, val)	\
216784059Swpaul	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val)
216884059Swpaul
216984059Swpaul#define CSR_READ_4(sc, reg)		\
217084059Swpaul	bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg)
217184059Swpaul
217284059Swpaul#define BGE_SETBIT(sc, reg, x)	\
2173106696Salfred	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x)))
217484059Swpaul#define BGE_CLRBIT(sc, reg, x)	\
2175106696Salfred	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x)))
217684059Swpaul
217784059Swpaul#define PCI_SETBIT(dev, reg, x, s)	\
2178106696Salfred	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s)
217984059Swpaul#define PCI_CLRBIT(dev, reg, x, s)	\
2180106696Salfred	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s)
218184059Swpaul
218284059Swpaul/*
218384059Swpaul * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
218484059Swpaul * values are tuneable. They control the actual amount of buffers
218584059Swpaul * allocated for the standard, mini and jumbo receive rings.
218684059Swpaul */
218784059Swpaul
218884059Swpaul#define BGE_SSLOTS	256
218984059Swpaul#define BGE_MSLOTS	256
219084059Swpaul#define BGE_JSLOTS	384
219184059Swpaul
219284059Swpaul#define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN)
219384059Swpaul#define BGE_JLEN (BGE_JRAWLEN + (sizeof(u_int64_t) - \
219484059Swpaul	(BGE_JRAWLEN % sizeof(u_int64_t))))
219584059Swpaul#define BGE_JPAGESZ PAGE_SIZE
219684059Swpaul#define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
219784059Swpaul#define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
219884059Swpaul
219984059Swpaul/*
220084059Swpaul * Ring structures. Most of these reside in host memory and we tell
220184059Swpaul * the NIC where they are via the ring control blocks. The exceptions
220284059Swpaul * are the tx and command rings, which live in NIC memory and which
220384059Swpaul * we access via the shared memory window.
220484059Swpaul */
2205118026Swpaul
220684059Swpaulstruct bge_ring_data {
2207118026Swpaul	struct bge_rx_bd	*bge_rx_std_ring;
2208118026Swpaul	bus_addr_t		bge_rx_std_ring_paddr;
2209118026Swpaul	struct bge_rx_bd	*bge_rx_jumbo_ring;
2210118026Swpaul	bus_addr_t		bge_rx_jumbo_ring_paddr;
2211118026Swpaul	struct bge_rx_bd	*bge_rx_return_ring;
2212118026Swpaul	bus_addr_t		bge_rx_return_ring_paddr;
2213118026Swpaul	struct bge_tx_bd	*bge_tx_ring;
2214118026Swpaul	bus_addr_t		bge_tx_ring_paddr;
2215118026Swpaul	struct bge_status_block	*bge_status_block;
2216118026Swpaul	bus_addr_t		bge_status_block_paddr;
2217118026Swpaul	struct bge_stats	*bge_stats;
2218118026Swpaul	bus_addr_t		bge_stats_paddr;
2219118026Swpaul	void			*bge_jumbo_buf;
222084059Swpaul	struct bge_gib		bge_info;
222184059Swpaul};
222284059Swpaul
2223118026Swpaul#define BGE_STD_RX_RING_SZ	\
2224118026Swpaul	(sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT)
2225118026Swpaul#define BGE_JUMBO_RX_RING_SZ	\
2226118026Swpaul	(sizeof(struct bge_rx_bd) * BGE_JUMBO_RX_RING_CNT)
2227118026Swpaul#define BGE_TX_RING_SZ		\
2228118026Swpaul	(sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT)
2229118026Swpaul#define BGE_RX_RTN_RING_SZ(x)	\
2230118026Swpaul	(sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt)
2231118026Swpaul
2232118026Swpaul#define BGE_STATUS_BLK_SZ	sizeof (struct bge_status_block)
2233118026Swpaul
2234118026Swpaul#define BGE_STATS_SZ		sizeof (struct bge_stats)
2235118026Swpaul
223684059Swpaul/*
223784059Swpaul * Mbuf pointers. We need these to keep track of the virtual addresses
223884059Swpaul * of our mbuf chains since we can only convert from physical to virtual,
223984059Swpaul * not the other way around.
224084059Swpaul */
224184059Swpaulstruct bge_chain_data {
2242118026Swpaul	bus_dma_tag_t		bge_parent_tag;
2243118026Swpaul	bus_dma_tag_t		bge_rx_std_ring_tag;
2244118026Swpaul	bus_dma_tag_t		bge_rx_jumbo_ring_tag;
2245118026Swpaul	bus_dma_tag_t		bge_rx_return_ring_tag;
2246118026Swpaul	bus_dma_tag_t		bge_tx_ring_tag;
2247118026Swpaul	bus_dma_tag_t		bge_status_tag;
2248118026Swpaul	bus_dma_tag_t		bge_stats_tag;
2249118026Swpaul	bus_dma_tag_t		bge_jumbo_tag;
2250118026Swpaul	bus_dma_tag_t		bge_mtag;	/* mbuf mapping tag */
2251118026Swpaul	bus_dma_tag_t		bge_mtag_jumbo;	/* mbuf mapping tag */
2252118026Swpaul	bus_dmamap_t		bge_tx_dmamap[BGE_TX_RING_CNT];
2253118026Swpaul	bus_dmamap_t		bge_rx_std_dmamap[BGE_STD_RX_RING_CNT];
2254118026Swpaul	bus_dmamap_t		bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT];
2255118026Swpaul	bus_dmamap_t		bge_rx_std_ring_map;
2256118026Swpaul	bus_dmamap_t		bge_rx_jumbo_ring_map;
2257118026Swpaul	bus_dmamap_t		bge_tx_ring_map;
2258118026Swpaul	bus_dmamap_t		bge_rx_return_ring_map;
2259118026Swpaul	bus_dmamap_t		bge_status_map;
2260118026Swpaul	bus_dmamap_t		bge_stats_map;
2261118026Swpaul	bus_dmamap_t		bge_jumbo_map;
226284059Swpaul	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
226384059Swpaul	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
226484059Swpaul	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
226584059Swpaul	/* Stick the jumbo mem management stuff here too. */
226684059Swpaul	caddr_t			bge_jslots[BGE_JSLOTS];
226784059Swpaul};
226884059Swpaul
2269118026Swpaulstruct bge_dmamap_arg {
2270118026Swpaul	struct bge_softc	*sc;
2271118026Swpaul	bus_addr_t		bge_busaddr;
2272118026Swpaul	u_int16_t		bge_flags;
2273118026Swpaul	int			bge_idx;
2274118026Swpaul	int			bge_maxsegs;
2275118026Swpaul	struct bge_tx_bd	*bge_ring;
2276118026Swpaul};
2277118026Swpaul
227884059Swpaulstruct bge_type {
227984059Swpaul	u_int16_t		bge_vid;
228084059Swpaul	u_int16_t		bge_did;
228184059Swpaul	char			*bge_name;
228284059Swpaul};
228384059Swpaul
228484059Swpaul#define BGE_HWREV_TIGON		0x01
228584059Swpaul#define BGE_HWREV_TIGON_II	0x02
2286117659Swpaul#define BGE_TIMEOUT		100000
228784059Swpaul#define BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
228884059Swpaul
228984059Swpaulstruct bge_jpool_entry {
229084059Swpaul	int                             slot;
229184059Swpaul	SLIST_ENTRY(bge_jpool_entry)	jpool_entries;
229284059Swpaul};
229384059Swpaul
229484059Swpaulstruct bge_bcom_hack {
229584059Swpaul	int			reg;
229684059Swpaul	int			val;
229784059Swpaul};
229884059Swpaul
229984059Swpaulstruct bge_softc {
230084059Swpaul	struct arpcom		arpcom;		/* interface info */
230184059Swpaul	device_t		bge_dev;
2302122497Ssam	struct mtx		bge_mtx;
230384059Swpaul	device_t		bge_miibus;
230484059Swpaul	bus_space_handle_t	bge_bhandle;
230584059Swpaul	vm_offset_t		bge_vhandle;
230684059Swpaul	bus_space_tag_t		bge_btag;
230784059Swpaul	void			*bge_intrhand;
230884059Swpaul	struct resource		*bge_irq;
230984059Swpaul	struct resource		*bge_res;
231084059Swpaul	struct ifmedia		bge_ifmedia;	/* TBI media info */
231184059Swpaul	u_int8_t		bge_unit;	/* interface number */
231284059Swpaul	u_int8_t		bge_extram;	/* has external SSRAM */
231384059Swpaul	u_int8_t		bge_tbi;
231498779Sjdp	u_int8_t		bge_rx_alignment_bug;
2315114813Sps	u_int32_t		bge_chipid;
2316114813Sps	u_int8_t		bge_asicrev;
2317114813Sps	u_int8_t		bge_chiprev;
2318119157Sambrisko	u_int8_t		bge_no_3_led;
2319118026Swpaul	struct bge_ring_data	bge_ldata;	/* rings */
232084059Swpaul	struct bge_chain_data	bge_cdata;	/* mbufs */
232184059Swpaul	u_int16_t		bge_tx_saved_considx;
232284059Swpaul	u_int16_t		bge_rx_saved_considx;
232384059Swpaul	u_int16_t		bge_ev_saved_considx;
2324117659Swpaul	u_int16_t		bge_return_ring_cnt;
232584059Swpaul	u_int16_t		bge_std;	/* current std ring head */
232684059Swpaul	u_int16_t		bge_jumbo;	/* current jumo ring head */
232784059Swpaul	SLIST_HEAD(__bge_jfreehead, bge_jpool_entry)	bge_jfree_listhead;
232884059Swpaul	SLIST_HEAD(__bge_jinusehead, bge_jpool_entry)	bge_jinuse_listhead;
232984059Swpaul	u_int32_t		bge_stat_ticks;
233084059Swpaul	u_int32_t		bge_rx_coal_ticks;
233184059Swpaul	u_int32_t		bge_tx_coal_ticks;
233284059Swpaul	u_int32_t		bge_rx_max_coal_bds;
233384059Swpaul	u_int32_t		bge_tx_max_coal_bds;
233484059Swpaul	u_int32_t		bge_tx_buf_ratio;
233584059Swpaul	int			bge_if_flags;
233684059Swpaul	int			bge_txcnt;
233784059Swpaul	int			bge_link;
2338122497Ssam	struct callout		bge_stat_ch;
233984059Swpaul	char			*bge_vpd_prodname;
234084059Swpaul	char			*bge_vpd_readonly;
234184059Swpaul};
2342122497Ssam
2343122497Ssam#define	BGE_LOCK_INIT(_sc, _name) \
2344122497Ssam	mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF)
2345122497Ssam#define	BGE_LOCK(_sc)		mtx_lock(&(_sc)->bge_mtx)
2346122497Ssam#define	BGE_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->bge_mtx, MA_OWNED)
2347122497Ssam#define	BGE_UNLOCK(_sc)		mtx_unlock(&(_sc)->bge_mtx)
2348122497Ssam#define	BGE_LOCK_DESTROY(_sc)	mtx_destroy(&(_sc)->bge_mtx)
2349