if_bgereg.h revision 115200
184059Swpaul/*
284059Swpaul * Copyright (c) 2001 Wind River Systems
384059Swpaul * Copyright (c) 1997, 1998, 1999, 2001
484059Swpaul *	Bill Paul <wpaul@windriver.com>.  All rights reserved.
584059Swpaul *
684059Swpaul * Redistribution and use in source and binary forms, with or without
784059Swpaul * modification, are permitted provided that the following conditions
884059Swpaul * are met:
984059Swpaul * 1. Redistributions of source code must retain the above copyright
1084059Swpaul *    notice, this list of conditions and the following disclaimer.
1184059Swpaul * 2. Redistributions in binary form must reproduce the above copyright
1284059Swpaul *    notice, this list of conditions and the following disclaimer in the
1384059Swpaul *    documentation and/or other materials provided with the distribution.
1484059Swpaul * 3. All advertising materials mentioning features or use of this software
1584059Swpaul *    must display the following acknowledgement:
1684059Swpaul *	This product includes software developed by Bill Paul.
1784059Swpaul * 4. Neither the name of the author nor the names of any co-contributors
1884059Swpaul *    may be used to endorse or promote products derived from this software
1984059Swpaul *    without specific prior written permission.
2084059Swpaul *
2184059Swpaul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2284059Swpaul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2384059Swpaul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2484059Swpaul * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2584059Swpaul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2684059Swpaul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2784059Swpaul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2884059Swpaul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2984059Swpaul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3084059Swpaul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3184059Swpaul * THE POSSIBILITY OF SUCH DAMAGE.
3284059Swpaul *
3384059Swpaul * $FreeBSD: head/sys/dev/bge/if_bgereg.h 115200 2003-05-21 07:00:49Z ps $
3484059Swpaul */
3584059Swpaul
3684059Swpaul/*
3784059Swpaul * BCM570x memory map. The internal memory layout varies somewhat
3884059Swpaul * depending on whether or not we have external SSRAM attached.
3984059Swpaul * The BCM5700 can have up to 16MB of external memory. The BCM5701
4084059Swpaul * is apparently not designed to use external SSRAM. The mappings
4184059Swpaul * up to the first 4 send rings are the same for both internal and
4284059Swpaul * external memory configurations. Note that mini RX ring space is
4384059Swpaul * only available with external SSRAM configurations, which means
4484059Swpaul * the mini RX ring is not supported on the BCM5701.
4584059Swpaul *
4684059Swpaul * The NIC's memory can be accessed by the host in one of 3 ways:
4784059Swpaul *
4884059Swpaul * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA
4984059Swpaul *    registers in PCI config space can be used to read any 32-bit
5084059Swpaul *    address within the NIC's memory.
5184059Swpaul *
5284059Swpaul * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config
5384059Swpaul *    space can be used in conjunction with the memory window in the
5484059Swpaul *    device register space at offset 0x8000 to read any 32K chunk
5584059Swpaul *    of NIC memory.
5684059Swpaul *
5784059Swpaul * 3) Flat mode. If the 'flat mode' bit in the PCI state register is
5884059Swpaul *    set, the device I/O mapping consumes 32MB of host address space,
5984059Swpaul *    allowing all of the registers and internal NIC memory to be
6084059Swpaul *    accessed directly. NIC memory addresses are offset by 0x01000000.
6184059Swpaul *    Flat mode consumes so much host address space that it is not
6284059Swpaul *    recommended.
6384059Swpaul */
6484059Swpaul#define BGE_PAGE_ZERO			0x00000000
6584059Swpaul#define BGE_PAGE_ZERO_END		0x000000FF
6684059Swpaul#define BGE_SEND_RING_RCB		0x00000100
6784059Swpaul#define BGE_SEND_RING_RCB_END		0x000001FF
6884059Swpaul#define BGE_RX_RETURN_RING_RCB		0x00000200
6984059Swpaul#define BGE_RX_RETURN_RING_RCB_END	0x000002FF
7084059Swpaul#define BGE_STATS_BLOCK			0x00000300
7184059Swpaul#define BGE_STATS_BLOCK_END		0x00000AFF
7284059Swpaul#define BGE_STATUS_BLOCK		0x00000B00
7384059Swpaul#define BGE_STATUS_BLOCK_END		0x00000B4F
7484059Swpaul#define BGE_SOFTWARE_GENCOMM		0x00000B50
75110367Sps#define BGE_SOFTWARE_GENCOMM_SIG	0x00000B54
76110367Sps#define BGE_SOFTWARE_GENCOMM_NICCFG	0x00000B58
7784059Swpaul#define BGE_SOFTWARE_GENCOMM_END	0x00000FFF
7884059Swpaul#define BGE_UNMAPPED			0x00001000
7984059Swpaul#define BGE_UNMAPPED_END		0x00001FFF
8084059Swpaul#define BGE_DMA_DESCRIPTORS		0x00002000
8184059Swpaul#define BGE_DMA_DESCRIPTORS_END		0x00003FFF
8284059Swpaul#define BGE_SEND_RING_1_TO_4		0x00004000
8384059Swpaul#define BGE_SEND_RING_1_TO_4_END	0x00005FFF
8484059Swpaul
8584059Swpaul/* Mappings for internal memory configuration */
8684059Swpaul#define BGE_STD_RX_RINGS		0x00006000
8784059Swpaul#define BGE_STD_RX_RINGS_END		0x00006FFF
8884059Swpaul#define BGE_JUMBO_RX_RINGS		0x00007000
8984059Swpaul#define BGE_JUMBO_RX_RINGS_END		0x00007FFF
9084059Swpaul#define BGE_BUFFPOOL_1			0x00008000
9184059Swpaul#define BGE_BUFFPOOL_1_END		0x0000FFFF
9284059Swpaul#define BGE_BUFFPOOL_2			0x00010000 /* or expansion ROM */
9384059Swpaul#define BGE_BUFFPOOL_2_END		0x00017FFF
9484059Swpaul#define BGE_BUFFPOOL_3			0x00018000 /* or expansion ROM */
9584059Swpaul#define BGE_BUFFPOOL_3_END		0x0001FFFF
9684059Swpaul
9784059Swpaul/* Mappings for external SSRAM configurations */
9884059Swpaul#define BGE_SEND_RING_5_TO_6		0x00006000
9984059Swpaul#define BGE_SEND_RING_5_TO_6_END	0x00006FFF
10084059Swpaul#define BGE_SEND_RING_7_TO_8		0x00007000
10184059Swpaul#define BGE_SEND_RING_7_TO_8_END	0x00007FFF
10284059Swpaul#define BGE_SEND_RING_9_TO_16		0x00008000
10384059Swpaul#define BGE_SEND_RING_9_TO_16_END	0x0000BFFF
10484059Swpaul#define BGE_EXT_STD_RX_RINGS		0x0000C000
10584059Swpaul#define BGE_EXT_STD_RX_RINGS_END	0x0000CFFF
10684059Swpaul#define BGE_EXT_JUMBO_RX_RINGS		0x0000D000
10784059Swpaul#define BGE_EXT_JUMBO_RX_RINGS_END	0x0000DFFF
10884059Swpaul#define BGE_MINI_RX_RINGS		0x0000E000
10984059Swpaul#define BGE_MINI_RX_RINGS_END		0x0000FFFF
11084059Swpaul#define BGE_AVAIL_REGION1		0x00010000 /* or expansion ROM */
11184059Swpaul#define BGE_AVAIL_REGION1_END		0x00017FFF
11284059Swpaul#define BGE_AVAIL_REGION2		0x00018000 /* or expansion ROM */
11384059Swpaul#define BGE_AVAIL_REGION2_END		0x0001FFFF
11484059Swpaul#define BGE_EXT_SSRAM			0x00020000
11584059Swpaul#define BGE_EXT_SSRAM_END		0x000FFFFF
11684059Swpaul
11784059Swpaul
11884059Swpaul/*
11984059Swpaul * BCM570x register offsets. These are memory mapped registers
12084059Swpaul * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros.
12184059Swpaul * Each register must be accessed using 32 bit operations.
12284059Swpaul *
12384059Swpaul * All registers are accessed through a 32K shared memory block.
12484059Swpaul * The first group of registers are actually copies of the PCI
12584059Swpaul * configuration space registers.
12684059Swpaul */
12784059Swpaul
12884059Swpaul/*
12984059Swpaul * PCI registers defined in the PCI 2.2 spec.
13084059Swpaul */
13184059Swpaul#define BGE_PCI_VID			0x00
13284059Swpaul#define BGE_PCI_DID			0x02
13384059Swpaul#define BGE_PCI_CMD			0x04
13484059Swpaul#define BGE_PCI_STS			0x06
13584059Swpaul#define BGE_PCI_REV			0x08
13684059Swpaul#define BGE_PCI_CLASS			0x09
13784059Swpaul#define BGE_PCI_CACHESZ			0x0C
13884059Swpaul#define BGE_PCI_LATTIMER		0x0D
13984059Swpaul#define BGE_PCI_HDRTYPE			0x0E
14084059Swpaul#define BGE_PCI_BIST			0x0F
14184059Swpaul#define BGE_PCI_BAR0			0x10
14284059Swpaul#define BGE_PCI_BAR1			0x14
14384059Swpaul#define BGE_PCI_SUBSYS			0x2C
14484059Swpaul#define BGE_PCI_SUBVID			0x2E
14584059Swpaul#define BGE_PCI_ROMBASE			0x30
14684059Swpaul#define BGE_PCI_CAPPTR			0x34
14784059Swpaul#define BGE_PCI_INTLINE			0x3C
14884059Swpaul#define BGE_PCI_INTPIN			0x3D
14984059Swpaul#define BGE_PCI_MINGNT			0x3E
15084059Swpaul#define BGE_PCI_MAXLAT			0x3F
15184059Swpaul#define BGE_PCI_PCIXCAP			0x40
15284059Swpaul#define BGE_PCI_NEXTPTR_PM		0x41
15384059Swpaul#define BGE_PCI_PCIX_CMD		0x42
15484059Swpaul#define BGE_PCI_PCIX_STS		0x44
15584059Swpaul#define BGE_PCI_PWRMGMT_CAPID		0x48
15684059Swpaul#define BGE_PCI_NEXTPTR_VPD		0x49
15784059Swpaul#define BGE_PCI_PWRMGMT_CAPS		0x4A
15884059Swpaul#define BGE_PCI_PWRMGMT_CMD		0x4C
15984059Swpaul#define BGE_PCI_PWRMGMT_STS		0x4D
16084059Swpaul#define BGE_PCI_PWRMGMT_DATA		0x4F
16184059Swpaul#define BGE_PCI_VPD_CAPID		0x50
16284059Swpaul#define BGE_PCI_NEXTPTR_MSI		0x51
16384059Swpaul#define BGE_PCI_VPD_ADDR		0x52
16484059Swpaul#define BGE_PCI_VPD_DATA		0x54
16584059Swpaul#define BGE_PCI_MSI_CAPID		0x58
16684059Swpaul#define BGE_PCI_NEXTPTR_NONE		0x59
16784059Swpaul#define BGE_PCI_MSI_CTL			0x5A
16884059Swpaul#define BGE_PCI_MSI_ADDR_HI		0x5C
16984059Swpaul#define BGE_PCI_MSI_ADDR_LO		0x60
17084059Swpaul#define BGE_PCI_MSI_DATA		0x64
17184059Swpaul
17284059Swpaul/*
17384059Swpaul * PCI registers specific to the BCM570x family.
17484059Swpaul */
17584059Swpaul#define BGE_PCI_MISC_CTL		0x68
17684059Swpaul#define BGE_PCI_DMA_RW_CTL		0x6C
17784059Swpaul#define BGE_PCI_PCISTATE		0x70
17884059Swpaul#define BGE_PCI_CLKCTL			0x74
17984059Swpaul#define BGE_PCI_REG_BASEADDR		0x78
18084059Swpaul#define BGE_PCI_MEMWIN_BASEADDR		0x7C
18184059Swpaul#define BGE_PCI_REG_DATA		0x80
18284059Swpaul#define BGE_PCI_MEMWIN_DATA		0x84
18384059Swpaul#define BGE_PCI_MODECTL			0x88
18484059Swpaul#define BGE_PCI_MISC_CFG		0x8C
18584059Swpaul#define BGE_PCI_MISC_LOCALCTL		0x90
18684059Swpaul#define BGE_PCI_UNDI_RX_STD_PRODIDX_HI	0x98
18784059Swpaul#define BGE_PCI_UNDI_RX_STD_PRODIDX_LO	0x9C
18884059Swpaul#define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI	0xA0
18984059Swpaul#define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO	0xA4
19084059Swpaul#define BGE_PCI_UNDI_TX_BD_PRODIDX_HI	0xA8
19184059Swpaul#define BGE_PCI_UNDI_TX_BD_PRODIDX_LO	0xAC
19284059Swpaul#define BGE_PCI_ISR_MBX_HI		0xB0
19384059Swpaul#define BGE_PCI_ISR_MBX_LO		0xB4
19484059Swpaul
19584059Swpaul/* PCI Misc. Host control register */
19684059Swpaul#define BGE_PCIMISCCTL_CLEAR_INTA	0x00000001
19784059Swpaul#define BGE_PCIMISCCTL_MASK_PCI_INTR	0x00000002
19884059Swpaul#define BGE_PCIMISCCTL_ENDIAN_BYTESWAP	0x00000004
19984059Swpaul#define BGE_PCIMISCCTL_ENDIAN_WORDSWAP	0x00000008
20084059Swpaul#define BGE_PCIMISCCTL_PCISTATE_RW	0x00000010
20184059Swpaul#define BGE_PCIMISCCTL_CLOCKCTL_RW	0x00000020
20284059Swpaul#define BGE_PCIMISCCTL_REG_WORDSWAP	0x00000040
20384059Swpaul#define BGE_PCIMISCCTL_INDIRECT_ACCESS	0x00000080
20484059Swpaul#define BGE_PCIMISCCTL_ASICREV		0xFFFF0000
20584059Swpaul
20684059Swpaul#define BGE_BIGENDIAN_INIT						\
207104325Sjake	(BGE_PCIMISCCTL_ENDIAN_BYTESWAP|				\
20884059Swpaul	BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_CLEAR_INTA|	\
209104325Sjake	BGE_PCIMISCCTL_INDIRECT_ACCESS|BGE_PCIMISCCTL_MASK_PCI_INTR)
21084059Swpaul
21184059Swpaul#define BGE_LITTLEENDIAN_INIT						\
21284059Swpaul	(BGE_PCIMISCCTL_CLEAR_INTA|BGE_PCIMISCCTL_MASK_PCI_INTR|	\
21384059Swpaul	BGE_PCIMISCCTL_ENDIAN_WORDSWAP|BGE_PCIMISCCTL_INDIRECT_ACCESS)
21484059Swpaul
215114813Sps#define BGE_CHIPID_TIGON_I		0x40000000
216114813Sps#define BGE_CHIPID_TIGON_II		0x60000000
217114813Sps#define BGE_CHIPID_BCM5700_B0		0x71000000
218114813Sps#define BGE_CHIPID_BCM5700_B1		0x71020000
219114813Sps#define BGE_CHIPID_BCM5700_B2		0x71030000
220114813Sps#define BGE_CHIPID_BCM5700_ALTIMA	0x71040000
221114813Sps#define BGE_CHIPID_BCM5700_C0		0x72000000
222114813Sps#define BGE_CHIPID_BCM5701_A0		0x00000000	/* grrrr */
223114813Sps#define BGE_CHIPID_BCM5701_B0		0x01000000
224114813Sps#define BGE_CHIPID_BCM5701_B2		0x01020000
225114813Sps#define BGE_CHIPID_BCM5701_B5		0x01050000
226114813Sps#define BGE_CHIPID_BCM5703_A0		0x10000000
227114813Sps#define BGE_CHIPID_BCM5703_A1		0x10010000
228114813Sps#define BGE_CHIPID_BCM5703_A2		0x10020000
229114813Sps#define BGE_CHIPID_BCM5704_A0		0x20000000
230114813Sps#define BGE_CHIPID_BCM5704_A1		0x20010000
231114813Sps#define BGE_CHIPID_BCM5704_A2		0x20020000
23284059Swpaul
23393751Swpaul/* shorthand one */
234114615Sps#define BGE_ASICREV(x)			((x) >> 28)
235114615Sps#define BGE_ASICREV_BCM5700		0x07
236114615Sps#define BGE_ASICREV_BCM5701		0x00
237114615Sps#define BGE_ASICREV_BCM5703		0x01
238114615Sps#define BGE_ASICREV_BCM5704		0x02
23993751Swpaul
240114813Sps/* chip revisions */
241114813Sps#define BGE_CHIPREV(x)			((x) >> 24)
242114813Sps#define BGE_CHIPREV_5700_AX		0x70
243114813Sps#define BGE_CHIPREV_5700_BX		0x71
244114813Sps#define BGE_CHIPREV_5700_CX		0x72
245114813Sps#define BGE_CHIPREV_5701_AX		0x00
246114813Sps
24784059Swpaul/* PCI DMA Read/Write Control register */
24884059Swpaul#define BGE_PCIDMARWCTL_MINDMA		0x000000FF
24984059Swpaul#define BGE_PCIDMARWCTL_RDADRR_BNDRY	0x00000700
25084059Swpaul#define BGE_PCIDMARWCTL_WRADDR_BNDRY	0x00003800
25184059Swpaul#define BGE_PCIDMARWCTL_ONEDMA_ATONCE	0x00004000
25284059Swpaul#define BGE_PCIDMARWCTL_RD_WAT		0x00070000
253114615Sps# define BGE_PCIDMARWCTL_RD_WAT_SHIFT	16
25484059Swpaul#define BGE_PCIDMARWCTL_WR_WAT		0x00380000
255114615Sps# define BGE_PCIDMARWCTL_WR_WAT_SHIFT	19
25684059Swpaul#define BGE_PCIDMARWCTL_USE_MRM		0x00400000
25784059Swpaul#define BGE_PCIDMARWCTL_ASRT_ALL_BE	0x00800000
25884059Swpaul#define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD	0x0F000000
259114615Sps# define  BGE_PCIDMA_RWCTL_PCI_RD_CMD_SHIFT	24
26084059Swpaul#define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD	0xF0000000
261114615Sps# define  BGE_PCIDMA_RWCTL_PCI_WR_CMD_SHIFT	28
26284059Swpaul
26384059Swpaul#define BGE_PCI_READ_BNDRY_DISABLE	0x00000000
26484059Swpaul#define BGE_PCI_READ_BNDRY_16BYTES	0x00000100
26584059Swpaul#define BGE_PCI_READ_BNDRY_32BYTES	0x00000200
26684059Swpaul#define BGE_PCI_READ_BNDRY_64BYTES	0x00000300
26784059Swpaul#define BGE_PCI_READ_BNDRY_128BYTES	0x00000400
26884059Swpaul#define BGE_PCI_READ_BNDRY_256BYTES	0x00000500
26984059Swpaul#define BGE_PCI_READ_BNDRY_512BYTES	0x00000600
27084059Swpaul#define BGE_PCI_READ_BNDRY_1024BYTES	0x00000700
27184059Swpaul
27284059Swpaul#define BGE_PCI_WRITE_BNDRY_DISABLE	0x00000000
27384059Swpaul#define BGE_PCI_WRITE_BNDRY_16BYTES	0x00000800
27484059Swpaul#define BGE_PCI_WRITE_BNDRY_32BYTES	0x00001000
27584059Swpaul#define BGE_PCI_WRITE_BNDRY_64BYTES	0x00001800
27684059Swpaul#define BGE_PCI_WRITE_BNDRY_128BYTES	0x00002000
27784059Swpaul#define BGE_PCI_WRITE_BNDRY_256BYTES	0x00002800
27884059Swpaul#define BGE_PCI_WRITE_BNDRY_512BYTES	0x00003000
27984059Swpaul#define BGE_PCI_WRITE_BNDRY_1024BYTES	0x00003800
28084059Swpaul
28184059Swpaul/*
28284059Swpaul * PCI state register -- note, this register is read only
28384059Swpaul * unless the PCISTATE_WR bit of the PCI Misc. Host Control
28484059Swpaul * register is set.
28584059Swpaul */
28684059Swpaul#define BGE_PCISTATE_FORCE_RESET	0x00000001
28784059Swpaul#define BGE_PCISTATE_INTR_STATE		0x00000002
28884059Swpaul#define BGE_PCISTATE_PCI_BUSMODE	0x00000004 /* 1 = PCI, 0 = PCI-X */
28984059Swpaul#define BGE_PCISTATE_PCI_BUSSPEED	0x00000008 /* 1 = 33/66, 0 = 66/133 */
29084059Swpaul#define BGE_PCISTATE_32BIT_BUS		0x00000010 /* 1 = 32bit, 0 = 64bit */
29184059Swpaul#define BGE_PCISTATE_WANT_EXPROM	0x00000020
29284059Swpaul#define BGE_PCISTATE_EXPROM_RETRY	0x00000040
29384059Swpaul#define BGE_PCISTATE_FLATVIEW_MODE	0x00000100
29484059Swpaul#define BGE_PCISTATE_PCI_TGT_RETRY_MAX	0x00000E00
29584059Swpaul
29684059Swpaul/*
29784059Swpaul * PCI Clock Control register -- note, this register is read only
29884059Swpaul * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control
29984059Swpaul * register is set.
30084059Swpaul */
30184059Swpaul#define BGE_PCICLOCKCTL_DETECTED_SPEED	0x0000000F
30284059Swpaul#define BGE_PCICLOCKCTL_M66EN		0x00000080
30384059Swpaul#define BGE_PCICLOCKCTL_LOWPWR_CLKMODE	0x00000200
30484059Swpaul#define BGE_PCICLOCKCTL_RXCPU_CLK_DIS	0x00000400
30584059Swpaul#define BGE_PCICLOCKCTL_TXCPU_CLK_DIS	0x00000800
30684059Swpaul#define BGE_PCICLOCKCTL_ALTCLK		0x00001000
30784059Swpaul#define BGE_PCICLOCKCTL_ALTCLK_SRC	0x00002000
30884059Swpaul#define BGE_PCICLOCKCTL_PCIPLL_DISABLE	0x00004000
30984059Swpaul#define BGE_PCICLOCKCTL_SYSPLL_DISABLE	0x00008000
31084059Swpaul#define BGE_PCICLOCKCTL_BIST_ENABLE	0x00010000
31184059Swpaul
31284059Swpaul
31384059Swpaul#ifndef PCIM_CMD_MWIEN
31484059Swpaul#define PCIM_CMD_MWIEN			0x0010
31584059Swpaul#endif
31684059Swpaul
31784059Swpaul/*
31884059Swpaul * High priority mailbox registers
31984059Swpaul * Each mailbox is 64-bits wide, though we only use the
32084059Swpaul * lower 32 bits. To write a 64-bit value, write the upper 32 bits
32184059Swpaul * first. The NIC will load the mailbox after the lower 32 bit word
32284059Swpaul * has been updated.
32384059Swpaul */
32484059Swpaul#define BGE_MBX_IRQ0_HI			0x0200
32584059Swpaul#define BGE_MBX_IRQ0_LO			0x0204
32684059Swpaul#define BGE_MBX_IRQ1_HI			0x0208
32784059Swpaul#define BGE_MBX_IRQ1_LO			0x020C
32884059Swpaul#define BGE_MBX_IRQ2_HI			0x0210
32984059Swpaul#define BGE_MBX_IRQ2_LO			0x0214
33084059Swpaul#define BGE_MBX_IRQ3_HI			0x0218
33184059Swpaul#define BGE_MBX_IRQ3_LO			0x021C
33284059Swpaul#define BGE_MBX_GEN0_HI			0x0220
33384059Swpaul#define BGE_MBX_GEN0_LO			0x0224
33484059Swpaul#define BGE_MBX_GEN1_HI			0x0228
33584059Swpaul#define BGE_MBX_GEN1_LO			0x022C
33684059Swpaul#define BGE_MBX_GEN2_HI			0x0230
33784059Swpaul#define BGE_MBX_GEN2_LO			0x0234
33884059Swpaul#define BGE_MBX_GEN3_HI			0x0228
33984059Swpaul#define BGE_MBX_GEN3_LO			0x022C
34084059Swpaul#define BGE_MBX_GEN4_HI			0x0240
34184059Swpaul#define BGE_MBX_GEN4_LO			0x0244
34284059Swpaul#define BGE_MBX_GEN5_HI			0x0248
34384059Swpaul#define BGE_MBX_GEN5_LO			0x024C
34484059Swpaul#define BGE_MBX_GEN6_HI			0x0250
34584059Swpaul#define BGE_MBX_GEN6_LO			0x0254
34684059Swpaul#define BGE_MBX_GEN7_HI			0x0258
34784059Swpaul#define BGE_MBX_GEN7_LO			0x025C
34884059Swpaul#define BGE_MBX_RELOAD_STATS_HI		0x0260
34984059Swpaul#define BGE_MBX_RELOAD_STATS_LO		0x0264
35084059Swpaul#define BGE_MBX_RX_STD_PROD_HI		0x0268
35184059Swpaul#define BGE_MBX_RX_STD_PROD_LO		0x026C
35284059Swpaul#define BGE_MBX_RX_JUMBO_PROD_HI	0x0270
35384059Swpaul#define BGE_MBX_RX_JUMBO_PROD_LO	0x0274
35484059Swpaul#define BGE_MBX_RX_MINI_PROD_HI		0x0278
35584059Swpaul#define BGE_MBX_RX_MINI_PROD_LO		0x027C
35684059Swpaul#define BGE_MBX_RX_CONS0_HI		0x0280
35784059Swpaul#define BGE_MBX_RX_CONS0_LO		0x0284
35884059Swpaul#define BGE_MBX_RX_CONS1_HI		0x0288
35984059Swpaul#define BGE_MBX_RX_CONS1_LO		0x028C
36084059Swpaul#define BGE_MBX_RX_CONS2_HI		0x0290
36184059Swpaul#define BGE_MBX_RX_CONS2_LO		0x0294
36284059Swpaul#define BGE_MBX_RX_CONS3_HI		0x0298
36384059Swpaul#define BGE_MBX_RX_CONS3_LO		0x029C
36484059Swpaul#define BGE_MBX_RX_CONS4_HI		0x02A0
36584059Swpaul#define BGE_MBX_RX_CONS4_LO		0x02A4
36684059Swpaul#define BGE_MBX_RX_CONS5_HI		0x02A8
36784059Swpaul#define BGE_MBX_RX_CONS5_LO		0x02AC
36884059Swpaul#define BGE_MBX_RX_CONS6_HI		0x02B0
36984059Swpaul#define BGE_MBX_RX_CONS6_LO		0x02B4
37084059Swpaul#define BGE_MBX_RX_CONS7_HI		0x02B8
37184059Swpaul#define BGE_MBX_RX_CONS7_LO		0x02BC
37284059Swpaul#define BGE_MBX_RX_CONS8_HI		0x02C0
37384059Swpaul#define BGE_MBX_RX_CONS8_LO		0x02C4
37484059Swpaul#define BGE_MBX_RX_CONS9_HI		0x02C8
37584059Swpaul#define BGE_MBX_RX_CONS9_LO		0x02CC
37684059Swpaul#define BGE_MBX_RX_CONS10_HI		0x02D0
37784059Swpaul#define BGE_MBX_RX_CONS10_LO		0x02D4
37884059Swpaul#define BGE_MBX_RX_CONS11_HI		0x02D8
37984059Swpaul#define BGE_MBX_RX_CONS11_LO		0x02DC
38084059Swpaul#define BGE_MBX_RX_CONS12_HI		0x02E0
38184059Swpaul#define BGE_MBX_RX_CONS12_LO		0x02E4
38284059Swpaul#define BGE_MBX_RX_CONS13_HI		0x02E8
38384059Swpaul#define BGE_MBX_RX_CONS13_LO		0x02EC
38484059Swpaul#define BGE_MBX_RX_CONS14_HI		0x02F0
38584059Swpaul#define BGE_MBX_RX_CONS14_LO		0x02F4
38684059Swpaul#define BGE_MBX_RX_CONS15_HI		0x02F8
38784059Swpaul#define BGE_MBX_RX_CONS15_LO		0x02FC
38884059Swpaul#define BGE_MBX_TX_HOST_PROD0_HI	0x0300
38984059Swpaul#define BGE_MBX_TX_HOST_PROD0_LO	0x0304
39084059Swpaul#define BGE_MBX_TX_HOST_PROD1_HI	0x0308
39184059Swpaul#define BGE_MBX_TX_HOST_PROD1_LO	0x030C
39284059Swpaul#define BGE_MBX_TX_HOST_PROD2_HI	0x0310
39384059Swpaul#define BGE_MBX_TX_HOST_PROD2_LO	0x0314
39484059Swpaul#define BGE_MBX_TX_HOST_PROD3_HI	0x0318
39584059Swpaul#define BGE_MBX_TX_HOST_PROD3_LO	0x031C
39684059Swpaul#define BGE_MBX_TX_HOST_PROD4_HI	0x0320
39784059Swpaul#define BGE_MBX_TX_HOST_PROD4_LO	0x0324
39884059Swpaul#define BGE_MBX_TX_HOST_PROD5_HI	0x0328
39984059Swpaul#define BGE_MBX_TX_HOST_PROD5_LO	0x032C
40084059Swpaul#define BGE_MBX_TX_HOST_PROD6_HI	0x0330
40184059Swpaul#define BGE_MBX_TX_HOST_PROD6_LO	0x0334
40284059Swpaul#define BGE_MBX_TX_HOST_PROD7_HI	0x0338
40384059Swpaul#define BGE_MBX_TX_HOST_PROD7_LO	0x033C
40484059Swpaul#define BGE_MBX_TX_HOST_PROD8_HI	0x0340
40584059Swpaul#define BGE_MBX_TX_HOST_PROD8_LO	0x0344
40684059Swpaul#define BGE_MBX_TX_HOST_PROD9_HI	0x0348
40784059Swpaul#define BGE_MBX_TX_HOST_PROD9_LO	0x034C
40884059Swpaul#define BGE_MBX_TX_HOST_PROD10_HI	0x0350
40984059Swpaul#define BGE_MBX_TX_HOST_PROD10_LO	0x0354
41084059Swpaul#define BGE_MBX_TX_HOST_PROD11_HI	0x0358
41184059Swpaul#define BGE_MBX_TX_HOST_PROD11_LO	0x035C
41284059Swpaul#define BGE_MBX_TX_HOST_PROD12_HI	0x0360
41384059Swpaul#define BGE_MBX_TX_HOST_PROD12_LO	0x0364
41484059Swpaul#define BGE_MBX_TX_HOST_PROD13_HI	0x0368
41584059Swpaul#define BGE_MBX_TX_HOST_PROD13_LO	0x036C
41684059Swpaul#define BGE_MBX_TX_HOST_PROD14_HI	0x0370
41784059Swpaul#define BGE_MBX_TX_HOST_PROD14_LO	0x0374
41884059Swpaul#define BGE_MBX_TX_HOST_PROD15_HI	0x0378
41984059Swpaul#define BGE_MBX_TX_HOST_PROD15_LO	0x037C
42084059Swpaul#define BGE_MBX_TX_NIC_PROD0_HI		0x0380
42184059Swpaul#define BGE_MBX_TX_NIC_PROD0_LO		0x0384
42284059Swpaul#define BGE_MBX_TX_NIC_PROD1_HI		0x0388
42384059Swpaul#define BGE_MBX_TX_NIC_PROD1_LO		0x038C
42484059Swpaul#define BGE_MBX_TX_NIC_PROD2_HI		0x0390
42584059Swpaul#define BGE_MBX_TX_NIC_PROD2_LO		0x0394
42684059Swpaul#define BGE_MBX_TX_NIC_PROD3_HI		0x0398
42784059Swpaul#define BGE_MBX_TX_NIC_PROD3_LO		0x039C
42884059Swpaul#define BGE_MBX_TX_NIC_PROD4_HI		0x03A0
42984059Swpaul#define BGE_MBX_TX_NIC_PROD4_LO		0x03A4
43084059Swpaul#define BGE_MBX_TX_NIC_PROD5_HI		0x03A8
43184059Swpaul#define BGE_MBX_TX_NIC_PROD5_LO		0x03AC
43284059Swpaul#define BGE_MBX_TX_NIC_PROD6_HI		0x03B0
43384059Swpaul#define BGE_MBX_TX_NIC_PROD6_LO		0x03B4
43484059Swpaul#define BGE_MBX_TX_NIC_PROD7_HI		0x03B8
43584059Swpaul#define BGE_MBX_TX_NIC_PROD7_LO		0x03BC
43684059Swpaul#define BGE_MBX_TX_NIC_PROD8_HI		0x03C0
43784059Swpaul#define BGE_MBX_TX_NIC_PROD8_LO		0x03C4
43884059Swpaul#define BGE_MBX_TX_NIC_PROD9_HI		0x03C8
43984059Swpaul#define BGE_MBX_TX_NIC_PROD9_LO		0x03CC
44084059Swpaul#define BGE_MBX_TX_NIC_PROD10_HI	0x03D0
44184059Swpaul#define BGE_MBX_TX_NIC_PROD10_LO	0x03D4
44284059Swpaul#define BGE_MBX_TX_NIC_PROD11_HI	0x03D8
44384059Swpaul#define BGE_MBX_TX_NIC_PROD11_LO	0x03DC
44484059Swpaul#define BGE_MBX_TX_NIC_PROD12_HI	0x03E0
44584059Swpaul#define BGE_MBX_TX_NIC_PROD12_LO	0x03E4
44684059Swpaul#define BGE_MBX_TX_NIC_PROD13_HI	0x03E8
44784059Swpaul#define BGE_MBX_TX_NIC_PROD13_LO	0x03EC
44884059Swpaul#define BGE_MBX_TX_NIC_PROD14_HI	0x03F0
44984059Swpaul#define BGE_MBX_TX_NIC_PROD14_LO	0x03F4
45084059Swpaul#define BGE_MBX_TX_NIC_PROD15_HI	0x03F8
45184059Swpaul#define BGE_MBX_TX_NIC_PROD15_LO	0x03FC
45284059Swpaul
45384059Swpaul#define BGE_TX_RINGS_MAX		4
45484059Swpaul#define BGE_TX_RINGS_EXTSSRAM_MAX	16
45584059Swpaul#define BGE_RX_RINGS_MAX		16
45684059Swpaul
45784059Swpaul/* Ethernet MAC control registers */
45884059Swpaul#define BGE_MAC_MODE			0x0400
45984059Swpaul#define BGE_MAC_STS			0x0404
46084059Swpaul#define BGE_MAC_EVT_ENB			0x0408
46184059Swpaul#define BGE_MAC_LED_CTL			0x040C
46284059Swpaul#define BGE_MAC_ADDR1_LO		0x0410
46384059Swpaul#define BGE_MAC_ADDR1_HI		0x0414
46484059Swpaul#define BGE_MAC_ADDR2_LO		0x0418
46584059Swpaul#define BGE_MAC_ADDR2_HI		0x041C
46684059Swpaul#define BGE_MAC_ADDR3_LO		0x0420
46784059Swpaul#define BGE_MAC_ADDR3_HI		0x0424
46884059Swpaul#define BGE_MAC_ADDR4_LO		0x0428
46984059Swpaul#define BGE_MAC_ADDR4_HI		0x042C
47084059Swpaul#define BGE_WOL_PATPTR			0x0430
47184059Swpaul#define BGE_WOL_PATCFG			0x0434
47284059Swpaul#define BGE_TX_RANDOM_BACKOFF		0x0438
47384059Swpaul#define BGE_RX_MTU			0x043C
47484059Swpaul#define BGE_GBIT_PCS_TEST		0x0440
47584059Swpaul#define BGE_TX_TBI_AUTONEG		0x0444
47684059Swpaul#define BGE_RX_TBI_AUTONEG		0x0448
47784059Swpaul#define BGE_MI_COMM			0x044C
47884059Swpaul#define BGE_MI_STS			0x0450
47984059Swpaul#define BGE_MI_MODE			0x0454
48084059Swpaul#define BGE_AUTOPOLL_STS		0x0458
48184059Swpaul#define BGE_TX_MODE			0x045C
48284059Swpaul#define BGE_TX_STS			0x0460
48384059Swpaul#define BGE_TX_LENGTHS			0x0464
48484059Swpaul#define BGE_RX_MODE			0x0468
48584059Swpaul#define BGE_RX_STS			0x046C
48684059Swpaul#define BGE_MAR0			0x0470
48784059Swpaul#define BGE_MAR1			0x0474
48884059Swpaul#define BGE_MAR2			0x0478
48984059Swpaul#define BGE_MAR3			0x047C
49084059Swpaul#define BGE_RX_BD_RULES_CTL0		0x0480
49184059Swpaul#define BGE_RX_BD_RULES_MASKVAL0	0x0484
49284059Swpaul#define BGE_RX_BD_RULES_CTL1		0x0488
49384059Swpaul#define BGE_RX_BD_RULES_MASKVAL1	0x048C
49484059Swpaul#define BGE_RX_BD_RULES_CTL2		0x0490
49584059Swpaul#define BGE_RX_BD_RULES_MASKVAL2	0x0494
49684059Swpaul#define BGE_RX_BD_RULES_CTL3		0x0498
49784059Swpaul#define BGE_RX_BD_RULES_MASKVAL3	0x049C
49884059Swpaul#define BGE_RX_BD_RULES_CTL4		0x04A0
49984059Swpaul#define BGE_RX_BD_RULES_MASKVAL4	0x04A4
50084059Swpaul#define BGE_RX_BD_RULES_CTL5		0x04A8
50184059Swpaul#define BGE_RX_BD_RULES_MASKVAL5	0x04AC
50284059Swpaul#define BGE_RX_BD_RULES_CTL6		0x04B0
50384059Swpaul#define BGE_RX_BD_RULES_MASKVAL6	0x04B4
50484059Swpaul#define BGE_RX_BD_RULES_CTL7		0x04B8
50584059Swpaul#define BGE_RX_BD_RULES_MASKVAL7	0x04BC
50684059Swpaul#define BGE_RX_BD_RULES_CTL8		0x04C0
50784059Swpaul#define BGE_RX_BD_RULES_MASKVAL8	0x04C4
50884059Swpaul#define BGE_RX_BD_RULES_CTL9		0x04C8
50984059Swpaul#define BGE_RX_BD_RULES_MASKVAL9	0x04CC
51084059Swpaul#define BGE_RX_BD_RULES_CTL10		0x04D0
51184059Swpaul#define BGE_RX_BD_RULES_MASKVAL10	0x04D4
51284059Swpaul#define BGE_RX_BD_RULES_CTL11		0x04D8
51384059Swpaul#define BGE_RX_BD_RULES_MASKVAL11	0x04DC
51484059Swpaul#define BGE_RX_BD_RULES_CTL12		0x04E0
51584059Swpaul#define BGE_RX_BD_RULES_MASKVAL12	0x04E4
51684059Swpaul#define BGE_RX_BD_RULES_CTL13		0x04E8
51784059Swpaul#define BGE_RX_BD_RULES_MASKVAL13	0x04EC
51884059Swpaul#define BGE_RX_BD_RULES_CTL14		0x04F0
51984059Swpaul#define BGE_RX_BD_RULES_MASKVAL14	0x04F4
52084059Swpaul#define BGE_RX_BD_RULES_CTL15		0x04F8
52184059Swpaul#define BGE_RX_BD_RULES_MASKVAL15	0x04FC
52284059Swpaul#define BGE_RX_RULES_CFG		0x0500
52384059Swpaul#define BGE_RX_STATS			0x0800
52484059Swpaul#define BGE_TX_STATS			0x0880
52584059Swpaul
52684059Swpaul/* Ethernet MAC Mode register */
52784059Swpaul#define BGE_MACMODE_RESET		0x00000001
52884059Swpaul#define BGE_MACMODE_HALF_DUPLEX		0x00000002
52984059Swpaul#define BGE_MACMODE_PORTMODE		0x0000000C
53084059Swpaul#define BGE_MACMODE_LOOPBACK		0x00000010
53184059Swpaul#define BGE_MACMODE_RX_TAGGEDPKT	0x00000080
53284059Swpaul#define BGE_MACMODE_TX_BURST_ENB	0x00000100
53384059Swpaul#define BGE_MACMODE_MAX_DEFER		0x00000200
53484059Swpaul#define BGE_MACMODE_LINK_POLARITY	0x00000400
53584059Swpaul#define BGE_MACMODE_RX_STATS_ENB	0x00000800
53684059Swpaul#define BGE_MACMODE_RX_STATS_CLEAR	0x00001000
53784059Swpaul#define BGE_MACMODE_RX_STATS_FLUSH	0x00002000
53884059Swpaul#define BGE_MACMODE_TX_STATS_ENB	0x00004000
53984059Swpaul#define BGE_MACMODE_TX_STATS_CLEAR	0x00008000
54084059Swpaul#define BGE_MACMODE_TX_STATS_FLUSH	0x00010000
54184059Swpaul#define BGE_MACMODE_TBI_SEND_CFGS	0x00020000
54284059Swpaul#define BGE_MACMODE_MAGIC_PKT_ENB	0x00040000
54384059Swpaul#define BGE_MACMODE_ACPI_PWRON_ENB	0x00080000
54484059Swpaul#define BGE_MACMODE_MIP_ENB		0x00100000
54584059Swpaul#define BGE_MACMODE_TXDMA_ENB		0x00200000
54684059Swpaul#define BGE_MACMODE_RXDMA_ENB		0x00400000
54784059Swpaul#define BGE_MACMODE_FRMHDR_DMA_ENB	0x00800000
54884059Swpaul
54984059Swpaul#define BGE_PORTMODE_NONE		0x00000000
55084059Swpaul#define BGE_PORTMODE_MII		0x00000004
55184059Swpaul#define BGE_PORTMODE_GMII		0x00000008
55284059Swpaul#define BGE_PORTMODE_TBI		0x0000000C
55384059Swpaul
55484059Swpaul/* MAC Status register */
55584059Swpaul#define BGE_MACSTAT_TBI_PCS_SYNCHED	0x00000001
55684059Swpaul#define BGE_MACSTAT_TBI_SIGNAL_DETECT	0x00000002
55784059Swpaul#define BGE_MACSTAT_RX_CFG		0x00000004
55884059Swpaul#define BGE_MACSTAT_CFG_CHANGED		0x00000008
55984059Swpaul#define BGE_MACSTAT_SYNC_CHANGED	0x00000010
56084059Swpaul#define BGE_MACSTAT_PORT_DECODE_ERROR	0x00000400
56184059Swpaul#define BGE_MACSTAT_LINK_CHANGED	0x00001000
56284059Swpaul#define BGE_MACSTAT_MI_COMPLETE		0x00400000
56384059Swpaul#define BGE_MACSTAT_MI_INTERRUPT	0x00800000
56484059Swpaul#define BGE_MACSTAT_AUTOPOLL_ERROR	0x01000000
56584059Swpaul#define BGE_MACSTAT_ODI_ERROR		0x02000000
56684059Swpaul#define BGE_MACSTAT_RXSTAT_OFLOW	0x04000000
56784059Swpaul#define BGE_MACSTAT_TXSTAT_OFLOW	0x08000000
56884059Swpaul
56984059Swpaul/* MAC Event Enable Register */
57084059Swpaul#define BGE_EVTENB_PORT_DECODE_ERROR	0x00000400
57184059Swpaul#define BGE_EVTENB_LINK_CHANGED		0x00001000
57284059Swpaul#define BGE_EVTENB_MI_COMPLETE		0x00400000
57384059Swpaul#define BGE_EVTENB_MI_INTERRUPT		0x00800000
57484059Swpaul#define BGE_EVTENB_AUTOPOLL_ERROR	0x01000000
57584059Swpaul#define BGE_EVTENB_ODI_ERROR		0x02000000
57684059Swpaul#define BGE_EVTENB_RXSTAT_OFLOW		0x04000000
57784059Swpaul#define BGE_EVTENB_TXSTAT_OFLOW		0x08000000
57884059Swpaul
57984059Swpaul/* LED Control Register */
58084059Swpaul#define BGE_LEDCTL_LINKLED_OVERRIDE	0x00000001
58184059Swpaul#define BGE_LEDCTL_1000MBPS_LED		0x00000002
58284059Swpaul#define BGE_LEDCTL_100MBPS_LED		0x00000004
58384059Swpaul#define BGE_LEDCTL_10MBPS_LED		0x00000008
58484059Swpaul#define BGE_LEDCTL_TRAFLED_OVERRIDE	0x00000010
58584059Swpaul#define BGE_LEDCTL_TRAFLED_BLINK	0x00000020
58684059Swpaul#define BGE_LEDCTL_TREFLED_BLINK_2	0x00000040
58784059Swpaul#define BGE_LEDCTL_1000MBPS_STS		0x00000080
58884059Swpaul#define BGE_LEDCTL_100MBPS_STS		0x00000100
58984059Swpaul#define BGE_LEDCTL_10MBPS_STS		0x00000200
59084059Swpaul#define BGE_LEDCTL_TRADLED_STS		0x00000400
59184059Swpaul#define BGE_LEDCTL_BLINKPERIOD		0x7FF80000
59284059Swpaul#define BGE_LEDCTL_BLINKPERIOD_OVERRIDE	0x80000000
59384059Swpaul
59484059Swpaul/* TX backoff seed register */
59584059Swpaul#define BGE_TX_BACKOFF_SEED_MASK	0x3F
59684059Swpaul
59784059Swpaul/* Autopoll status register */
59884059Swpaul#define BGE_AUTOPOLLSTS_ERROR		0x00000001
59984059Swpaul
60084059Swpaul/* Transmit MAC mode register */
60184059Swpaul#define BGE_TXMODE_RESET		0x00000001
60284059Swpaul#define BGE_TXMODE_ENABLE		0x00000002
60384059Swpaul#define BGE_TXMODE_FLOWCTL_ENABLE	0x00000010
60484059Swpaul#define BGE_TXMODE_BIGBACKOFF_ENABLE	0x00000020
60584059Swpaul#define BGE_TXMODE_LONGPAUSE_ENABLE	0x00000040
60684059Swpaul
60784059Swpaul/* Transmit MAC status register */
60884059Swpaul#define BGE_TXSTAT_RX_XOFFED		0x00000001
60984059Swpaul#define BGE_TXSTAT_SENT_XOFF		0x00000002
61084059Swpaul#define BGE_TXSTAT_SENT_XON		0x00000004
61184059Swpaul#define BGE_TXSTAT_LINK_UP		0x00000008
61284059Swpaul#define BGE_TXSTAT_ODI_UFLOW		0x00000010
61384059Swpaul#define BGE_TXSTAT_ODI_OFLOW		0x00000020
61484059Swpaul
61584059Swpaul/* Transmit MAC lengths register */
61684059Swpaul#define BGE_TXLEN_SLOTTIME		0x000000FF
61784059Swpaul#define BGE_TXLEN_IPG			0x00000F00
61884059Swpaul#define BGE_TXLEN_CRS			0x00003000
61984059Swpaul
62084059Swpaul/* Receive MAC mode register */
62184059Swpaul#define BGE_RXMODE_RESET		0x00000001
62284059Swpaul#define BGE_RXMODE_ENABLE		0x00000002
62384059Swpaul#define BGE_RXMODE_FLOWCTL_ENABLE	0x00000004
62484059Swpaul#define BGE_RXMODE_RX_GIANTS		0x00000020
62584059Swpaul#define BGE_RXMODE_RX_RUNTS		0x00000040
62684059Swpaul#define BGE_RXMODE_8022_LENCHECK	0x00000080
62784059Swpaul#define BGE_RXMODE_RX_PROMISC		0x00000100
62884059Swpaul#define BGE_RXMODE_RX_NO_CRC_CHECK	0x00000200
62984059Swpaul#define BGE_RXMODE_RX_KEEP_VLAN_DIAG	0x00000400
63084059Swpaul
63184059Swpaul/* Receive MAC status register */
63284059Swpaul#define BGE_RXSTAT_REMOTE_XOFFED	0x00000001
63384059Swpaul#define BGE_RXSTAT_RCVD_XOFF		0x00000002
63484059Swpaul#define BGE_RXSTAT_RCVD_XON		0x00000004
63584059Swpaul
63684059Swpaul/* Receive Rules Control register */
63784059Swpaul#define BGE_RXRULECTL_OFFSET		0x000000FF
63884059Swpaul#define BGE_RXRULECTL_CLASS		0x00001F00
63984059Swpaul#define BGE_RXRULECTL_HDRTYPE		0x0000E000
64084059Swpaul#define BGE_RXRULECTL_COMPARE_OP	0x00030000
64184059Swpaul#define BGE_RXRULECTL_MAP		0x01000000
64284059Swpaul#define BGE_RXRULECTL_DISCARD		0x02000000
64384059Swpaul#define BGE_RXRULECTL_MASK		0x04000000
64484059Swpaul#define BGE_RXRULECTL_ACTIVATE_PROC3	0x08000000
64584059Swpaul#define BGE_RXRULECTL_ACTIVATE_PROC2	0x10000000
64684059Swpaul#define BGE_RXRULECTL_ACTIVATE_PROC1	0x20000000
64784059Swpaul#define BGE_RXRULECTL_ANDWITHNEXT	0x40000000
64884059Swpaul
64984059Swpaul/* Receive Rules Mask register */
65084059Swpaul#define BGE_RXRULEMASK_VALUE		0x0000FFFF
65184059Swpaul#define BGE_RXRULEMASK_MASKVAL		0xFFFF0000
65284059Swpaul
65384059Swpaul/* MI communication register */
65484059Swpaul#define BGE_MICOMM_DATA			0x0000FFFF
65584059Swpaul#define BGE_MICOMM_REG			0x001F0000
65684059Swpaul#define BGE_MICOMM_PHY			0x03E00000
65784059Swpaul#define BGE_MICOMM_CMD			0x0C000000
65884059Swpaul#define BGE_MICOMM_READFAIL		0x10000000
65984059Swpaul#define BGE_MICOMM_BUSY			0x20000000
66084059Swpaul
66184059Swpaul#define BGE_MIREG(x)	((x & 0x1F) << 16)
66284059Swpaul#define BGE_MIPHY(x)	((x & 0x1F) << 21)
66384059Swpaul#define BGE_MICMD_WRITE			0x04000000
66484059Swpaul#define BGE_MICMD_READ			0x08000000
66584059Swpaul
66684059Swpaul/* MI status register */
66784059Swpaul#define BGE_MISTS_LINK			0x00000001
66884059Swpaul#define BGE_MISTS_10MBPS		0x00000002
66984059Swpaul
67084059Swpaul#define BGE_MIMODE_SHORTPREAMBLE	0x00000002
67184059Swpaul#define BGE_MIMODE_AUTOPOLL		0x00000010
67284059Swpaul#define BGE_MIMODE_CLKCNT		0x001F0000
67384059Swpaul
67484059Swpaul
67584059Swpaul/*
67684059Swpaul * Send data initiator control registers.
67784059Swpaul */
67884059Swpaul#define BGE_SDI_MODE			0x0C00
67984059Swpaul#define BGE_SDI_STATUS			0x0C04
68084059Swpaul#define BGE_SDI_STATS_CTL		0x0C08
68184059Swpaul#define BGE_SDI_STATS_ENABLE_MASK	0x0C0C
68284059Swpaul#define BGE_SDI_STATS_INCREMENT_MASK	0x0C10
68384059Swpaul#define BGE_LOCSTATS_COS0		0x0C80
68484059Swpaul#define BGE_LOCSTATS_COS1		0x0C84
68584059Swpaul#define BGE_LOCSTATS_COS2		0x0C88
68684059Swpaul#define BGE_LOCSTATS_COS3		0x0C8C
68784059Swpaul#define BGE_LOCSTATS_COS4		0x0C90
68884059Swpaul#define BGE_LOCSTATS_COS5		0x0C84
68984059Swpaul#define BGE_LOCSTATS_COS6		0x0C98
69084059Swpaul#define BGE_LOCSTATS_COS7		0x0C9C
69184059Swpaul#define BGE_LOCSTATS_COS8		0x0CA0
69284059Swpaul#define BGE_LOCSTATS_COS9		0x0CA4
69384059Swpaul#define BGE_LOCSTATS_COS10		0x0CA8
69484059Swpaul#define BGE_LOCSTATS_COS11		0x0CAC
69584059Swpaul#define BGE_LOCSTATS_COS12		0x0CB0
69684059Swpaul#define BGE_LOCSTATS_COS13		0x0CB4
69784059Swpaul#define BGE_LOCSTATS_COS14		0x0CB8
69884059Swpaul#define BGE_LOCSTATS_COS15		0x0CBC
69984059Swpaul#define BGE_LOCSTATS_DMA_RQ_FULL	0x0CC0
70084059Swpaul#define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL	0x0CC4
70184059Swpaul#define BGE_LOCSTATS_SDC_QUEUE_FULL	0x0CC8
70284059Swpaul#define BGE_LOCSTATS_NIC_SENDPROD_SET	0x0CCC
70384059Swpaul#define BGE_LOCSTATS_STATS_UPDATED	0x0CD0
70484059Swpaul#define BGE_LOCSTATS_IRQS		0x0CD4
70584059Swpaul#define BGE_LOCSTATS_AVOIDED_IRQS	0x0CD8
70684059Swpaul#define BGE_LOCSTATS_TX_THRESH_HIT	0x0CDC
70784059Swpaul
70884059Swpaul/* Send Data Initiator mode register */
70984059Swpaul#define BGE_SDIMODE_RESET		0x00000001
71084059Swpaul#define BGE_SDIMODE_ENABLE		0x00000002
71184059Swpaul#define BGE_SDIMODE_STATS_OFLOW_ATTN	0x00000004
71284059Swpaul
71384059Swpaul/* Send Data Initiator stats register */
71484059Swpaul#define BGE_SDISTAT_STATS_OFLOW_ATTN	0x00000004
71584059Swpaul
71684059Swpaul/* Send Data Initiator stats control register */
71784059Swpaul#define BGE_SDISTATSCTL_ENABLE		0x00000001
71884059Swpaul#define BGE_SDISTATSCTL_FASTER		0x00000002
71984059Swpaul#define BGE_SDISTATSCTL_CLEAR		0x00000004
72084059Swpaul#define BGE_SDISTATSCTL_FORCEFLUSH	0x00000008
72184059Swpaul#define BGE_SDISTATSCTL_FORCEZERO	0x00000010
72284059Swpaul
72384059Swpaul/*
72484059Swpaul * Send Data Completion Control registers
72584059Swpaul */
72684059Swpaul#define BGE_SDC_MODE			0x1000
72784059Swpaul#define BGE_SDC_STATUS			0x1004
72884059Swpaul
72984059Swpaul/* Send Data completion mode register */
73084059Swpaul#define BGE_SDCMODE_RESET		0x00000001
73184059Swpaul#define BGE_SDCMODE_ENABLE		0x00000002
73284059Swpaul#define BGE_SDCMODE_ATTN		0x00000004
73384059Swpaul
73484059Swpaul/* Send Data completion status register */
73584059Swpaul#define BGE_SDCSTAT_ATTN		0x00000004
73684059Swpaul
73784059Swpaul/*
73884059Swpaul * Send BD Ring Selector Control registers
73984059Swpaul */
74084059Swpaul#define BGE_SRS_MODE			0x1400
74184059Swpaul#define BGE_SRS_STATUS			0x1404
74284059Swpaul#define BGE_SRS_HWDIAG			0x1408
74384059Swpaul#define BGE_SRS_LOC_NIC_CONS0		0x1440
74484059Swpaul#define BGE_SRS_LOC_NIC_CONS1		0x1444
74584059Swpaul#define BGE_SRS_LOC_NIC_CONS2		0x1448
74684059Swpaul#define BGE_SRS_LOC_NIC_CONS3		0x144C
74784059Swpaul#define BGE_SRS_LOC_NIC_CONS4		0x1450
74884059Swpaul#define BGE_SRS_LOC_NIC_CONS5		0x1454
74984059Swpaul#define BGE_SRS_LOC_NIC_CONS6		0x1458
75084059Swpaul#define BGE_SRS_LOC_NIC_CONS7		0x145C
75184059Swpaul#define BGE_SRS_LOC_NIC_CONS8		0x1460
75284059Swpaul#define BGE_SRS_LOC_NIC_CONS9		0x1464
75384059Swpaul#define BGE_SRS_LOC_NIC_CONS10		0x1468
75484059Swpaul#define BGE_SRS_LOC_NIC_CONS11		0x146C
75584059Swpaul#define BGE_SRS_LOC_NIC_CONS12		0x1470
75684059Swpaul#define BGE_SRS_LOC_NIC_CONS13		0x1474
75784059Swpaul#define BGE_SRS_LOC_NIC_CONS14		0x1478
75884059Swpaul#define BGE_SRS_LOC_NIC_CONS15		0x147C
75984059Swpaul
76084059Swpaul/* Send BD Ring Selector Mode register */
76184059Swpaul#define BGE_SRSMODE_RESET		0x00000001
76284059Swpaul#define BGE_SRSMODE_ENABLE		0x00000002
76384059Swpaul#define BGE_SRSMODE_ATTN		0x00000004
76484059Swpaul
76584059Swpaul/* Send BD Ring Selector Status register */
76684059Swpaul#define BGE_SRSSTAT_ERROR		0x00000004
76784059Swpaul
76884059Swpaul/* Send BD Ring Selector HW Diagnostics register */
76984059Swpaul#define BGE_SRSHWDIAG_STATE		0x0000000F
77084059Swpaul#define BGE_SRSHWDIAG_CURRINGNUM	0x000000F0
77184059Swpaul#define BGE_SRSHWDIAG_STAGEDRINGNUM	0x00000F00
77284059Swpaul#define BGE_SRSHWDIAG_RINGNUM_IN_MBX	0x0000F000
77384059Swpaul
77484059Swpaul/*
77584059Swpaul * Send BD Initiator Selector Control registers
77684059Swpaul */
77784059Swpaul#define BGE_SBDI_MODE			0x1800
77884059Swpaul#define BGE_SBDI_STATUS			0x1804
77984059Swpaul#define BGE_SBDI_LOC_NIC_PROD0		0x1808
78084059Swpaul#define BGE_SBDI_LOC_NIC_PROD1		0x180C
78184059Swpaul#define BGE_SBDI_LOC_NIC_PROD2		0x1810
78284059Swpaul#define BGE_SBDI_LOC_NIC_PROD3		0x1814
78384059Swpaul#define BGE_SBDI_LOC_NIC_PROD4		0x1818
78484059Swpaul#define BGE_SBDI_LOC_NIC_PROD5		0x181C
78584059Swpaul#define BGE_SBDI_LOC_NIC_PROD6		0x1820
78684059Swpaul#define BGE_SBDI_LOC_NIC_PROD7		0x1824
78784059Swpaul#define BGE_SBDI_LOC_NIC_PROD8		0x1828
78884059Swpaul#define BGE_SBDI_LOC_NIC_PROD9		0x182C
78984059Swpaul#define BGE_SBDI_LOC_NIC_PROD10		0x1830
79084059Swpaul#define BGE_SBDI_LOC_NIC_PROD11		0x1834
79184059Swpaul#define BGE_SBDI_LOC_NIC_PROD12		0x1838
79284059Swpaul#define BGE_SBDI_LOC_NIC_PROD13		0x183C
79384059Swpaul#define BGE_SBDI_LOC_NIC_PROD14		0x1840
79484059Swpaul#define BGE_SBDI_LOC_NIC_PROD15		0x1844
79584059Swpaul
79684059Swpaul/* Send BD Initiator Mode register */
79784059Swpaul#define BGE_SBDIMODE_RESET		0x00000001
79884059Swpaul#define BGE_SBDIMODE_ENABLE		0x00000002
79984059Swpaul#define BGE_SBDIMODE_ATTN		0x00000004
80084059Swpaul
80184059Swpaul/* Send BD Initiator Status register */
80284059Swpaul#define BGE_SBDISTAT_ERROR		0x00000004
80384059Swpaul
80484059Swpaul/*
80584059Swpaul * Send BD Completion Control registers
80684059Swpaul */
80784059Swpaul#define BGE_SBDC_MODE			0x1C00
80884059Swpaul#define BGE_SBDC_STATUS			0x1C04
80984059Swpaul
81084059Swpaul/* Send BD Completion Control Mode register */
81184059Swpaul#define BGE_SBDCMODE_RESET		0x00000001
81284059Swpaul#define BGE_SBDCMODE_ENABLE		0x00000002
81384059Swpaul#define BGE_SBDCMODE_ATTN		0x00000004
81484059Swpaul
81584059Swpaul/* Send BD Completion Control Status register */
81684059Swpaul#define BGE_SBDCSTAT_ATTN		0x00000004
81784059Swpaul
81884059Swpaul/*
81984059Swpaul * Receive List Placement Control registers
82084059Swpaul */
82184059Swpaul#define BGE_RXLP_MODE			0x2000
82284059Swpaul#define BGE_RXLP_STATUS			0x2004
82384059Swpaul#define BGE_RXLP_SEL_LIST_LOCK		0x2008
82484059Swpaul#define BGE_RXLP_SEL_NON_EMPTY_BITS	0x200C
82584059Swpaul#define BGE_RXLP_CFG			0x2010
82684059Swpaul#define BGE_RXLP_STATS_CTL		0x2014
82784059Swpaul#define BGE_RXLP_STATS_ENABLE_MASK	0x2018
82884059Swpaul#define BGE_RXLP_STATS_INCREMENT_MASK	0x201C
82984059Swpaul#define BGE_RXLP_HEAD0			0x2100
83084059Swpaul#define BGE_RXLP_TAIL0			0x2104
83184059Swpaul#define BGE_RXLP_COUNT0			0x2108
83284059Swpaul#define BGE_RXLP_HEAD1			0x2110
83384059Swpaul#define BGE_RXLP_TAIL1			0x2114
83484059Swpaul#define BGE_RXLP_COUNT1			0x2118
83584059Swpaul#define BGE_RXLP_HEAD2			0x2120
83684059Swpaul#define BGE_RXLP_TAIL2			0x2124
83784059Swpaul#define BGE_RXLP_COUNT2			0x2128
83884059Swpaul#define BGE_RXLP_HEAD3			0x2130
83984059Swpaul#define BGE_RXLP_TAIL3			0x2134
84084059Swpaul#define BGE_RXLP_COUNT3			0x2138
84184059Swpaul#define BGE_RXLP_HEAD4			0x2140
84284059Swpaul#define BGE_RXLP_TAIL4			0x2144
84384059Swpaul#define BGE_RXLP_COUNT4			0x2148
84484059Swpaul#define BGE_RXLP_HEAD5			0x2150
84584059Swpaul#define BGE_RXLP_TAIL5			0x2154
84684059Swpaul#define BGE_RXLP_COUNT5			0x2158
84784059Swpaul#define BGE_RXLP_HEAD6			0x2160
84884059Swpaul#define BGE_RXLP_TAIL6			0x2164
84984059Swpaul#define BGE_RXLP_COUNT6			0x2168
85084059Swpaul#define BGE_RXLP_HEAD7			0x2170
85184059Swpaul#define BGE_RXLP_TAIL7			0x2174
85284059Swpaul#define BGE_RXLP_COUNT7			0x2178
85384059Swpaul#define BGE_RXLP_HEAD8			0x2180
85484059Swpaul#define BGE_RXLP_TAIL8			0x2184
85584059Swpaul#define BGE_RXLP_COUNT8			0x2188
85684059Swpaul#define BGE_RXLP_HEAD9			0x2190
85784059Swpaul#define BGE_RXLP_TAIL9			0x2194
85884059Swpaul#define BGE_RXLP_COUNT9			0x2198
85984059Swpaul#define BGE_RXLP_HEAD10			0x21A0
86084059Swpaul#define BGE_RXLP_TAIL10			0x21A4
86184059Swpaul#define BGE_RXLP_COUNT10		0x21A8
86284059Swpaul#define BGE_RXLP_HEAD11			0x21B0
86384059Swpaul#define BGE_RXLP_TAIL11			0x21B4
86484059Swpaul#define BGE_RXLP_COUNT11		0x21B8
86584059Swpaul#define BGE_RXLP_HEAD12			0x21C0
86684059Swpaul#define BGE_RXLP_TAIL12			0x21C4
86784059Swpaul#define BGE_RXLP_COUNT12		0x21C8
86884059Swpaul#define BGE_RXLP_HEAD13			0x21D0
86984059Swpaul#define BGE_RXLP_TAIL13			0x21D4
87084059Swpaul#define BGE_RXLP_COUNT13		0x21D8
87184059Swpaul#define BGE_RXLP_HEAD14			0x21E0
87284059Swpaul#define BGE_RXLP_TAIL14			0x21E4
87384059Swpaul#define BGE_RXLP_COUNT14		0x21E8
87484059Swpaul#define BGE_RXLP_HEAD15			0x21F0
87584059Swpaul#define BGE_RXLP_TAIL15			0x21F4
87684059Swpaul#define BGE_RXLP_COUNT15		0x21F8
87784059Swpaul#define BGE_RXLP_LOCSTAT_COS0		0x2200
87884059Swpaul#define BGE_RXLP_LOCSTAT_COS1		0x2204
87984059Swpaul#define BGE_RXLP_LOCSTAT_COS2		0x2208
88084059Swpaul#define BGE_RXLP_LOCSTAT_COS3		0x220C
88184059Swpaul#define BGE_RXLP_LOCSTAT_COS4		0x2210
88284059Swpaul#define BGE_RXLP_LOCSTAT_COS5		0x2214
88384059Swpaul#define BGE_RXLP_LOCSTAT_COS6		0x2218
88484059Swpaul#define BGE_RXLP_LOCSTAT_COS7		0x221C
88584059Swpaul#define BGE_RXLP_LOCSTAT_COS8		0x2220
88684059Swpaul#define BGE_RXLP_LOCSTAT_COS9		0x2224
88784059Swpaul#define BGE_RXLP_LOCSTAT_COS10		0x2228
88884059Swpaul#define BGE_RXLP_LOCSTAT_COS11		0x222C
88984059Swpaul#define BGE_RXLP_LOCSTAT_COS12		0x2230
89084059Swpaul#define BGE_RXLP_LOCSTAT_COS13		0x2234
89184059Swpaul#define BGE_RXLP_LOCSTAT_COS14		0x2238
89284059Swpaul#define BGE_RXLP_LOCSTAT_COS15		0x223C
89384059Swpaul#define BGE_RXLP_LOCSTAT_FILTDROP	0x2240
89484059Swpaul#define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL	0x2244
89584059Swpaul#define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL	0x2248
89684059Swpaul#define BGE_RXLP_LOCSTAT_OUT_OF_BDS	0x224C
89784059Swpaul#define BGE_RXLP_LOCSTAT_IFIN_DROPS	0x2250
89884059Swpaul#define BGE_RXLP_LOCSTAT_IFIN_ERRORS	0x2254
89984059Swpaul#define BGE_RXLP_LOCSTAT_RXTHRESH_HIT	0x2258
90084059Swpaul
90184059Swpaul
90284059Swpaul/* Receive List Placement mode register */
90384059Swpaul#define BGE_RXLPMODE_RESET		0x00000001
90484059Swpaul#define BGE_RXLPMODE_ENABLE		0x00000002
90584059Swpaul#define BGE_RXLPMODE_CLASS0_ATTN	0x00000004
90684059Swpaul#define BGE_RXLPMODE_MAPOUTRANGE_ATTN	0x00000008
90784059Swpaul#define BGE_RXLPMODE_STATSOFLOW_ATTN	0x00000010
90884059Swpaul
90984059Swpaul/* Receive List Placement Status register */
91084059Swpaul#define BGE_RXLPSTAT_CLASS0_ATTN	0x00000004
91184059Swpaul#define BGE_RXLPSTAT_MAPOUTRANGE_ATTN	0x00000008
91284059Swpaul#define BGE_RXLPSTAT_STATSOFLOW_ATTN	0x00000010
91384059Swpaul
91484059Swpaul/*
91584059Swpaul * Receive Data and Receive BD Initiator Control Registers
91684059Swpaul */
91784059Swpaul#define BGE_RDBDI_MODE			0x2400
91884059Swpaul#define BGE_RDBDI_STATUS		0x2404
91984059Swpaul#define BGE_RX_JUMBO_RCB_HADDR_HI	0x2440
92084059Swpaul#define BGE_RX_JUMBO_RCB_HADDR_LO	0x2444
92184059Swpaul#define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS	0x2448
92284059Swpaul#define BGE_RX_JUMBO_RCB_NICADDR	0x244C
92384059Swpaul#define BGE_RX_STD_RCB_HADDR_HI		0x2450
92484059Swpaul#define BGE_RX_STD_RCB_HADDR_LO		0x2454
92584059Swpaul#define BGE_RX_STD_RCB_MAXLEN_FLAGS	0x2458
92684059Swpaul#define BGE_RX_STD_RCB_NICADDR		0x245C
92784059Swpaul#define BGE_RX_MINI_RCB_HADDR_HI	0x2460
92884059Swpaul#define BGE_RX_MINI_RCB_HADDR_LO	0x2464
92984059Swpaul#define BGE_RX_MINI_RCB_MAXLEN_FLAGS	0x2468
93084059Swpaul#define BGE_RX_MINI_RCB_NICADDR		0x246C
93184059Swpaul#define BGE_RDBDI_JUMBO_RX_CONS		0x2470
93284059Swpaul#define BGE_RDBDI_STD_RX_CONS		0x2474
93384059Swpaul#define BGE_RDBDI_MINI_RX_CONS		0x2478
93484059Swpaul#define BGE_RDBDI_RETURN_PROD0		0x2480
93584059Swpaul#define BGE_RDBDI_RETURN_PROD1		0x2484
93684059Swpaul#define BGE_RDBDI_RETURN_PROD2		0x2488
93784059Swpaul#define BGE_RDBDI_RETURN_PROD3		0x248C
93884059Swpaul#define BGE_RDBDI_RETURN_PROD4		0x2490
93984059Swpaul#define BGE_RDBDI_RETURN_PROD5		0x2494
94084059Swpaul#define BGE_RDBDI_RETURN_PROD6		0x2498
94184059Swpaul#define BGE_RDBDI_RETURN_PROD7		0x249C
94284059Swpaul#define BGE_RDBDI_RETURN_PROD8		0x24A0
94384059Swpaul#define BGE_RDBDI_RETURN_PROD9		0x24A4
94484059Swpaul#define BGE_RDBDI_RETURN_PROD10		0x24A8
94584059Swpaul#define BGE_RDBDI_RETURN_PROD11		0x24AC
94684059Swpaul#define BGE_RDBDI_RETURN_PROD12		0x24B0
94784059Swpaul#define BGE_RDBDI_RETURN_PROD13		0x24B4
94884059Swpaul#define BGE_RDBDI_RETURN_PROD14		0x24B8
94984059Swpaul#define BGE_RDBDI_RETURN_PROD15		0x24BC
95084059Swpaul#define BGE_RDBDI_HWDIAG		0x24C0
95184059Swpaul
95284059Swpaul
95384059Swpaul/* Receive Data and Receive BD Initiator Mode register */
95484059Swpaul#define BGE_RDBDIMODE_RESET		0x00000001
95584059Swpaul#define BGE_RDBDIMODE_ENABLE		0x00000002
95684059Swpaul#define BGE_RDBDIMODE_JUMBO_ATTN	0x00000004
95784059Swpaul#define BGE_RDBDIMODE_GIANT_ATTN	0x00000008
95884059Swpaul#define BGE_RDBDIMODE_BADRINGSZ_ATTN	0x00000010
95984059Swpaul
96084059Swpaul/* Receive Data and Receive BD Initiator Status register */
96184059Swpaul#define BGE_RDBDISTAT_JUMBO_ATTN	0x00000004
96284059Swpaul#define BGE_RDBDISTAT_GIANT_ATTN	0x00000008
96384059Swpaul#define BGE_RDBDISTAT_BADRINGSZ_ATTN	0x00000010
96484059Swpaul
96584059Swpaul
96684059Swpaul/*
96784059Swpaul * Receive Data Completion Control registers
96884059Swpaul */
96984059Swpaul#define BGE_RDC_MODE			0x2800
97084059Swpaul
97184059Swpaul/* Receive Data Completion Mode register */
97284059Swpaul#define BGE_RDCMODE_RESET		0x00000001
97384059Swpaul#define BGE_RDCMODE_ENABLE		0x00000002
97484059Swpaul#define BGE_RDCMODE_ATTN		0x00000004
97584059Swpaul
97684059Swpaul/*
97784059Swpaul * Receive BD Initiator Control registers
97884059Swpaul */
97984059Swpaul#define BGE_RBDI_MODE			0x2C00
98084059Swpaul#define BGE_RBDI_STATUS			0x2C04
98184059Swpaul#define BGE_RBDI_NIC_JUMBO_BD_PROD	0x2C08
98284059Swpaul#define BGE_RBDI_NIC_STD_BD_PROD	0x2C0C
98384059Swpaul#define BGE_RBDI_NIC_MINI_BD_PROD	0x2C10
98484059Swpaul#define BGE_RBDI_MINI_REPL_THRESH	0x2C14
98584059Swpaul#define BGE_RBDI_STD_REPL_THRESH	0x2C18
98684059Swpaul#define BGE_RBDI_JUMBO_REPL_THRESH	0x2C1C
98784059Swpaul
98884059Swpaul/* Receive BD Initiator Mode register */
98984059Swpaul#define BGE_RBDIMODE_RESET		0x00000001
99084059Swpaul#define BGE_RBDIMODE_ENABLE		0x00000002
99184059Swpaul#define BGE_RBDIMODE_ATTN		0x00000004
99284059Swpaul
99384059Swpaul/* Receive BD Initiator Status register */
99484059Swpaul#define BGE_RBDISTAT_ATTN		0x00000004
99584059Swpaul
99684059Swpaul/*
99784059Swpaul * Receive BD Completion Control registers
99884059Swpaul */
99984059Swpaul#define BGE_RBDC_MODE			0x3000
100084059Swpaul#define BGE_RBDC_STATUS			0x3004
100184059Swpaul#define BGE_RBDC_JUMBO_BD_PROD		0x3008
100284059Swpaul#define BGE_RBDC_STD_BD_PROD		0x300C
100384059Swpaul#define BGE_RBDC_MINI_BD_PROD		0x3010
100484059Swpaul
100584059Swpaul/* Receive BD completion mode register */
100684059Swpaul#define BGE_RBDCMODE_RESET		0x00000001
100784059Swpaul#define BGE_RBDCMODE_ENABLE		0x00000002
100884059Swpaul#define BGE_RBDCMODE_ATTN		0x00000004
100984059Swpaul
101084059Swpaul/* Receive BD completion status register */
101184059Swpaul#define BGE_RBDCSTAT_ERROR		0x00000004
101284059Swpaul
101384059Swpaul/*
101484059Swpaul * Receive List Selector Control registers
101584059Swpaul */
101684059Swpaul#define BGE_RXLS_MODE			0x3400
101784059Swpaul#define BGE_RXLS_STATUS			0x3404
101884059Swpaul
101984059Swpaul/* Receive List Selector Mode register */
102084059Swpaul#define BGE_RXLSMODE_RESET		0x00000001
102184059Swpaul#define BGE_RXLSMODE_ENABLE		0x00000002
102284059Swpaul#define BGE_RXLSMODE_ATTN		0x00000004
102384059Swpaul
102484059Swpaul/* Receive List Selector Status register */
102584059Swpaul#define BGE_RXLSSTAT_ERROR		0x00000004
102684059Swpaul
102784059Swpaul/*
102884059Swpaul * Mbuf Cluster Free registers (has nothing to do with BSD mbufs)
102984059Swpaul */
103084059Swpaul#define BGE_MBCF_MODE			0x3800
103184059Swpaul#define BGE_MBCF_STATUS			0x3804
103284059Swpaul
103384059Swpaul/* Mbuf Cluster Free mode register */
103484059Swpaul#define BGE_MBCFMODE_RESET		0x00000001
103584059Swpaul#define BGE_MBCFMODE_ENABLE		0x00000002
103684059Swpaul#define BGE_MBCFMODE_ATTN		0x00000004
103784059Swpaul
103884059Swpaul/* Mbuf Cluster Free status register */
103984059Swpaul#define BGE_MBCFSTAT_ERROR		0x00000004
104084059Swpaul
104184059Swpaul/*
104284059Swpaul * Host Coalescing Control registers
104384059Swpaul */
104484059Swpaul#define BGE_HCC_MODE			0x3C00
104584059Swpaul#define BGE_HCC_STATUS			0x3C04
104684059Swpaul#define BGE_HCC_RX_COAL_TICKS		0x3C08
104784059Swpaul#define BGE_HCC_TX_COAL_TICKS		0x3C0C
104884059Swpaul#define BGE_HCC_RX_MAX_COAL_BDS		0x3C10
104984059Swpaul#define BGE_HCC_TX_MAX_COAL_BDS		0x3C14
105084059Swpaul#define BGE_HCC_RX_COAL_TICKS_INT	0x3C18 /* ticks during interrupt */
105184059Swpaul#define BGE_HCC_TX_COAL_TICKS_INT	0x3C1C /* ticks during interrupt */
105284059Swpaul#define BGE_HCC_RX_MAX_COAL_BDS_INT	0x3C20 /* BDs during interrupt */
105384059Swpaul#define BGE_HCC_TX_MAX_COAL_BDS_INT	0x3C34 /* BDs during interrupt */
105484059Swpaul#define BGE_HCC_STATS_TICKS		0x3C28
105584059Swpaul#define BGE_HCC_STATS_ADDR_HI		0x3C30
105684059Swpaul#define BGE_HCC_STATS_ADDR_LO		0x3C34
105784059Swpaul#define BGE_HCC_STATUSBLK_ADDR_HI	0x3C38
105884059Swpaul#define BGE_HCC_STATUSBLK_ADDR_LO	0x3C3C
105984059Swpaul#define BGE_HCC_STATS_BASEADDR		0x3C40 /* address in NIC memory */
106084059Swpaul#define BGE_HCC_STATUSBLK_BASEADDR	0x3C44 /* address in NIC memory */
106184059Swpaul#define BGE_FLOW_ATTN			0x3C48
106284059Swpaul#define BGE_HCC_JUMBO_BD_CONS		0x3C50
106384059Swpaul#define BGE_HCC_STD_BD_CONS		0x3C54
106484059Swpaul#define BGE_HCC_MINI_BD_CONS		0x3C58
106584059Swpaul#define BGE_HCC_RX_RETURN_PROD0		0x3C80
106684059Swpaul#define BGE_HCC_RX_RETURN_PROD1		0x3C84
106784059Swpaul#define BGE_HCC_RX_RETURN_PROD2		0x3C88
106884059Swpaul#define BGE_HCC_RX_RETURN_PROD3		0x3C8C
106984059Swpaul#define BGE_HCC_RX_RETURN_PROD4		0x3C90
107084059Swpaul#define BGE_HCC_RX_RETURN_PROD5		0x3C94
107184059Swpaul#define BGE_HCC_RX_RETURN_PROD6		0x3C98
107284059Swpaul#define BGE_HCC_RX_RETURN_PROD7		0x3C9C
107384059Swpaul#define BGE_HCC_RX_RETURN_PROD8		0x3CA0
107484059Swpaul#define BGE_HCC_RX_RETURN_PROD9		0x3CA4
107584059Swpaul#define BGE_HCC_RX_RETURN_PROD10	0x3CA8
107684059Swpaul#define BGE_HCC_RX_RETURN_PROD11	0x3CAC
107784059Swpaul#define BGE_HCC_RX_RETURN_PROD12	0x3CB0
107884059Swpaul#define BGE_HCC_RX_RETURN_PROD13	0x3CB4
107984059Swpaul#define BGE_HCC_RX_RETURN_PROD14	0x3CB8
108084059Swpaul#define BGE_HCC_RX_RETURN_PROD15	0x3CBC
108184059Swpaul#define BGE_HCC_TX_BD_CONS0		0x3CC0
108284059Swpaul#define BGE_HCC_TX_BD_CONS1		0x3CC4
108384059Swpaul#define BGE_HCC_TX_BD_CONS2		0x3CC8
108484059Swpaul#define BGE_HCC_TX_BD_CONS3		0x3CCC
108584059Swpaul#define BGE_HCC_TX_BD_CONS4		0x3CD0
108684059Swpaul#define BGE_HCC_TX_BD_CONS5		0x3CD4
108784059Swpaul#define BGE_HCC_TX_BD_CONS6		0x3CD8
108884059Swpaul#define BGE_HCC_TX_BD_CONS7		0x3CDC
108984059Swpaul#define BGE_HCC_TX_BD_CONS8		0x3CE0
109084059Swpaul#define BGE_HCC_TX_BD_CONS9		0x3CE4
109184059Swpaul#define BGE_HCC_TX_BD_CONS10		0x3CE8
109284059Swpaul#define BGE_HCC_TX_BD_CONS11		0x3CEC
109384059Swpaul#define BGE_HCC_TX_BD_CONS12		0x3CF0
109484059Swpaul#define BGE_HCC_TX_BD_CONS13		0x3CF4
109584059Swpaul#define BGE_HCC_TX_BD_CONS14		0x3CF8
109684059Swpaul#define BGE_HCC_TX_BD_CONS15		0x3CFC
109784059Swpaul
109884059Swpaul
109984059Swpaul/* Host coalescing mode register */
110084059Swpaul#define BGE_HCCMODE_RESET		0x00000001
110184059Swpaul#define BGE_HCCMODE_ENABLE		0x00000002
110284059Swpaul#define BGE_HCCMODE_ATTN		0x00000004
110384059Swpaul#define BGE_HCCMODE_COAL_NOW		0x00000008
110484059Swpaul#define BGE_HCCMODE_MSI_BITS		0x0x000070
110584059Swpaul#define BGE_HCCMODE_STATBLK_SIZE	0x00000180
110684059Swpaul
110784059Swpaul#define BGE_STATBLKSZ_FULL		0x00000000
110884059Swpaul#define BGE_STATBLKSZ_64BYTE		0x00000080
110984059Swpaul#define BGE_STATBLKSZ_32BYTE		0x00000100
111084059Swpaul
111184059Swpaul/* Host coalescing status register */
111284059Swpaul#define BGE_HCCSTAT_ERROR		0x00000004
111384059Swpaul
111484059Swpaul/* Flow attention register */
111584059Swpaul#define BGE_FLOWATTN_MB_LOWAT		0x00000040
111684059Swpaul#define BGE_FLOWATTN_MEMARB		0x00000080
111784059Swpaul#define BGE_FLOWATTN_HOSTCOAL		0x00008000
111884059Swpaul#define BGE_FLOWATTN_DMADONE_DISCARD	0x00010000
111984059Swpaul#define BGE_FLOWATTN_RCB_INVAL		0x00020000
112084059Swpaul#define BGE_FLOWATTN_RXDATA_CORRUPT	0x00040000
112184059Swpaul#define BGE_FLOWATTN_RDBDI		0x00080000
112284059Swpaul#define BGE_FLOWATTN_RXLS		0x00100000
112384059Swpaul#define BGE_FLOWATTN_RXLP		0x00200000
112484059Swpaul#define BGE_FLOWATTN_RBDC		0x00400000
112584059Swpaul#define BGE_FLOWATTN_RBDI		0x00800000
112684059Swpaul#define BGE_FLOWATTN_SDC		0x08000000
112784059Swpaul#define BGE_FLOWATTN_SDI		0x10000000
112884059Swpaul#define BGE_FLOWATTN_SRS		0x20000000
112984059Swpaul#define BGE_FLOWATTN_SBDC		0x40000000
113084059Swpaul#define BGE_FLOWATTN_SBDI		0x80000000
113184059Swpaul
113284059Swpaul/*
113384059Swpaul * Memory arbiter registers
113484059Swpaul */
113584059Swpaul#define BGE_MARB_MODE			0x4000
113684059Swpaul#define BGE_MARB_STATUS			0x4004
113784059Swpaul#define BGE_MARB_TRAPADDR_HI		0x4008
113884059Swpaul#define BGE_MARB_TRAPADDR_LO		0x400C
113984059Swpaul
114084059Swpaul/* Memory arbiter mode register */
114184059Swpaul#define BGE_MARBMODE_RESET		0x00000001
114284059Swpaul#define BGE_MARBMODE_ENABLE		0x00000002
114384059Swpaul#define BGE_MARBMODE_TX_ADDR_TRAP	0x00000004
114484059Swpaul#define BGE_MARBMODE_RX_ADDR_TRAP	0x00000008
114584059Swpaul#define BGE_MARBMODE_DMAW1_TRAP		0x00000010
114684059Swpaul#define BGE_MARBMODE_DMAR1_TRAP		0x00000020
114784059Swpaul#define BGE_MARBMODE_RXRISC_TRAP	0x00000040
114884059Swpaul#define BGE_MARBMODE_TXRISC_TRAP	0x00000080
114984059Swpaul#define BGE_MARBMODE_PCI_TRAP		0x00000100
115084059Swpaul#define BGE_MARBMODE_DMAR2_TRAP		0x00000200
115184059Swpaul#define BGE_MARBMODE_RXQ_TRAP		0x00000400
115284059Swpaul#define BGE_MARBMODE_RXDI1_TRAP		0x00000800
115384059Swpaul#define BGE_MARBMODE_RXDI2_TRAP		0x00001000
115484059Swpaul#define BGE_MARBMODE_DC_GRPMEM_TRAP	0x00002000
115584059Swpaul#define BGE_MARBMODE_HCOAL_TRAP		0x00004000
115684059Swpaul#define BGE_MARBMODE_MBUF_TRAP		0x00008000
115784059Swpaul#define BGE_MARBMODE_TXDI_TRAP		0x00010000
115884059Swpaul#define BGE_MARBMODE_SDC_DMAC_TRAP	0x00020000
115984059Swpaul#define BGE_MARBMODE_TXBD_TRAP		0x00040000
116084059Swpaul#define BGE_MARBMODE_BUFFMAN_TRAP	0x00080000
116184059Swpaul#define BGE_MARBMODE_DMAW2_TRAP		0x00100000
116284059Swpaul#define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP	0x00200000
116384059Swpaul#define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000
116484059Swpaul#define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP	0x00800000
116584059Swpaul#define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP	0x01000000
116684059Swpaul#define BGE_MARBMODE_XTSSRAM_PERR_TRAP	0x02000000
116784059Swpaul
116884059Swpaul/* Memory arbiter status register */
116984059Swpaul#define BGE_MARBSTAT_TX_ADDR_TRAP	0x00000004
117084059Swpaul#define BGE_MARBSTAT_RX_ADDR_TRAP	0x00000008
117184059Swpaul#define BGE_MARBSTAT_DMAW1_TRAP		0x00000010
117284059Swpaul#define BGE_MARBSTAT_DMAR1_TRAP		0x00000020
117384059Swpaul#define BGE_MARBSTAT_RXRISC_TRAP	0x00000040
117484059Swpaul#define BGE_MARBSTAT_TXRISC_TRAP	0x00000080
117584059Swpaul#define BGE_MARBSTAT_PCI_TRAP		0x00000100
117684059Swpaul#define BGE_MARBSTAT_DMAR2_TRAP		0x00000200
117784059Swpaul#define BGE_MARBSTAT_RXQ_TRAP		0x00000400
117884059Swpaul#define BGE_MARBSTAT_RXDI1_TRAP		0x00000800
117984059Swpaul#define BGE_MARBSTAT_RXDI2_TRAP		0x00001000
118084059Swpaul#define BGE_MARBSTAT_DC_GRPMEM_TRAP	0x00002000
118184059Swpaul#define BGE_MARBSTAT_HCOAL_TRAP		0x00004000
118284059Swpaul#define BGE_MARBSTAT_MBUF_TRAP		0x00008000
118384059Swpaul#define BGE_MARBSTAT_TXDI_TRAP		0x00010000
118484059Swpaul#define BGE_MARBSTAT_SDC_DMAC_TRAP	0x00020000
118584059Swpaul#define BGE_MARBSTAT_TXBD_TRAP		0x00040000
118684059Swpaul#define BGE_MARBSTAT_BUFFMAN_TRAP	0x00080000
118784059Swpaul#define BGE_MARBSTAT_DMAW2_TRAP		0x00100000
118884059Swpaul#define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP	0x00200000
118984059Swpaul#define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000
119084059Swpaul#define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP	0x00800000
119184059Swpaul#define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP	0x01000000
119284059Swpaul#define BGE_MARBSTAT_XTSSRAM_PERR_TRAP	0x02000000
119384059Swpaul
119484059Swpaul/*
119584059Swpaul * Buffer manager control registers
119684059Swpaul */
119784059Swpaul#define BGE_BMAN_MODE			0x4400
119884059Swpaul#define BGE_BMAN_STATUS			0x4404
119984059Swpaul#define BGE_BMAN_MBUFPOOL_BASEADDR	0x4408
120084059Swpaul#define BGE_BMAN_MBUFPOOL_LEN		0x440C
120184059Swpaul#define BGE_BMAN_MBUFPOOL_READDMA_LOWAT	0x4410
120284059Swpaul#define BGE_BMAN_MBUFPOOL_MACRX_LOWAT	0x4414
120384059Swpaul#define BGE_BMAN_MBUFPOOL_HIWAT		0x4418
120484059Swpaul#define BGE_BMAN_RXCPU_MBALLOC_REQ	0x441C
120584059Swpaul#define BGE_BMAN_RXCPU_MBALLOC_RESP	0x4420
120684059Swpaul#define BGE_BMAN_TXCPU_MBALLOC_REQ	0x4424
120784059Swpaul#define BGE_BMAN_TXCPU_MBALLOC_RESP	0x4428
120884059Swpaul#define BGE_BMAN_DMA_DESCPOOL_BASEADDR	0x442C
120984059Swpaul#define BGE_BMAN_DMA_DESCPOOL_LEN	0x4430
121084059Swpaul#define BGE_BMAN_DMA_DESCPOOL_LOWAT	0x4434
121184059Swpaul#define BGE_BMAN_DMA_DESCPOOL_HIWAT	0x4438
121284059Swpaul#define BGE_BMAN_RXCPU_DMAALLOC_REQ	0x443C
121384059Swpaul#define BGE_BMAN_RXCPU_DMAALLOC_RESP	0x4440
121484059Swpaul#define BGE_BMAN_TXCPU_DMAALLOC_REQ	0x4444
121584059Swpaul#define BGE_BMAN_TXCPU_DMALLLOC_RESP	0x4448
121684059Swpaul#define BGE_BMAN_HWDIAG_1		0x444C
121784059Swpaul#define BGE_BMAN_HWDIAG_2		0x4450
121884059Swpaul#define BGE_BMAN_HWDIAG_3		0x4454
121984059Swpaul
122084059Swpaul/* Buffer manager mode register */
122184059Swpaul#define BGE_BMANMODE_RESET		0x00000001
122284059Swpaul#define BGE_BMANMODE_ENABLE		0x00000002
122384059Swpaul#define BGE_BMANMODE_ATTN		0x00000004
122484059Swpaul#define BGE_BMANMODE_TESTMODE		0x00000008
122584059Swpaul#define BGE_BMANMODE_LOMBUF_ATTN	0x00000010
122684059Swpaul
122784059Swpaul/* Buffer manager status register */
122884059Swpaul#define BGE_BMANSTAT_ERRO		0x00000004
122984059Swpaul#define BGE_BMANSTAT_LOWMBUF_ERROR	0x00000010
123084059Swpaul
123184059Swpaul
123284059Swpaul/*
123384059Swpaul * Read DMA Control registers
123484059Swpaul */
123584059Swpaul#define BGE_RDMA_MODE			0x4800
123684059Swpaul#define BGE_RDMA_STATUS			0x4804
123784059Swpaul
123884059Swpaul/* Read DMA mode register */
123984059Swpaul#define BGE_RDMAMODE_RESET		0x00000001
124084059Swpaul#define BGE_RDMAMODE_ENABLE		0x00000002
124184059Swpaul#define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
124284059Swpaul#define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
124384059Swpaul#define BGE_RDMAMODE_PCI_PERR_ATTN	0x00000010
124484059Swpaul#define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
124584059Swpaul#define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
124684059Swpaul#define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
124784059Swpaul#define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
124884059Swpaul#define BGE_RDMAMODE_LOCWRITE_TOOBIG	0x00000200
124984059Swpaul#define BGE_RDMAMODE_ALL_ATTNS		0x000003FC
125084059Swpaul
125184059Swpaul/* Read DMA status register */
125284059Swpaul#define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
125384059Swpaul#define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
125484059Swpaul#define BGE_RDMASTAT_PCI_PERR_ATTN	0x00000010
125584059Swpaul#define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
125684059Swpaul#define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
125784059Swpaul#define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
125884059Swpaul#define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
125984059Swpaul#define BGE_RDMASTAT_LOCWRITE_TOOBIG	0x00000200
126084059Swpaul
126184059Swpaul/*
126284059Swpaul * Write DMA control registers
126384059Swpaul */
126484059Swpaul#define BGE_WDMA_MODE			0x4C00
126584059Swpaul#define BGE_WDMA_STATUS			0x4C04
126684059Swpaul
126784059Swpaul/* Write DMA mode register */
126884059Swpaul#define BGE_WDMAMODE_RESET		0x00000001
126984059Swpaul#define BGE_WDMAMODE_ENABLE		0x00000002
127084059Swpaul#define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN	0x00000004
127184059Swpaul#define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN	0x00000008
127284059Swpaul#define BGE_WDMAMODE_PCI_PERR_ATTN	0x00000010
127384059Swpaul#define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN	0x00000020
127484059Swpaul#define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN	0x00000040
127584059Swpaul#define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN	0x00000080
127684059Swpaul#define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN	0x00000100
127784059Swpaul#define BGE_WDMAMODE_LOCREAD_TOOBIG	0x00000200
127884059Swpaul#define BGE_WDMAMODE_ALL_ATTNS		0x000003FC
127984059Swpaul
128084059Swpaul/* Write DMA status register */
128184059Swpaul#define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN	0x00000004
128284059Swpaul#define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN	0x00000008
128384059Swpaul#define BGE_WDMASTAT_PCI_PERR_ATTN	0x00000010
128484059Swpaul#define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN	0x00000020
128584059Swpaul#define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN	0x00000040
128684059Swpaul#define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN	0x00000080
128784059Swpaul#define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN	0x00000100
128884059Swpaul#define BGE_WDMASTAT_LOCREAD_TOOBIG	0x00000200
128984059Swpaul
129084059Swpaul
129184059Swpaul/*
129284059Swpaul * RX CPU registers
129384059Swpaul */
129484059Swpaul#define BGE_RXCPU_MODE			0x5000
129584059Swpaul#define BGE_RXCPU_STATUS		0x5004
129684059Swpaul#define BGE_RXCPU_PC			0x501C
129784059Swpaul
129884059Swpaul/* RX CPU mode register */
129984059Swpaul#define BGE_RXCPUMODE_RESET		0x00000001
130084059Swpaul#define BGE_RXCPUMODE_SINGLESTEP	0x00000002
130184059Swpaul#define BGE_RXCPUMODE_P0_DATAHLT_ENB	0x00000004
130284059Swpaul#define BGE_RXCPUMODE_P0_INSTRHLT_ENB	0x00000008
130384059Swpaul#define BGE_RXCPUMODE_WR_POSTBUF_ENB	0x00000010
130484059Swpaul#define BGE_RXCPUMODE_DATACACHE_ENB	0x00000020
130584059Swpaul#define BGE_RXCPUMODE_ROMFAIL		0x00000040
130684059Swpaul#define BGE_RXCPUMODE_WATCHDOG_ENB	0x00000080
130784059Swpaul#define BGE_RXCPUMODE_INSTRCACHE_PRF	0x00000100
130884059Swpaul#define BGE_RXCPUMODE_INSTRCACHE_FLUSH	0x00000200
130984059Swpaul#define BGE_RXCPUMODE_HALTCPU		0x00000400
131084059Swpaul#define BGE_RXCPUMODE_INVDATAHLT_ENB	0x00000800
131184059Swpaul#define BGE_RXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
131284059Swpaul#define BGE_RXCPUMODE_RADDRTRAPHLT_ENB	0x00002000
131384059Swpaul
131484059Swpaul/* RX CPU status register */
131584059Swpaul#define BGE_RXCPUSTAT_HW_BREAKPOINT	0x00000001
131684059Swpaul#define BGE_RXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
131784059Swpaul#define BGE_RXCPUSTAT_INVALID_INSTR	0x00000004
131884059Swpaul#define BGE_RXCPUSTAT_P0_DATAREF	0x00000008
131984059Swpaul#define BGE_RXCPUSTAT_P0_INSTRREF	0x00000010
132084059Swpaul#define BGE_RXCPUSTAT_INVALID_DATAACC	0x00000020
132184059Swpaul#define BGE_RXCPUSTAT_INVALID_INSTRFTCH	0x00000040
132284059Swpaul#define BGE_RXCPUSTAT_BAD_MEMALIGN	0x00000080
132384059Swpaul#define BGE_RXCPUSTAT_MADDR_TRAP	0x00000100
132484059Swpaul#define BGE_RXCPUSTAT_REGADDR_TRAP	0x00000200
132584059Swpaul#define BGE_RXCPUSTAT_DATAACC_STALL	0x00001000
132684059Swpaul#define BGE_RXCPUSTAT_INSTRFETCH_STALL	0x00002000
132784059Swpaul#define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
132884059Swpaul#define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
132984059Swpaul#define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
133084059Swpaul#define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
133184059Swpaul#define BGE_RXCPUSTAT_BLOCKING_READ	0x80000000
133284059Swpaul
133384059Swpaul
133484059Swpaul/*
133584059Swpaul * TX CPU registers
133684059Swpaul */
133784059Swpaul#define BGE_TXCPU_MODE			0x5400
133884059Swpaul#define BGE_TXCPU_STATUS		0x5404
133984059Swpaul#define BGE_TXCPU_PC			0x541C
134084059Swpaul
134184059Swpaul/* TX CPU mode register */
134284059Swpaul#define BGE_TXCPUMODE_RESET		0x00000001
134384059Swpaul#define BGE_TXCPUMODE_SINGLESTEP	0x00000002
134484059Swpaul#define BGE_TXCPUMODE_P0_DATAHLT_ENB	0x00000004
134584059Swpaul#define BGE_TXCPUMODE_P0_INSTRHLT_ENB	0x00000008
134684059Swpaul#define BGE_TXCPUMODE_WR_POSTBUF_ENB	0x00000010
134784059Swpaul#define BGE_TXCPUMODE_DATACACHE_ENB	0x00000020
134884059Swpaul#define BGE_TXCPUMODE_ROMFAIL		0x00000040
134984059Swpaul#define BGE_TXCPUMODE_WATCHDOG_ENB	0x00000080
135084059Swpaul#define BGE_TXCPUMODE_INSTRCACHE_PRF	0x00000100
135184059Swpaul#define BGE_TXCPUMODE_INSTRCACHE_FLUSH	0x00000200
135284059Swpaul#define BGE_TXCPUMODE_HALTCPU		0x00000400
135384059Swpaul#define BGE_TXCPUMODE_INVDATAHLT_ENB	0x00000800
135484059Swpaul#define BGE_TXCPUMODE_MADDRTRAPHLT_ENB	0x00001000
135584059Swpaul
135684059Swpaul/* TX CPU status register */
135784059Swpaul#define BGE_TXCPUSTAT_HW_BREAKPOINT	0x00000001
135884059Swpaul#define BGE_TXCPUSTAT_HLTINSTR_EXECUTED	0x00000002
135984059Swpaul#define BGE_TXCPUSTAT_INVALID_INSTR	0x00000004
136084059Swpaul#define BGE_TXCPUSTAT_P0_DATAREF	0x00000008
136184059Swpaul#define BGE_TXCPUSTAT_P0_INSTRREF	0x00000010
136284059Swpaul#define BGE_TXCPUSTAT_INVALID_DATAACC	0x00000020
136384059Swpaul#define BGE_TXCPUSTAT_INVALID_INSTRFTCH	0x00000040
136484059Swpaul#define BGE_TXCPUSTAT_BAD_MEMALIGN	0x00000080
136584059Swpaul#define BGE_TXCPUSTAT_MADDR_TRAP	0x00000100
136684059Swpaul#define BGE_TXCPUSTAT_REGADDR_TRAP	0x00000200
136784059Swpaul#define BGE_TXCPUSTAT_DATAACC_STALL	0x00001000
136884059Swpaul#define BGE_TXCPUSTAT_INSTRFETCH_STALL	0x00002000
136984059Swpaul#define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW	0x08000000
137084059Swpaul#define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW	0x10000000
137184059Swpaul#define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW	0x20000000
137284059Swpaul#define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW	0x40000000
137384059Swpaul#define BGE_TXCPUSTAT_BLOCKING_READ	0x80000000
137484059Swpaul
137584059Swpaul
137684059Swpaul/*
137784059Swpaul * Low priority mailbox registers
137884059Swpaul */
137984059Swpaul#define BGE_LPMBX_IRQ0_HI		0x5800
138084059Swpaul#define BGE_LPMBX_IRQ0_LO		0x5804
138184059Swpaul#define BGE_LPMBX_IRQ1_HI		0x5808
138284059Swpaul#define BGE_LPMBX_IRQ1_LO		0x580C
138384059Swpaul#define BGE_LPMBX_IRQ2_HI		0x5810
138484059Swpaul#define BGE_LPMBX_IRQ2_LO		0x5814
138584059Swpaul#define BGE_LPMBX_IRQ3_HI		0x5818
138684059Swpaul#define BGE_LPMBX_IRQ3_LO		0x581C
138784059Swpaul#define BGE_LPMBX_GEN0_HI		0x5820
138884059Swpaul#define BGE_LPMBX_GEN0_LO		0x5824
138984059Swpaul#define BGE_LPMBX_GEN1_HI		0x5828
139084059Swpaul#define BGE_LPMBX_GEN1_LO		0x582C
139184059Swpaul#define BGE_LPMBX_GEN2_HI		0x5830
139284059Swpaul#define BGE_LPMBX_GEN2_LO		0x5834
139384059Swpaul#define BGE_LPMBX_GEN3_HI		0x5828
139484059Swpaul#define BGE_LPMBX_GEN3_LO		0x582C
139584059Swpaul#define BGE_LPMBX_GEN4_HI		0x5840
139684059Swpaul#define BGE_LPMBX_GEN4_LO		0x5844
139784059Swpaul#define BGE_LPMBX_GEN5_HI		0x5848
139884059Swpaul#define BGE_LPMBX_GEN5_LO		0x584C
139984059Swpaul#define BGE_LPMBX_GEN6_HI		0x5850
140084059Swpaul#define BGE_LPMBX_GEN6_LO		0x5854
140184059Swpaul#define BGE_LPMBX_GEN7_HI		0x5858
140284059Swpaul#define BGE_LPMBX_GEN7_LO		0x585C
140384059Swpaul#define BGE_LPMBX_RELOAD_STATS_HI	0x5860
140484059Swpaul#define BGE_LPMBX_RELOAD_STATS_LO	0x5864
140584059Swpaul#define BGE_LPMBX_RX_STD_PROD_HI	0x5868
140684059Swpaul#define BGE_LPMBX_RX_STD_PROD_LO	0x586C
140784059Swpaul#define BGE_LPMBX_RX_JUMBO_PROD_HI	0x5870
140884059Swpaul#define BGE_LPMBX_RX_JUMBO_PROD_LO	0x5874
140984059Swpaul#define BGE_LPMBX_RX_MINI_PROD_HI	0x5878
141084059Swpaul#define BGE_LPMBX_RX_MINI_PROD_LO	0x587C
141184059Swpaul#define BGE_LPMBX_RX_CONS0_HI		0x5880
141284059Swpaul#define BGE_LPMBX_RX_CONS0_LO		0x5884
141384059Swpaul#define BGE_LPMBX_RX_CONS1_HI		0x5888
141484059Swpaul#define BGE_LPMBX_RX_CONS1_LO		0x588C
141584059Swpaul#define BGE_LPMBX_RX_CONS2_HI		0x5890
141684059Swpaul#define BGE_LPMBX_RX_CONS2_LO		0x5894
141784059Swpaul#define BGE_LPMBX_RX_CONS3_HI		0x5898
141884059Swpaul#define BGE_LPMBX_RX_CONS3_LO		0x589C
141984059Swpaul#define BGE_LPMBX_RX_CONS4_HI		0x58A0
142084059Swpaul#define BGE_LPMBX_RX_CONS4_LO		0x58A4
142184059Swpaul#define BGE_LPMBX_RX_CONS5_HI		0x58A8
142284059Swpaul#define BGE_LPMBX_RX_CONS5_LO		0x58AC
142384059Swpaul#define BGE_LPMBX_RX_CONS6_HI		0x58B0
142484059Swpaul#define BGE_LPMBX_RX_CONS6_LO		0x58B4
142584059Swpaul#define BGE_LPMBX_RX_CONS7_HI		0x58B8
142684059Swpaul#define BGE_LPMBX_RX_CONS7_LO		0x58BC
142784059Swpaul#define BGE_LPMBX_RX_CONS8_HI		0x58C0
142884059Swpaul#define BGE_LPMBX_RX_CONS8_LO		0x58C4
142984059Swpaul#define BGE_LPMBX_RX_CONS9_HI		0x58C8
143084059Swpaul#define BGE_LPMBX_RX_CONS9_LO		0x58CC
143184059Swpaul#define BGE_LPMBX_RX_CONS10_HI		0x58D0
143284059Swpaul#define BGE_LPMBX_RX_CONS10_LO		0x58D4
143384059Swpaul#define BGE_LPMBX_RX_CONS11_HI		0x58D8
143484059Swpaul#define BGE_LPMBX_RX_CONS11_LO		0x58DC
143584059Swpaul#define BGE_LPMBX_RX_CONS12_HI		0x58E0
143684059Swpaul#define BGE_LPMBX_RX_CONS12_LO		0x58E4
143784059Swpaul#define BGE_LPMBX_RX_CONS13_HI		0x58E8
143884059Swpaul#define BGE_LPMBX_RX_CONS13_LO		0x58EC
143984059Swpaul#define BGE_LPMBX_RX_CONS14_HI		0x58F0
144084059Swpaul#define BGE_LPMBX_RX_CONS14_LO		0x58F4
144184059Swpaul#define BGE_LPMBX_RX_CONS15_HI		0x58F8
144284059Swpaul#define BGE_LPMBX_RX_CONS15_LO		0x58FC
144384059Swpaul#define BGE_LPMBX_TX_HOST_PROD0_HI	0x5900
144484059Swpaul#define BGE_LPMBX_TX_HOST_PROD0_LO	0x5904
144584059Swpaul#define BGE_LPMBX_TX_HOST_PROD1_HI	0x5908
144684059Swpaul#define BGE_LPMBX_TX_HOST_PROD1_LO	0x590C
144784059Swpaul#define BGE_LPMBX_TX_HOST_PROD2_HI	0x5910
144884059Swpaul#define BGE_LPMBX_TX_HOST_PROD2_LO	0x5914
144984059Swpaul#define BGE_LPMBX_TX_HOST_PROD3_HI	0x5918
145084059Swpaul#define BGE_LPMBX_TX_HOST_PROD3_LO	0x591C
145184059Swpaul#define BGE_LPMBX_TX_HOST_PROD4_HI	0x5920
145284059Swpaul#define BGE_LPMBX_TX_HOST_PROD4_LO	0x5924
145384059Swpaul#define BGE_LPMBX_TX_HOST_PROD5_HI	0x5928
145484059Swpaul#define BGE_LPMBX_TX_HOST_PROD5_LO	0x592C
145584059Swpaul#define BGE_LPMBX_TX_HOST_PROD6_HI	0x5930
145684059Swpaul#define BGE_LPMBX_TX_HOST_PROD6_LO	0x5934
145784059Swpaul#define BGE_LPMBX_TX_HOST_PROD7_HI	0x5938
145884059Swpaul#define BGE_LPMBX_TX_HOST_PROD7_LO	0x593C
145984059Swpaul#define BGE_LPMBX_TX_HOST_PROD8_HI	0x5940
146084059Swpaul#define BGE_LPMBX_TX_HOST_PROD8_LO	0x5944
146184059Swpaul#define BGE_LPMBX_TX_HOST_PROD9_HI	0x5948
146284059Swpaul#define BGE_LPMBX_TX_HOST_PROD9_LO	0x594C
146384059Swpaul#define BGE_LPMBX_TX_HOST_PROD10_HI	0x5950
146484059Swpaul#define BGE_LPMBX_TX_HOST_PROD10_LO	0x5954
146584059Swpaul#define BGE_LPMBX_TX_HOST_PROD11_HI	0x5958
146684059Swpaul#define BGE_LPMBX_TX_HOST_PROD11_LO	0x595C
146784059Swpaul#define BGE_LPMBX_TX_HOST_PROD12_HI	0x5960
146884059Swpaul#define BGE_LPMBX_TX_HOST_PROD12_LO	0x5964
146984059Swpaul#define BGE_LPMBX_TX_HOST_PROD13_HI	0x5968
147084059Swpaul#define BGE_LPMBX_TX_HOST_PROD13_LO	0x596C
147184059Swpaul#define BGE_LPMBX_TX_HOST_PROD14_HI	0x5970
147284059Swpaul#define BGE_LPMBX_TX_HOST_PROD14_LO	0x5974
147384059Swpaul#define BGE_LPMBX_TX_HOST_PROD15_HI	0x5978
147484059Swpaul#define BGE_LPMBX_TX_HOST_PROD15_LO	0x597C
147584059Swpaul#define BGE_LPMBX_TX_NIC_PROD0_HI	0x5980
147684059Swpaul#define BGE_LPMBX_TX_NIC_PROD0_LO	0x5984
147784059Swpaul#define BGE_LPMBX_TX_NIC_PROD1_HI	0x5988
147884059Swpaul#define BGE_LPMBX_TX_NIC_PROD1_LO	0x598C
147984059Swpaul#define BGE_LPMBX_TX_NIC_PROD2_HI	0x5990
148084059Swpaul#define BGE_LPMBX_TX_NIC_PROD2_LO	0x5994
148184059Swpaul#define BGE_LPMBX_TX_NIC_PROD3_HI	0x5998
148284059Swpaul#define BGE_LPMBX_TX_NIC_PROD3_LO	0x599C
148384059Swpaul#define BGE_LPMBX_TX_NIC_PROD4_HI	0x59A0
148484059Swpaul#define BGE_LPMBX_TX_NIC_PROD4_LO	0x59A4
148584059Swpaul#define BGE_LPMBX_TX_NIC_PROD5_HI	0x59A8
148684059Swpaul#define BGE_LPMBX_TX_NIC_PROD5_LO	0x59AC
148784059Swpaul#define BGE_LPMBX_TX_NIC_PROD6_HI	0x59B0
148884059Swpaul#define BGE_LPMBX_TX_NIC_PROD6_LO	0x59B4
148984059Swpaul#define BGE_LPMBX_TX_NIC_PROD7_HI	0x59B8
149084059Swpaul#define BGE_LPMBX_TX_NIC_PROD7_LO	0x59BC
149184059Swpaul#define BGE_LPMBX_TX_NIC_PROD8_HI	0x59C0
149284059Swpaul#define BGE_LPMBX_TX_NIC_PROD8_LO	0x59C4
149384059Swpaul#define BGE_LPMBX_TX_NIC_PROD9_HI	0x59C8
149484059Swpaul#define BGE_LPMBX_TX_NIC_PROD9_LO	0x59CC
149584059Swpaul#define BGE_LPMBX_TX_NIC_PROD10_HI	0x59D0
149684059Swpaul#define BGE_LPMBX_TX_NIC_PROD10_LO	0x59D4
149784059Swpaul#define BGE_LPMBX_TX_NIC_PROD11_HI	0x59D8
149884059Swpaul#define BGE_LPMBX_TX_NIC_PROD11_LO	0x59DC
149984059Swpaul#define BGE_LPMBX_TX_NIC_PROD12_HI	0x59E0
150084059Swpaul#define BGE_LPMBX_TX_NIC_PROD12_LO	0x59E4
150184059Swpaul#define BGE_LPMBX_TX_NIC_PROD13_HI	0x59E8
150284059Swpaul#define BGE_LPMBX_TX_NIC_PROD13_LO	0x59EC
150384059Swpaul#define BGE_LPMBX_TX_NIC_PROD14_HI	0x59F0
150484059Swpaul#define BGE_LPMBX_TX_NIC_PROD14_LO	0x59F4
150584059Swpaul#define BGE_LPMBX_TX_NIC_PROD15_HI	0x59F8
150684059Swpaul#define BGE_LPMBX_TX_NIC_PROD15_LO	0x59FC
150784059Swpaul
150884059Swpaul/*
150984059Swpaul * Flow throw Queue reset register
151084059Swpaul */
151184059Swpaul#define BGE_FTQ_RESET			0x5C00
151284059Swpaul
151384059Swpaul#define BGE_FTQRESET_DMAREAD		0x00000002
151484059Swpaul#define BGE_FTQRESET_DMAHIPRIO_RD	0x00000004
151584059Swpaul#define BGE_FTQRESET_DMADONE		0x00000010
151684059Swpaul#define BGE_FTQRESET_SBDC		0x00000020
151784059Swpaul#define BGE_FTQRESET_SDI		0x00000040
151884059Swpaul#define BGE_FTQRESET_WDMA		0x00000080
151984059Swpaul#define BGE_FTQRESET_DMAHIPRIO_WR	0x00000100
152084059Swpaul#define BGE_FTQRESET_TYPE1_SOFTWARE	0x00000200
152184059Swpaul#define BGE_FTQRESET_SDC		0x00000400
152284059Swpaul#define BGE_FTQRESET_HCC		0x00000800
152384059Swpaul#define BGE_FTQRESET_TXFIFO		0x00001000
152484059Swpaul#define BGE_FTQRESET_MBC		0x00002000
152584059Swpaul#define BGE_FTQRESET_RBDC		0x00004000
152684059Swpaul#define BGE_FTQRESET_RXLP		0x00008000
152784059Swpaul#define BGE_FTQRESET_RDBDI		0x00010000
152884059Swpaul#define BGE_FTQRESET_RDC		0x00020000
152984059Swpaul#define BGE_FTQRESET_TYPE2_SOFTWARE	0x00040000
153084059Swpaul
153184059Swpaul/*
153284059Swpaul * Message Signaled Interrupt registers
153384059Swpaul */
153484059Swpaul#define BGE_MSI_MODE			0x6000
153584059Swpaul#define BGE_MSI_STATUS			0x6004
153684059Swpaul#define BGE_MSI_FIFOACCESS		0x6008
153784059Swpaul
153884059Swpaul/* MSI mode register */
153984059Swpaul#define BGE_MSIMODE_RESET		0x00000001
154084059Swpaul#define BGE_MSIMODE_ENABLE		0x00000002
154184059Swpaul#define BGE_MSIMODE_PCI_TGT_ABRT_ATTN	0x00000004
154284059Swpaul#define BGE_MSIMODE_PCI_MSTR_ABRT_ATTN	0x00000008
154384059Swpaul#define BGE_MSIMODE_PCI_PERR_ATTN	0x00000010
154484059Swpaul#define BGE_MSIMODE_MSI_FIFOUFLOW_ATTN	0x00000020
154584059Swpaul#define BGE_MSIMODE_MSI_FIFOOFLOW_ATTN	0x00000040
154684059Swpaul
154784059Swpaul/* MSI status register */
154884059Swpaul#define BGE_MSISTAT_PCI_TGT_ABRT_ATTN	0x00000004
154984059Swpaul#define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN	0x00000008
155084059Swpaul#define BGE_MSISTAT_PCI_PERR_ATTN	0x00000010
155184059Swpaul#define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN	0x00000020
155284059Swpaul#define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN	0x00000040
155384059Swpaul
155484059Swpaul
155584059Swpaul/*
155684059Swpaul * DMA Completion registers
155784059Swpaul */
155884059Swpaul#define BGE_DMAC_MODE			0x6400
155984059Swpaul
156084059Swpaul/* DMA Completion mode register */
156184059Swpaul#define BGE_DMACMODE_RESET		0x00000001
156284059Swpaul#define BGE_DMACMODE_ENABLE		0x00000002
156384059Swpaul
156484059Swpaul
156584059Swpaul/*
156684059Swpaul * General control registers.
156784059Swpaul */
156884059Swpaul#define BGE_MODE_CTL			0x6800
156984059Swpaul#define BGE_MISC_CFG			0x6804
157084059Swpaul#define BGE_MISC_LOCAL_CTL		0x6808
157184059Swpaul#define BGE_EE_ADDR			0x6838
157284059Swpaul#define BGE_EE_DATA			0x683C
157384059Swpaul#define BGE_EE_CTL			0x6840
157484059Swpaul#define BGE_MDI_CTL			0x6844
157584059Swpaul#define BGE_EE_DELAY			0x6848
157684059Swpaul
157784059Swpaul/* Mode control register */
157884059Swpaul#define BGE_MODECTL_INT_SNDCOAL_ONLY	0x00000001
157984059Swpaul#define BGE_MODECTL_BYTESWAP_NONFRAME	0x00000002
158084059Swpaul#define BGE_MODECTL_WORDSWAP_NONFRAME	0x00000004
158184059Swpaul#define BGE_MODECTL_BYTESWAP_DATA	0x00000010
158284059Swpaul#define BGE_MODECTL_WORDSWAP_DATA	0x00000020
158384059Swpaul#define BGE_MODECTL_NO_FRAME_CRACKING	0x00000200
158484059Swpaul#define BGE_MODECTL_NO_RX_CRC		0x00000400
158584059Swpaul#define BGE_MODECTL_RX_BADFRAMES	0x00000800
158684059Swpaul#define BGE_MODECTL_NO_TX_INTR		0x00002000
158784059Swpaul#define BGE_MODECTL_NO_RX_INTR		0x00004000
158884059Swpaul#define BGE_MODECTL_FORCE_PCI32		0x00008000
158984059Swpaul#define BGE_MODECTL_STACKUP		0x00010000
159084059Swpaul#define BGE_MODECTL_HOST_SEND_BDS	0x00020000
159184059Swpaul#define BGE_MODECTL_TX_NO_PHDR_CSUM	0x00100000
159284059Swpaul#define BGE_MODECTL_RX_NO_PHDR_CSUM	0x00800000
159384059Swpaul#define BGE_MODECTL_TX_ATTN_INTR	0x01000000
159484059Swpaul#define BGE_MODECTL_RX_ATTN_INTR	0x02000000
159584059Swpaul#define BGE_MODECTL_MAC_ATTN_INTR	0x04000000
159684059Swpaul#define BGE_MODECTL_DMA_ATTN_INTR	0x08000000
159784059Swpaul#define BGE_MODECTL_FLOWCTL_ATTN_INTR	0x10000000
159884059Swpaul#define BGE_MODECTL_4X_SENDRING_SZ	0x20000000
159984059Swpaul#define BGE_MODECTL_FW_PROCESS_MCASTS	0x40000000
160084059Swpaul
160184059Swpaul/* Misc. config register */
160284059Swpaul#define BGE_MISCCFG_RESET_CORE_CLOCKS	0x00000001
160384059Swpaul#define BGE_MISCCFG_TIMER_PRESCALER	0x000000FE
160484059Swpaul
160584059Swpaul#define BGE_32BITTIME_66MHZ		(0x41 << 1)
160684059Swpaul
160784059Swpaul/* Misc. Local Control */
160884059Swpaul#define BGE_MLC_INTR_STATE		0x00000001
160984059Swpaul#define BGE_MLC_INTR_CLR		0x00000002
161084059Swpaul#define BGE_MLC_INTR_SET		0x00000004
161184059Swpaul#define BGE_MLC_INTR_ONATTN		0x00000008
161284059Swpaul#define BGE_MLC_MISCIO_IN0		0x00000100
161384059Swpaul#define BGE_MLC_MISCIO_IN1		0x00000200
161484059Swpaul#define BGE_MLC_MISCIO_IN2		0x00000400
161584059Swpaul#define BGE_MLC_MISCIO_OUTEN0		0x00000800
161684059Swpaul#define BGE_MLC_MISCIO_OUTEN1		0x00001000
161784059Swpaul#define BGE_MLC_MISCIO_OUTEN2		0x00002000
161884059Swpaul#define BGE_MLC_MISCIO_OUT0		0x00004000
161984059Swpaul#define BGE_MLC_MISCIO_OUT1		0x00008000
162084059Swpaul#define BGE_MLC_MISCIO_OUT2		0x00010000
162184059Swpaul#define BGE_MLC_EXTRAM_ENB		0x00020000
162284059Swpaul#define BGE_MLC_SRAM_SIZE		0x001C0000
162384059Swpaul#define BGE_MLC_BANK_SEL		0x00200000 /* 0 = 2 banks, 1 == 1 */
162484059Swpaul#define BGE_MLC_SSRAM_TYPE		0x00400000 /* 1 = ZBT, 0 = standard */
162584059Swpaul#define BGE_MLC_SSRAM_CYC_DESEL		0x00800000
162684059Swpaul#define BGE_MLC_AUTO_EEPROM		0x01000000
162784059Swpaul
162884059Swpaul#define BGE_SSRAMSIZE_256KB		0x00000000
162984059Swpaul#define BGE_SSRAMSIZE_512KB		0x00040000
163084059Swpaul#define BGE_SSRAMSIZE_1MB		0x00080000
163184059Swpaul#define BGE_SSRAMSIZE_2MB		0x000C0000
163284059Swpaul#define BGE_SSRAMSIZE_4MB		0x00100000
163384059Swpaul#define BGE_SSRAMSIZE_8MB		0x00140000
163484059Swpaul#define BGE_SSRAMSIZE_16M		0x00180000
163584059Swpaul
163684059Swpaul/* EEPROM address register */
163784059Swpaul#define BGE_EEADDR_ADDRESS		0x0000FFFC
163884059Swpaul#define BGE_EEADDR_HALFCLK		0x01FF0000
163984059Swpaul#define BGE_EEADDR_START		0x02000000
164084059Swpaul#define BGE_EEADDR_DEVID		0x1C000000
164184059Swpaul#define BGE_EEADDR_RESET		0x20000000
164284059Swpaul#define BGE_EEADDR_DONE			0x40000000
164384059Swpaul#define BGE_EEADDR_RW			0x80000000 /* 1 = rd, 0 = wr */
164484059Swpaul
164584059Swpaul#define BGE_EEDEVID(x)			((x & 7) << 26)
164684059Swpaul#define BGE_EEHALFCLK(x)		((x & 0x1FF) << 16)
164784059Swpaul#define BGE_HALFCLK_384SCL		0x60
164884059Swpaul#define BGE_EE_READCMD \
164984059Swpaul	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
165084059Swpaul	BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE)
165184059Swpaul#define BGE_EE_WRCMD \
165284059Swpaul	(BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)|	\
165384059Swpaul	BGE_EEADDR_START|BGE_EEADDR_DONE)
165484059Swpaul
165584059Swpaul/* EEPROM Control register */
165684059Swpaul#define BGE_EECTL_CLKOUT_TRISTATE	0x00000001
165784059Swpaul#define BGE_EECTL_CLKOUT		0x00000002
165884059Swpaul#define BGE_EECTL_CLKIN			0x00000004
165984059Swpaul#define BGE_EECTL_DATAOUT_TRISTATE	0x00000008
166084059Swpaul#define BGE_EECTL_DATAOUT		0x00000010
166184059Swpaul#define BGE_EECTL_DATAIN		0x00000020
166284059Swpaul
166384059Swpaul/* MDI (MII/GMII) access register */
166484059Swpaul#define BGE_MDI_DATA			0x00000001
166584059Swpaul#define BGE_MDI_DIR			0x00000002
166684059Swpaul#define BGE_MDI_SEL			0x00000004
166784059Swpaul#define BGE_MDI_CLK			0x00000008
166884059Swpaul
166984059Swpaul#define BGE_MEMWIN_START		0x00008000
167084059Swpaul#define BGE_MEMWIN_END			0x0000FFFF
167184059Swpaul
167284059Swpaul
167384059Swpaul#define BGE_MEMWIN_READ(sc, x, val)					\
167484059Swpaul	do {								\
167584059Swpaul		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
167684059Swpaul		    (0xFFFF0000 & x), 4);				\
167784059Swpaul		val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF));	\
167884059Swpaul	} while(0)
167984059Swpaul
168084059Swpaul#define BGE_MEMWIN_WRITE(sc, x, val)					\
168184059Swpaul	do {								\
168284059Swpaul		pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR,	\
168384059Swpaul		    (0xFFFF0000 & x), 4);				\
168484059Swpaul		CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val);	\
168584059Swpaul	} while(0)
168684059Swpaul
168784059Swpaul/*
168884059Swpaul * This magic number is used to prevent PXE restart when we
168984059Swpaul * issue a software reset. We write this magic number to the
169084059Swpaul * firmware mailbox at 0xB50 in order to prevent the PXE boot
169184059Swpaul * code from running.
169284059Swpaul */
169384059Swpaul#define BGE_MAGIC_NUMBER                0x4B657654
169484059Swpaul
169584059Swpaultypedef struct {
169684059Swpaul	u_int32_t		bge_addr_hi;
169784059Swpaul	u_int32_t		bge_addr_lo;
169884059Swpaul} bge_hostaddr;
1699115200Sps#define BGE_HOSTADDR(x, y)						\
1700115200Sps	do {								\
1701115200Sps		(x).bge_addr_lo = ((u_int64_t) (y) & 0xffffffff);	\
1702115200Sps		(x).bge_addr_hi = ((u_int64_t) (y) >> 32);		\
1703115200Sps	} while(0)
170484059Swpaul
170584059Swpaul/* Ring control block structure */
170684059Swpaulstruct bge_rcb {
170784059Swpaul	bge_hostaddr		bge_hostaddr;
1708108847Sjdp	u_int32_t		bge_maxlen_flags;
170984059Swpaul	u_int32_t		bge_nicaddr;
171084059Swpaul};
1711108847Sjdp#define BGE_RCB_MAXLEN_FLAGS(maxlen, flags)	((maxlen) << 16 | (flags))
171284059Swpaul
171384059Swpaul#define BGE_RCB_FLAG_USE_EXT_RX_BD	0x0001
171484059Swpaul#define BGE_RCB_FLAG_RING_DISABLED	0x0002
171584059Swpaul
171684059Swpaulstruct bge_tx_bd {
171784059Swpaul	bge_hostaddr		bge_addr;
171884059Swpaul	u_int16_t		bge_flags;
171984059Swpaul	u_int16_t		bge_len;
172084059Swpaul	u_int16_t		bge_vlan_tag;
172184059Swpaul	u_int16_t		bge_rsvd;
172284059Swpaul};
172384059Swpaul
172484059Swpaul#define BGE_TXBDFLAG_TCP_UDP_CSUM	0x0001
172584059Swpaul#define BGE_TXBDFLAG_IP_CSUM		0x0002
172684059Swpaul#define BGE_TXBDFLAG_END		0x0004
172784059Swpaul#define BGE_TXBDFLAG_IP_FRAG		0x0008
172884059Swpaul#define BGE_TXBDFLAG_IP_FRAG_END	0x0010
172984059Swpaul#define BGE_TXBDFLAG_VLAN_TAG		0x0040
173084059Swpaul#define BGE_TXBDFLAG_COAL_NOW		0x0080
173184059Swpaul#define BGE_TXBDFLAG_CPU_PRE_DMA	0x0100
173284059Swpaul#define BGE_TXBDFLAG_CPU_POST_DMA	0x0200
173384059Swpaul#define BGE_TXBDFLAG_INSERT_SRC_ADDR	0x1000
173484059Swpaul#define BGE_TXBDFLAG_CHOOSE_SRC_ADDR	0x6000
173584059Swpaul#define BGE_TXBDFLAG_NO_CRC		0x8000
173684059Swpaul
173784059Swpaul#define BGE_NIC_TXRING_ADDR(ringno, size)	\
173884059Swpaul	BGE_SEND_RING_1_TO_4 +			\
173984059Swpaul	((ringno * sizeof(struct bge_tx_bd) * size) / 4)
174084059Swpaul
174184059Swpaulstruct bge_rx_bd {
174284059Swpaul	bge_hostaddr		bge_addr;
174384059Swpaul	u_int16_t		bge_len;
174484059Swpaul	u_int16_t		bge_idx;
174584059Swpaul	u_int16_t		bge_flags;
174684059Swpaul	u_int16_t		bge_type;
174784059Swpaul	u_int16_t		bge_tcp_udp_csum;
174884059Swpaul	u_int16_t		bge_ip_csum;
174984059Swpaul	u_int16_t		bge_vlan_tag;
175084059Swpaul	u_int16_t		bge_error_flag;
175184059Swpaul	u_int32_t		bge_rsvd;
175284059Swpaul	u_int32_t		bge_opaque;
175384059Swpaul};
175484059Swpaul
175584059Swpaul#define BGE_RXBDFLAG_END		0x0004
175684059Swpaul#define BGE_RXBDFLAG_JUMBO_RING		0x0020
175784059Swpaul#define BGE_RXBDFLAG_VLAN_TAG		0x0040
175884059Swpaul#define BGE_RXBDFLAG_ERROR		0x0400
175984059Swpaul#define BGE_RXBDFLAG_MINI_RING		0x0800
176084059Swpaul#define BGE_RXBDFLAG_IP_CSUM		0x1000
176184059Swpaul#define BGE_RXBDFLAG_TCP_UDP_CSUM	0x2000
176284059Swpaul#define BGE_RXBDFLAG_TCP_UDP_IS_TCP	0x4000
176384059Swpaul
176484059Swpaul#define BGE_RXERRFLAG_BAD_CRC		0x0001
176584059Swpaul#define BGE_RXERRFLAG_COLL_DETECT	0x0002
176684059Swpaul#define BGE_RXERRFLAG_LINK_LOST		0x0004
176784059Swpaul#define BGE_RXERRFLAG_PHY_DECODE_ERR	0x0008
176884059Swpaul#define BGE_RXERRFLAG_MAC_ABORT		0x0010
176984059Swpaul#define BGE_RXERRFLAG_RUNT		0x0020
177084059Swpaul#define BGE_RXERRFLAG_TRUNC_NO_RSRCS	0x0040
177184059Swpaul#define BGE_RXERRFLAG_GIANT		0x0080
177284059Swpaul
177384059Swpaulstruct bge_sts_idx {
177484059Swpaul	u_int16_t		bge_rx_prod_idx;
177584059Swpaul	u_int16_t		bge_tx_cons_idx;
177684059Swpaul};
177784059Swpaul
177884059Swpaulstruct bge_status_block {
177984059Swpaul	u_int32_t		bge_status;
178084059Swpaul	u_int32_t		bge_rsvd0;
178184059Swpaul	u_int16_t		bge_rx_jumbo_cons_idx;
178284059Swpaul	u_int16_t		bge_rx_std_cons_idx;
178384059Swpaul	u_int16_t		bge_rx_mini_cons_idx;
178484059Swpaul	u_int16_t		bge_rsvd1;
178584059Swpaul	struct bge_sts_idx	bge_idx[16];
178684059Swpaul};
178784059Swpaul
178884059Swpaul#define BGE_TX_CONSIDX(x, i) x->bge_idx[i].bge_tx_considx
178984059Swpaul#define BGE_RX_PRODIDX(x, i) x->bge_idx[i].bge_rx_prodidx
179084059Swpaul
179184059Swpaul#define BGE_STATFLAG_UPDATED		0x00000001
179284059Swpaul#define BGE_STATFLAG_LINKSTATE_CHANGED	0x00000002
179384059Swpaul#define BGE_STATFLAG_ERROR		0x00000004
179484059Swpaul
179584059Swpaul
179684059Swpaul/*
179784059Swpaul * Broadcom Vendor ID
179884059Swpaul * (Note: the BCM570x still defaults to the Alteon PCI vendor ID
179984059Swpaul * even though they're now manufactured by Broadcom)
180084059Swpaul */
180184059Swpaul#define BCOM_VENDORID			0x14E4
180284059Swpaul#define BCOM_DEVICEID_BCM5700		0x1644
180384059Swpaul#define BCOM_DEVICEID_BCM5701		0x1645
1804104102Siwasaki#define BCOM_DEVICEID_BCM5702X		0x16A6
1805103103Sjdp#define BCOM_DEVICEID_BCM5703X		0x16A7
1806114547Sps#define BCOM_DEVICEID_BCM5704C		0x1648
1807114547Sps#define BCOM_DEVICEID_BCM5704S		0x16A8
180884059Swpaul
180984059Swpaul/*
181084059Swpaul * Alteon AceNIC PCI vendor/device ID.
181184059Swpaul */
181284059Swpaul#define ALT_VENDORID			0x12AE
181384059Swpaul#define ALT_DEVICEID_ACENIC		0x0001
181484059Swpaul#define ALT_DEVICEID_ACENIC_COPPER	0x0002
181584059Swpaul#define ALT_DEVICEID_BCM5700		0x0003
181684059Swpaul#define ALT_DEVICEID_BCM5701		0x0004
181784059Swpaul
181884059Swpaul/*
181984059Swpaul * 3Com 3c985 PCI vendor/device ID.
182084059Swpaul */
182184059Swpaul#define TC_VENDORID			0x10B7
182284059Swpaul#define TC_DEVICEID_3C985		0x0001
182384059Swpaul#define TC_DEVICEID_3C996		0x0003
182484059Swpaul
182584059Swpaul/*
182684059Swpaul * SysKonnect PCI vendor ID
182784059Swpaul */
182884059Swpaul#define SK_VENDORID			0x1148
182984059Swpaul#define SK_DEVICEID_ALTIMA		0x4400
183084059Swpaul#define SK_SUBSYSID_9D21		0x4421
183184059Swpaul#define SK_SUBSYSID_9D41		0x4441
183284059Swpaul
183384059Swpaul/*
183489835Sjdp * Altima PCI vendor/device ID.
183589835Sjdp */
183689835Sjdp#define ALTIMA_VENDORID			0x173b
183789835Sjdp#define ALTIMA_DEVICE_AC1000		0x03e8
1838100695Sjdp#define ALTIMA_DEVICE_AC9100	 	0x03ea
183989835Sjdp
184089835Sjdp/*
184184059Swpaul * Offset of MAC address inside EEPROM.
184284059Swpaul */
184384059Swpaul#define BGE_EE_MAC_OFFSET		0x7C
184484059Swpaul#define BGE_EE_HWCFG_OFFSET		0xC8
184584059Swpaul
184693751Swpaul#define BGE_HWCFG_VOLTAGE		0x00000003
184793751Swpaul#define BGE_HWCFG_PHYLED_MODE		0x0000000C
184893751Swpaul#define BGE_HWCFG_MEDIA			0x00000030
184993751Swpaul
185093751Swpaul#define BGE_VOLTAGE_1POINT3		0x00000000
185193751Swpaul#define BGE_VOLTAGE_1POINT8		0x00000001
185293751Swpaul
185393751Swpaul#define BGE_PHYLEDMODE_UNSPEC		0x00000000
185493751Swpaul#define BGE_PHYLEDMODE_TRIPLELED	0x00000004
185593751Swpaul#define BGE_PHYLEDMODE_SINGLELED	0x00000008
185693751Swpaul
185793751Swpaul#define BGE_MEDIA_UNSPEC		0x00000000
185893751Swpaul#define BGE_MEDIA_COPPER		0x00000010
185993751Swpaul#define BGE_MEDIA_FIBER			0x00000020
186093751Swpaul
186184059Swpaul#define BGE_PCI_READ_CMD		0x06000000
186284059Swpaul#define BGE_PCI_WRITE_CMD		0x70000000
186384059Swpaul
186484059Swpaul#define BGE_TICKS_PER_SEC		1000000
186584059Swpaul
186684059Swpaul/*
186784059Swpaul * Ring size constants.
186884059Swpaul */
186984059Swpaul#define BGE_EVENT_RING_CNT	256
187084059Swpaul#define BGE_CMD_RING_CNT	64
187184059Swpaul#define BGE_STD_RX_RING_CNT	512
187284059Swpaul#define BGE_JUMBO_RX_RING_CNT	256
187384059Swpaul#define BGE_MINI_RX_RING_CNT	1024
187484059Swpaul#define BGE_RETURN_RING_CNT	1024
187584059Swpaul
187684059Swpaul/*
187784059Swpaul * Possible TX ring sizes.
187884059Swpaul */
187984059Swpaul#define BGE_TX_RING_CNT_128	128
188084059Swpaul#define BGE_TX_RING_BASE_128	0x3800
188184059Swpaul
188284059Swpaul#define BGE_TX_RING_CNT_256	256
188384059Swpaul#define BGE_TX_RING_BASE_256	0x3000
188484059Swpaul
188584059Swpaul#define BGE_TX_RING_CNT_512	512
188684059Swpaul#define BGE_TX_RING_BASE_512	0x2000
188784059Swpaul
188884059Swpaul#define BGE_TX_RING_CNT		BGE_TX_RING_CNT_512
188984059Swpaul#define BGE_TX_RING_BASE	BGE_TX_RING_BASE_512
189084059Swpaul
189184059Swpaul/*
189284059Swpaul * Tigon III statistics counters.
189384059Swpaul */
189484059Swpaulstruct bge_stats {
189584059Swpaul	u_int8_t		Reserved0[256];
189684059Swpaul
189784059Swpaul	/* Statistics maintained by Receive MAC. */
189884059Swpaul	bge_hostaddr		ifHCInOctets;
189984059Swpaul	bge_hostaddr		Reserved1;
190084059Swpaul	bge_hostaddr		etherStatsFragments;
190184059Swpaul	bge_hostaddr		ifHCInUcastPkts;
190284059Swpaul	bge_hostaddr		ifHCInMulticastPkts;
190384059Swpaul	bge_hostaddr		ifHCInBroadcastPkts;
190484059Swpaul	bge_hostaddr		dot3StatsFCSErrors;
190584059Swpaul	bge_hostaddr		dot3StatsAlignmentErrors;
190684059Swpaul	bge_hostaddr		xonPauseFramesReceived;
190784059Swpaul	bge_hostaddr		xoffPauseFramesReceived;
190884059Swpaul	bge_hostaddr		macControlFramesReceived;
190984059Swpaul	bge_hostaddr		xoffStateEntered;
191084059Swpaul	bge_hostaddr		dot3StatsFramesTooLong;
191184059Swpaul	bge_hostaddr		etherStatsJabbers;
191284059Swpaul	bge_hostaddr		etherStatsUndersizePkts;
191384059Swpaul	bge_hostaddr		inRangeLengthError;
191484059Swpaul	bge_hostaddr		outRangeLengthError;
191584059Swpaul	bge_hostaddr		etherStatsPkts64Octets;
191684059Swpaul	bge_hostaddr		etherStatsPkts65Octetsto127Octets;
191784059Swpaul	bge_hostaddr		etherStatsPkts128Octetsto255Octets;
191884059Swpaul	bge_hostaddr		etherStatsPkts256Octetsto511Octets;
191984059Swpaul	bge_hostaddr		etherStatsPkts512Octetsto1023Octets;
192084059Swpaul	bge_hostaddr		etherStatsPkts1024Octetsto1522Octets;
192184059Swpaul	bge_hostaddr		etherStatsPkts1523Octetsto2047Octets;
192284059Swpaul	bge_hostaddr		etherStatsPkts2048Octetsto4095Octets;
192384059Swpaul	bge_hostaddr		etherStatsPkts4096Octetsto8191Octets;
192484059Swpaul	bge_hostaddr		etherStatsPkts8192Octetsto9022Octets;
192584059Swpaul
192684059Swpaul	bge_hostaddr		Unused1[37];
192784059Swpaul
192884059Swpaul	/* Statistics maintained by Transmit MAC. */
192984059Swpaul	bge_hostaddr		ifHCOutOctets;
193084059Swpaul	bge_hostaddr		Reserved2;
193184059Swpaul	bge_hostaddr		etherStatsCollisions;
193284059Swpaul	bge_hostaddr		outXonSent;
193384059Swpaul	bge_hostaddr		outXoffSent;
193484059Swpaul	bge_hostaddr		flowControlDone;
193584059Swpaul	bge_hostaddr		dot3StatsInternalMacTransmitErrors;
193684059Swpaul	bge_hostaddr		dot3StatsSingleCollisionFrames;
193784059Swpaul	bge_hostaddr		dot3StatsMultipleCollisionFrames;
193884059Swpaul	bge_hostaddr		dot3StatsDeferredTransmissions;
193984059Swpaul	bge_hostaddr		Reserved3;
194084059Swpaul	bge_hostaddr		dot3StatsExcessiveCollisions;
194184059Swpaul	bge_hostaddr		dot3StatsLateCollisions;
194284059Swpaul	bge_hostaddr		dot3Collided2Times;
194384059Swpaul	bge_hostaddr		dot3Collided3Times;
194484059Swpaul	bge_hostaddr		dot3Collided4Times;
194584059Swpaul	bge_hostaddr		dot3Collided5Times;
194684059Swpaul	bge_hostaddr		dot3Collided6Times;
194784059Swpaul	bge_hostaddr		dot3Collided7Times;
194884059Swpaul	bge_hostaddr		dot3Collided8Times;
194984059Swpaul	bge_hostaddr		dot3Collided9Times;
195084059Swpaul	bge_hostaddr		dot3Collided10Times;
195184059Swpaul	bge_hostaddr		dot3Collided11Times;
195284059Swpaul	bge_hostaddr		dot3Collided12Times;
195384059Swpaul	bge_hostaddr		dot3Collided13Times;
195484059Swpaul	bge_hostaddr		dot3Collided14Times;
195584059Swpaul	bge_hostaddr		dot3Collided15Times;
195684059Swpaul	bge_hostaddr		ifHCOutUcastPkts;
195784059Swpaul	bge_hostaddr		ifHCOutMulticastPkts;
195884059Swpaul	bge_hostaddr		ifHCOutBroadcastPkts;
195984059Swpaul	bge_hostaddr		dot3StatsCarrierSenseErrors;
196084059Swpaul	bge_hostaddr		ifOutDiscards;
196184059Swpaul	bge_hostaddr		ifOutErrors;
196284059Swpaul
196384059Swpaul	bge_hostaddr		Unused2[31];
196484059Swpaul
196584059Swpaul	/* Statistics maintained by Receive List Placement. */
196684059Swpaul	bge_hostaddr		COSIfHCInPkts[16];
196784059Swpaul	bge_hostaddr		COSFramesDroppedDueToFilters;
196884059Swpaul	bge_hostaddr		nicDmaWriteQueueFull;
196984059Swpaul	bge_hostaddr		nicDmaWriteHighPriQueueFull;
197084059Swpaul	bge_hostaddr		nicNoMoreRxBDs;
197184059Swpaul	bge_hostaddr		ifInDiscards;
197284059Swpaul	bge_hostaddr		ifInErrors;
197384059Swpaul	bge_hostaddr		nicRecvThresholdHit;
197484059Swpaul
197584059Swpaul	bge_hostaddr		Unused3[9];
197684059Swpaul
197784059Swpaul	/* Statistics maintained by Send Data Initiator. */
197884059Swpaul	bge_hostaddr		COSIfHCOutPkts[16];
197984059Swpaul	bge_hostaddr		nicDmaReadQueueFull;
198084059Swpaul	bge_hostaddr		nicDmaReadHighPriQueueFull;
198184059Swpaul	bge_hostaddr		nicSendDataCompQueueFull;
198284059Swpaul
198384059Swpaul	/* Statistics maintained by Host Coalescing. */
198484059Swpaul	bge_hostaddr		nicRingSetSendProdIndex;
198584059Swpaul	bge_hostaddr		nicRingStatusUpdate;
198684059Swpaul	bge_hostaddr		nicInterrupts;
198784059Swpaul	bge_hostaddr		nicAvoidedInterrupts;
198884059Swpaul	bge_hostaddr		nicSendThresholdHit;
198984059Swpaul
199084059Swpaul	u_int8_t		Reserved4[320];
199184059Swpaul};
199284059Swpaul
199384059Swpaul/*
199484059Swpaul * Tigon general information block. This resides in host memory
199584059Swpaul * and contains the status counters, ring control blocks and
199684059Swpaul * producer pointers.
199784059Swpaul */
199884059Swpaul
199984059Swpaulstruct bge_gib {
200084059Swpaul	struct bge_stats	bge_stats;
200184059Swpaul	struct bge_rcb		bge_tx_rcb[16];
200284059Swpaul	struct bge_rcb		bge_std_rx_rcb;
200384059Swpaul	struct bge_rcb		bge_jumbo_rx_rcb;
200484059Swpaul	struct bge_rcb		bge_mini_rx_rcb;
200584059Swpaul	struct bge_rcb		bge_return_rcb;
200684059Swpaul};
200784059Swpaul
200884059Swpaul#define BGE_FRAMELEN		1518
200984059Swpaul#define BGE_MAX_FRAMELEN	1536
201084059Swpaul#define BGE_JUMBO_FRAMELEN	9018
201184059Swpaul#define BGE_JUMBO_MTU		(BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
201284059Swpaul#define BGE_PAGE_SIZE		PAGE_SIZE
201384059Swpaul#define BGE_MIN_FRAMELEN		60
201484059Swpaul
201584059Swpaul/*
201684059Swpaul * Other utility macros.
201784059Swpaul */
201884059Swpaul#define BGE_INC(x, y)	(x) = (x + 1) % y
201984059Swpaul
202084059Swpaul/*
202184059Swpaul * Vital product data and structures.
202284059Swpaul */
202384059Swpaul#define BGE_VPD_FLAG		0x8000
202484059Swpaul
202584059Swpaul/* VPD structures */
202684059Swpaulstruct vpd_res {
202784059Swpaul	u_int8_t		vr_id;
202884059Swpaul	u_int8_t		vr_len;
202984059Swpaul	u_int8_t		vr_pad;
203084059Swpaul};
203184059Swpaul
203284059Swpaulstruct vpd_key {
203384059Swpaul	char			vk_key[2];
203484059Swpaul	u_int8_t		vk_len;
203584059Swpaul};
203684059Swpaul
203784059Swpaul#define VPD_RES_ID	0x82	/* ID string */
203884059Swpaul#define VPD_RES_READ	0x90	/* start of read only area */
203984059Swpaul#define VPD_RES_WRITE	0x81	/* start of read/write area */
204084059Swpaul#define VPD_RES_END	0x78	/* end tag */
204184059Swpaul
204284059Swpaul
204384059Swpaul/*
204484059Swpaul * Register access macros. The Tigon always uses memory mapped register
204584059Swpaul * accesses and all registers must be accessed with 32 bit operations.
204684059Swpaul */
204784059Swpaul
204884059Swpaul#define CSR_WRITE_4(sc, reg, val)	\
204984059Swpaul	bus_space_write_4(sc->bge_btag, sc->bge_bhandle, reg, val)
205084059Swpaul
205184059Swpaul#define CSR_READ_4(sc, reg)		\
205284059Swpaul	bus_space_read_4(sc->bge_btag, sc->bge_bhandle, reg)
205384059Swpaul
205484059Swpaul#define BGE_SETBIT(sc, reg, x)	\
2055106696Salfred	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x)))
205684059Swpaul#define BGE_CLRBIT(sc, reg, x)	\
2057106696Salfred	CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x)))
205884059Swpaul
205984059Swpaul#define PCI_SETBIT(dev, reg, x, s)	\
2060106696Salfred	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s)
206184059Swpaul#define PCI_CLRBIT(dev, reg, x, s)	\
2062106696Salfred	pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s)
206384059Swpaul
206484059Swpaul/*
206584059Swpaul * Memory management stuff. Note: the SSLOTS, MSLOTS and JSLOTS
206684059Swpaul * values are tuneable. They control the actual amount of buffers
206784059Swpaul * allocated for the standard, mini and jumbo receive rings.
206884059Swpaul */
206984059Swpaul
207084059Swpaul#define BGE_SSLOTS	256
207184059Swpaul#define BGE_MSLOTS	256
207284059Swpaul#define BGE_JSLOTS	384
207384059Swpaul
207484059Swpaul#define BGE_JRAWLEN (BGE_JUMBO_FRAMELEN + ETHER_ALIGN)
207584059Swpaul#define BGE_JLEN (BGE_JRAWLEN + (sizeof(u_int64_t) - \
207684059Swpaul	(BGE_JRAWLEN % sizeof(u_int64_t))))
207784059Swpaul#define BGE_JPAGESZ PAGE_SIZE
207884059Swpaul#define BGE_RESID (BGE_JPAGESZ - (BGE_JLEN * BGE_JSLOTS) % BGE_JPAGESZ)
207984059Swpaul#define BGE_JMEM ((BGE_JLEN * BGE_JSLOTS) + BGE_RESID)
208084059Swpaul
208184059Swpaul/*
208284059Swpaul * Ring structures. Most of these reside in host memory and we tell
208384059Swpaul * the NIC where they are via the ring control blocks. The exceptions
208484059Swpaul * are the tx and command rings, which live in NIC memory and which
208584059Swpaul * we access via the shared memory window.
208684059Swpaul */
208784059Swpaulstruct bge_ring_data {
208884059Swpaul	struct bge_rx_bd	bge_rx_std_ring[BGE_STD_RX_RING_CNT];
208984059Swpaul	struct bge_rx_bd	bge_rx_jumbo_ring[BGE_JUMBO_RX_RING_CNT];
209084059Swpaul	struct bge_rx_bd	bge_rx_return_ring[BGE_RETURN_RING_CNT];
209184059Swpaul	struct bge_tx_bd	bge_tx_ring[BGE_TX_RING_CNT];
209284059Swpaul	struct bge_status_block	bge_status_block;
209384059Swpaul	struct bge_tx_desc	*bge_tx_ring_nic;/* pointer to shared mem */
209484059Swpaul	struct bge_cmd_desc	*bge_cmd_ring;	/* pointer to shared mem */
209584059Swpaul	struct bge_gib		bge_info;
209684059Swpaul};
209784059Swpaul
209884059Swpaul/*
209984059Swpaul * Mbuf pointers. We need these to keep track of the virtual addresses
210084059Swpaul * of our mbuf chains since we can only convert from physical to virtual,
210184059Swpaul * not the other way around.
210284059Swpaul */
210384059Swpaulstruct bge_chain_data {
210484059Swpaul	struct mbuf		*bge_tx_chain[BGE_TX_RING_CNT];
210584059Swpaul	struct mbuf		*bge_rx_std_chain[BGE_STD_RX_RING_CNT];
210684059Swpaul	struct mbuf		*bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT];
210784059Swpaul	struct mbuf		*bge_rx_mini_chain[BGE_MINI_RX_RING_CNT];
210884059Swpaul	/* Stick the jumbo mem management stuff here too. */
210984059Swpaul	caddr_t			bge_jslots[BGE_JSLOTS];
211084059Swpaul	void			*bge_jumbo_buf;
211184059Swpaul};
211284059Swpaul
211384059Swpaulstruct bge_type {
211484059Swpaul	u_int16_t		bge_vid;
211584059Swpaul	u_int16_t		bge_did;
211684059Swpaul	char			*bge_name;
211784059Swpaul};
211884059Swpaul
211984059Swpaul#define BGE_HWREV_TIGON		0x01
212084059Swpaul#define BGE_HWREV_TIGON_II	0x02
212184059Swpaul#define BGE_TIMEOUT		1000
212284059Swpaul#define BGE_TXCONS_UNSET		0xFFFF	/* impossible value */
212384059Swpaul
212484059Swpaulstruct bge_jpool_entry {
212584059Swpaul	int                             slot;
212684059Swpaul	SLIST_ENTRY(bge_jpool_entry)	jpool_entries;
212784059Swpaul};
212884059Swpaul
212984059Swpaulstruct bge_bcom_hack {
213084059Swpaul	int			reg;
213184059Swpaul	int			val;
213284059Swpaul};
213384059Swpaul
213484059Swpaulstruct bge_softc {
213584059Swpaul	struct arpcom		arpcom;		/* interface info */
213684059Swpaul	device_t		bge_dev;
213784059Swpaul	device_t		bge_miibus;
213884059Swpaul	bus_space_handle_t	bge_bhandle;
213984059Swpaul	vm_offset_t		bge_vhandle;
214084059Swpaul	bus_space_tag_t		bge_btag;
214184059Swpaul	void			*bge_intrhand;
214284059Swpaul	struct resource		*bge_irq;
214384059Swpaul	struct resource		*bge_res;
214484059Swpaul	struct ifmedia		bge_ifmedia;	/* TBI media info */
214584059Swpaul	u_int8_t		bge_unit;	/* interface number */
214684059Swpaul	u_int8_t		bge_extram;	/* has external SSRAM */
214784059Swpaul	u_int8_t		bge_tbi;
214898779Sjdp	u_int8_t		bge_rx_alignment_bug;
2149114813Sps	u_int32_t		bge_chipid;
2150114813Sps	u_int8_t		bge_asicrev;
2151114813Sps	u_int8_t		bge_chiprev;
215284059Swpaul	struct bge_ring_data	*bge_rdata;	/* rings */
215384059Swpaul	struct bge_chain_data	bge_cdata;	/* mbufs */
215484059Swpaul	u_int16_t		bge_tx_saved_considx;
215584059Swpaul	u_int16_t		bge_rx_saved_considx;
215684059Swpaul	u_int16_t		bge_ev_saved_considx;
215784059Swpaul	u_int16_t		bge_std;	/* current std ring head */
215884059Swpaul	u_int16_t		bge_jumbo;	/* current jumo ring head */
215984059Swpaul	SLIST_HEAD(__bge_jfreehead, bge_jpool_entry)	bge_jfree_listhead;
216084059Swpaul	SLIST_HEAD(__bge_jinusehead, bge_jpool_entry)	bge_jinuse_listhead;
216184059Swpaul	u_int32_t		bge_stat_ticks;
216284059Swpaul	u_int32_t		bge_rx_coal_ticks;
216384059Swpaul	u_int32_t		bge_tx_coal_ticks;
216484059Swpaul	u_int32_t		bge_rx_max_coal_bds;
216584059Swpaul	u_int32_t		bge_tx_max_coal_bds;
216684059Swpaul	u_int32_t		bge_tx_buf_ratio;
216784059Swpaul	int			bge_if_flags;
216884059Swpaul	int			bge_txcnt;
216984059Swpaul	int			bge_link;
217084059Swpaul	struct callout_handle	bge_stat_ch;
217184059Swpaul	char			*bge_vpd_prodname;
217284059Swpaul	char			*bge_vpd_readonly;
217384059Swpaul};
217484059Swpaul
217584059Swpaul#ifdef __alpha__
217684059Swpaul#undef vtophys
217784059Swpaul#define vtophys(va)		alpha_XXX_dmamap((vm_offset_t)va)
217884059Swpaul#endif
2179