1139749Simp/*- 284059Swpaul * Copyright (c) 2001 Wind River Systems 384059Swpaul * Copyright (c) 1997, 1998, 1999, 2001 484059Swpaul * Bill Paul <wpaul@windriver.com>. All rights reserved. 584059Swpaul * 684059Swpaul * Redistribution and use in source and binary forms, with or without 784059Swpaul * modification, are permitted provided that the following conditions 884059Swpaul * are met: 984059Swpaul * 1. Redistributions of source code must retain the above copyright 1084059Swpaul * notice, this list of conditions and the following disclaimer. 1184059Swpaul * 2. Redistributions in binary form must reproduce the above copyright 1284059Swpaul * notice, this list of conditions and the following disclaimer in the 1384059Swpaul * documentation and/or other materials provided with the distribution. 1484059Swpaul * 3. All advertising materials mentioning features or use of this software 1584059Swpaul * must display the following acknowledgement: 1684059Swpaul * This product includes software developed by Bill Paul. 1784059Swpaul * 4. Neither the name of the author nor the names of any co-contributors 1884059Swpaul * may be used to endorse or promote products derived from this software 1984059Swpaul * without specific prior written permission. 2084059Swpaul * 2184059Swpaul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND 2284059Swpaul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2384059Swpaul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2484059Swpaul * ARE DISCLAIMED. IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD 2584059Swpaul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 2684059Swpaul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 2784059Swpaul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 2884059Swpaul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 2984059Swpaul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 3084059Swpaul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF 3184059Swpaul * THE POSSIBILITY OF SUCH DAMAGE. 3284059Swpaul * 3384059Swpaul * $FreeBSD: releng/11.0/sys/dev/bge/if_bgereg.h 300985 2016-05-30 06:49:01Z sephe $ 3484059Swpaul */ 3584059Swpaul 3684059Swpaul/* 3784059Swpaul * BCM570x memory map. The internal memory layout varies somewhat 3884059Swpaul * depending on whether or not we have external SSRAM attached. 3984059Swpaul * The BCM5700 can have up to 16MB of external memory. The BCM5701 4084059Swpaul * is apparently not designed to use external SSRAM. The mappings 4184059Swpaul * up to the first 4 send rings are the same for both internal and 4284059Swpaul * external memory configurations. Note that mini RX ring space is 4384059Swpaul * only available with external SSRAM configurations, which means 4484059Swpaul * the mini RX ring is not supported on the BCM5701. 4584059Swpaul * 4684059Swpaul * The NIC's memory can be accessed by the host in one of 3 ways: 4784059Swpaul * 4884059Swpaul * 1) Indirect register access. The MEMWIN_BASEADDR and MEMWIN_DATA 4984059Swpaul * registers in PCI config space can be used to read any 32-bit 5084059Swpaul * address within the NIC's memory. 5184059Swpaul * 5284059Swpaul * 2) Memory window access. The MEMWIN_BASEADDR register in PCI config 5384059Swpaul * space can be used in conjunction with the memory window in the 5484059Swpaul * device register space at offset 0x8000 to read any 32K chunk 5584059Swpaul * of NIC memory. 5684059Swpaul * 5784059Swpaul * 3) Flat mode. If the 'flat mode' bit in the PCI state register is 5884059Swpaul * set, the device I/O mapping consumes 32MB of host address space, 5984059Swpaul * allowing all of the registers and internal NIC memory to be 6084059Swpaul * accessed directly. NIC memory addresses are offset by 0x01000000. 6184059Swpaul * Flat mode consumes so much host address space that it is not 6284059Swpaul * recommended. 6384059Swpaul */ 64166676Sjkim#define BGE_PAGE_ZERO 0x00000000 65166676Sjkim#define BGE_PAGE_ZERO_END 0x000000FF 66166676Sjkim#define BGE_SEND_RING_RCB 0x00000100 67166676Sjkim#define BGE_SEND_RING_RCB_END 0x000001FF 68166676Sjkim#define BGE_RX_RETURN_RING_RCB 0x00000200 69166676Sjkim#define BGE_RX_RETURN_RING_RCB_END 0x000002FF 70166676Sjkim#define BGE_STATS_BLOCK 0x00000300 71166676Sjkim#define BGE_STATS_BLOCK_END 0x00000AFF 72166676Sjkim#define BGE_STATUS_BLOCK 0x00000B00 73166676Sjkim#define BGE_STATUS_BLOCK_END 0x00000B4F 74226814Syongari#define BGE_SRAM_FW_MB 0x00000B50 75226814Syongari#define BGE_SRAM_DATA_SIG 0x00000B54 76226814Syongari#define BGE_SRAM_DATA_CFG 0x00000B58 77226814Syongari#define BGE_SRAM_FW_CMD_MB 0x00000B78 78226814Syongari#define BGE_SRAM_FW_CMD_LEN_MB 0x00000B7C 79226814Syongari#define BGE_SRAM_FW_CMD_DATA_MB 0x00000B80 80226821Syongari#define BGE_SRAM_FW_DRV_STATE_MB 0x00000C04 81226815Syongari#define BGE_SRAM_MAC_ADDR_HIGH_MB 0x00000C14 82226815Syongari#define BGE_SRAM_MAC_ADDR_LOW_MB 0x00000C18 83166676Sjkim#define BGE_SOFTWARE_GENCOMM_END 0x00000FFF 84166676Sjkim#define BGE_UNMAPPED 0x00001000 85166676Sjkim#define BGE_UNMAPPED_END 0x00001FFF 86166676Sjkim#define BGE_DMA_DESCRIPTORS 0x00002000 87166676Sjkim#define BGE_DMA_DESCRIPTORS_END 0x00003FFF 88214428Syongari#define BGE_SEND_RING_5717 0x00004000 89166676Sjkim#define BGE_SEND_RING_1_TO_4 0x00004000 90166676Sjkim#define BGE_SEND_RING_1_TO_4_END 0x00005FFF 9184059Swpaul 92166676Sjkim/* Firmware interface */ 93226814Syongari#define BGE_SRAM_DATA_SIG_MAGIC 0x4B657654 /* 'KevT' */ 94166676Sjkim 95226864Syongari#define BGE_FW_CMD_DRV_ALIVE 0x00000001 96226864Syongari#define BGE_FW_CMD_PAUSE 0x00000002 97226864Syongari#define BGE_FW_CMD_IPV4_ADDR_CHANGE 0x00000003 98226864Syongari#define BGE_FW_CMD_IPV6_ADDR_CHANGE 0x00000004 99226864Syongari#define BGE_FW_CMD_LINK_UPDATE 0x0000000C 100226864Syongari#define BGE_FW_CMD_DRV_ALIVE2 0x0000000D 101226864Syongari#define BGE_FW_CMD_DRV_ALIVE3 0x0000000E 102226864Syongari 103226867Syongari#define BGE_FW_HB_TIMEOUT_SEC 3 104226867Syongari 105226821Syongari#define BGE_FW_DRV_STATE_START 0x00000001 106226821Syongari#define BGE_FW_DRV_STATE_START_DONE 0x80000001 107226821Syongari#define BGE_FW_DRV_STATE_UNLOAD 0x00000002 108226821Syongari#define BGE_FW_DRV_STATE_UNLOAD_DONE 0x80000002 109226821Syongari#define BGE_FW_DRV_STATE_WOL 0x00000003 110226821Syongari#define BGE_FW_DRV_STATE_SUSPEND 0x00000004 111226821Syongari 11284059Swpaul/* Mappings for internal memory configuration */ 113166676Sjkim#define BGE_STD_RX_RINGS 0x00006000 114166676Sjkim#define BGE_STD_RX_RINGS_END 0x00006FFF 115166676Sjkim#define BGE_JUMBO_RX_RINGS 0x00007000 116166676Sjkim#define BGE_JUMBO_RX_RINGS_END 0x00007FFF 117166676Sjkim#define BGE_BUFFPOOL_1 0x00008000 118166676Sjkim#define BGE_BUFFPOOL_1_END 0x0000FFFF 119166676Sjkim#define BGE_BUFFPOOL_2 0x00010000 /* or expansion ROM */ 120166676Sjkim#define BGE_BUFFPOOL_2_END 0x00017FFF 121166676Sjkim#define BGE_BUFFPOOL_3 0x00018000 /* or expansion ROM */ 122166676Sjkim#define BGE_BUFFPOOL_3_END 0x0001FFFF 123214428Syongari#define BGE_STD_RX_RINGS_5717 0x00040000 124214428Syongari#define BGE_JUMBO_RX_RINGS_5717 0x00044400 12584059Swpaul 12684059Swpaul/* Mappings for external SSRAM configurations */ 127166676Sjkim#define BGE_SEND_RING_5_TO_6 0x00006000 128166676Sjkim#define BGE_SEND_RING_5_TO_6_END 0x00006FFF 129166676Sjkim#define BGE_SEND_RING_7_TO_8 0x00007000 130166676Sjkim#define BGE_SEND_RING_7_TO_8_END 0x00007FFF 131166676Sjkim#define BGE_SEND_RING_9_TO_16 0x00008000 132166676Sjkim#define BGE_SEND_RING_9_TO_16_END 0x0000BFFF 133166676Sjkim#define BGE_EXT_STD_RX_RINGS 0x0000C000 134166676Sjkim#define BGE_EXT_STD_RX_RINGS_END 0x0000CFFF 135166676Sjkim#define BGE_EXT_JUMBO_RX_RINGS 0x0000D000 136166676Sjkim#define BGE_EXT_JUMBO_RX_RINGS_END 0x0000DFFF 137166676Sjkim#define BGE_MINI_RX_RINGS 0x0000E000 138166676Sjkim#define BGE_MINI_RX_RINGS_END 0x0000FFFF 139166676Sjkim#define BGE_AVAIL_REGION1 0x00010000 /* or expansion ROM */ 140166676Sjkim#define BGE_AVAIL_REGION1_END 0x00017FFF 141166676Sjkim#define BGE_AVAIL_REGION2 0x00018000 /* or expansion ROM */ 142166676Sjkim#define BGE_AVAIL_REGION2_END 0x0001FFFF 143166676Sjkim#define BGE_EXT_SSRAM 0x00020000 144166676Sjkim#define BGE_EXT_SSRAM_END 0x000FFFFF 14584059Swpaul 14684059Swpaul 14784059Swpaul/* 14884059Swpaul * BCM570x register offsets. These are memory mapped registers 14984059Swpaul * which can be accessed with the CSR_READ_4()/CSR_WRITE_4() macros. 15084059Swpaul * Each register must be accessed using 32 bit operations. 15184059Swpaul * 15284059Swpaul * All registers are accessed through a 32K shared memory block. 15384059Swpaul * The first group of registers are actually copies of the PCI 15484059Swpaul * configuration space registers. 15584059Swpaul */ 15684059Swpaul 15784059Swpaul/* 15884059Swpaul * PCI registers defined in the PCI 2.2 spec. 15984059Swpaul */ 160166676Sjkim#define BGE_PCI_VID 0x00 161166676Sjkim#define BGE_PCI_DID 0x02 162166676Sjkim#define BGE_PCI_CMD 0x04 163166676Sjkim#define BGE_PCI_STS 0x06 164166676Sjkim#define BGE_PCI_REV 0x08 165166676Sjkim#define BGE_PCI_CLASS 0x09 166166676Sjkim#define BGE_PCI_CACHESZ 0x0C 167166676Sjkim#define BGE_PCI_LATTIMER 0x0D 168166676Sjkim#define BGE_PCI_HDRTYPE 0x0E 169166676Sjkim#define BGE_PCI_BIST 0x0F 170166676Sjkim#define BGE_PCI_BAR0 0x10 171166676Sjkim#define BGE_PCI_BAR1 0x14 172166676Sjkim#define BGE_PCI_SUBSYS 0x2C 173166676Sjkim#define BGE_PCI_SUBVID 0x2E 174166676Sjkim#define BGE_PCI_ROMBASE 0x30 175166676Sjkim#define BGE_PCI_CAPPTR 0x34 176166676Sjkim#define BGE_PCI_INTLINE 0x3C 177166676Sjkim#define BGE_PCI_INTPIN 0x3D 178166676Sjkim#define BGE_PCI_MINGNT 0x3E 179166676Sjkim#define BGE_PCI_MAXLAT 0x3F 180166676Sjkim#define BGE_PCI_PCIXCAP 0x40 181166676Sjkim#define BGE_PCI_NEXTPTR_PM 0x41 182166676Sjkim#define BGE_PCI_PCIX_CMD 0x42 183166676Sjkim#define BGE_PCI_PCIX_STS 0x44 184166676Sjkim#define BGE_PCI_PWRMGMT_CAPID 0x48 185166676Sjkim#define BGE_PCI_NEXTPTR_VPD 0x49 186166676Sjkim#define BGE_PCI_PWRMGMT_CAPS 0x4A 187166676Sjkim#define BGE_PCI_PWRMGMT_CMD 0x4C 188166676Sjkim#define BGE_PCI_PWRMGMT_STS 0x4D 189166676Sjkim#define BGE_PCI_PWRMGMT_DATA 0x4F 190166676Sjkim#define BGE_PCI_VPD_CAPID 0x50 191166676Sjkim#define BGE_PCI_NEXTPTR_MSI 0x51 192166676Sjkim#define BGE_PCI_VPD_ADDR 0x52 193166676Sjkim#define BGE_PCI_VPD_DATA 0x54 194166676Sjkim#define BGE_PCI_MSI_CAPID 0x58 195166676Sjkim#define BGE_PCI_NEXTPTR_NONE 0x59 196166676Sjkim#define BGE_PCI_MSI_CTL 0x5A 197166676Sjkim#define BGE_PCI_MSI_ADDR_HI 0x5C 198166676Sjkim#define BGE_PCI_MSI_ADDR_LO 0x60 199166676Sjkim#define BGE_PCI_MSI_DATA 0x64 20084059Swpaul 201190194Smarius/* 202190194Smarius * PCI Express definitions 203190194Smarius * According to 204190194Smarius * PCI Express base specification, REV. 1.0a 205190194Smarius */ 206190194Smarius 207190194Smarius/* PCI Express device control, 16bits */ 208190194Smarius#define BGE_PCIE_DEVCTL 0x08 209190194Smarius#define BGE_PCIE_DEVCTL_MAX_READRQ_MASK 0x7000 210190194Smarius#define BGE_PCIE_DEVCTL_MAX_READRQ_128 0x0000 211190194Smarius#define BGE_PCIE_DEVCTL_MAX_READRQ_256 0x1000 212190194Smarius#define BGE_PCIE_DEVCTL_MAX_READRQ_512 0x2000 213190194Smarius#define BGE_PCIE_DEVCTL_MAX_READRQ_1024 0x3000 214190194Smarius#define BGE_PCIE_DEVCTL_MAX_READRQ_2048 0x4000 215190194Smarius#define BGE_PCIE_DEVCTL_MAX_READRQ_4096 0x5000 216190194Smarius 217135772Sps/* PCI MSI. ??? */ 218166676Sjkim#define BGE_PCIE_CAPID_REG 0xD0 219166676Sjkim#define BGE_PCIE_CAPID 0x10 220135772Sps 22184059Swpaul/* 22284059Swpaul * PCI registers specific to the BCM570x family. 22384059Swpaul */ 224166676Sjkim#define BGE_PCI_MISC_CTL 0x68 225166676Sjkim#define BGE_PCI_DMA_RW_CTL 0x6C 226166676Sjkim#define BGE_PCI_PCISTATE 0x70 227166676Sjkim#define BGE_PCI_CLKCTL 0x74 228166676Sjkim#define BGE_PCI_REG_BASEADDR 0x78 229166676Sjkim#define BGE_PCI_MEMWIN_BASEADDR 0x7C 230166676Sjkim#define BGE_PCI_REG_DATA 0x80 231166676Sjkim#define BGE_PCI_MEMWIN_DATA 0x84 232166676Sjkim#define BGE_PCI_MODECTL 0x88 233166676Sjkim#define BGE_PCI_MISC_CFG 0x8C 234166676Sjkim#define BGE_PCI_MISC_LOCALCTL 0x90 235166676Sjkim#define BGE_PCI_UNDI_RX_STD_PRODIDX_HI 0x98 236166676Sjkim#define BGE_PCI_UNDI_RX_STD_PRODIDX_LO 0x9C 237166676Sjkim#define BGE_PCI_UNDI_RX_RTN_CONSIDX_HI 0xA0 238166676Sjkim#define BGE_PCI_UNDI_RX_RTN_CONSIDX_LO 0xA4 239166676Sjkim#define BGE_PCI_UNDI_TX_BD_PRODIDX_HI 0xA8 240166676Sjkim#define BGE_PCI_UNDI_TX_BD_PRODIDX_LO 0xAC 241166676Sjkim#define BGE_PCI_ISR_MBX_HI 0xB0 242166676Sjkim#define BGE_PCI_ISR_MBX_LO 0xB4 243197832Sstas#define BGE_PCI_PRODID_ASICREV 0xBC 244214428Syongari#define BGE_PCI_GEN2_PRODID_ASICREV 0xF4 245221445Syongari#define BGE_PCI_GEN15_PRODID_ASICREV 0xFC 24684059Swpaul 24784059Swpaul/* PCI Misc. Host control register */ 248166676Sjkim#define BGE_PCIMISCCTL_CLEAR_INTA 0x00000001 249166676Sjkim#define BGE_PCIMISCCTL_MASK_PCI_INTR 0x00000002 250166676Sjkim#define BGE_PCIMISCCTL_ENDIAN_BYTESWAP 0x00000004 251166676Sjkim#define BGE_PCIMISCCTL_ENDIAN_WORDSWAP 0x00000008 252166676Sjkim#define BGE_PCIMISCCTL_PCISTATE_RW 0x00000010 253166676Sjkim#define BGE_PCIMISCCTL_CLOCKCTL_RW 0x00000020 254166676Sjkim#define BGE_PCIMISCCTL_REG_WORDSWAP 0x00000040 255166676Sjkim#define BGE_PCIMISCCTL_INDIRECT_ACCESS 0x00000080 256214428Syongari#define BGE_PCIMISCCTL_TAGGED_STATUS 0x00000200 257166676Sjkim#define BGE_PCIMISCCTL_ASICREV 0xFFFF0000 258197832Sstas#define BGE_PCIMISCCTL_ASICREV_SHIFT 16 25984059Swpaul 260166676Sjkim#define BGE_HIF_SWAP_OPTIONS (BGE_PCIMISCCTL_ENDIAN_WORDSWAP) 26184059Swpaul 262166676Sjkim#define BGE_INIT \ 263153437Syongari (BGE_HIF_SWAP_OPTIONS|BGE_PCIMISCCTL_CLEAR_INTA| \ 264153437Syongari BGE_PCIMISCCTL_MASK_PCI_INTR|BGE_PCIMISCCTL_INDIRECT_ACCESS) 26584059Swpaul 266197832Sstas#define BGE_CHIPID_TIGON_I 0x4000 267197832Sstas#define BGE_CHIPID_TIGON_II 0x6000 268197832Sstas#define BGE_CHIPID_BCM5700_A0 0x7000 269197832Sstas#define BGE_CHIPID_BCM5700_A1 0x7001 270197832Sstas#define BGE_CHIPID_BCM5700_B0 0x7100 271197832Sstas#define BGE_CHIPID_BCM5700_B1 0x7101 272197832Sstas#define BGE_CHIPID_BCM5700_B2 0x7102 273197832Sstas#define BGE_CHIPID_BCM5700_B3 0x7103 274197832Sstas#define BGE_CHIPID_BCM5700_ALTIMA 0x7104 275197832Sstas#define BGE_CHIPID_BCM5700_C0 0x7200 276197832Sstas#define BGE_CHIPID_BCM5701_A0 0x0000 /* grrrr */ 277197832Sstas#define BGE_CHIPID_BCM5701_B0 0x0100 278197832Sstas#define BGE_CHIPID_BCM5701_B2 0x0102 279197832Sstas#define BGE_CHIPID_BCM5701_B5 0x0105 280197832Sstas#define BGE_CHIPID_BCM5703_A0 0x1000 281197832Sstas#define BGE_CHIPID_BCM5703_A1 0x1001 282197832Sstas#define BGE_CHIPID_BCM5703_A2 0x1002 283197832Sstas#define BGE_CHIPID_BCM5703_A3 0x1003 284197832Sstas#define BGE_CHIPID_BCM5703_B0 0x1100 285197832Sstas#define BGE_CHIPID_BCM5704_A0 0x2000 286197832Sstas#define BGE_CHIPID_BCM5704_A1 0x2001 287197832Sstas#define BGE_CHIPID_BCM5704_A2 0x2002 288197832Sstas#define BGE_CHIPID_BCM5704_A3 0x2003 289197832Sstas#define BGE_CHIPID_BCM5704_B0 0x2100 290197832Sstas#define BGE_CHIPID_BCM5705_A0 0x3000 291197832Sstas#define BGE_CHIPID_BCM5705_A1 0x3001 292197832Sstas#define BGE_CHIPID_BCM5705_A2 0x3002 293197832Sstas#define BGE_CHIPID_BCM5705_A3 0x3003 294197832Sstas#define BGE_CHIPID_BCM5750_A0 0x4000 295197832Sstas#define BGE_CHIPID_BCM5750_A1 0x4001 296197832Sstas#define BGE_CHIPID_BCM5750_A3 0x4000 297197832Sstas#define BGE_CHIPID_BCM5750_B0 0x4100 298197832Sstas#define BGE_CHIPID_BCM5750_B1 0x4101 299197832Sstas#define BGE_CHIPID_BCM5750_C0 0x4200 300197832Sstas#define BGE_CHIPID_BCM5750_C1 0x4201 301197832Sstas#define BGE_CHIPID_BCM5750_C2 0x4202 302197832Sstas#define BGE_CHIPID_BCM5714_A0 0x5000 303197832Sstas#define BGE_CHIPID_BCM5752_A0 0x6000 304197832Sstas#define BGE_CHIPID_BCM5752_A1 0x6001 305197832Sstas#define BGE_CHIPID_BCM5752_A2 0x6002 306197832Sstas#define BGE_CHIPID_BCM5714_B0 0x8000 307197832Sstas#define BGE_CHIPID_BCM5714_B3 0x8003 308197832Sstas#define BGE_CHIPID_BCM5715_A0 0x9000 309197832Sstas#define BGE_CHIPID_BCM5715_A1 0x9001 310197832Sstas#define BGE_CHIPID_BCM5715_A3 0x9003 311197832Sstas#define BGE_CHIPID_BCM5755_A0 0xa000 312197832Sstas#define BGE_CHIPID_BCM5755_A1 0xa001 313197832Sstas#define BGE_CHIPID_BCM5755_A2 0xa002 314197832Sstas#define BGE_CHIPID_BCM5722_A0 0xa200 315197832Sstas#define BGE_CHIPID_BCM5754_A0 0xb000 316197832Sstas#define BGE_CHIPID_BCM5754_A1 0xb001 317197832Sstas#define BGE_CHIPID_BCM5754_A2 0xb002 318197832Sstas#define BGE_CHIPID_BCM5761_A0 0x5761000 319197832Sstas#define BGE_CHIPID_BCM5761_A1 0x5761100 320197832Sstas#define BGE_CHIPID_BCM5784_A0 0x5784000 321197832Sstas#define BGE_CHIPID_BCM5784_A1 0x5784100 322197832Sstas#define BGE_CHIPID_BCM5787_A0 0xb000 323197832Sstas#define BGE_CHIPID_BCM5787_A1 0xb001 324197832Sstas#define BGE_CHIPID_BCM5787_A2 0xb002 325214251Syongari#define BGE_CHIPID_BCM5906_A0 0xc000 326197832Sstas#define BGE_CHIPID_BCM5906_A1 0xc001 327197832Sstas#define BGE_CHIPID_BCM5906_A2 0xc002 328197832Sstas#define BGE_CHIPID_BCM57780_A0 0x57780000 329197832Sstas#define BGE_CHIPID_BCM57780_A1 0x57780001 330214428Syongari#define BGE_CHIPID_BCM5717_A0 0x05717000 331214428Syongari#define BGE_CHIPID_BCM5717_B0 0x05717100 332300985Ssephe#define BGE_CHIPID_BCM5717_C0 0x05717200 333221818Syongari#define BGE_CHIPID_BCM5719_A0 0x05719000 334226871Syongari#define BGE_CHIPID_BCM5720_A0 0x05720000 335253483Syongari#define BGE_CHIPID_BCM5762_A0 0x05762000 336221445Syongari#define BGE_CHIPID_BCM57765_A0 0x57785000 337221445Syongari#define BGE_CHIPID_BCM57765_B0 0x57785100 33884059Swpaul 33993751Swpaul/* shorthand one */ 340197832Sstas#define BGE_ASICREV(x) ((x) >> 12) 341166676Sjkim#define BGE_ASICREV_BCM5701 0x00 342166676Sjkim#define BGE_ASICREV_BCM5703 0x01 343166676Sjkim#define BGE_ASICREV_BCM5704 0x02 344166676Sjkim#define BGE_ASICREV_BCM5705 0x03 345166676Sjkim#define BGE_ASICREV_BCM5750 0x04 346166676Sjkim#define BGE_ASICREV_BCM5714_A0 0x05 347166676Sjkim#define BGE_ASICREV_BCM5752 0x06 348166676Sjkim#define BGE_ASICREV_BCM5700 0x07 349166676Sjkim#define BGE_ASICREV_BCM5780 0x08 350166676Sjkim#define BGE_ASICREV_BCM5714 0x09 351166676Sjkim#define BGE_ASICREV_BCM5755 0x0a 352166676Sjkim#define BGE_ASICREV_BCM5754 0x0b 353166676Sjkim#define BGE_ASICREV_BCM5787 0x0b 354178667Sjhb#define BGE_ASICREV_BCM5906 0x0c 355197832Sstas/* Should consult BGE_PCI_PRODID_ASICREV for ChipID */ 356197832Sstas#define BGE_ASICREV_USE_PRODID_REG 0x0f 357197832Sstas/* BGE_PCI_PRODID_ASICREV ASIC rev. identifiers. */ 358214428Syongari#define BGE_ASICREV_BCM5717 0x5717 359221818Syongari#define BGE_ASICREV_BCM5719 0x5719 360226871Syongari#define BGE_ASICREV_BCM5720 0x5720 361197832Sstas#define BGE_ASICREV_BCM5761 0x5761 362253483Syongari#define BGE_ASICREV_BCM5762 0x5762 363197832Sstas#define BGE_ASICREV_BCM5784 0x5784 364197832Sstas#define BGE_ASICREV_BCM5785 0x5785 365221445Syongari#define BGE_ASICREV_BCM57765 0x57785 366243686Syongari#define BGE_ASICREV_BCM57766 0x57766 367197832Sstas#define BGE_ASICREV_BCM57780 0x57780 36893751Swpaul 369114813Sps/* chip revisions */ 370197832Sstas#define BGE_CHIPREV(x) ((x) >> 8) 371166676Sjkim#define BGE_CHIPREV_5700_AX 0x70 372166676Sjkim#define BGE_CHIPREV_5700_BX 0x71 373166676Sjkim#define BGE_CHIPREV_5700_CX 0x72 374166676Sjkim#define BGE_CHIPREV_5701_AX 0x00 375166676Sjkim#define BGE_CHIPREV_5703_AX 0x10 376166676Sjkim#define BGE_CHIPREV_5704_AX 0x20 377166676Sjkim#define BGE_CHIPREV_5704_BX 0x21 378166676Sjkim#define BGE_CHIPREV_5750_AX 0x40 379166676Sjkim#define BGE_CHIPREV_5750_BX 0x41 380197832Sstas/* BGE_PCI_PRODID_ASICREV chip rev. identifiers. */ 381214428Syongari#define BGE_CHIPREV_5717_AX 0x57170 382214428Syongari#define BGE_CHIPREV_5717_BX 0x57171 383197832Sstas#define BGE_CHIPREV_5761_AX 0x57611 384253480Syongari#define BGE_CHIPREV_57765_AX 0x577850 385197832Sstas#define BGE_CHIPREV_5784_AX 0x57841 386114813Sps 38784059Swpaul/* PCI DMA Read/Write Control register */ 388166676Sjkim#define BGE_PCIDMARWCTL_MINDMA 0x000000FF 389214428Syongari#define BGE_PCIDMARWCTL_DIS_CACHE_ALIGNMENT 0x00000001 390166676Sjkim#define BGE_PCIDMARWCTL_RDADRR_BNDRY 0x00000700 391166676Sjkim#define BGE_PCIDMARWCTL_WRADDR_BNDRY 0x00003800 392169880Sjkim#define BGE_PCIDMARWCTL_ONEDMA_ATONCE 0x0000C000 393169880Sjkim#define BGE_PCIDMARWCTL_ONEDMA_ATONCE_GLOBAL 0x00004000 394169880Sjkim#define BGE_PCIDMARWCTL_ONEDMA_ATONCE_LOCAL 0x00008000 395166676Sjkim#define BGE_PCIDMARWCTL_RD_WAT 0x00070000 396166676Sjkim#define BGE_PCIDMARWCTL_WR_WAT 0x00380000 397166676Sjkim#define BGE_PCIDMARWCTL_USE_MRM 0x00400000 398166676Sjkim#define BGE_PCIDMARWCTL_ASRT_ALL_BE 0x00800000 399166676Sjkim#define BGE_PCIDMARWCTL_DFLT_PCI_RD_CMD 0x0F000000 400166676Sjkim#define BGE_PCIDMARWCTL_DFLT_PCI_WR_CMD 0xF0000000 40184059Swpaul 402166676Sjkim#define BGE_PCIDMARWCTL_RD_WAT_SHIFT(x) ((x) << 16) 403166676Sjkim#define BGE_PCIDMARWCTL_WR_WAT_SHIFT(x) ((x) << 19) 404166676Sjkim#define BGE_PCIDMARWCTL_RD_CMD_SHIFT(x) ((x) << 24) 405166676Sjkim#define BGE_PCIDMARWCTL_WR_CMD_SHIFT(x) ((x) << 28) 40684059Swpaul 407221818Syongari#define BGE_PCIDMARWCTL_TAGGED_STATUS_WA 0x00000080 408221445Syongari#define BGE_PCIDMARWCTL_CRDRDR_RDMA_MRRS_MSK 0x00000380 409221445Syongari 410166676Sjkim#define BGE_PCI_READ_BNDRY_DISABLE 0x00000000 411166676Sjkim#define BGE_PCI_READ_BNDRY_16BYTES 0x00000100 412166676Sjkim#define BGE_PCI_READ_BNDRY_32BYTES 0x00000200 413166676Sjkim#define BGE_PCI_READ_BNDRY_64BYTES 0x00000300 414166676Sjkim#define BGE_PCI_READ_BNDRY_128BYTES 0x00000400 415166676Sjkim#define BGE_PCI_READ_BNDRY_256BYTES 0x00000500 416166676Sjkim#define BGE_PCI_READ_BNDRY_512BYTES 0x00000600 417166676Sjkim#define BGE_PCI_READ_BNDRY_1024BYTES 0x00000700 41884059Swpaul 419166676Sjkim#define BGE_PCI_WRITE_BNDRY_DISABLE 0x00000000 420166676Sjkim#define BGE_PCI_WRITE_BNDRY_16BYTES 0x00000800 421166676Sjkim#define BGE_PCI_WRITE_BNDRY_32BYTES 0x00001000 422166676Sjkim#define BGE_PCI_WRITE_BNDRY_64BYTES 0x00001800 423166676Sjkim#define BGE_PCI_WRITE_BNDRY_128BYTES 0x00002000 424166676Sjkim#define BGE_PCI_WRITE_BNDRY_256BYTES 0x00002800 425166676Sjkim#define BGE_PCI_WRITE_BNDRY_512BYTES 0x00003000 426166676Sjkim#define BGE_PCI_WRITE_BNDRY_1024BYTES 0x00003800 427166676Sjkim 42884059Swpaul/* 42984059Swpaul * PCI state register -- note, this register is read only 43084059Swpaul * unless the PCISTATE_WR bit of the PCI Misc. Host Control 43184059Swpaul * register is set. 43284059Swpaul */ 433166676Sjkim#define BGE_PCISTATE_FORCE_RESET 0x00000001 434166676Sjkim#define BGE_PCISTATE_INTR_STATE 0x00000002 435166676Sjkim#define BGE_PCISTATE_PCI_BUSMODE 0x00000004 /* 1 = PCI, 0 = PCI-X */ 436166676Sjkim#define BGE_PCISTATE_PCI_BUSSPEED 0x00000008 /* 1 = 66/133, 0 = 33/66 */ 437166676Sjkim#define BGE_PCISTATE_32BIT_BUS 0x00000010 /* 1 = 32bit, 0 = 64bit */ 438241436Syongari#define BGE_PCISTATE_ROM_ENABLE 0x00000020 439241436Syongari#define BGE_PCISTATE_ROM_RETRY_ENABLE 0x00000040 440166676Sjkim#define BGE_PCISTATE_FLATVIEW_MODE 0x00000100 441166676Sjkim#define BGE_PCISTATE_PCI_TGT_RETRY_MAX 0x00000E00 442241436Syongari#define BGE_PCISTATE_RETRY_SAME_DMA 0x00002000 443241438Syongari#define BGE_PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000 444241438Syongari#define BGE_PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000 445241438Syongari#define BGE_PCISTATE_ALLOW_APE_PSPACE_WR 0x00040000 44684059Swpaul 44784059Swpaul/* 44884059Swpaul * PCI Clock Control register -- note, this register is read only 44984059Swpaul * unless the CLOCKCTL_RW bit of the PCI Misc. Host Control 45084059Swpaul * register is set. 45184059Swpaul */ 452166676Sjkim#define BGE_PCICLOCKCTL_DETECTED_SPEED 0x0000000F 453166676Sjkim#define BGE_PCICLOCKCTL_M66EN 0x00000080 454166676Sjkim#define BGE_PCICLOCKCTL_LOWPWR_CLKMODE 0x00000200 455166676Sjkim#define BGE_PCICLOCKCTL_RXCPU_CLK_DIS 0x00000400 456166676Sjkim#define BGE_PCICLOCKCTL_TXCPU_CLK_DIS 0x00000800 457166676Sjkim#define BGE_PCICLOCKCTL_ALTCLK 0x00001000 458166676Sjkim#define BGE_PCICLOCKCTL_ALTCLK_SRC 0x00002000 459166676Sjkim#define BGE_PCICLOCKCTL_PCIPLL_DISABLE 0x00004000 460166676Sjkim#define BGE_PCICLOCKCTL_SYSPLL_DISABLE 0x00008000 461166676Sjkim#define BGE_PCICLOCKCTL_BIST_ENABLE 0x00010000 46284059Swpaul 46384059Swpaul 46484059Swpaul#ifndef PCIM_CMD_MWIEN 465166676Sjkim#define PCIM_CMD_MWIEN 0x0010 46684059Swpaul#endif 467190319Smarius#ifndef PCIM_CMD_INTxDIS 468190319Smarius#define PCIM_CMD_INTxDIS 0x0400 469190319Smarius#endif 47084059Swpaul 471241438Syongari/* BAR0 (MAC) Register Definitions */ 472241438Syongari 47384059Swpaul/* 47484059Swpaul * High priority mailbox registers 47584059Swpaul * Each mailbox is 64-bits wide, though we only use the 47684059Swpaul * lower 32 bits. To write a 64-bit value, write the upper 32 bits 47784059Swpaul * first. The NIC will load the mailbox after the lower 32 bit word 47884059Swpaul * has been updated. 47984059Swpaul */ 480166676Sjkim#define BGE_MBX_IRQ0_HI 0x0200 481166676Sjkim#define BGE_MBX_IRQ0_LO 0x0204 482166676Sjkim#define BGE_MBX_IRQ1_HI 0x0208 483166676Sjkim#define BGE_MBX_IRQ1_LO 0x020C 484166676Sjkim#define BGE_MBX_IRQ2_HI 0x0210 485166676Sjkim#define BGE_MBX_IRQ2_LO 0x0214 486166676Sjkim#define BGE_MBX_IRQ3_HI 0x0218 487166676Sjkim#define BGE_MBX_IRQ3_LO 0x021C 488166676Sjkim#define BGE_MBX_GEN0_HI 0x0220 489166676Sjkim#define BGE_MBX_GEN0_LO 0x0224 490166676Sjkim#define BGE_MBX_GEN1_HI 0x0228 491166676Sjkim#define BGE_MBX_GEN1_LO 0x022C 492166676Sjkim#define BGE_MBX_GEN2_HI 0x0230 493166676Sjkim#define BGE_MBX_GEN2_LO 0x0234 494166676Sjkim#define BGE_MBX_GEN3_HI 0x0228 495166676Sjkim#define BGE_MBX_GEN3_LO 0x022C 496166676Sjkim#define BGE_MBX_GEN4_HI 0x0240 497166676Sjkim#define BGE_MBX_GEN4_LO 0x0244 498166676Sjkim#define BGE_MBX_GEN5_HI 0x0248 499166676Sjkim#define BGE_MBX_GEN5_LO 0x024C 500166676Sjkim#define BGE_MBX_GEN6_HI 0x0250 501166676Sjkim#define BGE_MBX_GEN6_LO 0x0254 502166676Sjkim#define BGE_MBX_GEN7_HI 0x0258 503166676Sjkim#define BGE_MBX_GEN7_LO 0x025C 504166676Sjkim#define BGE_MBX_RELOAD_STATS_HI 0x0260 505166676Sjkim#define BGE_MBX_RELOAD_STATS_LO 0x0264 506166676Sjkim#define BGE_MBX_RX_STD_PROD_HI 0x0268 507166676Sjkim#define BGE_MBX_RX_STD_PROD_LO 0x026C 508166676Sjkim#define BGE_MBX_RX_JUMBO_PROD_HI 0x0270 509166676Sjkim#define BGE_MBX_RX_JUMBO_PROD_LO 0x0274 510166676Sjkim#define BGE_MBX_RX_MINI_PROD_HI 0x0278 511166676Sjkim#define BGE_MBX_RX_MINI_PROD_LO 0x027C 512166676Sjkim#define BGE_MBX_RX_CONS0_HI 0x0280 513166676Sjkim#define BGE_MBX_RX_CONS0_LO 0x0284 514166676Sjkim#define BGE_MBX_RX_CONS1_HI 0x0288 515166676Sjkim#define BGE_MBX_RX_CONS1_LO 0x028C 516166676Sjkim#define BGE_MBX_RX_CONS2_HI 0x0290 517166676Sjkim#define BGE_MBX_RX_CONS2_LO 0x0294 518166676Sjkim#define BGE_MBX_RX_CONS3_HI 0x0298 519166676Sjkim#define BGE_MBX_RX_CONS3_LO 0x029C 520166676Sjkim#define BGE_MBX_RX_CONS4_HI 0x02A0 521166676Sjkim#define BGE_MBX_RX_CONS4_LO 0x02A4 522166676Sjkim#define BGE_MBX_RX_CONS5_HI 0x02A8 523166676Sjkim#define BGE_MBX_RX_CONS5_LO 0x02AC 524166676Sjkim#define BGE_MBX_RX_CONS6_HI 0x02B0 525166676Sjkim#define BGE_MBX_RX_CONS6_LO 0x02B4 526166676Sjkim#define BGE_MBX_RX_CONS7_HI 0x02B8 527166676Sjkim#define BGE_MBX_RX_CONS7_LO 0x02BC 528166676Sjkim#define BGE_MBX_RX_CONS8_HI 0x02C0 529166676Sjkim#define BGE_MBX_RX_CONS8_LO 0x02C4 530166676Sjkim#define BGE_MBX_RX_CONS9_HI 0x02C8 531166676Sjkim#define BGE_MBX_RX_CONS9_LO 0x02CC 532166676Sjkim#define BGE_MBX_RX_CONS10_HI 0x02D0 533166676Sjkim#define BGE_MBX_RX_CONS10_LO 0x02D4 534166676Sjkim#define BGE_MBX_RX_CONS11_HI 0x02D8 535166676Sjkim#define BGE_MBX_RX_CONS11_LO 0x02DC 536166676Sjkim#define BGE_MBX_RX_CONS12_HI 0x02E0 537166676Sjkim#define BGE_MBX_RX_CONS12_LO 0x02E4 538166676Sjkim#define BGE_MBX_RX_CONS13_HI 0x02E8 539166676Sjkim#define BGE_MBX_RX_CONS13_LO 0x02EC 540166676Sjkim#define BGE_MBX_RX_CONS14_HI 0x02F0 541166676Sjkim#define BGE_MBX_RX_CONS14_LO 0x02F4 542166676Sjkim#define BGE_MBX_RX_CONS15_HI 0x02F8 543166676Sjkim#define BGE_MBX_RX_CONS15_LO 0x02FC 544166676Sjkim#define BGE_MBX_TX_HOST_PROD0_HI 0x0300 545166676Sjkim#define BGE_MBX_TX_HOST_PROD0_LO 0x0304 546166676Sjkim#define BGE_MBX_TX_HOST_PROD1_HI 0x0308 547166676Sjkim#define BGE_MBX_TX_HOST_PROD1_LO 0x030C 548166676Sjkim#define BGE_MBX_TX_HOST_PROD2_HI 0x0310 549166676Sjkim#define BGE_MBX_TX_HOST_PROD2_LO 0x0314 550166676Sjkim#define BGE_MBX_TX_HOST_PROD3_HI 0x0318 551166676Sjkim#define BGE_MBX_TX_HOST_PROD3_LO 0x031C 552166676Sjkim#define BGE_MBX_TX_HOST_PROD4_HI 0x0320 553166676Sjkim#define BGE_MBX_TX_HOST_PROD4_LO 0x0324 554166676Sjkim#define BGE_MBX_TX_HOST_PROD5_HI 0x0328 555166676Sjkim#define BGE_MBX_TX_HOST_PROD5_LO 0x032C 556166676Sjkim#define BGE_MBX_TX_HOST_PROD6_HI 0x0330 557166676Sjkim#define BGE_MBX_TX_HOST_PROD6_LO 0x0334 558166676Sjkim#define BGE_MBX_TX_HOST_PROD7_HI 0x0338 559166676Sjkim#define BGE_MBX_TX_HOST_PROD7_LO 0x033C 560166676Sjkim#define BGE_MBX_TX_HOST_PROD8_HI 0x0340 561166676Sjkim#define BGE_MBX_TX_HOST_PROD8_LO 0x0344 562166676Sjkim#define BGE_MBX_TX_HOST_PROD9_HI 0x0348 563166676Sjkim#define BGE_MBX_TX_HOST_PROD9_LO 0x034C 564166676Sjkim#define BGE_MBX_TX_HOST_PROD10_HI 0x0350 565166676Sjkim#define BGE_MBX_TX_HOST_PROD10_LO 0x0354 566166676Sjkim#define BGE_MBX_TX_HOST_PROD11_HI 0x0358 567166676Sjkim#define BGE_MBX_TX_HOST_PROD11_LO 0x035C 568166676Sjkim#define BGE_MBX_TX_HOST_PROD12_HI 0x0360 569166676Sjkim#define BGE_MBX_TX_HOST_PROD12_LO 0x0364 570166676Sjkim#define BGE_MBX_TX_HOST_PROD13_HI 0x0368 571166676Sjkim#define BGE_MBX_TX_HOST_PROD13_LO 0x036C 572166676Sjkim#define BGE_MBX_TX_HOST_PROD14_HI 0x0370 573166676Sjkim#define BGE_MBX_TX_HOST_PROD14_LO 0x0374 574166676Sjkim#define BGE_MBX_TX_HOST_PROD15_HI 0x0378 575166676Sjkim#define BGE_MBX_TX_HOST_PROD15_LO 0x037C 576166676Sjkim#define BGE_MBX_TX_NIC_PROD0_HI 0x0380 577166676Sjkim#define BGE_MBX_TX_NIC_PROD0_LO 0x0384 578166676Sjkim#define BGE_MBX_TX_NIC_PROD1_HI 0x0388 579166676Sjkim#define BGE_MBX_TX_NIC_PROD1_LO 0x038C 580166676Sjkim#define BGE_MBX_TX_NIC_PROD2_HI 0x0390 581166676Sjkim#define BGE_MBX_TX_NIC_PROD2_LO 0x0394 582166676Sjkim#define BGE_MBX_TX_NIC_PROD3_HI 0x0398 583166676Sjkim#define BGE_MBX_TX_NIC_PROD3_LO 0x039C 584166676Sjkim#define BGE_MBX_TX_NIC_PROD4_HI 0x03A0 585166676Sjkim#define BGE_MBX_TX_NIC_PROD4_LO 0x03A4 586166676Sjkim#define BGE_MBX_TX_NIC_PROD5_HI 0x03A8 587166676Sjkim#define BGE_MBX_TX_NIC_PROD5_LO 0x03AC 588166676Sjkim#define BGE_MBX_TX_NIC_PROD6_HI 0x03B0 589166676Sjkim#define BGE_MBX_TX_NIC_PROD6_LO 0x03B4 590166676Sjkim#define BGE_MBX_TX_NIC_PROD7_HI 0x03B8 591166676Sjkim#define BGE_MBX_TX_NIC_PROD7_LO 0x03BC 592166676Sjkim#define BGE_MBX_TX_NIC_PROD8_HI 0x03C0 593166676Sjkim#define BGE_MBX_TX_NIC_PROD8_LO 0x03C4 594166676Sjkim#define BGE_MBX_TX_NIC_PROD9_HI 0x03C8 595166676Sjkim#define BGE_MBX_TX_NIC_PROD9_LO 0x03CC 596166676Sjkim#define BGE_MBX_TX_NIC_PROD10_HI 0x03D0 597166676Sjkim#define BGE_MBX_TX_NIC_PROD10_LO 0x03D4 598166676Sjkim#define BGE_MBX_TX_NIC_PROD11_HI 0x03D8 599166676Sjkim#define BGE_MBX_TX_NIC_PROD11_LO 0x03DC 600166676Sjkim#define BGE_MBX_TX_NIC_PROD12_HI 0x03E0 601166676Sjkim#define BGE_MBX_TX_NIC_PROD12_LO 0x03E4 602166676Sjkim#define BGE_MBX_TX_NIC_PROD13_HI 0x03E8 603166676Sjkim#define BGE_MBX_TX_NIC_PROD13_LO 0x03EC 604166676Sjkim#define BGE_MBX_TX_NIC_PROD14_HI 0x03F0 605166676Sjkim#define BGE_MBX_TX_NIC_PROD14_LO 0x03F4 606166676Sjkim#define BGE_MBX_TX_NIC_PROD15_HI 0x03F8 607166676Sjkim#define BGE_MBX_TX_NIC_PROD15_LO 0x03FC 60884059Swpaul 609166676Sjkim#define BGE_TX_RINGS_MAX 4 610166676Sjkim#define BGE_TX_RINGS_EXTSSRAM_MAX 16 611166676Sjkim#define BGE_RX_RINGS_MAX 16 612214428Syongari#define BGE_RX_RINGS_MAX_5717 17 61384059Swpaul 61484059Swpaul/* Ethernet MAC control registers */ 615166676Sjkim#define BGE_MAC_MODE 0x0400 616166676Sjkim#define BGE_MAC_STS 0x0404 617166676Sjkim#define BGE_MAC_EVT_ENB 0x0408 618166676Sjkim#define BGE_MAC_LED_CTL 0x040C 619166676Sjkim#define BGE_MAC_ADDR1_LO 0x0410 620166676Sjkim#define BGE_MAC_ADDR1_HI 0x0414 621166676Sjkim#define BGE_MAC_ADDR2_LO 0x0418 622166676Sjkim#define BGE_MAC_ADDR2_HI 0x041C 623166676Sjkim#define BGE_MAC_ADDR3_LO 0x0420 624166676Sjkim#define BGE_MAC_ADDR3_HI 0x0424 625166676Sjkim#define BGE_MAC_ADDR4_LO 0x0428 626166676Sjkim#define BGE_MAC_ADDR4_HI 0x042C 627166676Sjkim#define BGE_WOL_PATPTR 0x0430 628166676Sjkim#define BGE_WOL_PATCFG 0x0434 629166676Sjkim#define BGE_TX_RANDOM_BACKOFF 0x0438 630166676Sjkim#define BGE_RX_MTU 0x043C 631166676Sjkim#define BGE_GBIT_PCS_TEST 0x0440 632166676Sjkim#define BGE_TX_TBI_AUTONEG 0x0444 633166676Sjkim#define BGE_RX_TBI_AUTONEG 0x0448 634166676Sjkim#define BGE_MI_COMM 0x044C 635166676Sjkim#define BGE_MI_STS 0x0450 636166676Sjkim#define BGE_MI_MODE 0x0454 637166676Sjkim#define BGE_AUTOPOLL_STS 0x0458 638166676Sjkim#define BGE_TX_MODE 0x045C 639166676Sjkim#define BGE_TX_STS 0x0460 640166676Sjkim#define BGE_TX_LENGTHS 0x0464 641166676Sjkim#define BGE_RX_MODE 0x0468 642166676Sjkim#define BGE_RX_STS 0x046C 643166676Sjkim#define BGE_MAR0 0x0470 644166676Sjkim#define BGE_MAR1 0x0474 645166676Sjkim#define BGE_MAR2 0x0478 646166676Sjkim#define BGE_MAR3 0x047C 647166676Sjkim#define BGE_RX_BD_RULES_CTL0 0x0480 648166676Sjkim#define BGE_RX_BD_RULES_MASKVAL0 0x0484 649166676Sjkim#define BGE_RX_BD_RULES_CTL1 0x0488 650166676Sjkim#define BGE_RX_BD_RULES_MASKVAL1 0x048C 651166676Sjkim#define BGE_RX_BD_RULES_CTL2 0x0490 652166676Sjkim#define BGE_RX_BD_RULES_MASKVAL2 0x0494 653166676Sjkim#define BGE_RX_BD_RULES_CTL3 0x0498 654166676Sjkim#define BGE_RX_BD_RULES_MASKVAL3 0x049C 655166676Sjkim#define BGE_RX_BD_RULES_CTL4 0x04A0 656166676Sjkim#define BGE_RX_BD_RULES_MASKVAL4 0x04A4 657166676Sjkim#define BGE_RX_BD_RULES_CTL5 0x04A8 658166676Sjkim#define BGE_RX_BD_RULES_MASKVAL5 0x04AC 659166676Sjkim#define BGE_RX_BD_RULES_CTL6 0x04B0 660166676Sjkim#define BGE_RX_BD_RULES_MASKVAL6 0x04B4 661166676Sjkim#define BGE_RX_BD_RULES_CTL7 0x04B8 662166676Sjkim#define BGE_RX_BD_RULES_MASKVAL7 0x04BC 663166676Sjkim#define BGE_RX_BD_RULES_CTL8 0x04C0 664166676Sjkim#define BGE_RX_BD_RULES_MASKVAL8 0x04C4 665166676Sjkim#define BGE_RX_BD_RULES_CTL9 0x04C8 666166676Sjkim#define BGE_RX_BD_RULES_MASKVAL9 0x04CC 667166676Sjkim#define BGE_RX_BD_RULES_CTL10 0x04D0 668166676Sjkim#define BGE_RX_BD_RULES_MASKVAL10 0x04D4 669166676Sjkim#define BGE_RX_BD_RULES_CTL11 0x04D8 670166676Sjkim#define BGE_RX_BD_RULES_MASKVAL11 0x04DC 671166676Sjkim#define BGE_RX_BD_RULES_CTL12 0x04E0 672166676Sjkim#define BGE_RX_BD_RULES_MASKVAL12 0x04E4 673166676Sjkim#define BGE_RX_BD_RULES_CTL13 0x04E8 674166676Sjkim#define BGE_RX_BD_RULES_MASKVAL13 0x04EC 675166676Sjkim#define BGE_RX_BD_RULES_CTL14 0x04F0 676166676Sjkim#define BGE_RX_BD_RULES_MASKVAL14 0x04F4 677166676Sjkim#define BGE_RX_BD_RULES_CTL15 0x04F8 678166676Sjkim#define BGE_RX_BD_RULES_MASKVAL15 0x04FC 679166676Sjkim#define BGE_RX_RULES_CFG 0x0500 680213255Syongari#define BGE_MAX_RX_FRAME_LOWAT 0x0504 681166676Sjkim#define BGE_SERDES_CFG 0x0590 682166676Sjkim#define BGE_SERDES_STS 0x0594 683166676Sjkim#define BGE_SGDIG_CFG 0x05B0 684166676Sjkim#define BGE_SGDIG_STS 0x05B4 685213283Syongari#define BGE_TX_MAC_STATS_OCTETS 0x0800 686213283Syongari#define BGE_TX_MAC_STATS_RESERVE_0 0x0804 687213283Syongari#define BGE_TX_MAC_STATS_COLLS 0x0808 688213283Syongari#define BGE_TX_MAC_STATS_XON_SENT 0x080C 689213283Syongari#define BGE_TX_MAC_STATS_XOFF_SENT 0x0810 690213283Syongari#define BGE_TX_MAC_STATS_RESERVE_1 0x0814 691213283Syongari#define BGE_TX_MAC_STATS_ERRORS 0x0818 692213283Syongari#define BGE_TX_MAC_STATS_SINGLE_COLL 0x081C 693213283Syongari#define BGE_TX_MAC_STATS_MULTI_COLL 0x0820 694213283Syongari#define BGE_TX_MAC_STATS_DEFERRED 0x0824 695213283Syongari#define BGE_TX_MAC_STATS_RESERVE_2 0x0828 696213283Syongari#define BGE_TX_MAC_STATS_EXCESS_COLL 0x082C 697213283Syongari#define BGE_TX_MAC_STATS_LATE_COLL 0x0830 698213283Syongari#define BGE_TX_MAC_STATS_RESERVE_3 0x0834 699213283Syongari#define BGE_TX_MAC_STATS_RESERVE_4 0x0838 700213283Syongari#define BGE_TX_MAC_STATS_RESERVE_5 0x083C 701213283Syongari#define BGE_TX_MAC_STATS_RESERVE_6 0x0840 702213283Syongari#define BGE_TX_MAC_STATS_RESERVE_7 0x0844 703213283Syongari#define BGE_TX_MAC_STATS_RESERVE_8 0x0848 704213283Syongari#define BGE_TX_MAC_STATS_RESERVE_9 0x084C 705213283Syongari#define BGE_TX_MAC_STATS_RESERVE_10 0x0850 706213283Syongari#define BGE_TX_MAC_STATS_RESERVE_11 0x0854 707213283Syongari#define BGE_TX_MAC_STATS_RESERVE_12 0x0858 708213283Syongari#define BGE_TX_MAC_STATS_RESERVE_13 0x085C 709213283Syongari#define BGE_TX_MAC_STATS_RESERVE_14 0x0860 710213283Syongari#define BGE_TX_MAC_STATS_RESERVE_15 0x0864 711213283Syongari#define BGE_TX_MAC_STATS_RESERVE_16 0x0868 712213283Syongari#define BGE_TX_MAC_STATS_UCAST 0x086C 713213283Syongari#define BGE_TX_MAC_STATS_MCAST 0x0870 714213283Syongari#define BGE_TX_MAC_STATS_BCAST 0x0874 715213283Syongari#define BGE_TX_MAC_STATS_RESERVE_17 0x0878 716213283Syongari#define BGE_TX_MAC_STATS_RESERVE_18 0x087C 717213283Syongari#define BGE_RX_MAC_STATS_OCTESTS 0x0880 718213283Syongari#define BGE_RX_MAC_STATS_RESERVE_0 0x0884 719213283Syongari#define BGE_RX_MAC_STATS_FRAGMENTS 0x0888 720213283Syongari#define BGE_RX_MAC_STATS_UCAST 0x088C 721213283Syongari#define BGE_RX_MAC_STATS_MCAST 0x0890 722213283Syongari#define BGE_RX_MAC_STATS_BCAST 0x0894 723213283Syongari#define BGE_RX_MAC_STATS_FCS_ERRORS 0x0898 724213283Syongari#define BGE_RX_MAC_STATS_ALGIN_ERRORS 0x089C 725213283Syongari#define BGE_RX_MAC_STATS_XON_RCVD 0x08A0 726213283Syongari#define BGE_RX_MAC_STATS_XOFF_RCVD 0x08A4 727213283Syongari#define BGE_RX_MAC_STATS_CTRL_RCVD 0x08A8 728213283Syongari#define BGE_RX_MAC_STATS_XOFF_ENTERED 0x08AC 729213283Syongari#define BGE_RX_MAC_STATS_FRAME_TOO_LONG 0x08B0 730213283Syongari#define BGE_RX_MAC_STATS_JABBERS 0x08B4 731213283Syongari#define BGE_RX_MAC_STATS_UNDERSIZE 0x08B8 73284059Swpaul 73384059Swpaul/* Ethernet MAC Mode register */ 734166676Sjkim#define BGE_MACMODE_RESET 0x00000001 735166676Sjkim#define BGE_MACMODE_HALF_DUPLEX 0x00000002 736166676Sjkim#define BGE_MACMODE_PORTMODE 0x0000000C 737166676Sjkim#define BGE_MACMODE_LOOPBACK 0x00000010 738166676Sjkim#define BGE_MACMODE_RX_TAGGEDPKT 0x00000080 739166676Sjkim#define BGE_MACMODE_TX_BURST_ENB 0x00000100 740166676Sjkim#define BGE_MACMODE_MAX_DEFER 0x00000200 741166676Sjkim#define BGE_MACMODE_LINK_POLARITY 0x00000400 742166676Sjkim#define BGE_MACMODE_RX_STATS_ENB 0x00000800 743166676Sjkim#define BGE_MACMODE_RX_STATS_CLEAR 0x00001000 744166676Sjkim#define BGE_MACMODE_RX_STATS_FLUSH 0x00002000 745166676Sjkim#define BGE_MACMODE_TX_STATS_ENB 0x00004000 746166676Sjkim#define BGE_MACMODE_TX_STATS_CLEAR 0x00008000 747166676Sjkim#define BGE_MACMODE_TX_STATS_FLUSH 0x00010000 748166676Sjkim#define BGE_MACMODE_TBI_SEND_CFGS 0x00020000 749166676Sjkim#define BGE_MACMODE_MAGIC_PKT_ENB 0x00040000 750166676Sjkim#define BGE_MACMODE_ACPI_PWRON_ENB 0x00080000 751166676Sjkim#define BGE_MACMODE_MIP_ENB 0x00100000 752166676Sjkim#define BGE_MACMODE_TXDMA_ENB 0x00200000 753166676Sjkim#define BGE_MACMODE_RXDMA_ENB 0x00400000 754166676Sjkim#define BGE_MACMODE_FRMHDR_DMA_ENB 0x00800000 755241438Syongari#define BGE_MACMODE_APE_RX_EN 0x08000000 756241438Syongari#define BGE_MACMODE_APE_TX_EN 0x10000000 75784059Swpaul 758166676Sjkim#define BGE_PORTMODE_NONE 0x00000000 759166676Sjkim#define BGE_PORTMODE_MII 0x00000004 760166676Sjkim#define BGE_PORTMODE_GMII 0x00000008 761166676Sjkim#define BGE_PORTMODE_TBI 0x0000000C 76284059Swpaul 76384059Swpaul/* MAC Status register */ 764166676Sjkim#define BGE_MACSTAT_TBI_PCS_SYNCHED 0x00000001 765166676Sjkim#define BGE_MACSTAT_TBI_SIGNAL_DETECT 0x00000002 766166676Sjkim#define BGE_MACSTAT_RX_CFG 0x00000004 767166676Sjkim#define BGE_MACSTAT_CFG_CHANGED 0x00000008 768166676Sjkim#define BGE_MACSTAT_SYNC_CHANGED 0x00000010 769166676Sjkim#define BGE_MACSTAT_PORT_DECODE_ERROR 0x00000400 770166676Sjkim#define BGE_MACSTAT_LINK_CHANGED 0x00001000 771166676Sjkim#define BGE_MACSTAT_MI_COMPLETE 0x00400000 772166676Sjkim#define BGE_MACSTAT_MI_INTERRUPT 0x00800000 773166676Sjkim#define BGE_MACSTAT_AUTOPOLL_ERROR 0x01000000 774166676Sjkim#define BGE_MACSTAT_ODI_ERROR 0x02000000 775166676Sjkim#define BGE_MACSTAT_RXSTAT_OFLOW 0x04000000 776166676Sjkim#define BGE_MACSTAT_TXSTAT_OFLOW 0x08000000 77784059Swpaul 77884059Swpaul/* MAC Event Enable Register */ 779166676Sjkim#define BGE_EVTENB_PORT_DECODE_ERROR 0x00000400 780166676Sjkim#define BGE_EVTENB_LINK_CHANGED 0x00001000 781166676Sjkim#define BGE_EVTENB_MI_COMPLETE 0x00400000 782166676Sjkim#define BGE_EVTENB_MI_INTERRUPT 0x00800000 783166676Sjkim#define BGE_EVTENB_AUTOPOLL_ERROR 0x01000000 784166676Sjkim#define BGE_EVTENB_ODI_ERROR 0x02000000 785166676Sjkim#define BGE_EVTENB_RXSTAT_OFLOW 0x04000000 786166676Sjkim#define BGE_EVTENB_TXSTAT_OFLOW 0x08000000 78784059Swpaul 78884059Swpaul/* LED Control Register */ 789166676Sjkim#define BGE_LEDCTL_LINKLED_OVERRIDE 0x00000001 790166676Sjkim#define BGE_LEDCTL_1000MBPS_LED 0x00000002 791166676Sjkim#define BGE_LEDCTL_100MBPS_LED 0x00000004 792166676Sjkim#define BGE_LEDCTL_10MBPS_LED 0x00000008 793166676Sjkim#define BGE_LEDCTL_TRAFLED_OVERRIDE 0x00000010 794166676Sjkim#define BGE_LEDCTL_TRAFLED_BLINK 0x00000020 795236701Syongari#define BGE_LEDCTL_TRAFLED_BLINK_2 0x00000040 796166676Sjkim#define BGE_LEDCTL_1000MBPS_STS 0x00000080 797166676Sjkim#define BGE_LEDCTL_100MBPS_STS 0x00000100 798166676Sjkim#define BGE_LEDCTL_10MBPS_STS 0x00000200 799236701Syongari#define BGE_LEDCTL_TRAFLED_STS 0x00000400 800166676Sjkim#define BGE_LEDCTL_BLINKPERIOD 0x7FF80000 801166676Sjkim#define BGE_LEDCTL_BLINKPERIOD_OVERRIDE 0x80000000 80284059Swpaul 80384059Swpaul/* TX backoff seed register */ 804251482Syongari#define BGE_TX_BACKOFF_SEED_MASK 0x3FF 80584059Swpaul 80684059Swpaul/* Autopoll status register */ 807166676Sjkim#define BGE_AUTOPOLLSTS_ERROR 0x00000001 80884059Swpaul 80984059Swpaul/* Transmit MAC mode register */ 810166676Sjkim#define BGE_TXMODE_RESET 0x00000001 811166676Sjkim#define BGE_TXMODE_ENABLE 0x00000002 812166676Sjkim#define BGE_TXMODE_FLOWCTL_ENABLE 0x00000010 813166676Sjkim#define BGE_TXMODE_BIGBACKOFF_ENABLE 0x00000020 814166676Sjkim#define BGE_TXMODE_LONGPAUSE_ENABLE 0x00000040 815214216Syongari#define BGE_TXMODE_MBUF_LOCKUP_FIX 0x00000100 816226871Syongari#define BGE_TXMODE_JMB_FRM_LEN 0x00400000 817226871Syongari#define BGE_TXMODE_CNT_DN_MODE 0x00800000 81884059Swpaul 81984059Swpaul/* Transmit MAC status register */ 820166676Sjkim#define BGE_TXSTAT_RX_XOFFED 0x00000001 821166676Sjkim#define BGE_TXSTAT_SENT_XOFF 0x00000002 822166676Sjkim#define BGE_TXSTAT_SENT_XON 0x00000004 823166676Sjkim#define BGE_TXSTAT_LINK_UP 0x00000008 824166676Sjkim#define BGE_TXSTAT_ODI_UFLOW 0x00000010 825166676Sjkim#define BGE_TXSTAT_ODI_OFLOW 0x00000020 82684059Swpaul 82784059Swpaul/* Transmit MAC lengths register */ 828166676Sjkim#define BGE_TXLEN_SLOTTIME 0x000000FF 829166676Sjkim#define BGE_TXLEN_IPG 0x00000F00 830166676Sjkim#define BGE_TXLEN_CRS 0x00003000 831226871Syongari#define BGE_TXLEN_JMB_FRM_LEN_MSK 0x00FF0000 832226871Syongari#define BGE_TXLEN_CNT_DN_VAL_MSK 0xFF000000 83384059Swpaul 83484059Swpaul/* Receive MAC mode register */ 835166676Sjkim#define BGE_RXMODE_RESET 0x00000001 836166676Sjkim#define BGE_RXMODE_ENABLE 0x00000002 837166676Sjkim#define BGE_RXMODE_FLOWCTL_ENABLE 0x00000004 838166676Sjkim#define BGE_RXMODE_RX_GIANTS 0x00000020 839166676Sjkim#define BGE_RXMODE_RX_RUNTS 0x00000040 840166676Sjkim#define BGE_RXMODE_8022_LENCHECK 0x00000080 841166676Sjkim#define BGE_RXMODE_RX_PROMISC 0x00000100 842166676Sjkim#define BGE_RXMODE_RX_NO_CRC_CHECK 0x00000200 843166676Sjkim#define BGE_RXMODE_RX_KEEP_VLAN_DIAG 0x00000400 844241438Syongari#define BGE_RXMODE_IPV6_ENABLE 0x01000000 845254118Syongari#define BGE_RXMODE_IPV4_FRAG_FIX 0x02000000 84684059Swpaul 84784059Swpaul/* Receive MAC status register */ 848166676Sjkim#define BGE_RXSTAT_REMOTE_XOFFED 0x00000001 849166676Sjkim#define BGE_RXSTAT_RCVD_XOFF 0x00000002 850166676Sjkim#define BGE_RXSTAT_RCVD_XON 0x00000004 85184059Swpaul 85284059Swpaul/* Receive Rules Control register */ 853166676Sjkim#define BGE_RXRULECTL_OFFSET 0x000000FF 854166676Sjkim#define BGE_RXRULECTL_CLASS 0x00001F00 855166676Sjkim#define BGE_RXRULECTL_HDRTYPE 0x0000E000 856166676Sjkim#define BGE_RXRULECTL_COMPARE_OP 0x00030000 857166676Sjkim#define BGE_RXRULECTL_MAP 0x01000000 858166676Sjkim#define BGE_RXRULECTL_DISCARD 0x02000000 859166676Sjkim#define BGE_RXRULECTL_MASK 0x04000000 860166676Sjkim#define BGE_RXRULECTL_ACTIVATE_PROC3 0x08000000 861166676Sjkim#define BGE_RXRULECTL_ACTIVATE_PROC2 0x10000000 862166676Sjkim#define BGE_RXRULECTL_ACTIVATE_PROC1 0x20000000 863166676Sjkim#define BGE_RXRULECTL_ANDWITHNEXT 0x40000000 86484059Swpaul 86584059Swpaul/* Receive Rules Mask register */ 866166676Sjkim#define BGE_RXRULEMASK_VALUE 0x0000FFFF 867166676Sjkim#define BGE_RXRULEMASK_MASKVAL 0xFFFF0000 86884059Swpaul 869130273Swpaul/* SERDES configuration register */ 870166676Sjkim#define BGE_SERDESCFG_RXR 0x00000007 /* phase interpolator */ 871166676Sjkim#define BGE_SERDESCFG_RXG 0x00000018 /* rx gain setting */ 872166676Sjkim#define BGE_SERDESCFG_RXEDGESEL 0x00000040 /* rising/falling egde */ 873166676Sjkim#define BGE_SERDESCFG_TX_BIAS 0x00000380 /* TXDAC bias setting */ 874166676Sjkim#define BGE_SERDESCFG_IBMAX 0x00000400 /* bias current +25% */ 875166676Sjkim#define BGE_SERDESCFG_IBMIN 0x00000800 /* bias current -25% */ 876166676Sjkim#define BGE_SERDESCFG_TXMODE 0x00001000 877166676Sjkim#define BGE_SERDESCFG_TXEDGESEL 0x00002000 /* rising/falling edge */ 878166676Sjkim#define BGE_SERDESCFG_MODE 0x00004000 /* TXCP/TXCN disabled */ 879166676Sjkim#define BGE_SERDESCFG_PLLTEST 0x00008000 /* PLL test mode */ 880166676Sjkim#define BGE_SERDESCFG_CDET 0x00010000 /* comma detect enable */ 881166676Sjkim#define BGE_SERDESCFG_TBILOOP 0x00020000 /* local loopback */ 882166676Sjkim#define BGE_SERDESCFG_REMLOOP 0x00040000 /* remote loopback */ 883166676Sjkim#define BGE_SERDESCFG_INVPHASE 0x00080000 /* Reverse 125Mhz clock */ 884166676Sjkim#define BGE_SERDESCFG_12REGCTL 0x00300000 /* 1.2v regulator ctl */ 885166676Sjkim#define BGE_SERDESCFG_REGCTL 0x00C00000 /* regulator ctl (2.5v) */ 886130273Swpaul 887130273Swpaul/* SERDES status register */ 888166676Sjkim#define BGE_SERDESSTS_RXSTAT 0x0000000F /* receive status bits */ 889166676Sjkim#define BGE_SERDESSTS_CDET 0x00000010 /* comma code detected */ 890130273Swpaul 891130273Swpaul/* SGDIG config (not documented) */ 892166676Sjkim#define BGE_SGDIGCFG_PAUSE_CAP 0x00000800 893166676Sjkim#define BGE_SGDIGCFG_ASYM_PAUSE 0x00001000 894166676Sjkim#define BGE_SGDIGCFG_SEND 0x40000000 895166676Sjkim#define BGE_SGDIGCFG_AUTO 0x80000000 896130273Swpaul 897130273Swpaul/* SGDIG status (not documented) */ 898214428Syongari#define BGE_SGDIGSTS_DONE 0x00000002 899214428Syongari#define BGE_SGDIGSTS_IS_SERDES 0x00000100 900166676Sjkim#define BGE_SGDIGSTS_PAUSE_CAP 0x00080000 901166676Sjkim#define BGE_SGDIGSTS_ASYM_PAUSE 0x00100000 902130273Swpaul 903130273Swpaul 90484059Swpaul/* MI communication register */ 905166676Sjkim#define BGE_MICOMM_DATA 0x0000FFFF 906166676Sjkim#define BGE_MICOMM_REG 0x001F0000 907166676Sjkim#define BGE_MICOMM_PHY 0x03E00000 908166676Sjkim#define BGE_MICOMM_CMD 0x0C000000 909166676Sjkim#define BGE_MICOMM_READFAIL 0x10000000 910166676Sjkim#define BGE_MICOMM_BUSY 0x20000000 91184059Swpaul 912166676Sjkim#define BGE_MIREG(x) ((x & 0x1F) << 16) 913166676Sjkim#define BGE_MIPHY(x) ((x & 0x1F) << 21) 914166676Sjkim#define BGE_MICMD_WRITE 0x04000000 915166676Sjkim#define BGE_MICMD_READ 0x08000000 91684059Swpaul 91784059Swpaul/* MI status register */ 918166676Sjkim#define BGE_MISTS_LINK 0x00000001 919166676Sjkim#define BGE_MISTS_10MBPS 0x00000002 92084059Swpaul 921213485Syongari#define BGE_MIMODE_CLK_10MHZ 0x00000001 922166676Sjkim#define BGE_MIMODE_SHORTPREAMBLE 0x00000002 923166676Sjkim#define BGE_MIMODE_AUTOPOLL 0x00000010 924166676Sjkim#define BGE_MIMODE_CLKCNT 0x001F0000 925213485Syongari#define BGE_MIMODE_500KHZ_CONST 0x00008000 926213485Syongari#define BGE_MIMODE_BASE 0x000C0000 92784059Swpaul 92884059Swpaul 92984059Swpaul/* 93084059Swpaul * Send data initiator control registers. 93184059Swpaul */ 932166676Sjkim#define BGE_SDI_MODE 0x0C00 933166676Sjkim#define BGE_SDI_STATUS 0x0C04 934166676Sjkim#define BGE_SDI_STATS_CTL 0x0C08 935166676Sjkim#define BGE_SDI_STATS_ENABLE_MASK 0x0C0C 936166676Sjkim#define BGE_SDI_STATS_INCREMENT_MASK 0x0C10 937214219Syongari#define BGE_ISO_PKT_TX 0x0C20 938166676Sjkim#define BGE_LOCSTATS_COS0 0x0C80 939166676Sjkim#define BGE_LOCSTATS_COS1 0x0C84 940166676Sjkim#define BGE_LOCSTATS_COS2 0x0C88 941166676Sjkim#define BGE_LOCSTATS_COS3 0x0C8C 942166676Sjkim#define BGE_LOCSTATS_COS4 0x0C90 943166676Sjkim#define BGE_LOCSTATS_COS5 0x0C84 944166676Sjkim#define BGE_LOCSTATS_COS6 0x0C98 945166676Sjkim#define BGE_LOCSTATS_COS7 0x0C9C 946166676Sjkim#define BGE_LOCSTATS_COS8 0x0CA0 947166676Sjkim#define BGE_LOCSTATS_COS9 0x0CA4 948166676Sjkim#define BGE_LOCSTATS_COS10 0x0CA8 949166676Sjkim#define BGE_LOCSTATS_COS11 0x0CAC 950166676Sjkim#define BGE_LOCSTATS_COS12 0x0CB0 951166676Sjkim#define BGE_LOCSTATS_COS13 0x0CB4 952166676Sjkim#define BGE_LOCSTATS_COS14 0x0CB8 953166676Sjkim#define BGE_LOCSTATS_COS15 0x0CBC 954166676Sjkim#define BGE_LOCSTATS_DMA_RQ_FULL 0x0CC0 955166676Sjkim#define BGE_LOCSTATS_DMA_HIPRIO_RQ_FULL 0x0CC4 956166676Sjkim#define BGE_LOCSTATS_SDC_QUEUE_FULL 0x0CC8 957166676Sjkim#define BGE_LOCSTATS_NIC_SENDPROD_SET 0x0CCC 958166676Sjkim#define BGE_LOCSTATS_STATS_UPDATED 0x0CD0 959166676Sjkim#define BGE_LOCSTATS_IRQS 0x0CD4 960166676Sjkim#define BGE_LOCSTATS_AVOIDED_IRQS 0x0CD8 961166676Sjkim#define BGE_LOCSTATS_TX_THRESH_HIT 0x0CDC 96284059Swpaul 96384059Swpaul/* Send Data Initiator mode register */ 964166676Sjkim#define BGE_SDIMODE_RESET 0x00000001 965166676Sjkim#define BGE_SDIMODE_ENABLE 0x00000002 966166676Sjkim#define BGE_SDIMODE_STATS_OFLOW_ATTN 0x00000004 967214428Syongari#define BGE_SDIMODE_HW_LSO_PRE_DMA 0x00000008 96884059Swpaul 96984059Swpaul/* Send Data Initiator stats register */ 970166676Sjkim#define BGE_SDISTAT_STATS_OFLOW_ATTN 0x00000004 97184059Swpaul 97284059Swpaul/* Send Data Initiator stats control register */ 973166676Sjkim#define BGE_SDISTATSCTL_ENABLE 0x00000001 974166676Sjkim#define BGE_SDISTATSCTL_FASTER 0x00000002 975166676Sjkim#define BGE_SDISTATSCTL_CLEAR 0x00000004 976166676Sjkim#define BGE_SDISTATSCTL_FORCEFLUSH 0x00000008 977166676Sjkim#define BGE_SDISTATSCTL_FORCEZERO 0x00000010 97884059Swpaul 97984059Swpaul/* 98084059Swpaul * Send Data Completion Control registers 98184059Swpaul */ 982166676Sjkim#define BGE_SDC_MODE 0x1000 983166676Sjkim#define BGE_SDC_STATUS 0x1004 98484059Swpaul 98584059Swpaul/* Send Data completion mode register */ 986166676Sjkim#define BGE_SDCMODE_RESET 0x00000001 987166676Sjkim#define BGE_SDCMODE_ENABLE 0x00000002 988166676Sjkim#define BGE_SDCMODE_ATTN 0x00000004 989197832Sstas#define BGE_SDCMODE_CDELAY 0x00000010 99084059Swpaul 99184059Swpaul/* Send Data completion status register */ 992166676Sjkim#define BGE_SDCSTAT_ATTN 0x00000004 99384059Swpaul 99484059Swpaul/* 99584059Swpaul * Send BD Ring Selector Control registers 99684059Swpaul */ 997166676Sjkim#define BGE_SRS_MODE 0x1400 998166676Sjkim#define BGE_SRS_STATUS 0x1404 999166676Sjkim#define BGE_SRS_HWDIAG 0x1408 1000166676Sjkim#define BGE_SRS_LOC_NIC_CONS0 0x1440 1001166676Sjkim#define BGE_SRS_LOC_NIC_CONS1 0x1444 1002166676Sjkim#define BGE_SRS_LOC_NIC_CONS2 0x1448 1003166676Sjkim#define BGE_SRS_LOC_NIC_CONS3 0x144C 1004166676Sjkim#define BGE_SRS_LOC_NIC_CONS4 0x1450 1005166676Sjkim#define BGE_SRS_LOC_NIC_CONS5 0x1454 1006166676Sjkim#define BGE_SRS_LOC_NIC_CONS6 0x1458 1007166676Sjkim#define BGE_SRS_LOC_NIC_CONS7 0x145C 1008166676Sjkim#define BGE_SRS_LOC_NIC_CONS8 0x1460 1009166676Sjkim#define BGE_SRS_LOC_NIC_CONS9 0x1464 1010166676Sjkim#define BGE_SRS_LOC_NIC_CONS10 0x1468 1011166676Sjkim#define BGE_SRS_LOC_NIC_CONS11 0x146C 1012166676Sjkim#define BGE_SRS_LOC_NIC_CONS12 0x1470 1013166676Sjkim#define BGE_SRS_LOC_NIC_CONS13 0x1474 1014166676Sjkim#define BGE_SRS_LOC_NIC_CONS14 0x1478 1015166676Sjkim#define BGE_SRS_LOC_NIC_CONS15 0x147C 101684059Swpaul 101784059Swpaul/* Send BD Ring Selector Mode register */ 1018166676Sjkim#define BGE_SRSMODE_RESET 0x00000001 1019166676Sjkim#define BGE_SRSMODE_ENABLE 0x00000002 1020166676Sjkim#define BGE_SRSMODE_ATTN 0x00000004 102184059Swpaul 102284059Swpaul/* Send BD Ring Selector Status register */ 1023166676Sjkim#define BGE_SRSSTAT_ERROR 0x00000004 102484059Swpaul 102584059Swpaul/* Send BD Ring Selector HW Diagnostics register */ 1026166676Sjkim#define BGE_SRSHWDIAG_STATE 0x0000000F 1027166676Sjkim#define BGE_SRSHWDIAG_CURRINGNUM 0x000000F0 1028166676Sjkim#define BGE_SRSHWDIAG_STAGEDRINGNUM 0x00000F00 1029166676Sjkim#define BGE_SRSHWDIAG_RINGNUM_IN_MBX 0x0000F000 103084059Swpaul 103184059Swpaul/* 103284059Swpaul * Send BD Initiator Selector Control registers 103384059Swpaul */ 1034166676Sjkim#define BGE_SBDI_MODE 0x1800 1035166676Sjkim#define BGE_SBDI_STATUS 0x1804 1036166676Sjkim#define BGE_SBDI_LOC_NIC_PROD0 0x1808 1037166676Sjkim#define BGE_SBDI_LOC_NIC_PROD1 0x180C 1038166676Sjkim#define BGE_SBDI_LOC_NIC_PROD2 0x1810 1039166676Sjkim#define BGE_SBDI_LOC_NIC_PROD3 0x1814 1040166676Sjkim#define BGE_SBDI_LOC_NIC_PROD4 0x1818 1041166676Sjkim#define BGE_SBDI_LOC_NIC_PROD5 0x181C 1042166676Sjkim#define BGE_SBDI_LOC_NIC_PROD6 0x1820 1043166676Sjkim#define BGE_SBDI_LOC_NIC_PROD7 0x1824 1044166676Sjkim#define BGE_SBDI_LOC_NIC_PROD8 0x1828 1045166676Sjkim#define BGE_SBDI_LOC_NIC_PROD9 0x182C 1046166676Sjkim#define BGE_SBDI_LOC_NIC_PROD10 0x1830 1047166676Sjkim#define BGE_SBDI_LOC_NIC_PROD11 0x1834 1048166676Sjkim#define BGE_SBDI_LOC_NIC_PROD12 0x1838 1049166676Sjkim#define BGE_SBDI_LOC_NIC_PROD13 0x183C 1050166676Sjkim#define BGE_SBDI_LOC_NIC_PROD14 0x1840 1051166676Sjkim#define BGE_SBDI_LOC_NIC_PROD15 0x1844 105284059Swpaul 105384059Swpaul/* Send BD Initiator Mode register */ 1054166676Sjkim#define BGE_SBDIMODE_RESET 0x00000001 1055166676Sjkim#define BGE_SBDIMODE_ENABLE 0x00000002 1056166676Sjkim#define BGE_SBDIMODE_ATTN 0x00000004 105784059Swpaul 105884059Swpaul/* Send BD Initiator Status register */ 1059166676Sjkim#define BGE_SBDISTAT_ERROR 0x00000004 106084059Swpaul 106184059Swpaul/* 106284059Swpaul * Send BD Completion Control registers 106384059Swpaul */ 1064166676Sjkim#define BGE_SBDC_MODE 0x1C00 1065166676Sjkim#define BGE_SBDC_STATUS 0x1C04 106684059Swpaul 106784059Swpaul/* Send BD Completion Control Mode register */ 1068166676Sjkim#define BGE_SBDCMODE_RESET 0x00000001 1069166676Sjkim#define BGE_SBDCMODE_ENABLE 0x00000002 1070166676Sjkim#define BGE_SBDCMODE_ATTN 0x00000004 107184059Swpaul 107284059Swpaul/* Send BD Completion Control Status register */ 1073166676Sjkim#define BGE_SBDCSTAT_ATTN 0x00000004 107484059Swpaul 107584059Swpaul/* 107684059Swpaul * Receive List Placement Control registers 107784059Swpaul */ 1078166676Sjkim#define BGE_RXLP_MODE 0x2000 1079166676Sjkim#define BGE_RXLP_STATUS 0x2004 1080166676Sjkim#define BGE_RXLP_SEL_LIST_LOCK 0x2008 1081166676Sjkim#define BGE_RXLP_SEL_NON_EMPTY_BITS 0x200C 1082166676Sjkim#define BGE_RXLP_CFG 0x2010 1083166676Sjkim#define BGE_RXLP_STATS_CTL 0x2014 1084166676Sjkim#define BGE_RXLP_STATS_ENABLE_MASK 0x2018 1085166676Sjkim#define BGE_RXLP_STATS_INCREMENT_MASK 0x201C 1086166676Sjkim#define BGE_RXLP_HEAD0 0x2100 1087166676Sjkim#define BGE_RXLP_TAIL0 0x2104 1088166676Sjkim#define BGE_RXLP_COUNT0 0x2108 1089166676Sjkim#define BGE_RXLP_HEAD1 0x2110 1090166676Sjkim#define BGE_RXLP_TAIL1 0x2114 1091166676Sjkim#define BGE_RXLP_COUNT1 0x2118 1092166676Sjkim#define BGE_RXLP_HEAD2 0x2120 1093166676Sjkim#define BGE_RXLP_TAIL2 0x2124 1094166676Sjkim#define BGE_RXLP_COUNT2 0x2128 1095166676Sjkim#define BGE_RXLP_HEAD3 0x2130 1096166676Sjkim#define BGE_RXLP_TAIL3 0x2134 1097166676Sjkim#define BGE_RXLP_COUNT3 0x2138 1098166676Sjkim#define BGE_RXLP_HEAD4 0x2140 1099166676Sjkim#define BGE_RXLP_TAIL4 0x2144 1100166676Sjkim#define BGE_RXLP_COUNT4 0x2148 1101166676Sjkim#define BGE_RXLP_HEAD5 0x2150 1102166676Sjkim#define BGE_RXLP_TAIL5 0x2154 1103166676Sjkim#define BGE_RXLP_COUNT5 0x2158 1104166676Sjkim#define BGE_RXLP_HEAD6 0x2160 1105166676Sjkim#define BGE_RXLP_TAIL6 0x2164 1106166676Sjkim#define BGE_RXLP_COUNT6 0x2168 1107166676Sjkim#define BGE_RXLP_HEAD7 0x2170 1108166676Sjkim#define BGE_RXLP_TAIL7 0x2174 1109166676Sjkim#define BGE_RXLP_COUNT7 0x2178 1110166676Sjkim#define BGE_RXLP_HEAD8 0x2180 1111166676Sjkim#define BGE_RXLP_TAIL8 0x2184 1112166676Sjkim#define BGE_RXLP_COUNT8 0x2188 1113166676Sjkim#define BGE_RXLP_HEAD9 0x2190 1114166676Sjkim#define BGE_RXLP_TAIL9 0x2194 1115166676Sjkim#define BGE_RXLP_COUNT9 0x2198 1116166676Sjkim#define BGE_RXLP_HEAD10 0x21A0 1117166676Sjkim#define BGE_RXLP_TAIL10 0x21A4 1118166676Sjkim#define BGE_RXLP_COUNT10 0x21A8 1119166676Sjkim#define BGE_RXLP_HEAD11 0x21B0 1120166676Sjkim#define BGE_RXLP_TAIL11 0x21B4 1121166676Sjkim#define BGE_RXLP_COUNT11 0x21B8 1122166676Sjkim#define BGE_RXLP_HEAD12 0x21C0 1123166676Sjkim#define BGE_RXLP_TAIL12 0x21C4 1124166676Sjkim#define BGE_RXLP_COUNT12 0x21C8 1125166676Sjkim#define BGE_RXLP_HEAD13 0x21D0 1126166676Sjkim#define BGE_RXLP_TAIL13 0x21D4 1127166676Sjkim#define BGE_RXLP_COUNT13 0x21D8 1128166676Sjkim#define BGE_RXLP_HEAD14 0x21E0 1129166676Sjkim#define BGE_RXLP_TAIL14 0x21E4 1130166676Sjkim#define BGE_RXLP_COUNT14 0x21E8 1131166676Sjkim#define BGE_RXLP_HEAD15 0x21F0 1132166676Sjkim#define BGE_RXLP_TAIL15 0x21F4 1133166676Sjkim#define BGE_RXLP_COUNT15 0x21F8 1134166676Sjkim#define BGE_RXLP_LOCSTAT_COS0 0x2200 1135166676Sjkim#define BGE_RXLP_LOCSTAT_COS1 0x2204 1136166676Sjkim#define BGE_RXLP_LOCSTAT_COS2 0x2208 1137166676Sjkim#define BGE_RXLP_LOCSTAT_COS3 0x220C 1138166676Sjkim#define BGE_RXLP_LOCSTAT_COS4 0x2210 1139166676Sjkim#define BGE_RXLP_LOCSTAT_COS5 0x2214 1140166676Sjkim#define BGE_RXLP_LOCSTAT_COS6 0x2218 1141166676Sjkim#define BGE_RXLP_LOCSTAT_COS7 0x221C 1142166676Sjkim#define BGE_RXLP_LOCSTAT_COS8 0x2220 1143166676Sjkim#define BGE_RXLP_LOCSTAT_COS9 0x2224 1144166676Sjkim#define BGE_RXLP_LOCSTAT_COS10 0x2228 1145166676Sjkim#define BGE_RXLP_LOCSTAT_COS11 0x222C 1146166676Sjkim#define BGE_RXLP_LOCSTAT_COS12 0x2230 1147166676Sjkim#define BGE_RXLP_LOCSTAT_COS13 0x2234 1148166676Sjkim#define BGE_RXLP_LOCSTAT_COS14 0x2238 1149166676Sjkim#define BGE_RXLP_LOCSTAT_COS15 0x223C 1150166676Sjkim#define BGE_RXLP_LOCSTAT_FILTDROP 0x2240 1151166676Sjkim#define BGE_RXLP_LOCSTAT_DMA_WRQ_FULL 0x2244 1152166676Sjkim#define BGE_RXLP_LOCSTAT_DMA_HPWRQ_FULL 0x2248 1153166676Sjkim#define BGE_RXLP_LOCSTAT_OUT_OF_BDS 0x224C 1154166676Sjkim#define BGE_RXLP_LOCSTAT_IFIN_DROPS 0x2250 1155166676Sjkim#define BGE_RXLP_LOCSTAT_IFIN_ERRORS 0x2254 1156166676Sjkim#define BGE_RXLP_LOCSTAT_RXTHRESH_HIT 0x2258 115784059Swpaul 115884059Swpaul 115984059Swpaul/* Receive List Placement mode register */ 1160166676Sjkim#define BGE_RXLPMODE_RESET 0x00000001 1161166676Sjkim#define BGE_RXLPMODE_ENABLE 0x00000002 1162166676Sjkim#define BGE_RXLPMODE_CLASS0_ATTN 0x00000004 1163166676Sjkim#define BGE_RXLPMODE_MAPOUTRANGE_ATTN 0x00000008 1164166676Sjkim#define BGE_RXLPMODE_STATSOFLOW_ATTN 0x00000010 116584059Swpaul 116684059Swpaul/* Receive List Placement Status register */ 1167166676Sjkim#define BGE_RXLPSTAT_CLASS0_ATTN 0x00000004 1168166676Sjkim#define BGE_RXLPSTAT_MAPOUTRANGE_ATTN 0x00000008 1169166676Sjkim#define BGE_RXLPSTAT_STATSOFLOW_ATTN 0x00000010 117084059Swpaul 117184059Swpaul/* 117284059Swpaul * Receive Data and Receive BD Initiator Control Registers 117384059Swpaul */ 1174166676Sjkim#define BGE_RDBDI_MODE 0x2400 1175166676Sjkim#define BGE_RDBDI_STATUS 0x2404 1176166676Sjkim#define BGE_RX_JUMBO_RCB_HADDR_HI 0x2440 1177166676Sjkim#define BGE_RX_JUMBO_RCB_HADDR_LO 0x2444 1178166676Sjkim#define BGE_RX_JUMBO_RCB_MAXLEN_FLAGS 0x2448 1179166676Sjkim#define BGE_RX_JUMBO_RCB_NICADDR 0x244C 1180166676Sjkim#define BGE_RX_STD_RCB_HADDR_HI 0x2450 1181166676Sjkim#define BGE_RX_STD_RCB_HADDR_LO 0x2454 1182166676Sjkim#define BGE_RX_STD_RCB_MAXLEN_FLAGS 0x2458 1183166676Sjkim#define BGE_RX_STD_RCB_NICADDR 0x245C 1184166676Sjkim#define BGE_RX_MINI_RCB_HADDR_HI 0x2460 1185166676Sjkim#define BGE_RX_MINI_RCB_HADDR_LO 0x2464 1186166676Sjkim#define BGE_RX_MINI_RCB_MAXLEN_FLAGS 0x2468 1187166676Sjkim#define BGE_RX_MINI_RCB_NICADDR 0x246C 1188166676Sjkim#define BGE_RDBDI_JUMBO_RX_CONS 0x2470 1189166676Sjkim#define BGE_RDBDI_STD_RX_CONS 0x2474 1190166676Sjkim#define BGE_RDBDI_MINI_RX_CONS 0x2478 1191166676Sjkim#define BGE_RDBDI_RETURN_PROD0 0x2480 1192166676Sjkim#define BGE_RDBDI_RETURN_PROD1 0x2484 1193166676Sjkim#define BGE_RDBDI_RETURN_PROD2 0x2488 1194166676Sjkim#define BGE_RDBDI_RETURN_PROD3 0x248C 1195166676Sjkim#define BGE_RDBDI_RETURN_PROD4 0x2490 1196166676Sjkim#define BGE_RDBDI_RETURN_PROD5 0x2494 1197166676Sjkim#define BGE_RDBDI_RETURN_PROD6 0x2498 1198166676Sjkim#define BGE_RDBDI_RETURN_PROD7 0x249C 1199166676Sjkim#define BGE_RDBDI_RETURN_PROD8 0x24A0 1200166676Sjkim#define BGE_RDBDI_RETURN_PROD9 0x24A4 1201166676Sjkim#define BGE_RDBDI_RETURN_PROD10 0x24A8 1202166676Sjkim#define BGE_RDBDI_RETURN_PROD11 0x24AC 1203166676Sjkim#define BGE_RDBDI_RETURN_PROD12 0x24B0 1204166676Sjkim#define BGE_RDBDI_RETURN_PROD13 0x24B4 1205166676Sjkim#define BGE_RDBDI_RETURN_PROD14 0x24B8 1206166676Sjkim#define BGE_RDBDI_RETURN_PROD15 0x24BC 1207166676Sjkim#define BGE_RDBDI_HWDIAG 0x24C0 120884059Swpaul 120984059Swpaul 121084059Swpaul/* Receive Data and Receive BD Initiator Mode register */ 1211166676Sjkim#define BGE_RDBDIMODE_RESET 0x00000001 1212166676Sjkim#define BGE_RDBDIMODE_ENABLE 0x00000002 1213166676Sjkim#define BGE_RDBDIMODE_JUMBO_ATTN 0x00000004 1214166676Sjkim#define BGE_RDBDIMODE_GIANT_ATTN 0x00000008 1215166676Sjkim#define BGE_RDBDIMODE_BADRINGSZ_ATTN 0x00000010 121684059Swpaul 121784059Swpaul/* Receive Data and Receive BD Initiator Status register */ 1218166676Sjkim#define BGE_RDBDISTAT_JUMBO_ATTN 0x00000004 1219166676Sjkim#define BGE_RDBDISTAT_GIANT_ATTN 0x00000008 1220166676Sjkim#define BGE_RDBDISTAT_BADRINGSZ_ATTN 0x00000010 122184059Swpaul 122284059Swpaul 122384059Swpaul/* 122484059Swpaul * Receive Data Completion Control registers 122584059Swpaul */ 1226166676Sjkim#define BGE_RDC_MODE 0x2800 122784059Swpaul 122884059Swpaul/* Receive Data Completion Mode register */ 1229166676Sjkim#define BGE_RDCMODE_RESET 0x00000001 1230166676Sjkim#define BGE_RDCMODE_ENABLE 0x00000002 1231166676Sjkim#define BGE_RDCMODE_ATTN 0x00000004 123284059Swpaul 123384059Swpaul/* 123484059Swpaul * Receive BD Initiator Control registers 123584059Swpaul */ 1236166676Sjkim#define BGE_RBDI_MODE 0x2C00 1237166676Sjkim#define BGE_RBDI_STATUS 0x2C04 1238166676Sjkim#define BGE_RBDI_NIC_JUMBO_BD_PROD 0x2C08 1239166676Sjkim#define BGE_RBDI_NIC_STD_BD_PROD 0x2C0C 1240166676Sjkim#define BGE_RBDI_NIC_MINI_BD_PROD 0x2C10 1241166676Sjkim#define BGE_RBDI_MINI_REPL_THRESH 0x2C14 1242166676Sjkim#define BGE_RBDI_STD_REPL_THRESH 0x2C18 1243166676Sjkim#define BGE_RBDI_JUMBO_REPL_THRESH 0x2C1C 124484059Swpaul 1245214428Syongari#define BGE_STD_REPLENISH_LWM 0x2D00 1246214428Syongari#define BGE_JMB_REPLENISH_LWM 0x2D04 1247214428Syongari 124884059Swpaul/* Receive BD Initiator Mode register */ 1249166676Sjkim#define BGE_RBDIMODE_RESET 0x00000001 1250166676Sjkim#define BGE_RBDIMODE_ENABLE 0x00000002 1251166676Sjkim#define BGE_RBDIMODE_ATTN 0x00000004 125284059Swpaul 125384059Swpaul/* Receive BD Initiator Status register */ 1254166676Sjkim#define BGE_RBDISTAT_ATTN 0x00000004 125584059Swpaul 125684059Swpaul/* 125784059Swpaul * Receive BD Completion Control registers 125884059Swpaul */ 1259166676Sjkim#define BGE_RBDC_MODE 0x3000 1260166676Sjkim#define BGE_RBDC_STATUS 0x3004 1261166676Sjkim#define BGE_RBDC_JUMBO_BD_PROD 0x3008 1262166676Sjkim#define BGE_RBDC_STD_BD_PROD 0x300C 1263166676Sjkim#define BGE_RBDC_MINI_BD_PROD 0x3010 126484059Swpaul 126584059Swpaul/* Receive BD completion mode register */ 1266166676Sjkim#define BGE_RBDCMODE_RESET 0x00000001 1267166676Sjkim#define BGE_RBDCMODE_ENABLE 0x00000002 1268166676Sjkim#define BGE_RBDCMODE_ATTN 0x00000004 126984059Swpaul 127084059Swpaul/* Receive BD completion status register */ 1271166676Sjkim#define BGE_RBDCSTAT_ERROR 0x00000004 127284059Swpaul 127384059Swpaul/* 127484059Swpaul * Receive List Selector Control registers 127584059Swpaul */ 1276166676Sjkim#define BGE_RXLS_MODE 0x3400 1277166676Sjkim#define BGE_RXLS_STATUS 0x3404 127884059Swpaul 127984059Swpaul/* Receive List Selector Mode register */ 1280166676Sjkim#define BGE_RXLSMODE_RESET 0x00000001 1281166676Sjkim#define BGE_RXLSMODE_ENABLE 0x00000002 1282166676Sjkim#define BGE_RXLSMODE_ATTN 0x00000004 128384059Swpaul 128484059Swpaul/* Receive List Selector Status register */ 1285166676Sjkim#define BGE_RXLSSTAT_ERROR 0x00000004 128684059Swpaul 1287213485Syongari#define BGE_CPMU_CTRL 0x3600 1288213485Syongari#define BGE_CPMU_LSPD_10MB_CLK 0x3604 1289213485Syongari#define BGE_CPMU_LSPD_1000MB_CLK 0x360C 1290213485Syongari#define BGE_CPMU_LNK_AWARE_PWRMD 0x3610 1291213485Syongari#define BGE_CPMU_HST_ACC 0x361C 1292226871Syongari#define BGE_CPMU_CLCK_ORIDE 0x3624 1293213485Syongari#define BGE_CPMU_CLCK_STAT 0x3630 1294213485Syongari#define BGE_CPMU_MUTEX_REQ 0x365C 1295213485Syongari#define BGE_CPMU_MUTEX_GNT 0x3660 1296213485Syongari#define BGE_CPMU_PHY_STRAP 0x3664 1297253480Syongari#define BGE_CPMU_PADRNG_CTL 0x3668 1298213485Syongari 1299213485Syongari/* Central Power Management Unit (CPMU) register */ 1300213485Syongari#define BGE_CPMU_CTRL_LINK_IDLE_MODE 0x00000200 1301213485Syongari#define BGE_CPMU_CTRL_LINK_AWARE_MODE 0x00000400 1302213485Syongari#define BGE_CPMU_CTRL_LINK_SPEED_MODE 0x00004000 1303213485Syongari#define BGE_CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000 1304213485Syongari 1305213485Syongari/* Link Speed 10MB/No Link Power Mode Clock Policy register */ 1306213485Syongari#define BGE_CPMU_LSPD_10MB_MACCLK_MASK 0x001F0000 1307213485Syongari#define BGE_CPMU_LSPD_10MB_MACCLK_6_25 0x00130000 1308213485Syongari 1309213485Syongari/* Link Speed 1000MB Power Mode Clock Policy register */ 1310213485Syongari#define BGE_CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000 1311213485Syongari#define BGE_CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000 1312213485Syongari#define BGE_CPMU_LSPD_1000MB_MACCLK_MASK 0x001F0000 1313213485Syongari 1314213485Syongari/* Link Aware Power Mode Clock Policy register */ 1315213485Syongari#define BGE_CPMU_LNK_AWARE_MACCLK_MASK 0x001F0000 1316213485Syongari#define BGE_CPMU_LNK_AWARE_MACCLK_6_25 0x00130000 1317213485Syongari 1318213485Syongari#define BGE_CPMU_HST_ACC_MACCLK_MASK 0x001F0000 1319213485Syongari#define BGE_CPMU_HST_ACC_MACCLK_6_25 0x00130000 1320213485Syongari 1321226871Syongari/* Clock Speed Override Policy register */ 1322226871Syongari#define CPMU_CLCK_ORIDE_MAC_ORIDE_EN 0x80000000 1323226871Syongari 1324213485Syongari/* CPMU Clock Status register */ 1325213485Syongari#define BGE_CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001F0000 1326213485Syongari#define BGE_CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000 1327213485Syongari#define BGE_CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000 1328213485Syongari#define BGE_CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000 1329213485Syongari 1330213485Syongari/* CPMU Mutex Request register */ 1331213485Syongari#define BGE_CPMU_MUTEX_REQ_DRIVER 0x00001000 1332213485Syongari#define BGE_CPMU_MUTEX_GNT_DRIVER 0x00001000 1333213485Syongari 1334213485Syongari/* CPMU GPHY Strap register */ 1335213485Syongari#define BGE_CPMU_PHY_STRAP_IS_SERDES 0x00000020 1336213485Syongari 1337253480Syongari/* CPMU Padring Control register */ 1338253480Syongari#define BGE_CPMU_PADRNG_CTL_RDIV2 0x00040000 1339253480Syongari 134084059Swpaul/* 134184059Swpaul * Mbuf Cluster Free registers (has nothing to do with BSD mbufs) 134284059Swpaul */ 1343166676Sjkim#define BGE_MBCF_MODE 0x3800 1344166676Sjkim#define BGE_MBCF_STATUS 0x3804 134584059Swpaul 134684059Swpaul/* Mbuf Cluster Free mode register */ 1347166676Sjkim#define BGE_MBCFMODE_RESET 0x00000001 1348166676Sjkim#define BGE_MBCFMODE_ENABLE 0x00000002 1349166676Sjkim#define BGE_MBCFMODE_ATTN 0x00000004 135084059Swpaul 135184059Swpaul/* Mbuf Cluster Free status register */ 1352166676Sjkim#define BGE_MBCFSTAT_ERROR 0x00000004 135384059Swpaul 135484059Swpaul/* 135584059Swpaul * Host Coalescing Control registers 135684059Swpaul */ 1357166676Sjkim#define BGE_HCC_MODE 0x3C00 1358166676Sjkim#define BGE_HCC_STATUS 0x3C04 1359166676Sjkim#define BGE_HCC_RX_COAL_TICKS 0x3C08 1360166676Sjkim#define BGE_HCC_TX_COAL_TICKS 0x3C0C 1361166676Sjkim#define BGE_HCC_RX_MAX_COAL_BDS 0x3C10 1362166676Sjkim#define BGE_HCC_TX_MAX_COAL_BDS 0x3C14 1363166676Sjkim#define BGE_HCC_RX_COAL_TICKS_INT 0x3C18 /* ticks during interrupt */ 1364166676Sjkim#define BGE_HCC_TX_COAL_TICKS_INT 0x3C1C /* ticks during interrupt */ 1365166676Sjkim#define BGE_HCC_RX_MAX_COAL_BDS_INT 0x3C20 /* BDs during interrupt */ 1366166676Sjkim#define BGE_HCC_TX_MAX_COAL_BDS_INT 0x3C24 /* BDs during interrupt */ 1367166676Sjkim#define BGE_HCC_STATS_TICKS 0x3C28 1368166676Sjkim#define BGE_HCC_STATS_ADDR_HI 0x3C30 1369166676Sjkim#define BGE_HCC_STATS_ADDR_LO 0x3C34 1370166676Sjkim#define BGE_HCC_STATUSBLK_ADDR_HI 0x3C38 1371166676Sjkim#define BGE_HCC_STATUSBLK_ADDR_LO 0x3C3C 1372166676Sjkim#define BGE_HCC_STATS_BASEADDR 0x3C40 /* address in NIC memory */ 1373166676Sjkim#define BGE_HCC_STATUSBLK_BASEADDR 0x3C44 /* address in NIC memory */ 1374166676Sjkim#define BGE_FLOW_ATTN 0x3C48 1375166676Sjkim#define BGE_HCC_JUMBO_BD_CONS 0x3C50 1376166676Sjkim#define BGE_HCC_STD_BD_CONS 0x3C54 1377166676Sjkim#define BGE_HCC_MINI_BD_CONS 0x3C58 1378166676Sjkim#define BGE_HCC_RX_RETURN_PROD0 0x3C80 1379166676Sjkim#define BGE_HCC_RX_RETURN_PROD1 0x3C84 1380166676Sjkim#define BGE_HCC_RX_RETURN_PROD2 0x3C88 1381166676Sjkim#define BGE_HCC_RX_RETURN_PROD3 0x3C8C 1382166676Sjkim#define BGE_HCC_RX_RETURN_PROD4 0x3C90 1383166676Sjkim#define BGE_HCC_RX_RETURN_PROD5 0x3C94 1384166676Sjkim#define BGE_HCC_RX_RETURN_PROD6 0x3C98 1385166676Sjkim#define BGE_HCC_RX_RETURN_PROD7 0x3C9C 1386166676Sjkim#define BGE_HCC_RX_RETURN_PROD8 0x3CA0 1387166676Sjkim#define BGE_HCC_RX_RETURN_PROD9 0x3CA4 1388166676Sjkim#define BGE_HCC_RX_RETURN_PROD10 0x3CA8 1389166676Sjkim#define BGE_HCC_RX_RETURN_PROD11 0x3CAC 1390166676Sjkim#define BGE_HCC_RX_RETURN_PROD12 0x3CB0 1391166676Sjkim#define BGE_HCC_RX_RETURN_PROD13 0x3CB4 1392166676Sjkim#define BGE_HCC_RX_RETURN_PROD14 0x3CB8 1393166676Sjkim#define BGE_HCC_RX_RETURN_PROD15 0x3CBC 1394166676Sjkim#define BGE_HCC_TX_BD_CONS0 0x3CC0 1395166676Sjkim#define BGE_HCC_TX_BD_CONS1 0x3CC4 1396166676Sjkim#define BGE_HCC_TX_BD_CONS2 0x3CC8 1397166676Sjkim#define BGE_HCC_TX_BD_CONS3 0x3CCC 1398166676Sjkim#define BGE_HCC_TX_BD_CONS4 0x3CD0 1399166676Sjkim#define BGE_HCC_TX_BD_CONS5 0x3CD4 1400166676Sjkim#define BGE_HCC_TX_BD_CONS6 0x3CD8 1401166676Sjkim#define BGE_HCC_TX_BD_CONS7 0x3CDC 1402166676Sjkim#define BGE_HCC_TX_BD_CONS8 0x3CE0 1403166676Sjkim#define BGE_HCC_TX_BD_CONS9 0x3CE4 1404166676Sjkim#define BGE_HCC_TX_BD_CONS10 0x3CE8 1405166676Sjkim#define BGE_HCC_TX_BD_CONS11 0x3CEC 1406166676Sjkim#define BGE_HCC_TX_BD_CONS12 0x3CF0 1407166676Sjkim#define BGE_HCC_TX_BD_CONS13 0x3CF4 1408166676Sjkim#define BGE_HCC_TX_BD_CONS14 0x3CF8 1409166676Sjkim#define BGE_HCC_TX_BD_CONS15 0x3CFC 141084059Swpaul 141184059Swpaul 141284059Swpaul/* Host coalescing mode register */ 1413166676Sjkim#define BGE_HCCMODE_RESET 0x00000001 1414166676Sjkim#define BGE_HCCMODE_ENABLE 0x00000002 1415166676Sjkim#define BGE_HCCMODE_ATTN 0x00000004 1416166676Sjkim#define BGE_HCCMODE_COAL_NOW 0x00000008 1417166676Sjkim#define BGE_HCCMODE_MSI_BITS 0x00000070 1418166676Sjkim#define BGE_HCCMODE_STATBLK_SIZE 0x00000180 141984059Swpaul 1420166676Sjkim#define BGE_STATBLKSZ_FULL 0x00000000 1421166676Sjkim#define BGE_STATBLKSZ_64BYTE 0x00000080 1422166676Sjkim#define BGE_STATBLKSZ_32BYTE 0x00000100 142384059Swpaul 142484059Swpaul/* Host coalescing status register */ 1425166676Sjkim#define BGE_HCCSTAT_ERROR 0x00000004 142684059Swpaul 142784059Swpaul/* Flow attention register */ 1428166676Sjkim#define BGE_FLOWATTN_MB_LOWAT 0x00000040 1429166676Sjkim#define BGE_FLOWATTN_MEMARB 0x00000080 1430166676Sjkim#define BGE_FLOWATTN_HOSTCOAL 0x00008000 1431166676Sjkim#define BGE_FLOWATTN_DMADONE_DISCARD 0x00010000 1432166676Sjkim#define BGE_FLOWATTN_RCB_INVAL 0x00020000 1433166676Sjkim#define BGE_FLOWATTN_RXDATA_CORRUPT 0x00040000 1434166676Sjkim#define BGE_FLOWATTN_RDBDI 0x00080000 1435166676Sjkim#define BGE_FLOWATTN_RXLS 0x00100000 1436166676Sjkim#define BGE_FLOWATTN_RXLP 0x00200000 1437166676Sjkim#define BGE_FLOWATTN_RBDC 0x00400000 1438166676Sjkim#define BGE_FLOWATTN_RBDI 0x00800000 1439166676Sjkim#define BGE_FLOWATTN_SDC 0x08000000 1440166676Sjkim#define BGE_FLOWATTN_SDI 0x10000000 1441166676Sjkim#define BGE_FLOWATTN_SRS 0x20000000 1442166676Sjkim#define BGE_FLOWATTN_SBDC 0x40000000 1443166676Sjkim#define BGE_FLOWATTN_SBDI 0x80000000 144484059Swpaul 144584059Swpaul/* 144684059Swpaul * Memory arbiter registers 144784059Swpaul */ 1448166676Sjkim#define BGE_MARB_MODE 0x4000 1449166676Sjkim#define BGE_MARB_STATUS 0x4004 1450166676Sjkim#define BGE_MARB_TRAPADDR_HI 0x4008 1451166676Sjkim#define BGE_MARB_TRAPADDR_LO 0x400C 145284059Swpaul 145384059Swpaul/* Memory arbiter mode register */ 1454166676Sjkim#define BGE_MARBMODE_RESET 0x00000001 1455166676Sjkim#define BGE_MARBMODE_ENABLE 0x00000002 1456166676Sjkim#define BGE_MARBMODE_TX_ADDR_TRAP 0x00000004 1457166676Sjkim#define BGE_MARBMODE_RX_ADDR_TRAP 0x00000008 1458166676Sjkim#define BGE_MARBMODE_DMAW1_TRAP 0x00000010 1459166676Sjkim#define BGE_MARBMODE_DMAR1_TRAP 0x00000020 1460166676Sjkim#define BGE_MARBMODE_RXRISC_TRAP 0x00000040 1461166676Sjkim#define BGE_MARBMODE_TXRISC_TRAP 0x00000080 1462166676Sjkim#define BGE_MARBMODE_PCI_TRAP 0x00000100 1463166676Sjkim#define BGE_MARBMODE_DMAR2_TRAP 0x00000200 1464166676Sjkim#define BGE_MARBMODE_RXQ_TRAP 0x00000400 1465166676Sjkim#define BGE_MARBMODE_RXDI1_TRAP 0x00000800 1466166676Sjkim#define BGE_MARBMODE_RXDI2_TRAP 0x00001000 1467166676Sjkim#define BGE_MARBMODE_DC_GRPMEM_TRAP 0x00002000 1468166676Sjkim#define BGE_MARBMODE_HCOAL_TRAP 0x00004000 1469166676Sjkim#define BGE_MARBMODE_MBUF_TRAP 0x00008000 1470166676Sjkim#define BGE_MARBMODE_TXDI_TRAP 0x00010000 1471166676Sjkim#define BGE_MARBMODE_SDC_DMAC_TRAP 0x00020000 1472166676Sjkim#define BGE_MARBMODE_TXBD_TRAP 0x00040000 1473166676Sjkim#define BGE_MARBMODE_BUFFMAN_TRAP 0x00080000 1474166676Sjkim#define BGE_MARBMODE_DMAW2_TRAP 0x00100000 1475166676Sjkim#define BGE_MARBMODE_XTSSRAM_ROFLO_TRAP 0x00200000 1476166676Sjkim#define BGE_MARBMODE_XTSSRAM_RUFLO_TRAP 0x00400000 1477166676Sjkim#define BGE_MARBMODE_XTSSRAM_WOFLO_TRAP 0x00800000 1478166676Sjkim#define BGE_MARBMODE_XTSSRAM_WUFLO_TRAP 0x01000000 1479166676Sjkim#define BGE_MARBMODE_XTSSRAM_PERR_TRAP 0x02000000 148084059Swpaul 148184059Swpaul/* Memory arbiter status register */ 1482166676Sjkim#define BGE_MARBSTAT_TX_ADDR_TRAP 0x00000004 1483166676Sjkim#define BGE_MARBSTAT_RX_ADDR_TRAP 0x00000008 1484166676Sjkim#define BGE_MARBSTAT_DMAW1_TRAP 0x00000010 1485166676Sjkim#define BGE_MARBSTAT_DMAR1_TRAP 0x00000020 1486166676Sjkim#define BGE_MARBSTAT_RXRISC_TRAP 0x00000040 1487166676Sjkim#define BGE_MARBSTAT_TXRISC_TRAP 0x00000080 1488166676Sjkim#define BGE_MARBSTAT_PCI_TRAP 0x00000100 1489166676Sjkim#define BGE_MARBSTAT_DMAR2_TRAP 0x00000200 1490166676Sjkim#define BGE_MARBSTAT_RXQ_TRAP 0x00000400 1491166676Sjkim#define BGE_MARBSTAT_RXDI1_TRAP 0x00000800 1492166676Sjkim#define BGE_MARBSTAT_RXDI2_TRAP 0x00001000 1493166676Sjkim#define BGE_MARBSTAT_DC_GRPMEM_TRAP 0x00002000 1494166676Sjkim#define BGE_MARBSTAT_HCOAL_TRAP 0x00004000 1495166676Sjkim#define BGE_MARBSTAT_MBUF_TRAP 0x00008000 1496166676Sjkim#define BGE_MARBSTAT_TXDI_TRAP 0x00010000 1497166676Sjkim#define BGE_MARBSTAT_SDC_DMAC_TRAP 0x00020000 1498166676Sjkim#define BGE_MARBSTAT_TXBD_TRAP 0x00040000 1499166676Sjkim#define BGE_MARBSTAT_BUFFMAN_TRAP 0x00080000 1500166676Sjkim#define BGE_MARBSTAT_DMAW2_TRAP 0x00100000 1501166676Sjkim#define BGE_MARBSTAT_XTSSRAM_ROFLO_TRAP 0x00200000 1502166676Sjkim#define BGE_MARBSTAT_XTSSRAM_RUFLO_TRAP 0x00400000 1503166676Sjkim#define BGE_MARBSTAT_XTSSRAM_WOFLO_TRAP 0x00800000 1504166676Sjkim#define BGE_MARBSTAT_XTSSRAM_WUFLO_TRAP 0x01000000 1505166676Sjkim#define BGE_MARBSTAT_XTSSRAM_PERR_TRAP 0x02000000 150684059Swpaul 150784059Swpaul/* 150884059Swpaul * Buffer manager control registers 150984059Swpaul */ 1510166676Sjkim#define BGE_BMAN_MODE 0x4400 1511166676Sjkim#define BGE_BMAN_STATUS 0x4404 1512166676Sjkim#define BGE_BMAN_MBUFPOOL_BASEADDR 0x4408 1513166676Sjkim#define BGE_BMAN_MBUFPOOL_LEN 0x440C 1514166676Sjkim#define BGE_BMAN_MBUFPOOL_READDMA_LOWAT 0x4410 1515166676Sjkim#define BGE_BMAN_MBUFPOOL_MACRX_LOWAT 0x4414 1516166676Sjkim#define BGE_BMAN_MBUFPOOL_HIWAT 0x4418 1517166676Sjkim#define BGE_BMAN_RXCPU_MBALLOC_REQ 0x441C 1518166676Sjkim#define BGE_BMAN_RXCPU_MBALLOC_RESP 0x4420 1519166676Sjkim#define BGE_BMAN_TXCPU_MBALLOC_REQ 0x4424 1520166676Sjkim#define BGE_BMAN_TXCPU_MBALLOC_RESP 0x4428 1521166676Sjkim#define BGE_BMAN_DMA_DESCPOOL_BASEADDR 0x442C 1522166676Sjkim#define BGE_BMAN_DMA_DESCPOOL_LEN 0x4430 1523166676Sjkim#define BGE_BMAN_DMA_DESCPOOL_LOWAT 0x4434 1524166676Sjkim#define BGE_BMAN_DMA_DESCPOOL_HIWAT 0x4438 1525166676Sjkim#define BGE_BMAN_RXCPU_DMAALLOC_REQ 0x443C 1526166676Sjkim#define BGE_BMAN_RXCPU_DMAALLOC_RESP 0x4440 1527166676Sjkim#define BGE_BMAN_TXCPU_DMAALLOC_REQ 0x4444 1528166676Sjkim#define BGE_BMAN_TXCPU_DMALLLOC_RESP 0x4448 1529166676Sjkim#define BGE_BMAN_HWDIAG_1 0x444C 1530166676Sjkim#define BGE_BMAN_HWDIAG_2 0x4450 1531166676Sjkim#define BGE_BMAN_HWDIAG_3 0x4454 153284059Swpaul 153384059Swpaul/* Buffer manager mode register */ 1534166676Sjkim#define BGE_BMANMODE_RESET 0x00000001 1535166676Sjkim#define BGE_BMANMODE_ENABLE 0x00000002 1536166676Sjkim#define BGE_BMANMODE_ATTN 0x00000004 1537166676Sjkim#define BGE_BMANMODE_TESTMODE 0x00000008 1538166676Sjkim#define BGE_BMANMODE_LOMBUF_ATTN 0x00000010 1539221818Syongari#define BGE_BMANMODE_NO_TX_UNDERRUN 0x80000000 154084059Swpaul 154184059Swpaul/* Buffer manager status register */ 1542166676Sjkim#define BGE_BMANSTAT_ERRO 0x00000004 1543166676Sjkim#define BGE_BMANSTAT_LOWMBUF_ERROR 0x00000010 154484059Swpaul 154584059Swpaul 154684059Swpaul/* 154784059Swpaul * Read DMA Control registers 154884059Swpaul */ 1549166676Sjkim#define BGE_RDMA_MODE 0x4800 1550166676Sjkim#define BGE_RDMA_STATUS 0x4804 1551253483Syongari#define BGE_RDMA_RSRVCTRL_REG2 0x4890 1552253483Syongari#define BGE_RDMA_LSO_CRPTEN_CTRL_REG2 0x48A0 1553213411Syongari#define BGE_RDMA_RSRVCTRL 0x4900 1554221818Syongari#define BGE_RDMA_LSO_CRPTEN_CTRL 0x4910 155584059Swpaul 155684059Swpaul/* Read DMA mode register */ 1557166676Sjkim#define BGE_RDMAMODE_RESET 0x00000001 1558166676Sjkim#define BGE_RDMAMODE_ENABLE 0x00000002 1559166676Sjkim#define BGE_RDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1560166676Sjkim#define BGE_RDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1561166676Sjkim#define BGE_RDMAMODE_PCI_PERR_ATTN 0x00000010 1562166676Sjkim#define BGE_RDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1563166676Sjkim#define BGE_RDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1564166676Sjkim#define BGE_RDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1565166676Sjkim#define BGE_RDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1566166676Sjkim#define BGE_RDMAMODE_LOCWRITE_TOOBIG 0x00000200 1567166676Sjkim#define BGE_RDMAMODE_ALL_ATTNS 0x000003FC 1568197832Sstas#define BGE_RDMAMODE_BD_SBD_CRPT_ATTN 0x00000800 1569197832Sstas#define BGE_RDMAMODE_MBUF_RBD_CRPT_ATTN 0x00001000 1570197832Sstas#define BGE_RDMAMODE_MBUF_SBD_CRPT_ATTN 0x00002000 1571190194Smarius#define BGE_RDMAMODE_FIFO_SIZE_128 0x00020000 1572190194Smarius#define BGE_RDMAMODE_FIFO_LONG_BURST 0x00030000 1573214428Syongari#define BGE_RDMAMODE_MULT_DMA_RD_DIS 0x01000000 1574199671Syongari#define BGE_RDMAMODE_TSO4_ENABLE 0x08000000 1575199671Syongari#define BGE_RDMAMODE_TSO6_ENABLE 0x10000000 1576226871Syongari#define BGE_RDMAMODE_H2BNC_VLAN_DET 0x20000000 157784059Swpaul 157884059Swpaul/* Read DMA status register */ 1579166676Sjkim#define BGE_RDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1580166676Sjkim#define BGE_RDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1581166676Sjkim#define BGE_RDMASTAT_PCI_PERR_ATTN 0x00000010 1582166676Sjkim#define BGE_RDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1583166676Sjkim#define BGE_RDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1584166676Sjkim#define BGE_RDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1585166676Sjkim#define BGE_RDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1586166676Sjkim#define BGE_RDMASTAT_LOCWRITE_TOOBIG 0x00000200 158784059Swpaul 1588213411Syongari/* Read DMA Reserved Control register */ 1589213411Syongari#define BGE_RDMA_RSRVCTRL_FIFO_OFLW_FIX 0x00000004 1590221818Syongari#define BGE_RDMA_RSRVCTRL_FIFO_LWM_1_5K 0x00000C00 1591221818Syongari#define BGE_RDMA_RSRVCTRL_FIFO_HWM_1_5K 0x000C0000 1592221818Syongari#define BGE_RDMA_RSRVCTRL_TXMRGN_320B 0x28000000 1593221818Syongari#define BGE_RDMA_RSRVCTRL_FIFO_LWM_MASK 0x00000FF0 1594221818Syongari#define BGE_RDMA_RSRVCTRL_FIFO_HWM_MASK 0x000FF000 1595221818Syongari#define BGE_RDMA_RSRVCTRL_TXMRGN_MASK 0xFFE00000 1596213411Syongari 1597228479Syongari#define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_512 0x00020000 1598221818Syongari#define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_BD_4K 0x00030000 1599221818Syongari#define BGE_RDMA_LSO_CRPTEN_CTRL_BLEN_LSO_4K 0x000C0000 1600253408Syongari#define BGE_RDMA_TX_LENGTH_WA_5719 0x02000000 1601253408Syongari#define BGE_RDMA_TX_LENGTH_WA_5720 0x00200000 1602221818Syongari 1603241438Syongari/* BD Read DMA Mode register */ 1604241438Syongari#define BGE_RDMA_BD_MODE 0x4A00 1605241438Syongari/* BD Read DMA Mode status register */ 1606241438Syongari#define BGE_RDMA_BD_STATUS 0x4A04 1607241438Syongari 1608241438Syongari#define BGE_RDMA_BD_MODE_RESET 0x00000001 1609241438Syongari#define BGE_RDMA_BD_MODE_ENABLE 0x00000002 1610241438Syongari 1611241438Syongari/* Non-LSO Read DMA Mode register */ 1612241438Syongari#define BGE_RDMA_NON_LSO_MODE 0x4B00 1613241438Syongari/* Non-LSO Read DMA Mode status register */ 1614241438Syongari#define BGE_RDMA_NON_LSO_STATUS 0x4B04 1615241438Syongari 1616241438Syongari#define BGE_RDMA_NON_LSO_MODE_RESET 0x00000001 1617241438Syongari#define BGE_RDMA_NON_LSO_MODE_ENABLE 0x00000002 1618241438Syongari 1619253408Syongari#define BGE_RDMA_LENGTH 0x4BE0 1620253408Syongari#define BGE_NUM_RDMA_CHANNELS 4 1621253408Syongari 162284059Swpaul/* 162384059Swpaul * Write DMA control registers 162484059Swpaul */ 1625166676Sjkim#define BGE_WDMA_MODE 0x4C00 1626166676Sjkim#define BGE_WDMA_STATUS 0x4C04 162784059Swpaul 162884059Swpaul/* Write DMA mode register */ 1629166676Sjkim#define BGE_WDMAMODE_RESET 0x00000001 1630166676Sjkim#define BGE_WDMAMODE_ENABLE 0x00000002 1631166676Sjkim#define BGE_WDMAMODE_PCI_TGT_ABRT_ATTN 0x00000004 1632166676Sjkim#define BGE_WDMAMODE_PCI_MSTR_ABRT_ATTN 0x00000008 1633166676Sjkim#define BGE_WDMAMODE_PCI_PERR_ATTN 0x00000010 1634166676Sjkim#define BGE_WDMAMODE_PCI_ADDROFLOW_ATTN 0x00000020 1635166676Sjkim#define BGE_WDMAMODE_PCI_FIFOOFLOW_ATTN 0x00000040 1636166676Sjkim#define BGE_WDMAMODE_PCI_FIFOUFLOW_ATTN 0x00000080 1637166676Sjkim#define BGE_WDMAMODE_PCI_FIFOOREAD_ATTN 0x00000100 1638166676Sjkim#define BGE_WDMAMODE_LOCREAD_TOOBIG 0x00000200 1639166676Sjkim#define BGE_WDMAMODE_ALL_ATTNS 0x000003FC 1640197837Sstas#define BGE_WDMAMODE_STATUS_TAG_FIX 0x20000000 1641213333Syongari#define BGE_WDMAMODE_BURST_ALL_DATA 0xC0000000 164284059Swpaul 164384059Swpaul/* Write DMA status register */ 1644166676Sjkim#define BGE_WDMASTAT_PCI_TGT_ABRT_ATTN 0x00000004 1645166676Sjkim#define BGE_WDMASTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1646166676Sjkim#define BGE_WDMASTAT_PCI_PERR_ATTN 0x00000010 1647166676Sjkim#define BGE_WDMASTAT_PCI_ADDROFLOW_ATTN 0x00000020 1648166676Sjkim#define BGE_WDMASTAT_PCI_FIFOOFLOW_ATTN 0x00000040 1649166676Sjkim#define BGE_WDMASTAT_PCI_FIFOUFLOW_ATTN 0x00000080 1650166676Sjkim#define BGE_WDMASTAT_PCI_FIFOOREAD_ATTN 0x00000100 1651166676Sjkim#define BGE_WDMASTAT_LOCREAD_TOOBIG 0x00000200 165284059Swpaul 165384059Swpaul 165484059Swpaul/* 165584059Swpaul * RX CPU registers 165684059Swpaul */ 1657166676Sjkim#define BGE_RXCPU_MODE 0x5000 1658166676Sjkim#define BGE_RXCPU_STATUS 0x5004 1659166676Sjkim#define BGE_RXCPU_PC 0x501C 166084059Swpaul 166184059Swpaul/* RX CPU mode register */ 1662166676Sjkim#define BGE_RXCPUMODE_RESET 0x00000001 1663166676Sjkim#define BGE_RXCPUMODE_SINGLESTEP 0x00000002 1664166676Sjkim#define BGE_RXCPUMODE_P0_DATAHLT_ENB 0x00000004 1665166676Sjkim#define BGE_RXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1666166676Sjkim#define BGE_RXCPUMODE_WR_POSTBUF_ENB 0x00000010 1667166676Sjkim#define BGE_RXCPUMODE_DATACACHE_ENB 0x00000020 1668166676Sjkim#define BGE_RXCPUMODE_ROMFAIL 0x00000040 1669166676Sjkim#define BGE_RXCPUMODE_WATCHDOG_ENB 0x00000080 1670166676Sjkim#define BGE_RXCPUMODE_INSTRCACHE_PRF 0x00000100 1671166676Sjkim#define BGE_RXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1672166676Sjkim#define BGE_RXCPUMODE_HALTCPU 0x00000400 1673166676Sjkim#define BGE_RXCPUMODE_INVDATAHLT_ENB 0x00000800 1674166676Sjkim#define BGE_RXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 1675166676Sjkim#define BGE_RXCPUMODE_RADDRTRAPHLT_ENB 0x00002000 167684059Swpaul 167784059Swpaul/* RX CPU status register */ 1678166676Sjkim#define BGE_RXCPUSTAT_HW_BREAKPOINT 0x00000001 1679166676Sjkim#define BGE_RXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1680166676Sjkim#define BGE_RXCPUSTAT_INVALID_INSTR 0x00000004 1681166676Sjkim#define BGE_RXCPUSTAT_P0_DATAREF 0x00000008 1682166676Sjkim#define BGE_RXCPUSTAT_P0_INSTRREF 0x00000010 1683166676Sjkim#define BGE_RXCPUSTAT_INVALID_DATAACC 0x00000020 1684166676Sjkim#define BGE_RXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1685166676Sjkim#define BGE_RXCPUSTAT_BAD_MEMALIGN 0x00000080 1686166676Sjkim#define BGE_RXCPUSTAT_MADDR_TRAP 0x00000100 1687166676Sjkim#define BGE_RXCPUSTAT_REGADDR_TRAP 0x00000200 1688166676Sjkim#define BGE_RXCPUSTAT_DATAACC_STALL 0x00001000 1689166676Sjkim#define BGE_RXCPUSTAT_INSTRFETCH_STALL 0x00002000 1690166676Sjkim#define BGE_RXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1691166676Sjkim#define BGE_RXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1692166676Sjkim#define BGE_RXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1693166676Sjkim#define BGE_RXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1694166676Sjkim#define BGE_RXCPUSTAT_BLOCKING_READ 0x80000000 169584059Swpaul 1696178667Sjhb/* 1697178667Sjhb * V? CPU registers 1698178667Sjhb */ 1699178667Sjhb#define BGE_VCPU_STATUS 0x5100 1700178667Sjhb#define BGE_VCPU_EXT_CTRL 0x6890 170184059Swpaul 1702178667Sjhb#define BGE_VCPU_STATUS_INIT_DONE 0x04000000 1703178667Sjhb#define BGE_VCPU_STATUS_DRV_RESET 0x08000000 1704178667Sjhb 1705178667Sjhb#define BGE_VCPU_EXT_CTRL_HALT_CPU 0x00400000 1706178667Sjhb#define BGE_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000 1707178667Sjhb 170884059Swpaul/* 170984059Swpaul * TX CPU registers 171084059Swpaul */ 1711166676Sjkim#define BGE_TXCPU_MODE 0x5400 1712166676Sjkim#define BGE_TXCPU_STATUS 0x5404 1713166676Sjkim#define BGE_TXCPU_PC 0x541C 171484059Swpaul 171584059Swpaul/* TX CPU mode register */ 1716166676Sjkim#define BGE_TXCPUMODE_RESET 0x00000001 1717166676Sjkim#define BGE_TXCPUMODE_SINGLESTEP 0x00000002 1718166676Sjkim#define BGE_TXCPUMODE_P0_DATAHLT_ENB 0x00000004 1719166676Sjkim#define BGE_TXCPUMODE_P0_INSTRHLT_ENB 0x00000008 1720166676Sjkim#define BGE_TXCPUMODE_WR_POSTBUF_ENB 0x00000010 1721166676Sjkim#define BGE_TXCPUMODE_DATACACHE_ENB 0x00000020 1722166676Sjkim#define BGE_TXCPUMODE_ROMFAIL 0x00000040 1723166676Sjkim#define BGE_TXCPUMODE_WATCHDOG_ENB 0x00000080 1724166676Sjkim#define BGE_TXCPUMODE_INSTRCACHE_PRF 0x00000100 1725166676Sjkim#define BGE_TXCPUMODE_INSTRCACHE_FLUSH 0x00000200 1726166676Sjkim#define BGE_TXCPUMODE_HALTCPU 0x00000400 1727166676Sjkim#define BGE_TXCPUMODE_INVDATAHLT_ENB 0x00000800 1728166676Sjkim#define BGE_TXCPUMODE_MADDRTRAPHLT_ENB 0x00001000 172984059Swpaul 173084059Swpaul/* TX CPU status register */ 1731166676Sjkim#define BGE_TXCPUSTAT_HW_BREAKPOINT 0x00000001 1732166676Sjkim#define BGE_TXCPUSTAT_HLTINSTR_EXECUTED 0x00000002 1733166676Sjkim#define BGE_TXCPUSTAT_INVALID_INSTR 0x00000004 1734166676Sjkim#define BGE_TXCPUSTAT_P0_DATAREF 0x00000008 1735166676Sjkim#define BGE_TXCPUSTAT_P0_INSTRREF 0x00000010 1736166676Sjkim#define BGE_TXCPUSTAT_INVALID_DATAACC 0x00000020 1737166676Sjkim#define BGE_TXCPUSTAT_INVALID_INSTRFTCH 0x00000040 1738166676Sjkim#define BGE_TXCPUSTAT_BAD_MEMALIGN 0x00000080 1739166676Sjkim#define BGE_TXCPUSTAT_MADDR_TRAP 0x00000100 1740166676Sjkim#define BGE_TXCPUSTAT_REGADDR_TRAP 0x00000200 1741166676Sjkim#define BGE_TXCPUSTAT_DATAACC_STALL 0x00001000 1742166676Sjkim#define BGE_TXCPUSTAT_INSTRFETCH_STALL 0x00002000 1743166676Sjkim#define BGE_TXCPUSTAT_MA_WR_FIFOOFLOW 0x08000000 1744166676Sjkim#define BGE_TXCPUSTAT_MA_RD_FIFOOFLOW 0x10000000 1745166676Sjkim#define BGE_TXCPUSTAT_MA_DATAMASK_OFLOW 0x20000000 1746166676Sjkim#define BGE_TXCPUSTAT_MA_REQ_FIFOOFLOW 0x40000000 1747166676Sjkim#define BGE_TXCPUSTAT_BLOCKING_READ 0x80000000 174884059Swpaul 174984059Swpaul 175084059Swpaul/* 175184059Swpaul * Low priority mailbox registers 175284059Swpaul */ 1753166676Sjkim#define BGE_LPMBX_IRQ0_HI 0x5800 1754166676Sjkim#define BGE_LPMBX_IRQ0_LO 0x5804 1755166676Sjkim#define BGE_LPMBX_IRQ1_HI 0x5808 1756166676Sjkim#define BGE_LPMBX_IRQ1_LO 0x580C 1757166676Sjkim#define BGE_LPMBX_IRQ2_HI 0x5810 1758166676Sjkim#define BGE_LPMBX_IRQ2_LO 0x5814 1759166676Sjkim#define BGE_LPMBX_IRQ3_HI 0x5818 1760166676Sjkim#define BGE_LPMBX_IRQ3_LO 0x581C 1761166676Sjkim#define BGE_LPMBX_GEN0_HI 0x5820 1762166676Sjkim#define BGE_LPMBX_GEN0_LO 0x5824 1763166676Sjkim#define BGE_LPMBX_GEN1_HI 0x5828 1764166676Sjkim#define BGE_LPMBX_GEN1_LO 0x582C 1765166676Sjkim#define BGE_LPMBX_GEN2_HI 0x5830 1766166676Sjkim#define BGE_LPMBX_GEN2_LO 0x5834 1767166676Sjkim#define BGE_LPMBX_GEN3_HI 0x5828 1768166676Sjkim#define BGE_LPMBX_GEN3_LO 0x582C 1769166676Sjkim#define BGE_LPMBX_GEN4_HI 0x5840 1770166676Sjkim#define BGE_LPMBX_GEN4_LO 0x5844 1771166676Sjkim#define BGE_LPMBX_GEN5_HI 0x5848 1772166676Sjkim#define BGE_LPMBX_GEN5_LO 0x584C 1773166676Sjkim#define BGE_LPMBX_GEN6_HI 0x5850 1774166676Sjkim#define BGE_LPMBX_GEN6_LO 0x5854 1775166676Sjkim#define BGE_LPMBX_GEN7_HI 0x5858 1776166676Sjkim#define BGE_LPMBX_GEN7_LO 0x585C 1777166676Sjkim#define BGE_LPMBX_RELOAD_STATS_HI 0x5860 1778166676Sjkim#define BGE_LPMBX_RELOAD_STATS_LO 0x5864 1779166676Sjkim#define BGE_LPMBX_RX_STD_PROD_HI 0x5868 1780166676Sjkim#define BGE_LPMBX_RX_STD_PROD_LO 0x586C 1781166676Sjkim#define BGE_LPMBX_RX_JUMBO_PROD_HI 0x5870 1782166676Sjkim#define BGE_LPMBX_RX_JUMBO_PROD_LO 0x5874 1783166676Sjkim#define BGE_LPMBX_RX_MINI_PROD_HI 0x5878 1784166676Sjkim#define BGE_LPMBX_RX_MINI_PROD_LO 0x587C 1785166676Sjkim#define BGE_LPMBX_RX_CONS0_HI 0x5880 1786166676Sjkim#define BGE_LPMBX_RX_CONS0_LO 0x5884 1787166676Sjkim#define BGE_LPMBX_RX_CONS1_HI 0x5888 1788166676Sjkim#define BGE_LPMBX_RX_CONS1_LO 0x588C 1789166676Sjkim#define BGE_LPMBX_RX_CONS2_HI 0x5890 1790166676Sjkim#define BGE_LPMBX_RX_CONS2_LO 0x5894 1791166676Sjkim#define BGE_LPMBX_RX_CONS3_HI 0x5898 1792166676Sjkim#define BGE_LPMBX_RX_CONS3_LO 0x589C 1793166676Sjkim#define BGE_LPMBX_RX_CONS4_HI 0x58A0 1794166676Sjkim#define BGE_LPMBX_RX_CONS4_LO 0x58A4 1795166676Sjkim#define BGE_LPMBX_RX_CONS5_HI 0x58A8 1796166676Sjkim#define BGE_LPMBX_RX_CONS5_LO 0x58AC 1797166676Sjkim#define BGE_LPMBX_RX_CONS6_HI 0x58B0 1798166676Sjkim#define BGE_LPMBX_RX_CONS6_LO 0x58B4 1799166676Sjkim#define BGE_LPMBX_RX_CONS7_HI 0x58B8 1800166676Sjkim#define BGE_LPMBX_RX_CONS7_LO 0x58BC 1801166676Sjkim#define BGE_LPMBX_RX_CONS8_HI 0x58C0 1802166676Sjkim#define BGE_LPMBX_RX_CONS8_LO 0x58C4 1803166676Sjkim#define BGE_LPMBX_RX_CONS9_HI 0x58C8 1804166676Sjkim#define BGE_LPMBX_RX_CONS9_LO 0x58CC 1805166676Sjkim#define BGE_LPMBX_RX_CONS10_HI 0x58D0 1806166676Sjkim#define BGE_LPMBX_RX_CONS10_LO 0x58D4 1807166676Sjkim#define BGE_LPMBX_RX_CONS11_HI 0x58D8 1808166676Sjkim#define BGE_LPMBX_RX_CONS11_LO 0x58DC 1809166676Sjkim#define BGE_LPMBX_RX_CONS12_HI 0x58E0 1810166676Sjkim#define BGE_LPMBX_RX_CONS12_LO 0x58E4 1811166676Sjkim#define BGE_LPMBX_RX_CONS13_HI 0x58E8 1812166676Sjkim#define BGE_LPMBX_RX_CONS13_LO 0x58EC 1813166676Sjkim#define BGE_LPMBX_RX_CONS14_HI 0x58F0 1814166676Sjkim#define BGE_LPMBX_RX_CONS14_LO 0x58F4 1815166676Sjkim#define BGE_LPMBX_RX_CONS15_HI 0x58F8 1816166676Sjkim#define BGE_LPMBX_RX_CONS15_LO 0x58FC 1817166676Sjkim#define BGE_LPMBX_TX_HOST_PROD0_HI 0x5900 1818166676Sjkim#define BGE_LPMBX_TX_HOST_PROD0_LO 0x5904 1819166676Sjkim#define BGE_LPMBX_TX_HOST_PROD1_HI 0x5908 1820166676Sjkim#define BGE_LPMBX_TX_HOST_PROD1_LO 0x590C 1821166676Sjkim#define BGE_LPMBX_TX_HOST_PROD2_HI 0x5910 1822166676Sjkim#define BGE_LPMBX_TX_HOST_PROD2_LO 0x5914 1823166676Sjkim#define BGE_LPMBX_TX_HOST_PROD3_HI 0x5918 1824166676Sjkim#define BGE_LPMBX_TX_HOST_PROD3_LO 0x591C 1825166676Sjkim#define BGE_LPMBX_TX_HOST_PROD4_HI 0x5920 1826166676Sjkim#define BGE_LPMBX_TX_HOST_PROD4_LO 0x5924 1827166676Sjkim#define BGE_LPMBX_TX_HOST_PROD5_HI 0x5928 1828166676Sjkim#define BGE_LPMBX_TX_HOST_PROD5_LO 0x592C 1829166676Sjkim#define BGE_LPMBX_TX_HOST_PROD6_HI 0x5930 1830166676Sjkim#define BGE_LPMBX_TX_HOST_PROD6_LO 0x5934 1831166676Sjkim#define BGE_LPMBX_TX_HOST_PROD7_HI 0x5938 1832166676Sjkim#define BGE_LPMBX_TX_HOST_PROD7_LO 0x593C 1833166676Sjkim#define BGE_LPMBX_TX_HOST_PROD8_HI 0x5940 1834166676Sjkim#define BGE_LPMBX_TX_HOST_PROD8_LO 0x5944 1835166676Sjkim#define BGE_LPMBX_TX_HOST_PROD9_HI 0x5948 1836166676Sjkim#define BGE_LPMBX_TX_HOST_PROD9_LO 0x594C 1837166676Sjkim#define BGE_LPMBX_TX_HOST_PROD10_HI 0x5950 1838166676Sjkim#define BGE_LPMBX_TX_HOST_PROD10_LO 0x5954 1839166676Sjkim#define BGE_LPMBX_TX_HOST_PROD11_HI 0x5958 1840166676Sjkim#define BGE_LPMBX_TX_HOST_PROD11_LO 0x595C 1841166676Sjkim#define BGE_LPMBX_TX_HOST_PROD12_HI 0x5960 1842166676Sjkim#define BGE_LPMBX_TX_HOST_PROD12_LO 0x5964 1843166676Sjkim#define BGE_LPMBX_TX_HOST_PROD13_HI 0x5968 1844166676Sjkim#define BGE_LPMBX_TX_HOST_PROD13_LO 0x596C 1845166676Sjkim#define BGE_LPMBX_TX_HOST_PROD14_HI 0x5970 1846166676Sjkim#define BGE_LPMBX_TX_HOST_PROD14_LO 0x5974 1847166676Sjkim#define BGE_LPMBX_TX_HOST_PROD15_HI 0x5978 1848166676Sjkim#define BGE_LPMBX_TX_HOST_PROD15_LO 0x597C 1849166676Sjkim#define BGE_LPMBX_TX_NIC_PROD0_HI 0x5980 1850166676Sjkim#define BGE_LPMBX_TX_NIC_PROD0_LO 0x5984 1851166676Sjkim#define BGE_LPMBX_TX_NIC_PROD1_HI 0x5988 1852166676Sjkim#define BGE_LPMBX_TX_NIC_PROD1_LO 0x598C 1853166676Sjkim#define BGE_LPMBX_TX_NIC_PROD2_HI 0x5990 1854166676Sjkim#define BGE_LPMBX_TX_NIC_PROD2_LO 0x5994 1855166676Sjkim#define BGE_LPMBX_TX_NIC_PROD3_HI 0x5998 1856166676Sjkim#define BGE_LPMBX_TX_NIC_PROD3_LO 0x599C 1857166676Sjkim#define BGE_LPMBX_TX_NIC_PROD4_HI 0x59A0 1858166676Sjkim#define BGE_LPMBX_TX_NIC_PROD4_LO 0x59A4 1859166676Sjkim#define BGE_LPMBX_TX_NIC_PROD5_HI 0x59A8 1860166676Sjkim#define BGE_LPMBX_TX_NIC_PROD5_LO 0x59AC 1861166676Sjkim#define BGE_LPMBX_TX_NIC_PROD6_HI 0x59B0 1862166676Sjkim#define BGE_LPMBX_TX_NIC_PROD6_LO 0x59B4 1863166676Sjkim#define BGE_LPMBX_TX_NIC_PROD7_HI 0x59B8 1864166676Sjkim#define BGE_LPMBX_TX_NIC_PROD7_LO 0x59BC 1865166676Sjkim#define BGE_LPMBX_TX_NIC_PROD8_HI 0x59C0 1866166676Sjkim#define BGE_LPMBX_TX_NIC_PROD8_LO 0x59C4 1867166676Sjkim#define BGE_LPMBX_TX_NIC_PROD9_HI 0x59C8 1868166676Sjkim#define BGE_LPMBX_TX_NIC_PROD9_LO 0x59CC 1869166676Sjkim#define BGE_LPMBX_TX_NIC_PROD10_HI 0x59D0 1870166676Sjkim#define BGE_LPMBX_TX_NIC_PROD10_LO 0x59D4 1871166676Sjkim#define BGE_LPMBX_TX_NIC_PROD11_HI 0x59D8 1872166676Sjkim#define BGE_LPMBX_TX_NIC_PROD11_LO 0x59DC 1873166676Sjkim#define BGE_LPMBX_TX_NIC_PROD12_HI 0x59E0 1874166676Sjkim#define BGE_LPMBX_TX_NIC_PROD12_LO 0x59E4 1875166676Sjkim#define BGE_LPMBX_TX_NIC_PROD13_HI 0x59E8 1876166676Sjkim#define BGE_LPMBX_TX_NIC_PROD13_LO 0x59EC 1877166676Sjkim#define BGE_LPMBX_TX_NIC_PROD14_HI 0x59F0 1878166676Sjkim#define BGE_LPMBX_TX_NIC_PROD14_LO 0x59F4 1879166676Sjkim#define BGE_LPMBX_TX_NIC_PROD15_HI 0x59F8 1880166676Sjkim#define BGE_LPMBX_TX_NIC_PROD15_LO 0x59FC 188184059Swpaul 188284059Swpaul/* 188384059Swpaul * Flow throw Queue reset register 188484059Swpaul */ 1885166676Sjkim#define BGE_FTQ_RESET 0x5C00 188684059Swpaul 1887166676Sjkim#define BGE_FTQRESET_DMAREAD 0x00000002 1888166676Sjkim#define BGE_FTQRESET_DMAHIPRIO_RD 0x00000004 1889166676Sjkim#define BGE_FTQRESET_DMADONE 0x00000010 1890166676Sjkim#define BGE_FTQRESET_SBDC 0x00000020 1891166676Sjkim#define BGE_FTQRESET_SDI 0x00000040 1892166676Sjkim#define BGE_FTQRESET_WDMA 0x00000080 1893166676Sjkim#define BGE_FTQRESET_DMAHIPRIO_WR 0x00000100 1894166676Sjkim#define BGE_FTQRESET_TYPE1_SOFTWARE 0x00000200 1895166676Sjkim#define BGE_FTQRESET_SDC 0x00000400 1896166676Sjkim#define BGE_FTQRESET_HCC 0x00000800 1897166676Sjkim#define BGE_FTQRESET_TXFIFO 0x00001000 1898166676Sjkim#define BGE_FTQRESET_MBC 0x00002000 1899166676Sjkim#define BGE_FTQRESET_RBDC 0x00004000 1900166676Sjkim#define BGE_FTQRESET_RXLP 0x00008000 1901166676Sjkim#define BGE_FTQRESET_RDBDI 0x00010000 1902166676Sjkim#define BGE_FTQRESET_RDC 0x00020000 1903166676Sjkim#define BGE_FTQRESET_TYPE2_SOFTWARE 0x00040000 190484059Swpaul 190584059Swpaul/* 190684059Swpaul * Message Signaled Interrupt registers 190784059Swpaul */ 1908166676Sjkim#define BGE_MSI_MODE 0x6000 1909166676Sjkim#define BGE_MSI_STATUS 0x6004 1910166676Sjkim#define BGE_MSI_FIFOACCESS 0x6008 191184059Swpaul 191284059Swpaul/* MSI mode register */ 1913166676Sjkim#define BGE_MSIMODE_RESET 0x00000001 1914166676Sjkim#define BGE_MSIMODE_ENABLE 0x00000002 1915198967Syongari#define BGE_MSIMODE_ONE_SHOT_DISABLE 0x00000020 1916198967Syongari#define BGE_MSIMODE_MULTIVEC_ENABLE 0x00000080 191784059Swpaul 191884059Swpaul/* MSI status register */ 1919166676Sjkim#define BGE_MSISTAT_PCI_TGT_ABRT_ATTN 0x00000004 1920166676Sjkim#define BGE_MSISTAT_PCI_MSTR_ABRT_ATTN 0x00000008 1921166676Sjkim#define BGE_MSISTAT_PCI_PERR_ATTN 0x00000010 1922166676Sjkim#define BGE_MSISTAT_MSI_FIFOUFLOW_ATTN 0x00000020 1923166676Sjkim#define BGE_MSISTAT_MSI_FIFOOFLOW_ATTN 0x00000040 192484059Swpaul 192584059Swpaul 192684059Swpaul/* 192784059Swpaul * DMA Completion registers 192884059Swpaul */ 1929166676Sjkim#define BGE_DMAC_MODE 0x6400 193084059Swpaul 193184059Swpaul/* DMA Completion mode register */ 1932166676Sjkim#define BGE_DMACMODE_RESET 0x00000001 1933166676Sjkim#define BGE_DMACMODE_ENABLE 0x00000002 193484059Swpaul 193584059Swpaul 193684059Swpaul/* 193784059Swpaul * General control registers. 193884059Swpaul */ 1939166676Sjkim#define BGE_MODE_CTL 0x6800 1940166676Sjkim#define BGE_MISC_CFG 0x6804 1941166676Sjkim#define BGE_MISC_LOCAL_CTL 0x6808 1942226820Syongari#define BGE_RX_CPU_EVENT 0x6810 1943226820Syongari#define BGE_TX_CPU_EVENT 0x6820 1944166676Sjkim#define BGE_EE_ADDR 0x6838 1945166676Sjkim#define BGE_EE_DATA 0x683C 1946166676Sjkim#define BGE_EE_CTL 0x6840 1947166676Sjkim#define BGE_MDI_CTL 0x6844 1948166676Sjkim#define BGE_EE_DELAY 0x6848 1949166676Sjkim#define BGE_FASTBOOT_PC 0x6894 195084059Swpaul 1951226866Syongari#define BGE_RX_CPU_DRV_EVENT 0x00004000 1952226866Syongari 1953178667Sjhb/* 1954178667Sjhb * NVRAM Control registers 1955178667Sjhb */ 1956178667Sjhb#define BGE_NVRAM_CMD 0x7000 1957178667Sjhb#define BGE_NVRAM_STAT 0x7004 1958178667Sjhb#define BGE_NVRAM_WRDATA 0x7008 1959178667Sjhb#define BGE_NVRAM_ADDR 0x700c 1960178667Sjhb#define BGE_NVRAM_RDDATA 0x7010 1961178667Sjhb#define BGE_NVRAM_CFG1 0x7014 1962178667Sjhb#define BGE_NVRAM_CFG2 0x7018 1963178667Sjhb#define BGE_NVRAM_CFG3 0x701c 1964178667Sjhb#define BGE_NVRAM_SWARB 0x7020 1965178667Sjhb#define BGE_NVRAM_ACCESS 0x7024 1966178667Sjhb#define BGE_NVRAM_WRITE1 0x7028 1967178667Sjhb 1968178667Sjhb#define BGE_NVRAMCMD_RESET 0x00000001 1969178667Sjhb#define BGE_NVRAMCMD_DONE 0x00000008 1970178667Sjhb#define BGE_NVRAMCMD_START 0x00000010 1971178667Sjhb#define BGE_NVRAMCMD_WR 0x00000020 /* 1 = wr, 0 = rd */ 1972178667Sjhb#define BGE_NVRAMCMD_ERASE 0x00000040 1973178667Sjhb#define BGE_NVRAMCMD_FIRST 0x00000080 1974178667Sjhb#define BGE_NVRAMCMD_LAST 0x00000100 1975178667Sjhb 1976178667Sjhb#define BGE_NVRAM_READCMD \ 1977178667Sjhb (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1978178667Sjhb BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE) 1979178667Sjhb#define BGE_NVRAM_WRITECMD \ 1980178667Sjhb (BGE_NVRAMCMD_FIRST|BGE_NVRAMCMD_LAST| \ 1981178667Sjhb BGE_NVRAMCMD_START|BGE_NVRAMCMD_DONE|BGE_NVRAMCMD_WR) 1982178667Sjhb 1983178667Sjhb#define BGE_NVRAMSWARB_SET0 0x00000001 1984178667Sjhb#define BGE_NVRAMSWARB_SET1 0x00000002 1985178667Sjhb#define BGE_NVRAMSWARB_SET2 0x00000003 1986178667Sjhb#define BGE_NVRAMSWARB_SET3 0x00000004 1987178667Sjhb#define BGE_NVRAMSWARB_CLR0 0x00000010 1988178667Sjhb#define BGE_NVRAMSWARB_CLR1 0x00000020 1989178667Sjhb#define BGE_NVRAMSWARB_CLR2 0x00000040 1990178667Sjhb#define BGE_NVRAMSWARB_CLR3 0x00000080 1991178667Sjhb#define BGE_NVRAMSWARB_GNT0 0x00000100 1992178667Sjhb#define BGE_NVRAMSWARB_GNT1 0x00000200 1993178667Sjhb#define BGE_NVRAMSWARB_GNT2 0x00000400 1994178667Sjhb#define BGE_NVRAMSWARB_GNT3 0x00000800 1995178667Sjhb#define BGE_NVRAMSWARB_REQ0 0x00001000 1996178667Sjhb#define BGE_NVRAMSWARB_REQ1 0x00002000 1997178667Sjhb#define BGE_NVRAMSWARB_REQ2 0x00004000 1998178667Sjhb#define BGE_NVRAMSWARB_REQ3 0x00008000 1999178667Sjhb 2000178667Sjhb#define BGE_NVRAMACC_ENABLE 0x00000001 2001178667Sjhb#define BGE_NVRAMACC_WRENABLE 0x00000002 2002178667Sjhb 200384059Swpaul/* Mode control register */ 2004166676Sjkim#define BGE_MODECTL_INT_SNDCOAL_ONLY 0x00000001 2005166676Sjkim#define BGE_MODECTL_BYTESWAP_NONFRAME 0x00000002 2006166676Sjkim#define BGE_MODECTL_WORDSWAP_NONFRAME 0x00000004 2007166676Sjkim#define BGE_MODECTL_BYTESWAP_DATA 0x00000010 2008166676Sjkim#define BGE_MODECTL_WORDSWAP_DATA 0x00000020 2009226871Syongari#define BGE_MODECTL_BYTESWAP_B2HRX_DATA 0x00000040 2010226871Syongari#define BGE_MODECTL_WORDSWAP_B2HRX_DATA 0x00000080 2011166676Sjkim#define BGE_MODECTL_NO_FRAME_CRACKING 0x00000200 2012166676Sjkim#define BGE_MODECTL_NO_RX_CRC 0x00000400 2013166676Sjkim#define BGE_MODECTL_RX_BADFRAMES 0x00000800 2014166676Sjkim#define BGE_MODECTL_NO_TX_INTR 0x00002000 2015166676Sjkim#define BGE_MODECTL_NO_RX_INTR 0x00004000 2016166676Sjkim#define BGE_MODECTL_FORCE_PCI32 0x00008000 2017226871Syongari#define BGE_MODECTL_B2HRX_ENABLE 0x00008000 2018166676Sjkim#define BGE_MODECTL_STACKUP 0x00010000 2019166676Sjkim#define BGE_MODECTL_HOST_SEND_BDS 0x00020000 2020226871Syongari#define BGE_MODECTL_HTX2B_ENABLE 0x00040000 2021166676Sjkim#define BGE_MODECTL_TX_NO_PHDR_CSUM 0x00100000 2022166676Sjkim#define BGE_MODECTL_RX_NO_PHDR_CSUM 0x00800000 2023166676Sjkim#define BGE_MODECTL_TX_ATTN_INTR 0x01000000 2024166676Sjkim#define BGE_MODECTL_RX_ATTN_INTR 0x02000000 2025166676Sjkim#define BGE_MODECTL_MAC_ATTN_INTR 0x04000000 2026166676Sjkim#define BGE_MODECTL_DMA_ATTN_INTR 0x08000000 2027166676Sjkim#define BGE_MODECTL_FLOWCTL_ATTN_INTR 0x10000000 2028166676Sjkim#define BGE_MODECTL_4X_SENDRING_SZ 0x20000000 2029166676Sjkim#define BGE_MODECTL_FW_PROCESS_MCASTS 0x40000000 203084059Swpaul 203184059Swpaul/* Misc. config register */ 2032166676Sjkim#define BGE_MISCCFG_RESET_CORE_CLOCKS 0x00000001 2033166676Sjkim#define BGE_MISCCFG_TIMER_PRESCALER 0x000000FE 2034232849Syongari#define BGE_MISCCFG_BOARD_ID_MASK 0x0001E000 2035232849Syongari#define BGE_MISCCFG_BOARD_ID_5704 0x00000000 2036232849Syongari#define BGE_MISCCFG_BOARD_ID_5704CIOBE 0x00004000 2037178785Sbz#define BGE_MISCCFG_BOARD_ID_5788 0x00010000 2038178785Sbz#define BGE_MISCCFG_BOARD_ID_5788M 0x00018000 2039178667Sjhb#define BGE_MISCCFG_EPHY_IDDQ 0x00200000 2040210152Syongari#define BGE_MISCCFG_GPHY_PD_OVERRIDE 0x04000000 204184059Swpaul 2042166676Sjkim#define BGE_32BITTIME_66MHZ (0x41 << 1) 204384059Swpaul 204484059Swpaul/* Misc. Local Control */ 2045166676Sjkim#define BGE_MLC_INTR_STATE 0x00000001 2046166676Sjkim#define BGE_MLC_INTR_CLR 0x00000002 2047166676Sjkim#define BGE_MLC_INTR_SET 0x00000004 2048166676Sjkim#define BGE_MLC_INTR_ONATTN 0x00000008 2049166676Sjkim#define BGE_MLC_MISCIO_IN0 0x00000100 2050166676Sjkim#define BGE_MLC_MISCIO_IN1 0x00000200 2051166676Sjkim#define BGE_MLC_MISCIO_IN2 0x00000400 2052166676Sjkim#define BGE_MLC_MISCIO_OUTEN0 0x00000800 2053166676Sjkim#define BGE_MLC_MISCIO_OUTEN1 0x00001000 2054166676Sjkim#define BGE_MLC_MISCIO_OUTEN2 0x00002000 2055166676Sjkim#define BGE_MLC_MISCIO_OUT0 0x00004000 2056166676Sjkim#define BGE_MLC_MISCIO_OUT1 0x00008000 2057166676Sjkim#define BGE_MLC_MISCIO_OUT2 0x00010000 2058166676Sjkim#define BGE_MLC_EXTRAM_ENB 0x00020000 2059166676Sjkim#define BGE_MLC_SRAM_SIZE 0x001C0000 2060166676Sjkim#define BGE_MLC_BANK_SEL 0x00200000 /* 0 = 2 banks, 1 == 1 */ 2061166676Sjkim#define BGE_MLC_SSRAM_TYPE 0x00400000 /* 1 = ZBT, 0 = standard */ 2062166676Sjkim#define BGE_MLC_SSRAM_CYC_DESEL 0x00800000 2063166676Sjkim#define BGE_MLC_AUTO_EEPROM 0x01000000 206484059Swpaul 2065166676Sjkim#define BGE_SSRAMSIZE_256KB 0x00000000 2066166676Sjkim#define BGE_SSRAMSIZE_512KB 0x00040000 2067166676Sjkim#define BGE_SSRAMSIZE_1MB 0x00080000 2068166676Sjkim#define BGE_SSRAMSIZE_2MB 0x000C0000 2069166676Sjkim#define BGE_SSRAMSIZE_4MB 0x00100000 2070166676Sjkim#define BGE_SSRAMSIZE_8MB 0x00140000 2071166676Sjkim#define BGE_SSRAMSIZE_16M 0x00180000 207284059Swpaul 207384059Swpaul/* EEPROM address register */ 2074166676Sjkim#define BGE_EEADDR_ADDRESS 0x0000FFFC 2075166676Sjkim#define BGE_EEADDR_HALFCLK 0x01FF0000 2076166676Sjkim#define BGE_EEADDR_START 0x02000000 2077166676Sjkim#define BGE_EEADDR_DEVID 0x1C000000 2078166676Sjkim#define BGE_EEADDR_RESET 0x20000000 2079166676Sjkim#define BGE_EEADDR_DONE 0x40000000 2080166676Sjkim#define BGE_EEADDR_RW 0x80000000 /* 1 = rd, 0 = wr */ 208184059Swpaul 2082166676Sjkim#define BGE_EEDEVID(x) ((x & 7) << 26) 2083166676Sjkim#define BGE_EEHALFCLK(x) ((x & 0x1FF) << 16) 2084166676Sjkim#define BGE_HALFCLK_384SCL 0x60 2085166676Sjkim#define BGE_EE_READCMD \ 208684059Swpaul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 208784059Swpaul BGE_EEADDR_START|BGE_EEADDR_RW|BGE_EEADDR_DONE) 2088166676Sjkim#define BGE_EE_WRCMD \ 208984059Swpaul (BGE_EEHALFCLK(BGE_HALFCLK_384SCL)|BGE_EEDEVID(0)| \ 209084059Swpaul BGE_EEADDR_START|BGE_EEADDR_DONE) 209184059Swpaul 209284059Swpaul/* EEPROM Control register */ 2093166676Sjkim#define BGE_EECTL_CLKOUT_TRISTATE 0x00000001 2094166676Sjkim#define BGE_EECTL_CLKOUT 0x00000002 2095166676Sjkim#define BGE_EECTL_CLKIN 0x00000004 2096166676Sjkim#define BGE_EECTL_DATAOUT_TRISTATE 0x00000008 2097166676Sjkim#define BGE_EECTL_DATAOUT 0x00000010 2098166676Sjkim#define BGE_EECTL_DATAIN 0x00000020 209984059Swpaul 210084059Swpaul/* MDI (MII/GMII) access register */ 2101166676Sjkim#define BGE_MDI_DATA 0x00000001 2102166676Sjkim#define BGE_MDI_DIR 0x00000002 2103166676Sjkim#define BGE_MDI_SEL 0x00000004 2104166676Sjkim#define BGE_MDI_CLK 0x00000008 210584059Swpaul 2106166676Sjkim#define BGE_MEMWIN_START 0x00008000 2107166676Sjkim#define BGE_MEMWIN_END 0x0000FFFF 210884059Swpaul 2109241438Syongari/* BAR1 (APE) Register Definitions */ 211084059Swpaul 2111241438Syongari#define BGE_APE_GPIO_MSG 0x0008 2112241438Syongari#define BGE_APE_EVENT 0x000C 2113241438Syongari#define BGE_APE_LOCK_REQ 0x002C 2114241438Syongari#define BGE_APE_LOCK_GRANT 0x004C 2115241438Syongari 2116241438Syongari#define BGE_APE_GPIO_MSG_SHIFT 4 2117241438Syongari 2118241438Syongari#define BGE_APE_EVENT_1 0x00000001 2119241438Syongari 2120241438Syongari#define BGE_APE_LOCK_REQ_DRIVER0 0x00001000 2121241438Syongari 2122241438Syongari#define BGE_APE_LOCK_GRANT_DRIVER0 0x00001000 2123241438Syongari 2124241438Syongari/* APE Shared Memory block (writable by APE only) */ 2125241438Syongari#define BGE_APE_SEG_SIG 0x4000 2126241438Syongari#define BGE_APE_FW_STATUS 0x400C 2127241438Syongari#define BGE_APE_FW_FEATURES 0x4010 2128241438Syongari#define BGE_APE_FW_BEHAVIOR 0x4014 2129241438Syongari#define BGE_APE_FW_VERSION 0x4018 2130241438Syongari#define BGE_APE_FW_HEARTBEAT_INTERVAL 0x4024 2131241438Syongari#define BGE_APE_FW_HEARTBEAT 0x4028 2132241438Syongari#define BGE_APE_FW_ERROR_FLAGS 0x4074 2133241438Syongari 2134241438Syongari#define BGE_APE_SEG_SIG_MAGIC 0x41504521 2135241438Syongari 2136241438Syongari#define BGE_APE_FW_STATUS_READY 0x00000100 2137241438Syongari 2138241438Syongari#define BGE_APE_FW_FEATURE_DASH 0x00000001 2139241438Syongari#define BGE_APE_FW_FEATURE_NCSI 0x00000002 2140241438Syongari 2141241438Syongari#define BGE_APE_FW_VERSION_MAJMSK 0xFF000000 2142241438Syongari#define BGE_APE_FW_VERSION_MAJSFT 24 2143241438Syongari#define BGE_APE_FW_VERSION_MINMSK 0x00FF0000 2144241438Syongari#define BGE_APE_FW_VERSION_MINSFT 16 2145241438Syongari#define BGE_APE_FW_VERSION_REVMSK 0x0000FF00 2146241438Syongari#define BGE_APE_FW_VERSION_REVSFT 8 2147241438Syongari#define BGE_APE_FW_VERSION_BLDMSK 0x000000FF 2148241438Syongari 2149241438Syongari/* Host Shared Memory block (writable by host only) */ 2150241438Syongari#define BGE_APE_HOST_SEG_SIG 0x4200 2151241438Syongari#define BGE_APE_HOST_SEG_LEN 0x4204 2152241438Syongari#define BGE_APE_HOST_INIT_COUNT 0x4208 2153241438Syongari#define BGE_APE_HOST_DRIVER_ID 0x420C 2154241438Syongari#define BGE_APE_HOST_BEHAVIOR 0x4210 2155241438Syongari#define BGE_APE_HOST_HEARTBEAT_INT_MS 0x4214 2156241438Syongari#define BGE_APE_HOST_HEARTBEAT_COUNT 0x4218 2157241438Syongari#define BGE_APE_HOST_DRVR_STATE 0x421C 2158241438Syongari#define BGE_APE_HOST_WOL_SPEED 0x4224 2159241438Syongari 2160241438Syongari#define BGE_APE_HOST_SEG_SIG_MAGIC 0x484F5354 2161241438Syongari 2162241438Syongari#define BGE_APE_HOST_SEG_LEN_MAGIC 0x00000020 2163241438Syongari 2164241438Syongari#define BGE_APE_HOST_DRIVER_ID_FBSD 0xF6000000 2165241438Syongari#define BGE_APE_HOST_DRIVER_ID_MAGIC(maj, min) \ 2166241438Syongari (BGE_APE_HOST_DRIVER_ID_FBSD | \ 2167241438Syongari ((maj) & 0xffd) << 16 | ((min) & 0xff) << 8) 2168241438Syongari 2169241438Syongari#define BGE_APE_HOST_BEHAV_NO_PHYLOCK 0x00000001 2170241438Syongari 2171241438Syongari#define BGE_APE_HOST_HEARTBEAT_INT_DISABLE 0 2172241438Syongari#define BGE_APE_HOST_HEARTBEAT_INT_5SEC 5000 2173241438Syongari 2174241438Syongari#define BGE_APE_HOST_DRVR_STATE_START 0x00000001 2175241438Syongari#define BGE_APE_HOST_DRVR_STATE_UNLOAD 0x00000002 2176241438Syongari#define BGE_APE_HOST_DRVR_STATE_WOL 0x00000003 2177241438Syongari#define BGE_APE_HOST_DRVR_STATE_SUSPEND 0x00000004 2178241438Syongari 2179241438Syongari#define BGE_APE_HOST_WOL_SPEED_AUTO 0x00008000 2180241438Syongari 2181241438Syongari#define BGE_APE_EVENT_STATUS 0x4300 2182241438Syongari 2183241438Syongari#define BGE_APE_EVENT_STATUS_DRIVER_EVNT 0x00000010 2184241438Syongari#define BGE_APE_EVENT_STATUS_STATE_CHNGE 0x00000500 2185241438Syongari#define BGE_APE_EVENT_STATUS_STATE_START 0x00010000 2186241438Syongari#define BGE_APE_EVENT_STATUS_STATE_UNLOAD 0x00020000 2187241438Syongari#define BGE_APE_EVENT_STATUS_STATE_WOL 0x00030000 2188241438Syongari#define BGE_APE_EVENT_STATUS_STATE_SUSPEND 0x00040000 2189241438Syongari#define BGE_APE_EVENT_STATUS_EVENT_PENDING 0x80000000 2190241438Syongari 2191241438Syongari#define BGE_APE_DEBUG_LOG 0x4E00 2192241438Syongari#define BGE_APE_DEBUG_LOG_LEN 0x0100 2193241438Syongari 2194241438Syongari#define BGE_APE_PER_LOCK_REQ 0x8400 2195241438Syongari#define BGE_APE_PER_LOCK_GRANT 0x8420 2196241438Syongari 2197241438Syongari#define BGE_APE_LOCK_PER_REQ_DRIVER0 0x00001000 2198241438Syongari#define BGE_APE_LOCK_PER_REQ_DRIVER1 0x00000002 2199241438Syongari#define BGE_APE_LOCK_PER_REQ_DRIVER2 0x00000004 2200241438Syongari#define BGE_APE_LOCK_PER_REQ_DRIVER3 0x00000008 2201241438Syongari 2202241438Syongari#define BGE_APE_PER_LOCK_GRANT_DRIVER0 0x00001000 2203241438Syongari#define BGE_APE_PER_LOCK_GRANT_DRIVER1 0x00000002 2204241438Syongari#define BGE_APE_PER_LOCK_GRANT_DRIVER2 0x00000004 2205241438Syongari#define BGE_APE_PER_LOCK_GRANT_DRIVER3 0x00000008 2206241438Syongari 2207241438Syongari/* APE Mutex Resources */ 2208241438Syongari#define BGE_APE_LOCK_PHY0 0 2209241438Syongari#define BGE_APE_LOCK_GRC 1 2210241438Syongari#define BGE_APE_LOCK_PHY1 2 2211241438Syongari#define BGE_APE_LOCK_PHY2 3 2212241438Syongari#define BGE_APE_LOCK_MEM 4 2213241438Syongari#define BGE_APE_LOCK_PHY3 5 2214241438Syongari#define BGE_APE_LOCK_GPIO 7 2215241438Syongari 2216166676Sjkim#define BGE_MEMWIN_READ(sc, x, val) \ 221784059Swpaul do { \ 221884059Swpaul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 221984059Swpaul (0xFFFF0000 & x), 4); \ 222084059Swpaul val = CSR_READ_4(sc, BGE_MEMWIN_START + (x & 0xFFFF)); \ 222184059Swpaul } while(0) 222284059Swpaul 2223166676Sjkim#define BGE_MEMWIN_WRITE(sc, x, val) \ 222484059Swpaul do { \ 222584059Swpaul pci_write_config(sc->bge_dev, BGE_PCI_MEMWIN_BASEADDR, \ 222684059Swpaul (0xFFFF0000 & x), 4); \ 222784059Swpaul CSR_WRITE_4(sc, BGE_MEMWIN_START + (x & 0xFFFF), val); \ 222884059Swpaul } while(0) 222984059Swpaul 223084059Swpaul/* 2231161847Sdavidch * This magic number is written to the firmware mailbox at 0xb50 2232161847Sdavidch * before a software reset is issued. After the internal firmware 2233199661Syongari * has completed its initialization it will write the opposite of 2234226814Syongari * this value, ~BGE_SRAM_FW_MB_MAGIC, to the same location, 2235226814Syongari * allowing the driver to synchronize with the firmware. 223684059Swpaul */ 2237226814Syongari#define BGE_SRAM_FW_MB_MAGIC 0x4B657654 223884059Swpaul 223984059Swpaultypedef struct { 2240159395Sglebius uint32_t bge_addr_hi; 2241159395Sglebius uint32_t bge_addr_lo; 224284059Swpaul} bge_hostaddr; 2243118026Swpaul 2244166676Sjkim#define BGE_HOSTADDR(x, y) \ 2245115200Sps do { \ 2246159395Sglebius (x).bge_addr_lo = ((uint64_t) (y) & 0xffffffff); \ 2247159395Sglebius (x).bge_addr_hi = ((uint64_t) (y) >> 32); \ 2248115200Sps } while(0) 224984059Swpaul 2250166676Sjkim#define BGE_ADDR_LO(y) \ 2251159395Sglebius ((uint64_t) (y) & 0xFFFFFFFF) 2252166676Sjkim#define BGE_ADDR_HI(y) \ 2253159395Sglebius ((uint64_t) (y) >> 32) 2254118026Swpaul 225584059Swpaul/* Ring control block structure */ 225684059Swpaulstruct bge_rcb { 225784059Swpaul bge_hostaddr bge_hostaddr; 2258159395Sglebius uint32_t bge_maxlen_flags; 2259159395Sglebius uint32_t bge_nicaddr; 226084059Swpaul}; 2261153437Syongari 2262153437Syongari#define RCB_WRITE_4(sc, rcb, offset, val) \ 2263183896Smarius bus_write_4(sc->bge_res, rcb + offsetof(struct bge_rcb, offset), val) 2264166676Sjkim#define BGE_RCB_MAXLEN_FLAGS(maxlen, flags) ((maxlen) << 16 | (flags)) 226584059Swpaul 2266166676Sjkim#define BGE_RCB_FLAG_USE_EXT_RX_BD 0x0001 2267166676Sjkim#define BGE_RCB_FLAG_RING_DISABLED 0x0002 226884059Swpaul 226984059Swpaulstruct bge_tx_bd { 227084059Swpaul bge_hostaddr bge_addr; 2271153437Syongari#if BYTE_ORDER == LITTLE_ENDIAN 2272159395Sglebius uint16_t bge_flags; 2273159395Sglebius uint16_t bge_len; 2274159395Sglebius uint16_t bge_vlan_tag; 2275199671Syongari uint16_t bge_mss; 2276153437Syongari#else 2277159395Sglebius uint16_t bge_len; 2278159395Sglebius uint16_t bge_flags; 2279199671Syongari uint16_t bge_mss; 2280159395Sglebius uint16_t bge_vlan_tag; 2281153437Syongari#endif 228284059Swpaul}; 228384059Swpaul 2284166676Sjkim#define BGE_TXBDFLAG_TCP_UDP_CSUM 0x0001 2285166676Sjkim#define BGE_TXBDFLAG_IP_CSUM 0x0002 2286166676Sjkim#define BGE_TXBDFLAG_END 0x0004 2287166676Sjkim#define BGE_TXBDFLAG_IP_FRAG 0x0008 2288214428Syongari#define BGE_TXBDFLAG_JUMBO_FRAME 0x0008 /* 5717 */ 2289166676Sjkim#define BGE_TXBDFLAG_IP_FRAG_END 0x0010 2290214428Syongari#define BGE_TXBDFLAG_HDRLEN_BIT2 0x0010 /* 5717 */ 2291214428Syongari#define BGE_TXBDFLAG_SNAP 0x0020 /* 5717 */ 2292166676Sjkim#define BGE_TXBDFLAG_VLAN_TAG 0x0040 2293166676Sjkim#define BGE_TXBDFLAG_COAL_NOW 0x0080 2294166676Sjkim#define BGE_TXBDFLAG_CPU_PRE_DMA 0x0100 2295166676Sjkim#define BGE_TXBDFLAG_CPU_POST_DMA 0x0200 2296214428Syongari#define BGE_TXBDFLAG_HDRLEN_BIT3 0x0400 /* 5717 */ 2297214428Syongari#define BGE_TXBDFLAG_HDRLEN_BIT4 0x0800 /* 5717 */ 2298166676Sjkim#define BGE_TXBDFLAG_INSERT_SRC_ADDR 0x1000 2299214428Syongari#define BGE_TXBDFLAG_HDRLEN_BIT5 0x1000 /* 5717 */ 2300214428Syongari#define BGE_TXBDFLAG_HDRLEN_BIT6 0x2000 /* 5717 */ 2301214428Syongari#define BGE_TXBDFLAG_HDRLEN_BIT7 0x4000 /* 5717 */ 2302166676Sjkim#define BGE_TXBDFLAG_CHOOSE_SRC_ADDR 0x6000 2303166676Sjkim#define BGE_TXBDFLAG_NO_CRC 0x8000 230484059Swpaul 2305214428Syongari#define BGE_TXBDFLAG_MSS_SIZE_MASK 0x3FFF /* 5717 */ 2306214428Syongari/* Bits [1:0] of the MSS header length. */ 2307214428Syongari#define BGE_TXBDFLAG_MSS_HDRLEN_MASK 0xC000 /* 5717 */ 2308214428Syongari 2309166676Sjkim#define BGE_NIC_TXRING_ADDR(ringno, size) \ 231084059Swpaul BGE_SEND_RING_1_TO_4 + \ 231184059Swpaul ((ringno * sizeof(struct bge_tx_bd) * size) / 4) 231284059Swpaul 231384059Swpaulstruct bge_rx_bd { 231484059Swpaul bge_hostaddr bge_addr; 2315153437Syongari#if BYTE_ORDER == LITTLE_ENDIAN 2316159395Sglebius uint16_t bge_len; 2317159395Sglebius uint16_t bge_idx; 2318159395Sglebius uint16_t bge_flags; 2319159395Sglebius uint16_t bge_type; 2320159395Sglebius uint16_t bge_tcp_udp_csum; 2321159395Sglebius uint16_t bge_ip_csum; 2322159395Sglebius uint16_t bge_vlan_tag; 2323159395Sglebius uint16_t bge_error_flag; 2324153437Syongari#else 2325159395Sglebius uint16_t bge_idx; 2326159395Sglebius uint16_t bge_len; 2327159395Sglebius uint16_t bge_type; 2328159395Sglebius uint16_t bge_flags; 2329159395Sglebius uint16_t bge_ip_csum; 2330159395Sglebius uint16_t bge_tcp_udp_csum; 2331159395Sglebius uint16_t bge_error_flag; 2332159395Sglebius uint16_t bge_vlan_tag; 2333153437Syongari#endif 2334159395Sglebius uint32_t bge_rsvd; 2335159395Sglebius uint32_t bge_opaque; 233684059Swpaul}; 233784059Swpaul 2338153239Sglebiusstruct bge_extrx_bd { 2339153239Sglebius bge_hostaddr bge_addr1; 2340153239Sglebius bge_hostaddr bge_addr2; 2341153239Sglebius bge_hostaddr bge_addr3; 2342153437Syongari#if BYTE_ORDER == LITTLE_ENDIAN 2343159395Sglebius uint16_t bge_len2; 2344159395Sglebius uint16_t bge_len1; 2345159395Sglebius uint16_t bge_rsvd1; 2346159395Sglebius uint16_t bge_len3; 2347153437Syongari#else 2348159395Sglebius uint16_t bge_len1; 2349159395Sglebius uint16_t bge_len2; 2350159395Sglebius uint16_t bge_len3; 2351159395Sglebius uint16_t bge_rsvd1; 2352153437Syongari#endif 2353153239Sglebius bge_hostaddr bge_addr0; 2354153437Syongari#if BYTE_ORDER == LITTLE_ENDIAN 2355159395Sglebius uint16_t bge_len0; 2356159395Sglebius uint16_t bge_idx; 2357159395Sglebius uint16_t bge_flags; 2358159395Sglebius uint16_t bge_type; 2359159395Sglebius uint16_t bge_tcp_udp_csum; 2360159395Sglebius uint16_t bge_ip_csum; 2361159395Sglebius uint16_t bge_vlan_tag; 2362159395Sglebius uint16_t bge_error_flag; 2363153437Syongari#else 2364159395Sglebius uint16_t bge_idx; 2365159395Sglebius uint16_t bge_len0; 2366159395Sglebius uint16_t bge_type; 2367159395Sglebius uint16_t bge_flags; 2368159395Sglebius uint16_t bge_ip_csum; 2369159395Sglebius uint16_t bge_tcp_udp_csum; 2370159395Sglebius uint16_t bge_error_flag; 2371159395Sglebius uint16_t bge_vlan_tag; 2372153437Syongari#endif 2373159395Sglebius uint32_t bge_rsvd0; 2374159395Sglebius uint32_t bge_opaque; 2375153239Sglebius}; 2376153239Sglebius 2377166676Sjkim#define BGE_RXBDFLAG_END 0x0004 2378166676Sjkim#define BGE_RXBDFLAG_JUMBO_RING 0x0020 2379166676Sjkim#define BGE_RXBDFLAG_VLAN_TAG 0x0040 2380166676Sjkim#define BGE_RXBDFLAG_ERROR 0x0400 2381166676Sjkim#define BGE_RXBDFLAG_MINI_RING 0x0800 2382166676Sjkim#define BGE_RXBDFLAG_IP_CSUM 0x1000 2383166676Sjkim#define BGE_RXBDFLAG_TCP_UDP_CSUM 0x2000 2384166676Sjkim#define BGE_RXBDFLAG_TCP_UDP_IS_TCP 0x4000 2385214428Syongari#define BGE_RXBDFLAG_IPV6 0x8000 238684059Swpaul 2387166676Sjkim#define BGE_RXERRFLAG_BAD_CRC 0x0001 2388166676Sjkim#define BGE_RXERRFLAG_COLL_DETECT 0x0002 2389166676Sjkim#define BGE_RXERRFLAG_LINK_LOST 0x0004 2390166676Sjkim#define BGE_RXERRFLAG_PHY_DECODE_ERR 0x0008 2391166676Sjkim#define BGE_RXERRFLAG_MAC_ABORT 0x0010 2392166676Sjkim#define BGE_RXERRFLAG_RUNT 0x0020 2393166676Sjkim#define BGE_RXERRFLAG_TRUNC_NO_RSRCS 0x0040 2394166676Sjkim#define BGE_RXERRFLAG_GIANT 0x0080 2395214428Syongari#define BGE_RXERRFLAG_IP_CSUM_NOK 0x1000 /* 5717 */ 239684059Swpaul 239784059Swpaulstruct bge_sts_idx { 2398153437Syongari#if BYTE_ORDER == LITTLE_ENDIAN 2399159395Sglebius uint16_t bge_rx_prod_idx; 2400159395Sglebius uint16_t bge_tx_cons_idx; 2401153437Syongari#else 2402159395Sglebius uint16_t bge_tx_cons_idx; 2403159395Sglebius uint16_t bge_rx_prod_idx; 2404153437Syongari#endif 240584059Swpaul}; 240684059Swpaul 240784059Swpaulstruct bge_status_block { 2408159395Sglebius uint32_t bge_status; 2409214428Syongari uint32_t bge_status_tag; 2410153437Syongari#if BYTE_ORDER == LITTLE_ENDIAN 2411159395Sglebius uint16_t bge_rx_jumbo_cons_idx; 2412159395Sglebius uint16_t bge_rx_std_cons_idx; 2413159395Sglebius uint16_t bge_rx_mini_cons_idx; 2414159395Sglebius uint16_t bge_rsvd1; 2415153437Syongari#else 2416159395Sglebius uint16_t bge_rx_std_cons_idx; 2417159395Sglebius uint16_t bge_rx_jumbo_cons_idx; 2418159395Sglebius uint16_t bge_rsvd1; 2419159395Sglebius uint16_t bge_rx_mini_cons_idx; 2420153437Syongari#endif 242184059Swpaul struct bge_sts_idx bge_idx[16]; 242284059Swpaul}; 242384059Swpaul 2424166676Sjkim#define BGE_STATFLAG_UPDATED 0x00000001 2425166676Sjkim#define BGE_STATFLAG_LINKSTATE_CHANGED 0x00000002 2426166676Sjkim#define BGE_STATFLAG_ERROR 0x00000004 242784059Swpaul 242884059Swpaul 242984059Swpaul/* 243084059Swpaul * Broadcom Vendor ID 243184059Swpaul * (Note: the BCM570x still defaults to the Alteon PCI vendor ID 243284059Swpaul * even though they're now manufactured by Broadcom) 243384059Swpaul */ 2434166676Sjkim#define BCOM_VENDORID 0x14E4 2435166676Sjkim#define BCOM_DEVICEID_BCM5700 0x1644 2436166676Sjkim#define BCOM_DEVICEID_BCM5701 0x1645 2437166676Sjkim#define BCOM_DEVICEID_BCM5702 0x1646 2438166676Sjkim#define BCOM_DEVICEID_BCM5702X 0x16A6 2439166676Sjkim#define BCOM_DEVICEID_BCM5702_ALT 0x16C6 2440166676Sjkim#define BCOM_DEVICEID_BCM5703 0x1647 2441166676Sjkim#define BCOM_DEVICEID_BCM5703X 0x16A7 2442166676Sjkim#define BCOM_DEVICEID_BCM5703_ALT 0x16C7 2443166676Sjkim#define BCOM_DEVICEID_BCM5704C 0x1648 2444166676Sjkim#define BCOM_DEVICEID_BCM5704S 0x16A8 2445166676Sjkim#define BCOM_DEVICEID_BCM5704S_ALT 0x1649 2446166676Sjkim#define BCOM_DEVICEID_BCM5705 0x1653 2447166676Sjkim#define BCOM_DEVICEID_BCM5705K 0x1654 2448166676Sjkim#define BCOM_DEVICEID_BCM5705F 0x166E 2449166676Sjkim#define BCOM_DEVICEID_BCM5705M 0x165D 2450166676Sjkim#define BCOM_DEVICEID_BCM5705M_ALT 0x165E 2451166676Sjkim#define BCOM_DEVICEID_BCM5714C 0x1668 2452166676Sjkim#define BCOM_DEVICEID_BCM5714S 0x1669 2453166676Sjkim#define BCOM_DEVICEID_BCM5715 0x1678 2454166676Sjkim#define BCOM_DEVICEID_BCM5715S 0x1679 2455214428Syongari#define BCOM_DEVICEID_BCM5717 0x1655 2456300985Ssephe#define BCOM_DEVICEID_BCM5717C 0x1665 2457214428Syongari#define BCOM_DEVICEID_BCM5718 0x1656 2458221818Syongari#define BCOM_DEVICEID_BCM5719 0x1657 2459226871Syongari#define BCOM_DEVICEID_BCM5720_PP 0x1658 /* Not released to public. */ 2460226871Syongari#define BCOM_DEVICEID_BCM5720 0x165F 2461166676Sjkim#define BCOM_DEVICEID_BCM5721 0x1659 2462176883Sjhb#define BCOM_DEVICEID_BCM5722 0x165A 2463197832Sstas#define BCOM_DEVICEID_BCM5723 0x165B 2464253483Syongari#define BCOM_DEVICEID_BCM5725 0x1643 2465253483Syongari#define BCOM_DEVICEID_BCM5727 0x16F3 2466166676Sjkim#define BCOM_DEVICEID_BCM5750 0x1676 2467166676Sjkim#define BCOM_DEVICEID_BCM5750M 0x167C 2468166676Sjkim#define BCOM_DEVICEID_BCM5751 0x1677 2469166676Sjkim#define BCOM_DEVICEID_BCM5751F 0x167E 2470166676Sjkim#define BCOM_DEVICEID_BCM5751M 0x167D 2471166676Sjkim#define BCOM_DEVICEID_BCM5752 0x1600 2472166676Sjkim#define BCOM_DEVICEID_BCM5752M 0x1601 2473166676Sjkim#define BCOM_DEVICEID_BCM5753 0x16F7 2474166676Sjkim#define BCOM_DEVICEID_BCM5753F 0x16FE 2475166676Sjkim#define BCOM_DEVICEID_BCM5753M 0x16FD 2476166676Sjkim#define BCOM_DEVICEID_BCM5754 0x167A 2477166676Sjkim#define BCOM_DEVICEID_BCM5754M 0x1672 2478166676Sjkim#define BCOM_DEVICEID_BCM5755 0x167B 2479166676Sjkim#define BCOM_DEVICEID_BCM5755M 0x1673 2480202268Sdelphij#define BCOM_DEVICEID_BCM5756 0x1674 2481197832Sstas#define BCOM_DEVICEID_BCM5761 0x1681 2482197832Sstas#define BCOM_DEVICEID_BCM5761E 0x1680 2483197832Sstas#define BCOM_DEVICEID_BCM5761S 0x1688 2484197832Sstas#define BCOM_DEVICEID_BCM5761SE 0x1689 2485253483Syongari#define BCOM_DEVICEID_BCM5762 0x1687 2486197832Sstas#define BCOM_DEVICEID_BCM5764 0x1684 2487166676Sjkim#define BCOM_DEVICEID_BCM5780 0x166A 2488166676Sjkim#define BCOM_DEVICEID_BCM5780S 0x166B 2489166676Sjkim#define BCOM_DEVICEID_BCM5781 0x16DD 2490166676Sjkim#define BCOM_DEVICEID_BCM5782 0x1696 2491197832Sstas#define BCOM_DEVICEID_BCM5784 0x1698 2492197832Sstas#define BCOM_DEVICEID_BCM5785F 0x16a0 2493197832Sstas#define BCOM_DEVICEID_BCM5785G 0x1699 2494166676Sjkim#define BCOM_DEVICEID_BCM5786 0x169A 2495166676Sjkim#define BCOM_DEVICEID_BCM5787 0x169B 2496166676Sjkim#define BCOM_DEVICEID_BCM5787M 0x1693 2497197832Sstas#define BCOM_DEVICEID_BCM5787F 0x167f 2498166676Sjkim#define BCOM_DEVICEID_BCM5788 0x169C 2499166676Sjkim#define BCOM_DEVICEID_BCM5789 0x169D 2500166676Sjkim#define BCOM_DEVICEID_BCM5901 0x170D 2501166676Sjkim#define BCOM_DEVICEID_BCM5901A2 0x170E 2502166676Sjkim#define BCOM_DEVICEID_BCM5903M 0x16FF 2503178667Sjhb#define BCOM_DEVICEID_BCM5906 0x1712 2504178667Sjhb#define BCOM_DEVICEID_BCM5906M 0x1713 2505197832Sstas#define BCOM_DEVICEID_BCM57760 0x1690 2506221445Syongari#define BCOM_DEVICEID_BCM57761 0x16B0 2507243686Syongari#define BCOM_DEVICEID_BCM57762 0x1682 2508258830Syongari#define BCOM_DEVICEID_BCM57764 0x1642 2509221445Syongari#define BCOM_DEVICEID_BCM57765 0x16B4 2510243686Syongari#define BCOM_DEVICEID_BCM57766 0x1686 2511258830Syongari#define BCOM_DEVICEID_BCM57767 0x1683 2512197832Sstas#define BCOM_DEVICEID_BCM57780 0x1692 2513221445Syongari#define BCOM_DEVICEID_BCM57781 0x16B1 2514258830Syongari#define BCOM_DEVICEID_BCM57782 0x16B7 2515221445Syongari#define BCOM_DEVICEID_BCM57785 0x16B5 2516258830Syongari#define BCOM_DEVICEID_BCM57786 0x16B3 2517258830Syongari#define BCOM_DEVICEID_BCM57787 0x1641 2518197832Sstas#define BCOM_DEVICEID_BCM57788 0x1691 2519197832Sstas#define BCOM_DEVICEID_BCM57790 0x1694 2520221445Syongari#define BCOM_DEVICEID_BCM57791 0x16B2 2521221445Syongari#define BCOM_DEVICEID_BCM57795 0x16B6 252284059Swpaul 252384059Swpaul/* 252484059Swpaul * Alteon AceNIC PCI vendor/device ID. 252584059Swpaul */ 2526166676Sjkim#define ALTEON_VENDORID 0x12AE 2527166676Sjkim#define ALTEON_DEVICEID_ACENIC 0x0001 2528166676Sjkim#define ALTEON_DEVICEID_ACENIC_COPPER 0x0002 2529166676Sjkim#define ALTEON_DEVICEID_BCM5700 0x0003 2530166676Sjkim#define ALTEON_DEVICEID_BCM5701 0x0004 253184059Swpaul 253284059Swpaul/* 2533162982Sglebius * 3Com 3c996 PCI vendor/device ID. 253484059Swpaul */ 2535166676Sjkim#define TC_VENDORID 0x10B7 2536166676Sjkim#define TC_DEVICEID_3C996 0x0003 253784059Swpaul 253884059Swpaul/* 253984059Swpaul * SysKonnect PCI vendor ID 254084059Swpaul */ 2541166676Sjkim#define SK_VENDORID 0x1148 2542166676Sjkim#define SK_DEVICEID_ALTIMA 0x4400 2543166676Sjkim#define SK_SUBSYSID_9D21 0x4421 2544166676Sjkim#define SK_SUBSYSID_9D41 0x4441 254584059Swpaul 254684059Swpaul/* 254789835Sjdp * Altima PCI vendor/device ID. 254889835Sjdp */ 2549166676Sjkim#define ALTIMA_VENDORID 0x173b 2550166676Sjkim#define ALTIMA_DEVICE_AC1000 0x03e8 2551166676Sjkim#define ALTIMA_DEVICE_AC1002 0x03e9 2552166676Sjkim#define ALTIMA_DEVICE_AC9100 0x03ea 255389835Sjdp 255489835Sjdp/* 2555119157Sambrisko * Dell PCI vendor ID 2556119157Sambrisko */ 2557119157Sambrisko 2558166676Sjkim#define DELL_VENDORID 0x1028 2559119157Sambrisko 2560119157Sambrisko/* 2561159637Sglebius * Apple PCI vendor ID. 2562159637Sglebius */ 2563166676Sjkim#define APPLE_VENDORID 0x106b 2564166676Sjkim#define APPLE_DEVICE_BCM5701 0x1645 2565159637Sglebius 2566159637Sglebius/* 2567169152Smarius * Sun PCI vendor ID 2568169152Smarius */ 2569169152Smarius#define SUN_VENDORID 0x108e 2570169152Smarius 2571169152Smarius/* 2572197832Sstas * Fujitsu vendor/device IDs 2573197832Sstas */ 2574197832Sstas#define FJTSU_VENDORID 0x10cf 2575197832Sstas#define FJTSU_DEVICEID_PW008GE5 0x11a1 2576197832Sstas#define FJTSU_DEVICEID_PW008GE4 0x11a2 2577197832Sstas#define FJTSU_DEVICEID_PP250450 0x11cc /* PRIMEPOWER250/450 LAN */ 2578197832Sstas 2579197832Sstas/* 258084059Swpaul * Offset of MAC address inside EEPROM. 258184059Swpaul */ 2582166676Sjkim#define BGE_EE_MAC_OFFSET 0x7C 2583178667Sjhb#define BGE_EE_MAC_OFFSET_5906 0x10 2584166676Sjkim#define BGE_EE_HWCFG_OFFSET 0xC8 258584059Swpaul 2586166676Sjkim#define BGE_HWCFG_VOLTAGE 0x00000003 2587166676Sjkim#define BGE_HWCFG_PHYLED_MODE 0x0000000C 2588166676Sjkim#define BGE_HWCFG_MEDIA 0x00000030 2589166676Sjkim#define BGE_HWCFG_ASF 0x00000080 259093751Swpaul 2591166676Sjkim#define BGE_VOLTAGE_1POINT3 0x00000000 2592166676Sjkim#define BGE_VOLTAGE_1POINT8 0x00000001 259393751Swpaul 2594166676Sjkim#define BGE_PHYLEDMODE_UNSPEC 0x00000000 2595166676Sjkim#define BGE_PHYLEDMODE_TRIPLELED 0x00000004 2596166676Sjkim#define BGE_PHYLEDMODE_SINGLELED 0x00000008 259793751Swpaul 2598166676Sjkim#define BGE_MEDIA_UNSPEC 0x00000000 2599166676Sjkim#define BGE_MEDIA_COPPER 0x00000010 2600166676Sjkim#define BGE_MEDIA_FIBER 0x00000020 260193751Swpaul 2602166676Sjkim#define BGE_TICKS_PER_SEC 1000000 260384059Swpaul 260484059Swpaul/* 260584059Swpaul * Ring size constants. 260684059Swpaul */ 2607166676Sjkim#define BGE_EVENT_RING_CNT 256 2608166676Sjkim#define BGE_CMD_RING_CNT 64 2609166676Sjkim#define BGE_STD_RX_RING_CNT 512 2610166676Sjkim#define BGE_JUMBO_RX_RING_CNT 256 2611166676Sjkim#define BGE_MINI_RX_RING_CNT 1024 2612166676Sjkim#define BGE_RETURN_RING_CNT 1024 261384059Swpaul 2614117659Swpaul/* 5705 has smaller return ring size */ 2615117659Swpaul 2616166676Sjkim#define BGE_RETURN_RING_CNT_5705 512 2617117659Swpaul 261884059Swpaul/* 261984059Swpaul * Possible TX ring sizes. 262084059Swpaul */ 2621166676Sjkim#define BGE_TX_RING_CNT_128 128 2622166676Sjkim#define BGE_TX_RING_BASE_128 0x3800 262384059Swpaul 2624166676Sjkim#define BGE_TX_RING_CNT_256 256 2625166676Sjkim#define BGE_TX_RING_BASE_256 0x3000 262684059Swpaul 2627166676Sjkim#define BGE_TX_RING_CNT_512 512 2628166676Sjkim#define BGE_TX_RING_BASE_512 0x2000 262984059Swpaul 2630166676Sjkim#define BGE_TX_RING_CNT BGE_TX_RING_CNT_512 2631166676Sjkim#define BGE_TX_RING_BASE BGE_TX_RING_BASE_512 263284059Swpaul 263384059Swpaul/* 263484059Swpaul * Tigon III statistics counters. 263584059Swpaul */ 2636117659Swpaul/* Statistics maintained MAC Receive block. */ 2637117659Swpaulstruct bge_rx_mac_stats { 263884059Swpaul bge_hostaddr ifHCInOctets; 263984059Swpaul bge_hostaddr Reserved1; 264084059Swpaul bge_hostaddr etherStatsFragments; 264184059Swpaul bge_hostaddr ifHCInUcastPkts; 264284059Swpaul bge_hostaddr ifHCInMulticastPkts; 264384059Swpaul bge_hostaddr ifHCInBroadcastPkts; 264484059Swpaul bge_hostaddr dot3StatsFCSErrors; 264584059Swpaul bge_hostaddr dot3StatsAlignmentErrors; 264684059Swpaul bge_hostaddr xonPauseFramesReceived; 264784059Swpaul bge_hostaddr xoffPauseFramesReceived; 264884059Swpaul bge_hostaddr macControlFramesReceived; 264984059Swpaul bge_hostaddr xoffStateEntered; 265084059Swpaul bge_hostaddr dot3StatsFramesTooLong; 265184059Swpaul bge_hostaddr etherStatsJabbers; 265284059Swpaul bge_hostaddr etherStatsUndersizePkts; 265384059Swpaul bge_hostaddr inRangeLengthError; 265484059Swpaul bge_hostaddr outRangeLengthError; 265584059Swpaul bge_hostaddr etherStatsPkts64Octets; 265684059Swpaul bge_hostaddr etherStatsPkts65Octetsto127Octets; 265784059Swpaul bge_hostaddr etherStatsPkts128Octetsto255Octets; 265884059Swpaul bge_hostaddr etherStatsPkts256Octetsto511Octets; 265984059Swpaul bge_hostaddr etherStatsPkts512Octetsto1023Octets; 266084059Swpaul bge_hostaddr etherStatsPkts1024Octetsto1522Octets; 266184059Swpaul bge_hostaddr etherStatsPkts1523Octetsto2047Octets; 266284059Swpaul bge_hostaddr etherStatsPkts2048Octetsto4095Octets; 266384059Swpaul bge_hostaddr etherStatsPkts4096Octetsto8191Octets; 266484059Swpaul bge_hostaddr etherStatsPkts8192Octetsto9022Octets; 2665117659Swpaul}; 266684059Swpaul 266784059Swpaul 2668117659Swpaul/* Statistics maintained MAC Transmit block. */ 2669117659Swpaulstruct bge_tx_mac_stats { 267084059Swpaul bge_hostaddr ifHCOutOctets; 267184059Swpaul bge_hostaddr Reserved2; 267284059Swpaul bge_hostaddr etherStatsCollisions; 267384059Swpaul bge_hostaddr outXonSent; 267484059Swpaul bge_hostaddr outXoffSent; 267584059Swpaul bge_hostaddr flowControlDone; 267684059Swpaul bge_hostaddr dot3StatsInternalMacTransmitErrors; 267784059Swpaul bge_hostaddr dot3StatsSingleCollisionFrames; 267884059Swpaul bge_hostaddr dot3StatsMultipleCollisionFrames; 267984059Swpaul bge_hostaddr dot3StatsDeferredTransmissions; 268084059Swpaul bge_hostaddr Reserved3; 268184059Swpaul bge_hostaddr dot3StatsExcessiveCollisions; 268284059Swpaul bge_hostaddr dot3StatsLateCollisions; 268384059Swpaul bge_hostaddr dot3Collided2Times; 268484059Swpaul bge_hostaddr dot3Collided3Times; 268584059Swpaul bge_hostaddr dot3Collided4Times; 268684059Swpaul bge_hostaddr dot3Collided5Times; 268784059Swpaul bge_hostaddr dot3Collided6Times; 268884059Swpaul bge_hostaddr dot3Collided7Times; 268984059Swpaul bge_hostaddr dot3Collided8Times; 269084059Swpaul bge_hostaddr dot3Collided9Times; 269184059Swpaul bge_hostaddr dot3Collided10Times; 269284059Swpaul bge_hostaddr dot3Collided11Times; 269384059Swpaul bge_hostaddr dot3Collided12Times; 269484059Swpaul bge_hostaddr dot3Collided13Times; 269584059Swpaul bge_hostaddr dot3Collided14Times; 269684059Swpaul bge_hostaddr dot3Collided15Times; 269784059Swpaul bge_hostaddr ifHCOutUcastPkts; 269884059Swpaul bge_hostaddr ifHCOutMulticastPkts; 269984059Swpaul bge_hostaddr ifHCOutBroadcastPkts; 270084059Swpaul bge_hostaddr dot3StatsCarrierSenseErrors; 270184059Swpaul bge_hostaddr ifOutDiscards; 270284059Swpaul bge_hostaddr ifOutErrors; 2703117659Swpaul}; 270484059Swpaul 2705117659Swpaul/* Stats counters access through registers */ 2706213283Syongaristruct bge_mac_stats { 2707213283Syongari /* TX MAC statistics */ 2708213283Syongari uint64_t ifHCOutOctets; 2709213283Syongari uint64_t Reserved0; 2710213283Syongari uint64_t etherStatsCollisions; 2711213283Syongari uint64_t outXonSent; 2712213283Syongari uint64_t outXoffSent; 2713213283Syongari uint64_t Reserved1; 2714213283Syongari uint64_t dot3StatsInternalMacTransmitErrors; 2715213283Syongari uint64_t dot3StatsSingleCollisionFrames; 2716213283Syongari uint64_t dot3StatsMultipleCollisionFrames; 2717213283Syongari uint64_t dot3StatsDeferredTransmissions; 2718213283Syongari uint64_t Reserved2; 2719213283Syongari uint64_t dot3StatsExcessiveCollisions; 2720213283Syongari uint64_t dot3StatsLateCollisions; 2721213283Syongari uint64_t Reserved3[14]; 2722213283Syongari uint64_t ifHCOutUcastPkts; 2723213283Syongari uint64_t ifHCOutMulticastPkts; 2724213283Syongari uint64_t ifHCOutBroadcastPkts; 2725213283Syongari uint64_t Reserved4[2]; 2726213283Syongari /* RX MAC statistics */ 2727213283Syongari uint64_t ifHCInOctets; 2728213283Syongari uint64_t Reserved5; 2729213283Syongari uint64_t etherStatsFragments; 2730213283Syongari uint64_t ifHCInUcastPkts; 2731213283Syongari uint64_t ifHCInMulticastPkts; 2732213283Syongari uint64_t ifHCInBroadcastPkts; 2733213283Syongari uint64_t dot3StatsFCSErrors; 2734213283Syongari uint64_t dot3StatsAlignmentErrors; 2735213283Syongari uint64_t xonPauseFramesReceived; 2736213283Syongari uint64_t xoffPauseFramesReceived; 2737213283Syongari uint64_t macControlFramesReceived; 2738213283Syongari uint64_t xoffStateEntered; 2739213283Syongari uint64_t dot3StatsFramesTooLong; 2740213283Syongari uint64_t etherStatsJabbers; 2741213283Syongari uint64_t etherStatsUndersizePkts; 2742213283Syongari /* Receive List Placement control */ 2743213283Syongari uint64_t FramesDroppedDueToFilters; 2744213283Syongari uint64_t DmaWriteQueueFull; 2745213283Syongari uint64_t DmaWriteHighPriQueueFull; 2746213283Syongari uint64_t NoMoreRxBDs; 2747213283Syongari uint64_t InputDiscards; 2748213283Syongari uint64_t InputErrors; 2749213283Syongari uint64_t RecvThresholdHit; 2750117659Swpaul}; 2751117659Swpaul 2752117659Swpaulstruct bge_stats { 2753159395Sglebius uint8_t Reserved0[256]; 2754117659Swpaul 2755117659Swpaul /* Statistics maintained by Receive MAC. */ 2756117659Swpaul struct bge_rx_mac_stats rxstats; 2757117659Swpaul 2758117659Swpaul bge_hostaddr Unused1[37]; 2759117659Swpaul 2760117659Swpaul /* Statistics maintained by Transmit MAC. */ 2761117659Swpaul struct bge_tx_mac_stats txstats; 2762117659Swpaul 276384059Swpaul bge_hostaddr Unused2[31]; 276484059Swpaul 276584059Swpaul /* Statistics maintained by Receive List Placement. */ 276684059Swpaul bge_hostaddr COSIfHCInPkts[16]; 276784059Swpaul bge_hostaddr COSFramesDroppedDueToFilters; 276884059Swpaul bge_hostaddr nicDmaWriteQueueFull; 276984059Swpaul bge_hostaddr nicDmaWriteHighPriQueueFull; 277084059Swpaul bge_hostaddr nicNoMoreRxBDs; 277184059Swpaul bge_hostaddr ifInDiscards; 277284059Swpaul bge_hostaddr ifInErrors; 277384059Swpaul bge_hostaddr nicRecvThresholdHit; 277484059Swpaul 277584059Swpaul bge_hostaddr Unused3[9]; 277684059Swpaul 277784059Swpaul /* Statistics maintained by Send Data Initiator. */ 277884059Swpaul bge_hostaddr COSIfHCOutPkts[16]; 277984059Swpaul bge_hostaddr nicDmaReadQueueFull; 278084059Swpaul bge_hostaddr nicDmaReadHighPriQueueFull; 278184059Swpaul bge_hostaddr nicSendDataCompQueueFull; 278284059Swpaul 278384059Swpaul /* Statistics maintained by Host Coalescing. */ 278484059Swpaul bge_hostaddr nicRingSetSendProdIndex; 278584059Swpaul bge_hostaddr nicRingStatusUpdate; 278684059Swpaul bge_hostaddr nicInterrupts; 278784059Swpaul bge_hostaddr nicAvoidedInterrupts; 278884059Swpaul bge_hostaddr nicSendThresholdHit; 278984059Swpaul 2790159395Sglebius uint8_t Reserved4[320]; 279184059Swpaul}; 279284059Swpaul 279384059Swpaul/* 279484059Swpaul * Tigon general information block. This resides in host memory 279584059Swpaul * and contains the status counters, ring control blocks and 279684059Swpaul * producer pointers. 279784059Swpaul */ 279884059Swpaul 279984059Swpaulstruct bge_gib { 280084059Swpaul struct bge_stats bge_stats; 280184059Swpaul struct bge_rcb bge_tx_rcb[16]; 280284059Swpaul struct bge_rcb bge_std_rx_rcb; 280384059Swpaul struct bge_rcb bge_jumbo_rx_rcb; 280484059Swpaul struct bge_rcb bge_mini_rx_rcb; 280584059Swpaul struct bge_rcb bge_return_rcb; 280684059Swpaul}; 280784059Swpaul 2808166676Sjkim#define BGE_FRAMELEN 1518 2809166676Sjkim#define BGE_MAX_FRAMELEN 1536 2810166676Sjkim#define BGE_JUMBO_FRAMELEN 9018 2811166676Sjkim#define BGE_JUMBO_MTU (BGE_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN) 2812166676Sjkim#define BGE_MIN_FRAMELEN 60 281384059Swpaul 281484059Swpaul/* 281584059Swpaul * Other utility macros. 281684059Swpaul */ 2817166676Sjkim#define BGE_INC(x, y) (x) = (x + 1) % y 281884059Swpaul 281984059Swpaul/* 2820241438Syongari * BAR0 MAC register access macros. The Tigon always uses memory mapped register 282184059Swpaul * accesses and all registers must be accessed with 32 bit operations. 282284059Swpaul */ 282384059Swpaul 2824166676Sjkim#define CSR_WRITE_4(sc, reg, val) \ 2825183896Smarius bus_write_4(sc->bge_res, reg, val) 282684059Swpaul 2827166676Sjkim#define CSR_READ_4(sc, reg) \ 2828183896Smarius bus_read_4(sc->bge_res, reg) 282984059Swpaul 2830166676Sjkim#define BGE_SETBIT(sc, reg, x) \ 2831106696Salfred CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) | (x))) 2832166676Sjkim#define BGE_CLRBIT(sc, reg, x) \ 2833106696Salfred CSR_WRITE_4(sc, reg, (CSR_READ_4(sc, reg) & ~(x))) 283484059Swpaul 2835241438Syongari/* BAR2 APE register access macros. */ 2836241438Syongari#define APE_WRITE_4(sc, reg, val) \ 2837241438Syongari bus_write_4(sc->bge_res2, reg, val) 2838241438Syongari 2839241438Syongari#define APE_READ_4(sc, reg) \ 2840241438Syongari bus_read_4(sc->bge_res2, reg) 2841241438Syongari 2842241438Syongari#define APE_SETBIT(sc, reg, x) \ 2843241438Syongari APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) | (x))) 2844241438Syongari#define APE_CLRBIT(sc, reg, x) \ 2845241438Syongari APE_WRITE_4(sc, reg, (APE_READ_4(sc, reg) & ~(x))) 2846241438Syongari 2847166676Sjkim#define PCI_SETBIT(dev, reg, x, s) \ 2848106696Salfred pci_write_config(dev, reg, (pci_read_config(dev, reg, s) | (x)), s) 2849166676Sjkim#define PCI_CLRBIT(dev, reg, x, s) \ 2850106696Salfred pci_write_config(dev, reg, (pci_read_config(dev, reg, s) & ~(x)), s) 285184059Swpaul 285284059Swpaul/* 2853208917Syongari * Memory management stuff. 285484059Swpaul */ 285584059Swpaul 2856166676Sjkim#define BGE_NSEG_JUMBO 4 2857263957Syongari#define BGE_NSEG_NEW 35 2858199671Syongari#define BGE_TSOSEG_SZ 4096 2859153239Sglebius 2860199670Syongari/* Maximum DMA address for controllers that have 40bit DMA address bug. */ 2861199670Syongari#if (BUS_SPACE_MAXADDR < 0xFFFFFFFFFF) 2862199670Syongari#define BGE_DMA_MAXADDR BUS_SPACE_MAXADDR 2863199670Syongari#else 2864199670Syongari#define BGE_DMA_MAXADDR 0xFFFFFFFFFF 2865199670Syongari#endif 2866199670Syongari 286784059Swpaul/* 286884059Swpaul * Ring structures. Most of these reside in host memory and we tell 286984059Swpaul * the NIC where they are via the ring control blocks. The exceptions 287084059Swpaul * are the tx and command rings, which live in NIC memory and which 287184059Swpaul * we access via the shared memory window. 287284059Swpaul */ 2873118026Swpaul 287484059Swpaulstruct bge_ring_data { 2875118026Swpaul struct bge_rx_bd *bge_rx_std_ring; 2876118026Swpaul bus_addr_t bge_rx_std_ring_paddr; 2877153239Sglebius struct bge_extrx_bd *bge_rx_jumbo_ring; 2878118026Swpaul bus_addr_t bge_rx_jumbo_ring_paddr; 2879118026Swpaul struct bge_rx_bd *bge_rx_return_ring; 2880118026Swpaul bus_addr_t bge_rx_return_ring_paddr; 2881118026Swpaul struct bge_tx_bd *bge_tx_ring; 2882118026Swpaul bus_addr_t bge_tx_ring_paddr; 2883118026Swpaul struct bge_status_block *bge_status_block; 2884118026Swpaul bus_addr_t bge_status_block_paddr; 2885118026Swpaul struct bge_stats *bge_stats; 2886118026Swpaul bus_addr_t bge_stats_paddr; 288784059Swpaul struct bge_gib bge_info; 288884059Swpaul}; 288984059Swpaul 2890166676Sjkim#define BGE_STD_RX_RING_SZ \ 2891118026Swpaul (sizeof(struct bge_rx_bd) * BGE_STD_RX_RING_CNT) 2892166676Sjkim#define BGE_JUMBO_RX_RING_SZ \ 2893153239Sglebius (sizeof(struct bge_extrx_bd) * BGE_JUMBO_RX_RING_CNT) 2894166676Sjkim#define BGE_TX_RING_SZ \ 2895118026Swpaul (sizeof(struct bge_tx_bd) * BGE_TX_RING_CNT) 2896166676Sjkim#define BGE_RX_RTN_RING_SZ(x) \ 2897118026Swpaul (sizeof(struct bge_rx_bd) * x->bge_return_ring_cnt) 2898118026Swpaul 2899166676Sjkim#define BGE_STATUS_BLK_SZ sizeof (struct bge_status_block) 2900118026Swpaul 2901166676Sjkim#define BGE_STATS_SZ sizeof (struct bge_stats) 2902118026Swpaul 290384059Swpaul/* 290484059Swpaul * Mbuf pointers. We need these to keep track of the virtual addresses 290584059Swpaul * of our mbuf chains since we can only convert from physical to virtual, 290684059Swpaul * not the other way around. 290784059Swpaul */ 290884059Swpaulstruct bge_chain_data { 2909118026Swpaul bus_dma_tag_t bge_parent_tag; 2910212061Syongari bus_dma_tag_t bge_buffer_tag; 2911118026Swpaul bus_dma_tag_t bge_rx_std_ring_tag; 2912118026Swpaul bus_dma_tag_t bge_rx_jumbo_ring_tag; 2913118026Swpaul bus_dma_tag_t bge_rx_return_ring_tag; 2914118026Swpaul bus_dma_tag_t bge_tx_ring_tag; 2915118026Swpaul bus_dma_tag_t bge_status_tag; 2916118026Swpaul bus_dma_tag_t bge_stats_tag; 2917198927Syongari bus_dma_tag_t bge_rx_mtag; /* Rx mbuf mapping tag */ 2918198927Syongari bus_dma_tag_t bge_tx_mtag; /* Tx mbuf mapping tag */ 2919198927Syongari bus_dma_tag_t bge_mtag_jumbo; /* Jumbo mbuf mapping tag */ 2920118026Swpaul bus_dmamap_t bge_tx_dmamap[BGE_TX_RING_CNT]; 2921199011Syongari bus_dmamap_t bge_rx_std_sparemap; 2922118026Swpaul bus_dmamap_t bge_rx_std_dmamap[BGE_STD_RX_RING_CNT]; 2923199011Syongari bus_dmamap_t bge_rx_jumbo_sparemap; 2924118026Swpaul bus_dmamap_t bge_rx_jumbo_dmamap[BGE_JUMBO_RX_RING_CNT]; 2925118026Swpaul bus_dmamap_t bge_rx_std_ring_map; 2926118026Swpaul bus_dmamap_t bge_rx_jumbo_ring_map; 2927118026Swpaul bus_dmamap_t bge_tx_ring_map; 2928118026Swpaul bus_dmamap_t bge_rx_return_ring_map; 2929118026Swpaul bus_dmamap_t bge_status_map; 2930118026Swpaul bus_dmamap_t bge_stats_map; 293184059Swpaul struct mbuf *bge_tx_chain[BGE_TX_RING_CNT]; 293284059Swpaul struct mbuf *bge_rx_std_chain[BGE_STD_RX_RING_CNT]; 293384059Swpaul struct mbuf *bge_rx_jumbo_chain[BGE_JUMBO_RX_RING_CNT]; 2934208862Syongari int bge_rx_std_seglen[BGE_STD_RX_RING_CNT]; 2935208862Syongari int bge_rx_jumbo_seglen[BGE_JUMBO_RX_RING_CNT][4]; 293684059Swpaul}; 293784059Swpaul 2938118026Swpaulstruct bge_dmamap_arg { 2939118026Swpaul bus_addr_t bge_busaddr; 2940118026Swpaul}; 2941118026Swpaul 2942166676Sjkim#define BGE_HWREV_TIGON 0x01 2943166676Sjkim#define BGE_HWREV_TIGON_II 0x02 2944166676Sjkim#define BGE_TIMEOUT 100000 2945166676Sjkim#define BGE_TXCONS_UNSET 0xFFFF /* impossible value */ 2946252404Syongari#define BGE_TX_TIMEOUT 5 294784059Swpaul 294884059Swpaulstruct bge_bcom_hack { 294984059Swpaul int reg; 295084059Swpaul int val; 295184059Swpaul}; 295284059Swpaul 2953166676Sjkim#define ASF_ENABLE 1 2954166676Sjkim#define ASF_NEW_HANDSHAKE 2 2955166676Sjkim#define ASF_STACKUP 4 2956162169Sambrisko 295784059Swpaulstruct bge_softc { 2958147256Sbrooks struct ifnet *bge_ifp; /* interface info */ 295984059Swpaul device_t bge_dev; 2960122497Ssam struct mtx bge_mtx; 296184059Swpaul device_t bge_miibus; 296284059Swpaul void *bge_intrhand; 296384059Swpaul struct resource *bge_irq; 2964241438Syongari struct resource *bge_res; /* MAC mapped I/O */ 2965241438Syongari struct resource *bge_res2; /* APE mapped I/O */ 296684059Swpaul struct ifmedia bge_ifmedia; /* TBI media info */ 2967199664Syongari int bge_expcap; 2968241388Syongari int bge_expmrq; 2969199664Syongari int bge_msicap; 2970199664Syongari int bge_pcixcap; 2971161546Sglebius uint32_t bge_flags; 2972166676Sjkim#define BGE_FLAG_TBI 0x00000001 2973166676Sjkim#define BGE_FLAG_JUMBO 0x00000002 2974220368Syongari#define BGE_FLAG_JUMBO_STD 0x00000004 2975178996Smarius#define BGE_FLAG_EADDR 0x00000008 2976202293Syongari#define BGE_FLAG_MII_SERDES 0x00000010 2977213485Syongari#define BGE_FLAG_CPMU_PRESENT 0x00000020 2978214428Syongari#define BGE_FLAG_TAGGED_STATUS 0x00000040 2979241438Syongari#define BGE_FLAG_APE 0x00000080 2980166676Sjkim#define BGE_FLAG_MSI 0x00000100 2981166676Sjkim#define BGE_FLAG_PCIX 0x00000200 2982166676Sjkim#define BGE_FLAG_PCIE 0x00000400 2983199671Syongari#define BGE_FLAG_TSO 0x00000800 2984214428Syongari#define BGE_FLAG_TSO3 0x00001000 2985214428Syongari#define BGE_FLAG_JUMBO_FRAME 0x00002000 2986213464Syongari#define BGE_FLAG_5700_FAMILY 0x00010000 2987213464Syongari#define BGE_FLAG_5705_PLUS 0x00020000 2988213464Syongari#define BGE_FLAG_5714_FAMILY 0x00040000 2989213464Syongari#define BGE_FLAG_575X_PLUS 0x00080000 2990213464Syongari#define BGE_FLAG_5755_PLUS 0x00100000 2991213464Syongari#define BGE_FLAG_5788 0x00200000 2992214428Syongari#define BGE_FLAG_5717_PLUS 0x00400000 2993243686Syongari#define BGE_FLAG_57765_PLUS 0x00800000 2994213464Syongari#define BGE_FLAG_40BIT_BUG 0x01000000 2995213464Syongari#define BGE_FLAG_4G_BNDRY_BUG 0x02000000 2996213464Syongari#define BGE_FLAG_RX_ALIGNBUG 0x04000000 2997214087Syongari#define BGE_FLAG_SHORT_DMA_BUG 0x08000000 2998226807Syongari#define BGE_FLAG_4K_RDMA_BUG 0x10000000 2999232848Syongari#define BGE_FLAG_MBOX_REORDER 0x20000000 3000253408Syongari#define BGE_FLAG_RDMA_BUG 0x40000000 3001241438Syongari uint32_t bge_mfw_flags; /* Management F/W flags */ 3002241438Syongari#define BGE_MFW_ON_RXCPU 0x00000001 3003241438Syongari#define BGE_MFW_ON_APE 0x00000002 3004241438Syongari#define BGE_MFW_TYPE_NCSI 0x00000004 3005241438Syongari#define BGE_MFW_TYPE_DASH 0x00000008 3006241438Syongari int bge_phy_ape_lock; 3007241438Syongari int bge_func_addr; 3008241983Syongari int bge_phy_addr; 3009213464Syongari uint32_t bge_phy_flags; 3010221468Syongari#define BGE_PHY_NO_WIRESPEED 0x00000001 3011213464Syongari#define BGE_PHY_ADC_BUG 0x00000002 3012213464Syongari#define BGE_PHY_5704_A0_BUG 0x00000004 3013213464Syongari#define BGE_PHY_JITTER_BUG 0x00000008 3014213464Syongari#define BGE_PHY_BER_BUG 0x00000010 3015213464Syongari#define BGE_PHY_ADJUST_TRIM 0x00000020 3016213464Syongari#define BGE_PHY_CRC_BUG 0x00000040 3017213464Syongari#define BGE_PHY_NO_3LED 0x00000080 3018159395Sglebius uint32_t bge_chipid; 3019197832Sstas uint32_t bge_asicrev; 3020197832Sstas uint32_t bge_chiprev; 3021162169Sambrisko uint8_t bge_asf_mode; 3022162169Sambrisko uint8_t bge_asf_count; 3023241388Syongari uint16_t bge_mps; 3024118026Swpaul struct bge_ring_data bge_ldata; /* rings */ 302584059Swpaul struct bge_chain_data bge_cdata; /* mbufs */ 3026159395Sglebius uint16_t bge_tx_saved_considx; 3027159395Sglebius uint16_t bge_rx_saved_considx; 3028159395Sglebius uint16_t bge_ev_saved_considx; 3029159395Sglebius uint16_t bge_return_ring_cnt; 3030159395Sglebius uint16_t bge_std; /* current std ring head */ 3031159395Sglebius uint16_t bge_jumbo; /* current jumo ring head */ 3032159395Sglebius uint32_t bge_stat_ticks; 3033159395Sglebius uint32_t bge_rx_coal_ticks; 3034159395Sglebius uint32_t bge_tx_coal_ticks; 3035159395Sglebius uint32_t bge_tx_prodidx; 3036159395Sglebius uint32_t bge_rx_max_coal_bds; 3037159395Sglebius uint32_t bge_tx_max_coal_bds; 3038213485Syongari uint32_t bge_mi_mode; 303984059Swpaul int bge_if_flags; 304084059Swpaul int bge_txcnt; 3041155180Soleg int bge_link; /* link state */ 3042155180Soleg int bge_link_evt; /* pending link event */ 3043164769Sglebius int bge_timer; 3044200264Syongari int bge_forced_collapse; 3045211596Syongari int bge_forced_udpcsum; 3046230337Syongari int bge_msi; 3047211596Syongari int bge_csum_features; 3048122497Ssam struct callout bge_stat_ch; 3049164780Sjkim uint32_t bge_rx_discards; 3050232850Syongari uint32_t bge_rx_inerrs; 3051232850Syongari uint32_t bge_rx_nobds; 3052164780Sjkim uint32_t bge_tx_discards; 3053164780Sjkim uint32_t bge_tx_collisions; 3054151553Sglebius#ifdef DEVICE_POLLING 3055151553Sglebius int rxcycles; 3056151553Sglebius#endif /* DEVICE_POLLING */ 3057213283Syongari struct bge_mac_stats bge_mac_stats; 3058199668Syongari struct task bge_intr_task; 3059199668Syongari struct taskqueue *bge_tq; 306084059Swpaul}; 3061122497Ssam 3062122497Ssam#define BGE_LOCK_INIT(_sc, _name) \ 3063122497Ssam mtx_init(&(_sc)->bge_mtx, _name, MTX_NETWORK_LOCK, MTX_DEF) 3064122497Ssam#define BGE_LOCK(_sc) mtx_lock(&(_sc)->bge_mtx) 3065122497Ssam#define BGE_LOCK_ASSERT(_sc) mtx_assert(&(_sc)->bge_mtx, MA_OWNED) 3066122497Ssam#define BGE_UNLOCK(_sc) mtx_unlock(&(_sc)->bge_mtx) 3067122497Ssam#define BGE_LOCK_DESTROY(_sc) mtx_destroy(&(_sc)->bge_mtx) 3068