psycho.c revision 220039
1/*-
2 * Copyright (c) 1999, 2000 Matthew R. Green
3 * Copyright (c) 2001 - 2003 by Thomas Moestl <tmm@FreeBSD.org>
4 * Copyright (c) 2005 - 2006 Marius Strobl <marius@FreeBSD.org>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 *    notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 *    notice, this list of conditions and the following disclaimer in the
14 *    documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 *    derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * SUCH DAMAGE.
29 *
30 *	from: NetBSD: psycho.c,v 1.39 2001/10/07 20:30:41 eeh Exp
31 */
32
33#include <sys/cdefs.h>
34__FBSDID("$FreeBSD: head/sys/sparc64/pci/psycho.c 220039 2011-03-26 16:52:31Z marius $");
35
36/*
37 * Support for `Hummingbird' (UltraSPARC IIe), `Psycho' and `Psycho+'
38 * (UltraSPARC II) and `Sabre' (UltraSPARC IIi) UPA to PCI bridges.
39 */
40
41#include "opt_ofw_pci.h"
42#include "opt_psycho.h"
43
44#include <sys/param.h>
45#include <sys/systm.h>
46#include <sys/bus.h>
47#include <sys/endian.h>
48#include <sys/kdb.h>
49#include <sys/kernel.h>
50#include <sys/lock.h>
51#include <sys/malloc.h>
52#include <sys/module.h>
53#include <sys/mutex.h>
54#include <sys/pcpu.h>
55#include <sys/reboot.h>
56#include <sys/rman.h>
57
58#include <dev/ofw/ofw_bus.h>
59#include <dev/ofw/ofw_pci.h>
60#include <dev/ofw/openfirm.h>
61
62#include <machine/bus.h>
63#include <machine/bus_common.h>
64#include <machine/bus_private.h>
65#include <machine/iommureg.h>
66#include <machine/iommuvar.h>
67#include <machine/resource.h>
68#include <machine/ver.h>
69
70#include <dev/pci/pcireg.h>
71#include <dev/pci/pcivar.h>
72
73#include <sparc64/pci/ofw_pci.h>
74#include <sparc64/pci/psychoreg.h>
75#include <sparc64/pci/psychovar.h>
76
77#include "pcib_if.h"
78
79static const struct psycho_desc *psycho_find_desc(const struct psycho_desc *,
80    const char *);
81static const struct psycho_desc *psycho_get_desc(device_t);
82static void psycho_set_intr(struct psycho_softc *, u_int, bus_addr_t,
83    driver_filter_t, driver_intr_t);
84static int psycho_find_intrmap(struct psycho_softc *, u_int, bus_addr_t *,
85    bus_addr_t *, u_long *);
86static void sabre_dmamap_sync(bus_dma_tag_t dt, bus_dmamap_t map,
87    bus_dmasync_op_t op);
88static void psycho_intr_enable(void *);
89static void psycho_intr_disable(void *);
90static void psycho_intr_assign(void *);
91static void psycho_intr_clear(void *);
92static bus_space_tag_t psycho_alloc_bus_tag(struct psycho_softc *, int);
93
94/* Interrupt handlers */
95static driver_filter_t psycho_ue;
96static driver_filter_t psycho_ce;
97static driver_filter_t psycho_pci_bus;
98static driver_filter_t psycho_powerfail;
99static driver_intr_t psycho_overtemp;
100#ifdef PSYCHO_MAP_WAKEUP
101static driver_filter_t psycho_wakeup;
102#endif
103
104/* IOMMU support */
105static void psycho_iommu_init(struct psycho_softc *, int, uint32_t);
106
107/*
108 * Methods
109 */
110static device_probe_t psycho_probe;
111static device_attach_t psycho_attach;
112static bus_read_ivar_t psycho_read_ivar;
113static bus_setup_intr_t psycho_setup_intr;
114static bus_alloc_resource_t psycho_alloc_resource;
115static bus_activate_resource_t psycho_activate_resource;
116static bus_deactivate_resource_t psycho_deactivate_resource;
117static bus_release_resource_t psycho_release_resource;
118static bus_get_dma_tag_t psycho_get_dma_tag;
119static pcib_maxslots_t psycho_maxslots;
120static pcib_read_config_t psycho_read_config;
121static pcib_write_config_t psycho_write_config;
122static pcib_route_interrupt_t psycho_route_interrupt;
123static ofw_bus_get_node_t psycho_get_node;
124static ofw_pci_setup_device_t psycho_setup_device;
125
126static device_method_t psycho_methods[] = {
127	/* Device interface */
128	DEVMETHOD(device_probe,		psycho_probe),
129	DEVMETHOD(device_attach,	psycho_attach),
130	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
131	DEVMETHOD(device_suspend,	bus_generic_suspend),
132	DEVMETHOD(device_resume,	bus_generic_resume),
133
134	/* Bus interface */
135	DEVMETHOD(bus_print_child,	bus_generic_print_child),
136	DEVMETHOD(bus_read_ivar,	psycho_read_ivar),
137	DEVMETHOD(bus_setup_intr,	psycho_setup_intr),
138	DEVMETHOD(bus_teardown_intr,	bus_generic_teardown_intr),
139	DEVMETHOD(bus_alloc_resource,	psycho_alloc_resource),
140	DEVMETHOD(bus_activate_resource,	psycho_activate_resource),
141	DEVMETHOD(bus_deactivate_resource,	psycho_deactivate_resource),
142	DEVMETHOD(bus_release_resource,	psycho_release_resource),
143	DEVMETHOD(bus_describe_intr,	bus_generic_describe_intr),
144	DEVMETHOD(bus_get_dma_tag,	psycho_get_dma_tag),
145
146	/* pcib interface */
147	DEVMETHOD(pcib_maxslots,	psycho_maxslots),
148	DEVMETHOD(pcib_read_config,	psycho_read_config),
149	DEVMETHOD(pcib_write_config,	psycho_write_config),
150	DEVMETHOD(pcib_route_interrupt,	psycho_route_interrupt),
151
152	/* ofw_bus interface */
153	DEVMETHOD(ofw_bus_get_node,	psycho_get_node),
154
155	/* ofw_pci interface */
156	DEVMETHOD(ofw_pci_setup_device,	psycho_setup_device),
157
158	KOBJMETHOD_END
159};
160
161static devclass_t psycho_devclass;
162
163DEFINE_CLASS_0(pcib, psycho_driver, psycho_methods,
164    sizeof(struct psycho_softc));
165EARLY_DRIVER_MODULE(psycho, nexus, psycho_driver, psycho_devclass, 0, 0,
166    BUS_PASS_BUS);
167
168static SLIST_HEAD(, psycho_softc) psycho_softcs =
169    SLIST_HEAD_INITIALIZER(psycho_softcs);
170
171static const struct intr_controller psycho_ic = {
172	psycho_intr_enable,
173	psycho_intr_disable,
174	psycho_intr_assign,
175	psycho_intr_clear
176};
177
178struct psycho_icarg {
179	struct psycho_softc	*pica_sc;
180	bus_addr_t		pica_map;
181	bus_addr_t		pica_clr;
182};
183
184#define	PSYCHO_READ8(sc, off)						\
185	bus_read_8((sc)->sc_mem_res, (off))
186#define	PSYCHO_WRITE8(sc, off, v)					\
187	bus_write_8((sc)->sc_mem_res, (off), (v))
188#define	PCICTL_READ8(sc, off)						\
189	PSYCHO_READ8((sc), (sc)->sc_pcictl + (off))
190#define	PCICTL_WRITE8(sc, off, v)					\
191	PSYCHO_WRITE8((sc), (sc)->sc_pcictl + (off), (v))
192
193/*
194 * "Sabre" is the UltraSPARC IIi onboard UPA to PCI bridge.  It manages a
195 * single PCI bus and does not have a streaming buffer.  It often has an APB
196 * (advanced PCI bridge) connected to it, which was designed specifically for
197 * the IIi.  The APB let's the IIi handle two independednt PCI buses, and
198 * appears as two "Simba"'s underneath the Sabre.
199 *
200 * "Hummingbird" is the UltraSPARC IIe onboard UPA to PCI bridge. It's
201 * basically the same as Sabre but without an APB underneath it.
202 *
203 * "Psycho" and "Psycho+" are dual UPA to PCI bridges.  They sit on the UPA
204 * bus and manage two PCI buses.  "Psycho" has two 64-bit 33MHz buses, while
205 * "Psycho+" controls both a 64-bit 33Mhz and a 64-bit 66Mhz PCI bus.  You
206 * will usually find a "Psycho+" since I don't think the original "Psycho"
207 * ever shipped, and if it did it would be in the U30.
208 *
209 * Each "Psycho" PCI bus appears as a separate OFW node, but since they are
210 * both part of the same IC, they only have a single register space.  As such,
211 * they need to be configured together, even though the autoconfiguration will
212 * attach them separately.
213 *
214 * On UltraIIi machines, "Sabre" itself usually takes pci0, with "Simba" often
215 * as pci1 and pci2, although they have been implemented with other PCI bus
216 * numbers on some machines.
217 *
218 * On UltraII machines, there can be any number of "Psycho+" ICs, each
219 * providing two PCI buses.
220 */
221
222struct psycho_desc {
223	const char	*pd_string;
224	int		pd_mode;
225	const char	*pd_name;
226};
227
228static const struct psycho_desc const psycho_compats[] = {
229	{ "pci108e,8000", PSYCHO_MODE_PSYCHO,	"Psycho compatible" },
230	{ "pci108e,a000", PSYCHO_MODE_SABRE,	"Sabre compatible" },
231	{ "pci108e,a001", PSYCHO_MODE_SABRE,	"Hummingbird compatible" },
232	{ NULL,		  0,			NULL }
233};
234
235static const struct psycho_desc const psycho_models[] = {
236	{ "SUNW,psycho",  PSYCHO_MODE_PSYCHO,	"Psycho" },
237	{ "SUNW,sabre",   PSYCHO_MODE_SABRE,	"Sabre" },
238	{ NULL,		  0,			NULL }
239};
240
241static const struct psycho_desc *
242psycho_find_desc(const struct psycho_desc *table, const char *string)
243{
244	const struct psycho_desc *desc;
245
246	if (string == NULL)
247		return (NULL);
248	for (desc = table; desc->pd_string != NULL; desc++)
249		if (strcmp(desc->pd_string, string) == 0)
250			return (desc);
251	return (NULL);
252}
253
254static const struct psycho_desc *
255psycho_get_desc(device_t dev)
256{
257	const struct psycho_desc *rv;
258
259	rv = psycho_find_desc(psycho_models, ofw_bus_get_model(dev));
260	if (rv == NULL)
261		rv = psycho_find_desc(psycho_compats,
262		    ofw_bus_get_compat(dev));
263	return (rv);
264}
265
266static int
267psycho_probe(device_t dev)
268{
269	const char *dtype;
270
271	dtype = ofw_bus_get_type(dev);
272	if (dtype != NULL && strcmp(dtype, OFW_TYPE_PCI) == 0 &&
273	    psycho_get_desc(dev) != NULL) {
274		device_set_desc(dev, "U2P UPA-PCI bridge");
275		return (0);
276	}
277	return (ENXIO);
278}
279
280static int
281psycho_attach(device_t dev)
282{
283	struct psycho_icarg *pica;
284	struct psycho_softc *asc, *sc, *osc;
285	struct ofw_pci_ranges *range;
286	const struct psycho_desc *desc;
287	bus_addr_t intrclr, intrmap;
288	uint64_t csr, dr;
289	phandle_t node;
290	uint32_t dvmabase, prop, prop_array[2];
291	u_int rerun, ver;
292	int i, j;
293
294	node = ofw_bus_get_node(dev);
295	sc = device_get_softc(dev);
296	desc = psycho_get_desc(dev);
297
298	sc->sc_node = node;
299	sc->sc_dev = dev;
300	sc->sc_mode = desc->pd_mode;
301
302	/*
303	 * The Psycho gets three register banks:
304	 * (0) per-PBM configuration and status registers
305	 * (1) per-PBM PCI configuration space, containing only the
306	 *     PBM 256-byte PCI header
307	 * (2) the shared Psycho configuration registers
308	 */
309	if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
310		i = 2;
311		sc->sc_pcictl =
312		    bus_get_resource_start(dev, SYS_RES_MEMORY, 0) -
313		    bus_get_resource_start(dev, SYS_RES_MEMORY, 2);
314		switch (sc->sc_pcictl) {
315		case PSR_PCICTL0:
316			sc->sc_half = 0;
317			break;
318		case PSR_PCICTL1:
319			sc->sc_half = 1;
320			break;
321		default:
322			panic("%s: bogus PCI control register location",
323			    __func__);
324			/* NOTREACHED */
325		}
326	} else {
327		i = 0;
328		sc->sc_pcictl = PSR_PCICTL0;
329		sc->sc_half = 0;
330	}
331	sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &i,
332	    (sc->sc_mode == PSYCHO_MODE_PSYCHO ? RF_SHAREABLE : 0) |
333	    RF_ACTIVE);
334	if (sc->sc_mem_res == NULL)
335		panic("%s: could not allocate registers", __func__);
336
337	/*
338	 * Match other Psychos that are already configured against
339	 * the base physical address.  This will be the same for a
340	 * pair of devices that share register space.
341	 */
342	osc = NULL;
343	SLIST_FOREACH(asc, &psycho_softcs, sc_link) {
344		if (rman_get_start(asc->sc_mem_res) ==
345		    rman_get_start(sc->sc_mem_res)) {
346			/* Found partner. */
347			osc = asc;
348			break;
349		}
350	}
351	if (osc == NULL) {
352		sc->sc_mtx = malloc(sizeof(*sc->sc_mtx), M_DEVBUF,
353		    M_NOWAIT | M_ZERO);
354		if (sc->sc_mtx == NULL)
355			panic("%s: could not malloc mutex", __func__);
356		mtx_init(sc->sc_mtx, "pcib_mtx", NULL, MTX_SPIN);
357	} else {
358		if (sc->sc_mode != PSYCHO_MODE_PSYCHO)
359			panic("%s: no partner expected", __func__);
360		if (mtx_initialized(osc->sc_mtx) == 0)
361			panic("%s: mutex not initialized", __func__);
362		sc->sc_mtx = osc->sc_mtx;
363	}
364
365	csr = PSYCHO_READ8(sc, PSR_CS);
366	ver = PSYCHO_GCSR_VERS(csr);
367	sc->sc_ign = 0x1f; /* Hummingbird/Sabre IGN is always 0x1f. */
368	if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
369		sc->sc_ign = PSYCHO_GCSR_IGN(csr);
370	if (OF_getprop(node, "clock-frequency", &prop, sizeof(prop)) == -1)
371		prop = 33000000;
372
373	device_printf(dev,
374	    "%s, impl %d, version %d, IGN %#x, bus %c, %dMHz\n",
375	    desc->pd_name, (u_int)PSYCHO_GCSR_IMPL(csr), ver, sc->sc_ign,
376	    'A' + sc->sc_half, prop / 1000 / 1000);
377
378	/* Set up the PCI control and PCI diagnostic registers. */
379
380	csr = PCICTL_READ8(sc, PCR_CS);
381	csr &= ~PCICTL_ARB_PARK;
382	if (OF_getproplen(node, "no-bus-parking") < 0)
383		csr |= PCICTL_ARB_PARK;
384
385	/* Workarounds for version specific bugs. */
386	dr = PCICTL_READ8(sc, PCR_DIAG);
387	switch (ver) {
388	case 0:
389		dr |= DIAG_RTRY_DIS;
390		dr &= ~DIAG_DWSYNC_DIS;
391		rerun = 0;
392		break;
393	case 1:
394		csr &= ~PCICTL_ARB_PARK;
395		dr |= DIAG_RTRY_DIS | DIAG_DWSYNC_DIS;
396		rerun = 0;
397		break;
398	default:
399		dr |= DIAG_DWSYNC_DIS;
400		dr &= ~DIAG_RTRY_DIS;
401		rerun = 1;
402		break;
403	}
404
405	csr |= PCICTL_ERRINTEN | PCICTL_ARB_4;
406	csr &= ~(PCICTL_SBHINTEN | PCICTL_WAKEUPEN);
407#ifdef PSYCHO_DEBUG
408	device_printf(dev, "PCI CSR 0x%016llx -> 0x%016llx\n",
409	    (unsigned long long)PCICTL_READ8(sc, PCR_CS),
410	    (unsigned long long)csr);
411#endif
412	PCICTL_WRITE8(sc, PCR_CS, csr);
413
414	dr &= ~DIAG_ISYNC_DIS;
415#ifdef PSYCHO_DEBUG
416	device_printf(dev, "PCI DR 0x%016llx -> 0x%016llx\n",
417	    (unsigned long long)PCICTL_READ8(sc, PCR_DIAG),
418	    (unsigned long long)dr);
419#endif
420	PCICTL_WRITE8(sc, PCR_DIAG, dr);
421
422	if (sc->sc_mode == PSYCHO_MODE_SABRE) {
423		/* Use the PROM preset for now. */
424		csr = PCICTL_READ8(sc, PCR_TAS);
425		if (csr == 0)
426			panic("%s: Hummingbird/Sabre TAS not initialized.",
427			    __func__);
428		dvmabase = (ffs(csr) - 1) << PCITAS_ADDR_SHIFT;
429	} else
430		dvmabase = -1;
431
432	/* Initialize memory and I/O rmans. */
433	sc->sc_pci_io_rman.rm_type = RMAN_ARRAY;
434	sc->sc_pci_io_rman.rm_descr = "Psycho PCI I/O Ports";
435	if (rman_init(&sc->sc_pci_io_rman) != 0 ||
436	    rman_manage_region(&sc->sc_pci_io_rman, 0, PSYCHO_IO_SIZE) != 0)
437		panic("%s: failed to set up I/O rman", __func__);
438	sc->sc_pci_mem_rman.rm_type = RMAN_ARRAY;
439	sc->sc_pci_mem_rman.rm_descr = "Psycho PCI Memory";
440	if (rman_init(&sc->sc_pci_mem_rman) != 0 ||
441	    rman_manage_region(&sc->sc_pci_mem_rman, 0, PSYCHO_MEM_SIZE) != 0)
442		panic("%s: failed to set up memory rman", __func__);
443
444	i = OF_getprop_alloc(node, "ranges", sizeof(*range), (void **)&range);
445	/*
446	 * Make sure that the expected ranges are present.  The
447	 * OFW_PCI_CS_MEM64 one is not currently used though.
448	 */
449	if (i != PSYCHO_NRANGE)
450		panic("%s: unsupported number of ranges", __func__);
451	/*
452	 * Find the addresses of the various bus spaces.
453	 * There should not be multiple ones of one kind.
454	 * The physical start addresses of the ranges are the configuration,
455	 * memory and I/O handles.
456	 */
457	for (i = 0; i < PSYCHO_NRANGE; i++) {
458		j = OFW_PCI_RANGE_CS(&range[i]);
459		if (sc->sc_pci_bh[j] != 0)
460			panic("%s: duplicate range for space %d",
461			    __func__, j);
462		sc->sc_pci_bh[j] = OFW_PCI_RANGE_PHYS(&range[i]);
463	}
464	free(range, M_OFWPROP);
465
466	/* Register the softc, this is needed for paired Psychos. */
467	SLIST_INSERT_HEAD(&psycho_softcs, sc, sc_link);
468
469	/*
470	 * If we're a Hummingbird/Sabre or the first of a pair of Psychos
471	 * to arrive here, do the interrupt setup and start up the IOMMU.
472	 */
473	if (osc == NULL) {
474		/*
475		 * Hunt through all the interrupt mapping regs and register
476		 * our interrupt controller for the corresponding interrupt
477		 * vectors.  We do this early in order to be able to catch
478		 * stray interrupts.
479		 */
480		for (i = 0; i <= PSYCHO_MAX_INO; i++) {
481			if (psycho_find_intrmap(sc, i, &intrmap, &intrclr,
482			    NULL) == 0)
483				continue;
484			pica = malloc(sizeof(*pica), M_DEVBUF, M_NOWAIT);
485			if (pica == NULL)
486				panic("%s: could not allocate interrupt "
487				    "controller argument", __func__);
488			pica->pica_sc = sc;
489			pica->pica_map = intrmap;
490			pica->pica_clr = intrclr;
491#ifdef PSYCHO_DEBUG
492			/*
493			 * Enable all interrupts and clear all interrupt
494			 * states.  This aids the debugging of interrupt
495			 * routing problems.
496			 */
497			device_printf(dev,
498			    "intr map (INO %d, %s) %#lx: %#lx, clr: %#lx\n",
499			    i, intrmap <= PSR_PCIB3_INT_MAP ? "PCI" : "OBIO",
500			    (u_long)intrmap, (u_long)PSYCHO_READ8(sc,
501			    intrmap), (u_long)intrclr);
502			PSYCHO_WRITE8(sc, intrmap, INTMAP_VEC(sc->sc_ign, i));
503			PSYCHO_WRITE8(sc, intrclr, INTCLR_IDLE);
504			PSYCHO_WRITE8(sc, intrmap,
505			    INTMAP_ENABLE(INTMAP_VEC(sc->sc_ign, i),
506			    PCPU_GET(mid)));
507#endif
508			j = intr_controller_register(INTMAP_VEC(sc->sc_ign,
509			    i), &psycho_ic, pica);
510			if (j != 0)
511				device_printf(dev, "could not register "
512				    "interrupt controller for INO %d (%d)\n",
513				    i, j);
514		}
515
516		if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
517			sparc64_counter_init(device_get_nameunit(dev),
518			    rman_get_bustag(sc->sc_mem_res),
519			    rman_get_bushandle(sc->sc_mem_res), PSR_TC0);
520
521		/*
522		 * Set up IOMMU and PCI configuration if we're the first
523		 * of a pair of Psychos to arrive here or a Hummingbird
524		 * or Sabre.
525		 *
526		 * We should calculate a TSB size based on amount of RAM
527		 * and number of bus controllers and number and type of
528		 * child devices.
529		 *
530		 * For the moment, 32KB should be more than enough.
531		 */
532		memcpy(&sc->sc_dma_methods, &iommu_dma_methods,
533		    sizeof(sc->sc_dma_methods));
534		sc->sc_is = malloc(sizeof(struct iommu_state), M_DEVBUF,
535		    M_NOWAIT | M_ZERO);
536		if (sc->sc_is == NULL)
537			panic("%s: malloc iommu_state failed", __func__);
538		sc->sc_is->is_flags = IOMMU_PRESERVE_PROM;
539		if (sc->sc_mode == PSYCHO_MODE_SABRE) {
540			sc->sc_dma_methods.dm_dmamap_sync =
541			    sabre_dmamap_sync;
542			sc->sc_is->is_pmaxaddr =
543			    IOMMU_MAXADDR(SABRE_IOMMU_BITS);
544		} else
545			sc->sc_is->is_pmaxaddr =
546			    IOMMU_MAXADDR(PSYCHO_IOMMU_BITS);
547		sc->sc_is->is_sb[0] = sc->sc_is->is_sb[1] = 0;
548		if (OF_getproplen(node, "no-streaming-cache") < 0)
549			sc->sc_is->is_sb[0] = sc->sc_pcictl + PCR_STRBUF;
550		sc->sc_is->is_flags |= (rerun != 1) ? IOMMU_RERUN_DISABLE : 0;
551		psycho_iommu_init(sc, 3, dvmabase);
552	} else {
553		/* Just copy IOMMU state, config tag and address. */
554		sc->sc_is = osc->sc_is;
555		if (OF_getproplen(node, "no-streaming-cache") < 0)
556			sc->sc_is->is_sb[1] = sc->sc_pcictl + PCR_STRBUF;
557		iommu_reset(sc->sc_is);
558	}
559
560	/* Allocate our tags. */
561	sc->sc_pci_memt = psycho_alloc_bus_tag(sc, PCI_MEMORY_BUS_SPACE);
562	sc->sc_pci_iot = psycho_alloc_bus_tag(sc, PCI_IO_BUS_SPACE);
563	sc->sc_pci_cfgt = psycho_alloc_bus_tag(sc, PCI_CONFIG_BUS_SPACE);
564	if (bus_dma_tag_create(bus_get_dma_tag(dev), 8, 0,
565	    sc->sc_is->is_pmaxaddr, ~0, NULL, NULL, sc->sc_is->is_pmaxaddr,
566	    0xff, 0xffffffff, 0, NULL, NULL, &sc->sc_pci_dmat) != 0)
567		panic("%s: bus_dma_tag_create failed", __func__);
568	/* Customize the tag. */
569	sc->sc_pci_dmat->dt_cookie = sc->sc_is;
570	sc->sc_pci_dmat->dt_mt = &sc->sc_dma_methods;
571
572	i = OF_getprop(node, "bus-range", (void *)prop_array,
573	    sizeof(prop_array));
574	if (i == -1)
575		panic("%s: could not get bus-range", __func__);
576	if (i != sizeof(prop_array))
577		panic("%s: broken bus-range (%d)", __func__, i);
578	sc->sc_pci_secbus = prop_array[0];
579	sc->sc_pci_subbus = prop_array[1];
580	if (bootverbose)
581		device_printf(dev, "bus range %u to %u; PCI bus %d\n",
582		    sc->sc_pci_secbus, sc->sc_pci_subbus, sc->sc_pci_secbus);
583
584	/* Clear any pending PCI error bits. */
585	PCIB_WRITE_CONFIG(dev, sc->sc_pci_secbus, PCS_DEVICE, PCS_FUNC,
586	    PCIR_STATUS, PCIB_READ_CONFIG(dev, sc->sc_pci_secbus,
587	    PCS_DEVICE, PCS_FUNC, PCIR_STATUS, 2), 2);
588	PCICTL_WRITE8(sc, PCR_CS, PCICTL_READ8(sc, PCR_CS));
589	PCICTL_WRITE8(sc, PCR_AFS, PCICTL_READ8(sc, PCR_AFS));
590
591	if (osc == NULL) {
592		/*
593		 * Establish handlers for interesting interrupts...
594		 *
595		 * XXX We need to remember these and remove this to support
596		 * hotplug on the UPA/FHC bus.
597		 *
598		 * XXX Not all controllers have these, but installing them
599		 * is better than trying to sort through this mess.
600		 */
601		psycho_set_intr(sc, 1, PSR_UE_INT_MAP, psycho_ue, NULL);
602		psycho_set_intr(sc, 2, PSR_CE_INT_MAP, psycho_ce, NULL);
603#ifdef DEBUGGER_ON_POWERFAIL
604		psycho_set_intr(sc, 3, PSR_POWER_INT_MAP, psycho_powerfail,
605		    NULL);
606#else
607		psycho_set_intr(sc, 3, PSR_POWER_INT_MAP, NULL,
608		    (driver_intr_t *)psycho_powerfail);
609#endif
610		if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
611			/*
612			 * Hummingbirds/Sabres do not have the following two
613			 * interrupts.
614			 */
615
616			/*
617			 * The spare hardware interrupt is used for the
618			 * over-temperature interrupt.
619			 */
620			psycho_set_intr(sc, 4, PSR_SPARE_INT_MAP,
621			    NULL, psycho_overtemp);
622#ifdef PSYCHO_MAP_WAKEUP
623			/*
624			 * psycho_wakeup() doesn't do anything useful right
625			 * now.
626			 */
627			psycho_set_intr(sc, 5, PSR_PWRMGT_INT_MAP,
628			    psycho_wakeup, NULL);
629#endif /* PSYCHO_MAP_WAKEUP */
630		}
631	}
632	/*
633	 * Register a PCI bus error interrupt handler according to which
634	 * half this is.  Hummingbird/Sabre don't have a PCI bus B error
635	 * interrupt but they are also only used for PCI bus A.
636	 */
637	psycho_set_intr(sc, 0, sc->sc_half == 0 ? PSR_PCIAERR_INT_MAP :
638	    PSR_PCIBERR_INT_MAP, psycho_pci_bus, NULL);
639
640	/*
641	 * Set the latency timer register as this isn't always done by the
642	 * firmware.
643	 */
644	PCIB_WRITE_CONFIG(dev, sc->sc_pci_secbus, PCS_DEVICE, PCS_FUNC,
645	    PCIR_LATTIMER, OFW_PCI_LATENCY, 1);
646
647	for (i = PCIR_VENDOR; i < PCIR_STATUS; i += sizeof(uint16_t))
648		le16enc(&sc->sc_pci_hpbcfg[i], bus_space_read_2(
649		    sc->sc_pci_cfgt, sc->sc_pci_bh[OFW_PCI_CS_CONFIG],
650		    PSYCHO_CONF_OFF(sc->sc_pci_secbus, PCS_DEVICE,
651		    PCS_FUNC, i)));
652	for (i = PCIR_REVID; i <= PCIR_BIST; i += sizeof(uint8_t))
653		sc->sc_pci_hpbcfg[i] = bus_space_read_1(sc->sc_pci_cfgt,
654		    sc->sc_pci_bh[OFW_PCI_CS_CONFIG], PSYCHO_CONF_OFF(
655		    sc->sc_pci_secbus, PCS_DEVICE, PCS_FUNC, i));
656
657	ofw_bus_setup_iinfo(node, &sc->sc_pci_iinfo, sizeof(ofw_pci_intr_t));
658	/*
659	 * On E250 the interrupt map entry for the EBus bridge is wrong,
660	 * causing incorrect interrupts to be assigned to some devices on
661	 * the EBus.  Work around it by changing our copy of the interrupt
662	 * map mask to perform a full comparison of the INO.  That way
663	 * the interrupt map entry for the EBus bridge won't match at all
664	 * and the INOs specified in the "interrupts" properties of the
665	 * EBus devices will be used directly instead.
666	 */
667	if (strcmp(sparc64_model, "SUNW,Ultra-250") == 0 &&
668	    sc->sc_pci_iinfo.opi_imapmsk != NULL)
669		*(ofw_pci_intr_t *)(&sc->sc_pci_iinfo.opi_imapmsk[
670		    sc->sc_pci_iinfo.opi_addrc]) = INTMAP_INO_MASK;
671
672	device_add_child(dev, "pci", -1);
673	return (bus_generic_attach(dev));
674}
675
676static void
677psycho_set_intr(struct psycho_softc *sc, u_int index, bus_addr_t intrmap,
678    driver_filter_t filt, driver_intr_t intr)
679{
680	u_long vec;
681	int rid;
682
683	rid = index;
684	sc->sc_irq_res[index] = bus_alloc_resource_any(sc->sc_dev,
685	    SYS_RES_IRQ, &rid, RF_ACTIVE);
686	if (sc->sc_irq_res[index] == NULL && intrmap >= PSR_POWER_INT_MAP) {
687		/*
688		 * These interrupts aren't mandatory and not available
689		 * with all controllers (not even Psychos).
690		 */
691		return;
692	}
693	if (sc->sc_irq_res[index] == NULL ||
694	    INTIGN(vec = rman_get_start(sc->sc_irq_res[index])) !=
695	    sc->sc_ign ||
696	    INTVEC(PSYCHO_READ8(sc, intrmap)) != vec ||
697	    intr_vectors[vec].iv_ic != &psycho_ic ||
698	    bus_setup_intr(sc->sc_dev, sc->sc_irq_res[index],
699	    INTR_TYPE_MISC | INTR_BRIDGE, filt, intr, sc,
700	    &sc->sc_ihand[index]) != 0)
701		panic("%s: failed to set up interrupt %d", __func__, index);
702}
703
704static int
705psycho_find_intrmap(struct psycho_softc *sc, u_int ino,
706    bus_addr_t *intrmapptr, bus_addr_t *intrclrptr, bus_addr_t *intrdiagptr)
707{
708	bus_addr_t intrclr, intrmap;
709	uint64_t diag;
710	int found;
711
712	/*
713	 * XXX we only compare INOs rather than INRs since the firmware may
714	 * not provide the IGN and the IGN is constant for all devices on
715	 * that PCI controller.
716	 * This could cause problems for the FFB/external interrupt which
717	 * has a full vector that can be set arbitrarily.
718	 */
719
720	if (ino > PSYCHO_MAX_INO) {
721		device_printf(sc->sc_dev, "out of range INO %d requested\n",
722		    ino);
723		return (0);
724	}
725
726	found = 0;
727	/* Hunt through OBIO first. */
728	diag = PSYCHO_READ8(sc, PSR_OBIO_INT_DIAG);
729	for (intrmap = PSR_SCSI_INT_MAP, intrclr = PSR_SCSI_INT_CLR;
730	    intrmap <= PSR_PWRMGT_INT_MAP; intrmap += 8, intrclr += 8,
731	    diag >>= 2) {
732		if (sc->sc_mode == PSYCHO_MODE_SABRE &&
733		    (intrmap == PSR_TIMER0_INT_MAP ||
734		    intrmap == PSR_TIMER1_INT_MAP ||
735		    intrmap == PSR_PCIBERR_INT_MAP ||
736		    intrmap == PSR_PWRMGT_INT_MAP))
737			continue;
738		if (INTINO(PSYCHO_READ8(sc, intrmap)) == ino) {
739			diag &= 2;
740			found = 1;
741			break;
742		}
743	}
744
745	if (!found) {
746		diag = PSYCHO_READ8(sc, PSR_PCI_INT_DIAG);
747		/* Now do PCI interrupts. */
748		for (intrmap = PSR_PCIA0_INT_MAP, intrclr = PSR_PCIA0_INT_CLR;
749		    intrmap <= PSR_PCIB3_INT_MAP; intrmap += 8, intrclr += 32,
750		    diag >>= 8) {
751			if (sc->sc_mode == PSYCHO_MODE_PSYCHO &&
752			    (intrmap == PSR_PCIA2_INT_MAP ||
753			    intrmap == PSR_PCIA3_INT_MAP))
754				continue;
755			if (((PSYCHO_READ8(sc, intrmap) ^ ino) & 0x3c) == 0) {
756				intrclr += 8 * (ino & 3);
757				diag = (diag >> ((ino & 3) * 2)) & 2;
758				found = 1;
759				break;
760			}
761		}
762	}
763	if (intrmapptr != NULL)
764		*intrmapptr = intrmap;
765	if (intrclrptr != NULL)
766		*intrclrptr = intrclr;
767	if (intrdiagptr != NULL)
768		*intrdiagptr = diag;
769	return (found);
770}
771
772/*
773 * Interrupt handlers
774 */
775static int
776psycho_ue(void *arg)
777{
778	struct psycho_softc *sc = arg;
779	uint64_t afar, afsr;
780
781	afar = PSYCHO_READ8(sc, PSR_UE_AFA);
782	afsr = PSYCHO_READ8(sc, PSR_UE_AFS);
783	/*
784	 * On the UltraSPARC-IIi/IIe, IOMMU misses/protection faults cause
785	 * the AFAR to be set to the physical address of the TTE entry that
786	 * was invalid/write protected.  Call into the IOMMU code to have
787	 * them decoded to virtual I/O addresses.
788	 */
789	if ((afsr & UEAFSR_P_DTE) != 0)
790		iommu_decode_fault(sc->sc_is, afar);
791	panic("%s: uncorrectable DMA error AFAR %#lx AFSR %#lx",
792	    device_get_nameunit(sc->sc_dev), (u_long)afar, (u_long)afsr);
793	return (FILTER_HANDLED);
794}
795
796static int
797psycho_ce(void *arg)
798{
799	struct psycho_softc *sc = arg;
800	uint64_t afar, afsr;
801
802	mtx_lock_spin(sc->sc_mtx);
803	afar = PSYCHO_READ8(sc, PSR_CE_AFA);
804	afsr = PSYCHO_READ8(sc, PSR_CE_AFS);
805	device_printf(sc->sc_dev, "correctable DMA error AFAR %#lx "
806	    "AFSR %#lx\n", (u_long)afar, (u_long)afsr);
807	/* Clear the error bits that we caught. */
808	PSYCHO_WRITE8(sc, PSR_CE_AFS, afsr);
809	mtx_unlock_spin(sc->sc_mtx);
810	return (FILTER_HANDLED);
811}
812
813static int
814psycho_pci_bus(void *arg)
815{
816	struct psycho_softc *sc = arg;
817	uint64_t afar, afsr;
818
819	afar = PCICTL_READ8(sc, PCR_AFA);
820	afsr = PCICTL_READ8(sc, PCR_AFS);
821	panic("%s: PCI bus %c error AFAR %#lx AFSR %#lx",
822	    device_get_nameunit(sc->sc_dev), 'A' + sc->sc_half, (u_long)afar,
823	    (u_long)afsr);
824	return (FILTER_HANDLED);
825}
826
827static int
828psycho_powerfail(void *arg)
829{
830#ifdef DEBUGGER_ON_POWERFAIL
831	struct psycho_softc *sc = arg;
832
833	kdb_enter(KDB_WHY_POWERFAIL, "powerfail");
834#else
835	static int shutdown;
836
837	/* As the interrupt is cleared we may be called multiple times. */
838	if (shutdown != 0)
839		return (FILTER_HANDLED);
840	shutdown++;
841	printf("Power Failure Detected: Shutting down NOW.\n");
842	shutdown_nice(0);
843#endif
844	return (FILTER_HANDLED);
845}
846
847static void
848psycho_overtemp(void *arg)
849{
850	static int shutdown;
851
852	/* As the interrupt is cleared we may be called multiple times. */
853	if (shutdown != 0)
854		return;
855	shutdown++;
856	printf("DANGER: OVER TEMPERATURE detected.\nShutting down NOW.\n");
857	shutdown_nice(RB_POWEROFF);
858}
859
860#ifdef PSYCHO_MAP_WAKEUP
861static int
862psycho_wakeup(void *arg)
863{
864	struct psycho_softc *sc = arg;
865
866	/* We don't really have a framework to deal with this properly. */
867	device_printf(sc->sc_dev, "power management wakeup\n");
868	return (FILTER_HANDLED);
869}
870#endif /* PSYCHO_MAP_WAKEUP */
871
872static void
873psycho_iommu_init(struct psycho_softc *sc, int tsbsize, uint32_t dvmabase)
874{
875	struct iommu_state *is = sc->sc_is;
876
877	/* Punch in our copies. */
878	is->is_bustag = rman_get_bustag(sc->sc_mem_res);
879	is->is_bushandle = rman_get_bushandle(sc->sc_mem_res);
880	is->is_iommu = PSR_IOMMU;
881	is->is_dtag = PSR_IOMMU_TLB_TAG_DIAG;
882	is->is_ddram = PSR_IOMMU_TLB_DATA_DIAG;
883	is->is_dqueue = PSR_IOMMU_QUEUE_DIAG;
884	is->is_dva = PSR_IOMMU_SVADIAG;
885	is->is_dtcmp = PSR_IOMMU_TLB_CMP_DIAG;
886
887	iommu_init(device_get_nameunit(sc->sc_dev), is, tsbsize, dvmabase, 0);
888}
889
890static int
891psycho_maxslots(device_t dev)
892{
893
894	/* XXX: is this correct? */
895	return (PCI_SLOTMAX);
896}
897
898static uint32_t
899psycho_read_config(device_t dev, u_int bus, u_int slot, u_int func, u_int reg,
900    int width)
901{
902	struct psycho_softc *sc;
903	bus_space_handle_t bh;
904	u_long offset = 0;
905	uint8_t byte;
906	uint16_t shrt;
907	uint32_t r, wrd;
908	int i;
909
910	sc = device_get_softc(dev);
911	if (bus < sc->sc_pci_secbus || bus > sc->sc_pci_subbus ||
912	    slot > PCI_SLOTMAX || func > PCI_FUNCMAX || reg > PCI_REGMAX)
913		return (-1);
914
915	bh = sc->sc_pci_bh[OFW_PCI_CS_CONFIG];
916
917	/*
918	 * The Hummingbird and Sabre bridges are picky in that they
919	 * only allow their config space to be accessed using the
920	 * "native" width of the respective register being accessed
921	 * and return semi-random other content of their config space
922	 * otherwise.  Given that the PCI specs don't say anything
923	 * about such a (unusual) limitation and lots of stuff expects
924	 * to be able to access the contents of the config space at
925	 * any width we allow just that.  We do this by using a copy
926	 * of the header of the bridge (the rest is all zero anyway)
927	 * read during attach (expect for PCIR_STATUS) in order to
928	 * simplify things.
929	 * The Psycho bridges contain a dupe of their header at 0x80
930	 * which we nullify that way also.
931	 */
932	if (bus == sc->sc_pci_secbus && slot == PCS_DEVICE &&
933	    func == PCS_FUNC) {
934		if (offset % width != 0)
935			return (-1);
936
937		if (reg >= sizeof(sc->sc_pci_hpbcfg))
938			return (0);
939
940		if ((reg < PCIR_STATUS && reg + width > PCIR_STATUS) ||
941		    reg == PCIR_STATUS || reg == PCIR_STATUS + 1)
942			le16enc(&sc->sc_pci_hpbcfg[PCIR_STATUS],
943			    bus_space_read_2(sc->sc_pci_cfgt, bh,
944			    PSYCHO_CONF_OFF(sc->sc_pci_secbus,
945			    PCS_DEVICE, PCS_FUNC, PCIR_STATUS)));
946
947		switch (width) {
948		case 1:
949			return (sc->sc_pci_hpbcfg[reg]);
950		case 2:
951			return (le16dec(&sc->sc_pci_hpbcfg[reg]));
952		case 4:
953			return (le32dec(&sc->sc_pci_hpbcfg[reg]));
954		}
955	}
956
957	offset = PSYCHO_CONF_OFF(bus, slot, func, reg);
958	switch (width) {
959	case 1:
960		i = bus_space_peek_1(sc->sc_pci_cfgt, bh, offset, &byte);
961		r = byte;
962		break;
963	case 2:
964		i = bus_space_peek_2(sc->sc_pci_cfgt, bh, offset, &shrt);
965		r = shrt;
966		break;
967	case 4:
968		i = bus_space_peek_4(sc->sc_pci_cfgt, bh, offset, &wrd);
969		r = wrd;
970		break;
971	default:
972		panic("%s: bad width", __func__);
973		/* NOTREACHED */
974	}
975
976	if (i) {
977#ifdef PSYCHO_DEBUG
978		printf("%s: read data error reading: %d.%d.%d: 0x%x\n",
979		    __func__, bus, slot, func, reg);
980#endif
981		r = -1;
982	}
983	return (r);
984}
985
986static void
987psycho_write_config(device_t dev, u_int bus, u_int slot, u_int func,
988    u_int reg, uint32_t val, int width)
989{
990	struct psycho_softc *sc;
991	bus_space_handle_t bh;
992	u_long offset = 0;
993
994	sc = device_get_softc(dev);
995	if (bus < sc->sc_pci_secbus || bus > sc->sc_pci_subbus ||
996	    slot > PCI_SLOTMAX || func > PCI_FUNCMAX || reg > PCI_REGMAX)
997		return;
998
999	offset = PSYCHO_CONF_OFF(bus, slot, func, reg);
1000	bh = sc->sc_pci_bh[OFW_PCI_CS_CONFIG];
1001	switch (width) {
1002	case 1:
1003		bus_space_write_1(sc->sc_pci_cfgt, bh, offset, val);
1004		break;
1005	case 2:
1006		bus_space_write_2(sc->sc_pci_cfgt, bh, offset, val);
1007		break;
1008	case 4:
1009		bus_space_write_4(sc->sc_pci_cfgt, bh, offset, val);
1010		break;
1011	default:
1012		panic("%s: bad width", __func__);
1013		/* NOTREACHED */
1014	}
1015}
1016
1017static int
1018psycho_route_interrupt(device_t bridge, device_t dev, int pin)
1019{
1020	struct psycho_softc *sc;
1021	struct ofw_pci_register reg;
1022	bus_addr_t intrmap;
1023	ofw_pci_intr_t pintr, mintr;
1024	uint8_t maskbuf[sizeof(reg) + sizeof(pintr)];
1025
1026	sc = device_get_softc(bridge);
1027	pintr = pin;
1028	if (ofw_bus_lookup_imap(ofw_bus_get_node(dev), &sc->sc_pci_iinfo,
1029	    &reg, sizeof(reg), &pintr, sizeof(pintr), &mintr, sizeof(mintr),
1030	    NULL, maskbuf))
1031		return (mintr);
1032	/*
1033	 * If this is outside of the range for an intpin, it's likely a full
1034	 * INO, and no mapping is required at all; this happens on the U30,
1035	 * where there's no interrupt map at the Psycho node.  Fortunately,
1036	 * there seem to be no INOs in the intpin range on this boxen, so
1037	 * this easy heuristics will do.
1038	 */
1039	if (pin > 4)
1040		return (pin);
1041	/*
1042	 * Guess the INO; we always assume that this is a non-OBIO
1043	 * device, and that pin is a "real" intpin number.  Determine
1044	 * the mapping register to be used by the slot number.
1045	 * We only need to do this on E450s, it seems; here, the slot numbers
1046	 * for bus A are one-based, while those for bus B seemingly have an
1047	 * offset of 2 (hence the factor of 3 below).
1048	 */
1049	intrmap = PSR_PCIA0_INT_MAP +
1050	    8 * (pci_get_slot(dev) - 1 + 3 * sc->sc_half);
1051	mintr = INTINO(PSYCHO_READ8(sc, intrmap)) + pin - 1;
1052	device_printf(bridge,
1053	    "guessing interrupt %d for device %d.%d pin %d\n",
1054	    (int)mintr, pci_get_slot(dev), pci_get_function(dev), pin);
1055	return (mintr);
1056}
1057
1058static int
1059psycho_read_ivar(device_t dev, device_t child, int which, uintptr_t *result)
1060{
1061	struct psycho_softc *sc;
1062
1063	sc = device_get_softc(dev);
1064	switch (which) {
1065	case PCIB_IVAR_DOMAIN:
1066		*result = device_get_unit(dev);
1067		return (0);
1068	case PCIB_IVAR_BUS:
1069		*result = sc->sc_pci_secbus;
1070		return (0);
1071	}
1072	return (ENOENT);
1073}
1074
1075static void
1076sabre_dmamap_sync(bus_dma_tag_t dt, bus_dmamap_t map, bus_dmasync_op_t op)
1077{
1078	struct iommu_state *is = dt->dt_cookie;
1079
1080	if ((map->dm_flags & DMF_LOADED) == 0)
1081		return;
1082
1083	if ((op & BUS_DMASYNC_POSTREAD) != 0)
1084		(void)bus_space_read_8(is->is_bustag, is->is_bushandle,
1085		    PSR_DMA_WRITE_SYNC);
1086
1087	if ((op & BUS_DMASYNC_PREWRITE) != 0)
1088		membar(Sync);
1089}
1090
1091static void
1092psycho_intr_enable(void *arg)
1093{
1094	struct intr_vector *iv = arg;
1095	struct psycho_icarg *pica = iv->iv_icarg;
1096
1097	PSYCHO_WRITE8(pica->pica_sc, pica->pica_map,
1098	    INTMAP_ENABLE(iv->iv_vec, iv->iv_mid));
1099}
1100
1101static void
1102psycho_intr_disable(void *arg)
1103{
1104	struct intr_vector *iv = arg;
1105	struct psycho_icarg *pica = iv->iv_icarg;
1106
1107	PSYCHO_WRITE8(pica->pica_sc, pica->pica_map, iv->iv_vec);
1108}
1109
1110static void
1111psycho_intr_assign(void *arg)
1112{
1113	struct intr_vector *iv = arg;
1114	struct psycho_icarg *pica = iv->iv_icarg;
1115
1116	PSYCHO_WRITE8(pica->pica_sc, pica->pica_map, INTMAP_TID(
1117	    PSYCHO_READ8(pica->pica_sc, pica->pica_map), iv->iv_mid));
1118}
1119
1120static void
1121psycho_intr_clear(void *arg)
1122{
1123	struct intr_vector *iv = arg;
1124	struct psycho_icarg *pica = iv->iv_icarg;
1125
1126	PSYCHO_WRITE8(pica->pica_sc, pica->pica_clr, INTCLR_IDLE);
1127}
1128
1129static int
1130psycho_setup_intr(device_t dev, device_t child, struct resource *ires,
1131    int flags, driver_filter_t *filt, driver_intr_t *intr, void *arg,
1132    void **cookiep)
1133{
1134	struct psycho_softc *sc;
1135	u_long vec;
1136
1137	sc = device_get_softc(dev);
1138	/*
1139	 * Make sure the vector is fully specified and we registered
1140	 * our interrupt controller for it.
1141	 */
1142	vec = rman_get_start(ires);
1143	if (INTIGN(vec) != sc->sc_ign ||
1144	    intr_vectors[vec].iv_ic != &psycho_ic) {
1145		device_printf(dev, "invalid interrupt vector 0x%lx\n", vec);
1146		return (EINVAL);
1147	}
1148	return (bus_generic_setup_intr(dev, child, ires, flags, filt, intr,
1149	    arg, cookiep));
1150}
1151
1152static struct resource *
1153psycho_alloc_resource(device_t bus, device_t child, int type, int *rid,
1154    u_long start, u_long end, u_long count, u_int flags)
1155{
1156	struct psycho_softc *sc;
1157	struct resource *rv;
1158	struct rman *rm;
1159	bus_space_tag_t bt;
1160	bus_space_handle_t bh;
1161	int needactivate = flags & RF_ACTIVE;
1162
1163	flags &= ~RF_ACTIVE;
1164
1165	sc = device_get_softc(bus);
1166	if (type == SYS_RES_IRQ) {
1167		/*
1168		 * XXX: Don't accept blank ranges for now, only single
1169		 * interrupts.  The other case should not happen with
1170		 * the MI PCI code...
1171		 * XXX: This may return a resource that is out of the
1172		 * range that was specified.  Is this correct...?
1173		 */
1174		if (start != end)
1175			panic("%s: XXX: interrupt range", __func__);
1176		start = end = INTMAP_VEC(sc->sc_ign, end);
1177		return (BUS_ALLOC_RESOURCE(device_get_parent(bus), child,
1178		    type, rid, start, end, count, flags));
1179	}
1180	switch (type) {
1181	case SYS_RES_MEMORY:
1182		rm = &sc->sc_pci_mem_rman;
1183		bt = sc->sc_pci_memt;
1184		bh = sc->sc_pci_bh[OFW_PCI_CS_MEM32];
1185		break;
1186	case SYS_RES_IOPORT:
1187		rm = &sc->sc_pci_io_rman;
1188		bt = sc->sc_pci_iot;
1189		bh = sc->sc_pci_bh[OFW_PCI_CS_IO];
1190		break;
1191	default:
1192		return (NULL);
1193		/* NOTREACHED */
1194	}
1195
1196	rv = rman_reserve_resource(rm, start, end, count, flags, child);
1197	if (rv == NULL)
1198		return (NULL);
1199	rman_set_rid(rv, *rid);
1200	bh += rman_get_start(rv);
1201	rman_set_bustag(rv, bt);
1202	rman_set_bushandle(rv, bh);
1203
1204	if (needactivate) {
1205		if (bus_activate_resource(child, type, *rid, rv)) {
1206			rman_release_resource(rv);
1207			return (NULL);
1208		}
1209	}
1210	return (rv);
1211}
1212
1213static int
1214psycho_activate_resource(device_t bus, device_t child, int type, int rid,
1215    struct resource *r)
1216{
1217	void *p;
1218	int error;
1219
1220	if (type == SYS_RES_IRQ)
1221		return (BUS_ACTIVATE_RESOURCE(device_get_parent(bus), child,
1222		    type, rid, r));
1223	if (type == SYS_RES_MEMORY) {
1224		/*
1225		 * Need to memory-map the device space, as some drivers
1226		 * depend on the virtual address being set and usable.
1227		 */
1228		error = sparc64_bus_mem_map(rman_get_bustag(r),
1229		    rman_get_bushandle(r), rman_get_size(r), 0, 0, &p);
1230		if (error != 0)
1231			return (error);
1232		rman_set_virtual(r, p);
1233	}
1234	return (rman_activate_resource(r));
1235}
1236
1237static int
1238psycho_deactivate_resource(device_t bus, device_t child, int type, int rid,
1239    struct resource *r)
1240{
1241
1242	if (type == SYS_RES_IRQ)
1243		return (BUS_DEACTIVATE_RESOURCE(device_get_parent(bus), child,
1244		    type, rid, r));
1245	if (type == SYS_RES_MEMORY) {
1246		sparc64_bus_mem_unmap(rman_get_virtual(r), rman_get_size(r));
1247		rman_set_virtual(r, NULL);
1248	}
1249	return (rman_deactivate_resource(r));
1250}
1251
1252static int
1253psycho_release_resource(device_t bus, device_t child, int type, int rid,
1254    struct resource *r)
1255{
1256	int error;
1257
1258	if (type == SYS_RES_IRQ)
1259		return (BUS_RELEASE_RESOURCE(device_get_parent(bus), child,
1260		    type, rid, r));
1261	if (rman_get_flags(r) & RF_ACTIVE) {
1262		error = bus_deactivate_resource(child, type, rid, r);
1263		if (error)
1264			return (error);
1265	}
1266	return (rman_release_resource(r));
1267}
1268
1269static bus_dma_tag_t
1270psycho_get_dma_tag(device_t bus, device_t child __unused)
1271{
1272	struct psycho_softc *sc;
1273
1274	sc = device_get_softc(bus);
1275	return (sc->sc_pci_dmat);
1276}
1277
1278static phandle_t
1279psycho_get_node(device_t bus, device_t child __unused)
1280{
1281	struct psycho_softc *sc;
1282
1283	sc = device_get_softc(bus);
1284	/* We only have one child, the PCI bus, which needs our own node. */
1285	return (sc->sc_node);
1286}
1287
1288static void
1289psycho_setup_device(device_t bus, device_t child)
1290{
1291	struct psycho_softc *sc;
1292	uint32_t rev;
1293
1294	sc = device_get_softc(bus);
1295	/*
1296	 * Revision 0 EBus bridges have a bug which prevents them from
1297	 * working when bus parking is enabled.
1298	 */
1299	if ((strcmp(ofw_bus_get_name(child), "ebus") == 0 ||
1300	    strcmp(ofw_bus_get_name(child), "pci108e,1000") == 0) &&
1301	    OF_getprop(ofw_bus_get_node(child), "revision-id", &rev,
1302	    sizeof(rev)) > 0 && rev == 0)
1303		PCICTL_WRITE8(sc, PCR_CS, PCICTL_READ8(sc, PCR_CS) &
1304		    ~PCICTL_ARB_PARK);
1305}
1306
1307static bus_space_tag_t
1308psycho_alloc_bus_tag(struct psycho_softc *sc, int type)
1309{
1310	bus_space_tag_t bt;
1311
1312	bt = malloc(sizeof(struct bus_space_tag), M_DEVBUF,
1313	    M_NOWAIT | M_ZERO);
1314	if (bt == NULL)
1315		panic("%s: out of memory", __func__);
1316
1317	bt->bst_cookie = sc;
1318	bt->bst_parent = rman_get_bustag(sc->sc_mem_res);
1319	bt->bst_type = type;
1320	return (bt);
1321}
1322