psycho.c revision 182020
1/*-
2 * Copyright (c) 1999, 2000 Matthew R. Green
3 * Copyright (c) 2001 - 2003 by Thomas Moestl <tmm@FreeBSD.org>
4 * Copyright (c) 2005 - 2006 Marius Strobl <marius@FreeBSD.org>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 *    notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 *    notice, this list of conditions and the following disclaimer in the
14 *    documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 *    derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * SUCH DAMAGE.
29 *
30 *	from: NetBSD: psycho.c,v 1.39 2001/10/07 20:30:41 eeh Exp
31 */
32
33#include <sys/cdefs.h>
34__FBSDID("$FreeBSD: head/sys/sparc64/pci/psycho.c 182020 2008-08-22 20:28:19Z marius $");
35
36/*
37 * Support for `Hummingbird' (UltraSPARC IIe), `Psycho' and `Psycho+'
38 * (UltraSPARC II) and `Sabre' (UltraSPARC IIi) UPA to PCI bridges.
39 */
40
41#include "opt_ofw_pci.h"
42#include "opt_psycho.h"
43
44#include <sys/param.h>
45#include <sys/systm.h>
46#include <sys/bus.h>
47#include <sys/endian.h>
48#include <sys/kdb.h>
49#include <sys/kernel.h>
50#include <sys/lock.h>
51#include <sys/malloc.h>
52#include <sys/module.h>
53#include <sys/mutex.h>
54#include <sys/pcpu.h>
55#include <sys/reboot.h>
56#include <sys/rman.h>
57
58#include <dev/ofw/ofw_bus.h>
59#include <dev/ofw/ofw_pci.h>
60#include <dev/ofw/openfirm.h>
61
62#include <machine/bus.h>
63#include <machine/bus_common.h>
64#include <machine/bus_private.h>
65#include <machine/iommureg.h>
66#include <machine/iommuvar.h>
67#include <machine/ofw_bus.h>
68#include <machine/resource.h>
69#include <machine/ver.h>
70
71#include <dev/pci/pcireg.h>
72#include <dev/pci/pcivar.h>
73
74#include <sparc64/pci/ofw_pci.h>
75#include <sparc64/pci/psychoreg.h>
76#include <sparc64/pci/psychovar.h>
77
78#include "pcib_if.h"
79
80static const struct psycho_desc *psycho_find_desc(const struct psycho_desc *,
81    const char *);
82static const struct psycho_desc *psycho_get_desc(device_t);
83static void psycho_set_intr(struct psycho_softc *, u_int, bus_addr_t,
84    driver_filter_t, driver_intr_t);
85static int psycho_find_intrmap(struct psycho_softc *, u_int, bus_addr_t *,
86    bus_addr_t *, u_long *);
87static driver_filter_t psycho_dmasync;
88static void psycho_intr_enable(void *);
89static void psycho_intr_disable(void *);
90static void psycho_intr_assign(void *);
91static void psycho_intr_clear(void *);
92static bus_space_tag_t psycho_alloc_bus_tag(struct psycho_softc *, int);
93
94/* Interrupt handlers */
95static driver_filter_t psycho_ue;
96static driver_filter_t psycho_ce;
97static driver_filter_t psycho_pci_bus;
98static driver_filter_t psycho_powerfail;
99static driver_intr_t psycho_overtemp;
100#ifdef PSYCHO_MAP_WAKEUP
101static driver_filter_t psycho_wakeup;
102#endif
103
104/* IOMMU support */
105static void psycho_iommu_init(struct psycho_softc *, int, uint32_t);
106
107/*
108 * Methods
109 */
110static device_probe_t psycho_probe;
111static device_attach_t psycho_attach;
112static bus_read_ivar_t psycho_read_ivar;
113static bus_setup_intr_t psycho_setup_intr;
114static bus_teardown_intr_t psycho_teardown_intr;
115static bus_alloc_resource_t psycho_alloc_resource;
116static bus_activate_resource_t psycho_activate_resource;
117static bus_deactivate_resource_t psycho_deactivate_resource;
118static bus_release_resource_t psycho_release_resource;
119static bus_get_dma_tag_t psycho_get_dma_tag;
120static pcib_maxslots_t psycho_maxslots;
121static pcib_read_config_t psycho_read_config;
122static pcib_write_config_t psycho_write_config;
123static pcib_route_interrupt_t psycho_route_interrupt;
124static ofw_bus_get_node_t psycho_get_node;
125
126static device_method_t psycho_methods[] = {
127	/* Device interface */
128	DEVMETHOD(device_probe,		psycho_probe),
129	DEVMETHOD(device_attach,	psycho_attach),
130	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
131	DEVMETHOD(device_suspend,	bus_generic_suspend),
132	DEVMETHOD(device_resume,	bus_generic_resume),
133
134	/* Bus interface */
135	DEVMETHOD(bus_print_child,	bus_generic_print_child),
136	DEVMETHOD(bus_read_ivar,	psycho_read_ivar),
137	DEVMETHOD(bus_setup_intr,	psycho_setup_intr),
138	DEVMETHOD(bus_teardown_intr,	psycho_teardown_intr),
139	DEVMETHOD(bus_alloc_resource,	psycho_alloc_resource),
140	DEVMETHOD(bus_activate_resource,	psycho_activate_resource),
141	DEVMETHOD(bus_deactivate_resource,	psycho_deactivate_resource),
142	DEVMETHOD(bus_release_resource,	psycho_release_resource),
143	DEVMETHOD(bus_get_dma_tag,	psycho_get_dma_tag),
144
145	/* pcib interface */
146	DEVMETHOD(pcib_maxslots,	psycho_maxslots),
147	DEVMETHOD(pcib_read_config,	psycho_read_config),
148	DEVMETHOD(pcib_write_config,	psycho_write_config),
149	DEVMETHOD(pcib_route_interrupt,	psycho_route_interrupt),
150
151	/* ofw_bus interface */
152	DEVMETHOD(ofw_bus_get_node,	psycho_get_node),
153
154	{ 0, 0 }
155};
156
157static devclass_t psycho_devclass;
158
159DEFINE_CLASS_0(pcib, psycho_driver, psycho_methods,
160    sizeof(struct psycho_softc));
161DRIVER_MODULE(psycho, nexus, psycho_driver, psycho_devclass, 0, 0);
162
163static SLIST_HEAD(, psycho_softc) psycho_softcs =
164    SLIST_HEAD_INITIALIZER(psycho_softcs);
165
166static const struct intr_controller psycho_ic = {
167	psycho_intr_enable,
168	psycho_intr_disable,
169	psycho_intr_assign,
170	psycho_intr_clear
171};
172
173struct psycho_icarg {
174	struct psycho_softc	*pica_sc;
175	bus_addr_t		pica_map;
176	bus_addr_t		pica_clr;
177};
178
179struct psycho_dmasync {
180	struct psycho_softc	*pds_sc;
181	driver_filter_t		*pds_handler;	/* handler to call */
182	void			*pds_arg;	/* argument for the handler */
183	void			*pds_cookie;	/* parent bus int. cookie */
184	device_t		pds_ppb;	/* farest PCI-PCI bridge */
185	uint8_t			pds_bus;	/* bus of farest PCI device */
186	uint8_t			pds_slot;	/* slot of farest PCI device */
187	uint8_t			pds_func;	/* func. of farest PCI device */
188};
189
190#define	PSYCHO_READ8(sc, off) \
191	bus_read_8((sc)->sc_mem_res, (off))
192#define	PSYCHO_WRITE8(sc, off, v) \
193	bus_write_8((sc)->sc_mem_res, (off), (v))
194#define	PCICTL_READ8(sc, off) \
195	PSYCHO_READ8((sc), (sc)->sc_pcictl + (off))
196#define	PCICTL_WRITE8(sc, off, v) \
197	PSYCHO_WRITE8((sc), (sc)->sc_pcictl + (off), (v))
198
199/*
200 * "Sabre" is the UltraSPARC IIi onboard UPA to PCI bridge.  It manages a
201 * single PCI bus and does not have a streaming buffer.  It often has an APB
202 * (advanced PCI bridge) connected to it, which was designed specifically for
203 * the IIi.  The APB let's the IIi handle two independednt PCI buses, and
204 * appears as two "Simba"'s underneath the Sabre.
205 *
206 * "Hummingbird" is the UltraSPARC IIe onboard UPA to PCI bridge. It's
207 * basically the same as Sabre but without an APB underneath it.
208 *
209 * "Psycho" and "Psycho+" are dual UPA to PCI bridges.  They sit on the UPA bus
210 * and manage two PCI buses.  "Psycho" has two 64-bit 33MHz buses, while
211 * "Psycho+" controls both a 64-bit 33Mhz and a 64-bit 66Mhz PCI bus.  You
212 * will usually find a "Psycho+" since I don't think the original "Psycho"
213 * ever shipped, and if it did it would be in the U30.
214 *
215 * Each "Psycho" PCI bus appears as a separate OFW node, but since they are
216 * both part of the same IC, they only have a single register space.  As such,
217 * they need to be configured together, even though the autoconfiguration will
218 * attach them separately.
219 *
220 * On UltraIIi machines, "Sabre" itself usually takes pci0, with "Simba" often
221 * as pci1 and pci2, although they have been implemented with other PCI bus
222 * numbers on some machines.
223 *
224 * On UltraII machines, there can be any number of "Psycho+" ICs, each
225 * providing two PCI buses.
226 */
227
228#define	OFW_PCI_TYPE		"pci"
229
230struct psycho_desc {
231	const char	*pd_string;
232	int		pd_mode;
233	const char	*pd_name;
234};
235
236static const struct psycho_desc psycho_compats[] = {
237	{ "pci108e,8000", PSYCHO_MODE_PSYCHO,	"Psycho compatible" },
238	{ "pci108e,a000", PSYCHO_MODE_SABRE,	"Sabre compatible" },
239	{ "pci108e,a001", PSYCHO_MODE_SABRE,	"Hummingbird compatible" },
240	{ NULL,		  0,			NULL }
241};
242
243static const struct psycho_desc psycho_models[] = {
244	{ "SUNW,psycho",  PSYCHO_MODE_PSYCHO,	"Psycho" },
245	{ "SUNW,sabre",   PSYCHO_MODE_SABRE,	"Sabre" },
246	{ NULL,		  0,			NULL }
247};
248
249static const struct psycho_desc *
250psycho_find_desc(const struct psycho_desc *table, const char *string)
251{
252	const struct psycho_desc *desc;
253
254	if (string == NULL)
255		return (NULL);
256	for (desc = table; desc->pd_string != NULL; desc++)
257		if (strcmp(desc->pd_string, string) == 0)
258			return (desc);
259	return (NULL);
260}
261
262static const struct psycho_desc *
263psycho_get_desc(device_t dev)
264{
265	const struct psycho_desc *rv;
266
267	rv = psycho_find_desc(psycho_models, ofw_bus_get_model(dev));
268	if (rv == NULL)
269		rv = psycho_find_desc(psycho_compats, ofw_bus_get_compat(dev));
270	return (rv);
271}
272
273static int
274psycho_probe(device_t dev)
275{
276	const char *dtype;
277
278	dtype = ofw_bus_get_type(dev);
279	if (dtype != NULL && strcmp(dtype, OFW_PCI_TYPE) == 0 &&
280	    psycho_get_desc(dev) != NULL) {
281		device_set_desc(dev, "U2P UPA-PCI bridge");
282		return (0);
283	}
284	return (ENXIO);
285}
286
287static int
288psycho_attach(device_t dev)
289{
290	char name[sizeof("pci108e,1000")];
291	struct psycho_icarg *pica;
292	struct psycho_softc *asc, *sc, *osc;
293	struct ofw_pci_ranges *range;
294	const struct psycho_desc *desc;
295	bus_addr_t intrclr, intrmap;
296	uint64_t csr, dr;
297	phandle_t child, node;
298	uint32_t dvmabase, prop_array[2];
299	int32_t rev;
300	u_int ver;
301	int i, n, nrange, rid;
302
303	node = ofw_bus_get_node(dev);
304	sc = device_get_softc(dev);
305	desc = psycho_get_desc(dev);
306
307	sc->sc_node = node;
308	sc->sc_dev = dev;
309	sc->sc_mode = desc->pd_mode;
310
311	/*
312	 * The Psycho gets three register banks:
313	 * (0) per-PBM configuration and status registers
314	 * (1) per-PBM PCI configuration space, containing only the
315	 *     PBM 256-byte PCI header
316	 * (2) the shared Psycho configuration registers
317	 */
318	if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
319		rid = 2;
320		sc->sc_pcictl =
321		    bus_get_resource_start(dev, SYS_RES_MEMORY, 0) -
322		    bus_get_resource_start(dev, SYS_RES_MEMORY, 2);
323		switch (sc->sc_pcictl) {
324		case PSR_PCICTL0:
325			sc->sc_half = 0;
326			break;
327		case PSR_PCICTL1:
328			sc->sc_half = 1;
329			break;
330		default:
331			panic("%s: bogus PCI control register location",
332			    __func__);
333			/* NOTREACHED */
334		}
335	} else {
336		rid = 0;
337		sc->sc_pcictl = PSR_PCICTL0;
338		sc->sc_half = 0;
339	}
340	sc->sc_mem_res = bus_alloc_resource_any(dev, SYS_RES_MEMORY, &rid,
341	    (sc->sc_mode == PSYCHO_MODE_PSYCHO ? RF_SHAREABLE : 0) |
342	    RF_ACTIVE);
343	if (sc->sc_mem_res == NULL)
344		panic("%s: could not allocate registers", __func__);
345
346	/*
347	 * Match other Psycho's that are already configured against
348	 * the base physical address.  This will be the same for a
349	 * pair of devices that share register space.
350	 */
351	osc = NULL;
352	SLIST_FOREACH(asc, &psycho_softcs, sc_link) {
353		if (rman_get_start(asc->sc_mem_res) ==
354		    rman_get_start(sc->sc_mem_res)) {
355			/* Found partner. */
356			osc = asc;
357			break;
358		}
359	}
360	if (osc == NULL) {
361		sc->sc_mtx = malloc(sizeof(*sc->sc_mtx), M_DEVBUF,
362		    M_NOWAIT | M_ZERO);
363		if (sc->sc_mtx == NULL)
364			panic("%s: could not malloc mutex", __func__);
365		mtx_init(sc->sc_mtx, "pcib_mtx", NULL, MTX_SPIN);
366	} else {
367		if (mtx_initialized(osc->sc_mtx) == 0)
368			panic("%s: mutex not initialized", __func__);
369		sc->sc_mtx = osc->sc_mtx;
370	}
371
372	/* Clear PCI AFSR. */
373	PCICTL_WRITE8(sc, PCR_AFS, PCIAFSR_ERRMASK);
374
375	csr = PSYCHO_READ8(sc, PSR_CS);
376	ver = PSYCHO_GCSR_VERS(csr);
377	sc->sc_ign = 0x1f; /* Hummingbird/Sabre IGN is always 0x1f. */
378	if (sc->sc_mode == PSYCHO_MODE_PSYCHO)
379		sc->sc_ign = PSYCHO_GCSR_IGN(csr);
380
381	device_printf(dev, "%s, impl %d, version %d, IGN %#x, bus %c\n",
382	    desc->pd_name, (u_int)PSYCHO_GCSR_IMPL(csr), ver, sc->sc_ign,
383	    'A' + sc->sc_half);
384
385	/* Set up the PCI control and PCI diagnostic registers. */
386
387	/*
388	 * Revision 0 EBus bridges have a bug which prevents them from
389	 * working when bus parking is enabled.
390	 */
391	rev = -1;
392	csr = PCICTL_READ8(sc, PCR_CS);
393	csr &= ~PCICTL_ARB_PARK;
394	for (child = OF_child(node); child != 0; child = OF_peer(child)) {
395		if (OF_getprop(child, "name", name, sizeof(name)) == -1)
396			continue;
397		if ((strcmp(name, "ebus") == 0 ||
398		    strcmp(name, "pci108e,1000") == 0) &&
399		    OF_getprop(child, "revision-id", &rev, sizeof(rev)) > 0 &&
400		    rev == 0)
401			break;
402	}
403	if (rev != 0 && OF_getproplen(node, "no-bus-parking") < 0)
404		csr |= PCICTL_ARB_PARK;
405
406	/* Workarounds for version specific bugs. */
407	dr = PCICTL_READ8(sc, PCR_DIAG);
408	switch (ver) {
409	case 0:
410		dr |= DIAG_RTRY_DIS;
411		dr &= ~DIAG_DWSYNC_DIS;
412		/* XXX need to also disable rerun of the streaming buffers. */
413		break;
414	case 1:
415		csr &= ~PCICTL_ARB_PARK;
416		dr |= DIAG_RTRY_DIS | DIAG_DWSYNC_DIS;
417		/* XXX need to also disable rerun of the streaming buffers. */
418		break;
419	default:
420		dr |= DIAG_DWSYNC_DIS;
421		dr &= ~DIAG_RTRY_DIS;
422		break;
423	}
424
425	csr |= PCICTL_SERR | PCICTL_ERRINTEN | PCICTL_ARB_4;
426	csr &= ~(PCICTL_SBHINTEN | PCICTL_WAKEUPEN);
427#ifdef PSYCHO_DEBUG
428	device_printf(dev, "PCI CSR 0x%016llx -> 0x%016llx\n",
429	    (unsigned long long)PCICTL_READ8(sc, PCR_CS),
430	    (unsigned long long)csr);
431#endif
432	PCICTL_WRITE8(sc, PCR_CS, csr);
433
434	dr &= ~DIAG_ISYNC_DIS;
435#ifdef PSYCHO_DEBUG
436	device_printf(dev, "PCI DR 0x%016llx -> 0x%016llx\n",
437	    (unsigned long long)PCICTL_READ8(sc, PCR_DIAG),
438	    (unsigned long long)dr);
439#endif
440	PCICTL_WRITE8(sc, PCR_DIAG, dr);
441
442	if (sc->sc_mode == PSYCHO_MODE_SABRE) {
443		/* Use the PROM preset for now. */
444		csr = PCICTL_READ8(sc, PCR_TAS);
445		if (csr == 0)
446			panic("%s: Hummingbird/Sabre TAS not initialized.",
447			    __func__);
448		dvmabase = (ffs(csr) - 1) << PCITAS_ADDR_SHIFT;
449	} else
450		dvmabase = -1;
451
452	/* Initialize memory and I/O rmans. */
453	sc->sc_pci_io_rman.rm_type = RMAN_ARRAY;
454	sc->sc_pci_io_rman.rm_descr = "Psycho PCI I/O Ports";
455	if (rman_init(&sc->sc_pci_io_rman) != 0 ||
456	    rman_manage_region(&sc->sc_pci_io_rman, 0, PSYCHO_IO_SIZE) != 0)
457		panic("%s: failed to set up I/O rman", __func__);
458	sc->sc_pci_mem_rman.rm_type = RMAN_ARRAY;
459	sc->sc_pci_mem_rman.rm_descr = "Psycho PCI Memory";
460	if (rman_init(&sc->sc_pci_mem_rman) != 0 ||
461	    rman_manage_region(&sc->sc_pci_mem_rman, 0, PSYCHO_MEM_SIZE) != 0)
462		panic("%s: failed to set up memory rman", __func__);
463
464	nrange = OF_getprop_alloc(node, "ranges", sizeof(*range),
465	    (void **)&range);
466	/*
467	 * Make sure that the expected ranges are present.  The
468	 * OFW_PCI_CS_MEM64 one is not currently used though.
469	 */
470	if (nrange != PSYCHO_NRANGE)
471		panic("%s: unsupported number of ranges", __func__);
472	/*
473	 * Find the addresses of the various bus spaces.
474	 * There should not be multiple ones of one kind.
475	 * The physical start addresses of the ranges are the configuration,
476	 * memory and I/O handles.
477	 */
478	for (n = 0; n < PSYCHO_NRANGE; n++) {
479		i = OFW_PCI_RANGE_CS(&range[n]);
480		if (sc->sc_pci_bh[i] != 0)
481			panic("%s: duplicate range for space %d", __func__, i);
482		sc->sc_pci_bh[i] = OFW_PCI_RANGE_PHYS(&range[n]);
483	}
484	free(range, M_OFWPROP);
485
486	/* Register the softc, this is needed for paired Psychos. */
487	SLIST_INSERT_HEAD(&psycho_softcs, sc, sc_link);
488
489	/*
490	 * If we're a Hummingbird/Sabre or the first of a pair of Psychos
491	 * to arrive here, do the interrupt setup and start up the IOMMU.
492	 */
493	if (osc == NULL) {
494		/*
495		 * Hunt through all the interrupt mapping regs and register
496		 * our interrupt controller for the corresponding interrupt
497		 * vectors.
498		 */
499		for (n = 0; n <= PSYCHO_MAX_INO; n++) {
500			if (psycho_find_intrmap(sc, n, &intrmap, &intrclr,
501			    NULL) == 0)
502				continue;
503			pica = malloc(sizeof(*pica), M_DEVBUF, M_NOWAIT);
504			if (pica == NULL)
505				panic("%s: could not allocate interrupt "
506				    "controller argument", __func__);
507			pica->pica_sc = sc;
508			pica->pica_map = intrmap;
509			pica->pica_clr = intrclr;
510#ifdef PSYCHO_DEBUG
511			/*
512			 * Enable all interrupts and clear all interrupt
513			 * states.  This aids the debugging of interrupt
514			 * routing problems.
515			 */
516			device_printf(dev,
517			    "intr map (INO %d, %s) %#lx: %#lx, clr: %#lx\n",
518			    n, intrmap <= PSR_PCIB3_INT_MAP ? "PCI" : "OBIO",
519			    (u_long)intrmap, (u_long)PSYCHO_READ8(sc, intrmap),
520			    (u_long)intrclr);
521			PSYCHO_WRITE8(sc, intrmap, INTMAP_VEC(sc->sc_ign, n));
522			PSYCHO_WRITE8(sc, intrclr, 0);
523			PSYCHO_WRITE8(sc, intrmap,
524			    INTMAP_ENABLE(INTMAP_VEC(sc->sc_ign, n),
525			    PCPU_GET(mid)));
526#endif
527			if (intr_controller_register(INTMAP_VEC(sc->sc_ign, n),
528			    &psycho_ic, pica) != 0)
529				panic("%s: could not register interrupt "
530				    "controller for INO %d", __func__, n);
531		}
532
533		/*
534		 * Establish handlers for interesting interrupts...
535		 *
536		 * XXX We need to remember these and remove this to support
537		 * hotplug on the UPA/FHC bus.
538		 *
539		 * XXX Not all controllers have these, but installing them
540		 * is better than trying to sort through this mess.
541		 */
542		psycho_set_intr(sc, 1, PSR_UE_INT_MAP, psycho_ue, NULL);
543		psycho_set_intr(sc, 2, PSR_CE_INT_MAP, psycho_ce, NULL);
544#ifdef DEBUGGER_ON_POWERFAIL
545		psycho_set_intr(sc, 3, PSR_POWER_INT_MAP, psycho_powerfail,
546		    NULL);
547#else
548		psycho_set_intr(sc, 3, PSR_POWER_INT_MAP, NULL,
549		    (driver_intr_t *)psycho_powerfail);
550#endif
551		/* Psycho-specific initialization */
552		if (sc->sc_mode == PSYCHO_MODE_PSYCHO) {
553			/*
554			 * Hummingbirds/Sabres do not have the following two
555			 * interrupts.
556			 */
557
558			/*
559			 * The spare hardware interrupt is used for the
560			 * over-temperature interrupt.
561			 */
562			psycho_set_intr(sc, 4, PSR_SPARE_INT_MAP,
563			    NULL, psycho_overtemp);
564#ifdef PSYCHO_MAP_WAKEUP
565			/*
566			 * psycho_wakeup() doesn't do anything useful right
567			 * now.
568			 */
569			psycho_set_intr(sc, 5, PSR_PWRMGT_INT_MAP,
570			    psycho_wakeup, NULL);
571#endif /* PSYCHO_MAP_WAKEUP */
572
573			/* Initialize the counter-timer. */
574			sparc64_counter_init(device_get_nameunit(dev),
575			    rman_get_bustag(sc->sc_mem_res),
576			    rman_get_bushandle(sc->sc_mem_res), PSR_TC0);
577		}
578
579		/*
580		 * Set up IOMMU and PCI configuration if we're the first
581		 * of a pair of Psycho's to arrive here.
582		 *
583		 * We should calculate a TSB size based on amount of RAM
584		 * and number of bus controllers and number and type of
585		 * child devices.
586		 *
587		 * For the moment, 32KB should be more than enough.
588		 */
589		sc->sc_is = malloc(sizeof(struct iommu_state), M_DEVBUF,
590		    M_NOWAIT | M_ZERO);
591		if (sc->sc_is == NULL)
592			panic("%s: malloc iommu_state failed", __func__);
593		if (sc->sc_mode == PSYCHO_MODE_SABRE)
594			sc->sc_is->is_pmaxaddr =
595			    IOMMU_MAXADDR(SABRE_IOMMU_BITS);
596		else
597			sc->sc_is->is_pmaxaddr =
598			    IOMMU_MAXADDR(PSYCHO_IOMMU_BITS);
599		sc->sc_is->is_sb[0] = 0;
600		sc->sc_is->is_sb[1] = 0;
601		if (OF_getproplen(node, "no-streaming-cache") < 0)
602			sc->sc_is->is_sb[0] = sc->sc_pcictl + PCR_STRBUF;
603		psycho_iommu_init(sc, 3, dvmabase);
604	} else {
605		/* Just copy IOMMU state, config tag and address. */
606		sc->sc_is = osc->sc_is;
607		if (OF_getproplen(node, "no-streaming-cache") < 0)
608			sc->sc_is->is_sb[1] = sc->sc_pcictl + PCR_STRBUF;
609		iommu_reset(sc->sc_is);
610	}
611
612	/*
613	 * Register a PCI bus error interrupt handler according to which
614	 * half this is.  Hummingbird/Sabre don't have a PCI bus B error
615	 * interrupt but they are also only used for PCI bus A.
616	 */
617	psycho_set_intr(sc, 0, sc->sc_half == 0 ? PSR_PCIAERR_INT_MAP :
618	    PSR_PCIBERR_INT_MAP, psycho_pci_bus, NULL);
619
620	/* Allocate our tags. */
621	sc->sc_pci_memt = psycho_alloc_bus_tag(sc, PCI_MEMORY_BUS_SPACE);
622	sc->sc_pci_iot = psycho_alloc_bus_tag(sc, PCI_IO_BUS_SPACE);
623	sc->sc_pci_cfgt = psycho_alloc_bus_tag(sc, PCI_CONFIG_BUS_SPACE);
624	if (bus_dma_tag_create(bus_get_dma_tag(dev), 8, 0,
625	    sc->sc_is->is_pmaxaddr, ~0, NULL, NULL, sc->sc_is->is_pmaxaddr,
626	    0xff, 0xffffffff, 0, NULL, NULL, &sc->sc_pci_dmat) != 0)
627		panic("%s: bus_dma_tag_create failed", __func__);
628	/* Customize the tag. */
629	sc->sc_pci_dmat->dt_cookie = sc->sc_is;
630	sc->sc_pci_dmat->dt_mt = &iommu_dma_methods;
631
632	n = OF_getprop(node, "bus-range", (void *)prop_array,
633	    sizeof(prop_array));
634	if (n == -1)
635		panic("%s: could not get bus-range", __func__);
636	if (n != sizeof(prop_array))
637		panic("%s: broken bus-range (%d)", __func__, n);
638	if (bootverbose)
639		device_printf(dev, "bus range %u to %u; PCI bus %d\n",
640		    prop_array[0], prop_array[1], prop_array[0]);
641	sc->sc_pci_secbus = prop_array[0];
642
643	/* Clear PCI status error bits. */
644	PCIB_WRITE_CONFIG(dev, sc->sc_pci_secbus, PCS_DEVICE, PCS_FUNC,
645	    PCIR_STATUS, PCIM_STATUS_PERR | PCIM_STATUS_RMABORT |
646	    PCIM_STATUS_RTABORT | PCIM_STATUS_STABORT |
647	    PCIM_STATUS_PERRREPORT, 2);
648
649	/*
650	 * Set the latency timer register as this isn't always done by the
651	 * firmware.
652	 */
653	PCIB_WRITE_CONFIG(dev, sc->sc_pci_secbus, PCS_DEVICE, PCS_FUNC,
654	    PCIR_LATTIMER, OFW_PCI_LATENCY, 1);
655
656	for (n = PCIR_VENDOR; n < PCIR_STATUS; n += sizeof(uint16_t))
657		le16enc(&sc->sc_pci_hpbcfg[n], bus_space_read_2(
658		    sc->sc_pci_cfgt, sc->sc_pci_bh[OFW_PCI_CS_CONFIG],
659		    PSYCHO_CONF_OFF(sc->sc_pci_secbus, PCS_DEVICE,
660		    PCS_FUNC, n)));
661	for (n = PCIR_REVID; n <= PCIR_BIST; n += sizeof(uint8_t))
662		sc->sc_pci_hpbcfg[n] = bus_space_read_1(sc->sc_pci_cfgt,
663		    sc->sc_pci_bh[OFW_PCI_CS_CONFIG], PSYCHO_CONF_OFF(
664		    sc->sc_pci_secbus, PCS_DEVICE, PCS_FUNC, n));
665
666	ofw_bus_setup_iinfo(node, &sc->sc_pci_iinfo, sizeof(ofw_pci_intr_t));
667	/*
668	 * On E250 the interrupt map entry for the EBus bridge is wrong,
669	 * causing incorrect interrupts to be assigned to some devices on
670	 * the EBus.  Work around it by changing our copy of the interrupt
671	 * map mask to perform a full comparison of the INO.  That way
672	 * the interrupt map entry for the EBus bridge won't match at all
673	 * and the INOs specified in the "interrupts" properties of the
674	 * EBus devices will be used directly instead.
675	 */
676	if (strcmp(sparc64_model, "SUNW,Ultra-250") == 0 &&
677	    sc->sc_pci_iinfo.opi_imapmsk != NULL)
678		*(ofw_pci_intr_t *)(&sc->sc_pci_iinfo.opi_imapmsk[
679		    sc->sc_pci_iinfo.opi_addrc]) = INTMAP_INO_MASK;
680
681	device_add_child(dev, "pci", -1);
682	return (bus_generic_attach(dev));
683}
684
685static void
686psycho_set_intr(struct psycho_softc *sc, u_int index, bus_addr_t intrmap,
687    driver_filter_t filt, driver_intr_t intr)
688{
689	u_long vec;
690	int rid;
691
692	rid = index;
693	sc->sc_irq_res[index] = bus_alloc_resource_any(sc->sc_dev, SYS_RES_IRQ,
694	    &rid, RF_ACTIVE);
695	if (sc->sc_irq_res[index] == NULL ||
696	    INTIGN(vec = rman_get_start(sc->sc_irq_res[index])) != sc->sc_ign ||
697	    INTVEC(PSYCHO_READ8(sc, intrmap)) != vec ||
698	    intr_vectors[vec].iv_ic != &psycho_ic ||
699	    bus_setup_intr(sc->sc_dev, sc->sc_irq_res[index], INTR_TYPE_MISC,
700	    filt, intr, sc, &sc->sc_ihand[index]) != 0)
701		panic("%s: failed to set up interrupt %d", __func__, index);
702}
703
704static int
705psycho_find_intrmap(struct psycho_softc *sc, u_int ino, bus_addr_t *intrmapptr,
706    bus_addr_t *intrclrptr, bus_addr_t *intrdiagptr)
707{
708	bus_addr_t intrclr, intrmap;
709	uint64_t diag;
710	int found;
711
712	/*
713	 * XXX we only compare INOs rather than INRs since the firmware may
714	 * not provide the IGN and the IGN is constant for all devices on
715	 * that PCI controller.
716	 * This could cause problems for the FFB/external interrupt which
717	 * has a full vector that can be set arbitrarily.
718	 */
719
720	if (ino > PSYCHO_MAX_INO) {
721		device_printf(sc->sc_dev, "out of range INO %d requested\n",
722		    ino);
723		return (0);
724	}
725
726	found = 0;
727	/* Hunt through OBIO first. */
728	diag = PSYCHO_READ8(sc, PSR_OBIO_INT_DIAG);
729	for (intrmap = PSR_SCSI_INT_MAP, intrclr = PSR_SCSI_INT_CLR;
730	    intrmap <= PSR_PWRMGT_INT_MAP; intrmap += 8, intrclr += 8,
731	    diag >>= 2) {
732		if (sc->sc_mode == PSYCHO_MODE_SABRE &&
733		    (intrmap == PSR_TIMER0_INT_MAP ||
734		    intrmap == PSR_TIMER1_INT_MAP ||
735		    intrmap == PSR_PCIBERR_INT_MAP ||
736		    intrmap == PSR_PWRMGT_INT_MAP))
737			continue;
738		if (INTINO(PSYCHO_READ8(sc, intrmap)) == ino) {
739			diag &= 2;
740			found = 1;
741			break;
742		}
743	}
744
745	if (!found) {
746		diag = PSYCHO_READ8(sc, PSR_PCI_INT_DIAG);
747		/* Now do PCI interrupts. */
748		for (intrmap = PSR_PCIA0_INT_MAP, intrclr = PSR_PCIA0_INT_CLR;
749		    intrmap <= PSR_PCIB3_INT_MAP; intrmap += 8, intrclr += 32,
750		    diag >>= 8) {
751			if (sc->sc_mode == PSYCHO_MODE_PSYCHO &&
752			    (intrmap == PSR_PCIA2_INT_MAP ||
753			    intrmap == PSR_PCIA3_INT_MAP))
754				continue;
755			if (((PSYCHO_READ8(sc, intrmap) ^ ino) & 0x3c) == 0) {
756				intrclr += 8 * (ino & 3);
757				diag = (diag >> ((ino & 3) * 2)) & 2;
758				found = 1;
759				break;
760			}
761		}
762	}
763	if (intrmapptr != NULL)
764		*intrmapptr = intrmap;
765	if (intrclrptr != NULL)
766		*intrclrptr = intrclr;
767	if (intrdiagptr != NULL)
768		*intrdiagptr = diag;
769	return (found);
770}
771
772/*
773 * Interrupt handlers
774 */
775static int
776psycho_ue(void *arg)
777{
778	struct psycho_softc *sc = arg;
779	uint64_t afar, afsr;
780
781	afar = PSYCHO_READ8(sc, PSR_UE_AFA);
782	afsr = PSYCHO_READ8(sc, PSR_UE_AFS);
783	/*
784	 * On the UltraSPARC-IIi/IIe, IOMMU misses/protection faults cause
785	 * the AFAR to be set to the physical address of the TTE entry that
786	 * was invalid/write protected.  Call into the IOMMU code to have
787	 * them decoded to virtual I/O addresses.
788	 */
789	if ((afsr & UEAFSR_P_DTE) != 0)
790		iommu_decode_fault(sc->sc_is, afar);
791	panic("%s: uncorrectable DMA error AFAR %#lx AFSR %#lx",
792	    device_get_name(sc->sc_dev), (u_long)afar, (u_long)afsr);
793	return (FILTER_HANDLED);
794}
795
796static int
797psycho_ce(void *arg)
798{
799	struct psycho_softc *sc = arg;
800	uint64_t afar, afsr;
801
802	mtx_lock_spin(sc->sc_mtx);
803	afar = PSYCHO_READ8(sc, PSR_CE_AFA);
804	afsr = PSYCHO_READ8(sc, PSR_CE_AFS);
805	device_printf(sc->sc_dev, "correctable DMA error AFAR %#lx "
806	    "AFSR %#lx\n", (u_long)afar, (u_long)afsr);
807	/* Clear the error bits that we caught. */
808	PSYCHO_WRITE8(sc, PSR_CE_AFS, afsr & CEAFSR_ERRMASK);
809	mtx_unlock_spin(sc->sc_mtx);
810	return (FILTER_HANDLED);
811}
812
813static int
814psycho_pci_bus(void *arg)
815{
816	struct psycho_softc *sc = arg;
817	uint64_t afar, afsr;
818
819	afar = PCICTL_READ8(sc, PCR_AFA);
820	afsr = PCICTL_READ8(sc, PCR_AFS);
821	panic("%s: PCI bus %c error AFAR %#lx AFSR %#lx",
822	    device_get_name(sc->sc_dev), 'A' + sc->sc_half, (u_long)afar,
823	    (u_long)afsr);
824	return (FILTER_HANDLED);
825}
826
827static int
828psycho_powerfail(void *arg)
829{
830#ifdef DEBUGGER_ON_POWERFAIL
831	struct psycho_softc *sc = arg;
832
833	kdb_enter(KDB_WHY_POWERFAIL, "powerfail");
834#else
835	static int shutdown;
836
837	/* As the interrupt is cleared we may be called multiple times. */
838	if (shutdown != 0)
839		return (FILTER_HANDLED);
840	shutdown++;
841	printf("Power Failure Detected: Shutting down NOW.\n");
842	shutdown_nice(0);
843#endif
844	return (FILTER_HANDLED);
845}
846
847static void
848psycho_overtemp(void *arg)
849{
850	static int shutdown;
851
852	/* As the interrupt is cleared we may be called multiple times. */
853	if (shutdown != 0)
854		return;
855	shutdown++;
856	printf("DANGER: OVER TEMPERATURE detected.\nShutting down NOW.\n");
857	shutdown_nice(RB_POWEROFF);
858}
859
860#ifdef PSYCHO_MAP_WAKEUP
861static int
862psycho_wakeup(void *arg)
863{
864	struct psycho_softc *sc = arg;
865
866	/* Gee, we don't really have a framework to deal with this properly. */
867	device_printf(sc->sc_dev, "power management wakeup\n");
868	return (FILTER_HANDLED);
869}
870#endif /* PSYCHO_MAP_WAKEUP */
871
872static void
873psycho_iommu_init(struct psycho_softc *sc, int tsbsize, uint32_t dvmabase)
874{
875	struct iommu_state *is = sc->sc_is;
876
877	/* Punch in our copies. */
878	is->is_bustag = rman_get_bustag(sc->sc_mem_res);
879	is->is_bushandle = rman_get_bushandle(sc->sc_mem_res);
880	is->is_iommu = PSR_IOMMU;
881	is->is_dtag = PSR_IOMMU_TLB_TAG_DIAG;
882	is->is_ddram = PSR_IOMMU_TLB_DATA_DIAG;
883	is->is_dqueue = PSR_IOMMU_QUEUE_DIAG;
884	is->is_dva = PSR_IOMMU_SVADIAG;
885	is->is_dtcmp = PSR_IOMMU_TLB_CMP_DIAG;
886
887	iommu_init(device_get_nameunit(sc->sc_dev), is, tsbsize, dvmabase, 0);
888}
889
890static int
891psycho_maxslots(device_t dev)
892{
893
894	/* XXX: is this correct? */
895	return (PCI_SLOTMAX);
896}
897
898static uint32_t
899psycho_read_config(device_t dev, u_int bus, u_int slot, u_int func, u_int reg,
900    int width)
901{
902	struct psycho_softc *sc;
903	bus_space_handle_t bh;
904	u_long offset = 0;
905	uint8_t byte;
906	uint16_t shrt;
907	uint32_t r, wrd;
908	int i;
909
910	sc = device_get_softc(dev);
911	bh = sc->sc_pci_bh[OFW_PCI_CS_CONFIG];
912
913	/*
914	 * The Hummingbird and Sabre bridges are picky in that they
915	 * only allow their config space to be accessed using the
916	 * "native" width of the respective register being accessed
917	 * and return semi-random other content of their config space
918	 * otherwise.  Given that the PCI specs don't say anything
919	 * about such a (unusual) limitation and lots of stuff expects
920	 * to be able to access the contents of the config space at
921	 * any width we allow just that.  We do this by using a copy
922	 * of the header of the bridge (the rest is all zero anyway)
923	 * read during attach (expect for PCIR_STATUS) in order to
924	 * simplify things.
925	 * The Psycho bridges contain a dupe of their header at 0x80
926	 * which we nullify that way also.
927	 */
928	if (bus == sc->sc_pci_secbus && slot == PCS_DEVICE &&
929	    func == PCS_FUNC) {
930		if (offset % width != 0)
931			return (-1);
932
933		if (reg >= sizeof(sc->sc_pci_hpbcfg))
934			return (0);
935
936		if ((reg < PCIR_STATUS && reg + width > PCIR_STATUS) ||
937		    reg == PCIR_STATUS || reg == PCIR_STATUS + 1)
938			le16enc(&sc->sc_pci_hpbcfg[PCIR_STATUS],
939			    bus_space_read_2(sc->sc_pci_cfgt, bh,
940			    PSYCHO_CONF_OFF(sc->sc_pci_secbus,
941			    PCS_DEVICE, PCS_FUNC, PCIR_STATUS)));
942
943		switch (width) {
944		case 1:
945			return (sc->sc_pci_hpbcfg[reg]);
946		case 2:
947			return (le16dec(&sc->sc_pci_hpbcfg[reg]));
948		case 4:
949			return (le32dec(&sc->sc_pci_hpbcfg[reg]));
950		}
951	}
952
953	offset = PSYCHO_CONF_OFF(bus, slot, func, reg);
954	switch (width) {
955	case 1:
956		i = bus_space_peek_1(sc->sc_pci_cfgt, bh, offset, &byte);
957		r = byte;
958		break;
959	case 2:
960		i = bus_space_peek_2(sc->sc_pci_cfgt, bh, offset, &shrt);
961		r = shrt;
962		break;
963	case 4:
964		i = bus_space_peek_4(sc->sc_pci_cfgt, bh, offset, &wrd);
965		r = wrd;
966		break;
967	default:
968		panic("%s: bad width", __func__);
969		/* NOTREACHED */
970	}
971
972	if (i) {
973#ifdef PSYCHO_DEBUG
974		printf("%s: read data error reading: %d.%d.%d: 0x%x\n",
975		    __func__, bus, slot, func, reg);
976#endif
977		r = -1;
978	}
979	return (r);
980}
981
982static void
983psycho_write_config(device_t dev, u_int bus, u_int slot, u_int func, u_int reg,
984    uint32_t val, int width)
985{
986	struct psycho_softc *sc;
987	bus_space_handle_t bh;
988	u_long offset = 0;
989
990	sc = device_get_softc(dev);
991	offset = PSYCHO_CONF_OFF(bus, slot, func, reg);
992	bh = sc->sc_pci_bh[OFW_PCI_CS_CONFIG];
993	switch (width) {
994	case 1:
995		bus_space_write_1(sc->sc_pci_cfgt, bh, offset, val);
996		break;
997	case 2:
998		bus_space_write_2(sc->sc_pci_cfgt, bh, offset, val);
999		break;
1000	case 4:
1001		bus_space_write_4(sc->sc_pci_cfgt, bh, offset, val);
1002		break;
1003	default:
1004		panic("%s: bad width", __func__);
1005		/* NOTREACHED */
1006	}
1007}
1008
1009static int
1010psycho_route_interrupt(device_t bridge, device_t dev, int pin)
1011{
1012	struct psycho_softc *sc;
1013	struct ofw_pci_register reg;
1014	bus_addr_t intrmap;
1015	ofw_pci_intr_t pintr, mintr;
1016	uint8_t maskbuf[sizeof(reg) + sizeof(pintr)];
1017
1018	sc = device_get_softc(bridge);
1019	pintr = pin;
1020	if (ofw_bus_lookup_imap(ofw_bus_get_node(dev), &sc->sc_pci_iinfo, &reg,
1021	    sizeof(reg), &pintr, sizeof(pintr), &mintr, sizeof(mintr), maskbuf))
1022		return (mintr);
1023	/*
1024	 * If this is outside of the range for an intpin, it's likely a full
1025	 * INO, and no mapping is required at all; this happens on the U30,
1026	 * where there's no interrupt map at the Psycho node.  Fortunately,
1027	 * there seem to be no INOs in the intpin range on this boxen, so
1028	 * this easy heuristics will do.
1029	 */
1030	if (pin > 4)
1031		return (pin);
1032	/*
1033	 * Guess the INO; we always assume that this is a non-OBIO
1034	 * device, and that pin is a "real" intpin number.  Determine
1035	 * the mapping register to be used by the slot number.
1036	 * We only need to do this on E450s, it seems; here, the slot numbers
1037	 * for bus A are one-based, while those for bus B seemingly have an
1038	 * offset of 2 (hence the factor of 3 below).
1039	 */
1040	intrmap = PSR_PCIA0_INT_MAP +
1041	    8 * (pci_get_slot(dev) - 1 + 3 * sc->sc_half);
1042	mintr = INTINO(PSYCHO_READ8(sc, intrmap)) + pin - 1;
1043	device_printf(bridge, "guessing interrupt %d for device %d.%d pin %d\n",
1044	    (int)mintr, pci_get_slot(dev), pci_get_function(dev), pin);
1045	return (mintr);
1046}
1047
1048static int
1049psycho_read_ivar(device_t dev, device_t child, int which, uintptr_t *result)
1050{
1051	struct psycho_softc *sc;
1052
1053	sc = device_get_softc(dev);
1054	switch (which) {
1055	case PCIB_IVAR_DOMAIN:
1056		*result = device_get_unit(dev);
1057		return (0);
1058	case PCIB_IVAR_BUS:
1059		*result = sc->sc_pci_secbus;
1060		return (0);
1061	}
1062	return (ENOENT);
1063}
1064
1065static int
1066psycho_dmasync(void *arg)
1067{
1068	struct psycho_dmasync *pds = arg;
1069
1070	(void)PCIB_READ_CONFIG(pds->pds_ppb, pds->pds_bus, pds->pds_slot,
1071	    pds->pds_func, PCIR_VENDOR, 2);
1072	(void)PSYCHO_READ8(pds->pds_sc, PSR_DMA_WRITE_SYNC);
1073	return (pds->pds_handler(pds->pds_arg));
1074}
1075
1076static void
1077psycho_intr_enable(void *arg)
1078{
1079	struct intr_vector *iv = arg;
1080	struct psycho_icarg *pica = iv->iv_icarg;
1081
1082	PSYCHO_WRITE8(pica->pica_sc, pica->pica_map,
1083	    INTMAP_ENABLE(iv->iv_vec, iv->iv_mid));
1084}
1085
1086static void
1087psycho_intr_disable(void *arg)
1088{
1089	struct intr_vector *iv = arg;
1090	struct psycho_icarg *pica = iv->iv_icarg;
1091
1092	PSYCHO_WRITE8(pica->pica_sc, pica->pica_map, iv->iv_vec);
1093}
1094
1095static void
1096psycho_intr_assign(void *arg)
1097{
1098	struct intr_vector *iv = arg;
1099	struct psycho_icarg *pica = iv->iv_icarg;
1100
1101	PSYCHO_WRITE8(pica->pica_sc, pica->pica_map, INTMAP_TID(
1102	    PSYCHO_READ8(pica->pica_sc, pica->pica_map), iv->iv_mid));
1103}
1104
1105static void
1106psycho_intr_clear(void *arg)
1107{
1108	struct intr_vector *iv = arg;
1109	struct psycho_icarg *pica = iv->iv_icarg;
1110
1111	PSYCHO_WRITE8(pica->pica_sc, pica->pica_clr, 0);
1112}
1113
1114static int
1115psycho_setup_intr(device_t dev, device_t child, struct resource *ires,
1116    int flags, driver_filter_t *filt, driver_intr_t *intr, void *arg,
1117    void **cookiep)
1118{
1119	struct {
1120		int apb:1;
1121		int ppb:1;
1122	} found;
1123	devclass_t pci_devclass;
1124	device_t cdev, pdev, pcidev;
1125	struct psycho_softc *sc;
1126	struct psycho_dmasync *pds;
1127	u_long vec;
1128	int error;
1129
1130	sc = device_get_softc(dev);
1131	/*
1132	 * Make sure the vector is fully specified and we registered
1133	 * our interrupt controller for it.
1134	 */
1135	vec = rman_get_start(ires);
1136	if (INTIGN(vec) != sc->sc_ign ||
1137	    intr_vectors[vec].iv_ic != &psycho_ic) {
1138		device_printf(dev, "invalid interrupt vector 0x%lx\n", vec);
1139		return (EINVAL);
1140	}
1141
1142	/*
1143	 * The Sabre-APB-combination has a bug where it does not drain
1144	 * DMA write data for devices behind additional PCI-PCI bridges
1145	 * underneath the APB PCI-PCI bridge.  The workaround is to do
1146	 * a read on the farest PCI-PCI bridge followed by a read of the
1147	 * PCI DMA write sync register of the Sabre.
1148	 * XXX installing the wrapper for an affected device and the
1149	 * actual workaround in psycho_dmasync() should be moved to
1150	 * psycho(4)-specific bus_dma_tag_create() and bus_dmamap_sync()
1151	 * methods, respectively, once DMA tag creation is newbus'ified,
1152	 * so the workaround isn't only applied for interrupt handlers
1153	 * but also for polling(4) callbacks.
1154	 */
1155	if (sc->sc_mode == PSYCHO_MODE_SABRE) {
1156		pds = malloc(sizeof(*pds), M_DEVBUF, M_NOWAIT | M_ZERO);
1157		if (pds == NULL)
1158			return (ENOMEM);
1159		pcidev = NULL;
1160		found.apb = found.ppb = 0;
1161		pci_devclass = devclass_find("pci");
1162		for (cdev = child; cdev != dev; cdev = pdev) {
1163			pdev = device_get_parent(cdev);
1164			if (pcidev == NULL) {
1165				if (device_get_devclass(pdev) != pci_devclass)
1166					continue;
1167				pcidev = cdev;
1168				continue;
1169			}
1170			/*
1171			 * NB: APB would also match as PCI-PCI bridges.
1172			 */
1173			if (pci_get_vendor(cdev) == 0x108e &&
1174			    pci_get_device(cdev) == 0x5000) {
1175				found.apb = 1;
1176				break;
1177			}
1178			if (pci_get_class(cdev) == PCIC_BRIDGE &&
1179			    pci_get_subclass(cdev) == PCIS_BRIDGE_PCI)
1180				found.ppb = 1;
1181		}
1182		if (found.apb && found.ppb && pcidev != NULL) {
1183			pds->pds_sc = sc;
1184			pds->pds_arg = arg;
1185			pds->pds_ppb =
1186			    device_get_parent(device_get_parent(pcidev));
1187			pds->pds_bus = pci_get_bus(pcidev);
1188			pds->pds_slot = pci_get_slot(pcidev);
1189			pds->pds_func = pci_get_function(pcidev);
1190			if (bootverbose)
1191				device_printf(dev, "installed DMA sync "
1192				    "workaround for device %d.%d on bus %d\n",
1193				    pds->pds_slot, pds->pds_func,
1194				    pds->pds_bus);
1195			if (intr == NULL) {
1196				pds->pds_handler = filt;
1197				error = bus_generic_setup_intr(dev, child,
1198				    ires, flags, psycho_dmasync, intr, pds,
1199				    cookiep);
1200			} else {
1201				pds->pds_handler = (driver_filter_t *)intr;
1202				error = bus_generic_setup_intr(dev, child,
1203				    ires, flags, filt,
1204				    (driver_intr_t *)psycho_dmasync, pds,
1205				    cookiep);
1206			}
1207		} else
1208			error = bus_generic_setup_intr(dev, child, ires,
1209			    flags, filt, intr, arg, cookiep);
1210		if (error != 0) {
1211			free(pds, M_DEVBUF);
1212			return (error);
1213		}
1214		pds->pds_cookie = *cookiep;
1215		*cookiep = pds;
1216		return (error);
1217	}
1218	return (bus_generic_setup_intr(dev, child, ires, flags, filt, intr,
1219	    arg, cookiep));
1220}
1221
1222static int
1223psycho_teardown_intr(device_t dev, device_t child, struct resource *vec,
1224    void *cookie)
1225{
1226	struct psycho_softc *sc;
1227	struct psycho_dmasync *pds;
1228	int error;
1229
1230	sc = device_get_softc(dev);
1231	if (sc->sc_mode == PSYCHO_MODE_SABRE) {
1232		pds = cookie;
1233		error = bus_generic_teardown_intr(dev, child, vec,
1234		    pds->pds_cookie);
1235		if (error == 0)
1236			free(pds, M_DEVBUF);
1237		return (error);
1238	}
1239	return (bus_generic_teardown_intr(dev, child, vec, cookie));
1240}
1241
1242static struct resource *
1243psycho_alloc_resource(device_t bus, device_t child, int type, int *rid,
1244    u_long start, u_long end, u_long count, u_int flags)
1245{
1246	struct psycho_softc *sc;
1247	struct resource *rv;
1248	struct rman *rm;
1249	bus_space_tag_t bt;
1250	bus_space_handle_t bh;
1251	int needactivate = flags & RF_ACTIVE;
1252
1253	flags &= ~RF_ACTIVE;
1254
1255	sc = device_get_softc(bus);
1256	if (type == SYS_RES_IRQ) {
1257		/*
1258		 * XXX: Don't accept blank ranges for now, only single
1259		 * interrupts.  The other case should not happen with
1260		 * the MI PCI code...
1261		 * XXX: This may return a resource that is out of the
1262		 * range that was specified.  Is this correct...?
1263		 */
1264		if (start != end)
1265			panic("%s: XXX: interrupt range", __func__);
1266		start = end = INTMAP_VEC(sc->sc_ign, end);
1267		return (BUS_ALLOC_RESOURCE(device_get_parent(bus), child, type,
1268		    rid, start, end, count, flags));
1269	}
1270	switch (type) {
1271	case SYS_RES_MEMORY:
1272		rm = &sc->sc_pci_mem_rman;
1273		bt = sc->sc_pci_memt;
1274		bh = sc->sc_pci_bh[OFW_PCI_CS_MEM32];
1275		break;
1276	case SYS_RES_IOPORT:
1277		rm = &sc->sc_pci_io_rman;
1278		bt = sc->sc_pci_iot;
1279		bh = sc->sc_pci_bh[OFW_PCI_CS_IO];
1280		break;
1281	default:
1282		return (NULL);
1283		/* NOTREACHED */
1284	}
1285
1286	rv = rman_reserve_resource(rm, start, end, count, flags, child);
1287	if (rv == NULL)
1288		return (NULL);
1289	rman_set_rid(rv, *rid);
1290	bh += rman_get_start(rv);
1291	rman_set_bustag(rv, bt);
1292	rman_set_bushandle(rv, bh);
1293
1294	if (needactivate) {
1295		if (bus_activate_resource(child, type, *rid, rv)) {
1296			rman_release_resource(rv);
1297			return (NULL);
1298		}
1299	}
1300	return (rv);
1301}
1302
1303static int
1304psycho_activate_resource(device_t bus, device_t child, int type, int rid,
1305    struct resource *r)
1306{
1307	void *p;
1308	int error;
1309
1310	if (type == SYS_RES_IRQ)
1311		return (BUS_ACTIVATE_RESOURCE(device_get_parent(bus), child,
1312		    type, rid, r));
1313	if (type == SYS_RES_MEMORY) {
1314		/*
1315		 * Need to memory-map the device space, as some drivers depend
1316		 * on the virtual address being set and useable.
1317		 */
1318		error = sparc64_bus_mem_map(rman_get_bustag(r),
1319		    rman_get_bushandle(r), rman_get_size(r), 0, 0, &p);
1320		if (error != 0)
1321			return (error);
1322		rman_set_virtual(r, p);
1323	}
1324	return (rman_activate_resource(r));
1325}
1326
1327static int
1328psycho_deactivate_resource(device_t bus, device_t child, int type, int rid,
1329    struct resource *r)
1330{
1331
1332	if (type == SYS_RES_IRQ)
1333		return (BUS_DEACTIVATE_RESOURCE(device_get_parent(bus), child,
1334		    type, rid, r));
1335	if (type == SYS_RES_MEMORY) {
1336		sparc64_bus_mem_unmap(rman_get_virtual(r), rman_get_size(r));
1337		rman_set_virtual(r, NULL);
1338	}
1339	return (rman_deactivate_resource(r));
1340}
1341
1342static int
1343psycho_release_resource(device_t bus, device_t child, int type, int rid,
1344    struct resource *r)
1345{
1346	int error;
1347
1348	if (type == SYS_RES_IRQ)
1349		return (BUS_RELEASE_RESOURCE(device_get_parent(bus), child,
1350		    type, rid, r));
1351	if (rman_get_flags(r) & RF_ACTIVE) {
1352		error = bus_deactivate_resource(child, type, rid, r);
1353		if (error)
1354			return (error);
1355	}
1356	return (rman_release_resource(r));
1357}
1358
1359static bus_dma_tag_t
1360psycho_get_dma_tag(device_t bus, device_t child)
1361{
1362	struct psycho_softc *sc;
1363
1364	sc = device_get_softc(bus);
1365	return (sc->sc_pci_dmat);
1366}
1367
1368static phandle_t
1369psycho_get_node(device_t bus, device_t dev)
1370{
1371	struct psycho_softc *sc;
1372
1373	sc = device_get_softc(bus);
1374	/* We only have one child, the PCI bus, which needs our own node. */
1375	return (sc->sc_node);
1376}
1377
1378static bus_space_tag_t
1379psycho_alloc_bus_tag(struct psycho_softc *sc, int type)
1380{
1381	bus_space_tag_t bt;
1382
1383	bt = malloc(sizeof(struct bus_space_tag), M_DEVBUF, M_NOWAIT | M_ZERO);
1384	if (bt == NULL)
1385		panic("%s: out of memory", __func__);
1386
1387	bt->bst_cookie = sc;
1388	bt->bst_parent = rman_get_bustag(sc->sc_mem_res);
1389	bt->bst_type = type;
1390	return (bt);
1391}
1392