tlb.h revision 91616
180709Sjake/*-
280709Sjake * Copyright (c) 2001 Jake Burkholder.
380709Sjake * All rights reserved.
480709Sjake *
580709Sjake * Redistribution and use in source and binary forms, with or without
680709Sjake * modification, are permitted provided that the following conditions
780709Sjake * are met:
880709Sjake * 1. Redistributions of source code must retain the above copyright
980709Sjake *    notice, this list of conditions and the following disclaimer.
1080709Sjake * 2. Redistributions in binary form must reproduce the above copyright
1180709Sjake *    notice, this list of conditions and the following disclaimer in the
1280709Sjake *    documentation and/or other materials provided with the distribution.
1380709Sjake *
1481334Sobrien * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
1580709Sjake * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
1680709Sjake * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
1781334Sobrien * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
1880709Sjake * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
1980709Sjake * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
2080709Sjake * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
2180709Sjake * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
2280709Sjake * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
2380709Sjake * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
2480709Sjake * SUCH DAMAGE.
2580709Sjake *
2680709Sjake * $FreeBSD: head/sys/sparc64/include/tlb.h 91616 2002-03-04 07:07:10Z jake $
2780709Sjake */
2880709Sjake
2980709Sjake#ifndef	_MACHINE_TLB_H_
3080709Sjake#define	_MACHINE_TLB_H_
3180709Sjake
3280709Sjake#define	TLB_SLOT_COUNT			64
3380709Sjake
3491224Sjake#define	TLB_SLOT_TSB_KERNEL_MIN		62	/* XXX */
3580709Sjake#define	TLB_SLOT_KERNEL			63
3680709Sjake
3780709Sjake#define	TLB_DAR_SLOT_SHIFT		(3)
3880709Sjake#define	TLB_DAR_SLOT(slot)		((slot) << TLB_DAR_SLOT_SHIFT)
3980709Sjake
4091224Sjake#define	TAR_VPN_SHIFT			(13)
4191224Sjake#define	TAR_CTX_MASK			((1 << TAR_VPN_SHIFT) - 1)
4280709Sjake
4391224Sjake#define	TLB_TAR_VA(va)			((va) & ~TAR_CTX_MASK)
4491224Sjake#define	TLB_TAR_CTX(ctx)		((ctx) & TAR_CTX_MASK)
4591224Sjake
4680709Sjake#define	TLB_DEMAP_ID_SHIFT		(4)
4780709Sjake#define	TLB_DEMAP_ID_PRIMARY		(0)
4880709Sjake#define	TLB_DEMAP_ID_SECONDARY		(1)
4980709Sjake#define	TLB_DEMAP_ID_NUCLEUS		(2)
5080709Sjake
5180709Sjake#define	TLB_DEMAP_TYPE_SHIFT		(6)
5280709Sjake#define	TLB_DEMAP_TYPE_PAGE		(0)
5380709Sjake#define	TLB_DEMAP_TYPE_CONTEXT		(1)
5480709Sjake
5580709Sjake#define	TLB_DEMAP_VA(va)		((va) & ~PAGE_MASK)
5680709Sjake#define	TLB_DEMAP_ID(id)		((id) << TLB_DEMAP_ID_SHIFT)
5780709Sjake#define	TLB_DEMAP_TYPE(type)		((type) << TLB_DEMAP_TYPE_SHIFT)
5880709Sjake
5980709Sjake#define	TLB_DEMAP_PAGE			(TLB_DEMAP_TYPE(TLB_DEMAP_TYPE_PAGE))
6080709Sjake#define	TLB_DEMAP_CONTEXT		(TLB_DEMAP_TYPE(TLB_DEMAP_TYPE_CONTEXT))
6180709Sjake
6280709Sjake#define	TLB_DEMAP_PRIMARY		(TLB_DEMAP_ID(TLB_DEMAP_ID_PRIMARY))
6380709Sjake#define	TLB_DEMAP_SECONDARY		(TLB_DEMAP_ID(TLB_DEMAP_ID_SECONDARY))
6480709Sjake#define	TLB_DEMAP_NUCLEUS		(TLB_DEMAP_ID(TLB_DEMAP_ID_NUCLEUS))
6580709Sjake
6680709Sjake#define	TLB_CTX_KERNEL			(0)
6791613Sjake#define	TLB_CTX_USER_MIN		(1)
6891613Sjake#define	TLB_CTX_USER_MAX		(8192)
6980709Sjake
7080709Sjake#define	TLB_DTLB			(1 << 0)
7180709Sjake#define	TLB_ITLB			(1 << 1)
7280709Sjake
7381176Sjake#define	MMU_SFSR_ASI_SHIFT		(16)
7481176Sjake#define	MMU_SFSR_FT_SHIFT		(7)
7581176Sjake#define	MMU_SFSR_E_SHIFT		(6)
7681176Sjake#define	MMU_SFSR_CT_SHIFT		(4)
7781176Sjake#define	MMU_SFSR_PR_SHIFT		(3)
7881176Sjake#define	MMU_SFSR_W_SHIFT		(2)
7981176Sjake#define	MMU_SFSR_OW_SHIFT		(1)
8081176Sjake#define	MMU_SFSR_FV_SHIFT		(0)
8181176Sjake
8281176Sjake#define	MMU_SFSR_ASI_SIZE		(8)
8381176Sjake#define	MMU_SFSR_FT_SIZE		(6)
8481176Sjake#define	MMU_SFSR_CT_SIZE		(2)
8581176Sjake
8681176Sjake#define	MMU_SFSR_W			(1L << MMU_SFSR_W_SHIFT)
8781176Sjake
8891616Sjakeextern int kernel_tlb_slots;
8991616Sjakeextern struct tte *kernel_ttes;
9091616Sjake
9188629Sjake/*
9288629Sjake * Some tlb operations must be atomical, so no interrupt or trap can be allowed
9388629Sjake * while they are in progress. Traps should not happen, but interrupts need to
9488629Sjake * be explicitely disabled. critical_enter() cannot be used here, since it only
9588629Sjake * disables soft interrupts.
9688629Sjake * XXX: is something like this needed elsewhere, too?
9788629Sjake */
9888629Sjake
9980709Sjakestatic __inline void
10088629Sjaketlb_dtlb_context_primary_demap(void)
10188629Sjake{
10288629Sjake	stxa(TLB_DEMAP_PRIMARY | TLB_DEMAP_CONTEXT, ASI_DMMU_DEMAP, 0);
10388629Sjake	membar(Sync);
10488629Sjake}
10588629Sjake
10688629Sjakestatic __inline void
10781377Sjaketlb_dtlb_page_demap(u_long ctx, vm_offset_t va)
10880709Sjake{
10980709Sjake	if (ctx == TLB_CTX_KERNEL) {
11080709Sjake		stxa(TLB_DEMAP_VA(va) | TLB_DEMAP_NUCLEUS | TLB_DEMAP_PAGE,
11180709Sjake		    ASI_DMMU_DEMAP, 0);
11280709Sjake		membar(Sync);
11391613Sjake	} else if (ctx != -1) {
11491613Sjake		stxa(TLB_DEMAP_VA(va) | TLB_DEMAP_PRIMARY | TLB_DEMAP_PAGE,
11581377Sjake		    ASI_DMMU_DEMAP, 0);
11688629Sjake		membar(Sync);
11781377Sjake	}
11880709Sjake}
11980709Sjake
12080709Sjakestatic __inline void
12181377Sjaketlb_dtlb_store(vm_offset_t va, u_long ctx, struct tte tte)
12280709Sjake{
12388629Sjake	u_long pst;
12488629Sjake
12591170Sjake	pst = intr_disable();
12681176Sjake	stxa(AA_DMMU_TAR, ASI_DMMU,
12781377Sjake	    TLB_TAR_VA(va) | TLB_TAR_CTX(ctx));
12880709Sjake	stxa(0, ASI_DTLB_DATA_IN_REG, tte.tte_data);
12980709Sjake	membar(Sync);
13091170Sjake	intr_restore(pst);
13180709Sjake}
13280709Sjake
13380709Sjakestatic __inline void
13481377Sjaketlb_dtlb_store_slot(vm_offset_t va, u_long ctx, struct tte tte, int slot)
13580709Sjake{
13688629Sjake	u_long pst;
13788629Sjake
13891170Sjake	pst = intr_disable();
13981377Sjake	stxa(AA_DMMU_TAR, ASI_DMMU, TLB_TAR_VA(va) | TLB_TAR_CTX(ctx));
14080709Sjake	stxa(TLB_DAR_SLOT(slot), ASI_DTLB_DATA_ACCESS_REG, tte.tte_data);
14180709Sjake	membar(Sync);
14291170Sjake	intr_restore(pst);
14380709Sjake}
14480709Sjake
14580709Sjakestatic __inline void
14688629Sjaketlb_itlb_context_primary_demap(void)
14788629Sjake{
14888629Sjake	stxa(TLB_DEMAP_PRIMARY | TLB_DEMAP_CONTEXT, ASI_IMMU_DEMAP, 0);
14988629Sjake	membar(Sync);
15088629Sjake}
15188629Sjake
15288629Sjakestatic __inline void
15381377Sjaketlb_itlb_page_demap(u_long ctx, vm_offset_t va)
15480709Sjake{
15580709Sjake	if (ctx == TLB_CTX_KERNEL) {
15680709Sjake		stxa(TLB_DEMAP_VA(va) | TLB_DEMAP_NUCLEUS | TLB_DEMAP_PAGE,
15780709Sjake		    ASI_IMMU_DEMAP, 0);
15880709Sjake		flush(KERNBASE);
15991613Sjake	} else if (ctx != -1) {
16091613Sjake		stxa(TLB_DEMAP_VA(va) | TLB_DEMAP_PRIMARY | TLB_DEMAP_PAGE,
16181377Sjake		    ASI_IMMU_DEMAP, 0);
16288629Sjake		membar(Sync);
16381377Sjake	}
16480709Sjake}
16580709Sjake
16680709Sjakestatic __inline void
16781377Sjaketlb_itlb_store(vm_offset_t va, u_long ctx, struct tte tte)
16880709Sjake{
16988629Sjake	u_long pst;
17088629Sjake
17191170Sjake	pst = intr_disable();
17281377Sjake	stxa(AA_IMMU_TAR, ASI_IMMU, TLB_TAR_VA(va) | TLB_TAR_CTX(ctx));
17381377Sjake	stxa(0, ASI_ITLB_DATA_IN_REG, tte.tte_data);
17481377Sjake	if (ctx == TLB_CTX_KERNEL)
17581377Sjake		flush(va);
17681377Sjake	else {
17781377Sjake		/*
17881377Sjake		 * flush probably not needed and impossible here, no access to
17981377Sjake		 * user page.
18081377Sjake		 */
18181377Sjake		membar(Sync);
18281377Sjake	}
18391170Sjake	intr_restore(pst);
18480709Sjake}
18580709Sjake
18680709Sjakestatic __inline void
18791613Sjaketlb_context_demap(u_int ctx)
18888629Sjake{
18991613Sjake	if (ctx != -1) {
19091613Sjake		tlb_dtlb_context_primary_demap();
19191613Sjake		tlb_itlb_context_primary_demap();
19291613Sjake	}
19388629Sjake}
19488629Sjake
19588629Sjakestatic __inline void
19681377Sjaketlb_itlb_store_slot(vm_offset_t va, u_long ctx, struct tte tte, int slot)
19780709Sjake{
19888629Sjake	u_long pst;
19988629Sjake
20091170Sjake	pst = intr_disable();
20181377Sjake	stxa(AA_IMMU_TAR, ASI_IMMU, TLB_TAR_VA(va) | TLB_TAR_CTX(ctx));
20280709Sjake	stxa(TLB_DAR_SLOT(slot), ASI_ITLB_DATA_ACCESS_REG, tte.tte_data);
20380709Sjake	flush(va);
20491170Sjake	intr_restore(pst);
20580709Sjake}
20680709Sjake
20780709Sjakestatic __inline void
20880709Sjaketlb_page_demap(u_int tlb, u_int ctx, vm_offset_t va)
20980709Sjake{
21080709Sjake	if (tlb & TLB_DTLB)
21180709Sjake		tlb_dtlb_page_demap(ctx, va);
21280709Sjake	if (tlb & TLB_ITLB)
21380709Sjake		tlb_itlb_page_demap(ctx, va);
21480709Sjake}
21580709Sjake
21680709Sjakestatic __inline void
21791172Sjaketlb_range_demap(u_int ctx, vm_offset_t start, vm_offset_t end)
21891172Sjake{
21991172Sjake	for (; start < end; start += PAGE_SIZE)
22091172Sjake		tlb_page_demap(TLB_DTLB | TLB_ITLB, ctx, start);
22191172Sjake}
22291172Sjake
22391172Sjakestatic __inline void
22491224Sjaketlb_tte_demap(struct tte tte, u_int ctx)
22591172Sjake{
22691224Sjake	tlb_page_demap(TD_GET_TLB(tte.tte_data), ctx, TV_GET_VA(tte.tte_vpn));
22791172Sjake}
22891172Sjake
22991172Sjakestatic __inline void
23081377Sjaketlb_store(u_int tlb, vm_offset_t va, u_long ctx, struct tte tte)
23180709Sjake{
23291613Sjake	KASSERT(ctx != -1, ("tlb_store: invalid context"));
23380709Sjake	if (tlb & TLB_DTLB)
23481377Sjake		tlb_dtlb_store(va, ctx, tte);
23580709Sjake	if (tlb & TLB_ITLB)
23681377Sjake		tlb_itlb_store(va, ctx, tte);
23780709Sjake}
23880709Sjake
23980709Sjakestatic __inline void
24081377Sjaketlb_store_slot(u_int tlb, vm_offset_t va, u_long ctx, struct tte tte, int slot)
24180709Sjake{
24291613Sjake	KASSERT(ctx != -1, ("tlb_store_slot: invalid context"));
24380709Sjake	if (tlb & TLB_DTLB)
24481377Sjake		tlb_dtlb_store_slot(va, ctx, tte, slot);
24580709Sjake	if (tlb & TLB_ITLB)
24681377Sjake		tlb_itlb_store_slot(va, ctx, tte, slot);
24780709Sjake}
24880709Sjake
24980709Sjake#endif /* !_MACHINE_TLB_H_ */
250