gt_pci.c revision 194082
155682Smarkm/*	$NetBSD: gt_pci.c,v 1.4 2003/07/15 00:24:54 lukem Exp $	*/
2233294Sstas
355682Smarkm/*-
455682Smarkm * Copyright (c) 2001, 2002 Wasabi Systems, Inc.
5233294Sstas * All rights reserved.
655682Smarkm *
755682Smarkm * Written by Jason R. Thorpe for Wasabi Systems, Inc.
855682Smarkm *
9233294Sstas * Redistribution and use in source and binary forms, with or without
1055682Smarkm * modification, are permitted provided that the following conditions
1155682Smarkm * are met:
12233294Sstas * 1. Redistributions of source code must retain the above copyright
1355682Smarkm *    notice, this list of conditions and the following disclaimer.
1455682Smarkm * 2. Redistributions in binary form must reproduce the above copyright
1555682Smarkm *    notice, this list of conditions and the following disclaimer in the
16233294Sstas *    documentation and/or other materials provided with the distribution.
1755682Smarkm * 3. All advertising materials mentioning features or use of this software
1855682Smarkm *    must display the following acknowledgement:
1955682Smarkm *	This product includes software developed for the NetBSD Project by
20233294Sstas *	Wasabi Systems, Inc.
2155682Smarkm * 4. The name of Wasabi Systems, Inc. may not be used to endorse
2255682Smarkm *    or promote products derived from this software without specific prior
2355682Smarkm *    written permission.
2455682Smarkm *
2555682Smarkm * THIS SOFTWARE IS PROVIDED BY WASABI SYSTEMS, INC. ``AS IS'' AND
2655682Smarkm * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
2755682Smarkm * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
2855682Smarkm * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL WASABI SYSTEMS, INC
2955682Smarkm * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
3055682Smarkm * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
3155682Smarkm * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
3255682Smarkm * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
3355682Smarkm * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
3455682Smarkm * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
3555682Smarkm * POSSIBILITY OF SUCH DAMAGE.
36178825Sdfr */
3755682Smarkm
3855682Smarkm/*
3955682Smarkm * PCI configuration support for gt I/O Processor chip.
4055682Smarkm */
4155682Smarkm
4255682Smarkm#include <sys/cdefs.h>
43233294Sstas__FBSDID("$FreeBSD: head/sys/mips/malta/gt_pci.c 194082 2009-06-12 22:49:35Z jmallett $");
4455682Smarkm
4555682Smarkm#include <sys/param.h>
4655682Smarkm#include <sys/systm.h>
4755682Smarkm
48178825Sdfr#include <sys/bus.h>
4955682Smarkm#include <sys/interrupt.h>
50178825Sdfr#include <sys/malloc.h>
51178825Sdfr#include <sys/kernel.h>
52178825Sdfr#include <sys/module.h>
53178825Sdfr#include <sys/rman.h>
5455682Smarkm
5555682Smarkm#include <vm/vm.h>
5655682Smarkm#include <vm/pmap.h>
5755682Smarkm#include <vm/vm_extern.h>
5855682Smarkm
5955682Smarkm#include <machine/bus.h>
6055682Smarkm#include <machine/cpu.h>
6155682Smarkm#include <machine/pmap.h>
6255682Smarkm
6355682Smarkm#include <mips/malta/maltareg.h>
6455682Smarkm
6555682Smarkm#include <mips/malta/gtreg.h>
6655682Smarkm#include <mips/malta/gtvar.h>
6755682Smarkm
6855682Smarkm#include <isa/isareg.h>
6955682Smarkm#include <dev/ic/i8259.h>
7055682Smarkm
7155682Smarkm#include <dev/pci/pcireg.h>
7255682Smarkm#include <dev/pci/pcivar.h>
7355682Smarkm
7455682Smarkm#include <dev/pci/pcib_private.h>
7555682Smarkm#include "pcib_if.h"
7655682Smarkm
77233294Sstas
7855682Smarkm#define	ICU_LEN		16	/* number of ISA IRQs */
7955682Smarkm
8055682Smarkm/*
8155682Smarkm * XXX: These defines are from NetBSD's <dev/ic/i8259reg.h>. Respective file
82178825Sdfr * from FreeBSD src tree <dev/ic/i8259.h> lacks some definitions.
8355682Smarkm */
84178825Sdfr#define PIC_OCW1	1
85178825Sdfr#define PIC_OCW2	0
86178825Sdfr#define PIC_OCW3	0
87178825Sdfr
8855682Smarkm#define OCW2_SELECT	0
8955682Smarkm#define OCW2_ILS(x)     ((x) << 0)      /* interrupt level select */
9055682Smarkm
9155682Smarkm#define OCW3_POLL_IRQ(x) ((x) & 0x7f)
9255682Smarkm#define OCW3_POLL_PENDING (1U << 7)
9355682Smarkm
9455682Smarkmstruct gt_pci_softc {
9555682Smarkm	device_t 		sc_dev;
9655682Smarkm	bus_space_tag_t 	sc_st;
9755682Smarkm	bus_space_tag_t		sc_pciio;
9855682Smarkm	bus_space_tag_t		sc_pcimem;
9955682Smarkm	bus_space_handle_t	sc_ioh_icu1;
10055682Smarkm	bus_space_handle_t	sc_ioh_icu2;
10155682Smarkm	bus_space_handle_t	sc_ioh_elcr;
10255682Smarkm
10355682Smarkm	int			sc_busno;
10455682Smarkm	struct rman		sc_mem_rman;
10555682Smarkm	struct rman		sc_io_rman;
10655682Smarkm	struct rman		sc_irq_rman;
10755682Smarkm	uint32_t		sc_mem;
10855682Smarkm	uint32_t		sc_io;
10955682Smarkm
11055682Smarkm	struct resource		*sc_irq;
111233294Sstas	struct intr_event	*sc_eventstab[ICU_LEN];
11255682Smarkm	uint16_t		sc_imask;
11355682Smarkm	uint16_t		sc_elcr;
11455682Smarkm
11555682Smarkm	uint16_t		sc_reserved;
11655682Smarkm
11755682Smarkm	void			*sc_ih;
11855682Smarkm};
11955682Smarkm
12055682Smarkmstatic void
12155682Smarkmgt_pci_set_icus(struct gt_pci_softc *sc)
122233294Sstas{
12355682Smarkm	/* Enable the cascade IRQ (2) if 8-15 is enabled. */
12455682Smarkm	if ((sc->sc_imask & 0xff00) != 0xff00)
12555682Smarkm		sc->sc_imask &= ~(1U << 2);
12655682Smarkm	else
12755682Smarkm		sc->sc_imask |= (1U << 2);
12855682Smarkm
12955682Smarkm	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, PIC_OCW1,
130233294Sstas	    sc->sc_imask & 0xff);
13155682Smarkm	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2, PIC_OCW1,
13255682Smarkm	    (sc->sc_imask >> 8) & 0xff);
13355682Smarkm
13455682Smarkm	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_elcr, 0,
13555682Smarkm	    sc->sc_elcr & 0xff);
13655682Smarkm	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_elcr, 1,
13755682Smarkm	    (sc->sc_elcr >> 8) & 0xff);
13855682Smarkm}
13955682Smarkm
140233294Sstasstatic int
141233294Sstasgt_pci_intr(void *v)
14255682Smarkm{
14355682Smarkm	struct gt_pci_softc *sc = v;
14455682Smarkm	struct intr_event *event;
14555682Smarkm	int irq;
14655682Smarkm
14755682Smarkm	for (;;) {
14855682Smarkm		bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, PIC_OCW3,
149233294Sstas		    OCW3_SEL | OCW3_P);
150233294Sstas		irq = bus_space_read_1(sc->sc_pciio, sc->sc_ioh_icu1, PIC_OCW3);
15155682Smarkm		if ((irq & OCW3_POLL_PENDING) == 0)
15255682Smarkm		{
15355682Smarkm			return FILTER_HANDLED;
154233294Sstas		}
155233294Sstas
15655682Smarkm		irq = OCW3_POLL_IRQ(irq);
15755682Smarkm
15855682Smarkm		if (irq == 2) {
159233294Sstas			bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2,
160233294Sstas			    PIC_OCW3, OCW3_SEL | OCW3_P);
16155682Smarkm			irq = bus_space_read_1(sc->sc_pciio, sc->sc_ioh_icu2,
16255682Smarkm			    PIC_OCW3);
163233294Sstas			if (irq & OCW3_POLL_PENDING)
164233294Sstas				irq = OCW3_POLL_IRQ(irq) + 8;
16555682Smarkm			else
16655682Smarkm				irq = 2;
16755682Smarkm		}
16855682Smarkm
16955682Smarkm		event = sc->sc_eventstab[irq];
17055682Smarkm
17155682Smarkm		if (!event || TAILQ_EMPTY(&event->ie_handlers))
172233294Sstas			continue;
17355682Smarkm
17455682Smarkm		/* TODO: frame instead of NULL? */
17555682Smarkm		intr_event_handle(event, NULL);
17655682Smarkm		/* XXX: Log stray IRQs */
177178825Sdfr
178178825Sdfr		/* Send a specific EOI to the 8259. */
17955682Smarkm		if (irq > 7) {
18055682Smarkm			bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2,
18155682Smarkm			    PIC_OCW2, OCW2_SELECT | OCW2_EOI | OCW2_SL |
18255682Smarkm			    OCW2_ILS(irq & 7));
18355682Smarkm			irq = 2;
18455682Smarkm		}
18555682Smarkm
18655682Smarkm		bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, PIC_OCW2,
187233294Sstas		    OCW2_SELECT | OCW2_EOI | OCW2_SL | OCW2_ILS(irq));
18855682Smarkm	}
18955682Smarkm
19055682Smarkm	return FILTER_HANDLED;
19155682Smarkm}
19255682Smarkm
19355682Smarkmstatic int
19455682Smarkmgt_pci_probe(device_t dev)
195233294Sstas{
19655682Smarkm	device_set_desc(dev, "GT64120 PCI bridge");
19755682Smarkm	return (0);
19855682Smarkm}
19955682Smarkm
200178825Sdfrstatic int
201178825Sdfrgt_pci_attach(device_t dev)
20255682Smarkm{
20355682Smarkm
20455682Smarkm	uint32_t busno;
20555682Smarkm	struct gt_pci_softc *sc = device_get_softc(dev);
20655682Smarkm	int rid;
20755682Smarkm
20855682Smarkm	busno = 0;
20955682Smarkm	sc->sc_dev = dev;
21055682Smarkm	sc->sc_busno = busno;
21155682Smarkm	sc->sc_pciio = MIPS_BUS_SPACE_IO;
21255682Smarkm	sc->sc_pcimem = MIPS_BUS_SPACE_MEM;
21355682Smarkm
21455682Smarkm	/* Use KSEG1 to access IO ports for it is uncached */
21555682Smarkm	sc->sc_io = MIPS_PHYS_TO_KSEG1(MALTA_PCI0_IO_BASE);
21655682Smarkm	sc->sc_io_rman.rm_type = RMAN_ARRAY;
21755682Smarkm	sc->sc_io_rman.rm_descr = "GT64120 PCI I/O Ports";
21890926Snectar	if (rman_init(&sc->sc_io_rman) != 0 ||
21990926Snectar		rman_manage_region(&sc->sc_io_rman, 0, 0xffff) != 0) {
220233294Sstas		panic("gt_pci_attach: failed to set up I/O rman");
221233294Sstas	}
22290926Snectar
22390926Snectar	/* Use KSEG1 to access PCI memory for it is uncached */
22490926Snectar	sc->sc_mem = MIPS_PHYS_TO_KSEG1(MALTA_PCIMEM1_BASE);
22590926Snectar	sc->sc_mem_rman.rm_type = RMAN_ARRAY;
226233294Sstas	sc->sc_mem_rman.rm_descr = "GT64120 PCI Memory";
22790926Snectar	if (rman_init(&sc->sc_mem_rman) != 0 ||
22890926Snectar	    rman_manage_region(&sc->sc_mem_rman,
22990926Snectar	    sc->sc_mem, sc->sc_mem + MALTA_PCIMEM1_SIZE) != 0) {
23090926Snectar		panic("gt_pci_attach: failed to set up memory rman");
231233294Sstas	}
232233294Sstas	sc->sc_irq_rman.rm_type = RMAN_ARRAY;
23390926Snectar	sc->sc_irq_rman.rm_descr = "GT64120 PCI IRQs";
23490926Snectar	if (rman_init(&sc->sc_irq_rman) != 0 ||
23590926Snectar	    rman_manage_region(&sc->sc_irq_rman, 1, 31) != 0)
236233294Sstas		panic("gt_pci_attach: failed to set up IRQ rman");
23790926Snectar
23855682Smarkm	/*
23955682Smarkm	 * Map the PIC/ELCR registers.
24055682Smarkm	 */
241233294Sstas#if 0
242233294Sstas	if (bus_space_map(sc->sc_pciio, 0x4d0, 2, 0, &sc->sc_ioh_elcr) != 0)
24355682Smarkm		device_printf(dev, "unable to map ELCR registers\n");
24472445Sassar	if (bus_space_map(sc->sc_pciio, IO_ICU1, 2, 0, &sc->sc_ioh_icu1) != 0)
24555682Smarkm		device_printf(dev, "unable to map ICU1 registers\n");
246233294Sstas	if (bus_space_map(sc->sc_pciio, IO_ICU2, 2, 0, &sc->sc_ioh_icu2) != 0)
24755682Smarkm		device_printf(dev, "unable to map ICU2 registers\n");
24855682Smarkm#else
24955682Smarkm	sc->sc_ioh_elcr = sc->sc_io + 0x4d0;
25055682Smarkm	sc->sc_ioh_icu1 = sc->sc_io + IO_ICU1;
25155682Smarkm	sc->sc_ioh_icu2 = sc->sc_io + IO_ICU2;
25255682Smarkm#endif
25355682Smarkm
254233294Sstas
255233294Sstas	/* All interrupts default to "masked off". */
25655682Smarkm	sc->sc_imask = 0xffff;
25755682Smarkm
258233294Sstas	/* All interrupts default to edge-triggered. */
25955682Smarkm	sc->sc_elcr = 0;
26055682Smarkm
26155682Smarkm	/*
26255682Smarkm	 * Initialize the 8259s.
26355682Smarkm	 */
26455682Smarkm	/* reset, program device, 4 bytes */
26555682Smarkm	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, 0,
266233294Sstas	    ICW1_RESET | ICW1_IC4);
267233294Sstas	/*
26855682Smarkm	 * XXX: values from NetBSD's <dev/ic/i8259reg.h>
26955682Smarkm	 */
270233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, 1,
27155682Smarkm	    0/*XXX*/);
27255682Smarkm	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, 1,
273178825Sdfr	    1 << 2);
274178825Sdfr	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, 1,
275178825Sdfr	    ICW4_8086);
276178825Sdfr
277178825Sdfr	/* mask all interrupts */
278233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, 0,
279233294Sstas	    sc->sc_imask & 0xff);
280178825Sdfr
281178825Sdfr	/* enable special mask mode */
282178825Sdfr	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, 1,
283178825Sdfr	    OCW3_SEL | OCW3_ESMM | OCW3_SMM);
284178825Sdfr
285233294Sstas	/* read IRR by default */
286233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu1, 1,
287233294Sstas	    OCW3_SEL | OCW3_RR);
288233294Sstas
289233294Sstas	/* reset, program device, 4 bytes */
290233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2, 0,
291233294Sstas	    ICW1_RESET | ICW1_IC4);
292233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2, 1,
293233294Sstas	    0/*XXX*/);
294233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2, 1,
295233294Sstas	    1 << 2);
296233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2, 1,
297233294Sstas	    ICW4_8086);
298233294Sstas
299233294Sstas	/* mask all interrupts */
300233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2, 0,
301233294Sstas	    sc->sc_imask & 0xff);
302233294Sstas
303233294Sstas	/* enable special mask mode */
304233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2, 1,
305233294Sstas	    OCW3_SEL | OCW3_ESMM | OCW3_SMM);
306233294Sstas
307233294Sstas	/* read IRR by default */
308233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_icu2, 1,
309233294Sstas	    OCW3_SEL | OCW3_RR);
310233294Sstas
311233294Sstas	/*
312233294Sstas	 * Default all interrupts to edge-triggered.
313233294Sstas	 */
314233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_elcr, 0,
315233294Sstas	    sc->sc_elcr & 0xff);
316233294Sstas	bus_space_write_1(sc->sc_pciio, sc->sc_ioh_elcr, 1,
317233294Sstas	    (sc->sc_elcr >> 8) & 0xff);
318233294Sstas
319233294Sstas	/*
320233294Sstas	 * Some ISA interrupts are reserved for devices that
321233294Sstas	 * we know are hard-wired to certain IRQs.
322233294Sstas	 */
323233294Sstas	sc->sc_reserved =
324233294Sstas		(1U << 0) |     /* timer */
325233294Sstas		(1U << 1) |     /* keyboard controller (keyboard) */
326233294Sstas		(1U << 2) |     /* PIC cascade */
327233294Sstas		(1U << 3) |     /* COM 2 */
328233294Sstas		(1U << 4) |     /* COM 1 */
329233294Sstas		(1U << 6) |     /* floppy */
330233294Sstas		(1U << 7) |     /* centronics */
331233294Sstas		(1U << 8) |     /* RTC */
332233294Sstas		(1U << 9) |	/* I2C */
333233294Sstas		(1U << 12) |    /* keyboard controller (mouse) */
334233294Sstas		(1U << 14) |    /* IDE primary */
335233294Sstas		(1U << 15);     /* IDE secondary */
336233294Sstas
337	/* Hook up our interrupt handler. */
338	if ((sc->sc_irq = bus_alloc_resource(dev, SYS_RES_IRQ, &rid,
339	    MALTA_SOUTHBRIDGE_INTR, MALTA_SOUTHBRIDGE_INTR, 1,
340	    RF_SHAREABLE | RF_ACTIVE)) == NULL) {
341		device_printf(dev, "unable to allocate IRQ resource\n");
342		return ENXIO;
343	}
344
345	if ((bus_setup_intr(dev, sc->sc_irq, INTR_TYPE_MISC,
346			    gt_pci_intr, NULL, sc, &sc->sc_ih))) {
347		device_printf(dev,
348		    "WARNING: unable to register interrupt handler\n");
349		return ENXIO;
350	}
351
352	/* Initialize memory and i/o rmans. */
353	device_add_child(dev, "pci", busno);
354	return (bus_generic_attach(dev));
355}
356
357static int
358gt_pci_maxslots(device_t dev)
359{
360	return (PCI_SLOTMAX);
361}
362
363static int
364gt_pci_conf_setup(struct gt_pci_softc *sc, int bus, int slot, int func,
365    int reg, uint32_t *addr)
366{
367	*addr = (bus << 16) | (slot << 11) | (func << 8) | reg;
368
369	return (0);
370}
371
372static uint32_t
373gt_pci_read_config(device_t dev, u_int bus, u_int slot, u_int func, u_int reg,
374    int bytes)
375{
376	struct gt_pci_softc *sc = device_get_softc(dev);
377	uint32_t data;
378	uint32_t addr;
379	uint32_t shift, mask;
380
381	if (gt_pci_conf_setup(sc, bus, slot, func, reg & ~3, &addr))
382		return (uint32_t)(-1);
383
384	/* Clear cause register bits. */
385	GT_REGVAL(GT_INTR_CAUSE) = 0;
386
387	GT_REGVAL(GT_PCI0_CFG_ADDR) = (1 << 31) | addr;
388	data = GT_REGVAL(GT_PCI0_CFG_DATA);
389
390	/* Check for master abort. */
391	if (GT_REGVAL(GT_INTR_CAUSE) & (GTIC_MASABORT0 | GTIC_TARABORT0))
392		data = (uint32_t) -1;
393
394	/*
395	 * XXX: We assume that words readed from GT chip are BE.
396	 *	Should we set the mode explicitly during chip
397	 *	Initialization?
398	 */
399	switch(reg % 4)
400	{
401	case 3:
402		shift = 24;
403		break;
404	case 2:
405		shift = 16;
406		break;
407	case 1:
408		shift = 8;
409		break;
410	default:
411		shift = 0;
412		break;
413	}
414
415	switch(bytes)
416	{
417	case 1:
418		mask = 0xff;
419		data = (data >> shift) & mask;
420		break;
421	case 2:
422		mask = 0xffff;
423		if(reg % 4 == 0)
424			data = data & mask;
425		else
426			data = (data >> 16) & mask;
427		break;
428	case 4:
429		break;
430	default:
431		panic("gt_pci_readconfig: wrong bytes count");
432		break;
433	}
434#if 0
435	printf("PCICONF_READ(%02x:%02x.%02x[%04x] -> %02x(%d)\n",
436	  bus, slot, func, reg, data, bytes);
437#endif
438
439	return (data);
440}
441
442static void
443gt_pci_write_config(device_t dev, u_int bus, u_int slot, u_int func, u_int reg,
444    uint32_t data, int bytes)
445{
446	struct gt_pci_softc *sc = device_get_softc(dev);
447	uint32_t addr;
448	uint32_t reg_data;
449	uint32_t shift, mask;
450
451	if(bytes != 4)
452	{
453		reg_data = gt_pci_read_config(dev, bus, slot, func, reg, 4);
454
455		/*
456		* XXX: We assume that words readed from GT chip are BE.
457		*	Should we set the mode explicitly during chip
458		*	Initialization?
459		*/
460		shift = 8 * (reg & 3);
461
462		switch(bytes)
463		{
464		case 1:
465			mask = 0xff;
466			data = (reg_data & ~ (mask << shift)) | (data << shift);
467			break;
468		case 2:
469			mask = 0xffff;
470			if(reg % 4 == 0)
471				data = (reg_data & ~mask) | data;
472			else
473				data = (reg_data & ~ (mask << shift)) |
474				    (data << shift);
475			break;
476		case 4:
477			break;
478		default:
479			panic("gt_pci_readconfig: wrong bytes count");
480			break;
481		}
482	}
483
484	if (gt_pci_conf_setup(sc, bus, slot, func, reg & ~3, &addr))
485		return;
486
487	/* The galileo has problems accessing device 31. */
488	if (bus == 0 && slot == 31)
489		return;
490
491	/* XXX: no support for bus > 0 yet */
492	if (bus > 0)
493		return;
494
495	/* Clear cause register bits. */
496	GT_REGVAL(GT_INTR_CAUSE) = 0;
497
498	GT_REGVAL(GT_PCI0_CFG_ADDR) = (1 << 31) | addr;
499	GT_REGVAL(GT_PCI0_CFG_DATA) = data;
500}
501
502static int
503gt_pci_route_interrupt(device_t pcib, device_t dev, int pin)
504{
505	int bus;
506	int device;
507	int func;
508	/* struct gt_pci_softc *sc = device_get_softc(pcib); */
509	bus = pci_get_bus(dev);
510	device = pci_get_slot(dev);
511	func = pci_get_function(dev);
512	/*
513	 * XXXMIPS: We need routing logic. This is just a stub .
514	 */
515	switch (device) {
516	case 9: /*
517		 * PIIX4 IDE adapter. HW IRQ0
518		 */
519		return 0;
520	default:
521		printf("No mapping for %d/%d/%d/%d\n", bus, device, func, pin);
522
523	}
524	return (0);
525
526}
527
528static int
529gt_read_ivar(device_t dev, device_t child, int which, uintptr_t *result)
530{
531	struct gt_pci_softc *sc = device_get_softc(dev);
532	switch (which) {
533	case PCIB_IVAR_DOMAIN:
534		*result = 0;
535		return (0);
536	case PCIB_IVAR_BUS:
537		*result = sc->sc_busno;
538		return (0);
539
540	}
541	return (ENOENT);
542}
543
544static int
545gt_write_ivar(device_t dev, device_t child, int which, uintptr_t result)
546{
547	struct gt_pci_softc * sc = device_get_softc(dev);
548
549	switch (which) {
550	case PCIB_IVAR_BUS:
551		sc->sc_busno = result;
552		return (0);
553	}
554	return (ENOENT);
555}
556
557static struct resource *
558gt_pci_alloc_resource(device_t bus, device_t child, int type, int *rid,
559    u_long start, u_long end, u_long count, u_int flags)
560{
561	struct gt_pci_softc *sc = device_get_softc(bus);
562	struct resource *rv = NULL;
563	struct rman *rm;
564	bus_space_tag_t bt = 0;
565	bus_space_handle_t bh = 0;
566
567	switch (type) {
568	case SYS_RES_IRQ:
569		rm = &sc->sc_irq_rman;
570		break;
571	case SYS_RES_MEMORY:
572		rm = &sc->sc_mem_rman;
573		bt = sc->sc_pcimem;
574		bh = sc->sc_mem;
575		break;
576	case SYS_RES_IOPORT:
577		rm = &sc->sc_io_rman;
578		bt = sc->sc_pciio;
579		bh = sc->sc_io;
580		break;
581	default:
582		return (NULL);
583	}
584
585	rv = rman_reserve_resource(rm, start, end, count, flags, child);
586	if (rv == NULL)
587		return (NULL);
588	rman_set_rid(rv, *rid);
589	if (type != SYS_RES_IRQ) {
590		bh += (rman_get_start(rv));
591
592		rman_set_bustag(rv, bt);
593		rman_set_bushandle(rv, bh);
594		if (flags & RF_ACTIVE) {
595			if (bus_activate_resource(child, type, *rid, rv)) {
596				rman_release_resource(rv);
597				return (NULL);
598			}
599		}
600	}
601	return (rv);
602}
603
604static int
605gt_pci_activate_resource(device_t bus, device_t child, int type, int rid,
606    struct resource *r)
607{
608	bus_space_handle_t p;
609	int error;
610
611	if ((type == SYS_RES_MEMORY) || (type == SYS_RES_IOPORT)) {
612		error = bus_space_map(rman_get_bustag(r),
613		    rman_get_bushandle(r), rman_get_size(r), 0, &p);
614		if (error)
615			return (error);
616		rman_set_bushandle(r, p);
617	}
618	return (rman_activate_resource(r));
619}
620
621static int
622gt_pci_setup_intr(device_t dev, device_t child, struct resource *ires,
623		int flags, driver_filter_t *filt, driver_intr_t *handler,
624		void *arg, void **cookiep)
625{
626	struct gt_pci_softc *sc = device_get_softc(dev);
627	struct intr_event *event;
628	int irq, error;
629
630	irq = rman_get_start(ires);
631	if (irq >= ICU_LEN || irq == 2)
632		panic("%s: bad irq or type", __func__);
633
634	event = sc->sc_eventstab[irq];
635	if (event == NULL) {
636                error = intr_event_create(&event, (void *)irq, 0, irq,
637		    (mask_fn)mips_mask_irq, (mask_fn)mips_unmask_irq,
638		    (mask_fn)mips_unmask_irq, NULL, "gt_pci intr%d:", irq);
639		if (error)
640			return 0;
641		sc->sc_eventstab[irq] = event;
642	}
643
644	intr_event_add_handler(event, device_get_nameunit(child), filt,
645	    handler, arg, intr_priority(flags), flags, cookiep);
646
647	/* Enable it, set trigger mode. */
648	sc->sc_imask &= ~(1 << irq);
649	sc->sc_elcr &= ~(1 << irq);
650
651	gt_pci_set_icus(sc);
652
653	return 0;
654}
655
656static int
657gt_pci_teardown_intr(device_t dev, device_t child, struct resource *res,
658    void *cookie)
659{
660	return (intr_event_remove_handler(cookie));
661}
662
663static device_method_t gt_pci_methods[] = {
664	/* Device interface */
665	DEVMETHOD(device_probe,		gt_pci_probe),
666	DEVMETHOD(device_attach,	gt_pci_attach),
667	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
668	DEVMETHOD(device_suspend,	bus_generic_suspend),
669	DEVMETHOD(device_resume,	bus_generic_resume),
670
671	/* Bus interface */
672	DEVMETHOD(bus_print_child,	bus_generic_print_child),
673	DEVMETHOD(bus_read_ivar,	gt_read_ivar),
674	DEVMETHOD(bus_write_ivar,	gt_write_ivar),
675	DEVMETHOD(bus_alloc_resource,	gt_pci_alloc_resource),
676	DEVMETHOD(bus_release_resource,	bus_generic_release_resource),
677	DEVMETHOD(bus_activate_resource, gt_pci_activate_resource),
678	DEVMETHOD(bus_deactivate_resource, bus_generic_deactivate_resource),
679	DEVMETHOD(bus_setup_intr,	gt_pci_setup_intr),
680	DEVMETHOD(bus_teardown_intr,	gt_pci_teardown_intr),
681
682	/* pcib interface */
683	DEVMETHOD(pcib_maxslots,	gt_pci_maxslots),
684	DEVMETHOD(pcib_read_config,	gt_pci_read_config),
685	DEVMETHOD(pcib_write_config,	gt_pci_write_config),
686	DEVMETHOD(pcib_route_interrupt,	gt_pci_route_interrupt),
687
688	{0, 0}
689};
690
691static driver_t gt_pci_driver = {
692	"pcib",
693	gt_pci_methods,
694	sizeof(struct gt_pci_softc),
695};
696
697static devclass_t gt_pci_devclass;
698
699DRIVER_MODULE(gt_pci, gt, gt_pci_driver, gt_pci_devclass, 0, 0);
700