if_xlreg.h revision 122689
138363Swpaul/*
238363Swpaul * Copyright (c) 1997, 1998
338363Swpaul *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
438363Swpaul *
538363Swpaul * Redistribution and use in source and binary forms, with or without
638363Swpaul * modification, are permitted provided that the following conditions
738363Swpaul * are met:
838363Swpaul * 1. Redistributions of source code must retain the above copyright
938363Swpaul *    notice, this list of conditions and the following disclaimer.
1038363Swpaul * 2. Redistributions in binary form must reproduce the above copyright
1138363Swpaul *    notice, this list of conditions and the following disclaimer in the
1238363Swpaul *    documentation and/or other materials provided with the distribution.
1338363Swpaul * 3. All advertising materials mentioning features or use of this software
1438363Swpaul *    must display the following acknowledgement:
1538363Swpaul *	This product includes software developed by Bill Paul.
1638363Swpaul * 4. Neither the name of the author nor the names of any co-contributors
1738363Swpaul *    may be used to endorse or promote products derived from this software
1838363Swpaul *    without specific prior written permission.
1938363Swpaul *
2038363Swpaul * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
2138363Swpaul * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
2238363Swpaul * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
2338363Swpaul * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
2438363Swpaul * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
2538363Swpaul * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
2638363Swpaul * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
2738363Swpaul * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
2838363Swpaul * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
2938363Swpaul * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
3038363Swpaul * THE POSSIBILITY OF SUCH DAMAGE.
3138363Swpaul *
3250477Speter * $FreeBSD: head/sys/pci/if_xlreg.h 122689 2003-11-14 19:00:32Z sam $
3338363Swpaul */
3438363Swpaul
3538363Swpaul#define XL_EE_READ	0x0080	/* read, 5 bit address */
3638363Swpaul#define XL_EE_WRITE	0x0040	/* write, 5 bit address */
3738363Swpaul#define XL_EE_ERASE	0x00c0	/* erase, 5 bit address */
3838363Swpaul#define XL_EE_EWEN	0x0030	/* erase, no data needed */
3967233Simp#define XL_EE_8BIT_READ	0x0200	/* read, 8 bit address */
4038363Swpaul#define XL_EE_BUSY	0x8000
4138363Swpaul
4238363Swpaul#define XL_EE_EADDR0	0x00	/* station address, first word */
4338363Swpaul#define XL_EE_EADDR1	0x01	/* station address, next word, */
4438363Swpaul#define XL_EE_EADDR2	0x02	/* station address, last word */
4538363Swpaul#define XL_EE_PRODID	0x03	/* product ID code */
4638363Swpaul#define XL_EE_MDATA_DATE	0x04	/* manufacturing data, date */
4738363Swpaul#define XL_EE_MDATA_DIV		0x05	/* manufacturing data, division */
4838363Swpaul#define XL_EE_MDATA_PCODE	0x06	/* manufacturing data, product code */
4938363Swpaul#define XL_EE_MFG_ID	0x07
5038363Swpaul#define XL_EE_PCI_PARM	0x08
5138363Swpaul#define XL_EE_ROM_ONFO	0x09
5238363Swpaul#define XL_EE_OEM_ADR0	0x0A
5338363Swpaul#define	XL_EE_OEM_ADR1	0x0B
5438363Swpaul#define XL_EE_OEM_ADR2	0x0C
5538363Swpaul#define XL_EE_SOFTINFO1	0x0D
5638363Swpaul#define XL_EE_COMPAT	0x0E
5738363Swpaul#define XL_EE_SOFTINFO2	0x0F
5838363Swpaul#define XL_EE_CAPS	0x10	/* capabilities word */
5938363Swpaul#define XL_EE_RSVD0	0x11
6038363Swpaul#define XL_EE_ICFG_0	0x12
6138363Swpaul#define XL_EE_ICFG_1	0x13
6238363Swpaul#define XL_EE_RSVD1	0x14
6338363Swpaul#define XL_EE_SOFTINFO3	0x15
6438363Swpaul#define XL_EE_RSVD_2	0x16
6538363Swpaul
6638363Swpaul/*
6738363Swpaul * Bits in the capabilities word
6838363Swpaul */
6938363Swpaul#define XL_CAPS_PNP		0x0001
7038363Swpaul#define XL_CAPS_FULL_DUPLEX	0x0002
7138363Swpaul#define XL_CAPS_LARGE_PKTS	0x0004
7238363Swpaul#define XL_CAPS_SLAVE_DMA	0x0008
7338363Swpaul#define XL_CAPS_SECOND_DMA	0x0010
7438363Swpaul#define XL_CAPS_FULL_BM		0x0020
7538363Swpaul#define XL_CAPS_FRAG_BM		0x0040
7638363Swpaul#define XL_CAPS_CRC_PASSTHRU	0x0080
7738363Swpaul#define XL_CAPS_TXDONE		0x0100
7838363Swpaul#define XL_CAPS_NO_TXLENGTH	0x0200
7938363Swpaul#define XL_CAPS_RX_REPEAT	0x0400
8038363Swpaul#define XL_CAPS_SNOOPING	0x0800
8138363Swpaul#define XL_CAPS_100MBPS		0x1000
8238363Swpaul#define XL_CAPS_PWRMGMT		0x2000
8338363Swpaul
8477548Swpaul#define XL_PACKET_SIZE 1540
85117375Swpaul#define XL_MAX_FRAMELEN	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN)
86117375Swpaul
8738363Swpaul/*
8838363Swpaul * Register layouts.
8938363Swpaul */
9038363Swpaul#define XL_COMMAND		0x0E
9138363Swpaul#define XL_STATUS		0x0E
9238363Swpaul
9338363Swpaul#define XL_TX_STATUS		0x1B
9438363Swpaul#define XL_TX_FREE		0x1C
9538363Swpaul#define XL_DMACTL		0x20
9638363Swpaul#define XL_DOWNLIST_PTR		0x24
9751441Swpaul#define XL_DOWN_POLL		0x2D /* 3c90xB only */
9838363Swpaul#define XL_TX_FREETHRESH	0x2F
9938363Swpaul#define XL_UPLIST_PTR		0x38
10038363Swpaul#define XL_UPLIST_STATUS	0x30
10151441Swpaul#define XL_UP_POLL		0x3D /* 3c90xB only */
10238363Swpaul
10338363Swpaul#define XL_PKTSTAT_UP_STALLED		0x00002000
10438363Swpaul#define XL_PKTSTAT_UP_ERROR		0x00004000
10538363Swpaul#define XL_PKTSTAT_UP_CMPLT		0x00008000
10638363Swpaul
10738363Swpaul#define XL_DMACTL_DN_CMPLT_REQ		0x00000002
10838363Swpaul#define XL_DMACTL_DOWN_STALLED		0x00000004
10938363Swpaul#define XL_DMACTL_UP_CMPLT		0x00000008
11038363Swpaul#define XL_DMACTL_DOWN_CMPLT		0x00000010
11138363Swpaul#define XL_DMACTL_UP_RX_EARLY		0x00000020
11238363Swpaul#define XL_DMACTL_ARM_COUNTDOWN		0x00000040
11338363Swpaul#define XL_DMACTL_DOWN_INPROG		0x00000080
11438363Swpaul#define XL_DMACTL_COUNTER_SPEED		0x00000100
11538363Swpaul#define XL_DMACTL_DOWNDOWN_MODE		0x00000200
11638363Swpaul#define XL_DMACTL_TARGET_ABORT		0x40000000
11738363Swpaul#define XL_DMACTL_MASTER_ABORT		0x80000000
11838363Swpaul
11938363Swpaul/*
12038363Swpaul * Command codes. Some command codes require that we wait for
12138363Swpaul * the CMD_BUSY flag to clear. Those codes are marked as 'mustwait.'
12238363Swpaul */
12338363Swpaul#define XL_CMD_RESET		0x0000	/* mustwait */
12438363Swpaul#define XL_CMD_WINSEL		0x0800
12538363Swpaul#define XL_CMD_COAX_START	0x1000
12638363Swpaul#define XL_CMD_RX_DISABLE	0x1800
12738363Swpaul#define XL_CMD_RX_ENABLE	0x2000
12838363Swpaul#define XL_CMD_RX_RESET		0x2800	/* mustwait */
12938363Swpaul#define XL_CMD_UP_STALL		0x3000	/* mustwait */
13038363Swpaul#define XL_CMD_UP_UNSTALL	0x3001
13138363Swpaul#define XL_CMD_DOWN_STALL	0x3002	/* mustwait */
13238363Swpaul#define XL_CMD_DOWN_UNSTALL	0x3003
13338363Swpaul#define XL_CMD_RX_DISCARD	0x4000
13438363Swpaul#define XL_CMD_TX_ENABLE	0x4800
13538363Swpaul#define XL_CMD_TX_DISABLE	0x5000
13638363Swpaul#define XL_CMD_TX_RESET		0x5800	/* mustwait */
13738363Swpaul#define XL_CMD_INTR_FAKE	0x6000
13838363Swpaul#define XL_CMD_INTR_ACK		0x6800
13938363Swpaul#define XL_CMD_INTR_ENB		0x7000
14038363Swpaul#define XL_CMD_STAT_ENB		0x7800
14138363Swpaul#define XL_CMD_RX_SET_FILT	0x8000
14238363Swpaul#define XL_CMD_RX_SET_THRESH	0x8800
14338363Swpaul#define XL_CMD_TX_SET_THRESH	0x9000
14438363Swpaul#define XL_CMD_TX_SET_START	0x9800
14538363Swpaul#define XL_CMD_DMA_UP		0xA000
14638363Swpaul#define XL_CMD_DMA_STOP		0xA001
14738363Swpaul#define XL_CMD_STATS_ENABLE	0xA800
14838363Swpaul#define XL_CMD_STATS_DISABLE	0xB000
14938363Swpaul#define XL_CMD_COAX_STOP	0xB800
15038363Swpaul
15138363Swpaul#define XL_CMD_SET_TX_RECLAIM	0xC000 /* 3c905B only */
15238363Swpaul#define XL_CMD_RX_SET_HASH	0xC800 /* 3c905B only */
15338363Swpaul
15438363Swpaul#define XL_HASH_SET		0x0400
15538363Swpaul#define XL_HASHFILT_SIZE	256
15638363Swpaul
15738363Swpaul/*
15838363Swpaul * status codes
15938363Swpaul * Note that bits 15 to 13 indicate the currently visible register window
16038363Swpaul * which may be anything from 0 to 7.
16138363Swpaul */
16238363Swpaul#define XL_STAT_INTLATCH	0x0001	/* 0 */
16338363Swpaul#define XL_STAT_ADFAIL		0x0002	/* 1 */
16438363Swpaul#define XL_STAT_TX_COMPLETE	0x0004	/* 2 */
16538363Swpaul#define XL_STAT_TX_AVAIL	0x0008	/* 3 first generation */
16638363Swpaul#define XL_STAT_RX_COMPLETE	0x0010  /* 4 */
16738363Swpaul#define XL_STAT_RX_EARLY	0x0020	/* 5 */
16838363Swpaul#define XL_STAT_INTREQ		0x0040  /* 6 */
16938363Swpaul#define XL_STAT_STATSOFLOW	0x0080  /* 7 */
17038363Swpaul#define XL_STAT_DMADONE		0x0100	/* 8 first generation */
17138363Swpaul#define XL_STAT_LINKSTAT	0x0100	/* 8 3c509B */
17238363Swpaul#define XL_STAT_DOWN_COMPLETE	0x0200	/* 9 */
17338363Swpaul#define XL_STAT_UP_COMPLETE	0x0400	/* 10 */
17438363Swpaul#define XL_STAT_DMABUSY		0x0800	/* 11 first generation */
17538363Swpaul#define XL_STAT_CMDBUSY		0x1000  /* 12 */
17638363Swpaul
17738363Swpaul/*
17838526Swpaul * Interrupts we normally want enabled.
17938526Swpaul */
18038526Swpaul#define XL_INTRS							\
18188079Ssilby	(XL_STAT_UP_COMPLETE|XL_STAT_STATSOFLOW|XL_STAT_ADFAIL|	\
18238526Swpaul	 XL_STAT_DOWN_COMPLETE|XL_STAT_TX_COMPLETE|XL_STAT_INTLATCH)
18338526Swpaul
18438526Swpaul/*
18538363Swpaul * Window 0 registers
18638363Swpaul */
18738363Swpaul#define XL_W0_EE_DATA		0x0C
18838363Swpaul#define XL_W0_EE_CMD		0x0A
18938363Swpaul#define XL_W0_RSRC_CFG		0x08
19038363Swpaul#define XL_W0_ADDR_CFG		0x06
19138363Swpaul#define XL_W0_CFG_CTRL		0x04
19238363Swpaul
19338363Swpaul#define XL_W0_PROD_ID		0x02
19438363Swpaul#define XL_W0_MFG_ID		0x00
19538363Swpaul
19638363Swpaul/*
19738363Swpaul * Window 1
19838363Swpaul */
19938363Swpaul
20038363Swpaul#define XL_W1_TX_FIFO		0x10
20138363Swpaul
20238363Swpaul#define XL_W1_FREE_TX		0x0C
20338363Swpaul#define XL_W1_TX_STATUS		0x0B
20438363Swpaul#define XL_W1_TX_TIMER		0x0A
20538363Swpaul#define XL_W1_RX_STATUS		0x08
20638363Swpaul#define XL_W1_RX_FIFO		0x00
20738363Swpaul
20838363Swpaul/*
20938363Swpaul * RX status codes
21038363Swpaul */
21138363Swpaul#define XL_RXSTATUS_OVERRUN	0x01
21238363Swpaul#define XL_RXSTATUS_RUNT	0x02
21338363Swpaul#define XL_RXSTATUS_ALIGN	0x04
21438363Swpaul#define XL_RXSTATUS_CRC		0x08
21538363Swpaul#define XL_RXSTATUS_OVERSIZE	0x10
21638363Swpaul#define XL_RXSTATUS_DRIBBLE	0x20
21738363Swpaul
21838363Swpaul/*
21938363Swpaul * TX status codes
22038363Swpaul */
22138363Swpaul#define XL_TXSTATUS_RECLAIM	0x02 /* 3c905B only */
22238363Swpaul#define XL_TXSTATUS_OVERFLOW	0x04
22338363Swpaul#define XL_TXSTATUS_MAXCOLS	0x08
22438363Swpaul#define XL_TXSTATUS_UNDERRUN	0x10
22538363Swpaul#define XL_TXSTATUS_JABBER	0x20
22638363Swpaul#define XL_TXSTATUS_INTREQ	0x40
22738363Swpaul#define XL_TXSTATUS_COMPLETE	0x80
22838363Swpaul
22938363Swpaul/*
23038363Swpaul * Window 2
23138363Swpaul */
23238363Swpaul#define XL_W2_RESET_OPTIONS	0x0C	/* 3c905B only */
23338363Swpaul#define XL_W2_STATION_MASK_HI	0x0A
23438363Swpaul#define XL_W2_STATION_MASK_MID	0x08
23538363Swpaul#define XL_W2_STATION_MASK_LO	0x06
23638363Swpaul#define XL_W2_STATION_ADDR_HI	0x04
23738363Swpaul#define XL_W2_STATION_ADDR_MID	0x02
23838363Swpaul#define XL_W2_STATION_ADDR_LO	0x00
23938363Swpaul
24038363Swpaul#define XL_RESETOPT_FEATUREMASK	0x0001|0x0002|0x004
24138363Swpaul#define XL_RESETOPT_D3RESETDIS	0x0008
24238363Swpaul#define XL_RESETOPT_DISADVFD	0x0010
24338363Swpaul#define XL_RESETOPT_DISADV100	0x0020
24438363Swpaul#define XL_RESETOPT_DISAUTONEG	0x0040
24538363Swpaul#define XL_RESETOPT_DEBUGMODE	0x0080
24638363Swpaul#define XL_RESETOPT_FASTAUTO	0x0100
24738363Swpaul#define XL_RESETOPT_FASTEE	0x0200
24838363Swpaul#define XL_RESETOPT_FORCEDCONF	0x0400
24938363Swpaul#define XL_RESETOPT_TESTPDTPDR	0x0800
25038363Swpaul#define XL_RESETOPT_TEST100TX	0x1000
25138363Swpaul#define XL_RESETOPT_TEST100RX	0x2000
25238363Swpaul
25367233Simp#define XL_RESETOPT_INVERT_LED	0x0010
25467233Simp#define XL_RESETOPT_INVERT_MII	0x4000
25567233Simp
25638363Swpaul/*
25738363Swpaul * Window 3 (fifo management)
25838363Swpaul */
25938363Swpaul#define XL_W3_INTERNAL_CFG	0x00
26077548Swpaul#define XL_W3_MAXPKTSIZE	0x04    /* 3c905B only */
26138363Swpaul#define XL_W3_RESET_OPT		0x08
26238363Swpaul#define XL_W3_FREE_TX		0x0C
26338363Swpaul#define XL_W3_FREE_RX		0x0A
26438363Swpaul#define XL_W3_MAC_CTRL		0x06
26538363Swpaul
26638363Swpaul#define XL_ICFG_CONNECTOR_MASK	0x00F00000
26738363Swpaul#define XL_ICFG_CONNECTOR_BITS	20
26838363Swpaul
26938363Swpaul#define XL_ICFG_RAMSIZE_MASK	0x00000007
27038363Swpaul#define XL_ICFG_RAMWIDTH	0x00000008
27138363Swpaul#define XL_ICFG_ROMSIZE_MASK	(0x00000040|0x00000080)
27238363Swpaul#define XL_ICFG_DISABLE_BASSD	0x00000100
27338363Swpaul#define XL_ICFG_RAMLOC		0x00000200
27438363Swpaul#define XL_ICFG_RAMPART		(0x00010000|0x00020000)
27538363Swpaul#define XL_ICFG_XCVRSEL		(0x00100000|0x00200000|0x00400000)
27638363Swpaul#define XL_ICFG_AUTOSEL		0x01000000
27738363Swpaul
27838363Swpaul#define XL_XCVR_10BT		0x00
27938363Swpaul#define XL_XCVR_AUI		0x01
28038363Swpaul#define XL_XCVR_RSVD_0		0x02
28138363Swpaul#define XL_XCVR_COAX		0x03
28238363Swpaul#define XL_XCVR_100BTX		0x04
28338363Swpaul#define XL_XCVR_100BFX		0x05
28438363Swpaul#define XL_XCVR_MII		0x06
28538363Swpaul#define XL_XCVR_RSVD_1		0x07
28638363Swpaul#define XL_XCVR_AUTO		0x08	/* 3c905B only */
28738363Swpaul
28838363Swpaul#define XL_MACCTRL_DEFER_EXT_END	0x0001
28938363Swpaul#define XL_MACCTRL_DEFER_0		0x0002
29038363Swpaul#define XL_MACCTRL_DEFER_1		0x0004
29138363Swpaul#define XL_MACCTRL_DEFER_2		0x0008
29238363Swpaul#define XL_MACCTRL_DEFER_3		0x0010
29338363Swpaul#define XL_MACCTRL_DUPLEX		0x0020
29438363Swpaul#define XL_MACCTRL_ALLOW_LARGE_PACK	0x0040
29538363Swpaul#define XL_MACCTRL_EXTEND_AFTER_COL	0x0080 (3c905B only)
29638363Swpaul#define XL_MACCTRL_FLOW_CONTROL_ENB	0x0100 (3c905B only)
29738363Swpaul#define XL_MACCTRL_VLT_END		0x0200 (3c905B only)
29838363Swpaul
29938363Swpaul/*
30038363Swpaul * The 'reset options' register contains power-on reset values
30138363Swpaul * loaded from the EEPROM. This includes the supported media
30238363Swpaul * types on the card. It is also known as the media options register.
30338363Swpaul */
30438363Swpaul#define XL_W3_MEDIA_OPT		0x08
30538363Swpaul
30638363Swpaul#define XL_MEDIAOPT_BT4		0x0001	/* MII */
30738363Swpaul#define XL_MEDIAOPT_BTX		0x0002	/* on-chip */
30838363Swpaul#define XL_MEDIAOPT_BFX		0x0004	/* on-chip */
30938363Swpaul#define XL_MEDIAOPT_BT		0x0008	/* on-chip */
31038363Swpaul#define XL_MEDIAOPT_BNC		0x0010	/* on-chip */
31138363Swpaul#define XL_MEDIAOPT_AUI		0x0020	/* on-chip */
31238363Swpaul#define XL_MEDIAOPT_MII		0x0040	/* MII */
31338363Swpaul#define XL_MEDIAOPT_VCO		0x0100	/* 1st gen chip only */
31438363Swpaul
31538363Swpaul#define XL_MEDIAOPT_10FL	0x0100	/* 3x905B only, on-chip */
31638363Swpaul#define XL_MEDIAOPT_MASK	0x01FF
31738363Swpaul
31838363Swpaul/*
31938363Swpaul * Window 4 (diagnostics)
32038363Swpaul */
32138363Swpaul#define XL_W4_UPPERBYTESOK	0x0D
32238363Swpaul#define XL_W4_BADSSD		0x0C
32338363Swpaul#define XL_W4_MEDIA_STATUS	0x0A
32438363Swpaul#define XL_W4_PHY_MGMT		0x08
32538363Swpaul#define XL_W4_NET_DIAG		0x06
32638363Swpaul#define XL_W4_FIFO_DIAG		0x04
32738363Swpaul#define XL_W4_VCO_DIAG		0x02
32838363Swpaul
32938363Swpaul#define XL_W4_CTRLR_STAT	0x08
33038363Swpaul#define XL_W4_TX_DIAG		0x00
33138363Swpaul
33238363Swpaul#define XL_MII_CLK		0x01
33338363Swpaul#define XL_MII_DATA		0x02
33438363Swpaul#define XL_MII_DIR		0x04
33538363Swpaul
33638363Swpaul#define XL_MEDIA_SQE		0x0008
33738363Swpaul#define XL_MEDIA_10TP		0x00C0
33838363Swpaul#define XL_MEDIA_LNK		0x0080
33938363Swpaul#define XL_MEDIA_LNKBEAT	0x0800
34038363Swpaul
34138363Swpaul#define XL_MEDIASTAT_CRCSTRIP	0x0004
34238363Swpaul#define XL_MEDIASTAT_SQEENB	0x0008
34338363Swpaul#define XL_MEDIASTAT_COLDET	0x0010
34438363Swpaul#define XL_MEDIASTAT_CARRIER	0x0020
34538363Swpaul#define XL_MEDIASTAT_JABGUARD	0x0040
34638363Swpaul#define XL_MEDIASTAT_LINKBEAT	0x0080
34738363Swpaul#define XL_MEDIASTAT_JABDETECT	0x0200
34838363Swpaul#define XL_MEDIASTAT_POLREVERS	0x0400
34938363Swpaul#define XL_MEDIASTAT_LINKDETECT	0x0800
35038363Swpaul#define XL_MEDIASTAT_TXINPROG	0x1000
35138363Swpaul#define XL_MEDIASTAT_DCENB	0x4000
35238363Swpaul#define XL_MEDIASTAT_AUIDIS	0x8000
35338363Swpaul
35438363Swpaul#define XL_NETDIAG_TEST_LOWVOLT		0x0001
35538363Swpaul#define XL_NETDIAG_ASIC_REVMASK		(0x0002|0x0004|0x0008|0x0010|0x0020)
35638363Swpaul#define XL_NETDIAG_UPPER_BYTES_ENABLE	0x0040
35738363Swpaul#define XL_NETDIAG_STATS_ENABLED	0x0080
35838363Swpaul#define XL_NETDIAG_TX_FATALERR		0x0100
35938363Swpaul#define XL_NETDIAG_TRANSMITTING		0x0200
36038363Swpaul#define XL_NETDIAG_RX_ENABLED		0x0400
36138363Swpaul#define XL_NETDIAG_TX_ENABLED		0x0800
36238363Swpaul#define XL_NETDIAG_FIFO_LOOPBACK	0x1000
36338363Swpaul#define XL_NETDIAG_MAC_LOOPBACK		0x2000
36438363Swpaul#define XL_NETDIAG_ENDEC_LOOPBACK	0x4000
36538363Swpaul#define XL_NETDIAG_EXTERNAL_LOOP	0x8000
36638363Swpaul
36738363Swpaul/*
36838363Swpaul * Window 5
36938363Swpaul */
37038363Swpaul#define XL_W5_STAT_ENB		0x0C
37138363Swpaul#define XL_W5_INTR_ENB		0x0A
37240588Swpaul#define XL_W5_RECLAIM_THRESH	0x09	/* 3c905B only */
37338363Swpaul#define XL_W5_RX_FILTER		0x08
37438363Swpaul#define XL_W5_RX_EARLYTHRESH	0x06
37538363Swpaul#define XL_W5_TX_AVAILTHRESH	0x02
37638363Swpaul#define XL_W5_TX_STARTTHRESH	0x00
37738363Swpaul
37838363Swpaul/*
37938363Swpaul * RX filter bits
38038363Swpaul */
38138363Swpaul#define XL_RXFILTER_INDIVIDUAL	0x01
38238363Swpaul#define XL_RXFILTER_ALLMULTI	0x02
38338363Swpaul#define XL_RXFILTER_BROADCAST	0x04
38438363Swpaul#define XL_RXFILTER_ALLFRAMES	0x08
38538363Swpaul#define XL_RXFILTER_MULTIHASH	0x10 /* 3c905B only */
38638363Swpaul
38738363Swpaul/*
38838363Swpaul * Window 6 (stats)
38938363Swpaul */
39038363Swpaul#define XL_W6_TX_BYTES_OK	0x0C
39138363Swpaul#define XL_W6_RX_BYTES_OK	0x0A
39238363Swpaul#define XL_W6_UPPER_FRAMES_OK	0x09
39338363Swpaul#define XL_W6_DEFERRED		0x08
39438363Swpaul#define XL_W6_RX_OK		0x07
39538363Swpaul#define XL_W6_TX_OK		0x06
39638363Swpaul#define XL_W6_RX_OVERRUN	0x05
39738363Swpaul#define XL_W6_COL_LATE		0x04
39838363Swpaul#define XL_W6_COL_SINGLE	0x03
39938363Swpaul#define XL_W6_COL_MULTIPLE	0x02
40038363Swpaul#define XL_W6_SQE_ERRORS	0x01
40138363Swpaul#define XL_W6_CARRIER_LOST	0x00
40238363Swpaul
40338363Swpaul/*
40438363Swpaul * Window 7 (bus master control)
40538363Swpaul */
40638363Swpaul#define XL_W7_BM_ADDR		0x00
40738363Swpaul#define XL_W7_BM_LEN		0x06
40838363Swpaul#define XL_W7_BM_STATUS		0x0B
40938363Swpaul#define XL_W7_BM_TIMEr		0x0A
41038363Swpaul
41138363Swpaul/*
41238363Swpaul * bus master control registers
41338363Swpaul */
41438363Swpaul#define XL_BM_PKTSTAT		0x20
41538363Swpaul#define XL_BM_DOWNLISTPTR	0x24
41638363Swpaul#define XL_BM_FRAGADDR		0x28
41738363Swpaul#define XL_BM_FRAGLEN		0x2C
41838363Swpaul#define XL_BM_TXFREETHRESH	0x2F
41938363Swpaul#define XL_BM_UPPKTSTAT		0x30
42038363Swpaul#define XL_BM_UPLISTPTR		0x38
42138363Swpaul
42238363Swpaul#define XL_LAST_FRAG		0x80000000
42338363Swpaul
424107959Smux#define XL_MAXFRAGS		63
425107959Smux#define XL_RX_LIST_CNT		128
426107959Smux#define XL_TX_LIST_CNT		256
427107959Smux#define XL_RX_LIST_SZ		XL_RX_LIST_CNT * sizeof(struct xl_list_onefrag)
428107959Smux#define XL_TX_LIST_SZ		XL_TX_LIST_CNT * sizeof(struct xl_list)
429107959Smux#define XL_MIN_FRAMELEN		60
430107959Smux#define ETHER_ALIGN		2
431107959Smux#define XL_INC(x, y)		(x) = (x + 1) % y
432107959Smux
43338363Swpaul/*
43438363Swpaul * Boomerang/Cyclone TX/RX list structure.
43538363Swpaul * For the TX lists, bits 0 to 12 of the status word indicate
43638363Swpaul * length.
43738363Swpaul * This looks suspiciously like the ThunderLAN, doesn't it.
43838363Swpaul */
43938363Swpaulstruct xl_frag {
44038363Swpaul	u_int32_t		xl_addr;	/* 63 addr/len pairs */
44138363Swpaul	u_int32_t		xl_len;
44238363Swpaul};
44338363Swpaul
44438363Swpaulstruct xl_list {
44538363Swpaul	u_int32_t		xl_next;	/* final entry has 0 nextptr */
44638363Swpaul	u_int32_t		xl_status;
447107959Smux	struct xl_frag		xl_frag[XL_MAXFRAGS];
44838363Swpaul};
44938363Swpaul
45038363Swpaulstruct xl_list_onefrag {
45138363Swpaul	u_int32_t		xl_next;	/* final entry has 0 nextptr */
45238363Swpaul	u_int32_t		xl_status;
45338363Swpaul	struct xl_frag		xl_frag;
45438363Swpaul};
45538363Swpaul
45638363Swpaulstruct xl_list_data {
457107959Smux	struct xl_list_onefrag	*xl_rx_list;
458107959Smux	struct xl_list		*xl_tx_list;
459107959Smux	u_int32_t		xl_rx_dmaaddr;
460107959Smux	bus_dma_tag_t		xl_rx_tag;
461107959Smux	bus_dmamap_t		xl_rx_dmamap;
462109503Stmm	u_int32_t		xl_tx_dmaaddr;
463107959Smux	bus_dma_tag_t		xl_tx_tag;
464107959Smux	bus_dmamap_t		xl_tx_dmamap;
46538363Swpaul};
46638363Swpaul
46738363Swpaulstruct xl_chain {
46838363Swpaul	struct xl_list		*xl_ptr;
46938363Swpaul	struct mbuf		*xl_mbuf;
47038363Swpaul	struct xl_chain		*xl_next;
47151441Swpaul	struct xl_chain		*xl_prev;
47251441Swpaul	u_int32_t		xl_phys;
473107959Smux	bus_dmamap_t		xl_map;
47438363Swpaul};
47538363Swpaul
47638363Swpaulstruct xl_chain_onefrag {
47738363Swpaul	struct xl_list_onefrag	*xl_ptr;
47838363Swpaul	struct mbuf		*xl_mbuf;
47938363Swpaul	struct xl_chain_onefrag	*xl_next;
480107959Smux	bus_dmamap_t		xl_map;
48138363Swpaul};
48238363Swpaul
48338363Swpaulstruct xl_chain_data {
48438363Swpaul	struct xl_chain_onefrag	xl_rx_chain[XL_RX_LIST_CNT];
48538363Swpaul	struct xl_chain		xl_tx_chain[XL_TX_LIST_CNT];
48638363Swpaul
48738363Swpaul	struct xl_chain_onefrag	*xl_rx_head;
48838363Swpaul
48951441Swpaul	/* 3c90x "boomerang" queuing stuff */
49038363Swpaul	struct xl_chain		*xl_tx_head;
49138363Swpaul	struct xl_chain		*xl_tx_tail;
49238363Swpaul	struct xl_chain		*xl_tx_free;
49351441Swpaul
49451441Swpaul	/* 3c90xB "cyclone/hurricane/tornado" stuff */
49551441Swpaul	int			xl_tx_prod;
49651441Swpaul	int			xl_tx_cons;
49751441Swpaul	int			xl_tx_cnt;
49838363Swpaul};
49938363Swpaul
50038363Swpaul#define XL_RXSTAT_LENMASK	0x00001FFF
50138363Swpaul#define XL_RXSTAT_UP_ERROR	0x00004000
50238363Swpaul#define XL_RXSTAT_UP_CMPLT	0x00008000
50338363Swpaul#define XL_RXSTAT_UP_OVERRUN	0x00010000
50438363Swpaul#define XL_RXSTAT_RUNT		0x00020000
50538363Swpaul#define XL_RXSTAT_ALIGN		0x00040000
50638363Swpaul#define XL_RXSTAT_CRC		0x00080000
50738363Swpaul#define XL_RXSTAT_OVERSIZE	0x00100000
50838363Swpaul#define XL_RXSTAT_DRIBBLE	0x00800000
50938363Swpaul#define XL_RXSTAT_UP_OFLOW	0x01000000
51038363Swpaul#define XL_RXSTAT_IPCKERR	0x02000000	/* 3c905B only */
51138363Swpaul#define XL_RXSTAT_TCPCKERR	0x04000000	/* 3c905B only */
51238363Swpaul#define XL_RXSTAT_UDPCKERR	0x08000000	/* 3c905B only */
51338363Swpaul#define XL_RXSTAT_BUFEN		0x10000000	/* 3c905B only */
51438363Swpaul#define XL_RXSTAT_IPCKOK	0x20000000	/* 3c905B only */
51538363Swpaul#define XL_RXSTAT_TCPCOK	0x40000000	/* 3c905B only */
51638363Swpaul#define XL_RXSTAT_UDPCKOK	0x80000000	/* 3c905B only */
51738363Swpaul
51838363Swpaul#define XL_TXSTAT_LENMASK	0x00001FFF
51938363Swpaul#define XL_TXSTAT_CRCDIS	0x00002000
52038363Swpaul#define XL_TXSTAT_TX_INTR	0x00008000
52138363Swpaul#define XL_TXSTAT_DL_COMPLETE	0x00010000
52238363Swpaul#define XL_TXSTAT_IPCKSUM	0x02000000	/* 3c905B only */
52338363Swpaul#define XL_TXSTAT_TCPCKSUM	0x04000000	/* 3c905B only */
52438363Swpaul#define XL_TXSTAT_UDPCKSUM	0x08000000	/* 3c905B only */
52551441Swpaul#define XL_TXSTAT_RND_DEFEAT	0x10000000	/* 3c905B only */
52651441Swpaul#define XL_TXSTAT_EMPTY		0x20000000	/* 3c905B only */
52738363Swpaul#define XL_TXSTAT_DL_INTR	0x80000000
52838363Swpaul
52938363Swpaul#define XL_CAPABILITY_BM	0x20
53038363Swpaul
53138363Swpaulstruct xl_type {
53238363Swpaul	u_int16_t		xl_vid;
53338363Swpaul	u_int16_t		xl_did;
53438363Swpaul	char			*xl_name;
53538363Swpaul};
53638363Swpaul
53738363Swpaulstruct xl_mii_frame {
53838363Swpaul	u_int8_t		mii_stdelim;
53938363Swpaul	u_int8_t		mii_opcode;
54038363Swpaul	u_int8_t		mii_phyaddr;
54138363Swpaul	u_int8_t		mii_regaddr;
54238363Swpaul	u_int8_t		mii_turnaround;
54338363Swpaul	u_int16_t		mii_data;
54438363Swpaul};
54538363Swpaul
54638363Swpaul/*
54738363Swpaul * MII constants
54838363Swpaul */
54938363Swpaul#define XL_MII_STARTDELIM	0x01
55038363Swpaul#define XL_MII_READOP		0x02
55138363Swpaul#define XL_MII_WRITEOP		0x01
55238363Swpaul#define XL_MII_TURNAROUND	0x02
55338363Swpaul
55438363Swpaul/*
55538363Swpaul * The 3C905B adapters implement a few features that we want to
55638363Swpaul * take advantage of, namely the multicast hash filter. With older
55738363Swpaul * chips, you only have the option of turning on reception of all
55838363Swpaul * multicast frames, which is kind of lame.
55951441Swpaul *
56051441Swpaul * We also use this to decide on a transmit strategy. For the 3c90xB
56151441Swpaul * cards, we can use polled descriptor mode, which reduces CPU overhead.
56238363Swpaul */
56338363Swpaul#define XL_TYPE_905B	1
56438363Swpaul#define XL_TYPE_90X	2
56538363Swpaul
56665170Swpaul#define XL_FLAG_FUNCREG			0x0001
56765170Swpaul#define XL_FLAG_PHYOK			0x0002
56865170Swpaul#define XL_FLAG_EEPROM_OFFSET_30	0x0004
56965170Swpaul#define XL_FLAG_WEIRDRESET		0x0008
57065170Swpaul#define XL_FLAG_8BITROM			0x0010
57167233Simp#define XL_FLAG_INVERT_LED_PWR		0x0020
57267233Simp#define XL_FLAG_INVERT_MII_PWR		0x0040
573105675Ssilby#define XL_FLAG_NO_XCVR_PWR		0x0080
574112364Ssilby#define XL_FLAG_USE_MMIO		0x0100
575120058Smdodd#define	XL_FLAG_NO_MMIO			0x0200
57665170Swpaul
577105675Ssilby#define XL_NO_XCVR_PWR_MAGICBITS	0x0900
578105675Ssilby
57938363Swpaulstruct xl_softc {
58038363Swpaul	struct arpcom		arpcom;		/* interface info */
58138363Swpaul	struct ifmedia		ifmedia;	/* media info */
58245062Swpaul	bus_space_handle_t	xl_bhandle;
58345062Swpaul	bus_space_tag_t		xl_btag;
58448947Swpaul	void			*xl_intrhand;
58548947Swpaul	struct resource		*xl_irq;
58648947Swpaul	struct resource		*xl_res;
58750579Swpaul	device_t		xl_miibus;
58838363Swpaul	struct xl_type		*xl_info;	/* 3Com adapter info */
589107959Smux	bus_dma_tag_t		xl_mtag;
590111091Smux	bus_dmamap_t		xl_tmpmap;	/* spare DMA map */
59138363Swpaul	u_int8_t		xl_unit;	/* interface number */
59238363Swpaul	u_int8_t		xl_type;
59338363Swpaul	u_int32_t		xl_xcvr;
59438363Swpaul	u_int16_t		xl_media;
59538363Swpaul	u_int16_t		xl_caps;
59638363Swpaul	u_int8_t		xl_stats_no_timeout;
59746514Swpaul	u_int16_t		xl_tx_thresh;
59852244Swpaul	int			xl_if_flags;
599107959Smux	struct xl_list_data	xl_ldata;
60038363Swpaul	struct xl_chain_data	xl_cdata;
60138363Swpaul	struct callout_handle	xl_stat_ch;
60265170Swpaul	int			xl_flags;
60365170Swpaul	struct resource		*xl_fres;
60465170Swpaul	bus_space_handle_t	xl_fhandle;
60565170Swpaul	bus_space_tag_t		xl_ftag;
60667087Swpaul	struct mtx		xl_mtx;
60738363Swpaul};
60838363Swpaul
609105137Speter#if 0
610105137Speter/* These are a bit premature.  The driver still tries to sleep with locks. */
61172200Sbmilekic#define XL_LOCK(_sc)		mtx_lock(&(_sc)->xl_mtx)
61272200Sbmilekic#define XL_UNLOCK(_sc)		mtx_unlock(&(_sc)->xl_mtx)
613122689Ssam#define XL_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->xl_mtx, MA_OWNED)
614105137Speter#else
615105137Speter#define XL_LOCK(x)		do { } while (0)
616105137Speter#define XL_UNLOCK(x)		do { } while (0)
617122689Ssam#define XL_LOCK_ASSERT(x)	do { } while (0)
618105137Speter#endif
61967087Swpaul
62038363Swpaul#define xl_rx_goodframes(x) \
62138363Swpaul	((x.xl_upper_frames_ok & 0x03) << 8) | x.xl_rx_frames_ok
62238363Swpaul
62338363Swpaul#define xl_tx_goodframes(x) \
62438363Swpaul	((x.xl_upper_frames_ok & 0x30) << 4) | x.xl_tx_frames_ok
62538363Swpaul
62638363Swpaulstruct xl_stats {
62738363Swpaul	u_int8_t		xl_carrier_lost;
62838363Swpaul	u_int8_t		xl_sqe_errs;
62938363Swpaul	u_int8_t		xl_tx_multi_collision;
63038363Swpaul	u_int8_t		xl_tx_single_collision;
63138363Swpaul	u_int8_t		xl_tx_late_collision;
63238363Swpaul	u_int8_t		xl_rx_overrun;
63338363Swpaul	u_int8_t		xl_tx_frames_ok;
63438363Swpaul	u_int8_t		xl_rx_frames_ok;
63538363Swpaul	u_int8_t		xl_tx_deferred;
63638363Swpaul	u_int8_t		xl_upper_frames_ok;
63738363Swpaul	u_int16_t		xl_rx_bytes_ok;
63838363Swpaul	u_int16_t		xl_tx_bytes_ok;
63938363Swpaul	u_int16_t		status;
64038363Swpaul};
64138363Swpaul
64238363Swpaul/*
64338363Swpaul * register space access macros
64438363Swpaul */
64538363Swpaul#define CSR_WRITE_4(sc, reg, val)	\
64645062Swpaul	bus_space_write_4(sc->xl_btag, sc->xl_bhandle, reg, val)
64738363Swpaul#define CSR_WRITE_2(sc, reg, val)	\
64845062Swpaul	bus_space_write_2(sc->xl_btag, sc->xl_bhandle, reg, val)
64938363Swpaul#define CSR_WRITE_1(sc, reg, val)	\
65045062Swpaul	bus_space_write_1(sc->xl_btag, sc->xl_bhandle, reg, val)
65138363Swpaul
65245062Swpaul#define CSR_READ_4(sc, reg)		\
65345062Swpaul	bus_space_read_4(sc->xl_btag, sc->xl_bhandle, reg)
65445062Swpaul#define CSR_READ_2(sc, reg)		\
65545062Swpaul	bus_space_read_2(sc->xl_btag, sc->xl_bhandle, reg)
65645062Swpaul#define CSR_READ_1(sc, reg)		\
65745062Swpaul	bus_space_read_1(sc->xl_btag, sc->xl_bhandle, reg)
65838363Swpaul
65938363Swpaul#define XL_SEL_WIN(x)	\
66038363Swpaul	CSR_WRITE_2(sc, XL_COMMAND, XL_CMD_WINSEL | x)
66138363Swpaul#define XL_TIMEOUT		1000
66238363Swpaul
66338363Swpaul/*
66438363Swpaul * General constants that are fun to know.
66538363Swpaul *
66638363Swpaul * 3Com PCI vendor ID
66738363Swpaul */
66838363Swpaul#define	TC_VENDORID		0x10B7
66938363Swpaul
67038363Swpaul/*
67138363Swpaul * 3Com chip device IDs.
67238363Swpaul */
67338363Swpaul#define	TC_DEVICEID_BOOMERANG_10BT		0x9000
67438363Swpaul#define TC_DEVICEID_BOOMERANG_10BT_COMBO	0x9001
67538363Swpaul#define TC_DEVICEID_BOOMERANG_10_100BT		0x9050
67638363Swpaul#define TC_DEVICEID_BOOMERANG_100BT4		0x9051
67746204Swpaul#define TC_DEVICEID_KRAKATOA_10BT		0x9004
67846204Swpaul#define TC_DEVICEID_KRAKATOA_10BT_COMBO		0x9005
67946204Swpaul#define TC_DEVICEID_KRAKATOA_10BT_TPC		0x9006
68045693Swpaul#define TC_DEVICEID_CYCLONE_10FL		0x900A
68146204Swpaul#define TC_DEVICEID_HURRICANE_10_100BT		0x9055
68238363Swpaul#define TC_DEVICEID_CYCLONE_10_100BT4		0x9056
68345601Swpaul#define TC_DEVICEID_CYCLONE_10_100_COMBO	0x9058
68440097Swpaul#define TC_DEVICEID_CYCLONE_10_100FX		0x905A
68547627Swpaul#define TC_DEVICEID_TORNADO_10_100BT		0x9200
686109688Ssilby#define TC_DEVICEID_TORNADO_10_100BT_920B	0x9201
68746204Swpaul#define TC_DEVICEID_HURRICANE_10_100BT_SERV	0x9800
68851301Swpaul#define TC_DEVICEID_TORNADO_10_100BT_SERV	0x9805
68945629Swpaul#define TC_DEVICEID_HURRICANE_SOHO100TX		0x7646
69054697Swpaul#define TC_DEVICEID_TORNADO_HOMECONNECT		0x4500
691108752Ssilby#define TC_DEVICEID_HURRICANE_555		0x5055
69265170Swpaul#define TC_DEVICEID_HURRICANE_556		0x6055
69365170Swpaul#define TC_DEVICEID_HURRICANE_556B		0x6056
69468227Ssanpei#define TC_DEVICEID_HURRICANE_575A		0x5057
69567233Simp#define TC_DEVICEID_HURRICANE_575B		0x5157
69667233Simp#define TC_DEVICEID_HURRICANE_575C		0x5257
69782446Swpaul#define TC_DEVICEID_HURRICANE_656		0x6560
69882446Swpaul#define TC_DEVICEID_HURRICANE_656B		0x6562
69982446Swpaul#define TC_DEVICEID_TORNADO_656C		0x6564
70038363Swpaul
70138363Swpaul/*
70238363Swpaul * PCI low memory base and low I/O base register, and
70338363Swpaul * other PCI registers. Note: some are only available on
70438363Swpaul * the 3c905B, in particular those that related to power management.
70538363Swpaul */
70638363Swpaul
70738363Swpaul#define XL_PCI_VENDOR_ID	0x00
70838363Swpaul#define XL_PCI_DEVICE_ID	0x02
70938363Swpaul#define XL_PCI_COMMAND		0x04
71038363Swpaul#define XL_PCI_STATUS		0x06
71138363Swpaul#define XL_PCI_CLASSCODE	0x09
71238363Swpaul#define XL_PCI_LATENCY_TIMER	0x0D
71338363Swpaul#define XL_PCI_HEADER_TYPE	0x0E
71438363Swpaul#define XL_PCI_LOIO		0x10
71538363Swpaul#define XL_PCI_LOMEM		0x14
71665170Swpaul#define XL_PCI_FUNCMEM		0x18
71738363Swpaul#define XL_PCI_BIOSROM		0x30
71838363Swpaul#define XL_PCI_INTLINE		0x3C
71938363Swpaul#define XL_PCI_INTPIN		0x3D
72038363Swpaul#define XL_PCI_MINGNT		0x3E
72138363Swpaul#define XL_PCI_MINLAT		0x0F
72238363Swpaul#define XL_PCI_RESETOPT		0x48
72338363Swpaul#define XL_PCI_EEPROM_DATA	0x4C
72438363Swpaul
72538363Swpaul/* 3c905B-only registers */
72638363Swpaul#define XL_PCI_CAPID		0xDC /* 8 bits */
72738363Swpaul#define XL_PCI_NEXTPTR		0xDD /* 8 bits */
72838363Swpaul#define XL_PCI_PWRMGMTCAP	0xDE /* 16 bits */
72938363Swpaul#define XL_PCI_PWRMGMTCTRL	0xE0 /* 16 bits */
73038363Swpaul
73138363Swpaul#define XL_PSTATE_MASK		0x0003
73238363Swpaul#define XL_PSTATE_D0		0x0000
73338363Swpaul#define XL_PSTATE_D1		0x0002
73438363Swpaul#define XL_PSTATE_D2		0x0002
73538363Swpaul#define XL_PSTATE_D3		0x0003
73638363Swpaul#define XL_PME_EN		0x0010
73738363Swpaul#define XL_PME_STATUS		0x8000
73838363Swpaul
73946204Swpaul#ifndef IFM_10_FL
74046204Swpaul#define IFM_10_FL	13		/* 10baseFL - Fiber */
74146204Swpaul#endif
742