if_urtwn.c revision 270191
1251538Srpaulo/*	$OpenBSD: if_urtwn.c,v 1.16 2011/02/10 17:26:40 jakemsr Exp $	*/
2251538Srpaulo
3251538Srpaulo/*-
4251538Srpaulo * Copyright (c) 2010 Damien Bergamini <damien.bergamini@free.fr>
5264912Skevlo * Copyright (c) 2014 Kevin Lo <kevlo@FreeBSD.org>
6251538Srpaulo *
7251538Srpaulo * Permission to use, copy, modify, and distribute this software for any
8251538Srpaulo * purpose with or without fee is hereby granted, provided that the above
9251538Srpaulo * copyright notice and this permission notice appear in all copies.
10251538Srpaulo *
11251538Srpaulo * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
12251538Srpaulo * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
13251538Srpaulo * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
14251538Srpaulo * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
15251538Srpaulo * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
16251538Srpaulo * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
17251538Srpaulo * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18251538Srpaulo */
19251538Srpaulo
20251538Srpaulo#include <sys/cdefs.h>
21251538Srpaulo__FBSDID("$FreeBSD: head/sys/dev/usb/wlan/if_urtwn.c 270191 2014-08-20 01:26:27Z kevlo $");
22251538Srpaulo
23251538Srpaulo/*
24264912Skevlo * Driver for Realtek RTL8188CE-VAU/RTL8188CUS/RTL8188EU/RTL8188RU/RTL8192CU.
25251538Srpaulo */
26251538Srpaulo
27251538Srpaulo#include <sys/param.h>
28251538Srpaulo#include <sys/sockio.h>
29251538Srpaulo#include <sys/sysctl.h>
30251538Srpaulo#include <sys/lock.h>
31251538Srpaulo#include <sys/mutex.h>
32251538Srpaulo#include <sys/mbuf.h>
33251538Srpaulo#include <sys/kernel.h>
34251538Srpaulo#include <sys/socket.h>
35251538Srpaulo#include <sys/systm.h>
36251538Srpaulo#include <sys/malloc.h>
37251538Srpaulo#include <sys/module.h>
38251538Srpaulo#include <sys/bus.h>
39251538Srpaulo#include <sys/endian.h>
40251538Srpaulo#include <sys/linker.h>
41251538Srpaulo#include <sys/firmware.h>
42251538Srpaulo#include <sys/kdb.h>
43251538Srpaulo
44251538Srpaulo#include <machine/bus.h>
45251538Srpaulo#include <machine/resource.h>
46251538Srpaulo#include <sys/rman.h>
47251538Srpaulo
48251538Srpaulo#include <net/bpf.h>
49251538Srpaulo#include <net/if.h>
50257176Sglebius#include <net/if_var.h>
51251538Srpaulo#include <net/if_arp.h>
52251538Srpaulo#include <net/ethernet.h>
53251538Srpaulo#include <net/if_dl.h>
54251538Srpaulo#include <net/if_media.h>
55251538Srpaulo#include <net/if_types.h>
56251538Srpaulo
57251538Srpaulo#include <netinet/in.h>
58251538Srpaulo#include <netinet/in_systm.h>
59251538Srpaulo#include <netinet/in_var.h>
60251538Srpaulo#include <netinet/if_ether.h>
61251538Srpaulo#include <netinet/ip.h>
62251538Srpaulo
63251538Srpaulo#include <net80211/ieee80211_var.h>
64251538Srpaulo#include <net80211/ieee80211_regdomain.h>
65251538Srpaulo#include <net80211/ieee80211_radiotap.h>
66251538Srpaulo#include <net80211/ieee80211_ratectl.h>
67251538Srpaulo
68251538Srpaulo#include <dev/usb/usb.h>
69251538Srpaulo#include <dev/usb/usbdi.h>
70251538Srpaulo#include "usbdevs.h"
71251538Srpaulo
72251538Srpaulo#define USB_DEBUG_VAR urtwn_debug
73251538Srpaulo#include <dev/usb/usb_debug.h>
74251538Srpaulo
75251538Srpaulo#include <dev/usb/wlan/if_urtwnreg.h>
76251538Srpaulo
77251538Srpaulo#ifdef USB_DEBUG
78251538Srpaulostatic int urtwn_debug = 0;
79251538Srpaulo
80251538SrpauloSYSCTL_NODE(_hw_usb, OID_AUTO, urtwn, CTLFLAG_RW, 0, "USB urtwn");
81251538SrpauloSYSCTL_INT(_hw_usb_urtwn, OID_AUTO, debug, CTLFLAG_RW, &urtwn_debug, 0,
82251538Srpaulo    "Debug level");
83251538Srpaulo#endif
84251538Srpaulo
85252406Srpaulo#define	URTWN_RSSI(r)  (r) - 110
86251538Srpaulo#define	IEEE80211_HAS_ADDR4(wh)	\
87251538Srpaulo	(((wh)->i_fc[1] & IEEE80211_FC1_DIR_MASK) == IEEE80211_FC1_DIR_DSTODS)
88251538Srpaulo
89251538Srpaulo/* various supported device vendors/products */
90251596Srpaulostatic const STRUCT_USB_HOST_ID urtwn_devs[] = {
91251538Srpaulo#define URTWN_DEV(v,p)  { USB_VP(USB_VENDOR_##v, USB_PRODUCT_##v##_##p) }
92264912Skevlo#define	URTWN_RTL8188E_DEV(v,p)	\
93264912Skevlo	{ USB_VPI(USB_VENDOR_##v, USB_PRODUCT_##v##_##p, URTWN_RTL8188E) }
94264912Skevlo#define URTWN_RTL8188E  1
95251538Srpaulo	URTWN_DEV(ABOCOM,	RTL8188CU_1),
96251538Srpaulo	URTWN_DEV(ABOCOM,	RTL8188CU_2),
97251538Srpaulo	URTWN_DEV(ABOCOM,	RTL8192CU),
98251538Srpaulo	URTWN_DEV(ASUS,		RTL8192CU),
99266721Skevlo	URTWN_DEV(ASUS,		USBN10NANO),
100251538Srpaulo	URTWN_DEV(AZUREWAVE,	RTL8188CE_1),
101251538Srpaulo	URTWN_DEV(AZUREWAVE,	RTL8188CE_2),
102251538Srpaulo	URTWN_DEV(AZUREWAVE,	RTL8188CU),
103251538Srpaulo	URTWN_DEV(BELKIN,	F7D2102),
104251538Srpaulo	URTWN_DEV(BELKIN,	RTL8188CU),
105251538Srpaulo	URTWN_DEV(BELKIN,	RTL8192CU),
106251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_1),
107251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_2),
108251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_3),
109251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_4),
110251538Srpaulo	URTWN_DEV(CHICONY,	RTL8188CUS_5),
111251538Srpaulo	URTWN_DEV(COREGA,	RTL8192CU),
112251538Srpaulo	URTWN_DEV(DLINK,	RTL8188CU),
113251538Srpaulo	URTWN_DEV(DLINK,	RTL8192CU_1),
114251538Srpaulo	URTWN_DEV(DLINK,	RTL8192CU_2),
115251538Srpaulo	URTWN_DEV(DLINK,	RTL8192CU_3),
116252196Skevlo	URTWN_DEV(DLINK,	DWA131B),
117251538Srpaulo	URTWN_DEV(EDIMAX,	EW7811UN),
118251538Srpaulo	URTWN_DEV(EDIMAX,	RTL8192CU),
119251538Srpaulo	URTWN_DEV(FEIXUN,	RTL8188CU),
120251538Srpaulo	URTWN_DEV(FEIXUN,	RTL8192CU),
121251538Srpaulo	URTWN_DEV(GUILLEMOT,	HWNUP150),
122251538Srpaulo	URTWN_DEV(HAWKING,	RTL8192CU),
123251538Srpaulo	URTWN_DEV(HP3,		RTL8188CU),
124251538Srpaulo	URTWN_DEV(NETGEAR,	WNA1000M),
125251538Srpaulo	URTWN_DEV(NETGEAR,	RTL8192CU),
126251538Srpaulo	URTWN_DEV(NETGEAR4,	RTL8188CU),
127251538Srpaulo	URTWN_DEV(NOVATECH,	RTL8188CU),
128251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CU_1),
129251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CU_2),
130251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CU_3),
131251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CU_4),
132251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8188CUS),
133251538Srpaulo	URTWN_DEV(PLANEX2,	RTL8192CU),
134251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CE_0),
135251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CE_1),
136251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CTV),
137251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CU_0),
138251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CU_1),
139251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CU_2),
140251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CU_COMBO),
141251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188CUS),
142251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188RU_1),
143251538Srpaulo	URTWN_DEV(REALTEK,	RTL8188RU_2),
144251538Srpaulo	URTWN_DEV(REALTEK,	RTL8191CU),
145251538Srpaulo	URTWN_DEV(REALTEK,	RTL8192CE),
146251538Srpaulo	URTWN_DEV(REALTEK,	RTL8192CU),
147257543Salfred	URTWN_DEV(REALTEK, 	RTL8188CU_0),
148251538Srpaulo	URTWN_DEV(SITECOMEU,	RTL8188CU_1),
149251538Srpaulo	URTWN_DEV(SITECOMEU,	RTL8188CU_2),
150251538Srpaulo	URTWN_DEV(SITECOMEU,	RTL8192CU),
151251538Srpaulo	URTWN_DEV(TRENDNET,	RTL8188CU),
152251538Srpaulo	URTWN_DEV(TRENDNET,	RTL8192CU),
153251538Srpaulo	URTWN_DEV(ZYXEL,	RTL8192CU),
154264912Skevlo	/* URTWN_RTL8188E */
155270191Skevlo	URTWN_RTL8188E_DEV(DLINK,	DWA125D1),
156264912Skevlo	URTWN_RTL8188E_DEV(REALTEK,	RTL8188ETV),
157264912Skevlo	URTWN_RTL8188E_DEV(REALTEK,	RTL8188EU),
158264912Skevlo#undef URTWN_RTL8188E_DEV
159251538Srpaulo#undef URTWN_DEV
160251538Srpaulo};
161251538Srpaulo
162251538Srpaulostatic device_probe_t	urtwn_match;
163251538Srpaulostatic device_attach_t	urtwn_attach;
164251538Srpaulostatic device_detach_t	urtwn_detach;
165251538Srpaulo
166251538Srpaulostatic usb_callback_t   urtwn_bulk_tx_callback;
167251538Srpaulostatic usb_callback_t	urtwn_bulk_rx_callback;
168251538Srpaulo
169251538Srpaulostatic usb_error_t	urtwn_do_request(struct urtwn_softc *sc,
170251538Srpaulo			    struct usb_device_request *req, void *data);
171251538Srpaulostatic struct ieee80211vap *urtwn_vap_create(struct ieee80211com *,
172251538Srpaulo		    const char [IFNAMSIZ], int, enum ieee80211_opmode, int,
173251538Srpaulo                    const uint8_t [IEEE80211_ADDR_LEN],
174251538Srpaulo                    const uint8_t [IEEE80211_ADDR_LEN]);
175251538Srpaulostatic void		urtwn_vap_delete(struct ieee80211vap *);
176251538Srpaulostatic struct mbuf *	urtwn_rx_frame(struct urtwn_softc *, uint8_t *, int,
177251538Srpaulo			    int *);
178251538Srpaulostatic struct mbuf *	urtwn_rxeof(struct usb_xfer *, struct urtwn_data *,
179251538Srpaulo			    int *, int8_t *);
180251538Srpaulostatic void		urtwn_txeof(struct usb_xfer *, struct urtwn_data *);
181251538Srpaulostatic int		urtwn_alloc_list(struct urtwn_softc *,
182251538Srpaulo			    struct urtwn_data[], int, int);
183251538Srpaulostatic int		urtwn_alloc_rx_list(struct urtwn_softc *);
184251538Srpaulostatic int		urtwn_alloc_tx_list(struct urtwn_softc *);
185251538Srpaulostatic void		urtwn_free_tx_list(struct urtwn_softc *);
186251538Srpaulostatic void		urtwn_free_rx_list(struct urtwn_softc *);
187251538Srpaulostatic void		urtwn_free_list(struct urtwn_softc *,
188251538Srpaulo			    struct urtwn_data data[], int);
189251538Srpaulostatic struct urtwn_data *	_urtwn_getbuf(struct urtwn_softc *);
190251538Srpaulostatic struct urtwn_data *	urtwn_getbuf(struct urtwn_softc *);
191251538Srpaulostatic int		urtwn_write_region_1(struct urtwn_softc *, uint16_t,
192251538Srpaulo			    uint8_t *, int);
193251538Srpaulostatic void		urtwn_write_1(struct urtwn_softc *, uint16_t, uint8_t);
194251538Srpaulostatic void		urtwn_write_2(struct urtwn_softc *, uint16_t, uint16_t);
195251538Srpaulostatic void		urtwn_write_4(struct urtwn_softc *, uint16_t, uint32_t);
196251538Srpaulostatic int		urtwn_read_region_1(struct urtwn_softc *, uint16_t,
197251538Srpaulo			    uint8_t *, int);
198251538Srpaulostatic uint8_t		urtwn_read_1(struct urtwn_softc *, uint16_t);
199251538Srpaulostatic uint16_t		urtwn_read_2(struct urtwn_softc *, uint16_t);
200251538Srpaulostatic uint32_t		urtwn_read_4(struct urtwn_softc *, uint16_t);
201251538Srpaulostatic int		urtwn_fw_cmd(struct urtwn_softc *, uint8_t,
202251538Srpaulo			    const void *, int);
203264912Skevlostatic void		urtwn_r92c_rf_write(struct urtwn_softc *, int,
204264912Skevlo			    uint8_t, uint32_t);
205264912Skevlostatic void		urtwn_r88e_rf_write(struct urtwn_softc *, int,
206264912Skevlo			    uint8_t, uint32_t);
207251538Srpaulostatic uint32_t		urtwn_rf_read(struct urtwn_softc *, int, uint8_t);
208251538Srpaulostatic int		urtwn_llt_write(struct urtwn_softc *, uint32_t,
209251538Srpaulo			    uint32_t);
210251538Srpaulostatic uint8_t		urtwn_efuse_read_1(struct urtwn_softc *, uint16_t);
211251538Srpaulostatic void		urtwn_efuse_read(struct urtwn_softc *);
212264912Skevlostatic void		urtwn_efuse_switch_power(struct urtwn_softc *);
213251538Srpaulostatic int		urtwn_read_chipid(struct urtwn_softc *);
214251538Srpaulostatic void		urtwn_read_rom(struct urtwn_softc *);
215264912Skevlostatic void		urtwn_r88e_read_rom(struct urtwn_softc *);
216251538Srpaulostatic int		urtwn_ra_init(struct urtwn_softc *);
217251538Srpaulostatic void		urtwn_tsf_sync_enable(struct urtwn_softc *);
218251538Srpaulostatic void		urtwn_set_led(struct urtwn_softc *, int, int);
219251538Srpaulostatic int		urtwn_newstate(struct ieee80211vap *,
220251538Srpaulo			    enum ieee80211_state, int);
221251538Srpaulostatic void		urtwn_watchdog(void *);
222251538Srpaulostatic void		urtwn_update_avgrssi(struct urtwn_softc *, int, int8_t);
223251538Srpaulostatic int8_t		urtwn_get_rssi(struct urtwn_softc *, int, void *);
224264912Skevlostatic int8_t		urtwn_r88e_get_rssi(struct urtwn_softc *, int, void *);
225251538Srpaulostatic int		urtwn_tx_start(struct urtwn_softc *,
226251538Srpaulo			    struct ieee80211_node *, struct mbuf *,
227251538Srpaulo			    struct urtwn_data *);
228251538Srpaulostatic void		urtwn_start(struct ifnet *);
229261863Srpaulostatic void		urtwn_start_locked(struct ifnet *,
230261863Srpaulo			    struct urtwn_softc *);
231251538Srpaulostatic int		urtwn_ioctl(struct ifnet *, u_long, caddr_t);
232264912Skevlostatic int		urtwn_r92c_power_on(struct urtwn_softc *);
233264912Skevlostatic int		urtwn_r88e_power_on(struct urtwn_softc *);
234251538Srpaulostatic int		urtwn_llt_init(struct urtwn_softc *);
235251538Srpaulostatic void		urtwn_fw_reset(struct urtwn_softc *);
236264912Skevlostatic void		urtwn_r88e_fw_reset(struct urtwn_softc *);
237251538Srpaulostatic int		urtwn_fw_loadpage(struct urtwn_softc *, int,
238251538Srpaulo			    const uint8_t *, int);
239251538Srpaulostatic int		urtwn_load_firmware(struct urtwn_softc *);
240264912Skevlostatic int		urtwn_r92c_dma_init(struct urtwn_softc *);
241264912Skevlostatic int		urtwn_r88e_dma_init(struct urtwn_softc *);
242251538Srpaulostatic void		urtwn_mac_init(struct urtwn_softc *);
243251538Srpaulostatic void		urtwn_bb_init(struct urtwn_softc *);
244251538Srpaulostatic void		urtwn_rf_init(struct urtwn_softc *);
245251538Srpaulostatic void		urtwn_cam_init(struct urtwn_softc *);
246251538Srpaulostatic void		urtwn_pa_bias_init(struct urtwn_softc *);
247251538Srpaulostatic void		urtwn_rxfilter_init(struct urtwn_softc *);
248251538Srpaulostatic void		urtwn_edca_init(struct urtwn_softc *);
249251538Srpaulostatic void		urtwn_write_txpower(struct urtwn_softc *, int,
250251538Srpaulo			    uint16_t[]);
251251538Srpaulostatic void		urtwn_get_txpower(struct urtwn_softc *, int,
252251538Srpaulo		      	    struct ieee80211_channel *,
253251538Srpaulo			    struct ieee80211_channel *, uint16_t[]);
254264912Skevlostatic void		urtwn_r88e_get_txpower(struct urtwn_softc *, int,
255264912Skevlo		      	    struct ieee80211_channel *,
256264912Skevlo			    struct ieee80211_channel *, uint16_t[]);
257251538Srpaulostatic void		urtwn_set_txpower(struct urtwn_softc *,
258251538Srpaulo		    	    struct ieee80211_channel *,
259251538Srpaulo			    struct ieee80211_channel *);
260251538Srpaulostatic void		urtwn_scan_start(struct ieee80211com *);
261251538Srpaulostatic void		urtwn_scan_end(struct ieee80211com *);
262251538Srpaulostatic void		urtwn_set_channel(struct ieee80211com *);
263251538Srpaulostatic void		urtwn_set_chan(struct urtwn_softc *,
264251538Srpaulo		    	    struct ieee80211_channel *,
265251538Srpaulo			    struct ieee80211_channel *);
266251538Srpaulostatic void		urtwn_update_mcast(struct ifnet *);
267251538Srpaulostatic void		urtwn_iq_calib(struct urtwn_softc *);
268251538Srpaulostatic void		urtwn_lc_calib(struct urtwn_softc *);
269251538Srpaulostatic void		urtwn_init(void *);
270251538Srpaulostatic void		urtwn_init_locked(void *);
271263153Skevlostatic void		urtwn_stop(struct ifnet *);
272263153Skevlostatic void		urtwn_stop_locked(struct ifnet *);
273251538Srpaulostatic void		urtwn_abort_xfers(struct urtwn_softc *);
274251538Srpaulostatic int		urtwn_raw_xmit(struct ieee80211_node *, struct mbuf *,
275251538Srpaulo			    const struct ieee80211_bpf_params *);
276266472Shselaskystatic void		urtwn_ms_delay(struct urtwn_softc *);
277251538Srpaulo
278251538Srpaulo/* Aliases. */
279251538Srpaulo#define	urtwn_bb_write	urtwn_write_4
280251538Srpaulo#define urtwn_bb_read	urtwn_read_4
281251538Srpaulo
282251538Srpaulostatic const struct usb_config urtwn_config[URTWN_N_TRANSFER] = {
283251538Srpaulo	[URTWN_BULK_RX] = {
284251538Srpaulo		.type = UE_BULK,
285251538Srpaulo		.endpoint = UE_ADDR_ANY,
286251538Srpaulo		.direction = UE_DIR_IN,
287251538Srpaulo		.bufsize = URTWN_RXBUFSZ,
288251538Srpaulo		.flags = {
289251538Srpaulo			.pipe_bof = 1,
290251538Srpaulo			.short_xfer_ok = 1
291251538Srpaulo		},
292251538Srpaulo		.callback = urtwn_bulk_rx_callback,
293251538Srpaulo	},
294251538Srpaulo	[URTWN_BULK_TX_BE] = {
295251538Srpaulo		.type = UE_BULK,
296251538Srpaulo		.endpoint = 0x03,
297251538Srpaulo		.direction = UE_DIR_OUT,
298251538Srpaulo		.bufsize = URTWN_TXBUFSZ,
299251538Srpaulo		.flags = {
300251538Srpaulo			.ext_buffer = 1,
301251538Srpaulo			.pipe_bof = 1,
302251538Srpaulo			.force_short_xfer = 1
303251538Srpaulo		},
304251538Srpaulo		.callback = urtwn_bulk_tx_callback,
305251538Srpaulo		.timeout = URTWN_TX_TIMEOUT,	/* ms */
306251538Srpaulo	},
307251538Srpaulo	[URTWN_BULK_TX_BK] = {
308251538Srpaulo		.type = UE_BULK,
309251538Srpaulo		.endpoint = 0x03,
310251538Srpaulo		.direction = UE_DIR_OUT,
311251538Srpaulo		.bufsize = URTWN_TXBUFSZ,
312251538Srpaulo		.flags = {
313251538Srpaulo			.ext_buffer = 1,
314251538Srpaulo			.pipe_bof = 1,
315251538Srpaulo			.force_short_xfer = 1,
316251538Srpaulo		},
317251538Srpaulo		.callback = urtwn_bulk_tx_callback,
318251538Srpaulo		.timeout = URTWN_TX_TIMEOUT,	/* ms */
319251538Srpaulo	},
320251538Srpaulo	[URTWN_BULK_TX_VI] = {
321251538Srpaulo		.type = UE_BULK,
322251538Srpaulo		.endpoint = 0x02,
323251538Srpaulo		.direction = UE_DIR_OUT,
324251538Srpaulo		.bufsize = URTWN_TXBUFSZ,
325251538Srpaulo		.flags = {
326251538Srpaulo			.ext_buffer = 1,
327251538Srpaulo			.pipe_bof = 1,
328251538Srpaulo			.force_short_xfer = 1
329251538Srpaulo		},
330251538Srpaulo		.callback = urtwn_bulk_tx_callback,
331251538Srpaulo		.timeout = URTWN_TX_TIMEOUT,	/* ms */
332251538Srpaulo	},
333251538Srpaulo	[URTWN_BULK_TX_VO] = {
334251538Srpaulo		.type = UE_BULK,
335251538Srpaulo		.endpoint = 0x02,
336251538Srpaulo		.direction = UE_DIR_OUT,
337251538Srpaulo		.bufsize = URTWN_TXBUFSZ,
338251538Srpaulo		.flags = {
339251538Srpaulo			.ext_buffer = 1,
340251538Srpaulo			.pipe_bof = 1,
341251538Srpaulo			.force_short_xfer = 1
342251538Srpaulo		},
343251538Srpaulo		.callback = urtwn_bulk_tx_callback,
344251538Srpaulo		.timeout = URTWN_TX_TIMEOUT,	/* ms */
345251538Srpaulo	},
346251538Srpaulo};
347251538Srpaulo
348251538Srpaulostatic int
349251538Srpaulourtwn_match(device_t self)
350251538Srpaulo{
351251538Srpaulo	struct usb_attach_arg *uaa = device_get_ivars(self);
352251538Srpaulo
353251538Srpaulo	if (uaa->usb_mode != USB_MODE_HOST)
354251538Srpaulo		return (ENXIO);
355251538Srpaulo	if (uaa->info.bConfigIndex != URTWN_CONFIG_INDEX)
356251538Srpaulo		return (ENXIO);
357251538Srpaulo	if (uaa->info.bIfaceIndex != URTWN_IFACE_INDEX)
358251538Srpaulo		return (ENXIO);
359251538Srpaulo
360251538Srpaulo	return (usbd_lookup_id_by_uaa(urtwn_devs, sizeof(urtwn_devs), uaa));
361251538Srpaulo}
362251538Srpaulo
363251538Srpaulostatic int
364251538Srpaulourtwn_attach(device_t self)
365251538Srpaulo{
366251538Srpaulo	struct usb_attach_arg *uaa = device_get_ivars(self);
367251538Srpaulo	struct urtwn_softc *sc = device_get_softc(self);
368251538Srpaulo	struct ifnet *ifp;
369251538Srpaulo	struct ieee80211com *ic;
370251538Srpaulo	uint8_t iface_index, bands;
371251538Srpaulo	int error;
372251538Srpaulo
373251538Srpaulo	device_set_usb_desc(self);
374251538Srpaulo	sc->sc_udev = uaa->device;
375251538Srpaulo	sc->sc_dev = self;
376264912Skevlo	if (USB_GET_DRIVER_INFO(uaa) == URTWN_RTL8188E)
377264912Skevlo		sc->chip |= URTWN_CHIP_88E;
378251538Srpaulo
379251538Srpaulo	mtx_init(&sc->sc_mtx, device_get_nameunit(self),
380251538Srpaulo	    MTX_NETWORK_LOCK, MTX_DEF);
381251538Srpaulo	callout_init(&sc->sc_watchdog_ch, 0);
382251538Srpaulo
383251538Srpaulo	iface_index = URTWN_IFACE_INDEX;
384251538Srpaulo	error = usbd_transfer_setup(uaa->device, &iface_index, sc->sc_xfer,
385251538Srpaulo	    urtwn_config, URTWN_N_TRANSFER, sc, &sc->sc_mtx);
386251538Srpaulo	if (error) {
387251538Srpaulo		device_printf(self, "could not allocate USB transfers, "
388251538Srpaulo		    "err=%s\n", usbd_errstr(error));
389251538Srpaulo		goto detach;
390251538Srpaulo	}
391251538Srpaulo
392251538Srpaulo	URTWN_LOCK(sc);
393251538Srpaulo
394251538Srpaulo	error = urtwn_read_chipid(sc);
395251538Srpaulo	if (error) {
396251538Srpaulo		device_printf(sc->sc_dev, "unsupported test chip\n");
397251538Srpaulo		URTWN_UNLOCK(sc);
398251538Srpaulo		goto detach;
399251538Srpaulo	}
400251538Srpaulo
401251538Srpaulo	/* Determine number of Tx/Rx chains. */
402251538Srpaulo	if (sc->chip & URTWN_CHIP_92C) {
403251538Srpaulo		sc->ntxchains = (sc->chip & URTWN_CHIP_92C_1T2R) ? 1 : 2;
404251538Srpaulo		sc->nrxchains = 2;
405251538Srpaulo	} else {
406251538Srpaulo		sc->ntxchains = 1;
407251538Srpaulo		sc->nrxchains = 1;
408251538Srpaulo	}
409251538Srpaulo
410264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
411264912Skevlo		urtwn_r88e_read_rom(sc);
412264912Skevlo	else
413264912Skevlo		urtwn_read_rom(sc);
414264912Skevlo
415251538Srpaulo	device_printf(sc->sc_dev, "MAC/BB RTL%s, RF 6052 %dT%dR\n",
416251538Srpaulo	    (sc->chip & URTWN_CHIP_92C) ? "8192CU" :
417264912Skevlo	    (sc->chip & URTWN_CHIP_88E) ? "8188EU" :
418251538Srpaulo	    (sc->board_type == R92C_BOARD_TYPE_HIGHPA) ? "8188RU" :
419251538Srpaulo	    (sc->board_type == R92C_BOARD_TYPE_MINICARD) ? "8188CE-VAU" :
420251538Srpaulo	    "8188CUS", sc->ntxchains, sc->nrxchains);
421251538Srpaulo
422251538Srpaulo	URTWN_UNLOCK(sc);
423251538Srpaulo
424251538Srpaulo	ifp = sc->sc_ifp = if_alloc(IFT_IEEE80211);
425251538Srpaulo	if (ifp == NULL) {
426251538Srpaulo		device_printf(sc->sc_dev, "can not if_alloc()\n");
427251538Srpaulo		goto detach;
428251538Srpaulo	}
429251538Srpaulo	ic = ifp->if_l2com;
430251538Srpaulo
431251538Srpaulo	ifp->if_softc = sc;
432251538Srpaulo	if_initname(ifp, "urtwn", device_get_unit(sc->sc_dev));
433251538Srpaulo	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
434251538Srpaulo	ifp->if_init = urtwn_init;
435251538Srpaulo	ifp->if_ioctl = urtwn_ioctl;
436251538Srpaulo	ifp->if_start = urtwn_start;
437251538Srpaulo	IFQ_SET_MAXLEN(&ifp->if_snd, ifqmaxlen);
438251538Srpaulo	ifp->if_snd.ifq_drv_maxlen = ifqmaxlen;
439251538Srpaulo	IFQ_SET_READY(&ifp->if_snd);
440251538Srpaulo
441251538Srpaulo	ic->ic_ifp = ifp;
442251538Srpaulo	ic->ic_phytype = IEEE80211_T_OFDM;	/* not only, but not used */
443251538Srpaulo	ic->ic_opmode = IEEE80211_M_STA;	/* default to BSS mode */
444251538Srpaulo
445251538Srpaulo	/* set device capabilities */
446251538Srpaulo	ic->ic_caps =
447251538Srpaulo		  IEEE80211_C_STA		/* station mode */
448251538Srpaulo		| IEEE80211_C_MONITOR		/* monitor mode */
449251538Srpaulo		| IEEE80211_C_SHPREAMBLE	/* short preamble supported */
450251538Srpaulo		| IEEE80211_C_SHSLOT		/* short slot time supported */
451251538Srpaulo		| IEEE80211_C_BGSCAN		/* capable of bg scanning */
452251538Srpaulo		| IEEE80211_C_WPA		/* 802.11i */
453251538Srpaulo		;
454251538Srpaulo
455251538Srpaulo	bands = 0;
456251538Srpaulo	setbit(&bands, IEEE80211_MODE_11B);
457251538Srpaulo	setbit(&bands, IEEE80211_MODE_11G);
458251538Srpaulo	ieee80211_init_channels(ic, NULL, &bands);
459251538Srpaulo
460251538Srpaulo	ieee80211_ifattach(ic, sc->sc_bssid);
461251538Srpaulo	ic->ic_raw_xmit = urtwn_raw_xmit;
462251538Srpaulo	ic->ic_scan_start = urtwn_scan_start;
463251538Srpaulo	ic->ic_scan_end = urtwn_scan_end;
464251538Srpaulo	ic->ic_set_channel = urtwn_set_channel;
465251538Srpaulo
466251538Srpaulo	ic->ic_vap_create = urtwn_vap_create;
467251538Srpaulo	ic->ic_vap_delete = urtwn_vap_delete;
468251538Srpaulo	ic->ic_update_mcast = urtwn_update_mcast;
469251538Srpaulo
470251538Srpaulo	ieee80211_radiotap_attach(ic, &sc->sc_txtap.wt_ihdr,
471251538Srpaulo	    sizeof(sc->sc_txtap), URTWN_TX_RADIOTAP_PRESENT,
472251538Srpaulo	    &sc->sc_rxtap.wr_ihdr, sizeof(sc->sc_rxtap),
473251538Srpaulo	    URTWN_RX_RADIOTAP_PRESENT);
474251538Srpaulo
475251538Srpaulo	if (bootverbose)
476251538Srpaulo		ieee80211_announce(ic);
477251538Srpaulo
478251538Srpaulo	return (0);
479251538Srpaulo
480251538Srpaulodetach:
481251538Srpaulo	urtwn_detach(self);
482251538Srpaulo	return (ENXIO);			/* failure */
483251538Srpaulo}
484251538Srpaulo
485251538Srpaulostatic int
486251538Srpaulourtwn_detach(device_t self)
487251538Srpaulo{
488251538Srpaulo	struct urtwn_softc *sc = device_get_softc(self);
489251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
490251538Srpaulo	struct ieee80211com *ic = ifp->if_l2com;
491263153Skevlo	unsigned int x;
492251538Srpaulo
493263153Skevlo	/* Prevent further ioctls. */
494263153Skevlo	URTWN_LOCK(sc);
495263153Skevlo	sc->sc_flags |= URTWN_DETACHED;
496263153Skevlo	URTWN_UNLOCK(sc);
497251538Srpaulo
498263153Skevlo	urtwn_stop(ifp);
499251538Srpaulo
500251538Srpaulo	callout_drain(&sc->sc_watchdog_ch);
501251538Srpaulo
502263153Skevlo	/* Prevent further allocations from RX/TX data lists. */
503263153Skevlo	URTWN_LOCK(sc);
504263153Skevlo	STAILQ_INIT(&sc->sc_tx_active);
505263153Skevlo	STAILQ_INIT(&sc->sc_tx_inactive);
506263153Skevlo	STAILQ_INIT(&sc->sc_tx_pending);
507263153Skevlo
508263153Skevlo	STAILQ_INIT(&sc->sc_rx_active);
509263153Skevlo	STAILQ_INIT(&sc->sc_rx_inactive);
510263153Skevlo	URTWN_UNLOCK(sc);
511263153Skevlo
512263153Skevlo	/* drain USB transfers */
513263153Skevlo	for (x = 0; x != URTWN_N_TRANSFER; x++)
514263153Skevlo		usbd_transfer_drain(sc->sc_xfer[x]);
515263153Skevlo
516263153Skevlo	/* Free data buffers. */
517263153Skevlo	URTWN_LOCK(sc);
518263153Skevlo	urtwn_free_tx_list(sc);
519263153Skevlo	urtwn_free_rx_list(sc);
520263153Skevlo	URTWN_UNLOCK(sc);
521263153Skevlo
522251538Srpaulo	/* stop all USB transfers */
523251538Srpaulo	usbd_transfer_unsetup(sc->sc_xfer, URTWN_N_TRANSFER);
524251538Srpaulo	ieee80211_ifdetach(ic);
525251538Srpaulo
526251538Srpaulo	if_free(ifp);
527251538Srpaulo	mtx_destroy(&sc->sc_mtx);
528251538Srpaulo
529251538Srpaulo	return (0);
530251538Srpaulo}
531251538Srpaulo
532251538Srpaulostatic void
533251538Srpaulourtwn_free_tx_list(struct urtwn_softc *sc)
534251538Srpaulo{
535251538Srpaulo	urtwn_free_list(sc, sc->sc_tx, URTWN_TX_LIST_COUNT);
536251538Srpaulo}
537251538Srpaulo
538251538Srpaulostatic void
539251538Srpaulourtwn_free_rx_list(struct urtwn_softc *sc)
540251538Srpaulo{
541251538Srpaulo	urtwn_free_list(sc, sc->sc_rx, URTWN_RX_LIST_COUNT);
542251538Srpaulo}
543251538Srpaulo
544251538Srpaulostatic void
545251538Srpaulourtwn_free_list(struct urtwn_softc *sc, struct urtwn_data data[], int ndata)
546251538Srpaulo{
547251538Srpaulo	int i;
548251538Srpaulo
549251538Srpaulo	for (i = 0; i < ndata; i++) {
550251538Srpaulo		struct urtwn_data *dp = &data[i];
551251538Srpaulo
552251538Srpaulo		if (dp->buf != NULL) {
553251538Srpaulo			free(dp->buf, M_USBDEV);
554251538Srpaulo			dp->buf = NULL;
555251538Srpaulo		}
556251538Srpaulo		if (dp->ni != NULL) {
557251538Srpaulo			ieee80211_free_node(dp->ni);
558251538Srpaulo			dp->ni = NULL;
559251538Srpaulo		}
560251538Srpaulo	}
561251538Srpaulo}
562251538Srpaulo
563251538Srpaulostatic usb_error_t
564251538Srpaulourtwn_do_request(struct urtwn_softc *sc, struct usb_device_request *req,
565251538Srpaulo    void *data)
566251538Srpaulo{
567251538Srpaulo	usb_error_t err;
568251538Srpaulo	int ntries = 10;
569251538Srpaulo
570251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
571251538Srpaulo
572251538Srpaulo	while (ntries--) {
573251538Srpaulo		err = usbd_do_request_flags(sc->sc_udev, &sc->sc_mtx,
574251538Srpaulo		    req, data, 0, NULL, 250 /* ms */);
575251538Srpaulo		if (err == 0)
576251538Srpaulo			break;
577251538Srpaulo
578251538Srpaulo		DPRINTFN(1, "Control request failed, %s (retrying)\n",
579251538Srpaulo		    usbd_errstr(err));
580251538Srpaulo		usb_pause_mtx(&sc->sc_mtx, hz / 100);
581251538Srpaulo	}
582251538Srpaulo	return (err);
583251538Srpaulo}
584251538Srpaulo
585251538Srpaulostatic struct ieee80211vap *
586251538Srpaulourtwn_vap_create(struct ieee80211com *ic, const char name[IFNAMSIZ], int unit,
587251538Srpaulo    enum ieee80211_opmode opmode, int flags,
588251538Srpaulo    const uint8_t bssid[IEEE80211_ADDR_LEN],
589251538Srpaulo    const uint8_t mac[IEEE80211_ADDR_LEN])
590251538Srpaulo{
591251538Srpaulo	struct urtwn_vap *uvp;
592251538Srpaulo	struct ieee80211vap *vap;
593251538Srpaulo
594251538Srpaulo	if (!TAILQ_EMPTY(&ic->ic_vaps))		/* only one at a time */
595251538Srpaulo		return (NULL);
596251538Srpaulo
597251538Srpaulo	uvp = (struct urtwn_vap *) malloc(sizeof(struct urtwn_vap),
598251538Srpaulo	    M_80211_VAP, M_NOWAIT | M_ZERO);
599251538Srpaulo	if (uvp == NULL)
600251538Srpaulo		return (NULL);
601251538Srpaulo	vap = &uvp->vap;
602251538Srpaulo	/* enable s/w bmiss handling for sta mode */
603251538Srpaulo
604257743Shselasky	if (ieee80211_vap_setup(ic, vap, name, unit, opmode,
605257743Shselasky	    flags | IEEE80211_CLONE_NOBEACONS, bssid, mac) != 0) {
606257743Shselasky		/* out of memory */
607257743Shselasky		free(uvp, M_80211_VAP);
608257743Shselasky		return (NULL);
609257743Shselasky	}
610257743Shselasky
611251538Srpaulo	/* override state transition machine */
612251538Srpaulo	uvp->newstate = vap->iv_newstate;
613251538Srpaulo	vap->iv_newstate = urtwn_newstate;
614251538Srpaulo
615251538Srpaulo	/* complete setup */
616251538Srpaulo	ieee80211_vap_attach(vap, ieee80211_media_change,
617251538Srpaulo	    ieee80211_media_status);
618251538Srpaulo	ic->ic_opmode = opmode;
619251538Srpaulo	return (vap);
620251538Srpaulo}
621251538Srpaulo
622251538Srpaulostatic void
623251538Srpaulourtwn_vap_delete(struct ieee80211vap *vap)
624251538Srpaulo{
625251538Srpaulo	struct urtwn_vap *uvp = URTWN_VAP(vap);
626251538Srpaulo
627251538Srpaulo	ieee80211_vap_detach(vap);
628251538Srpaulo	free(uvp, M_80211_VAP);
629251538Srpaulo}
630251538Srpaulo
631251538Srpaulostatic struct mbuf *
632251538Srpaulourtwn_rx_frame(struct urtwn_softc *sc, uint8_t *buf, int pktlen, int *rssi_p)
633251538Srpaulo{
634251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
635251538Srpaulo	struct ieee80211com *ic = ifp->if_l2com;
636251538Srpaulo	struct ieee80211_frame *wh;
637251538Srpaulo	struct mbuf *m;
638251538Srpaulo	struct r92c_rx_stat *stat;
639251538Srpaulo	uint32_t rxdw0, rxdw3;
640251538Srpaulo	uint8_t rate;
641251538Srpaulo	int8_t rssi = 0;
642251538Srpaulo	int infosz;
643251538Srpaulo
644251538Srpaulo	/*
645251538Srpaulo	 * don't pass packets to the ieee80211 framework if the driver isn't
646251538Srpaulo	 * RUNNING.
647251538Srpaulo	 */
648251538Srpaulo	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING))
649251538Srpaulo		return (NULL);
650251538Srpaulo
651251538Srpaulo	stat = (struct r92c_rx_stat *)buf;
652251538Srpaulo	rxdw0 = le32toh(stat->rxdw0);
653251538Srpaulo	rxdw3 = le32toh(stat->rxdw3);
654251538Srpaulo
655251538Srpaulo	if (rxdw0 & (R92C_RXDW0_CRCERR | R92C_RXDW0_ICVERR)) {
656251538Srpaulo		/*
657251538Srpaulo		 * This should not happen since we setup our Rx filter
658251538Srpaulo		 * to not receive these frames.
659251538Srpaulo		 */
660251538Srpaulo		ifp->if_ierrors++;
661251538Srpaulo		return (NULL);
662251538Srpaulo	}
663251538Srpaulo
664251538Srpaulo	rate = MS(rxdw3, R92C_RXDW3_RATE);
665251538Srpaulo	infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
666251538Srpaulo
667251538Srpaulo	/* Get RSSI from PHY status descriptor if present. */
668251538Srpaulo	if (infosz != 0 && (rxdw0 & R92C_RXDW0_PHYST)) {
669264912Skevlo		if (sc->chip & URTWN_CHIP_88E)
670264912Skevlo			rssi = urtwn_r88e_get_rssi(sc, rate, &stat[1]);
671264912Skevlo		else
672264912Skevlo			rssi = urtwn_get_rssi(sc, rate, &stat[1]);
673251538Srpaulo		/* Update our average RSSI. */
674251538Srpaulo		urtwn_update_avgrssi(sc, rate, rssi);
675252405Srpaulo		/*
676252405Srpaulo		 * Convert the RSSI to a range that will be accepted
677252405Srpaulo		 * by net80211.
678252405Srpaulo		 */
679252405Srpaulo		rssi = URTWN_RSSI(rssi);
680251538Srpaulo	}
681251538Srpaulo
682260463Skevlo	m = m_getcl(M_NOWAIT, MT_DATA, M_PKTHDR);
683251538Srpaulo	if (m == NULL) {
684251538Srpaulo		device_printf(sc->sc_dev, "could not create RX mbuf\n");
685251538Srpaulo		return (NULL);
686251538Srpaulo	}
687251538Srpaulo
688251538Srpaulo	/* Finalize mbuf. */
689251538Srpaulo	m->m_pkthdr.rcvif = ifp;
690251538Srpaulo	wh = (struct ieee80211_frame *)((uint8_t *)&stat[1] + infosz);
691251538Srpaulo	memcpy(mtod(m, uint8_t *), wh, pktlen);
692251538Srpaulo	m->m_pkthdr.len = m->m_len = pktlen;
693251538Srpaulo
694251538Srpaulo	if (ieee80211_radiotap_active(ic)) {
695251538Srpaulo		struct urtwn_rx_radiotap_header *tap = &sc->sc_rxtap;
696251538Srpaulo
697251538Srpaulo		tap->wr_flags = 0;
698251538Srpaulo		/* Map HW rate index to 802.11 rate. */
699251538Srpaulo		if (!(rxdw3 & R92C_RXDW3_HT)) {
700251538Srpaulo			switch (rate) {
701251538Srpaulo			/* CCK. */
702251538Srpaulo			case  0: tap->wr_rate =   2; break;
703251538Srpaulo			case  1: tap->wr_rate =   4; break;
704251538Srpaulo			case  2: tap->wr_rate =  11; break;
705251538Srpaulo			case  3: tap->wr_rate =  22; break;
706251538Srpaulo			/* OFDM. */
707251538Srpaulo			case  4: tap->wr_rate =  12; break;
708251538Srpaulo			case  5: tap->wr_rate =  18; break;
709251538Srpaulo			case  6: tap->wr_rate =  24; break;
710251538Srpaulo			case  7: tap->wr_rate =  36; break;
711251538Srpaulo			case  8: tap->wr_rate =  48; break;
712251538Srpaulo			case  9: tap->wr_rate =  72; break;
713251538Srpaulo			case 10: tap->wr_rate =  96; break;
714251538Srpaulo			case 11: tap->wr_rate = 108; break;
715251538Srpaulo			}
716251538Srpaulo		} else if (rate >= 12) {	/* MCS0~15. */
717251538Srpaulo			/* Bit 7 set means HT MCS instead of rate. */
718251538Srpaulo			tap->wr_rate = 0x80 | (rate - 12);
719251538Srpaulo		}
720251538Srpaulo		tap->wr_dbm_antsignal = rssi;
721251538Srpaulo		tap->wr_chan_freq = htole16(ic->ic_curchan->ic_freq);
722251538Srpaulo		tap->wr_chan_flags = htole16(ic->ic_curchan->ic_flags);
723251538Srpaulo	}
724251538Srpaulo
725251538Srpaulo	*rssi_p = rssi;
726251538Srpaulo
727251538Srpaulo	return (m);
728251538Srpaulo}
729251538Srpaulo
730251538Srpaulostatic struct mbuf *
731251538Srpaulourtwn_rxeof(struct usb_xfer *xfer, struct urtwn_data *data, int *rssi,
732251538Srpaulo    int8_t *nf)
733251538Srpaulo{
734251538Srpaulo	struct urtwn_softc *sc = data->sc;
735251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
736251538Srpaulo	struct r92c_rx_stat *stat;
737251538Srpaulo	struct mbuf *m, *m0 = NULL, *prevm = NULL;
738251538Srpaulo	uint32_t rxdw0;
739251538Srpaulo	uint8_t *buf;
740251538Srpaulo	int len, totlen, pktlen, infosz, npkts;
741251538Srpaulo
742251538Srpaulo	usbd_xfer_status(xfer, &len, NULL, NULL, NULL);
743251538Srpaulo
744251538Srpaulo	if (len < sizeof(*stat)) {
745251538Srpaulo		ifp->if_ierrors++;
746251538Srpaulo		return (NULL);
747251538Srpaulo	}
748251538Srpaulo
749251538Srpaulo	buf = data->buf;
750251538Srpaulo	/* Get the number of encapsulated frames. */
751251538Srpaulo	stat = (struct r92c_rx_stat *)buf;
752251538Srpaulo	npkts = MS(le32toh(stat->rxdw2), R92C_RXDW2_PKTCNT);
753251538Srpaulo	DPRINTFN(6, "Rx %d frames in one chunk\n", npkts);
754251538Srpaulo
755251538Srpaulo	/* Process all of them. */
756251538Srpaulo	while (npkts-- > 0) {
757251538Srpaulo		if (len < sizeof(*stat))
758251538Srpaulo			break;
759251538Srpaulo		stat = (struct r92c_rx_stat *)buf;
760251538Srpaulo		rxdw0 = le32toh(stat->rxdw0);
761251538Srpaulo
762251538Srpaulo		pktlen = MS(rxdw0, R92C_RXDW0_PKTLEN);
763251538Srpaulo		if (pktlen == 0)
764251538Srpaulo			break;
765251538Srpaulo
766251538Srpaulo		infosz = MS(rxdw0, R92C_RXDW0_INFOSZ) * 8;
767251538Srpaulo
768251538Srpaulo		/* Make sure everything fits in xfer. */
769251538Srpaulo		totlen = sizeof(*stat) + infosz + pktlen;
770251538Srpaulo		if (totlen > len)
771251538Srpaulo			break;
772251538Srpaulo
773251538Srpaulo		m = urtwn_rx_frame(sc, buf, pktlen, rssi);
774251538Srpaulo		if (m0 == NULL)
775251538Srpaulo			m0 = m;
776251538Srpaulo		if (prevm == NULL)
777251538Srpaulo			prevm = m;
778251538Srpaulo		else {
779251538Srpaulo			prevm->m_next = m;
780251538Srpaulo			prevm = m;
781251538Srpaulo		}
782251538Srpaulo
783251538Srpaulo		/* Next chunk is 128-byte aligned. */
784251538Srpaulo		totlen = (totlen + 127) & ~127;
785251538Srpaulo		buf += totlen;
786251538Srpaulo		len -= totlen;
787251538Srpaulo	}
788251538Srpaulo
789251538Srpaulo	return (m0);
790251538Srpaulo}
791251538Srpaulo
792251538Srpaulostatic void
793251538Srpaulourtwn_bulk_rx_callback(struct usb_xfer *xfer, usb_error_t error)
794251538Srpaulo{
795251538Srpaulo	struct urtwn_softc *sc = usbd_xfer_softc(xfer);
796251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
797251538Srpaulo	struct ieee80211com *ic = ifp->if_l2com;
798251538Srpaulo	struct ieee80211_frame *wh;
799251538Srpaulo	struct ieee80211_node *ni;
800251538Srpaulo	struct mbuf *m = NULL, *next;
801251538Srpaulo	struct urtwn_data *data;
802251538Srpaulo	int8_t nf;
803251538Srpaulo	int rssi = 1;
804251538Srpaulo
805251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
806251538Srpaulo
807251538Srpaulo	switch (USB_GET_STATE(xfer)) {
808251538Srpaulo	case USB_ST_TRANSFERRED:
809251538Srpaulo		data = STAILQ_FIRST(&sc->sc_rx_active);
810251538Srpaulo		if (data == NULL)
811251538Srpaulo			goto tr_setup;
812251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_rx_active, next);
813251538Srpaulo		m = urtwn_rxeof(xfer, data, &rssi, &nf);
814251538Srpaulo		STAILQ_INSERT_TAIL(&sc->sc_rx_inactive, data, next);
815251538Srpaulo		/* FALLTHROUGH */
816251538Srpaulo	case USB_ST_SETUP:
817251538Srpaulotr_setup:
818251538Srpaulo		data = STAILQ_FIRST(&sc->sc_rx_inactive);
819251538Srpaulo		if (data == NULL) {
820251538Srpaulo			KASSERT(m == NULL, ("mbuf isn't NULL"));
821251538Srpaulo			return;
822251538Srpaulo		}
823251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_rx_inactive, next);
824251538Srpaulo		STAILQ_INSERT_TAIL(&sc->sc_rx_active, data, next);
825251538Srpaulo		usbd_xfer_set_frame_data(xfer, 0, data->buf,
826251538Srpaulo		    usbd_xfer_max_len(xfer));
827251538Srpaulo		usbd_transfer_submit(xfer);
828251538Srpaulo
829251538Srpaulo		/*
830251538Srpaulo		 * To avoid LOR we should unlock our private mutex here to call
831251538Srpaulo		 * ieee80211_input() because here is at the end of a USB
832251538Srpaulo		 * callback and safe to unlock.
833251538Srpaulo		 */
834251538Srpaulo		URTWN_UNLOCK(sc);
835251538Srpaulo		while (m != NULL) {
836251538Srpaulo			next = m->m_next;
837251538Srpaulo			m->m_next = NULL;
838251538Srpaulo			wh = mtod(m, struct ieee80211_frame *);
839251538Srpaulo			ni = ieee80211_find_rxnode(ic,
840251538Srpaulo			    (struct ieee80211_frame_min *)wh);
841251538Srpaulo			nf = URTWN_NOISE_FLOOR;
842251538Srpaulo			if (ni != NULL) {
843251538Srpaulo				(void)ieee80211_input(ni, m, rssi, nf);
844251538Srpaulo				ieee80211_free_node(ni);
845251538Srpaulo			} else
846251538Srpaulo				(void)ieee80211_input_all(ic, m, rssi, nf);
847251538Srpaulo			m = next;
848251538Srpaulo		}
849251538Srpaulo		URTWN_LOCK(sc);
850251538Srpaulo		break;
851251538Srpaulo	default:
852251538Srpaulo		/* needs it to the inactive queue due to a error. */
853251538Srpaulo		data = STAILQ_FIRST(&sc->sc_rx_active);
854251538Srpaulo		if (data != NULL) {
855251538Srpaulo			STAILQ_REMOVE_HEAD(&sc->sc_rx_active, next);
856251538Srpaulo			STAILQ_INSERT_TAIL(&sc->sc_rx_inactive, data, next);
857251538Srpaulo		}
858251538Srpaulo		if (error != USB_ERR_CANCELLED) {
859251538Srpaulo			usbd_xfer_set_stall(xfer);
860251538Srpaulo			ifp->if_ierrors++;
861251538Srpaulo			goto tr_setup;
862251538Srpaulo		}
863251538Srpaulo		break;
864251538Srpaulo	}
865251538Srpaulo}
866251538Srpaulo
867251538Srpaulostatic void
868251538Srpaulourtwn_txeof(struct usb_xfer *xfer, struct urtwn_data *data)
869251538Srpaulo{
870251538Srpaulo	struct urtwn_softc *sc = usbd_xfer_softc(xfer);
871251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
872251538Srpaulo	struct mbuf *m;
873251538Srpaulo
874251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
875251538Srpaulo
876251538Srpaulo	/*
877251538Srpaulo	 * Do any tx complete callback.  Note this must be done before releasing
878251538Srpaulo	 * the node reference.
879251538Srpaulo	 */
880251538Srpaulo	if (data->m) {
881251538Srpaulo		m = data->m;
882251538Srpaulo		if (m->m_flags & M_TXCB) {
883251538Srpaulo			/* XXX status? */
884251538Srpaulo			ieee80211_process_callback(data->ni, m, 0);
885251538Srpaulo		}
886251538Srpaulo		m_freem(m);
887251538Srpaulo		data->m = NULL;
888251538Srpaulo	}
889251538Srpaulo	if (data->ni) {
890251538Srpaulo		ieee80211_free_node(data->ni);
891251538Srpaulo		data->ni = NULL;
892251538Srpaulo	}
893251538Srpaulo	sc->sc_txtimer = 0;
894251538Srpaulo	ifp->if_opackets++;
895251538Srpaulo	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
896251538Srpaulo}
897251538Srpaulo
898251538Srpaulostatic void
899251538Srpaulourtwn_bulk_tx_callback(struct usb_xfer *xfer, usb_error_t error)
900251538Srpaulo{
901251538Srpaulo	struct urtwn_softc *sc = usbd_xfer_softc(xfer);
902251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
903251538Srpaulo	struct urtwn_data *data;
904251538Srpaulo
905251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
906251538Srpaulo
907251538Srpaulo	switch (USB_GET_STATE(xfer)){
908251538Srpaulo	case USB_ST_TRANSFERRED:
909251538Srpaulo		data = STAILQ_FIRST(&sc->sc_tx_active);
910251538Srpaulo		if (data == NULL)
911251538Srpaulo			goto tr_setup;
912251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_tx_active, next);
913251538Srpaulo		urtwn_txeof(xfer, data);
914251538Srpaulo		STAILQ_INSERT_TAIL(&sc->sc_tx_inactive, data, next);
915251538Srpaulo		/* FALLTHROUGH */
916251538Srpaulo	case USB_ST_SETUP:
917251538Srpaulotr_setup:
918251538Srpaulo		data = STAILQ_FIRST(&sc->sc_tx_pending);
919251538Srpaulo		if (data == NULL) {
920251538Srpaulo			DPRINTF("%s: empty pending queue\n", __func__);
921251538Srpaulo			return;
922251538Srpaulo		}
923251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_tx_pending, next);
924251538Srpaulo		STAILQ_INSERT_TAIL(&sc->sc_tx_active, data, next);
925251538Srpaulo		usbd_xfer_set_frame_data(xfer, 0, data->buf, data->buflen);
926251538Srpaulo		usbd_transfer_submit(xfer);
927261863Srpaulo		urtwn_start_locked(ifp, sc);
928251538Srpaulo		break;
929251538Srpaulo	default:
930251538Srpaulo		data = STAILQ_FIRST(&sc->sc_tx_active);
931251538Srpaulo		if (data == NULL)
932251538Srpaulo			goto tr_setup;
933251538Srpaulo		if (data->ni != NULL) {
934251538Srpaulo			ieee80211_free_node(data->ni);
935251538Srpaulo			data->ni = NULL;
936251538Srpaulo			ifp->if_oerrors++;
937251538Srpaulo		}
938251538Srpaulo		if (error != USB_ERR_CANCELLED) {
939251538Srpaulo			usbd_xfer_set_stall(xfer);
940251538Srpaulo			goto tr_setup;
941251538Srpaulo		}
942251538Srpaulo		break;
943251538Srpaulo	}
944251538Srpaulo}
945251538Srpaulo
946251538Srpaulostatic struct urtwn_data *
947251538Srpaulo_urtwn_getbuf(struct urtwn_softc *sc)
948251538Srpaulo{
949251538Srpaulo	struct urtwn_data *bf;
950251538Srpaulo
951251538Srpaulo	bf = STAILQ_FIRST(&sc->sc_tx_inactive);
952251538Srpaulo	if (bf != NULL)
953251538Srpaulo		STAILQ_REMOVE_HEAD(&sc->sc_tx_inactive, next);
954251538Srpaulo	else
955251538Srpaulo		bf = NULL;
956251538Srpaulo	if (bf == NULL)
957251538Srpaulo		DPRINTF("%s: %s\n", __func__, "out of xmit buffers");
958251538Srpaulo	return (bf);
959251538Srpaulo}
960251538Srpaulo
961251538Srpaulostatic struct urtwn_data *
962251538Srpaulourtwn_getbuf(struct urtwn_softc *sc)
963251538Srpaulo{
964251538Srpaulo        struct urtwn_data *bf;
965251538Srpaulo
966251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
967251538Srpaulo
968251538Srpaulo	bf = _urtwn_getbuf(sc);
969251538Srpaulo	if (bf == NULL) {
970251538Srpaulo		struct ifnet *ifp = sc->sc_ifp;
971251538Srpaulo		DPRINTF("%s: stop queue\n", __func__);
972251538Srpaulo		ifp->if_drv_flags |= IFF_DRV_OACTIVE;
973251538Srpaulo	}
974251538Srpaulo	return (bf);
975251538Srpaulo}
976251538Srpaulo
977251538Srpaulostatic int
978251538Srpaulourtwn_write_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
979251538Srpaulo    int len)
980251538Srpaulo{
981251538Srpaulo	usb_device_request_t req;
982251538Srpaulo
983251538Srpaulo	req.bmRequestType = UT_WRITE_VENDOR_DEVICE;
984251538Srpaulo	req.bRequest = R92C_REQ_REGS;
985251538Srpaulo	USETW(req.wValue, addr);
986251538Srpaulo	USETW(req.wIndex, 0);
987251538Srpaulo	USETW(req.wLength, len);
988251538Srpaulo	return (urtwn_do_request(sc, &req, buf));
989251538Srpaulo}
990251538Srpaulo
991251538Srpaulostatic void
992251538Srpaulourtwn_write_1(struct urtwn_softc *sc, uint16_t addr, uint8_t val)
993251538Srpaulo{
994251538Srpaulo	urtwn_write_region_1(sc, addr, &val, 1);
995251538Srpaulo}
996251538Srpaulo
997251538Srpaulo
998251538Srpaulostatic void
999251538Srpaulourtwn_write_2(struct urtwn_softc *sc, uint16_t addr, uint16_t val)
1000251538Srpaulo{
1001251538Srpaulo	val = htole16(val);
1002251538Srpaulo	urtwn_write_region_1(sc, addr, (uint8_t *)&val, 2);
1003251538Srpaulo}
1004251538Srpaulo
1005251538Srpaulostatic void
1006251538Srpaulourtwn_write_4(struct urtwn_softc *sc, uint16_t addr, uint32_t val)
1007251538Srpaulo{
1008251538Srpaulo	val = htole32(val);
1009251538Srpaulo	urtwn_write_region_1(sc, addr, (uint8_t *)&val, 4);
1010251538Srpaulo}
1011251538Srpaulo
1012251538Srpaulostatic int
1013251538Srpaulourtwn_read_region_1(struct urtwn_softc *sc, uint16_t addr, uint8_t *buf,
1014251538Srpaulo    int len)
1015251538Srpaulo{
1016251538Srpaulo	usb_device_request_t req;
1017251538Srpaulo
1018251538Srpaulo	req.bmRequestType = UT_READ_VENDOR_DEVICE;
1019251538Srpaulo	req.bRequest = R92C_REQ_REGS;
1020251538Srpaulo	USETW(req.wValue, addr);
1021251538Srpaulo	USETW(req.wIndex, 0);
1022251538Srpaulo	USETW(req.wLength, len);
1023251538Srpaulo	return (urtwn_do_request(sc, &req, buf));
1024251538Srpaulo}
1025251538Srpaulo
1026251538Srpaulostatic uint8_t
1027251538Srpaulourtwn_read_1(struct urtwn_softc *sc, uint16_t addr)
1028251538Srpaulo{
1029251538Srpaulo	uint8_t val;
1030251538Srpaulo
1031251538Srpaulo	if (urtwn_read_region_1(sc, addr, &val, 1) != 0)
1032251538Srpaulo		return (0xff);
1033251538Srpaulo	return (val);
1034251538Srpaulo}
1035251538Srpaulo
1036251538Srpaulostatic uint16_t
1037251538Srpaulourtwn_read_2(struct urtwn_softc *sc, uint16_t addr)
1038251538Srpaulo{
1039251538Srpaulo	uint16_t val;
1040251538Srpaulo
1041251538Srpaulo	if (urtwn_read_region_1(sc, addr, (uint8_t *)&val, 2) != 0)
1042251538Srpaulo		return (0xffff);
1043251538Srpaulo	return (le16toh(val));
1044251538Srpaulo}
1045251538Srpaulo
1046251538Srpaulostatic uint32_t
1047251538Srpaulourtwn_read_4(struct urtwn_softc *sc, uint16_t addr)
1048251538Srpaulo{
1049251538Srpaulo	uint32_t val;
1050251538Srpaulo
1051251538Srpaulo	if (urtwn_read_region_1(sc, addr, (uint8_t *)&val, 4) != 0)
1052251538Srpaulo		return (0xffffffff);
1053251538Srpaulo	return (le32toh(val));
1054251538Srpaulo}
1055251538Srpaulo
1056251538Srpaulostatic int
1057251538Srpaulourtwn_fw_cmd(struct urtwn_softc *sc, uint8_t id, const void *buf, int len)
1058251538Srpaulo{
1059251538Srpaulo	struct r92c_fw_cmd cmd;
1060251538Srpaulo	int ntries;
1061251538Srpaulo
1062251538Srpaulo	/* Wait for current FW box to be empty. */
1063251538Srpaulo	for (ntries = 0; ntries < 100; ntries++) {
1064251538Srpaulo		if (!(urtwn_read_1(sc, R92C_HMETFR) & (1 << sc->fwcur)))
1065251538Srpaulo			break;
1066266472Shselasky		urtwn_ms_delay(sc);
1067251538Srpaulo	}
1068251538Srpaulo	if (ntries == 100) {
1069251538Srpaulo		device_printf(sc->sc_dev,
1070251538Srpaulo		    "could not send firmware command\n");
1071251538Srpaulo		return (ETIMEDOUT);
1072251538Srpaulo	}
1073251538Srpaulo	memset(&cmd, 0, sizeof(cmd));
1074251538Srpaulo	cmd.id = id;
1075251538Srpaulo	if (len > 3)
1076251538Srpaulo		cmd.id |= R92C_CMD_FLAG_EXT;
1077251538Srpaulo	KASSERT(len <= sizeof(cmd.msg), ("urtwn_fw_cmd\n"));
1078251538Srpaulo	memcpy(cmd.msg, buf, len);
1079251538Srpaulo
1080251538Srpaulo	/* Write the first word last since that will trigger the FW. */
1081251538Srpaulo	urtwn_write_region_1(sc, R92C_HMEBOX_EXT(sc->fwcur),
1082251538Srpaulo	    (uint8_t *)&cmd + 4, 2);
1083251538Srpaulo	urtwn_write_region_1(sc, R92C_HMEBOX(sc->fwcur),
1084251538Srpaulo	    (uint8_t *)&cmd + 0, 4);
1085251538Srpaulo
1086251538Srpaulo	sc->fwcur = (sc->fwcur + 1) % R92C_H2C_NBOX;
1087251538Srpaulo	return (0);
1088251538Srpaulo}
1089251538Srpaulo
1090264912Skevlostatic __inline void
1091251538Srpaulourtwn_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr, uint32_t val)
1092251538Srpaulo{
1093264912Skevlo
1094264912Skevlo	sc->sc_rf_write(sc, chain, addr, val);
1095264912Skevlo}
1096264912Skevlo
1097264912Skevlostatic void
1098264912Skevlourtwn_r92c_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
1099264912Skevlo    uint32_t val)
1100264912Skevlo{
1101251538Srpaulo	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
1102251538Srpaulo	    SM(R92C_LSSI_PARAM_ADDR, addr) |
1103251538Srpaulo	    SM(R92C_LSSI_PARAM_DATA, val));
1104251538Srpaulo}
1105251538Srpaulo
1106264912Skevlostatic void
1107264912Skevlourtwn_r88e_rf_write(struct urtwn_softc *sc, int chain, uint8_t addr,
1108264912Skevlouint32_t val)
1109264912Skevlo{
1110264912Skevlo	urtwn_bb_write(sc, R92C_LSSI_PARAM(chain),
1111264912Skevlo	    SM(R88E_LSSI_PARAM_ADDR, addr) |
1112264912Skevlo	    SM(R92C_LSSI_PARAM_DATA, val));
1113264912Skevlo}
1114264912Skevlo
1115251538Srpaulostatic uint32_t
1116251538Srpaulourtwn_rf_read(struct urtwn_softc *sc, int chain, uint8_t addr)
1117251538Srpaulo{
1118251538Srpaulo	uint32_t reg[R92C_MAX_CHAINS], val;
1119251538Srpaulo
1120251538Srpaulo	reg[0] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(0));
1121251538Srpaulo	if (chain != 0)
1122251538Srpaulo		reg[chain] = urtwn_bb_read(sc, R92C_HSSI_PARAM2(chain));
1123251538Srpaulo
1124251538Srpaulo	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
1125251538Srpaulo	    reg[0] & ~R92C_HSSI_PARAM2_READ_EDGE);
1126266472Shselasky	urtwn_ms_delay(sc);
1127251538Srpaulo
1128251538Srpaulo	urtwn_bb_write(sc, R92C_HSSI_PARAM2(chain),
1129251538Srpaulo	    RW(reg[chain], R92C_HSSI_PARAM2_READ_ADDR, addr) |
1130251538Srpaulo	    R92C_HSSI_PARAM2_READ_EDGE);
1131266472Shselasky	urtwn_ms_delay(sc);
1132251538Srpaulo
1133251538Srpaulo	urtwn_bb_write(sc, R92C_HSSI_PARAM2(0),
1134251538Srpaulo	    reg[0] | R92C_HSSI_PARAM2_READ_EDGE);
1135266472Shselasky	urtwn_ms_delay(sc);
1136251538Srpaulo
1137251538Srpaulo	if (urtwn_bb_read(sc, R92C_HSSI_PARAM1(chain)) & R92C_HSSI_PARAM1_PI)
1138251538Srpaulo		val = urtwn_bb_read(sc, R92C_HSPI_READBACK(chain));
1139251538Srpaulo	else
1140251538Srpaulo		val = urtwn_bb_read(sc, R92C_LSSI_READBACK(chain));
1141251538Srpaulo	return (MS(val, R92C_LSSI_READBACK_DATA));
1142251538Srpaulo}
1143251538Srpaulo
1144251538Srpaulostatic int
1145251538Srpaulourtwn_llt_write(struct urtwn_softc *sc, uint32_t addr, uint32_t data)
1146251538Srpaulo{
1147251538Srpaulo	int ntries;
1148251538Srpaulo
1149251538Srpaulo	urtwn_write_4(sc, R92C_LLT_INIT,
1150251538Srpaulo	    SM(R92C_LLT_INIT_OP, R92C_LLT_INIT_OP_WRITE) |
1151251538Srpaulo	    SM(R92C_LLT_INIT_ADDR, addr) |
1152251538Srpaulo	    SM(R92C_LLT_INIT_DATA, data));
1153251538Srpaulo	/* Wait for write operation to complete. */
1154251538Srpaulo	for (ntries = 0; ntries < 20; ntries++) {
1155251538Srpaulo		if (MS(urtwn_read_4(sc, R92C_LLT_INIT), R92C_LLT_INIT_OP) ==
1156251538Srpaulo		    R92C_LLT_INIT_OP_NO_ACTIVE)
1157251538Srpaulo			return (0);
1158266472Shselasky		urtwn_ms_delay(sc);
1159251538Srpaulo	}
1160251538Srpaulo	return (ETIMEDOUT);
1161251538Srpaulo}
1162251538Srpaulo
1163251538Srpaulostatic uint8_t
1164251538Srpaulourtwn_efuse_read_1(struct urtwn_softc *sc, uint16_t addr)
1165251538Srpaulo{
1166251538Srpaulo	uint32_t reg;
1167251538Srpaulo	int ntries;
1168251538Srpaulo
1169251538Srpaulo	reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
1170251538Srpaulo	reg = RW(reg, R92C_EFUSE_CTRL_ADDR, addr);
1171251538Srpaulo	reg &= ~R92C_EFUSE_CTRL_VALID;
1172251538Srpaulo	urtwn_write_4(sc, R92C_EFUSE_CTRL, reg);
1173251538Srpaulo	/* Wait for read operation to complete. */
1174251538Srpaulo	for (ntries = 0; ntries < 100; ntries++) {
1175251538Srpaulo		reg = urtwn_read_4(sc, R92C_EFUSE_CTRL);
1176251538Srpaulo		if (reg & R92C_EFUSE_CTRL_VALID)
1177251538Srpaulo			return (MS(reg, R92C_EFUSE_CTRL_DATA));
1178266472Shselasky		urtwn_ms_delay(sc);
1179251538Srpaulo	}
1180251538Srpaulo	device_printf(sc->sc_dev,
1181251538Srpaulo	    "could not read efuse byte at address 0x%x\n", addr);
1182251538Srpaulo	return (0xff);
1183251538Srpaulo}
1184251538Srpaulo
1185251538Srpaulostatic void
1186251538Srpaulourtwn_efuse_read(struct urtwn_softc *sc)
1187251538Srpaulo{
1188251538Srpaulo	uint8_t *rom = (uint8_t *)&sc->rom;
1189251538Srpaulo	uint16_t addr = 0;
1190251538Srpaulo	uint32_t reg;
1191251538Srpaulo	uint8_t off, msk;
1192251538Srpaulo	int i;
1193251538Srpaulo
1194264912Skevlo	urtwn_efuse_switch_power(sc);
1195264912Skevlo
1196251538Srpaulo	memset(&sc->rom, 0xff, sizeof(sc->rom));
1197251538Srpaulo	while (addr < 512) {
1198251538Srpaulo		reg = urtwn_efuse_read_1(sc, addr);
1199251538Srpaulo		if (reg == 0xff)
1200251538Srpaulo			break;
1201251538Srpaulo		addr++;
1202251538Srpaulo		off = reg >> 4;
1203251538Srpaulo		msk = reg & 0xf;
1204251538Srpaulo		for (i = 0; i < 4; i++) {
1205251538Srpaulo			if (msk & (1 << i))
1206251538Srpaulo				continue;
1207251538Srpaulo			rom[off * 8 + i * 2 + 0] =
1208251538Srpaulo			    urtwn_efuse_read_1(sc, addr);
1209251538Srpaulo			addr++;
1210251538Srpaulo			rom[off * 8 + i * 2 + 1] =
1211251538Srpaulo			    urtwn_efuse_read_1(sc, addr);
1212251538Srpaulo			addr++;
1213251538Srpaulo		}
1214251538Srpaulo	}
1215251538Srpaulo#ifdef URTWN_DEBUG
1216251538Srpaulo	if (urtwn_debug >= 2) {
1217251538Srpaulo		/* Dump ROM content. */
1218251538Srpaulo		printf("\n");
1219251538Srpaulo		for (i = 0; i < sizeof(sc->rom); i++)
1220251538Srpaulo			printf("%02x:", rom[i]);
1221251538Srpaulo		printf("\n");
1222251538Srpaulo	}
1223251538Srpaulo#endif
1224251538Srpaulo}
1225264912Skevlostatic void
1226264912Skevlourtwn_efuse_switch_power(struct urtwn_softc *sc)
1227264912Skevlo{
1228264912Skevlo	uint32_t reg;
1229251538Srpaulo
1230264912Skevlo	reg = urtwn_read_2(sc, R92C_SYS_ISO_CTRL);
1231264912Skevlo	if (!(reg & R92C_SYS_ISO_CTRL_PWC_EV12V)) {
1232264912Skevlo		urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
1233264912Skevlo		    reg | R92C_SYS_ISO_CTRL_PWC_EV12V);
1234264912Skevlo	}
1235264912Skevlo	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
1236264912Skevlo	if (!(reg & R92C_SYS_FUNC_EN_ELDR)) {
1237264912Skevlo		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
1238264912Skevlo		    reg | R92C_SYS_FUNC_EN_ELDR);
1239264912Skevlo	}
1240264912Skevlo	reg = urtwn_read_2(sc, R92C_SYS_CLKR);
1241264912Skevlo	if ((reg & (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) !=
1242264912Skevlo	    (R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M)) {
1243264912Skevlo		urtwn_write_2(sc, R92C_SYS_CLKR,
1244264912Skevlo		    reg | R92C_SYS_CLKR_LOADER_EN | R92C_SYS_CLKR_ANA8M);
1245264912Skevlo	}
1246264912Skevlo}
1247264912Skevlo
1248251538Srpaulostatic int
1249251538Srpaulourtwn_read_chipid(struct urtwn_softc *sc)
1250251538Srpaulo{
1251251538Srpaulo	uint32_t reg;
1252251538Srpaulo
1253264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
1254264912Skevlo		return (0);
1255264912Skevlo
1256251538Srpaulo	reg = urtwn_read_4(sc, R92C_SYS_CFG);
1257251538Srpaulo	if (reg & R92C_SYS_CFG_TRP_VAUX_EN)
1258251538Srpaulo		return (EIO);
1259251538Srpaulo
1260251538Srpaulo	if (reg & R92C_SYS_CFG_TYPE_92C) {
1261251538Srpaulo		sc->chip |= URTWN_CHIP_92C;
1262251538Srpaulo		/* Check if it is a castrated 8192C. */
1263251538Srpaulo		if (MS(urtwn_read_4(sc, R92C_HPON_FSM),
1264251538Srpaulo		    R92C_HPON_FSM_CHIP_BONDING_ID) ==
1265251538Srpaulo		    R92C_HPON_FSM_CHIP_BONDING_ID_92C_1T2R)
1266251538Srpaulo			sc->chip |= URTWN_CHIP_92C_1T2R;
1267251538Srpaulo	}
1268251538Srpaulo	if (reg & R92C_SYS_CFG_VENDOR_UMC) {
1269251538Srpaulo		sc->chip |= URTWN_CHIP_UMC;
1270251538Srpaulo		if (MS(reg, R92C_SYS_CFG_CHIP_VER_RTL) == 0)
1271251538Srpaulo			sc->chip |= URTWN_CHIP_UMC_A_CUT;
1272251538Srpaulo	}
1273251538Srpaulo	return (0);
1274251538Srpaulo}
1275251538Srpaulo
1276251538Srpaulostatic void
1277251538Srpaulourtwn_read_rom(struct urtwn_softc *sc)
1278251538Srpaulo{
1279251538Srpaulo	struct r92c_rom *rom = &sc->rom;
1280251538Srpaulo
1281251538Srpaulo	/* Read full ROM image. */
1282251538Srpaulo	urtwn_efuse_read(sc);
1283251538Srpaulo
1284251538Srpaulo	/* XXX Weird but this is what the vendor driver does. */
1285251538Srpaulo	sc->pa_setting = urtwn_efuse_read_1(sc, 0x1fa);
1286251538Srpaulo	DPRINTF("PA setting=0x%x\n", sc->pa_setting);
1287251538Srpaulo
1288251538Srpaulo	sc->board_type = MS(rom->rf_opt1, R92C_ROM_RF1_BOARD_TYPE);
1289251538Srpaulo
1290251538Srpaulo	sc->regulatory = MS(rom->rf_opt1, R92C_ROM_RF1_REGULATORY);
1291251538Srpaulo	DPRINTF("regulatory type=%d\n", sc->regulatory);
1292264912Skevlo	IEEE80211_ADDR_COPY(sc->sc_bssid, rom->macaddr);
1293251538Srpaulo
1294264912Skevlo	sc->sc_rf_write = urtwn_r92c_rf_write;
1295264912Skevlo	sc->sc_power_on = urtwn_r92c_power_on;
1296264912Skevlo	sc->sc_dma_init = urtwn_r92c_dma_init;
1297251538Srpaulo}
1298251538Srpaulo
1299264912Skevlostatic void
1300264912Skevlourtwn_r88e_read_rom(struct urtwn_softc *sc)
1301264912Skevlo{
1302264912Skevlo	uint8_t *rom = sc->r88e_rom;
1303264912Skevlo	uint16_t addr = 0;
1304264912Skevlo	uint32_t reg;
1305264912Skevlo	uint8_t off, msk, tmp;
1306264912Skevlo	int i;
1307264912Skevlo
1308264982Sandreast	off = 0;
1309264912Skevlo	urtwn_efuse_switch_power(sc);
1310264912Skevlo
1311264912Skevlo	/* Read full ROM image. */
1312264912Skevlo	memset(&sc->r88e_rom, 0xff, sizeof(sc->r88e_rom));
1313264912Skevlo	while (addr < 1024) {
1314264912Skevlo		reg = urtwn_efuse_read_1(sc, addr);
1315264912Skevlo		if (reg == 0xff)
1316264912Skevlo			break;
1317264912Skevlo		addr++;
1318264912Skevlo		if ((reg & 0x1f) == 0x0f) {
1319264912Skevlo			tmp = (reg & 0xe0) >> 5;
1320264912Skevlo			reg = urtwn_efuse_read_1(sc, addr);
1321264912Skevlo			if ((reg & 0x0f) != 0x0f)
1322264912Skevlo				off = ((reg & 0xf0) >> 1) | tmp;
1323264912Skevlo			addr++;
1324264912Skevlo		} else
1325264912Skevlo			off = reg >> 4;
1326264912Skevlo		msk = reg & 0xf;
1327264912Skevlo		for (i = 0; i < 4; i++) {
1328264912Skevlo			if (msk & (1 << i))
1329264912Skevlo				continue;
1330264912Skevlo			rom[off * 8 + i * 2 + 0] =
1331264912Skevlo			    urtwn_efuse_read_1(sc, addr);
1332264912Skevlo			addr++;
1333264912Skevlo			rom[off * 8 + i * 2 + 1] =
1334264912Skevlo			    urtwn_efuse_read_1(sc, addr);
1335264912Skevlo			addr++;
1336264912Skevlo		}
1337264912Skevlo	}
1338264912Skevlo
1339264912Skevlo	addr = 0x10;
1340264912Skevlo	for (i = 0; i < 6; i++)
1341264912Skevlo		sc->cck_tx_pwr[i] = sc->r88e_rom[addr++];
1342264912Skevlo	for (i = 0; i < 5; i++)
1343264912Skevlo		sc->ht40_tx_pwr[i] = sc->r88e_rom[addr++];
1344264912Skevlo	sc->bw20_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf0) >> 4;
1345264912Skevlo	if (sc->bw20_tx_pwr_diff & 0x08)
1346264912Skevlo		sc->bw20_tx_pwr_diff |= 0xf0;
1347264912Skevlo	sc->ofdm_tx_pwr_diff = (sc->r88e_rom[addr] & 0xf);
1348264912Skevlo	if (sc->ofdm_tx_pwr_diff & 0x08)
1349264912Skevlo		sc->ofdm_tx_pwr_diff |= 0xf0;
1350264912Skevlo	sc->regulatory = MS(sc->r88e_rom[0xc1], R92C_ROM_RF1_REGULATORY);
1351264912Skevlo	IEEE80211_ADDR_COPY(sc->sc_bssid, &sc->r88e_rom[0xd7]);
1352264912Skevlo
1353264912Skevlo	sc->sc_rf_write = urtwn_r88e_rf_write;
1354264912Skevlo	sc->sc_power_on = urtwn_r88e_power_on;
1355264912Skevlo	sc->sc_dma_init = urtwn_r88e_dma_init;
1356264912Skevlo}
1357264912Skevlo
1358251538Srpaulo/*
1359251538Srpaulo * Initialize rate adaptation in firmware.
1360251538Srpaulo */
1361251538Srpaulostatic int
1362251538Srpaulourtwn_ra_init(struct urtwn_softc *sc)
1363251538Srpaulo{
1364251538Srpaulo	static const uint8_t map[] =
1365251538Srpaulo	    { 2, 4, 11, 22, 12, 18, 24, 36, 48, 72, 96, 108 };
1366251538Srpaulo	struct ieee80211com *ic = sc->sc_ifp->if_l2com;
1367251538Srpaulo	struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
1368251538Srpaulo	struct ieee80211_node *ni;
1369251538Srpaulo	struct ieee80211_rateset *rs;
1370251538Srpaulo	struct r92c_fw_cmd_macid_cfg cmd;
1371251538Srpaulo	uint32_t rates, basicrates;
1372251538Srpaulo	uint8_t mode;
1373251538Srpaulo	int maxrate, maxbasicrate, error, i, j;
1374251538Srpaulo
1375251538Srpaulo	ni = ieee80211_ref_node(vap->iv_bss);
1376251538Srpaulo	rs = &ni->ni_rates;
1377251538Srpaulo
1378251538Srpaulo	/* Get normal and basic rates mask. */
1379251538Srpaulo	rates = basicrates = 0;
1380251538Srpaulo	maxrate = maxbasicrate = 0;
1381251538Srpaulo	for (i = 0; i < rs->rs_nrates; i++) {
1382251538Srpaulo		/* Convert 802.11 rate to HW rate index. */
1383251538Srpaulo		for (j = 0; j < nitems(map); j++)
1384251538Srpaulo			if ((rs->rs_rates[i] & IEEE80211_RATE_VAL) == map[j])
1385251538Srpaulo				break;
1386251538Srpaulo		if (j == nitems(map))	/* Unknown rate, skip. */
1387251538Srpaulo			continue;
1388251538Srpaulo		rates |= 1 << j;
1389251538Srpaulo		if (j > maxrate)
1390251538Srpaulo			maxrate = j;
1391251538Srpaulo		if (rs->rs_rates[i] & IEEE80211_RATE_BASIC) {
1392251538Srpaulo			basicrates |= 1 << j;
1393251538Srpaulo			if (j > maxbasicrate)
1394251538Srpaulo				maxbasicrate = j;
1395251538Srpaulo		}
1396251538Srpaulo	}
1397251538Srpaulo	if (ic->ic_curmode == IEEE80211_MODE_11B)
1398251538Srpaulo		mode = R92C_RAID_11B;
1399251538Srpaulo	else
1400251538Srpaulo		mode = R92C_RAID_11BG;
1401251538Srpaulo	DPRINTF("mode=0x%x rates=0x%08x, basicrates=0x%08x\n",
1402251538Srpaulo	    mode, rates, basicrates);
1403251538Srpaulo
1404251538Srpaulo	/* Set rates mask for group addressed frames. */
1405251538Srpaulo	cmd.macid = URTWN_MACID_BC | URTWN_MACID_VALID;
1406251538Srpaulo	cmd.mask = htole32(mode << 28 | basicrates);
1407251538Srpaulo	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
1408251538Srpaulo	if (error != 0) {
1409252401Srpaulo		ieee80211_free_node(ni);
1410251538Srpaulo		device_printf(sc->sc_dev,
1411251538Srpaulo		    "could not add broadcast station\n");
1412251538Srpaulo		return (error);
1413251538Srpaulo	}
1414251538Srpaulo	/* Set initial MRR rate. */
1415251538Srpaulo	DPRINTF("maxbasicrate=%d\n", maxbasicrate);
1416251538Srpaulo	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BC),
1417251538Srpaulo	    maxbasicrate);
1418251538Srpaulo
1419251538Srpaulo	/* Set rates mask for unicast frames. */
1420251538Srpaulo	cmd.macid = URTWN_MACID_BSS | URTWN_MACID_VALID;
1421251538Srpaulo	cmd.mask = htole32(mode << 28 | rates);
1422251538Srpaulo	error = urtwn_fw_cmd(sc, R92C_CMD_MACID_CONFIG, &cmd, sizeof(cmd));
1423251538Srpaulo	if (error != 0) {
1424252401Srpaulo		ieee80211_free_node(ni);
1425251538Srpaulo		device_printf(sc->sc_dev, "could not add BSS station\n");
1426251538Srpaulo		return (error);
1427251538Srpaulo	}
1428251538Srpaulo	/* Set initial MRR rate. */
1429251538Srpaulo	DPRINTF("maxrate=%d\n", maxrate);
1430251538Srpaulo	urtwn_write_1(sc, R92C_INIDATA_RATE_SEL(URTWN_MACID_BSS),
1431251538Srpaulo	    maxrate);
1432251538Srpaulo
1433251538Srpaulo	/* Indicate highest supported rate. */
1434252403Srpaulo	ni->ni_txrate = rs->rs_rates[rs->rs_nrates - 1];
1435252401Srpaulo	ieee80211_free_node(ni);
1436252401Srpaulo
1437251538Srpaulo	return (0);
1438251538Srpaulo}
1439251538Srpaulo
1440251538Srpaulovoid
1441251538Srpaulourtwn_tsf_sync_enable(struct urtwn_softc *sc)
1442251538Srpaulo{
1443251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
1444251538Srpaulo	struct ieee80211com *ic = ifp->if_l2com;
1445251538Srpaulo	struct ieee80211vap *vap = TAILQ_FIRST(&ic->ic_vaps);
1446251538Srpaulo	struct ieee80211_node *ni = vap->iv_bss;
1447251538Srpaulo
1448251538Srpaulo	uint64_t tsf;
1449251538Srpaulo
1450251538Srpaulo	/* Enable TSF synchronization. */
1451251538Srpaulo	urtwn_write_1(sc, R92C_BCN_CTRL,
1452251538Srpaulo	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_DIS_TSF_UDT0);
1453251538Srpaulo
1454251538Srpaulo	urtwn_write_1(sc, R92C_BCN_CTRL,
1455251538Srpaulo	    urtwn_read_1(sc, R92C_BCN_CTRL) & ~R92C_BCN_CTRL_EN_BCN);
1456251538Srpaulo
1457251538Srpaulo	/* Set initial TSF. */
1458251538Srpaulo	memcpy(&tsf, ni->ni_tstamp.data, 8);
1459251538Srpaulo	tsf = le64toh(tsf);
1460251538Srpaulo	tsf = tsf - (tsf % (vap->iv_bss->ni_intval * IEEE80211_DUR_TU));
1461251538Srpaulo	tsf -= IEEE80211_DUR_TU;
1462251538Srpaulo	urtwn_write_4(sc, R92C_TSFTR + 0, tsf);
1463251538Srpaulo	urtwn_write_4(sc, R92C_TSFTR + 4, tsf >> 32);
1464251538Srpaulo
1465251538Srpaulo	urtwn_write_1(sc, R92C_BCN_CTRL,
1466251538Srpaulo	    urtwn_read_1(sc, R92C_BCN_CTRL) | R92C_BCN_CTRL_EN_BCN);
1467251538Srpaulo}
1468251538Srpaulo
1469251538Srpaulostatic void
1470251538Srpaulourtwn_set_led(struct urtwn_softc *sc, int led, int on)
1471251538Srpaulo{
1472251538Srpaulo	uint8_t reg;
1473264912Skevlo
1474251538Srpaulo	if (led == URTWN_LED_LINK) {
1475264912Skevlo		if (sc->chip & URTWN_CHIP_88E) {
1476264912Skevlo			reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0xf0;
1477264912Skevlo			urtwn_write_1(sc, R92C_LEDCFG2, reg | 0x60);
1478264912Skevlo			if (!on) {
1479264912Skevlo				reg = urtwn_read_1(sc, R92C_LEDCFG2) & 0x90;
1480264912Skevlo				urtwn_write_1(sc, R92C_LEDCFG2,
1481264912Skevlo				    reg | R92C_LEDCFG0_DIS);
1482264912Skevlo				urtwn_write_1(sc, R92C_MAC_PINMUX_CFG,
1483264912Skevlo				    urtwn_read_1(sc, R92C_MAC_PINMUX_CFG) &
1484264912Skevlo				    0xfe);
1485264912Skevlo			}
1486264912Skevlo		} else {
1487264912Skevlo			reg = urtwn_read_1(sc, R92C_LEDCFG0) & 0x70;
1488264912Skevlo			if (!on)
1489264912Skevlo				reg |= R92C_LEDCFG0_DIS;
1490264912Skevlo			urtwn_write_1(sc, R92C_LEDCFG0, reg);
1491264912Skevlo		}
1492264912Skevlo		sc->ledlink = on;       /* Save LED state. */
1493251538Srpaulo	}
1494251538Srpaulo}
1495251538Srpaulo
1496251538Srpaulostatic int
1497251538Srpaulourtwn_newstate(struct ieee80211vap *vap, enum ieee80211_state nstate, int arg)
1498251538Srpaulo{
1499251538Srpaulo	struct urtwn_vap *uvp = URTWN_VAP(vap);
1500251538Srpaulo	struct ieee80211com *ic = vap->iv_ic;
1501251538Srpaulo	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
1502251538Srpaulo	struct ieee80211_node *ni;
1503251538Srpaulo	enum ieee80211_state ostate;
1504251538Srpaulo	uint32_t reg;
1505251538Srpaulo
1506251538Srpaulo	ostate = vap->iv_state;
1507251538Srpaulo	DPRINTF("%s -> %s\n", ieee80211_state_name[ostate],
1508251538Srpaulo	    ieee80211_state_name[nstate]);
1509251538Srpaulo
1510251538Srpaulo	IEEE80211_UNLOCK(ic);
1511251538Srpaulo	URTWN_LOCK(sc);
1512251538Srpaulo	callout_stop(&sc->sc_watchdog_ch);
1513251538Srpaulo
1514251538Srpaulo	if (ostate == IEEE80211_S_RUN) {
1515251538Srpaulo		/* Turn link LED off. */
1516251538Srpaulo		urtwn_set_led(sc, URTWN_LED_LINK, 0);
1517251538Srpaulo
1518251538Srpaulo		/* Set media status to 'No Link'. */
1519251538Srpaulo		reg = urtwn_read_4(sc, R92C_CR);
1520251538Srpaulo		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_NOLINK);
1521251538Srpaulo		urtwn_write_4(sc, R92C_CR, reg);
1522251538Srpaulo
1523251538Srpaulo		/* Stop Rx of data frames. */
1524251538Srpaulo		urtwn_write_2(sc, R92C_RXFLTMAP2, 0);
1525251538Srpaulo
1526251538Srpaulo		/* Rest TSF. */
1527251538Srpaulo		urtwn_write_1(sc, R92C_DUAL_TSF_RST, 0x03);
1528251538Srpaulo
1529251538Srpaulo		/* Disable TSF synchronization. */
1530251538Srpaulo		urtwn_write_1(sc, R92C_BCN_CTRL,
1531251538Srpaulo		    urtwn_read_1(sc, R92C_BCN_CTRL) |
1532251538Srpaulo		    R92C_BCN_CTRL_DIS_TSF_UDT0);
1533251538Srpaulo
1534251538Srpaulo		/* Reset EDCA parameters. */
1535251538Srpaulo		urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002f3217);
1536251538Srpaulo		urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005e4317);
1537251538Srpaulo		urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x00105320);
1538251538Srpaulo		urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a444);
1539251538Srpaulo	}
1540251538Srpaulo
1541251538Srpaulo	switch (nstate) {
1542251538Srpaulo	case IEEE80211_S_INIT:
1543251538Srpaulo		/* Turn link LED off. */
1544251538Srpaulo		urtwn_set_led(sc, URTWN_LED_LINK, 0);
1545251538Srpaulo		break;
1546251538Srpaulo	case IEEE80211_S_SCAN:
1547251538Srpaulo		if (ostate != IEEE80211_S_SCAN) {
1548251538Srpaulo			/* Allow Rx from any BSSID. */
1549251538Srpaulo			urtwn_write_4(sc, R92C_RCR,
1550251538Srpaulo			    urtwn_read_4(sc, R92C_RCR) &
1551251538Srpaulo			    ~(R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN));
1552251538Srpaulo
1553251538Srpaulo			/* Set gain for scanning. */
1554251538Srpaulo			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
1555251538Srpaulo			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
1556251538Srpaulo			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
1557251538Srpaulo
1558264912Skevlo			if (!(sc->chip & URTWN_CHIP_88E)) {
1559264912Skevlo				reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
1560264912Skevlo				reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x20);
1561264912Skevlo				urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
1562264912Skevlo			}
1563251538Srpaulo		}
1564251538Srpaulo		/* Make link LED blink during scan. */
1565251538Srpaulo		urtwn_set_led(sc, URTWN_LED_LINK, !sc->ledlink);
1566251538Srpaulo
1567251538Srpaulo		/* Pause AC Tx queues. */
1568251538Srpaulo		urtwn_write_1(sc, R92C_TXPAUSE,
1569251538Srpaulo		    urtwn_read_1(sc, R92C_TXPAUSE) | 0x0f);
1570251538Srpaulo
1571251538Srpaulo		urtwn_set_chan(sc, ic->ic_curchan, NULL);
1572251538Srpaulo		break;
1573251538Srpaulo	case IEEE80211_S_AUTH:
1574251538Srpaulo		/* Set initial gain under link. */
1575251538Srpaulo		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(0));
1576251538Srpaulo		reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
1577251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), reg);
1578251538Srpaulo
1579264912Skevlo		if (!(sc->chip & URTWN_CHIP_88E)) {
1580264912Skevlo			reg = urtwn_bb_read(sc, R92C_OFDM0_AGCCORE1(1));
1581264912Skevlo			reg = RW(reg, R92C_OFDM0_AGCCORE1_GAIN, 0x32);
1582264912Skevlo			urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(1), reg);
1583264912Skevlo		}
1584251538Srpaulo		urtwn_set_chan(sc, ic->ic_curchan, NULL);
1585251538Srpaulo		break;
1586251538Srpaulo	case IEEE80211_S_RUN:
1587251538Srpaulo		if (vap->iv_opmode == IEEE80211_M_MONITOR) {
1588251538Srpaulo			/* Enable Rx of data frames. */
1589251538Srpaulo			urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
1590251538Srpaulo
1591251538Srpaulo			/* Turn link LED on. */
1592251538Srpaulo			urtwn_set_led(sc, URTWN_LED_LINK, 1);
1593251538Srpaulo			break;
1594251538Srpaulo		}
1595251538Srpaulo
1596251538Srpaulo		ni = ieee80211_ref_node(vap->iv_bss);
1597251538Srpaulo		/* Set media status to 'Associated'. */
1598251538Srpaulo		reg = urtwn_read_4(sc, R92C_CR);
1599251538Srpaulo		reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_INFRA);
1600251538Srpaulo		urtwn_write_4(sc, R92C_CR, reg);
1601251538Srpaulo
1602251538Srpaulo		/* Set BSSID. */
1603251538Srpaulo		urtwn_write_4(sc, R92C_BSSID + 0, LE_READ_4(&ni->ni_bssid[0]));
1604251538Srpaulo		urtwn_write_4(sc, R92C_BSSID + 4, LE_READ_2(&ni->ni_bssid[4]));
1605251538Srpaulo
1606251538Srpaulo		if (ic->ic_curmode == IEEE80211_MODE_11B)
1607251538Srpaulo			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 0);
1608251538Srpaulo		else	/* 802.11b/g */
1609251538Srpaulo			urtwn_write_1(sc, R92C_INIRTS_RATE_SEL, 3);
1610251538Srpaulo
1611251538Srpaulo		/* Enable Rx of data frames. */
1612251538Srpaulo		urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
1613251538Srpaulo
1614251538Srpaulo		/* Flush all AC queues. */
1615251538Srpaulo		urtwn_write_1(sc, R92C_TXPAUSE, 0);
1616251538Srpaulo
1617251538Srpaulo		/* Set beacon interval. */
1618251538Srpaulo		urtwn_write_2(sc, R92C_BCN_INTERVAL, ni->ni_intval);
1619251538Srpaulo
1620251538Srpaulo		/* Allow Rx from our BSSID only. */
1621251538Srpaulo		urtwn_write_4(sc, R92C_RCR,
1622251538Srpaulo		    urtwn_read_4(sc, R92C_RCR) |
1623251538Srpaulo		    R92C_RCR_CBSSID_DATA | R92C_RCR_CBSSID_BCN);
1624251538Srpaulo
1625251538Srpaulo		/* Enable TSF synchronization. */
1626251538Srpaulo		urtwn_tsf_sync_enable(sc);
1627251538Srpaulo
1628251538Srpaulo		urtwn_write_1(sc, R92C_SIFS_CCK + 1, 10);
1629251538Srpaulo		urtwn_write_1(sc, R92C_SIFS_OFDM + 1, 10);
1630251538Srpaulo		urtwn_write_1(sc, R92C_SPEC_SIFS + 1, 10);
1631251538Srpaulo		urtwn_write_1(sc, R92C_MAC_SPEC_SIFS + 1, 10);
1632251538Srpaulo		urtwn_write_1(sc, R92C_R2T_SIFS + 1, 10);
1633251538Srpaulo		urtwn_write_1(sc, R92C_T2T_SIFS + 1, 10);
1634251538Srpaulo
1635251538Srpaulo		/* Intialize rate adaptation. */
1636264912Skevlo		if (sc->chip & URTWN_CHIP_88E)
1637264912Skevlo			ni->ni_txrate =
1638264912Skevlo			    ni->ni_rates.rs_rates[ni->ni_rates.rs_nrates-1];
1639264912Skevlo		else
1640264912Skevlo			urtwn_ra_init(sc);
1641251538Srpaulo		/* Turn link LED on. */
1642251538Srpaulo		urtwn_set_led(sc, URTWN_LED_LINK, 1);
1643251538Srpaulo
1644251538Srpaulo		sc->avg_pwdb = -1;	/* Reset average RSSI. */
1645251538Srpaulo		/* Reset temperature calibration state machine. */
1646251538Srpaulo		sc->thcal_state = 0;
1647251538Srpaulo		sc->thcal_lctemp = 0;
1648251538Srpaulo		ieee80211_free_node(ni);
1649251538Srpaulo		break;
1650251538Srpaulo	default:
1651251538Srpaulo		break;
1652251538Srpaulo	}
1653251538Srpaulo	URTWN_UNLOCK(sc);
1654251538Srpaulo	IEEE80211_LOCK(ic);
1655251538Srpaulo	return(uvp->newstate(vap, nstate, arg));
1656251538Srpaulo}
1657251538Srpaulo
1658251538Srpaulostatic void
1659251538Srpaulourtwn_watchdog(void *arg)
1660251538Srpaulo{
1661251538Srpaulo	struct urtwn_softc *sc = arg;
1662251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
1663251538Srpaulo
1664251538Srpaulo	if (sc->sc_txtimer > 0) {
1665251538Srpaulo		if (--sc->sc_txtimer == 0) {
1666251538Srpaulo			device_printf(sc->sc_dev, "device timeout\n");
1667251538Srpaulo			ifp->if_oerrors++;
1668251538Srpaulo			return;
1669251538Srpaulo		}
1670251538Srpaulo		callout_reset(&sc->sc_watchdog_ch, hz, urtwn_watchdog, sc);
1671251538Srpaulo	}
1672251538Srpaulo}
1673251538Srpaulo
1674251538Srpaulostatic void
1675251538Srpaulourtwn_update_avgrssi(struct urtwn_softc *sc, int rate, int8_t rssi)
1676251538Srpaulo{
1677251538Srpaulo	int pwdb;
1678251538Srpaulo
1679251538Srpaulo	/* Convert antenna signal to percentage. */
1680251538Srpaulo	if (rssi <= -100 || rssi >= 20)
1681251538Srpaulo		pwdb = 0;
1682251538Srpaulo	else if (rssi >= 0)
1683251538Srpaulo		pwdb = 100;
1684251538Srpaulo	else
1685251538Srpaulo		pwdb = 100 + rssi;
1686264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
1687264912Skevlo		if (rate <= 3) {
1688264912Skevlo			/* CCK gain is smaller than OFDM/MCS gain. */
1689264912Skevlo			pwdb += 6;
1690264912Skevlo			if (pwdb > 100)
1691264912Skevlo				pwdb = 100;
1692264912Skevlo			if (pwdb <= 14)
1693264912Skevlo				pwdb -= 4;
1694264912Skevlo			else if (pwdb <= 26)
1695264912Skevlo				pwdb -= 8;
1696264912Skevlo			else if (pwdb <= 34)
1697264912Skevlo				pwdb -= 6;
1698264912Skevlo			else if (pwdb <= 42)
1699264912Skevlo				pwdb -= 2;
1700264912Skevlo		}
1701251538Srpaulo	}
1702251538Srpaulo	if (sc->avg_pwdb == -1)	/* Init. */
1703251538Srpaulo		sc->avg_pwdb = pwdb;
1704251538Srpaulo	else if (sc->avg_pwdb < pwdb)
1705251538Srpaulo		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20) + 1;
1706251538Srpaulo	else
1707251538Srpaulo		sc->avg_pwdb = ((sc->avg_pwdb * 19 + pwdb) / 20);
1708251538Srpaulo	DPRINTFN(4, "PWDB=%d EMA=%d\n", pwdb, sc->avg_pwdb);
1709251538Srpaulo}
1710251538Srpaulo
1711251538Srpaulostatic int8_t
1712251538Srpaulourtwn_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
1713251538Srpaulo{
1714251538Srpaulo	static const int8_t cckoff[] = { 16, -12, -26, -46 };
1715251538Srpaulo	struct r92c_rx_phystat *phy;
1716251538Srpaulo	struct r92c_rx_cck *cck;
1717251538Srpaulo	uint8_t rpt;
1718251538Srpaulo	int8_t rssi;
1719251538Srpaulo
1720251538Srpaulo	if (rate <= 3) {
1721251538Srpaulo		cck = (struct r92c_rx_cck *)physt;
1722251538Srpaulo		if (sc->sc_flags & URTWN_FLAG_CCK_HIPWR) {
1723251538Srpaulo			rpt = (cck->agc_rpt >> 5) & 0x3;
1724251538Srpaulo			rssi = (cck->agc_rpt & 0x1f) << 1;
1725251538Srpaulo		} else {
1726251538Srpaulo			rpt = (cck->agc_rpt >> 6) & 0x3;
1727251538Srpaulo			rssi = cck->agc_rpt & 0x3e;
1728251538Srpaulo		}
1729251538Srpaulo		rssi = cckoff[rpt] - rssi;
1730251538Srpaulo	} else {	/* OFDM/HT. */
1731251538Srpaulo		phy = (struct r92c_rx_phystat *)physt;
1732251538Srpaulo		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
1733251538Srpaulo	}
1734251538Srpaulo	return (rssi);
1735251538Srpaulo}
1736251538Srpaulo
1737264912Skevlostatic int8_t
1738264912Skevlourtwn_r88e_get_rssi(struct urtwn_softc *sc, int rate, void *physt)
1739264912Skevlo{
1740264912Skevlo	struct r92c_rx_phystat *phy;
1741264912Skevlo	struct r88e_rx_cck *cck;
1742264912Skevlo	uint8_t cck_agc_rpt, lna_idx, vga_idx;
1743264912Skevlo	int8_t rssi;
1744264912Skevlo
1745264972Skevlo	rssi = 0;
1746264912Skevlo	if (rate <= 3) {
1747264912Skevlo		cck = (struct r88e_rx_cck *)physt;
1748264912Skevlo		cck_agc_rpt = cck->agc_rpt;
1749264912Skevlo		lna_idx = (cck_agc_rpt & 0xe0) >> 5;
1750264912Skevlo		vga_idx = cck_agc_rpt & 0x1f;
1751264912Skevlo		switch (lna_idx) {
1752264912Skevlo		case 7:
1753264912Skevlo			if (vga_idx <= 27)
1754264912Skevlo				rssi = -100 + 2* (27 - vga_idx);
1755264912Skevlo			else
1756264912Skevlo				rssi = -100;
1757264912Skevlo			break;
1758264912Skevlo		case 6:
1759264912Skevlo			rssi = -48 + 2 * (2 - vga_idx);
1760264912Skevlo			break;
1761264912Skevlo		case 5:
1762264912Skevlo			rssi = -42 + 2 * (7 - vga_idx);
1763264912Skevlo			break;
1764264912Skevlo		case 4:
1765264912Skevlo			rssi = -36 + 2 * (7 - vga_idx);
1766264912Skevlo			break;
1767264912Skevlo		case 3:
1768264912Skevlo			rssi = -24 + 2 * (7 - vga_idx);
1769264912Skevlo			break;
1770264912Skevlo		case 2:
1771264912Skevlo			rssi = -12 + 2 * (5 - vga_idx);
1772264912Skevlo			break;
1773264912Skevlo		case 1:
1774264912Skevlo			rssi = 8 - (2 * vga_idx);
1775264912Skevlo			break;
1776264912Skevlo		case 0:
1777264912Skevlo			rssi = 14 - (2 * vga_idx);
1778264912Skevlo			break;
1779264912Skevlo		}
1780264912Skevlo		rssi += 6;
1781264912Skevlo	} else {	/* OFDM/HT. */
1782264912Skevlo		phy = (struct r92c_rx_phystat *)physt;
1783264912Skevlo		rssi = ((le32toh(phy->phydw1) >> 1) & 0x7f) - 110;
1784264912Skevlo	}
1785264912Skevlo	return (rssi);
1786264912Skevlo}
1787264912Skevlo
1788264912Skevlo
1789251538Srpaulostatic int
1790251538Srpaulourtwn_tx_start(struct urtwn_softc *sc, struct ieee80211_node *ni,
1791251538Srpaulo    struct mbuf *m0, struct urtwn_data *data)
1792251538Srpaulo{
1793251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
1794251538Srpaulo	struct ieee80211_frame *wh;
1795251538Srpaulo	struct ieee80211_key *k;
1796251538Srpaulo	struct ieee80211com *ic = ifp->if_l2com;
1797251538Srpaulo	struct ieee80211vap *vap = ni->ni_vap;
1798251538Srpaulo	struct usb_xfer *xfer;
1799251538Srpaulo	struct r92c_tx_desc *txd;
1800251538Srpaulo	uint8_t raid, type;
1801251538Srpaulo	uint16_t sum;
1802251538Srpaulo	int i, hasqos, xferlen;
1803251538Srpaulo	struct usb_xfer *urtwn_pipes[4] = {
1804251538Srpaulo		sc->sc_xfer[URTWN_BULK_TX_BE],
1805251538Srpaulo		sc->sc_xfer[URTWN_BULK_TX_BK],
1806251538Srpaulo		sc->sc_xfer[URTWN_BULK_TX_VI],
1807251538Srpaulo		sc->sc_xfer[URTWN_BULK_TX_VO]
1808251538Srpaulo	};
1809251538Srpaulo
1810251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
1811251538Srpaulo
1812251538Srpaulo	/*
1813251538Srpaulo	 * Software crypto.
1814251538Srpaulo	 */
1815251538Srpaulo	wh = mtod(m0, struct ieee80211_frame *);
1816264912Skevlo	type = wh->i_fc[0] & IEEE80211_FC0_TYPE_MASK;
1817264912Skevlo
1818260444Skevlo	if (wh->i_fc[1] & IEEE80211_FC1_PROTECTED) {
1819251538Srpaulo		k = ieee80211_crypto_encap(ni, m0);
1820251538Srpaulo		if (k == NULL) {
1821251538Srpaulo			device_printf(sc->sc_dev,
1822251538Srpaulo			    "ieee80211_crypto_encap returns NULL.\n");
1823251538Srpaulo			/* XXX we don't expect the fragmented frames */
1824251538Srpaulo			m_freem(m0);
1825251538Srpaulo			return (ENOBUFS);
1826251538Srpaulo		}
1827251538Srpaulo
1828251538Srpaulo		/* in case packet header moved, reset pointer */
1829251538Srpaulo		wh = mtod(m0, struct ieee80211_frame *);
1830251538Srpaulo	}
1831251538Srpaulo
1832264912Skevlo	switch (type) {
1833251538Srpaulo	case IEEE80211_FC0_TYPE_CTL:
1834251538Srpaulo	case IEEE80211_FC0_TYPE_MGT:
1835251538Srpaulo		xfer = sc->sc_xfer[URTWN_BULK_TX_VO];
1836251538Srpaulo		break;
1837251538Srpaulo	default:
1838251538Srpaulo		KASSERT(M_WME_GETAC(m0) < 4,
1839251538Srpaulo		    ("unsupported WME pipe %d", M_WME_GETAC(m0)));
1840251538Srpaulo		xfer = urtwn_pipes[M_WME_GETAC(m0)];
1841251538Srpaulo		break;
1842251538Srpaulo	}
1843251538Srpaulo
1844251538Srpaulo	hasqos = 0;
1845251538Srpaulo
1846251538Srpaulo	/* Fill Tx descriptor. */
1847251538Srpaulo	txd = (struct r92c_tx_desc *)data->buf;
1848251538Srpaulo	memset(txd, 0, sizeof(*txd));
1849251538Srpaulo
1850251538Srpaulo	txd->txdw0 |= htole32(
1851251538Srpaulo	    SM(R92C_TXDW0_PKTLEN, m0->m_pkthdr.len) |
1852251538Srpaulo	    SM(R92C_TXDW0_OFFSET, sizeof(*txd)) |
1853251538Srpaulo	    R92C_TXDW0_OWN | R92C_TXDW0_FSG | R92C_TXDW0_LSG);
1854251538Srpaulo	if (IEEE80211_IS_MULTICAST(wh->i_addr1))
1855251538Srpaulo		txd->txdw0 |= htole32(R92C_TXDW0_BMCAST);
1856251538Srpaulo	if (!IEEE80211_IS_MULTICAST(wh->i_addr1) &&
1857251538Srpaulo	    type == IEEE80211_FC0_TYPE_DATA) {
1858251538Srpaulo		if (ic->ic_curmode == IEEE80211_MODE_11B)
1859251538Srpaulo			raid = R92C_RAID_11B;
1860251538Srpaulo		else
1861251538Srpaulo			raid = R92C_RAID_11BG;
1862264912Skevlo		if (sc->chip & URTWN_CHIP_88E) {
1863264912Skevlo			txd->txdw1 |= htole32(
1864264912Skevlo			    SM(R88E_TXDW1_MACID, URTWN_MACID_BSS) |
1865264912Skevlo			    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_BE) |
1866264912Skevlo			    SM(R92C_TXDW1_RAID, raid));
1867264912Skevlo			txd->txdw2 |= htole32(R88E_TXDW2_AGGBK);
1868264912Skevlo		} else {
1869264912Skevlo			txd->txdw1 |= htole32(
1870264912Skevlo			    SM(R92C_TXDW1_MACID, URTWN_MACID_BSS) |
1871264912Skevlo			    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_BE) |
1872264912Skevlo		 	    SM(R92C_TXDW1_RAID, raid) | R92C_TXDW1_AGGBK);
1873264912Skevlo		}
1874251538Srpaulo		if (ic->ic_flags & IEEE80211_F_USEPROT) {
1875251538Srpaulo			if (ic->ic_protmode == IEEE80211_PROT_CTSONLY) {
1876251538Srpaulo				txd->txdw4 |= htole32(R92C_TXDW4_CTS2SELF |
1877251538Srpaulo				    R92C_TXDW4_HWRTSEN);
1878251538Srpaulo			} else if (ic->ic_protmode == IEEE80211_PROT_RTSCTS) {
1879251538Srpaulo				txd->txdw4 |= htole32(R92C_TXDW4_RTSEN |
1880251538Srpaulo				    R92C_TXDW4_HWRTSEN);
1881251538Srpaulo			}
1882251538Srpaulo		}
1883251538Srpaulo		/* Send RTS at OFDM24. */
1884251538Srpaulo		txd->txdw4 |= htole32(SM(R92C_TXDW4_RTSRATE, 8));
1885251538Srpaulo		txd->txdw5 |= htole32(0x0001ff00);
1886251538Srpaulo		/* Send data at OFDM54. */
1887264912Skevlo		if (sc->chip & URTWN_CHIP_88E)
1888264912Skevlo			txd->txdw5 |= htole32(0x13 & 0x3f);
1889264912Skevlo		else
1890264912Skevlo			txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 11));
1891251538Srpaulo	} else {
1892251538Srpaulo		txd->txdw1 |= htole32(
1893251538Srpaulo		    SM(R92C_TXDW1_MACID, 0) |
1894251538Srpaulo		    SM(R92C_TXDW1_QSEL, R92C_TXDW1_QSEL_MGNT) |
1895251538Srpaulo		    SM(R92C_TXDW1_RAID, R92C_RAID_11B));
1896251538Srpaulo
1897251538Srpaulo		/* Force CCK1. */
1898251538Srpaulo		txd->txdw4 |= htole32(R92C_TXDW4_DRVRATE);
1899251538Srpaulo		txd->txdw5 |= htole32(SM(R92C_TXDW5_DATARATE, 0));
1900251538Srpaulo	}
1901251538Srpaulo	/* Set sequence number (already little endian). */
1902251538Srpaulo	txd->txdseq |= *(uint16_t *)wh->i_seq;
1903251538Srpaulo
1904251538Srpaulo	if (!hasqos) {
1905251538Srpaulo		/* Use HW sequence numbering for non-QoS frames. */
1906251538Srpaulo		txd->txdw4  |= htole32(R92C_TXDW4_HWSEQ);
1907251538Srpaulo		txd->txdseq |= htole16(0x8000);
1908251538Srpaulo	} else
1909251538Srpaulo		txd->txdw4 |= htole32(R92C_TXDW4_QOS);
1910251538Srpaulo
1911251538Srpaulo	/* Compute Tx descriptor checksum. */
1912251538Srpaulo	sum = 0;
1913251538Srpaulo	for (i = 0; i < sizeof(*txd) / 2; i++)
1914251538Srpaulo		sum ^= ((uint16_t *)txd)[i];
1915251538Srpaulo	txd->txdsum = sum; 	/* NB: already little endian. */
1916251538Srpaulo
1917251538Srpaulo	if (ieee80211_radiotap_active_vap(vap)) {
1918251538Srpaulo		struct urtwn_tx_radiotap_header *tap = &sc->sc_txtap;
1919251538Srpaulo
1920251538Srpaulo		tap->wt_flags = 0;
1921251538Srpaulo		tap->wt_chan_freq = htole16(ic->ic_curchan->ic_freq);
1922251538Srpaulo		tap->wt_chan_flags = htole16(ic->ic_curchan->ic_flags);
1923251538Srpaulo		ieee80211_radiotap_tx(vap, m0);
1924251538Srpaulo	}
1925251538Srpaulo
1926251538Srpaulo	xferlen = sizeof(*txd) + m0->m_pkthdr.len;
1927251538Srpaulo	m_copydata(m0, 0, m0->m_pkthdr.len, (caddr_t)&txd[1]);
1928251538Srpaulo
1929251538Srpaulo	data->buflen = xferlen;
1930251538Srpaulo	data->ni = ni;
1931251538Srpaulo	data->m = m0;
1932251538Srpaulo
1933251538Srpaulo	STAILQ_INSERT_TAIL(&sc->sc_tx_pending, data, next);
1934251538Srpaulo	usbd_transfer_start(xfer);
1935251538Srpaulo	return (0);
1936251538Srpaulo}
1937251538Srpaulo
1938251538Srpaulostatic void
1939251538Srpaulourtwn_start(struct ifnet *ifp)
1940251538Srpaulo{
1941251538Srpaulo	struct urtwn_softc *sc = ifp->if_softc;
1942261863Srpaulo
1943261863Srpaulo	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
1944261863Srpaulo		return;
1945261863Srpaulo	URTWN_LOCK(sc);
1946261863Srpaulo	urtwn_start_locked(ifp, sc);
1947261863Srpaulo	URTWN_UNLOCK(sc);
1948261863Srpaulo}
1949261863Srpaulo
1950261863Srpaulostatic void
1951261863Srpaulourtwn_start_locked(struct ifnet *ifp, struct urtwn_softc *sc)
1952261863Srpaulo{
1953251538Srpaulo	struct ieee80211_node *ni;
1954251538Srpaulo	struct mbuf *m;
1955251538Srpaulo	struct urtwn_data *bf;
1956251538Srpaulo
1957261863Srpaulo	URTWN_ASSERT_LOCKED(sc);
1958251538Srpaulo	for (;;) {
1959251538Srpaulo		IFQ_DRV_DEQUEUE(&ifp->if_snd, m);
1960251538Srpaulo		if (m == NULL)
1961251538Srpaulo			break;
1962251538Srpaulo		bf = urtwn_getbuf(sc);
1963251538Srpaulo		if (bf == NULL) {
1964251538Srpaulo			IFQ_DRV_PREPEND(&ifp->if_snd, m);
1965251538Srpaulo			break;
1966251538Srpaulo		}
1967251538Srpaulo		ni = (struct ieee80211_node *)m->m_pkthdr.rcvif;
1968251538Srpaulo		m->m_pkthdr.rcvif = NULL;
1969251538Srpaulo
1970251538Srpaulo		if (urtwn_tx_start(sc, ni, m, bf) != 0) {
1971251538Srpaulo			ifp->if_oerrors++;
1972251538Srpaulo			STAILQ_INSERT_HEAD(&sc->sc_tx_inactive, bf, next);
1973251538Srpaulo			ieee80211_free_node(ni);
1974251538Srpaulo			break;
1975251538Srpaulo		}
1976251538Srpaulo
1977251538Srpaulo		sc->sc_txtimer = 5;
1978251538Srpaulo		callout_reset(&sc->sc_watchdog_ch, hz, urtwn_watchdog, sc);
1979251538Srpaulo	}
1980251538Srpaulo}
1981251538Srpaulo
1982251538Srpaulostatic int
1983251538Srpaulourtwn_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1984251538Srpaulo{
1985263153Skevlo	struct urtwn_softc *sc = ifp->if_softc;
1986251538Srpaulo	struct ieee80211com *ic = ifp->if_l2com;
1987251538Srpaulo	struct ifreq *ifr = (struct ifreq *) data;
1988251538Srpaulo	int error = 0, startall = 0;
1989251538Srpaulo
1990263153Skevlo	URTWN_LOCK(sc);
1991263153Skevlo	error = (sc->sc_flags & URTWN_DETACHED) ? ENXIO : 0;
1992263153Skevlo	URTWN_UNLOCK(sc);
1993263153Skevlo	if (error != 0)
1994263153Skevlo		return (error);
1995263153Skevlo
1996251538Srpaulo	switch (cmd) {
1997251538Srpaulo	case SIOCSIFFLAGS:
1998251538Srpaulo		if (ifp->if_flags & IFF_UP) {
1999251538Srpaulo			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) == 0) {
2000251538Srpaulo				urtwn_init(ifp->if_softc);
2001251538Srpaulo				startall = 1;
2002251538Srpaulo			}
2003251538Srpaulo		} else {
2004251538Srpaulo			if (ifp->if_drv_flags & IFF_DRV_RUNNING)
2005263153Skevlo				urtwn_stop(ifp);
2006251538Srpaulo		}
2007251538Srpaulo		if (startall)
2008251538Srpaulo			ieee80211_start_all(ic);
2009251538Srpaulo		break;
2010251538Srpaulo	case SIOCGIFMEDIA:
2011251538Srpaulo		error = ifmedia_ioctl(ifp, ifr, &ic->ic_media, cmd);
2012251538Srpaulo		break;
2013251538Srpaulo	case SIOCGIFADDR:
2014251538Srpaulo		error = ether_ioctl(ifp, cmd, data);
2015251538Srpaulo		break;
2016251538Srpaulo	default:
2017251538Srpaulo		error = EINVAL;
2018251538Srpaulo		break;
2019251538Srpaulo	}
2020251538Srpaulo	return (error);
2021251538Srpaulo}
2022251538Srpaulo
2023251538Srpaulostatic int
2024251538Srpaulourtwn_alloc_list(struct urtwn_softc *sc, struct urtwn_data data[],
2025251538Srpaulo    int ndata, int maxsz)
2026251538Srpaulo{
2027251538Srpaulo	int i, error;
2028251538Srpaulo
2029251538Srpaulo	for (i = 0; i < ndata; i++) {
2030251538Srpaulo		struct urtwn_data *dp = &data[i];
2031251538Srpaulo		dp->sc = sc;
2032251538Srpaulo		dp->m = NULL;
2033251538Srpaulo		dp->buf = malloc(maxsz, M_USBDEV, M_NOWAIT);
2034251538Srpaulo		if (dp->buf == NULL) {
2035251538Srpaulo			device_printf(sc->sc_dev,
2036251538Srpaulo			    "could not allocate buffer\n");
2037251538Srpaulo			error = ENOMEM;
2038251538Srpaulo			goto fail;
2039251538Srpaulo		}
2040251538Srpaulo		dp->ni = NULL;
2041251538Srpaulo	}
2042251538Srpaulo
2043251538Srpaulo	return (0);
2044251538Srpaulofail:
2045251538Srpaulo	urtwn_free_list(sc, data, ndata);
2046251538Srpaulo	return (error);
2047251538Srpaulo}
2048251538Srpaulo
2049251538Srpaulostatic int
2050251538Srpaulourtwn_alloc_rx_list(struct urtwn_softc *sc)
2051251538Srpaulo{
2052251538Srpaulo        int error, i;
2053251538Srpaulo
2054251538Srpaulo	error = urtwn_alloc_list(sc, sc->sc_rx, URTWN_RX_LIST_COUNT,
2055251538Srpaulo	    URTWN_RXBUFSZ);
2056251538Srpaulo	if (error != 0)
2057251538Srpaulo		return (error);
2058251538Srpaulo
2059251538Srpaulo	STAILQ_INIT(&sc->sc_rx_active);
2060251538Srpaulo	STAILQ_INIT(&sc->sc_rx_inactive);
2061251538Srpaulo
2062251538Srpaulo	for (i = 0; i < URTWN_RX_LIST_COUNT; i++)
2063251538Srpaulo		STAILQ_INSERT_HEAD(&sc->sc_rx_inactive, &sc->sc_rx[i], next);
2064251538Srpaulo
2065251538Srpaulo	return (0);
2066251538Srpaulo}
2067251538Srpaulo
2068251538Srpaulostatic int
2069251538Srpaulourtwn_alloc_tx_list(struct urtwn_softc *sc)
2070251538Srpaulo{
2071251538Srpaulo	int error, i;
2072251538Srpaulo
2073251538Srpaulo	error = urtwn_alloc_list(sc, sc->sc_tx, URTWN_TX_LIST_COUNT,
2074251538Srpaulo	    URTWN_TXBUFSZ);
2075251538Srpaulo	if (error != 0)
2076251538Srpaulo		return (error);
2077251538Srpaulo
2078251538Srpaulo	STAILQ_INIT(&sc->sc_tx_active);
2079251538Srpaulo	STAILQ_INIT(&sc->sc_tx_inactive);
2080251538Srpaulo	STAILQ_INIT(&sc->sc_tx_pending);
2081251538Srpaulo
2082251538Srpaulo	for (i = 0; i < URTWN_TX_LIST_COUNT; i++)
2083251538Srpaulo		STAILQ_INSERT_HEAD(&sc->sc_tx_inactive, &sc->sc_tx[i], next);
2084251538Srpaulo
2085251538Srpaulo	return (0);
2086251538Srpaulo}
2087251538Srpaulo
2088264912Skevlostatic __inline int
2089251538Srpaulourtwn_power_on(struct urtwn_softc *sc)
2090251538Srpaulo{
2091264912Skevlo
2092264912Skevlo	return sc->sc_power_on(sc);
2093264912Skevlo}
2094264912Skevlo
2095264912Skevlostatic int
2096264912Skevlourtwn_r92c_power_on(struct urtwn_softc *sc)
2097264912Skevlo{
2098251538Srpaulo	uint32_t reg;
2099251538Srpaulo	int ntries;
2100251538Srpaulo
2101251538Srpaulo	/* Wait for autoload done bit. */
2102251538Srpaulo	for (ntries = 0; ntries < 1000; ntries++) {
2103251538Srpaulo		if (urtwn_read_1(sc, R92C_APS_FSMCO) & R92C_APS_FSMCO_PFM_ALDN)
2104251538Srpaulo			break;
2105266472Shselasky		urtwn_ms_delay(sc);
2106251538Srpaulo	}
2107251538Srpaulo	if (ntries == 1000) {
2108251538Srpaulo		device_printf(sc->sc_dev,
2109251538Srpaulo		    "timeout waiting for chip autoload\n");
2110251538Srpaulo		return (ETIMEDOUT);
2111251538Srpaulo	}
2112251538Srpaulo
2113251538Srpaulo	/* Unlock ISO/CLK/Power control register. */
2114251538Srpaulo	urtwn_write_1(sc, R92C_RSV_CTRL, 0);
2115251538Srpaulo	/* Move SPS into PWM mode. */
2116251538Srpaulo	urtwn_write_1(sc, R92C_SPS0_CTRL, 0x2b);
2117266472Shselasky	urtwn_ms_delay(sc);
2118251538Srpaulo
2119251538Srpaulo	reg = urtwn_read_1(sc, R92C_LDOV12D_CTRL);
2120251538Srpaulo	if (!(reg & R92C_LDOV12D_CTRL_LDV12_EN)) {
2121251538Srpaulo		urtwn_write_1(sc, R92C_LDOV12D_CTRL,
2122251538Srpaulo		    reg | R92C_LDOV12D_CTRL_LDV12_EN);
2123266472Shselasky		urtwn_ms_delay(sc);
2124251538Srpaulo		urtwn_write_1(sc, R92C_SYS_ISO_CTRL,
2125251538Srpaulo		    urtwn_read_1(sc, R92C_SYS_ISO_CTRL) &
2126251538Srpaulo		    ~R92C_SYS_ISO_CTRL_MD2PP);
2127251538Srpaulo	}
2128251538Srpaulo
2129251538Srpaulo	/* Auto enable WLAN. */
2130251538Srpaulo	urtwn_write_2(sc, R92C_APS_FSMCO,
2131251538Srpaulo	    urtwn_read_2(sc, R92C_APS_FSMCO) | R92C_APS_FSMCO_APFM_ONMAC);
2132251538Srpaulo	for (ntries = 0; ntries < 1000; ntries++) {
2133262822Skevlo		if (!(urtwn_read_2(sc, R92C_APS_FSMCO) &
2134262822Skevlo		    R92C_APS_FSMCO_APFM_ONMAC))
2135251538Srpaulo			break;
2136266472Shselasky		urtwn_ms_delay(sc);
2137251538Srpaulo	}
2138251538Srpaulo	if (ntries == 1000) {
2139251538Srpaulo		device_printf(sc->sc_dev,
2140251538Srpaulo		    "timeout waiting for MAC auto ON\n");
2141251538Srpaulo		return (ETIMEDOUT);
2142251538Srpaulo	}
2143251538Srpaulo
2144251538Srpaulo	/* Enable radio, GPIO and LED functions. */
2145251538Srpaulo	urtwn_write_2(sc, R92C_APS_FSMCO,
2146251538Srpaulo	    R92C_APS_FSMCO_AFSM_HSUS |
2147251538Srpaulo	    R92C_APS_FSMCO_PDN_EN |
2148251538Srpaulo	    R92C_APS_FSMCO_PFM_ALDN);
2149251538Srpaulo	/* Release RF digital isolation. */
2150251538Srpaulo	urtwn_write_2(sc, R92C_SYS_ISO_CTRL,
2151251538Srpaulo	    urtwn_read_2(sc, R92C_SYS_ISO_CTRL) & ~R92C_SYS_ISO_CTRL_DIOR);
2152251538Srpaulo
2153251538Srpaulo	/* Initialize MAC. */
2154251538Srpaulo	urtwn_write_1(sc, R92C_APSD_CTRL,
2155251538Srpaulo	    urtwn_read_1(sc, R92C_APSD_CTRL) & ~R92C_APSD_CTRL_OFF);
2156251538Srpaulo	for (ntries = 0; ntries < 200; ntries++) {
2157251538Srpaulo		if (!(urtwn_read_1(sc, R92C_APSD_CTRL) &
2158251538Srpaulo		    R92C_APSD_CTRL_OFF_STATUS))
2159251538Srpaulo			break;
2160266472Shselasky		urtwn_ms_delay(sc);
2161251538Srpaulo	}
2162251538Srpaulo	if (ntries == 200) {
2163251538Srpaulo		device_printf(sc->sc_dev,
2164251538Srpaulo		    "timeout waiting for MAC initialization\n");
2165251538Srpaulo		return (ETIMEDOUT);
2166251538Srpaulo	}
2167251538Srpaulo
2168251538Srpaulo	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
2169251538Srpaulo	reg = urtwn_read_2(sc, R92C_CR);
2170251538Srpaulo	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
2171251538Srpaulo	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
2172251538Srpaulo	    R92C_CR_SCHEDULE_EN | R92C_CR_MACTXEN | R92C_CR_MACRXEN |
2173251538Srpaulo	    R92C_CR_ENSEC;
2174251538Srpaulo	urtwn_write_2(sc, R92C_CR, reg);
2175251538Srpaulo
2176251538Srpaulo	urtwn_write_1(sc, 0xfe10, 0x19);
2177251538Srpaulo	return (0);
2178251538Srpaulo}
2179251538Srpaulo
2180251538Srpaulostatic int
2181264912Skevlourtwn_r88e_power_on(struct urtwn_softc *sc)
2182264912Skevlo{
2183264912Skevlo	uint8_t val;
2184264912Skevlo	uint32_t reg;
2185264912Skevlo	int ntries;
2186264912Skevlo
2187264912Skevlo	/* Wait for power ready bit. */
2188264912Skevlo	for (ntries = 0; ntries < 5000; ntries++) {
2189264912Skevlo		val = urtwn_read_1(sc, 0x6) & 0x2;
2190264912Skevlo		if (val == 0x2)
2191264912Skevlo			break;
2192266472Shselasky		urtwn_ms_delay(sc);
2193264912Skevlo	}
2194264912Skevlo	if (ntries == 5000) {
2195264912Skevlo		device_printf(sc->sc_dev,
2196264912Skevlo		    "timeout waiting for chip power up\n");
2197264912Skevlo		return (ETIMEDOUT);
2198264912Skevlo	}
2199264912Skevlo
2200264912Skevlo	/* Reset BB. */
2201264912Skevlo	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
2202264912Skevlo	    urtwn_read_1(sc, R92C_SYS_FUNC_EN) & ~(R92C_SYS_FUNC_EN_BBRSTB |
2203264912Skevlo	    R92C_SYS_FUNC_EN_BB_GLB_RST));
2204264912Skevlo
2205264912Skevlo	urtwn_write_1(sc, 0x26, urtwn_read_1(sc, 0x26) | 0x80);
2206264912Skevlo
2207264912Skevlo	/* Disable HWPDN. */
2208264912Skevlo	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x80);
2209264912Skevlo
2210264912Skevlo	/* Disable WL suspend. */
2211264912Skevlo	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) & ~0x18);
2212264912Skevlo
2213264912Skevlo	urtwn_write_1(sc, 0x5, urtwn_read_1(sc, 0x5) | 0x1);
2214264912Skevlo	for (ntries = 0; ntries < 5000; ntries++) {
2215264912Skevlo		if (!(urtwn_read_1(sc, 0x5) & 0x1))
2216264912Skevlo			break;
2217266472Shselasky		urtwn_ms_delay(sc);
2218264912Skevlo	}
2219264912Skevlo	if (ntries == 5000)
2220264912Skevlo		return (ETIMEDOUT);
2221264912Skevlo
2222264912Skevlo	/* Enable LDO normal mode. */
2223264912Skevlo	urtwn_write_1(sc, 0x23, urtwn_read_1(sc, 0x23) & ~0x10);
2224264912Skevlo
2225264912Skevlo	/* Enable MAC DMA/WMAC/SCHEDULE/SEC blocks. */
2226264912Skevlo	urtwn_write_2(sc, R92C_CR, 0);
2227264912Skevlo	reg = urtwn_read_2(sc, R92C_CR);
2228264912Skevlo	reg |= R92C_CR_HCI_TXDMA_EN | R92C_CR_HCI_RXDMA_EN |
2229264912Skevlo	    R92C_CR_TXDMA_EN | R92C_CR_RXDMA_EN | R92C_CR_PROTOCOL_EN |
2230264912Skevlo	    R92C_CR_SCHEDULE_EN | R92C_CR_ENSEC | R92C_CR_CALTMR_EN;
2231264912Skevlo	urtwn_write_2(sc, R92C_CR, reg);
2232264912Skevlo
2233264912Skevlo	return (0);
2234264912Skevlo}
2235264912Skevlo
2236264912Skevlostatic int
2237251538Srpaulourtwn_llt_init(struct urtwn_softc *sc)
2238251538Srpaulo{
2239264912Skevlo	int i, error, page_count, pktbuf_count;
2240251538Srpaulo
2241264912Skevlo	page_count = (sc->chip & URTWN_CHIP_88E) ?
2242264912Skevlo	    R88E_TX_PAGE_COUNT : R92C_TX_PAGE_COUNT;
2243264912Skevlo	pktbuf_count = (sc->chip & URTWN_CHIP_88E) ?
2244264912Skevlo	    R88E_TXPKTBUF_COUNT : R92C_TXPKTBUF_COUNT;
2245264912Skevlo
2246264912Skevlo	/* Reserve pages [0; page_count]. */
2247264912Skevlo	for (i = 0; i < page_count; i++) {
2248251538Srpaulo		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
2249251538Srpaulo			return (error);
2250251538Srpaulo	}
2251251538Srpaulo	/* NB: 0xff indicates end-of-list. */
2252251538Srpaulo	if ((error = urtwn_llt_write(sc, i, 0xff)) != 0)
2253251538Srpaulo		return (error);
2254251538Srpaulo	/*
2255264912Skevlo	 * Use pages [page_count + 1; pktbuf_count - 1]
2256251538Srpaulo	 * as ring buffer.
2257251538Srpaulo	 */
2258264912Skevlo	for (++i; i < pktbuf_count - 1; i++) {
2259251538Srpaulo		if ((error = urtwn_llt_write(sc, i, i + 1)) != 0)
2260251538Srpaulo			return (error);
2261251538Srpaulo	}
2262251538Srpaulo	/* Make the last page point to the beginning of the ring buffer. */
2263264912Skevlo	error = urtwn_llt_write(sc, i, page_count + 1);
2264251538Srpaulo	return (error);
2265251538Srpaulo}
2266251538Srpaulo
2267251538Srpaulostatic void
2268251538Srpaulourtwn_fw_reset(struct urtwn_softc *sc)
2269251538Srpaulo{
2270251538Srpaulo	uint16_t reg;
2271251538Srpaulo	int ntries;
2272251538Srpaulo
2273251538Srpaulo	/* Tell 8051 to reset itself. */
2274251538Srpaulo	urtwn_write_1(sc, R92C_HMETFR + 3, 0x20);
2275251538Srpaulo
2276251538Srpaulo	/* Wait until 8051 resets by itself. */
2277251538Srpaulo	for (ntries = 0; ntries < 100; ntries++) {
2278251538Srpaulo		reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
2279251538Srpaulo		if (!(reg & R92C_SYS_FUNC_EN_CPUEN))
2280251538Srpaulo			return;
2281266472Shselasky		urtwn_ms_delay(sc);
2282251538Srpaulo	}
2283251538Srpaulo	/* Force 8051 reset. */
2284251538Srpaulo	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
2285251538Srpaulo}
2286251538Srpaulo
2287264912Skevlostatic void
2288264912Skevlourtwn_r88e_fw_reset(struct urtwn_softc *sc)
2289264912Skevlo{
2290264912Skevlo	uint16_t reg;
2291264912Skevlo
2292264912Skevlo	reg = urtwn_read_2(sc, R92C_SYS_FUNC_EN);
2293264912Skevlo	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg & ~R92C_SYS_FUNC_EN_CPUEN);
2294264912Skevlo	urtwn_write_2(sc, R92C_SYS_FUNC_EN, reg | R92C_SYS_FUNC_EN_CPUEN);
2295264912Skevlo}
2296264912Skevlo
2297251538Srpaulostatic int
2298251538Srpaulourtwn_fw_loadpage(struct urtwn_softc *sc, int page, const uint8_t *buf, int len)
2299251538Srpaulo{
2300251538Srpaulo	uint32_t reg;
2301251538Srpaulo	int off, mlen, error = 0;
2302251538Srpaulo
2303251538Srpaulo	reg = urtwn_read_4(sc, R92C_MCUFWDL);
2304251538Srpaulo	reg = RW(reg, R92C_MCUFWDL_PAGE, page);
2305251538Srpaulo	urtwn_write_4(sc, R92C_MCUFWDL, reg);
2306251538Srpaulo
2307251538Srpaulo	off = R92C_FW_START_ADDR;
2308251538Srpaulo	while (len > 0) {
2309251538Srpaulo		if (len > 196)
2310251538Srpaulo			mlen = 196;
2311251538Srpaulo		else if (len > 4)
2312251538Srpaulo			mlen = 4;
2313251538Srpaulo		else
2314251538Srpaulo			mlen = 1;
2315251538Srpaulo		/* XXX fix this deconst */
2316251538Srpaulo		error = urtwn_write_region_1(sc, off,
2317251538Srpaulo		    __DECONST(uint8_t *, buf), mlen);
2318251538Srpaulo		if (error != 0)
2319251538Srpaulo			break;
2320251538Srpaulo		off += mlen;
2321251538Srpaulo		buf += mlen;
2322251538Srpaulo		len -= mlen;
2323251538Srpaulo	}
2324251538Srpaulo	return (error);
2325251538Srpaulo}
2326251538Srpaulo
2327251538Srpaulostatic int
2328251538Srpaulourtwn_load_firmware(struct urtwn_softc *sc)
2329251538Srpaulo{
2330251538Srpaulo	const struct firmware *fw;
2331251538Srpaulo	const struct r92c_fw_hdr *hdr;
2332251538Srpaulo	const char *imagename;
2333251538Srpaulo	const u_char *ptr;
2334251538Srpaulo	size_t len;
2335251538Srpaulo	uint32_t reg;
2336251538Srpaulo	int mlen, ntries, page, error;
2337251538Srpaulo
2338264864Skevlo	URTWN_UNLOCK(sc);
2339251538Srpaulo	/* Read firmware image from the filesystem. */
2340264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
2341264912Skevlo		imagename = "urtwn-rtl8188eufw";
2342264912Skevlo	else if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
2343264912Skevlo		    URTWN_CHIP_UMC_A_CUT)
2344251538Srpaulo		imagename = "urtwn-rtl8192cfwU";
2345251538Srpaulo	else
2346251538Srpaulo		imagename = "urtwn-rtl8192cfwT";
2347251538Srpaulo
2348251538Srpaulo	fw = firmware_get(imagename);
2349264864Skevlo	URTWN_LOCK(sc);
2350251538Srpaulo	if (fw == NULL) {
2351251538Srpaulo		device_printf(sc->sc_dev,
2352251538Srpaulo		    "failed loadfirmware of file %s\n", imagename);
2353251538Srpaulo		return (ENOENT);
2354251538Srpaulo	}
2355251538Srpaulo
2356251538Srpaulo	len = fw->datasize;
2357251538Srpaulo
2358251538Srpaulo	if (len < sizeof(*hdr)) {
2359251538Srpaulo		device_printf(sc->sc_dev, "firmware too short\n");
2360251538Srpaulo		error = EINVAL;
2361251538Srpaulo		goto fail;
2362251538Srpaulo	}
2363251538Srpaulo	ptr = fw->data;
2364251538Srpaulo	hdr = (const struct r92c_fw_hdr *)ptr;
2365251538Srpaulo	/* Check if there is a valid FW header and skip it. */
2366251538Srpaulo	if ((le16toh(hdr->signature) >> 4) == 0x88c ||
2367264912Skevlo	    (le16toh(hdr->signature) >> 4) == 0x88e ||
2368251538Srpaulo	    (le16toh(hdr->signature) >> 4) == 0x92c) {
2369251538Srpaulo		DPRINTF("FW V%d.%d %02d-%02d %02d:%02d\n",
2370251538Srpaulo		    le16toh(hdr->version), le16toh(hdr->subversion),
2371251538Srpaulo		    hdr->month, hdr->date, hdr->hour, hdr->minute);
2372251538Srpaulo		ptr += sizeof(*hdr);
2373251538Srpaulo		len -= sizeof(*hdr);
2374251538Srpaulo	}
2375251538Srpaulo
2376264912Skevlo	if (urtwn_read_1(sc, R92C_MCUFWDL) & R92C_MCUFWDL_RAM_DL_SEL) {
2377264912Skevlo		if (sc->chip & URTWN_CHIP_88E)
2378264912Skevlo			urtwn_r88e_fw_reset(sc);
2379264912Skevlo		else
2380264912Skevlo			urtwn_fw_reset(sc);
2381251538Srpaulo		urtwn_write_1(sc, R92C_MCUFWDL, 0);
2382251538Srpaulo	}
2383264912Skevlo
2384268487Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
2385268487Skevlo		urtwn_write_2(sc, R92C_SYS_FUNC_EN,
2386268487Skevlo		    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
2387268487Skevlo		    R92C_SYS_FUNC_EN_CPUEN);
2388268487Skevlo	}
2389251538Srpaulo	urtwn_write_1(sc, R92C_MCUFWDL,
2390251538Srpaulo	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_EN);
2391251538Srpaulo	urtwn_write_1(sc, R92C_MCUFWDL + 2,
2392251538Srpaulo	    urtwn_read_1(sc, R92C_MCUFWDL + 2) & ~0x08);
2393251538Srpaulo
2394263154Skevlo	/* Reset the FWDL checksum. */
2395263154Skevlo	urtwn_write_1(sc, R92C_MCUFWDL,
2396263154Skevlo	    urtwn_read_1(sc, R92C_MCUFWDL) | R92C_MCUFWDL_CHKSUM_RPT);
2397263154Skevlo
2398251538Srpaulo	for (page = 0; len > 0; page++) {
2399251538Srpaulo		mlen = min(len, R92C_FW_PAGE_SIZE);
2400251538Srpaulo		error = urtwn_fw_loadpage(sc, page, ptr, mlen);
2401251538Srpaulo		if (error != 0) {
2402251538Srpaulo			device_printf(sc->sc_dev,
2403251538Srpaulo			    "could not load firmware page\n");
2404251538Srpaulo			goto fail;
2405251538Srpaulo		}
2406251538Srpaulo		ptr += mlen;
2407251538Srpaulo		len -= mlen;
2408251538Srpaulo	}
2409251538Srpaulo	urtwn_write_1(sc, R92C_MCUFWDL,
2410251538Srpaulo	    urtwn_read_1(sc, R92C_MCUFWDL) & ~R92C_MCUFWDL_EN);
2411251538Srpaulo	urtwn_write_1(sc, R92C_MCUFWDL + 1, 0);
2412251538Srpaulo
2413251538Srpaulo	/* Wait for checksum report. */
2414251538Srpaulo	for (ntries = 0; ntries < 1000; ntries++) {
2415251538Srpaulo		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_CHKSUM_RPT)
2416251538Srpaulo			break;
2417266472Shselasky		urtwn_ms_delay(sc);
2418251538Srpaulo	}
2419251538Srpaulo	if (ntries == 1000) {
2420251538Srpaulo		device_printf(sc->sc_dev,
2421251538Srpaulo		    "timeout waiting for checksum report\n");
2422251538Srpaulo		error = ETIMEDOUT;
2423251538Srpaulo		goto fail;
2424251538Srpaulo	}
2425251538Srpaulo
2426251538Srpaulo	reg = urtwn_read_4(sc, R92C_MCUFWDL);
2427251538Srpaulo	reg = (reg & ~R92C_MCUFWDL_WINTINI_RDY) | R92C_MCUFWDL_RDY;
2428251538Srpaulo	urtwn_write_4(sc, R92C_MCUFWDL, reg);
2429264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
2430264912Skevlo		urtwn_r88e_fw_reset(sc);
2431251538Srpaulo	/* Wait for firmware readiness. */
2432251538Srpaulo	for (ntries = 0; ntries < 1000; ntries++) {
2433251538Srpaulo		if (urtwn_read_4(sc, R92C_MCUFWDL) & R92C_MCUFWDL_WINTINI_RDY)
2434251538Srpaulo			break;
2435266472Shselasky		urtwn_ms_delay(sc);
2436251538Srpaulo	}
2437251538Srpaulo	if (ntries == 1000) {
2438251538Srpaulo		device_printf(sc->sc_dev,
2439251538Srpaulo		    "timeout waiting for firmware readiness\n");
2440251538Srpaulo		error = ETIMEDOUT;
2441251538Srpaulo		goto fail;
2442251538Srpaulo	}
2443251538Srpaulofail:
2444251538Srpaulo	firmware_put(fw, FIRMWARE_UNLOAD);
2445251538Srpaulo	return (error);
2446251538Srpaulo}
2447251538Srpaulo
2448264912Skevlostatic __inline int
2449251538Srpaulourtwn_dma_init(struct urtwn_softc *sc)
2450251538Srpaulo{
2451264912Skevlo
2452264912Skevlo	return sc->sc_dma_init(sc);
2453264912Skevlo}
2454264912Skevlo
2455264912Skevlostatic int
2456264912Skevlourtwn_r92c_dma_init(struct urtwn_softc *sc)
2457264912Skevlo{
2458251538Srpaulo	int hashq, hasnq, haslq, nqueues, nqpages, nrempages;
2459251538Srpaulo	uint32_t reg;
2460251538Srpaulo	int error;
2461251538Srpaulo
2462251538Srpaulo	/* Initialize LLT table. */
2463251538Srpaulo	error = urtwn_llt_init(sc);
2464251538Srpaulo	if (error != 0)
2465251538Srpaulo		return (error);
2466251538Srpaulo
2467251538Srpaulo	/* Get Tx queues to USB endpoints mapping. */
2468251538Srpaulo	hashq = hasnq = haslq = 0;
2469251538Srpaulo	reg = urtwn_read_2(sc, R92C_USB_EP + 1);
2470251538Srpaulo	DPRINTFN(2, "USB endpoints mapping 0x%x\n", reg);
2471251538Srpaulo	if (MS(reg, R92C_USB_EP_HQ) != 0)
2472251538Srpaulo		hashq = 1;
2473251538Srpaulo	if (MS(reg, R92C_USB_EP_NQ) != 0)
2474251538Srpaulo		hasnq = 1;
2475251538Srpaulo	if (MS(reg, R92C_USB_EP_LQ) != 0)
2476251538Srpaulo		haslq = 1;
2477251538Srpaulo	nqueues = hashq + hasnq + haslq;
2478251538Srpaulo	if (nqueues == 0)
2479251538Srpaulo		return (EIO);
2480251538Srpaulo	/* Get the number of pages for each queue. */
2481251538Srpaulo	nqpages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) / nqueues;
2482251538Srpaulo	/* The remaining pages are assigned to the high priority queue. */
2483251538Srpaulo	nrempages = (R92C_TX_PAGE_COUNT - R92C_PUBQ_NPAGES) % nqueues;
2484251538Srpaulo
2485251538Srpaulo	/* Set number of pages for normal priority queue. */
2486251538Srpaulo	urtwn_write_1(sc, R92C_RQPN_NPQ, hasnq ? nqpages : 0);
2487251538Srpaulo	urtwn_write_4(sc, R92C_RQPN,
2488251538Srpaulo	    /* Set number of pages for public queue. */
2489251538Srpaulo	    SM(R92C_RQPN_PUBQ, R92C_PUBQ_NPAGES) |
2490251538Srpaulo	    /* Set number of pages for high priority queue. */
2491251538Srpaulo	    SM(R92C_RQPN_HPQ, hashq ? nqpages + nrempages : 0) |
2492251538Srpaulo	    /* Set number of pages for low priority queue. */
2493251538Srpaulo	    SM(R92C_RQPN_LPQ, haslq ? nqpages : 0) |
2494251538Srpaulo	    /* Load values. */
2495251538Srpaulo	    R92C_RQPN_LD);
2496251538Srpaulo
2497251538Srpaulo	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R92C_TX_PAGE_BOUNDARY);
2498251538Srpaulo	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R92C_TX_PAGE_BOUNDARY);
2499251538Srpaulo	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R92C_TX_PAGE_BOUNDARY);
2500251538Srpaulo	urtwn_write_1(sc, R92C_TRXFF_BNDY, R92C_TX_PAGE_BOUNDARY);
2501251538Srpaulo	urtwn_write_1(sc, R92C_TDECTRL + 1, R92C_TX_PAGE_BOUNDARY);
2502251538Srpaulo
2503251538Srpaulo	/* Set queue to USB pipe mapping. */
2504251538Srpaulo	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
2505251538Srpaulo	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
2506251538Srpaulo	if (nqueues == 1) {
2507251538Srpaulo		if (hashq)
2508251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_HQ;
2509251538Srpaulo		else if (hasnq)
2510251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_NQ;
2511251538Srpaulo		else
2512251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
2513251538Srpaulo	} else if (nqueues == 2) {
2514251538Srpaulo		/* All 2-endpoints configs have a high priority queue. */
2515251538Srpaulo		if (!hashq)
2516251538Srpaulo			return (EIO);
2517251538Srpaulo		if (hasnq)
2518251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
2519251538Srpaulo		else
2520251538Srpaulo			reg |= R92C_TRXDMA_CTRL_QMAP_HQ_LQ;
2521251538Srpaulo	} else
2522251538Srpaulo		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
2523251538Srpaulo	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
2524251538Srpaulo
2525251538Srpaulo	/* Set Tx/Rx transfer page boundary. */
2526251538Srpaulo	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x27ff);
2527251538Srpaulo
2528251538Srpaulo	/* Set Tx/Rx transfer page size. */
2529251538Srpaulo	urtwn_write_1(sc, R92C_PBP,
2530251538Srpaulo	    SM(R92C_PBP_PSRX, R92C_PBP_128) |
2531251538Srpaulo	    SM(R92C_PBP_PSTX, R92C_PBP_128));
2532251538Srpaulo	return (0);
2533251538Srpaulo}
2534251538Srpaulo
2535264912Skevlostatic int
2536264912Skevlourtwn_r88e_dma_init(struct urtwn_softc *sc)
2537264912Skevlo{
2538264912Skevlo	struct usb_interface *iface;
2539264912Skevlo	uint32_t reg;
2540264912Skevlo	int nqueues;
2541264912Skevlo	int error;
2542264912Skevlo
2543264912Skevlo	/* Initialize LLT table. */
2544264912Skevlo	error = urtwn_llt_init(sc);
2545264912Skevlo	if (error != 0)
2546264912Skevlo		return (error);
2547264912Skevlo
2548264912Skevlo	/* Get Tx queues to USB endpoints mapping. */
2549264912Skevlo	iface = usbd_get_iface(sc->sc_udev, 0);
2550264912Skevlo	nqueues = iface->idesc->bNumEndpoints - 1;
2551264912Skevlo	if (nqueues == 0)
2552264912Skevlo		return (EIO);
2553264912Skevlo
2554264912Skevlo	/* Set number of pages for normal priority queue. */
2555264912Skevlo	urtwn_write_2(sc, R92C_RQPN_NPQ, 0);
2556264912Skevlo	urtwn_write_2(sc, R92C_RQPN_NPQ, 0x000d);
2557264912Skevlo	urtwn_write_4(sc, R92C_RQPN, 0x808e000d);
2558264912Skevlo
2559264912Skevlo	urtwn_write_1(sc, R92C_TXPKTBUF_BCNQ_BDNY, R88E_TX_PAGE_BOUNDARY);
2560264912Skevlo	urtwn_write_1(sc, R92C_TXPKTBUF_MGQ_BDNY, R88E_TX_PAGE_BOUNDARY);
2561264912Skevlo	urtwn_write_1(sc, R92C_TXPKTBUF_WMAC_LBK_BF_HD, R88E_TX_PAGE_BOUNDARY);
2562264912Skevlo	urtwn_write_1(sc, R92C_TRXFF_BNDY, R88E_TX_PAGE_BOUNDARY);
2563264912Skevlo	urtwn_write_1(sc, R92C_TDECTRL + 1, R88E_TX_PAGE_BOUNDARY);
2564264912Skevlo
2565264912Skevlo	/* Set queue to USB pipe mapping. */
2566264912Skevlo	reg = urtwn_read_2(sc, R92C_TRXDMA_CTRL);
2567264912Skevlo	reg &= ~R92C_TRXDMA_CTRL_QMAP_M;
2568264912Skevlo	if (nqueues == 1)
2569264912Skevlo		reg |= R92C_TRXDMA_CTRL_QMAP_LQ;
2570264912Skevlo	else if (nqueues == 2)
2571264912Skevlo		reg |= R92C_TRXDMA_CTRL_QMAP_HQ_NQ;
2572264912Skevlo	else
2573264912Skevlo		reg |= R92C_TRXDMA_CTRL_QMAP_3EP;
2574264912Skevlo	urtwn_write_2(sc, R92C_TRXDMA_CTRL, reg);
2575264912Skevlo
2576264912Skevlo	/* Set Tx/Rx transfer page boundary. */
2577264912Skevlo	urtwn_write_2(sc, R92C_TRXFF_BNDY + 2, 0x23ff);
2578264912Skevlo
2579264912Skevlo	/* Set Tx/Rx transfer page size. */
2580264912Skevlo	urtwn_write_1(sc, R92C_PBP,
2581264912Skevlo	    SM(R92C_PBP_PSRX, R92C_PBP_128) |
2582264912Skevlo	    SM(R92C_PBP_PSTX, R92C_PBP_128));
2583264912Skevlo
2584264912Skevlo	return (0);
2585264912Skevlo}
2586264912Skevlo
2587251538Srpaulostatic void
2588251538Srpaulourtwn_mac_init(struct urtwn_softc *sc)
2589251538Srpaulo{
2590251538Srpaulo	int i;
2591251538Srpaulo
2592251538Srpaulo	/* Write MAC initialization values. */
2593264912Skevlo	if (sc->chip & URTWN_CHIP_88E) {
2594264912Skevlo		for (i = 0; i < nitems(rtl8188eu_mac); i++) {
2595264912Skevlo			urtwn_write_1(sc, rtl8188eu_mac[i].reg,
2596264912Skevlo			    rtl8188eu_mac[i].val);
2597264912Skevlo		}
2598264912Skevlo		urtwn_write_1(sc, R92C_MAX_AGGR_NUM, 0x07);
2599264912Skevlo	} else {
2600264912Skevlo		for (i = 0; i < nitems(rtl8192cu_mac); i++)
2601264912Skevlo			urtwn_write_1(sc, rtl8192cu_mac[i].reg,
2602264912Skevlo			    rtl8192cu_mac[i].val);
2603264912Skevlo	}
2604251538Srpaulo}
2605251538Srpaulo
2606251538Srpaulostatic void
2607251538Srpaulourtwn_bb_init(struct urtwn_softc *sc)
2608251538Srpaulo{
2609251538Srpaulo	const struct urtwn_bb_prog *prog;
2610251538Srpaulo	uint32_t reg;
2611264912Skevlo	uint8_t crystalcap;
2612251538Srpaulo	int i;
2613251538Srpaulo
2614251538Srpaulo	/* Enable BB and RF. */
2615251538Srpaulo	urtwn_write_2(sc, R92C_SYS_FUNC_EN,
2616251538Srpaulo	    urtwn_read_2(sc, R92C_SYS_FUNC_EN) |
2617251538Srpaulo	    R92C_SYS_FUNC_EN_BBRSTB | R92C_SYS_FUNC_EN_BB_GLB_RST |
2618251538Srpaulo	    R92C_SYS_FUNC_EN_DIO_RF);
2619251538Srpaulo
2620264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E))
2621264912Skevlo		urtwn_write_2(sc, R92C_AFE_PLL_CTRL, 0xdb83);
2622251538Srpaulo
2623251538Srpaulo	urtwn_write_1(sc, R92C_RF_CTRL,
2624251538Srpaulo	    R92C_RF_CTRL_EN | R92C_RF_CTRL_RSTB | R92C_RF_CTRL_SDMRSTB);
2625251538Srpaulo	urtwn_write_1(sc, R92C_SYS_FUNC_EN,
2626251538Srpaulo	    R92C_SYS_FUNC_EN_USBA | R92C_SYS_FUNC_EN_USBD |
2627251538Srpaulo	    R92C_SYS_FUNC_EN_BB_GLB_RST | R92C_SYS_FUNC_EN_BBRSTB);
2628251538Srpaulo
2629264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
2630264912Skevlo		urtwn_write_1(sc, R92C_LDOHCI12_CTRL, 0x0f);
2631264912Skevlo		urtwn_write_1(sc, 0x15, 0xe9);
2632264912Skevlo		urtwn_write_1(sc, R92C_AFE_XTAL_CTRL + 1, 0x80);
2633264912Skevlo	}
2634251538Srpaulo
2635251538Srpaulo	/* Select BB programming based on board type. */
2636264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
2637264912Skevlo		prog = &rtl8188eu_bb_prog;
2638264912Skevlo	else if (!(sc->chip & URTWN_CHIP_92C)) {
2639251538Srpaulo		if (sc->board_type == R92C_BOARD_TYPE_MINICARD)
2640251538Srpaulo			prog = &rtl8188ce_bb_prog;
2641251538Srpaulo		else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA)
2642251538Srpaulo			prog = &rtl8188ru_bb_prog;
2643251538Srpaulo		else
2644251538Srpaulo			prog = &rtl8188cu_bb_prog;
2645251538Srpaulo	} else {
2646251538Srpaulo		if (sc->board_type == R92C_BOARD_TYPE_MINICARD)
2647251538Srpaulo			prog = &rtl8192ce_bb_prog;
2648251538Srpaulo		else
2649251538Srpaulo			prog = &rtl8192cu_bb_prog;
2650251538Srpaulo	}
2651251538Srpaulo	/* Write BB initialization values. */
2652251538Srpaulo	for (i = 0; i < prog->count; i++) {
2653251538Srpaulo		urtwn_bb_write(sc, prog->regs[i], prog->vals[i]);
2654266472Shselasky		urtwn_ms_delay(sc);
2655251538Srpaulo	}
2656251538Srpaulo
2657251538Srpaulo	if (sc->chip & URTWN_CHIP_92C_1T2R) {
2658251538Srpaulo		/* 8192C 1T only configuration. */
2659251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_TXINFO);
2660251538Srpaulo		reg = (reg & ~0x00000003) | 0x2;
2661251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_TXINFO, reg);
2662251538Srpaulo
2663251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA1_TXINFO);
2664251538Srpaulo		reg = (reg & ~0x00300033) | 0x00200022;
2665251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA1_TXINFO, reg);
2666251538Srpaulo
2667251538Srpaulo		reg = urtwn_bb_read(sc, R92C_CCK0_AFESETTING);
2668251538Srpaulo		reg = (reg & ~0xff000000) | 0x45 << 24;
2669251538Srpaulo		urtwn_bb_write(sc, R92C_CCK0_AFESETTING, reg);
2670251538Srpaulo
2671251538Srpaulo		reg = urtwn_bb_read(sc, R92C_OFDM0_TRXPATHENA);
2672251538Srpaulo		reg = (reg & ~0x000000ff) | 0x23;
2673251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM0_TRXPATHENA, reg);
2674251538Srpaulo
2675251538Srpaulo		reg = urtwn_bb_read(sc, R92C_OFDM0_AGCPARAM1);
2676251538Srpaulo		reg = (reg & ~0x00000030) | 1 << 4;
2677251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM0_AGCPARAM1, reg);
2678251538Srpaulo
2679251538Srpaulo		reg = urtwn_bb_read(sc, 0xe74);
2680251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2681251538Srpaulo		urtwn_bb_write(sc, 0xe74, reg);
2682251538Srpaulo		reg = urtwn_bb_read(sc, 0xe78);
2683251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2684251538Srpaulo		urtwn_bb_write(sc, 0xe78, reg);
2685251538Srpaulo		reg = urtwn_bb_read(sc, 0xe7c);
2686251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2687251538Srpaulo		urtwn_bb_write(sc, 0xe7c, reg);
2688251538Srpaulo		reg = urtwn_bb_read(sc, 0xe80);
2689251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2690251538Srpaulo		urtwn_bb_write(sc, 0xe80, reg);
2691251538Srpaulo		reg = urtwn_bb_read(sc, 0xe88);
2692251538Srpaulo		reg = (reg & ~0x0c000000) | 2 << 26;
2693251538Srpaulo		urtwn_bb_write(sc, 0xe88, reg);
2694251538Srpaulo	}
2695251538Srpaulo
2696251538Srpaulo	/* Write AGC values. */
2697251538Srpaulo	for (i = 0; i < prog->agccount; i++) {
2698251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM0_AGCRSSITABLE,
2699251538Srpaulo		    prog->agcvals[i]);
2700266472Shselasky		urtwn_ms_delay(sc);
2701251538Srpaulo	}
2702251538Srpaulo
2703264912Skevlo	if (sc->chip & URTWN_CHIP_88E) {
2704264912Skevlo		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553422);
2705266472Shselasky		urtwn_ms_delay(sc);
2706264912Skevlo		urtwn_bb_write(sc, R92C_OFDM0_AGCCORE1(0), 0x69553420);
2707266472Shselasky		urtwn_ms_delay(sc);
2708264912Skevlo
2709264912Skevlo		crystalcap = sc->r88e_rom[0xb9];
2710264912Skevlo		if (crystalcap == 0xff)
2711264912Skevlo			crystalcap = 0x20;
2712264912Skevlo		crystalcap &= 0x3f;
2713264912Skevlo		reg = urtwn_bb_read(sc, R92C_AFE_XTAL_CTRL);
2714264912Skevlo		urtwn_bb_write(sc, R92C_AFE_XTAL_CTRL,
2715264912Skevlo		    RW(reg, R92C_AFE_XTAL_CTRL_ADDR,
2716264912Skevlo		    crystalcap | crystalcap << 6));
2717264912Skevlo	} else {
2718264912Skevlo		if (urtwn_bb_read(sc, R92C_HSSI_PARAM2(0)) &
2719264912Skevlo		    R92C_HSSI_PARAM2_CCK_HIPWR)
2720264912Skevlo			sc->sc_flags |= URTWN_FLAG_CCK_HIPWR;
2721264912Skevlo	}
2722251538Srpaulo}
2723251538Srpaulo
2724251538Srpaulovoid
2725251538Srpaulourtwn_rf_init(struct urtwn_softc *sc)
2726251538Srpaulo{
2727251538Srpaulo	const struct urtwn_rf_prog *prog;
2728251538Srpaulo	uint32_t reg, type;
2729251538Srpaulo	int i, j, idx, off;
2730251538Srpaulo
2731251538Srpaulo	/* Select RF programming based on board type. */
2732264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
2733264912Skevlo		prog = rtl8188eu_rf_prog;
2734264912Skevlo	else if (!(sc->chip & URTWN_CHIP_92C)) {
2735251538Srpaulo		if (sc->board_type == R92C_BOARD_TYPE_MINICARD)
2736251538Srpaulo			prog = rtl8188ce_rf_prog;
2737251538Srpaulo		else if (sc->board_type == R92C_BOARD_TYPE_HIGHPA)
2738251538Srpaulo			prog = rtl8188ru_rf_prog;
2739251538Srpaulo		else
2740251538Srpaulo			prog = rtl8188cu_rf_prog;
2741251538Srpaulo	} else
2742251538Srpaulo		prog = rtl8192ce_rf_prog;
2743251538Srpaulo
2744251538Srpaulo	for (i = 0; i < sc->nrxchains; i++) {
2745251538Srpaulo		/* Save RF_ENV control type. */
2746251538Srpaulo		idx = i / 2;
2747251538Srpaulo		off = (i % 2) * 16;
2748251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx));
2749251538Srpaulo		type = (reg >> off) & 0x10;
2750251538Srpaulo
2751251538Srpaulo		/* Set RF_ENV enable. */
2752251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
2753251538Srpaulo		reg |= 0x100000;
2754251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
2755266472Shselasky		urtwn_ms_delay(sc);
2756251538Srpaulo		/* Set RF_ENV output high. */
2757251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACEOE(i));
2758251538Srpaulo		reg |= 0x10;
2759251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFIFACEOE(i), reg);
2760266472Shselasky		urtwn_ms_delay(sc);
2761251538Srpaulo		/* Set address and data lengths of RF registers. */
2762251538Srpaulo		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
2763251538Srpaulo		reg &= ~R92C_HSSI_PARAM2_ADDR_LENGTH;
2764251538Srpaulo		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
2765266472Shselasky		urtwn_ms_delay(sc);
2766251538Srpaulo		reg = urtwn_bb_read(sc, R92C_HSSI_PARAM2(i));
2767251538Srpaulo		reg &= ~R92C_HSSI_PARAM2_DATA_LENGTH;
2768251538Srpaulo		urtwn_bb_write(sc, R92C_HSSI_PARAM2(i), reg);
2769266472Shselasky		urtwn_ms_delay(sc);
2770251538Srpaulo
2771251538Srpaulo		/* Write RF initialization values for this chain. */
2772251538Srpaulo		for (j = 0; j < prog[i].count; j++) {
2773251538Srpaulo			if (prog[i].regs[j] >= 0xf9 &&
2774251538Srpaulo			    prog[i].regs[j] <= 0xfe) {
2775251538Srpaulo				/*
2776251538Srpaulo				 * These are fake RF registers offsets that
2777251538Srpaulo				 * indicate a delay is required.
2778251538Srpaulo				 */
2779266472Shselasky				usb_pause_mtx(&sc->sc_mtx, hz / 20);	/* 50ms */
2780251538Srpaulo				continue;
2781251538Srpaulo			}
2782251538Srpaulo			urtwn_rf_write(sc, i, prog[i].regs[j],
2783251538Srpaulo			    prog[i].vals[j]);
2784266472Shselasky			urtwn_ms_delay(sc);
2785251538Srpaulo		}
2786251538Srpaulo
2787251538Srpaulo		/* Restore RF_ENV control type. */
2788251538Srpaulo		reg = urtwn_bb_read(sc, R92C_FPGA0_RFIFACESW(idx));
2789251538Srpaulo		reg &= ~(0x10 << off) | (type << off);
2790251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFIFACESW(idx), reg);
2791251538Srpaulo
2792251538Srpaulo		/* Cache RF register CHNLBW. */
2793251538Srpaulo		sc->rf_chnlbw[i] = urtwn_rf_read(sc, i, R92C_RF_CHNLBW);
2794251538Srpaulo	}
2795251538Srpaulo
2796251538Srpaulo	if ((sc->chip & (URTWN_CHIP_UMC_A_CUT | URTWN_CHIP_92C)) ==
2797251538Srpaulo	    URTWN_CHIP_UMC_A_CUT) {
2798251538Srpaulo		urtwn_rf_write(sc, 0, R92C_RF_RX_G1, 0x30255);
2799251538Srpaulo		urtwn_rf_write(sc, 0, R92C_RF_RX_G2, 0x50a00);
2800251538Srpaulo	}
2801251538Srpaulo}
2802251538Srpaulo
2803251538Srpaulostatic void
2804251538Srpaulourtwn_cam_init(struct urtwn_softc *sc)
2805251538Srpaulo{
2806251538Srpaulo	/* Invalidate all CAM entries. */
2807251538Srpaulo	urtwn_write_4(sc, R92C_CAMCMD,
2808251538Srpaulo	    R92C_CAMCMD_POLLING | R92C_CAMCMD_CLR);
2809251538Srpaulo}
2810251538Srpaulo
2811251538Srpaulostatic void
2812251538Srpaulourtwn_pa_bias_init(struct urtwn_softc *sc)
2813251538Srpaulo{
2814251538Srpaulo	uint8_t reg;
2815251538Srpaulo	int i;
2816251538Srpaulo
2817251538Srpaulo	for (i = 0; i < sc->nrxchains; i++) {
2818251538Srpaulo		if (sc->pa_setting & (1 << i))
2819251538Srpaulo			continue;
2820251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x0f406);
2821251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x4f406);
2822251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_IPA, 0x8f406);
2823251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_IPA, 0xcf406);
2824251538Srpaulo	}
2825251538Srpaulo	if (!(sc->pa_setting & 0x10)) {
2826251538Srpaulo		reg = urtwn_read_1(sc, 0x16);
2827251538Srpaulo		reg = (reg & ~0xf0) | 0x90;
2828251538Srpaulo		urtwn_write_1(sc, 0x16, reg);
2829251538Srpaulo	}
2830251538Srpaulo}
2831251538Srpaulo
2832251538Srpaulostatic void
2833251538Srpaulourtwn_rxfilter_init(struct urtwn_softc *sc)
2834251538Srpaulo{
2835251538Srpaulo	/* Initialize Rx filter. */
2836251538Srpaulo	/* TODO: use better filter for monitor mode. */
2837251538Srpaulo	urtwn_write_4(sc, R92C_RCR,
2838251538Srpaulo	    R92C_RCR_AAP | R92C_RCR_APM | R92C_RCR_AM | R92C_RCR_AB |
2839251538Srpaulo	    R92C_RCR_APP_ICV | R92C_RCR_AMF | R92C_RCR_HTC_LOC_CTRL |
2840251538Srpaulo	    R92C_RCR_APP_MIC | R92C_RCR_APP_PHYSTS);
2841251538Srpaulo	/* Accept all multicast frames. */
2842251538Srpaulo	urtwn_write_4(sc, R92C_MAR + 0, 0xffffffff);
2843251538Srpaulo	urtwn_write_4(sc, R92C_MAR + 4, 0xffffffff);
2844251538Srpaulo	/* Accept all management frames. */
2845251538Srpaulo	urtwn_write_2(sc, R92C_RXFLTMAP0, 0xffff);
2846251538Srpaulo	/* Reject all control frames. */
2847251538Srpaulo	urtwn_write_2(sc, R92C_RXFLTMAP1, 0x0000);
2848251538Srpaulo	/* Accept all data frames. */
2849251538Srpaulo	urtwn_write_2(sc, R92C_RXFLTMAP2, 0xffff);
2850251538Srpaulo}
2851251538Srpaulo
2852251538Srpaulostatic void
2853251538Srpaulourtwn_edca_init(struct urtwn_softc *sc)
2854251538Srpaulo{
2855251538Srpaulo	urtwn_write_2(sc, R92C_SPEC_SIFS, 0x100a);
2856251538Srpaulo	urtwn_write_2(sc, R92C_MAC_SPEC_SIFS, 0x100a);
2857251538Srpaulo	urtwn_write_2(sc, R92C_SIFS_CCK, 0x100a);
2858251538Srpaulo	urtwn_write_2(sc, R92C_SIFS_OFDM, 0x100a);
2859251538Srpaulo	urtwn_write_4(sc, R92C_EDCA_BE_PARAM, 0x005ea42b);
2860251538Srpaulo	urtwn_write_4(sc, R92C_EDCA_BK_PARAM, 0x0000a44f);
2861251538Srpaulo	urtwn_write_4(sc, R92C_EDCA_VI_PARAM, 0x005ea324);
2862251538Srpaulo	urtwn_write_4(sc, R92C_EDCA_VO_PARAM, 0x002fa226);
2863251538Srpaulo}
2864251538Srpaulo
2865251538Srpaulovoid
2866251538Srpaulourtwn_write_txpower(struct urtwn_softc *sc, int chain,
2867251538Srpaulo    uint16_t power[URTWN_RIDX_COUNT])
2868251538Srpaulo{
2869251538Srpaulo	uint32_t reg;
2870251538Srpaulo
2871251538Srpaulo	/* Write per-CCK rate Tx power. */
2872251538Srpaulo	if (chain == 0) {
2873251538Srpaulo		reg = urtwn_bb_read(sc, R92C_TXAGC_A_CCK1_MCS32);
2874251538Srpaulo		reg = RW(reg, R92C_TXAGC_A_CCK1,  power[0]);
2875251538Srpaulo		urtwn_bb_write(sc, R92C_TXAGC_A_CCK1_MCS32, reg);
2876251538Srpaulo		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
2877251538Srpaulo		reg = RW(reg, R92C_TXAGC_A_CCK2,  power[1]);
2878251538Srpaulo		reg = RW(reg, R92C_TXAGC_A_CCK55, power[2]);
2879251538Srpaulo		reg = RW(reg, R92C_TXAGC_A_CCK11, power[3]);
2880251538Srpaulo		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
2881251538Srpaulo	} else {
2882251538Srpaulo		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK1_55_MCS32);
2883251538Srpaulo		reg = RW(reg, R92C_TXAGC_B_CCK1,  power[0]);
2884251538Srpaulo		reg = RW(reg, R92C_TXAGC_B_CCK2,  power[1]);
2885251538Srpaulo		reg = RW(reg, R92C_TXAGC_B_CCK55, power[2]);
2886251538Srpaulo		urtwn_bb_write(sc, R92C_TXAGC_B_CCK1_55_MCS32, reg);
2887251538Srpaulo		reg = urtwn_bb_read(sc, R92C_TXAGC_B_CCK11_A_CCK2_11);
2888251538Srpaulo		reg = RW(reg, R92C_TXAGC_B_CCK11, power[3]);
2889251538Srpaulo		urtwn_bb_write(sc, R92C_TXAGC_B_CCK11_A_CCK2_11, reg);
2890251538Srpaulo	}
2891251538Srpaulo	/* Write per-OFDM rate Tx power. */
2892251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_RATE18_06(chain),
2893251538Srpaulo	    SM(R92C_TXAGC_RATE06, power[ 4]) |
2894251538Srpaulo	    SM(R92C_TXAGC_RATE09, power[ 5]) |
2895251538Srpaulo	    SM(R92C_TXAGC_RATE12, power[ 6]) |
2896251538Srpaulo	    SM(R92C_TXAGC_RATE18, power[ 7]));
2897251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_RATE54_24(chain),
2898251538Srpaulo	    SM(R92C_TXAGC_RATE24, power[ 8]) |
2899251538Srpaulo	    SM(R92C_TXAGC_RATE36, power[ 9]) |
2900251538Srpaulo	    SM(R92C_TXAGC_RATE48, power[10]) |
2901251538Srpaulo	    SM(R92C_TXAGC_RATE54, power[11]));
2902251538Srpaulo	/* Write per-MCS Tx power. */
2903251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_MCS03_MCS00(chain),
2904251538Srpaulo	    SM(R92C_TXAGC_MCS00,  power[12]) |
2905251538Srpaulo	    SM(R92C_TXAGC_MCS01,  power[13]) |
2906251538Srpaulo	    SM(R92C_TXAGC_MCS02,  power[14]) |
2907251538Srpaulo	    SM(R92C_TXAGC_MCS03,  power[15]));
2908251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_MCS07_MCS04(chain),
2909251538Srpaulo	    SM(R92C_TXAGC_MCS04,  power[16]) |
2910251538Srpaulo	    SM(R92C_TXAGC_MCS05,  power[17]) |
2911251538Srpaulo	    SM(R92C_TXAGC_MCS06,  power[18]) |
2912251538Srpaulo	    SM(R92C_TXAGC_MCS07,  power[19]));
2913251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_MCS11_MCS08(chain),
2914251538Srpaulo	    SM(R92C_TXAGC_MCS08,  power[20]) |
2915261506Skevlo	    SM(R92C_TXAGC_MCS09,  power[21]) |
2916251538Srpaulo	    SM(R92C_TXAGC_MCS10,  power[22]) |
2917251538Srpaulo	    SM(R92C_TXAGC_MCS11,  power[23]));
2918251538Srpaulo	urtwn_bb_write(sc, R92C_TXAGC_MCS15_MCS12(chain),
2919251538Srpaulo	    SM(R92C_TXAGC_MCS12,  power[24]) |
2920251538Srpaulo	    SM(R92C_TXAGC_MCS13,  power[25]) |
2921251538Srpaulo	    SM(R92C_TXAGC_MCS14,  power[26]) |
2922251538Srpaulo	    SM(R92C_TXAGC_MCS15,  power[27]));
2923251538Srpaulo}
2924251538Srpaulo
2925251538Srpaulovoid
2926251538Srpaulourtwn_get_txpower(struct urtwn_softc *sc, int chain,
2927251538Srpaulo    struct ieee80211_channel *c, struct ieee80211_channel *extc,
2928251538Srpaulo    uint16_t power[URTWN_RIDX_COUNT])
2929251538Srpaulo{
2930251538Srpaulo	struct ieee80211com *ic = sc->sc_ifp->if_l2com;
2931251538Srpaulo	struct r92c_rom *rom = &sc->rom;
2932251538Srpaulo	uint16_t cckpow, ofdmpow, htpow, diff, max;
2933251538Srpaulo	const struct urtwn_txpwr *base;
2934251538Srpaulo	int ridx, chan, group;
2935251538Srpaulo
2936251538Srpaulo	/* Determine channel group. */
2937251538Srpaulo	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
2938251538Srpaulo	if (chan <= 3)
2939251538Srpaulo		group = 0;
2940251538Srpaulo	else if (chan <= 9)
2941251538Srpaulo		group = 1;
2942251538Srpaulo	else
2943251538Srpaulo		group = 2;
2944251538Srpaulo
2945251538Srpaulo	/* Get original Tx power based on board type and RF chain. */
2946251538Srpaulo	if (!(sc->chip & URTWN_CHIP_92C)) {
2947251538Srpaulo		if (sc->board_type == R92C_BOARD_TYPE_HIGHPA)
2948251538Srpaulo			base = &rtl8188ru_txagc[chain];
2949251538Srpaulo		else
2950251538Srpaulo			base = &rtl8192cu_txagc[chain];
2951251538Srpaulo	} else
2952251538Srpaulo		base = &rtl8192cu_txagc[chain];
2953251538Srpaulo
2954251538Srpaulo	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
2955251538Srpaulo	if (sc->regulatory == 0) {
2956251538Srpaulo		for (ridx = 0; ridx <= 3; ridx++)
2957251538Srpaulo			power[ridx] = base->pwr[0][ridx];
2958251538Srpaulo	}
2959251538Srpaulo	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
2960251538Srpaulo		if (sc->regulatory == 3) {
2961251538Srpaulo			power[ridx] = base->pwr[0][ridx];
2962251538Srpaulo			/* Apply vendor limits. */
2963251538Srpaulo			if (extc != NULL)
2964251538Srpaulo				max = rom->ht40_max_pwr[group];
2965251538Srpaulo			else
2966251538Srpaulo				max = rom->ht20_max_pwr[group];
2967251538Srpaulo			max = (max >> (chain * 4)) & 0xf;
2968251538Srpaulo			if (power[ridx] > max)
2969251538Srpaulo				power[ridx] = max;
2970251538Srpaulo		} else if (sc->regulatory == 1) {
2971251538Srpaulo			if (extc == NULL)
2972251538Srpaulo				power[ridx] = base->pwr[group][ridx];
2973251538Srpaulo		} else if (sc->regulatory != 2)
2974251538Srpaulo			power[ridx] = base->pwr[0][ridx];
2975251538Srpaulo	}
2976251538Srpaulo
2977251538Srpaulo	/* Compute per-CCK rate Tx power. */
2978251538Srpaulo	cckpow = rom->cck_tx_pwr[chain][group];
2979251538Srpaulo	for (ridx = 0; ridx <= 3; ridx++) {
2980251538Srpaulo		power[ridx] += cckpow;
2981251538Srpaulo		if (power[ridx] > R92C_MAX_TX_PWR)
2982251538Srpaulo			power[ridx] = R92C_MAX_TX_PWR;
2983251538Srpaulo	}
2984251538Srpaulo
2985251538Srpaulo	htpow = rom->ht40_1s_tx_pwr[chain][group];
2986251538Srpaulo	if (sc->ntxchains > 1) {
2987251538Srpaulo		/* Apply reduction for 2 spatial streams. */
2988251538Srpaulo		diff = rom->ht40_2s_tx_pwr_diff[group];
2989251538Srpaulo		diff = (diff >> (chain * 4)) & 0xf;
2990251538Srpaulo		htpow = (htpow > diff) ? htpow - diff : 0;
2991251538Srpaulo	}
2992251538Srpaulo
2993251538Srpaulo	/* Compute per-OFDM rate Tx power. */
2994251538Srpaulo	diff = rom->ofdm_tx_pwr_diff[group];
2995251538Srpaulo	diff = (diff >> (chain * 4)) & 0xf;
2996251538Srpaulo	ofdmpow = htpow + diff;	/* HT->OFDM correction. */
2997251538Srpaulo	for (ridx = 4; ridx <= 11; ridx++) {
2998251538Srpaulo		power[ridx] += ofdmpow;
2999251538Srpaulo		if (power[ridx] > R92C_MAX_TX_PWR)
3000251538Srpaulo			power[ridx] = R92C_MAX_TX_PWR;
3001251538Srpaulo	}
3002251538Srpaulo
3003251538Srpaulo	/* Compute per-MCS Tx power. */
3004251538Srpaulo	if (extc == NULL) {
3005251538Srpaulo		diff = rom->ht20_tx_pwr_diff[group];
3006251538Srpaulo		diff = (diff >> (chain * 4)) & 0xf;
3007251538Srpaulo		htpow += diff;	/* HT40->HT20 correction. */
3008251538Srpaulo	}
3009251538Srpaulo	for (ridx = 12; ridx <= 27; ridx++) {
3010251538Srpaulo		power[ridx] += htpow;
3011251538Srpaulo		if (power[ridx] > R92C_MAX_TX_PWR)
3012251538Srpaulo			power[ridx] = R92C_MAX_TX_PWR;
3013251538Srpaulo	}
3014251538Srpaulo#ifdef URTWN_DEBUG
3015251538Srpaulo	if (urtwn_debug >= 4) {
3016251538Srpaulo		/* Dump per-rate Tx power values. */
3017251538Srpaulo		printf("Tx power for chain %d:\n", chain);
3018251538Srpaulo		for (ridx = 0; ridx < URTWN_RIDX_COUNT; ridx++)
3019251538Srpaulo			printf("Rate %d = %u\n", ridx, power[ridx]);
3020251538Srpaulo	}
3021251538Srpaulo#endif
3022251538Srpaulo}
3023251538Srpaulo
3024251538Srpaulovoid
3025264912Skevlourtwn_r88e_get_txpower(struct urtwn_softc *sc, int chain,
3026264912Skevlo    struct ieee80211_channel *c, struct ieee80211_channel *extc,
3027264912Skevlo    uint16_t power[URTWN_RIDX_COUNT])
3028264912Skevlo{
3029264912Skevlo	struct ieee80211com *ic = sc->sc_ifp->if_l2com;
3030264912Skevlo	uint16_t cckpow, ofdmpow, bw20pow, htpow;
3031264912Skevlo	const struct urtwn_r88e_txpwr *base;
3032264912Skevlo	int ridx, chan, group;
3033264912Skevlo
3034264912Skevlo	/* Determine channel group. */
3035264912Skevlo	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
3036264912Skevlo	if (chan <= 2)
3037264912Skevlo		group = 0;
3038264912Skevlo	else if (chan <= 5)
3039264912Skevlo		group = 1;
3040264912Skevlo	else if (chan <= 8)
3041264912Skevlo		group = 2;
3042264912Skevlo	else if (chan <= 11)
3043264912Skevlo		group = 3;
3044264912Skevlo	else if (chan <= 13)
3045264912Skevlo		group = 4;
3046264912Skevlo	else
3047264912Skevlo		group = 5;
3048264912Skevlo
3049264912Skevlo	/* Get original Tx power based on board type and RF chain. */
3050264912Skevlo	base = &rtl8188eu_txagc[chain];
3051264912Skevlo
3052264912Skevlo	memset(power, 0, URTWN_RIDX_COUNT * sizeof(power[0]));
3053264912Skevlo	if (sc->regulatory == 0) {
3054264912Skevlo		for (ridx = 0; ridx <= 3; ridx++)
3055264912Skevlo			power[ridx] = base->pwr[0][ridx];
3056264912Skevlo	}
3057264912Skevlo	for (ridx = 4; ridx < URTWN_RIDX_COUNT; ridx++) {
3058264912Skevlo		if (sc->regulatory == 3)
3059264912Skevlo			power[ridx] = base->pwr[0][ridx];
3060264912Skevlo		else if (sc->regulatory == 1) {
3061264912Skevlo			if (extc == NULL)
3062264912Skevlo				power[ridx] = base->pwr[group][ridx];
3063264912Skevlo		} else if (sc->regulatory != 2)
3064264912Skevlo			power[ridx] = base->pwr[0][ridx];
3065264912Skevlo	}
3066264912Skevlo
3067264912Skevlo	/* Compute per-CCK rate Tx power. */
3068264912Skevlo	cckpow = sc->cck_tx_pwr[group];
3069264912Skevlo	for (ridx = 0; ridx <= 3; ridx++) {
3070264912Skevlo		power[ridx] += cckpow;
3071264912Skevlo		if (power[ridx] > R92C_MAX_TX_PWR)
3072264912Skevlo			power[ridx] = R92C_MAX_TX_PWR;
3073264912Skevlo	}
3074264912Skevlo
3075264912Skevlo	htpow = sc->ht40_tx_pwr[group];
3076264912Skevlo
3077264912Skevlo	/* Compute per-OFDM rate Tx power. */
3078264912Skevlo	ofdmpow = htpow + sc->ofdm_tx_pwr_diff;
3079264912Skevlo	for (ridx = 4; ridx <= 11; ridx++) {
3080264912Skevlo		power[ridx] += ofdmpow;
3081264912Skevlo		if (power[ridx] > R92C_MAX_TX_PWR)
3082264912Skevlo			power[ridx] = R92C_MAX_TX_PWR;
3083264912Skevlo	}
3084264912Skevlo
3085264912Skevlo	bw20pow = htpow + sc->bw20_tx_pwr_diff;
3086264912Skevlo	for (ridx = 12; ridx <= 27; ridx++) {
3087264912Skevlo		power[ridx] += bw20pow;
3088264912Skevlo		if (power[ridx] > R92C_MAX_TX_PWR)
3089264912Skevlo			power[ridx] = R92C_MAX_TX_PWR;
3090264912Skevlo	}
3091264912Skevlo}
3092264912Skevlo
3093264912Skevlovoid
3094251538Srpaulourtwn_set_txpower(struct urtwn_softc *sc, struct ieee80211_channel *c,
3095251538Srpaulo    struct ieee80211_channel *extc)
3096251538Srpaulo{
3097251538Srpaulo	uint16_t power[URTWN_RIDX_COUNT];
3098251538Srpaulo	int i;
3099251538Srpaulo
3100251538Srpaulo	for (i = 0; i < sc->ntxchains; i++) {
3101251538Srpaulo		/* Compute per-rate Tx power values. */
3102264912Skevlo		if (sc->chip & URTWN_CHIP_88E)
3103264912Skevlo			urtwn_r88e_get_txpower(sc, i, c, extc, power);
3104264912Skevlo		else
3105264912Skevlo			urtwn_get_txpower(sc, i, c, extc, power);
3106251538Srpaulo		/* Write per-rate Tx power values to hardware. */
3107251538Srpaulo		urtwn_write_txpower(sc, i, power);
3108251538Srpaulo	}
3109251538Srpaulo}
3110251538Srpaulo
3111251538Srpaulostatic void
3112251538Srpaulourtwn_scan_start(struct ieee80211com *ic)
3113251538Srpaulo{
3114251538Srpaulo	/* XXX do nothing?  */
3115251538Srpaulo}
3116251538Srpaulo
3117251538Srpaulostatic void
3118251538Srpaulourtwn_scan_end(struct ieee80211com *ic)
3119251538Srpaulo{
3120251538Srpaulo	/* XXX do nothing?  */
3121251538Srpaulo}
3122251538Srpaulo
3123251538Srpaulostatic void
3124251538Srpaulourtwn_set_channel(struct ieee80211com *ic)
3125251538Srpaulo{
3126251538Srpaulo	struct urtwn_softc *sc = ic->ic_ifp->if_softc;
3127251538Srpaulo
3128251538Srpaulo	URTWN_LOCK(sc);
3129251538Srpaulo	urtwn_set_chan(sc, ic->ic_curchan, NULL);
3130251538Srpaulo	URTWN_UNLOCK(sc);
3131251538Srpaulo}
3132251538Srpaulo
3133251538Srpaulostatic void
3134251538Srpaulourtwn_update_mcast(struct ifnet *ifp)
3135251538Srpaulo{
3136251538Srpaulo	/* XXX do nothing?  */
3137251538Srpaulo}
3138251538Srpaulo
3139251538Srpaulostatic void
3140251538Srpaulourtwn_set_chan(struct urtwn_softc *sc, struct ieee80211_channel *c,
3141251538Srpaulo    struct ieee80211_channel *extc)
3142251538Srpaulo{
3143251538Srpaulo	struct ieee80211com *ic = sc->sc_ifp->if_l2com;
3144251538Srpaulo	uint32_t reg;
3145251538Srpaulo	u_int chan;
3146251538Srpaulo	int i;
3147251538Srpaulo
3148251538Srpaulo	chan = ieee80211_chan2ieee(ic, c);	/* XXX center freq! */
3149251538Srpaulo	if (chan == 0 || chan == IEEE80211_CHAN_ANY) {
3150251538Srpaulo		device_printf(sc->sc_dev,
3151251538Srpaulo		    "%s: invalid channel %x\n", __func__, chan);
3152251538Srpaulo		return;
3153251538Srpaulo	}
3154251538Srpaulo
3155251538Srpaulo	/* Set Tx power for this new channel. */
3156251538Srpaulo	urtwn_set_txpower(sc, c, extc);
3157251538Srpaulo
3158251538Srpaulo	for (i = 0; i < sc->nrxchains; i++) {
3159251538Srpaulo		urtwn_rf_write(sc, i, R92C_RF_CHNLBW,
3160251538Srpaulo		    RW(sc->rf_chnlbw[i], R92C_RF_CHNLBW_CHNL, chan));
3161251538Srpaulo	}
3162251538Srpaulo#ifndef IEEE80211_NO_HT
3163251538Srpaulo	if (extc != NULL) {
3164251538Srpaulo		/* Is secondary channel below or above primary? */
3165251538Srpaulo		int prichlo = c->ic_freq < extc->ic_freq;
3166251538Srpaulo
3167251538Srpaulo		urtwn_write_1(sc, R92C_BWOPMODE,
3168251538Srpaulo		    urtwn_read_1(sc, R92C_BWOPMODE) & ~R92C_BWOPMODE_20MHZ);
3169251538Srpaulo
3170251538Srpaulo		reg = urtwn_read_1(sc, R92C_RRSR + 2);
3171251538Srpaulo		reg = (reg & ~0x6f) | (prichlo ? 1 : 2) << 5;
3172251538Srpaulo		urtwn_write_1(sc, R92C_RRSR + 2, reg);
3173251538Srpaulo
3174251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
3175251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) | R92C_RFMOD_40MHZ);
3176251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
3177251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) | R92C_RFMOD_40MHZ);
3178251538Srpaulo
3179251538Srpaulo		/* Set CCK side band. */
3180251538Srpaulo		reg = urtwn_bb_read(sc, R92C_CCK0_SYSTEM);
3181251538Srpaulo		reg = (reg & ~0x00000010) | (prichlo ? 0 : 1) << 4;
3182251538Srpaulo		urtwn_bb_write(sc, R92C_CCK0_SYSTEM, reg);
3183251538Srpaulo
3184251538Srpaulo		reg = urtwn_bb_read(sc, R92C_OFDM1_LSTF);
3185251538Srpaulo		reg = (reg & ~0x00000c00) | (prichlo ? 1 : 2) << 10;
3186251538Srpaulo		urtwn_bb_write(sc, R92C_OFDM1_LSTF, reg);
3187251538Srpaulo
3188251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
3189251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) &
3190251538Srpaulo		    ~R92C_FPGA0_ANAPARAM2_CBW20);
3191251538Srpaulo
3192251538Srpaulo		reg = urtwn_bb_read(sc, 0x818);
3193251538Srpaulo		reg = (reg & ~0x0c000000) | (prichlo ? 2 : 1) << 26;
3194251538Srpaulo		urtwn_bb_write(sc, 0x818, reg);
3195251538Srpaulo
3196251538Srpaulo		/* Select 40MHz bandwidth. */
3197251538Srpaulo		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
3198251538Srpaulo		    (sc->rf_chnlbw[0] & ~0xfff) | chan);
3199251538Srpaulo	} else
3200251538Srpaulo#endif
3201251538Srpaulo	{
3202251538Srpaulo		urtwn_write_1(sc, R92C_BWOPMODE,
3203251538Srpaulo		    urtwn_read_1(sc, R92C_BWOPMODE) | R92C_BWOPMODE_20MHZ);
3204251538Srpaulo
3205251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA0_RFMOD,
3206251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA0_RFMOD) & ~R92C_RFMOD_40MHZ);
3207251538Srpaulo		urtwn_bb_write(sc, R92C_FPGA1_RFMOD,
3208251538Srpaulo		    urtwn_bb_read(sc, R92C_FPGA1_RFMOD) & ~R92C_RFMOD_40MHZ);
3209251538Srpaulo
3210264912Skevlo		if (!(sc->chip & URTWN_CHIP_88E)) {
3211264912Skevlo			urtwn_bb_write(sc, R92C_FPGA0_ANAPARAM2,
3212264912Skevlo			    urtwn_bb_read(sc, R92C_FPGA0_ANAPARAM2) |
3213264912Skevlo			    R92C_FPGA0_ANAPARAM2_CBW20);
3214264912Skevlo		}
3215264912Skevlo
3216251538Srpaulo		/* Select 20MHz bandwidth. */
3217251538Srpaulo		urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
3218264912Skevlo		    (sc->rf_chnlbw[0] & ~0xfff) | chan |
3219264912Skevlo		    ((sc->chip & URTWN_CHIP_88E) ? R88E_RF_CHNLBW_BW20 :
3220264912Skevlo		    R92C_RF_CHNLBW_BW20));
3221251538Srpaulo	}
3222251538Srpaulo}
3223251538Srpaulo
3224251538Srpaulostatic void
3225251538Srpaulourtwn_iq_calib(struct urtwn_softc *sc)
3226251538Srpaulo{
3227251538Srpaulo	/* TODO */
3228251538Srpaulo}
3229251538Srpaulo
3230251538Srpaulostatic void
3231251538Srpaulourtwn_lc_calib(struct urtwn_softc *sc)
3232251538Srpaulo{
3233251538Srpaulo	uint32_t rf_ac[2];
3234251538Srpaulo	uint8_t txmode;
3235251538Srpaulo	int i;
3236251538Srpaulo
3237251538Srpaulo	txmode = urtwn_read_1(sc, R92C_OFDM1_LSTF + 3);
3238251538Srpaulo	if ((txmode & 0x70) != 0) {
3239251538Srpaulo		/* Disable all continuous Tx. */
3240251538Srpaulo		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode & ~0x70);
3241251538Srpaulo
3242251538Srpaulo		/* Set RF mode to standby mode. */
3243251538Srpaulo		for (i = 0; i < sc->nrxchains; i++) {
3244251538Srpaulo			rf_ac[i] = urtwn_rf_read(sc, i, R92C_RF_AC);
3245251538Srpaulo			urtwn_rf_write(sc, i, R92C_RF_AC,
3246251538Srpaulo			    RW(rf_ac[i], R92C_RF_AC_MODE,
3247251538Srpaulo				R92C_RF_AC_MODE_STANDBY));
3248251538Srpaulo		}
3249251538Srpaulo	} else {
3250251538Srpaulo		/* Block all Tx queues. */
3251251538Srpaulo		urtwn_write_1(sc, R92C_TXPAUSE, 0xff);
3252251538Srpaulo	}
3253251538Srpaulo	/* Start calibration. */
3254251538Srpaulo	urtwn_rf_write(sc, 0, R92C_RF_CHNLBW,
3255251538Srpaulo	    urtwn_rf_read(sc, 0, R92C_RF_CHNLBW) | R92C_RF_CHNLBW_LCSTART);
3256251538Srpaulo
3257251538Srpaulo	/* Give calibration the time to complete. */
3258266472Shselasky	usb_pause_mtx(&sc->sc_mtx, hz / 10);		/* 100ms */
3259251538Srpaulo
3260251538Srpaulo	/* Restore configuration. */
3261251538Srpaulo	if ((txmode & 0x70) != 0) {
3262251538Srpaulo		/* Restore Tx mode. */
3263251538Srpaulo		urtwn_write_1(sc, R92C_OFDM1_LSTF + 3, txmode);
3264251538Srpaulo		/* Restore RF mode. */
3265251538Srpaulo		for (i = 0; i < sc->nrxchains; i++)
3266251538Srpaulo			urtwn_rf_write(sc, i, R92C_RF_AC, rf_ac[i]);
3267251538Srpaulo	} else {
3268251538Srpaulo		/* Unblock all Tx queues. */
3269251538Srpaulo		urtwn_write_1(sc, R92C_TXPAUSE, 0x00);
3270251538Srpaulo	}
3271251538Srpaulo}
3272251538Srpaulo
3273251538Srpaulostatic void
3274251538Srpaulourtwn_init_locked(void *arg)
3275251538Srpaulo{
3276251538Srpaulo	struct urtwn_softc *sc = arg;
3277251538Srpaulo	struct ifnet *ifp = sc->sc_ifp;
3278251538Srpaulo	uint32_t reg;
3279251538Srpaulo	int error;
3280251538Srpaulo
3281264864Skevlo	URTWN_ASSERT_LOCKED(sc);
3282264864Skevlo
3283251538Srpaulo	if (ifp->if_drv_flags & IFF_DRV_RUNNING)
3284263153Skevlo		urtwn_stop_locked(ifp);
3285251538Srpaulo
3286251538Srpaulo	/* Init firmware commands ring. */
3287251538Srpaulo	sc->fwcur = 0;
3288251538Srpaulo
3289251538Srpaulo	/* Allocate Tx/Rx buffers. */
3290251538Srpaulo	error = urtwn_alloc_rx_list(sc);
3291251538Srpaulo	if (error != 0)
3292251538Srpaulo		goto fail;
3293251538Srpaulo
3294251538Srpaulo	error = urtwn_alloc_tx_list(sc);
3295251538Srpaulo	if (error != 0)
3296251538Srpaulo		goto fail;
3297251538Srpaulo
3298251538Srpaulo	/* Power on adapter. */
3299251538Srpaulo	error = urtwn_power_on(sc);
3300251538Srpaulo	if (error != 0)
3301251538Srpaulo		goto fail;
3302251538Srpaulo
3303251538Srpaulo	/* Initialize DMA. */
3304251538Srpaulo	error = urtwn_dma_init(sc);
3305251538Srpaulo	if (error != 0)
3306251538Srpaulo		goto fail;
3307251538Srpaulo
3308251538Srpaulo	/* Set info size in Rx descriptors (in 64-bit words). */
3309251538Srpaulo	urtwn_write_1(sc, R92C_RX_DRVINFO_SZ, 4);
3310251538Srpaulo
3311251538Srpaulo	/* Init interrupts. */
3312264912Skevlo	if (sc->chip & URTWN_CHIP_88E) {
3313264912Skevlo		urtwn_write_4(sc, R88E_HISR, 0xffffffff);
3314264912Skevlo		urtwn_write_4(sc, R88E_HIMR, R88E_HIMR_CPWM | R88E_HIMR_CPWM2 |
3315264912Skevlo		    R88E_HIMR_TBDER | R88E_HIMR_PSTIMEOUT);
3316264912Skevlo		urtwn_write_4(sc, R88E_HIMRE, R88E_HIMRE_RXFOVW |
3317264912Skevlo		    R88E_HIMRE_TXFOVW | R88E_HIMRE_RXERR | R88E_HIMRE_TXERR);
3318264912Skevlo		urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
3319264912Skevlo		    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
3320264912Skevlo		    R92C_USB_SPECIAL_OPTION_INT_BULK_SEL);
3321264912Skevlo	} else {
3322264912Skevlo		urtwn_write_4(sc, R92C_HISR, 0xffffffff);
3323264912Skevlo		urtwn_write_4(sc, R92C_HIMR, 0xffffffff);
3324264912Skevlo	}
3325251538Srpaulo
3326251538Srpaulo	/* Set MAC address. */
3327251538Srpaulo	urtwn_write_region_1(sc, R92C_MACID, IF_LLADDR(ifp),
3328251538Srpaulo	    IEEE80211_ADDR_LEN);
3329251538Srpaulo
3330251538Srpaulo	/* Set initial network type. */
3331251538Srpaulo	reg = urtwn_read_4(sc, R92C_CR);
3332251538Srpaulo	reg = RW(reg, R92C_CR_NETTYPE, R92C_CR_NETTYPE_INFRA);
3333251538Srpaulo	urtwn_write_4(sc, R92C_CR, reg);
3334251538Srpaulo
3335251538Srpaulo	urtwn_rxfilter_init(sc);
3336251538Srpaulo
3337251538Srpaulo	reg = urtwn_read_4(sc, R92C_RRSR);
3338251538Srpaulo	reg = RW(reg, R92C_RRSR_RATE_BITMAP, R92C_RRSR_RATE_CCK_ONLY_1M);
3339251538Srpaulo	urtwn_write_4(sc, R92C_RRSR, reg);
3340251538Srpaulo
3341251538Srpaulo	/* Set short/long retry limits. */
3342251538Srpaulo	urtwn_write_2(sc, R92C_RL,
3343251538Srpaulo	    SM(R92C_RL_SRL, 0x30) | SM(R92C_RL_LRL, 0x30));
3344251538Srpaulo
3345251538Srpaulo	/* Initialize EDCA parameters. */
3346251538Srpaulo	urtwn_edca_init(sc);
3347251538Srpaulo
3348251538Srpaulo	/* Setup rate fallback. */
3349264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
3350264912Skevlo		urtwn_write_4(sc, R92C_DARFRC + 0, 0x00000000);
3351264912Skevlo		urtwn_write_4(sc, R92C_DARFRC + 4, 0x10080404);
3352264912Skevlo		urtwn_write_4(sc, R92C_RARFRC + 0, 0x04030201);
3353264912Skevlo		urtwn_write_4(sc, R92C_RARFRC + 4, 0x08070605);
3354264912Skevlo	}
3355251538Srpaulo
3356251538Srpaulo	urtwn_write_1(sc, R92C_FWHW_TXQ_CTRL,
3357251538Srpaulo	    urtwn_read_1(sc, R92C_FWHW_TXQ_CTRL) |
3358251538Srpaulo	    R92C_FWHW_TXQ_CTRL_AMPDU_RTY_NEW);
3359251538Srpaulo	/* Set ACK timeout. */
3360251538Srpaulo	urtwn_write_1(sc, R92C_ACKTO, 0x40);
3361251538Srpaulo
3362251538Srpaulo	/* Setup USB aggregation. */
3363251538Srpaulo	reg = urtwn_read_4(sc, R92C_TDECTRL);
3364251538Srpaulo	reg = RW(reg, R92C_TDECTRL_BLK_DESC_NUM, 6);
3365251538Srpaulo	urtwn_write_4(sc, R92C_TDECTRL, reg);
3366251538Srpaulo	urtwn_write_1(sc, R92C_TRXDMA_CTRL,
3367251538Srpaulo	    urtwn_read_1(sc, R92C_TRXDMA_CTRL) |
3368251538Srpaulo	    R92C_TRXDMA_CTRL_RXDMA_AGG_EN);
3369251538Srpaulo	urtwn_write_1(sc, R92C_USB_SPECIAL_OPTION,
3370251538Srpaulo	    urtwn_read_1(sc, R92C_USB_SPECIAL_OPTION) |
3371251538Srpaulo	    R92C_USB_SPECIAL_OPTION_AGG_EN);
3372251538Srpaulo	urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH, 48);
3373264912Skevlo	if (sc->chip & URTWN_CHIP_88E)
3374264912Skevlo		urtwn_write_1(sc, R92C_RXDMA_AGG_PG_TH + 1, 4);
3375264912Skevlo	else
3376264912Skevlo		urtwn_write_1(sc, R92C_USB_DMA_AGG_TO, 4);
3377251538Srpaulo	urtwn_write_1(sc, R92C_USB_AGG_TH, 8);
3378251538Srpaulo	urtwn_write_1(sc, R92C_USB_AGG_TO, 6);
3379251538Srpaulo
3380251538Srpaulo	/* Initialize beacon parameters. */
3381264912Skevlo	urtwn_write_2(sc, R92C_BCN_CTRL, 0x1010);
3382251538Srpaulo	urtwn_write_2(sc, R92C_TBTT_PROHIBIT, 0x6404);
3383251538Srpaulo	urtwn_write_1(sc, R92C_DRVERLYINT, 0x05);
3384251538Srpaulo	urtwn_write_1(sc, R92C_BCNDMATIM, 0x02);
3385251538Srpaulo	urtwn_write_2(sc, R92C_BCNTCFG, 0x660f);
3386251538Srpaulo
3387264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
3388264912Skevlo		/* Setup AMPDU aggregation. */
3389264912Skevlo		urtwn_write_4(sc, R92C_AGGLEN_LMT, 0x99997631);	/* MCS7~0 */
3390264912Skevlo		urtwn_write_1(sc, R92C_AGGR_BREAK_TIME, 0x16);
3391264912Skevlo		urtwn_write_2(sc, R92C_MAX_AGGR_NUM, 0x0708);
3392251538Srpaulo
3393264912Skevlo		urtwn_write_1(sc, R92C_BCN_MAX_ERR, 0xff);
3394264912Skevlo	}
3395251538Srpaulo
3396251538Srpaulo	/* Load 8051 microcode. */
3397251538Srpaulo	error = urtwn_load_firmware(sc);
3398251538Srpaulo	if (error != 0)
3399251538Srpaulo		goto fail;
3400251538Srpaulo
3401251538Srpaulo	/* Initialize MAC/BB/RF blocks. */
3402251538Srpaulo	urtwn_mac_init(sc);
3403251538Srpaulo	urtwn_bb_init(sc);
3404251538Srpaulo	urtwn_rf_init(sc);
3405251538Srpaulo
3406264912Skevlo	if (sc->chip & URTWN_CHIP_88E) {
3407264912Skevlo		urtwn_write_2(sc, R92C_CR,
3408264912Skevlo		    urtwn_read_2(sc, R92C_CR) | R92C_CR_MACTXEN |
3409264912Skevlo		    R92C_CR_MACRXEN);
3410264912Skevlo	}
3411264912Skevlo
3412251538Srpaulo	/* Turn CCK and OFDM blocks on. */
3413251538Srpaulo	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
3414251538Srpaulo	reg |= R92C_RFMOD_CCK_EN;
3415251538Srpaulo	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
3416251538Srpaulo	reg = urtwn_bb_read(sc, R92C_FPGA0_RFMOD);
3417251538Srpaulo	reg |= R92C_RFMOD_OFDM_EN;
3418251538Srpaulo	urtwn_bb_write(sc, R92C_FPGA0_RFMOD, reg);
3419251538Srpaulo
3420251538Srpaulo	/* Clear per-station keys table. */
3421251538Srpaulo	urtwn_cam_init(sc);
3422251538Srpaulo
3423251538Srpaulo	/* Enable hardware sequence numbering. */
3424251538Srpaulo	urtwn_write_1(sc, R92C_HWSEQ_CTRL, 0xff);
3425251538Srpaulo
3426251538Srpaulo	/* Perform LO and IQ calibrations. */
3427251538Srpaulo	urtwn_iq_calib(sc);
3428251538Srpaulo	/* Perform LC calibration. */
3429251538Srpaulo	urtwn_lc_calib(sc);
3430251538Srpaulo
3431251538Srpaulo	/* Fix USB interference issue. */
3432264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E)) {
3433264912Skevlo		urtwn_write_1(sc, 0xfe40, 0xe0);
3434264912Skevlo		urtwn_write_1(sc, 0xfe41, 0x8d);
3435264912Skevlo		urtwn_write_1(sc, 0xfe42, 0x80);
3436251538Srpaulo
3437264912Skevlo		urtwn_pa_bias_init(sc);
3438264912Skevlo	}
3439251538Srpaulo
3440251538Srpaulo	/* Initialize GPIO setting. */
3441251538Srpaulo	urtwn_write_1(sc, R92C_GPIO_MUXCFG,
3442251538Srpaulo	    urtwn_read_1(sc, R92C_GPIO_MUXCFG) & ~R92C_GPIO_MUXCFG_ENBT);
3443251538Srpaulo
3444251538Srpaulo	/* Fix for lower temperature. */
3445264912Skevlo	if (!(sc->chip & URTWN_CHIP_88E))
3446264912Skevlo		urtwn_write_1(sc, 0x15, 0xe9);
3447251538Srpaulo
3448251538Srpaulo	usbd_transfer_start(sc->sc_xfer[URTWN_BULK_RX]);
3449251538Srpaulo
3450251538Srpaulo	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
3451251538Srpaulo	ifp->if_drv_flags |= IFF_DRV_RUNNING;
3452251538Srpaulo
3453251538Srpaulo	callout_reset(&sc->sc_watchdog_ch, hz, urtwn_watchdog, sc);
3454251538Srpaulofail:
3455251538Srpaulo	return;
3456251538Srpaulo}
3457251538Srpaulo
3458251538Srpaulostatic void
3459251538Srpaulourtwn_init(void *arg)
3460251538Srpaulo{
3461251538Srpaulo	struct urtwn_softc *sc = arg;
3462251538Srpaulo
3463251538Srpaulo	URTWN_LOCK(sc);
3464251538Srpaulo	urtwn_init_locked(arg);
3465251538Srpaulo	URTWN_UNLOCK(sc);
3466251538Srpaulo}
3467251538Srpaulo
3468251538Srpaulostatic void
3469263153Skevlourtwn_stop_locked(struct ifnet *ifp)
3470251538Srpaulo{
3471251538Srpaulo	struct urtwn_softc *sc = ifp->if_softc;
3472251538Srpaulo
3473264864Skevlo	URTWN_ASSERT_LOCKED(sc);
3474264864Skevlo
3475251538Srpaulo	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
3476251538Srpaulo
3477251538Srpaulo	callout_stop(&sc->sc_watchdog_ch);
3478251538Srpaulo	urtwn_abort_xfers(sc);
3479251538Srpaulo}
3480251538Srpaulo
3481251538Srpaulostatic void
3482263153Skevlourtwn_stop(struct ifnet *ifp)
3483251538Srpaulo{
3484251538Srpaulo	struct urtwn_softc *sc = ifp->if_softc;
3485251538Srpaulo
3486251538Srpaulo	URTWN_LOCK(sc);
3487263153Skevlo	urtwn_stop_locked(ifp);
3488251538Srpaulo	URTWN_UNLOCK(sc);
3489251538Srpaulo}
3490251538Srpaulo
3491251538Srpaulostatic void
3492251538Srpaulourtwn_abort_xfers(struct urtwn_softc *sc)
3493251538Srpaulo{
3494251538Srpaulo	int i;
3495251538Srpaulo
3496251538Srpaulo	URTWN_ASSERT_LOCKED(sc);
3497251538Srpaulo
3498251538Srpaulo	/* abort any pending transfers */
3499251538Srpaulo	for (i = 0; i < URTWN_N_TRANSFER; i++)
3500251538Srpaulo		usbd_transfer_stop(sc->sc_xfer[i]);
3501251538Srpaulo}
3502251538Srpaulo
3503251538Srpaulostatic int
3504251538Srpaulourtwn_raw_xmit(struct ieee80211_node *ni, struct mbuf *m,
3505251538Srpaulo    const struct ieee80211_bpf_params *params)
3506251538Srpaulo{
3507251538Srpaulo	struct ieee80211com *ic = ni->ni_ic;
3508251538Srpaulo	struct ifnet *ifp = ic->ic_ifp;
3509251538Srpaulo	struct urtwn_softc *sc = ifp->if_softc;
3510251538Srpaulo	struct urtwn_data *bf;
3511251538Srpaulo
3512251538Srpaulo	/* prevent management frames from being sent if we're not ready */
3513251538Srpaulo	if (!(ifp->if_drv_flags & IFF_DRV_RUNNING)) {
3514251538Srpaulo		m_freem(m);
3515251538Srpaulo		ieee80211_free_node(ni);
3516251538Srpaulo		return (ENETDOWN);
3517251538Srpaulo	}
3518251538Srpaulo	URTWN_LOCK(sc);
3519251538Srpaulo	bf = urtwn_getbuf(sc);
3520251538Srpaulo	if (bf == NULL) {
3521251538Srpaulo		ieee80211_free_node(ni);
3522251538Srpaulo		m_freem(m);
3523251538Srpaulo		URTWN_UNLOCK(sc);
3524251538Srpaulo		return (ENOBUFS);
3525251538Srpaulo	}
3526251538Srpaulo
3527251538Srpaulo	ifp->if_opackets++;
3528251538Srpaulo	if (urtwn_tx_start(sc, ni, m, bf) != 0) {
3529251538Srpaulo		ieee80211_free_node(ni);
3530251538Srpaulo		ifp->if_oerrors++;
3531251538Srpaulo		STAILQ_INSERT_HEAD(&sc->sc_tx_inactive, bf, next);
3532251538Srpaulo		URTWN_UNLOCK(sc);
3533251538Srpaulo		return (EIO);
3534251538Srpaulo	}
3535251538Srpaulo	URTWN_UNLOCK(sc);
3536251538Srpaulo
3537251538Srpaulo	sc->sc_txtimer = 5;
3538251538Srpaulo	return (0);
3539251538Srpaulo}
3540251538Srpaulo
3541266472Shselaskystatic void
3542266472Shselaskyurtwn_ms_delay(struct urtwn_softc *sc)
3543266472Shselasky{
3544266472Shselasky	usb_pause_mtx(&sc->sc_mtx, hz / 1000);
3545266472Shselasky}
3546266472Shselasky
3547251538Srpaulostatic device_method_t urtwn_methods[] = {
3548251538Srpaulo	/* Device interface */
3549251538Srpaulo	DEVMETHOD(device_probe,		urtwn_match),
3550251538Srpaulo	DEVMETHOD(device_attach,	urtwn_attach),
3551251538Srpaulo	DEVMETHOD(device_detach,	urtwn_detach),
3552251538Srpaulo
3553264912Skevlo	DEVMETHOD_END
3554251538Srpaulo};
3555251538Srpaulo
3556251538Srpaulostatic driver_t urtwn_driver = {
3557251538Srpaulo	"urtwn",
3558251538Srpaulo	urtwn_methods,
3559251538Srpaulo	sizeof(struct urtwn_softc)
3560251538Srpaulo};
3561251538Srpaulo
3562251538Srpaulostatic devclass_t urtwn_devclass;
3563251538Srpaulo
3564251538SrpauloDRIVER_MODULE(urtwn, uhub, urtwn_driver, urtwn_devclass, NULL, NULL);
3565251538SrpauloMODULE_DEPEND(urtwn, usb, 1, 1, 1);
3566251538SrpauloMODULE_DEPEND(urtwn, wlan, 1, 1, 1);
3567251538SrpauloMODULE_DEPEND(urtwn, firmware, 1, 1, 1);
3568251538SrpauloMODULE_VERSION(urtwn, 1);
3569