1117845Ssam/*-
2117845Ssam * Copyright (c) 2003 Sam Leffler, Errno Consulting
3117845Ssam * Copyright (c) 2003 Global Technology Associates, Inc.
4117845Ssam * All rights reserved.
5117845Ssam *
6117845Ssam * Redistribution and use in source and binary forms, with or without
7117845Ssam * modification, are permitted provided that the following conditions
8117845Ssam * are met:
9117845Ssam * 1. Redistributions of source code must retain the above copyright
10117845Ssam *    notice, this list of conditions and the following disclaimer.
11117845Ssam * 2. Redistributions in binary form must reproduce the above copyright
12117845Ssam *    notice, this list of conditions and the following disclaimer in the
13117845Ssam *    documentation and/or other materials provided with the distribution.
14117845Ssam *
15117845Ssam * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16117845Ssam * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17117845Ssam * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18117845Ssam * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19117845Ssam * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20117845Ssam * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21117845Ssam * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22117845Ssam * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23117845Ssam * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24117845Ssam * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25117845Ssam * SUCH DAMAGE.
26117845Ssam *
27117845Ssam * $FreeBSD$
28117845Ssam */
29117845Ssam#ifndef _SAFE_SAFEREG_H_
30117845Ssam#define	_SAFE_SAFEREG_H_
31117845Ssam
32117845Ssam/*
33117845Ssam * Register definitions for SafeNet SafeXcel-1141 crypto device.
34117845Ssam * Definitions from revision 1.3 (Nov 6 2002) of the User's Manual.
35117845Ssam */
36117845Ssam
37117845Ssam#define BS_BAR			0x10	/* DMA base address register */
38117845Ssam#define	BS_TRDY_TIMEOUT		0x40	/* TRDY timeout */
39117845Ssam#define	BS_RETRY_TIMEOUT	0x41	/* DMA retry timeout */
40117845Ssam
41117845Ssam#define	PCI_VENDOR_SAFENET	0x16ae		/* SafeNet, Inc. */
42117845Ssam
43117845Ssam/* SafeNet */
44117845Ssam#define	PCI_PRODUCT_SAFEXCEL	0x1141		/* 1141 */
45117845Ssam
46117845Ssam#define	SAFE_PE_CSR		0x0000	/* Packet Enginge Ctrl/Status */
47117845Ssam#define	SAFE_PE_SRC		0x0004	/* Packet Engine Source */
48117845Ssam#define	SAFE_PE_DST		0x0008	/* Packet Engine Destination */
49117845Ssam#define	SAFE_PE_SA		0x000c	/* Packet Engine SA */
50117845Ssam#define	SAFE_PE_LEN		0x0010	/* Packet Engine Length */
51117845Ssam#define	SAFE_PE_DMACFG		0x0040	/* Packet Engine DMA Configuration */
52117845Ssam#define	SAFE_PE_DMASTAT		0x0044	/* Packet Engine DMA Status */
53117845Ssam#define	SAFE_PE_PDRBASE		0x0048	/* Packet Engine Descriptor Ring Base */
54117845Ssam#define	SAFE_PE_RDRBASE		0x004c	/* Packet Engine Result Ring Base */
55117845Ssam#define	SAFE_PE_RINGCFG		0x0050	/* Packet Engine Ring Configuration */
56117845Ssam#define	SAFE_PE_RINGPOLL	0x0054	/* Packet Engine Ring Poll */
57117845Ssam#define	SAFE_PE_IRNGSTAT	0x0058	/* Packet Engine Internal Ring Status */
58117845Ssam#define	SAFE_PE_ERNGSTAT	0x005c	/* Packet Engine External Ring Status */
59117845Ssam#define	SAFE_PE_IOTHRESH	0x0060	/* Packet Engine I/O Threshold */
60117845Ssam#define	SAFE_PE_GRNGBASE	0x0064	/* Packet Engine Gather Ring Base */
61117845Ssam#define	SAFE_PE_SRNGBASE	0x0068	/* Packet Engine Scatter Ring Base */
62117845Ssam#define	SAFE_PE_PARTSIZE	0x006c	/* Packet Engine Particlar Ring Size */
63117845Ssam#define	SAFE_PE_PARTCFG		0x0070	/* Packet Engine Particle Ring Config */
64117845Ssam#define	SAFE_CRYPTO_CTRL	0x0080	/* Crypto Control */
65117845Ssam#define	SAFE_DEVID		0x0084	/* Device ID */
66117845Ssam#define	SAFE_DEVINFO		0x0088	/* Device Info */
67117845Ssam#define	SAFE_HU_STAT		0x00a0	/* Host Unmasked Status */
68117845Ssam#define	SAFE_HM_STAT		0x00a4	/* Host Masked Status (read-only) */
69117845Ssam#define	SAFE_HI_CLR		0x00a4	/* Host Clear Interrupt (write-only) */
70117845Ssam#define	SAFE_HI_MASK		0x00a8	/* Host Mask Control */
71117845Ssam#define	SAFE_HI_CFG		0x00ac	/* Interrupt Configuration */
72117845Ssam#define	SAFE_HI_RD_DESCR	0x00b4	/* Force Descriptor Read */
73117845Ssam#define	SAFE_HI_DESC_CNT	0x00b8	/* Host Descriptor Done Count */
74117845Ssam#define	SAFE_DMA_ENDIAN		0x00c0	/* Master Endian Status */
75117845Ssam#define	SAFE_DMA_SRCADDR	0x00c4	/* DMA Source Address Status */
76117845Ssam#define	SAFE_DMA_DSTADDR	0x00c8	/* DMA Destination Address Status */
77117845Ssam#define	SAFE_DMA_STAT		0x00cc	/* DMA Current Status */
78117845Ssam#define	SAFE_DMA_CFG		0x00d4	/* DMA Configuration/Status */
79117845Ssam#define	SAFE_ENDIAN		0x00e0	/* Endian Configuration */
80117845Ssam#define	SAFE_PK_A_ADDR		0x0800	/* Public Key A Address */
81117845Ssam#define	SAFE_PK_B_ADDR		0x0804	/* Public Key B Address */
82117845Ssam#define	SAFE_PK_C_ADDR		0x0808	/* Public Key C Address */
83117845Ssam#define	SAFE_PK_D_ADDR		0x080c	/* Public Key D Address */
84117845Ssam#define	SAFE_PK_A_LEN		0x0810	/* Public Key A Length */
85117845Ssam#define	SAFE_PK_B_LEN		0x0814	/* Public Key B Length */
86117845Ssam#define	SAFE_PK_SHIFT		0x0818	/* Public Key Shift */
87117845Ssam#define	SAFE_PK_FUNC		0x081c	/* Public Key Function */
88117845Ssam#define	SAFE_RNG_OUT		0x0100	/* RNG Output */
89117845Ssam#define	SAFE_RNG_STAT		0x0104	/* RNG Status */
90117845Ssam#define	SAFE_RNG_CTRL		0x0108	/* RNG Control */
91117845Ssam#define	SAFE_RNG_A		0x010c	/* RNG A */
92117845Ssam#define	SAFE_RNG_B		0x0110	/* RNG B */
93117845Ssam#define	SAFE_RNG_X_LO		0x0114	/* RNG X [31:0] */
94117845Ssam#define	SAFE_RNG_X_MID		0x0118	/* RNG X [63:32] */
95117845Ssam#define	SAFE_RNG_X_HI		0x011c	/* RNG X [80:64] */
96117845Ssam#define	SAFE_RNG_X_CNTR		0x0120	/* RNG Counter */
97117845Ssam#define	SAFE_RNG_ALM_CNT	0x0124	/* RNG Alarm Count */
98117845Ssam#define	SAFE_RNG_CNFG		0x0128	/* RNG Configuration */
99117845Ssam#define	SAFE_RNG_LFSR1_LO	0x012c	/* RNG LFSR1 [31:0] */
100117845Ssam#define	SAFE_RNG_LFSR1_HI	0x0130	/* RNG LFSR1 [47:32] */
101117845Ssam#define	SAFE_RNG_LFSR2_LO	0x0134	/* RNG LFSR1 [31:0] */
102117845Ssam#define	SAFE_RNG_LFSR2_HI	0x0138	/* RNG LFSR1 [47:32] */
103117845Ssam
104117845Ssam#define	SAFE_PE_CSR_READY	0x00000001	/* ready for processing */
105117845Ssam#define	SAFE_PE_CSR_DONE	0x00000002	/* h/w completed processing */
106117845Ssam#define	SAFE_PE_CSR_LOADSA	0x00000004	/* load SA digests */
107117845Ssam#define	SAFE_PE_CSR_HASHFINAL	0x00000010	/* do hash pad & write result */
108117845Ssam#define	SAFE_PE_CSR_SABUSID	0x000000c0	/* bus id for SA */
109117845Ssam#define	SAFE_PE_CSR_SAPCI	0x00000040	/* PCI bus id for SA */
110117845Ssam#define	SAFE_PE_CSR_NXTHDR	0x0000ff00	/* next hdr value for IPsec */
111117845Ssam#define	SAFE_PE_CSR_FPAD	0x0000ff00	/* fixed pad for basic ops */
112117845Ssam#define	SAFE_PE_CSR_STATUS	0x00ff0000	/* operation result status */
113117845Ssam#define	SAFE_PE_CSR_AUTH_FAIL	0x00010000	/* ICV mismatch (inbound) */
114117845Ssam#define	SAFE_PE_CSR_PAD_FAIL	0x00020000	/* pad verify fail (inbound) */
115117845Ssam#define	SAFE_PE_CSR_SEQ_FAIL	0x00040000	/* sequence number (inbound) */
116117845Ssam#define	SAFE_PE_CSR_XERROR	0x00080000	/* extended error follows */
117117845Ssam#define	SAFE_PE_CSR_XECODE	0x00f00000	/* extended error code */
118117845Ssam#define	SAFE_PE_CSR_XECODE_S	20
119117845Ssam#define	SAFE_PE_CSR_XECODE_BADCMD	0	/* invalid command */
120117845Ssam#define	SAFE_PE_CSR_XECODE_BADALG	1	/* invalid algorithm */
121117845Ssam#define	SAFE_PE_CSR_XECODE_ALGDIS	2	/* algorithm disabled */
122117845Ssam#define	SAFE_PE_CSR_XECODE_ZEROLEN	3	/* zero packet length */
123117845Ssam#define	SAFE_PE_CSR_XECODE_DMAERR	4	/* bus DMA error */
124117845Ssam#define	SAFE_PE_CSR_XECODE_PIPEABORT	5	/* secondary bus DMA error */
125117845Ssam#define	SAFE_PE_CSR_XECODE_BADSPI	6	/* IPsec SPI mismatch */
126117845Ssam#define	SAFE_PE_CSR_XECODE_TIMEOUT	10	/* failsafe timeout */
127117845Ssam#define	SAFE_PE_CSR_PAD		0xff000000	/* ESP padding control/status */
128117845Ssam#define	SAFE_PE_CSR_PAD_MIN	0x00000000	/* minimum IPsec padding */
129117845Ssam#define	SAFE_PE_CSR_PAD_16	0x08000000	/* pad to 16-byte boundary */
130117845Ssam#define	SAFE_PE_CSR_PAD_32	0x10000000	/* pad to 32-byte boundary */
131117845Ssam#define	SAFE_PE_CSR_PAD_64	0x20000000	/* pad to 64-byte boundary */
132117845Ssam#define	SAFE_PE_CSR_PAD_128	0x40000000	/* pad to 128-byte boundary */
133117845Ssam#define	SAFE_PE_CSR_PAD_256	0x80000000	/* pad to 256-byte boundary */
134117845Ssam
135117845Ssam/*
136117845Ssam * Check the CSR to see if the PE has returned ownership to
137117845Ssam * the host.  Note that before processing a descriptor this
138117845Ssam * must be done followed by a check of the SAFE_PE_LEN register
139117845Ssam * status bits to avoid premature processing of a descriptor
140117845Ssam * on its way back to the host.
141117845Ssam */
142117845Ssam#define	SAFE_PE_CSR_IS_DONE(_csr) \
143117845Ssam    (((_csr) & (SAFE_PE_CSR_READY | SAFE_PE_CSR_DONE)) == SAFE_PE_CSR_DONE)
144117845Ssam
145117845Ssam#define	SAFE_PE_LEN_LENGTH	0x000fffff	/* total length (bytes) */
146117845Ssam#define	SAFE_PE_LEN_READY	0x00400000	/* ready for processing */
147117845Ssam#define	SAFE_PE_LEN_DONE	0x00800000	/* h/w completed processing */
148117845Ssam#define	SAFE_PE_LEN_BYPASS	0xff000000	/* bypass offset (bytes) */
149117845Ssam#define	SAFE_PE_LEN_BYPASS_S	24
150117845Ssam
151117845Ssam#define	SAFE_PE_LEN_IS_DONE(_len) \
152117845Ssam    (((_len) & (SAFE_PE_LEN_READY | SAFE_PE_LEN_DONE)) == SAFE_PE_LEN_DONE)
153117845Ssam
154117845Ssam/* NB: these apply to HU_STAT, HM_STAT, HI_CLR, and HI_MASK */
155117845Ssam#define	SAFE_INT_PE_CDONE	0x00000002	/* PE context done */
156117845Ssam#define	SAFE_INT_PE_DDONE	0x00000008	/* PE descriptor done */
157117845Ssam#define	SAFE_INT_PE_ERROR	0x00000010	/* PE error */
158117845Ssam#define	SAFE_INT_PE_ODONE	0x00000020	/* PE operation done */
159117845Ssam
160117845Ssam#define	SAFE_HI_CFG_PULSE	0x00000001	/* use pulse interrupt */
161117845Ssam#define	SAFE_HI_CFG_LEVEL	0x00000000	/* use level interrupt */
162117845Ssam#define	SAFE_HI_CFG_AUTOCLR	0x00000002	/* auto-clear pulse interrupt */
163117845Ssam
164117845Ssam#define	SAFE_ENDIAN_PASS	0x000000e4	/* straight pass-thru */
165117845Ssam#define	SAFE_ENDIAN_SWAB	0x0000001b	/* swap bytes in 32-bit word */
166117845Ssam
167117845Ssam#define	SAFE_PE_DMACFG_PERESET	0x00000001	/* reset packet engine */
168117845Ssam#define	SAFE_PE_DMACFG_PDRRESET	0x00000002	/* reset PDR counters/ptrs */
169117845Ssam#define	SAFE_PE_DMACFG_SGRESET	0x00000004	/* reset scatter/gather cache */
170117845Ssam#define	SAFE_PE_DMACFG_FSENA	0x00000008	/* enable failsafe reset */
171117845Ssam#define	SAFE_PE_DMACFG_PEMODE	0x00000100	/* packet engine mode */
172117845Ssam#define	SAFE_PE_DMACFG_SAPREC	0x00000200	/* SA precedes packet */
173117845Ssam#define	SAFE_PE_DMACFG_PKFOLL	0x00000400	/* packet follows descriptor */
174117845Ssam#define	SAFE_PE_DMACFG_GPRBID	0x00003000	/* gather particle ring busid */
175117845Ssam#define	SAFE_PE_DMACFG_GPRPCI	0x00001000	/* PCI gather particle ring */
176117845Ssam#define	SAFE_PE_DMACFG_SPRBID	0x0000c000	/* scatter part. ring busid */
177117845Ssam#define	SAFE_PE_DMACFG_SPRPCI	0x00004000	/* PCI scatter part. ring */
178117845Ssam#define	SAFE_PE_DMACFG_ESDESC	0x00010000	/* endian swap descriptors */
179117845Ssam#define	SAFE_PE_DMACFG_ESSA	0x00020000	/* endian swap SA data */
180117845Ssam#define	SAFE_PE_DMACFG_ESPACKET	0x00040000	/* endian swap packet data */
181117845Ssam#define	SAFE_PE_DMACFG_ESPDESC	0x00080000	/* endian swap particle desc. */
182117845Ssam#define	SAFE_PE_DMACFG_NOPDRUP	0x00100000	/* supp. PDR ownership update */
183117845Ssam#define	SAFE_PD_EDMACFG_PCIMODE	0x01000000	/* PCI target mode */
184117845Ssam
185117845Ssam#define	SAFE_PE_DMASTAT_PEIDONE	0x00000001	/* PE core input done */
186117845Ssam#define	SAFE_PE_DMASTAT_PEODONE	0x00000002	/* PE core output done */
187117845Ssam#define	SAFE_PE_DMASTAT_ENCDONE	0x00000004	/* encryption done */
188117845Ssam#define	SAFE_PE_DMASTAT_IHDONE	0x00000008	/* inner hash done */
189117845Ssam#define	SAFE_PE_DMASTAT_OHDONE	0x00000010	/* outer hash (HMAC) done */
190117845Ssam#define	SAFE_PE_DMASTAT_PADFLT	0x00000020	/* crypto pad fault */
191117845Ssam#define	SAFE_PE_DMASTAT_ICVFLT	0x00000040	/* ICV fault */
192117845Ssam#define	SAFE_PE_DMASTAT_SPIMIS	0x00000080	/* SPI mismatch */
193117845Ssam#define	SAFE_PE_DMASTAT_CRYPTO	0x00000100	/* crypto engine timeout */
194117845Ssam#define	SAFE_PE_DMASTAT_CQACT	0x00000200	/* command queue active */
195117845Ssam#define	SAFE_PE_DMASTAT_IRACT	0x00000400	/* input request active */
196117845Ssam#define	SAFE_PE_DMASTAT_ORACT	0x00000800	/* output request active */
197117845Ssam#define	SAFE_PE_DMASTAT_PEISIZE	0x003ff000	/* PE input size:32-bit words */
198117845Ssam#define	SAFE_PE_DMASTAT_PEOSIZE	0xffc00000	/* PE out. size:32-bit words */
199117845Ssam
200117845Ssam#define	SAFE_PE_RINGCFG_SIZE	0x000003ff	/* ring size (descriptors) */
201117845Ssam#define	SAFE_PE_RINGCFG_OFFSET	0xffff0000	/* offset btw desc's (dwords) */
202117845Ssam#define	SAFE_PE_RINGCFG_OFFSET_S	16
203117845Ssam
204117845Ssam#define	SAFE_PE_RINGPOLL_POLL	0x00000fff	/* polling frequency/divisor */
205117845Ssam#define	SAFE_PE_RINGPOLL_RETRY	0x03ff0000	/* polling frequency/divisor */
206117845Ssam#define	SAFE_PE_RINGPOLL_CONT	0x80000000	/* continuously poll */
207117845Ssam
208117845Ssam#define	SAFE_PE_IRNGSTAT_CQAVAIL 0x00000001	/* command queue available */
209117845Ssam
210117845Ssam#define	SAFE_PE_ERNGSTAT_NEXT	0x03ff0000	/* index of next packet desc. */
211117845Ssam#define	SAFE_PE_ERNGSTAT_NEXT_S	16
212117845Ssam
213117845Ssam#define	SAFE_PE_IOTHRESH_INPUT	0x000003ff	/* input threshold (dwords) */
214117845Ssam#define	SAFE_PE_IOTHRESH_OUTPUT	0x03ff0000	/* output threshold (dwords) */
215117845Ssam
216117845Ssam#define	SAFE_PE_PARTCFG_SIZE	0x0000ffff	/* scatter particle size */
217117845Ssam#define	SAFE_PE_PARTCFG_GBURST	0x00030000	/* gather particle burst */
218117845Ssam#define	SAFE_PE_PARTCFG_GBURST_2	0x00000000
219117845Ssam#define	SAFE_PE_PARTCFG_GBURST_4	0x00010000
220117845Ssam#define	SAFE_PE_PARTCFG_GBURST_8	0x00020000
221117845Ssam#define	SAFE_PE_PARTCFG_GBURST_16	0x00030000
222117845Ssam#define	SAFE_PE_PARTCFG_SBURST	0x000c0000	/* scatter particle burst */
223117845Ssam#define	SAFE_PE_PARTCFG_SBURST_2	0x00000000
224117845Ssam#define	SAFE_PE_PARTCFG_SBURST_4	0x00040000
225117845Ssam#define	SAFE_PE_PARTCFG_SBURST_8	0x00080000
226117845Ssam#define	SAFE_PE_PARTCFG_SBURST_16	0x000c0000
227117845Ssam
228117845Ssam#define	SAFE_PE_PARTSIZE_SCAT	0xffff0000	/* scatter particle ring size */
229117845Ssam#define	SAFE_PE_PARTSIZE_GATH	0x0000ffff	/* gather particle ring size */
230117845Ssam
231117845Ssam#define	SAFE_CRYPTO_CTRL_3DES	0x00000001	/* enable 3DES support */
232117845Ssam#define	SAFE_CRYPTO_CTRL_PKEY	0x00010000	/* enable public key support */
233117845Ssam#define	SAFE_CRYPTO_CTRL_RNG	0x00020000	/* enable RNG support */
234117845Ssam
235117845Ssam#define	SAFE_DEVINFO_REV_MIN	0x0000000f	/* minor rev for chip */
236117845Ssam#define	SAFE_DEVINFO_REV_MAJ	0x000000f0	/* major rev for chip */
237117845Ssam#define	SAFE_DEVINFO_REV_MAJ_S	4
238117845Ssam#define	SAFE_DEVINFO_DES	0x00000100	/* DES/3DES support present */
239117845Ssam#define	SAFE_DEVINFO_ARC4	0x00000200	/* ARC4 support present */
240117845Ssam#define	SAFE_DEVINFO_AES	0x00000400	/* AES support present */
241117845Ssam#define	SAFE_DEVINFO_MD5	0x00001000	/* MD5 support present */
242117845Ssam#define	SAFE_DEVINFO_SHA1	0x00002000	/* SHA-1 support present */
243117845Ssam#define	SAFE_DEVINFO_RIPEMD	0x00004000	/* RIPEMD support present */
244117845Ssam#define	SAFE_DEVINFO_DEFLATE	0x00010000	/* Deflate support present */
245117845Ssam#define	SAFE_DEVINFO_SARAM	0x00100000	/* on-chip SA RAM present */
246117845Ssam#define	SAFE_DEVINFO_EMIBUS	0x00200000	/* EMI bus present */
247117845Ssam#define	SAFE_DEVINFO_PKEY	0x00400000	/* public key support present */
248117845Ssam#define	SAFE_DEVINFO_RNG	0x00800000	/* RNG present */
249117845Ssam
250117845Ssam#define	SAFE_REV(_maj, _min)	(((_maj) << SAFE_DEVINFO_REV_MAJ_S) | (_min))
251117845Ssam#define	SAFE_REV_MAJ(_chiprev) \
252117845Ssam	(((_chiprev) & SAFE_DEVINFO_REV_MAJ) >> SAFE_DEVINFO_REV_MAJ_S)
253117845Ssam#define	SAFE_REV_MIN(_chiprev)	((_chiprev) & SAFE_DEVINFO_REV_MIN)
254117845Ssam
255117845Ssam#define	SAFE_PK_FUNC_MULT	0x00000001	/* Multiply function */
256117845Ssam#define	SAFE_PK_FUNC_SQUARE	0x00000004	/* Square function */
257117845Ssam#define	SAFE_PK_FUNC_ADD	0x00000010	/* Add function */
258117845Ssam#define	SAFE_PK_FUNC_SUB	0x00000020	/* Subtract function */
259117845Ssam#define	SAFE_PK_FUNC_LSHIFT	0x00000040	/* Left-shift function */
260117845Ssam#define	SAFE_PK_FUNC_RSHIFT	0x00000080	/* Right-shift function */
261117845Ssam#define	SAFE_PK_FUNC_DIV	0x00000100	/* Divide function */
262117845Ssam#define	SAFE_PK_FUNC_CMP	0x00000400	/* Compare function */
263117845Ssam#define	SAFE_PK_FUNC_COPY	0x00000800	/* Copy function */
264117845Ssam#define	SAFE_PK_FUNC_EXP16	0x00002000	/* Exponentiate (4-bit ACT) */
265117845Ssam#define	SAFE_PK_FUNC_EXP4	0x00004000	/* Exponentiate (2-bit ACT) */
266117845Ssam
267117845Ssam#define	SAFE_RNG_STAT_BUSY	0x00000001	/* busy, data not valid */
268117845Ssam
269117845Ssam#define	SAFE_RNG_CTRL_PRE_LFSR	0x00000001	/* enable output pre-LFSR */
270117845Ssam#define	SAFE_RNG_CTRL_TST_MODE	0x00000002	/* enable test mode */
271117845Ssam#define	SAFE_RNG_CTRL_TST_RUN	0x00000004	/* start test state machine */
272117845Ssam#define	SAFE_RNG_CTRL_ENA_RING1	0x00000008	/* test entropy oscillator #1 */
273117845Ssam#define	SAFE_RNG_CTRL_ENA_RING2	0x00000010	/* test entropy oscillator #2 */
274117845Ssam#define	SAFE_RNG_CTRL_DIS_ALARM	0x00000020	/* disable RNG alarm reports */
275117845Ssam#define	SAFE_RNG_CTRL_TST_CLOCK	0x00000040	/* enable test clock */
276117845Ssam#define	SAFE_RNG_CTRL_SHORTEN	0x00000080	/* shorten state timers */
277117845Ssam#define	SAFE_RNG_CTRL_TST_ALARM	0x00000100	/* simulate alarm state */
278117845Ssam#define	SAFE_RNG_CTRL_RST_LFSR	0x00000200	/* reset LFSR */
279117845Ssam
280117845Ssam/*
281117845Ssam * Packet engine descriptor.  Note that d_csr is a copy of the
282117845Ssam * SAFE_PE_CSR register and all definitions apply, and d_len
283117845Ssam * is a copy of the SAFE_PE_LEN register and all definitions apply.
284117845Ssam * d_src and d_len may point directly to contiguous data or to a
285117845Ssam * list of ``particle descriptors'' when using scatter/gather i/o.
286117845Ssam */
287117845Ssamstruct safe_desc {
288117845Ssam	u_int32_t	d_csr;			/* per-packet control/status */
289117845Ssam	u_int32_t	d_src;			/* source address */
290117845Ssam	u_int32_t	d_dst;			/* destination address */
291117845Ssam	u_int32_t	d_sa;			/* SA address */
292117845Ssam	u_int32_t	d_len;			/* length, bypass, status */
293117845Ssam};
294117845Ssam
295117845Ssam/*
296117845Ssam * Scatter/Gather particle descriptor.
297117845Ssam *
298117845Ssam * NB: scatter descriptors do not specify a size; this is fixed
299117845Ssam *     by the setting of the SAFE_PE_PARTCFG register.
300117845Ssam */
301117845Ssamstruct safe_pdesc {
302117845Ssam	u_int32_t	pd_addr;		/* particle address */
303117845Ssam	u_int16_t	pd_flags;		/* control word */
304117845Ssam	u_int16_t	pd_size;		/* particle size (bytes) */
305117845Ssam};
306117845Ssam
307117845Ssam#define	SAFE_PD_READY	0x0001			/* ready for processing */
308117845Ssam#define	SAFE_PD_DONE	0x0002			/* h/w completed processing */
309117845Ssam
310117845Ssam/*
311117845Ssam * Security Association (SA) Record (Rev 1).  One of these is
312117845Ssam * required for each operation processed by the packet engine.
313117845Ssam */
314117845Ssamstruct safe_sarec {
315117845Ssam	u_int32_t	sa_cmd0;
316117845Ssam	u_int32_t	sa_cmd1;
317117845Ssam	u_int32_t	sa_resv0;
318117845Ssam	u_int32_t	sa_resv1;
319117845Ssam	u_int32_t	sa_key[8];		/* DES/3DES/AES key */
320117845Ssam	u_int32_t	sa_indigest[5];		/* inner digest */
321117845Ssam	u_int32_t	sa_outdigest[5];	/* outer digest */
322117845Ssam	u_int32_t	sa_spi;			/* SPI */
323117845Ssam	u_int32_t	sa_seqnum;		/* sequence number */
324117845Ssam	u_int32_t	sa_seqmask[2];		/* sequence number mask */
325117845Ssam	u_int32_t	sa_resv2;
326117845Ssam	u_int32_t	sa_staterec;		/* address of state record */
327117845Ssam	u_int32_t	sa_resv3[2];
328117845Ssam	u_int32_t	sa_samgmt0;		/* SA management field 0 */
329117845Ssam	u_int32_t	sa_samgmt1;		/* SA management field 0 */
330117845Ssam};
331117845Ssam
332117845Ssam#define	SAFE_SA_CMD0_OP		0x00000007	/* operation code */
333117845Ssam#define	SAFE_SA_CMD0_OP_CRYPT	0x00000000	/* encrypt/decrypt (basic) */
334117845Ssam#define	SAFE_SA_CMD0_OP_BOTH	0x00000001	/* encrypt-hash/hash-decrypto */
335117845Ssam#define	SAFE_SA_CMD0_OP_HASH	0x00000003	/* hash (outbound-only) */
336117845Ssam#define	SAFE_SA_CMD0_OP_ESP	0x00000000	/* ESP in/out (proto) */
337117845Ssam#define	SAFE_SA_CMD0_OP_AH	0x00000001	/* AH in/out (proto) */
338117845Ssam#define	SAFE_SA_CMD0_INBOUND	0x00000008	/* inbound operation */
339117845Ssam#define	SAFE_SA_CMD0_OUTBOUND	0x00000000	/* outbound operation */
340117845Ssam#define	SAFE_SA_CMD0_GROUP	0x00000030	/* operation group */
341117845Ssam#define	SAFE_SA_CMD0_BASIC	0x00000000	/* basic operation */
342117845Ssam#define	SAFE_SA_CMD0_PROTO	0x00000010	/* protocol/packet operation */
343117845Ssam#define	SAFE_SA_CMD0_BUNDLE	0x00000020	/* bundled operation (resvd) */
344117845Ssam#define	SAFE_SA_CMD0_PAD	0x000000c0	/* crypto pad method */
345117845Ssam#define	SAFE_SA_CMD0_PAD_IPSEC	0x00000000	/* IPsec padding */
346117845Ssam#define	SAFE_SA_CMD0_PAD_PKCS7	0x00000040	/* PKCS#7 padding */
347117845Ssam#define	SAFE_SA_CMD0_PAD_CONS	0x00000080	/* constant padding */
348117845Ssam#define	SAFE_SA_CMD0_PAD_ZERO	0x000000c0	/* zero padding */
349117845Ssam#define	SAFE_SA_CMD0_CRYPT_ALG	0x00000f00	/* symmetric crypto algorithm */
350117845Ssam#define	SAFE_SA_CMD0_DES	0x00000000	/* DES crypto algorithm */
351117845Ssam#define	SAFE_SA_CMD0_3DES	0x00000100	/* 3DES crypto algorithm */
352117845Ssam#define	SAFE_SA_CMD0_AES	0x00000300	/* AES crypto algorithm */
353117845Ssam#define	SAFE_SA_CMD0_CRYPT_NULL	0x00000f00	/* null crypto algorithm */
354117845Ssam#define	SAFE_SA_CMD0_HASH_ALG	0x0000f000	/* hash algorithm */
355117845Ssam#define	SAFE_SA_CMD0_MD5	0x00000000	/* MD5 hash algorithm */
356117845Ssam#define	SAFE_SA_CMD0_SHA1	0x00001000	/* SHA-1 hash algorithm */
357117845Ssam#define	SAFE_SA_CMD0_HASH_NULL	0x0000f000	/* null hash algorithm */
358117845Ssam#define	SAFE_SA_CMD0_HDR_PROC	0x00080000	/* header processing */
359117845Ssam#define	SAFE_SA_CMD0_IBUSID	0x00300000	/* input bus id */
360117845Ssam#define	SAFE_SA_CMD0_IPCI	0x00100000	/* PCI input bus id */
361117845Ssam#define	SAFE_SA_CMD0_OBUSID	0x00c00000	/* output bus id */
362117845Ssam#define	SAFE_SA_CMD0_OPCI	0x00400000	/* PCI output bus id */
363117845Ssam#define	SAFE_SA_CMD0_IVLD	0x03000000	/* IV loading */
364117845Ssam#define	SAFE_SA_CMD0_IVLD_NONE	0x00000000	/* IV no load (reuse) */
365117845Ssam#define	SAFE_SA_CMD0_IVLD_IBUF	0x01000000	/* IV load from input buffer */
366117845Ssam#define	SAFE_SA_CMD0_IVLD_STATE	0x02000000	/* IV load from state */
367117845Ssam#define	SAFE_SA_CMD0_HSLD	0x0c000000	/* hash state loading */
368117845Ssam#define	SAFE_SA_CMD0_HSLD_SA	0x00000000	/* hash state load from SA */
369117845Ssam#define	SAFE_SA_CMD0_HSLD_STATE	0x08000000	/* hash state load from state */
370117845Ssam#define	SAFE_SA_CMD0_HSLD_NONE	0x0c000000	/* hash state no load */
371117845Ssam#define	SAFE_SA_CMD0_SAVEIV	0x10000000	/* save IV */
372117845Ssam#define	SAFE_SA_CMD0_SAVEHASH	0x20000000	/* save hash state */
373117845Ssam#define	SAFE_SA_CMD0_IGATHER	0x40000000	/* input gather */
374117845Ssam#define	SAFE_SA_CMD0_OSCATTER	0x80000000	/* output scatter */
375117845Ssam
376117845Ssam#define	SAFE_SA_CMD1_HDRCOPY	0x00000002	/* copy header to output */
377117845Ssam#define	SAFE_SA_CMD1_PAYCOPY	0x00000004	/* copy payload to output */
378117845Ssam#define	SAFE_SA_CMD1_PADCOPY	0x00000008	/* copy pad to output */
379117845Ssam#define	SAFE_SA_CMD1_IPV4	0x00000000	/* IPv4 protocol */
380117845Ssam#define	SAFE_SA_CMD1_IPV6	0x00000010	/* IPv6 protocol */
381117845Ssam#define	SAFE_SA_CMD1_MUTABLE	0x00000020	/* mutable bit processing */
382117845Ssam#define	SAFE_SA_CMD1_SRBUSID	0x000000c0	/* state record bus id */
383117845Ssam#define	SAFE_SA_CMD1_SRPCI	0x00000040	/* state record from PCI */
384117845Ssam#define	SAFE_SA_CMD1_CRMODE	0x00000300	/* crypto mode */
385117845Ssam#define	SAFE_SA_CMD1_ECB	0x00000000	/* ECB crypto mode */
386117845Ssam#define	SAFE_SA_CMD1_CBC	0x00000100	/* CBC crypto mode */
387117845Ssam#define	SAFE_SA_CMD1_OFB	0x00000200	/* OFB crypto mode */
388117845Ssam#define	SAFE_SA_CMD1_CFB	0x00000300	/* CFB crypto mode */
389117845Ssam#define	SAFE_SA_CMD1_CRFEEDBACK	0x00000c00	/* crypto feedback mode */
390117845Ssam#define	SAFE_SA_CMD1_64BIT	0x00000000	/* 64-bit crypto feedback */
391117845Ssam#define	SAFE_SA_CMD1_8BIT	0x00000400	/* 8-bit crypto feedback */
392117845Ssam#define	SAFE_SA_CMD1_1BIT	0x00000800	/* 1-bit crypto feedback */
393117845Ssam#define	SAFE_SA_CMD1_128BIT	0x00000c00	/* 128-bit crypto feedback */
394117845Ssam#define	SAFE_SA_CMD1_OPTIONS	0x00001000	/* HMAC/options mutable bit */
395117845Ssam#define	SAFE_SA_CMD1_HMAC	SAFE_SA_CMD1_OPTIONS
396117845Ssam#define	SAFE_SA_CMD1_SAREV1	0x00008000	/* SA Revision 1 */
397117845Ssam#define	SAFE_SA_CMD1_OFFSET	0x00ff0000	/* hash/crypto offset(dwords) */
398117845Ssam#define	SAFE_SA_CMD1_OFFSET_S	16
399117845Ssam#define	SAFE_SA_CMD1_AESKEYLEN	0x0f000000	/* AES key length */
400117845Ssam#define	SAFE_SA_CMD1_AES128	0x02000000	/* 128-bit AES key */
401117845Ssam#define	SAFE_SA_CMD1_AES192	0x03000000	/* 192-bit AES key */
402117845Ssam#define	SAFE_SA_CMD1_AES256	0x04000000	/* 256-bit AES key */
403117845Ssam
404117845Ssam/*
405117845Ssam * Security Associate State Record (Rev 1).
406117845Ssam */
407117845Ssamstruct safe_sastate {
408117845Ssam	u_int32_t	sa_saved_iv[4];		/* saved IV (DES/3DES/AES) */
409117845Ssam	u_int32_t	sa_saved_hashbc;	/* saved hash byte count */
410117845Ssam	u_int32_t	sa_saved_indigest[5];	/* saved inner digest */
411117845Ssam};
412117845Ssam#endif /* _SAFE_SAFEREG_H_ */
413