if_mskreg.h revision 193298
1/******************************************************************************
2 *
3 * Name:	skgehw.h
4 * Project:	Gigabit Ethernet Adapters, Common Modules
5 * Version:	$Revision: 2.49 $
6 * Date:	$Date: 2005/01/20 13:01:35 $
7 * Purpose:	Defines and Macros for the Gigabit Ethernet Adapter Product Family
8 *
9 ******************************************************************************/
10
11/******************************************************************************
12 *
13 *	LICENSE:
14 *	Copyright (C) Marvell International Ltd. and/or its affiliates
15 *
16 *	The computer program files contained in this folder ("Files")
17 *	are provided to you under the BSD-type license terms provided
18 *	below, and any use of such Files and any derivative works
19 *	thereof created by you shall be governed by the following terms
20 *	and conditions:
21 *
22 *	- Redistributions of source code must retain the above copyright
23 *	  notice, this list of conditions and the following disclaimer.
24 *	- Redistributions in binary form must reproduce the above
25 *	  copyright notice, this list of conditions and the following
26 *	  disclaimer in the documentation and/or other materials provided
27 *	  with the distribution.
28 *	- Neither the name of Marvell nor the names of its contributors
29 *	  may be used to endorse or promote products derived from this
30 *	  software without specific prior written permission.
31 *
32 *	THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
33 *	"AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
34 *	LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS
35 *	FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE
36 *	COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT,
37 *	INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
38 *	BUT NOT LIMITED TO, PROCUREMENT OF  SUBSTITUTE GOODS OR SERVICES;
39 *	LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
40 *	HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
41 *	STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
42 *	ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED
43 *	OF THE POSSIBILITY OF SUCH DAMAGE.
44 *	/LICENSE
45 *
46 ******************************************************************************/
47
48/*-
49 * Copyright (c) 1997, 1998, 1999, 2000
50 *	Bill Paul <wpaul@ctr.columbia.edu>.  All rights reserved.
51 *
52 * Redistribution and use in source and binary forms, with or without
53 * modification, are permitted provided that the following conditions
54 * are met:
55 * 1. Redistributions of source code must retain the above copyright
56 *    notice, this list of conditions and the following disclaimer.
57 * 2. Redistributions in binary form must reproduce the above copyright
58 *    notice, this list of conditions and the following disclaimer in the
59 *    documentation and/or other materials provided with the distribution.
60 * 3. All advertising materials mentioning features or use of this software
61 *    must display the following acknowledgement:
62 *	This product includes software developed by Bill Paul.
63 * 4. Neither the name of the author nor the names of any co-contributors
64 *    may be used to endorse or promote products derived from this software
65 *    without specific prior written permission.
66 *
67 * THIS SOFTWARE IS PROVIDED BY Bill Paul AND CONTRIBUTORS ``AS IS'' AND
68 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
69 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
70 * ARE DISCLAIMED.  IN NO EVENT SHALL Bill Paul OR THE VOICES IN HIS HEAD
71 * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
72 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
73 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
74 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
75 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
76 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
77 * THE POSSIBILITY OF SUCH DAMAGE.
78 */
79
80/*-
81 * Copyright (c) 2003 Nathan L. Binkert <binkertn@umich.edu>
82 *
83 * Permission to use, copy, modify, and distribute this software for any
84 * purpose with or without fee is hereby granted, provided that the above
85 * copyright notice and this permission notice appear in all copies.
86 *
87 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
88 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
89 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
90 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
91 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
92 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
93 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
94 */
95
96/*$FreeBSD: head/sys/dev/msk/if_mskreg.h 193298 2009-06-02 04:59:29Z yongari $*/
97
98/*
99 * SysKonnect PCI vendor ID
100 */
101#define VENDORID_SK		0x1148
102
103/*
104 * Marvell PCI vendor ID
105 */
106#define VENDORID_MARVELL	0x11AB
107
108/*
109 * D-Link PCI vendor ID
110 */
111#define	VENDORID_DLINK		0x1186
112
113/*
114 * SysKonnect ethernet device IDs
115 */
116#define DEVICEID_SK_YUKON2	0x9000
117#define DEVICEID_SK_YUKON2_EXPR	0x9e00
118
119/*
120 * Marvell gigabit ethernet device IDs
121 */
122#define DEVICEID_MRVL_8021CU	0x4340
123#define DEVICEID_MRVL_8022CU	0x4341
124#define DEVICEID_MRVL_8061CU	0x4342
125#define DEVICEID_MRVL_8062CU	0x4343
126#define DEVICEID_MRVL_8021X	0x4344
127#define DEVICEID_MRVL_8022X	0x4345
128#define DEVICEID_MRVL_8061X	0x4346
129#define DEVICEID_MRVL_8062X	0x4347
130#define DEVICEID_MRVL_8035	0x4350
131#define DEVICEID_MRVL_8036	0x4351
132#define DEVICEID_MRVL_8038	0x4352
133#define DEVICEID_MRVL_8039	0x4353
134#define DEVICEID_MRVL_8040	0x4354
135#define DEVICEID_MRVL_8040T	0x4355
136#define DEVICEID_MRVL_8048	0x435A
137#define DEVICEID_MRVL_4360	0x4360
138#define DEVICEID_MRVL_4361	0x4361
139#define DEVICEID_MRVL_4362	0x4362
140#define DEVICEID_MRVL_4363	0x4363
141#define DEVICEID_MRVL_4364	0x4364
142#define DEVICEID_MRVL_8070	0x4365
143#define DEVICEID_MRVL_436A	0x436A
144
145/*
146 * D-Link gigabit ethernet device ID
147 */
148#define DEVICEID_DLINK_DGE550SX	0x4001
149#define DEVICEID_DLINK_DGE560T	0x4b00
150
151#define BIT_31		(1 << 31)
152#define BIT_30		(1 << 30)
153#define BIT_29		(1 << 29)
154#define BIT_28		(1 << 28)
155#define BIT_27		(1 << 27)
156#define BIT_26		(1 << 26)
157#define BIT_25		(1 << 25)
158#define BIT_24		(1 << 24)
159#define BIT_23		(1 << 23)
160#define BIT_22		(1 << 22)
161#define BIT_21		(1 << 21)
162#define BIT_20		(1 << 20)
163#define BIT_19		(1 << 19)
164#define BIT_18		(1 << 18)
165#define BIT_17		(1 << 17)
166#define BIT_16		(1 << 16)
167#define BIT_15		(1 << 15)
168#define BIT_14		(1 << 14)
169#define BIT_13		(1 << 13)
170#define BIT_12		(1 << 12)
171#define BIT_11		(1 << 11)
172#define BIT_10		(1 << 10)
173#define BIT_9		(1 << 9)
174#define BIT_8		(1 << 8)
175#define BIT_7		(1 << 7)
176#define BIT_6		(1 << 6)
177#define BIT_5		(1 << 5)
178#define BIT_4		(1 << 4)
179#define BIT_3		(1 << 3)
180#define BIT_2		(1 << 2)
181#define BIT_1		(1 << 1)
182#define BIT_0		(1 << 0)
183
184#define SHIFT31(x)	((x) << 31)
185#define SHIFT30(x)	((x) << 30)
186#define SHIFT29(x)	((x) << 29)
187#define SHIFT28(x)	((x) << 28)
188#define SHIFT27(x)	((x) << 27)
189#define SHIFT26(x)	((x) << 26)
190#define SHIFT25(x)	((x) << 25)
191#define SHIFT24(x)	((x) << 24)
192#define SHIFT23(x)	((x) << 23)
193#define SHIFT22(x)	((x) << 22)
194#define SHIFT21(x)	((x) << 21)
195#define SHIFT20(x)	((x) << 20)
196#define SHIFT19(x)	((x) << 19)
197#define SHIFT18(x)	((x) << 18)
198#define SHIFT17(x)	((x) << 17)
199#define SHIFT16(x)	((x) << 16)
200#define SHIFT15(x)	((x) << 15)
201#define SHIFT14(x)	((x) << 14)
202#define SHIFT13(x)	((x) << 13)
203#define SHIFT12(x)	((x) << 12)
204#define SHIFT11(x)	((x) << 11)
205#define SHIFT10(x)	((x) << 10)
206#define SHIFT9(x)	((x) << 9)
207#define SHIFT8(x)	((x) << 8)
208#define SHIFT7(x)	((x) << 7)
209#define SHIFT6(x)	((x) << 6)
210#define SHIFT5(x)	((x) << 5)
211#define SHIFT4(x)	((x) << 4)
212#define SHIFT3(x)	((x) << 3)
213#define SHIFT2(x)	((x) << 2)
214#define SHIFT1(x)	((x) << 1)
215#define SHIFT0(x)	((x) << 0)
216
217/*
218 * PCI Configuration Space header
219 */
220#define PCI_BASE_1ST	0x10	/* 32 bit 1st Base address */
221#define PCI_BASE_2ND	0x14	/* 32 bit 2nd Base address */
222#define PCI_OUR_REG_1	0x40	/* 32 bit Our Register 1 */
223#define PCI_OUR_REG_2	0x44	/* 32 bit Our Register 2 */
224#define PCI_OUR_STATUS	0x7c	/* 32 bit Adapter Status Register */
225#define PCI_OUR_REG_3	0x80	/* 32 bit Our Register 3 */
226#define PCI_OUR_REG_4	0x84	/* 32 bit Our Register 4 */
227#define PCI_OUR_REG_5	0x88	/* 32 bit Our Register 5 */
228#define PCI_CFG_REG_0	0x90	/* 32 bit Config Register 0 */
229#define PCI_CFG_REG_1	0x94	/* 32 bit Config Register 1 */
230
231/* PCI Express Capability */
232#define PEX_CAP_ID	0xe0	/*  8 bit PEX Capability ID */
233#define PEX_NITEM	0xe1	/*  8 bit PEX Next Item Pointer */
234#define PEX_CAP_REG	0xe2	/* 16 bit PEX Capability Register */
235#define PEX_DEV_CAP	0xe4	/* 32 bit PEX Device Capabilities */
236#define PEX_DEV_CTRL	0xe8	/* 16 bit PEX Device Control */
237#define PEX_DEV_STAT	0xea	/* 16 bit PEX Device Status */
238#define PEX_LNK_CAP	0xec	/* 32 bit PEX Link Capabilities */
239#define PEX_LNK_CTRL	0xf0	/* 16 bit PEX Link Control */
240#define PEX_LNK_STAT	0xf2	/* 16 bit PEX Link Status */
241
242/* PCI Express Extended Capabilities */
243#define PEX_ADV_ERR_REP	0x100	/* 32 bit PEX Advanced Error Reporting */
244#define PEX_UNC_ERR_STAT	0x104	/* 32 bit PEX Uncorr. Errors Status */
245#define PEX_UNC_ERR_MASK	0x108	/* 32 bit PEX Uncorr. Errors Mask */
246#define PEX_UNC_ERR_SEV		0x10c	/* 32 bit PEX Uncorr. Errors Severity */
247#define PEX_COR_ERR_STAT	0x110	/* 32 bit PEX Correc. Errors Status */
248#define PEX_COR_ERR_MASK	0x114	/* 32 bit PEX Correc. Errors Mask */
249#define PEX_ADV_ERR_CAP_C	0x118	/* 32 bit PEX Advanced Error Cap./Ctrl */
250#define PEX_HEADER_LOG		0x11c	/* 4x32 bit PEX Header Log Register */
251
252/*	PCI_OUR_REG_1	32 bit	Our Register 1 */
253#define PCI_Y2_PIG_ENA		BIT_31	/* Enable Plug-in-Go (YUKON-2) */
254#define PCI_Y2_DLL_DIS		BIT_30	/* Disable PCI DLL (YUKON-2) */
255#define PCI_Y2_PHY2_COMA	BIT_29	/* Set PHY 2 to Coma Mode (YUKON-2) */
256#define PCI_Y2_PHY1_COMA	BIT_28	/* Set PHY 1 to Coma Mode (YUKON-2) */
257#define PCI_Y2_PHY2_POWD	BIT_27	/* Set PHY 2 to Power Down (YUKON-2) */
258#define PCI_Y2_PHY1_POWD	BIT_26	/* Set PHY 1 to Power Down (YUKON-2) */
259#define PCI_DIS_BOOT		BIT_24	/* Disable BOOT via ROM */
260#define PCI_EN_IO		BIT_23	/* Mapping to I/O space */
261#define PCI_EN_FPROM		BIT_22	/* Enable FLASH mapping to memory */
262					/* 1 = Map Flash to memory */
263					/* 0 = Disable addr. dec */
264#define PCI_PAGESIZE		(3L<<20)/* Bit 21..20:	FLASH Page Size	*/
265#define PCI_PAGE_16		(0L<<20)/*		16 k pages	*/
266#define PCI_PAGE_32K		(1L<<20)/*		32 k pages	*/
267#define PCI_PAGE_64K		(2L<<20)/*		64 k pages	*/
268#define PCI_PAGE_128K		(3L<<20)/*		128 k pages	*/
269#define PCI_PAGEREG		(7L<<16)/* Bit 18..16:	Page Register	*/
270#define PCI_PEX_LEGNAT		BIT_15	/* PEX PM legacy/native mode (YUKON-2) */
271#define PCI_FORCE_BE		BIT_14	/* Assert all BEs on MR */
272#define PCI_DIS_MRL		BIT_13	/* Disable Mem Read Line */
273#define PCI_DIS_MRM		BIT_12	/* Disable Mem Read Multiple */
274#define PCI_DIS_MWI		BIT_11	/* Disable Mem Write & Invalidate */
275#define PCI_DISC_CLS		BIT_10	/* Disc: cacheLsz bound */
276#define PCI_BURST_DIS		BIT_9	/* Burst Disable */
277#define PCI_DIS_PCI_CLK		BIT_8	/* Disable PCI clock driving */
278#define PCI_SKEW_DAS		(0xfL<<4)/* Bit	7.. 4:	Skew Ctrl, DAS Ext */
279#define PCI_SKEW_BASE		0xfL	/* Bit	3.. 0:	Skew Ctrl, Base	*/
280#define PCI_CLS_OPT		BIT_3	/* Cache Line Size opt. PCI-X (YUKON-2) */
281
282/*	PCI_OUR_REG_2	32 bit	Our Register 2 */
283#define PCI_VPD_WR_THR	(0xff<<24)	/* Bit 31..24:	VPD Write Threshold */
284#define PCI_DEV_SEL	(0x7f<<17)	/* Bit 23..17:	EEPROM Device Select */
285#define PCI_VPD_ROM_SZ	(0x07<<14)	/* Bit 16..14:	VPD ROM Size	*/
286					/* Bit 13..12:	reserved	*/
287#define PCI_PATCH_DIR	(0x0f<<8)	/* Bit 11.. 8:	Ext Patches dir 3..0 */
288#define PCI_PATCH_DIR_3	BIT_11
289#define PCI_PATCH_DIR_2	BIT_10
290#define PCI_PATCH_DIR_1	BIT_9
291#define PCI_PATCH_DIR_0	BIT_8
292#define PCI_EXT_PATCHS	(0x0f<<4)	/* Bit	7.. 4:	Extended Patches 3..0 */
293#define PCI_EXT_PATCH_3	BIT_7
294#define PCI_EXT_PATCH_2	BIT_6
295#define PCI_EXT_PATCH_1	BIT_5
296#define PCI_EXT_PATCH_0	BIT_4
297#define PCI_EN_DUMMY_RD	BIT_3		/* Enable Dummy Read */
298#define PCI_REV_DESC	BIT_2		/* Reverse Desc. Bytes */
299#define PCI_USEDATA64	BIT_0		/* Use 64Bit Data bus ext */
300
301/* PCI_OUR_STATUS	32 bit	Adapter Status Register (Yukon-2) */
302#define PCI_OS_PCI64B	BIT_31		/* Conventional PCI 64 bits Bus */
303#define PCI_OS_PCIX	BIT_30		/* PCI-X Bus */
304#define PCI_OS_MODE_MSK	(3<<28)		/* Bit 29..28:	PCI-X Bus Mode Mask */
305#define PCI_OS_PCI66M	BIT_27		/* PCI 66 MHz Bus */
306#define PCI_OS_PCI_X	BIT_26		/* PCI/PCI-X Bus (0 = PEX) */
307#define PCI_OS_DLLE_MSK	(3<<24)		/* Bit 25..24:	DLL Status Indication */
308#define PCI_OS_DLLR_MSK	(0x0f<<20)	/* Bit 23..20:	DLL Row Counters Values */
309#define PCI_OS_DLLC_MSK	(0x0f<<16)	/* Bit 19..16:	DLL Col. Counters Values */
310
311#define PCI_OS_SPEED(val)	((val & PCI_OS_MODE_MSK) >> 28)	/* PCI-X Speed */
312/* possible values for the speed field of the register */
313#define PCI_OS_SPD_PCI		0	/* PCI Conventional Bus */
314#define PCI_OS_SPD_X66		1	/* PCI-X 66MHz Bus */
315#define PCI_OS_SPD_X100		2	/* PCI-X 100MHz Bus */
316#define PCI_OS_SPD_X133		3	/* PCI-X 133MHz Bus */
317
318/* PCI_OUR_REG_4	32 bit	Our Register 4 (Yukon-ECU only) */
319#define	PCI_TIMER_VALUE_MSK	(0xff<<16)	/* Bit 23..16:	Timer Value Mask */
320#define	PCI_FORCE_ASPM_REQUEST	BIT_15	/* Force ASPM Request (A1 only) */
321#define	PCI_ASPM_GPHY_LINK_DOWN	BIT_14	/* GPHY Link Down (A1 only) */
322#define	PCI_ASPM_INT_FIFO_EMPTY	BIT_13	/* Internal FIFO Empty (A1 only) */
323#define	PCI_ASPM_CLKRUN_REQUEST	BIT_12	/* CLKRUN Request (A1 only) */
324#define	PCI_ASPM_FORCE_CLKREQ_ENA	BIT_4	/* Force CLKREQ Enable (A1b only) */
325#define	PCI_ASPM_CLKREQ_PAD_CTL	BIT_3	/* CLKREQ PAD Control (A1 only) */
326#define	PCI_ASPM_A1_MODE_SELECT	BIT_2	/* A1 Mode Select (A1 only) */
327#define	PCI_CLK_GATE_PEX_UNIT_ENA	BIT_1	/* Enable Gate PEX Unit Clock */
328#define	PCI_CLK_GATE_ROOT_COR_ENA	BIT_0	/* Enable Gate Root Core Clock */
329
330/* PCI_OUR_REG_5	32 bit	Our Register 5 (Yukon-ECU only) */
331						/* Bit 31..27: for A3 & later */
332#define	PCI_CTL_DIV_CORE_CLK_ENA	BIT_31	/* Divide Core Clock Enable */
333#define	PCI_CTL_SRESET_VMAIN_AV		BIT_30	/* Soft Reset for Vmain_av De-Glitch */
334#define	PCI_CTL_BYPASS_VMAIN_AV		BIT_29	/* Bypass En. for Vmain_av De-Glitch */
335#define	PCI_CTL_TIM_VMAIN_AV1		BIT_28	/* Bit 28..27: Timer Vmain_av Mask */
336#define	PCI_CTL_TIM_VMAIN_AV0		BIT_27	/* Bit 28..27: Timer Vmain_av Mask */
337#define	PCI_CTL_TIM_VMAIN_AV_MSK	(BIT_28 | BIT_27)
338					/* Bit 26..16: Release Clock on Event */
339#define	PCI_REL_PCIE_RST_DE_ASS		BIT_26	/* PCIe Reset De-Asserted */
340#define	PCI_REL_GPHY_REC_PACKET		BIT_25	/* GPHY Received Packet */
341#define	PCI_REL_INT_FIFO_N_EMPTY	BIT_24	/* Internal FIFO Not Empty */
342#define	PCI_REL_MAIN_PWR_AVAIL		BIT_23	/* Main Power Available */
343#define	PCI_REL_CLKRUN_REQ_REL		BIT_22	/* CLKRUN Request Release */
344#define	PCI_REL_PCIE_RESET_ASS		BIT_21	/* PCIe Reset Asserted */
345#define	PCI_REL_PME_ASSERTED		BIT_20	/* PME Asserted */
346#define	PCI_REL_PCIE_EXIT_L1_ST		BIT_19	/* PCIe Exit L1 State */
347#define	PCI_REL_LOADER_NOT_FIN		BIT_18	/* EPROM Loader Not Finished */
348#define	PCI_REL_PCIE_RX_EX_IDLE		BIT_17	/* PCIe Rx Exit Electrical Idle State */
349#define	PCI_REL_GPHY_LINK_UP		BIT_16	/* GPHY Link Up */
350					/* Bit 10.. 0: Mask for Gate Clock */
351#define	PCI_GAT_PCIE_RST_ASSERTED	BIT_10	/* PCIe Reset Asserted */
352#define	PCI_GAT_GPHY_N_REC_PACKET	BIT_9	/* GPHY Not Received Packet */
353#define	PCI_GAT_INT_FIFO_EMPTY		BIT_8	/* Internal FIFO Empty */
354#define	PCI_GAT_MAIN_PWR_N_AVAIL	BIT_7	/* Main Power Not Available */
355#define	PCI_GAT_CLKRUN_REQ_REL		BIT_6	/* CLKRUN Not Requested */
356#define	PCI_GAT_PCIE_RESET_ASS		BIT_5	/* PCIe Reset Asserted */
357#define	PCI_GAT_PME_DE_ASSERTED		BIT_4	/* PME De-Asserted */
358#define	PCI_GAT_PCIE_ENTER_L1_ST	BIT_3	/* PCIe Enter L1 State */
359#define	PCI_GAT_LOADER_FINISHED		BIT_2	/* EPROM Loader Finished */
360#define	PCI_GAT_PCIE_RX_EL_IDLE		BIT_1	/* PCIe Rx Electrical Idle State */
361#define	PCI_GAT_GPHY_LINK_DOWN		BIT_0	/* GPHY Link Down */
362
363/* PCI_CFG_REG_1	32 bit	Config Register 1 */
364#define	PCI_CF1_DIS_REL_EVT_RST		BIT_24	/* Dis. Rel. Event during PCIE reset */
365						/* Bit 23..21: Release Clock on Event */
366#define	PCI_CF1_REL_LDR_NOT_FIN		BIT_23	/* EEPROM Loader Not Finished */
367#define	PCI_CF1_REL_VMAIN_AVLBL		BIT_22	/* Vmain available */
368#define	PCI_CF1_REL_PCIE_RESET		BIT_21	/* PCI-E reset */
369						/* Bit 20..18: Gate Clock on Event */
370#define	PCI_CF1_GAT_LDR_NOT_FIN		BIT_20	/* EEPROM Loader Finished */
371#define	PCI_CF1_GAT_PCIE_RX_IDLE	BIT_19	/* PCI-E Rx Electrical idle */
372#define	PCI_CF1_GAT_PCIE_RESET		BIT_18	/* PCI-E Reset */
373#define	PCI_CF1_PRST_PHY_CLKREQ		BIT_17	/* Enable PCI-E rst & PM2PHY gen. CLKREQ */
374#define	PCI_CF1_PCIE_RST_CLKREQ		BIT_16	/* Enable PCI-E rst generate CLKREQ */
375
376#define	PCI_CF1_ENA_CFG_LDR_DONE	BIT_8	/* Enable core level Config loader done */
377#define	PCI_CF1_ENA_TXBMU_RD_IDLE	BIT_1	/* Enable TX BMU Read  IDLE for ASPM */
378#define	PCI_CF1_ENA_TXBMU_WR_IDLE	BIT_0	/* Enable TX BMU Write IDLE for ASPM */
379
380/* PEX_DEV_CTRL	16 bit	PEX Device Control (Yukon-2) */
381#define PEX_DC_MAX_RRS_MSK	(7<<12)	/* Bit 14..12:	Max. Read Request Size */
382#define PEX_DC_EN_NO_SNOOP	BIT_11	/* Enable No Snoop */
383#define PEX_DC_EN_AUX_POW	BIT_10	/* Enable AUX Power */
384#define PEX_DC_EN_PHANTOM	BIT_9	/* Enable Phantom Functions */
385#define PEX_DC_EN_EXT_TAG	BIT_8	/* Enable Extended Tag Field */
386#define PEX_DC_MAX_PLS_MSK	(7<<5)	/* Bit  7.. 5:	Max. Payload Size Mask */
387#define PEX_DC_EN_REL_ORD	BIT_4	/* Enable Relaxed Ordering */
388#define PEX_DC_EN_UNS_RQ_RP	BIT_3	/* Enable Unsupported Request Reporting */
389#define PEX_DC_EN_FAT_ER_RP	BIT_2	/* Enable Fatal Error Reporting */
390#define PEX_DC_EN_NFA_ER_RP	BIT_1	/* Enable Non-Fatal Error Reporting */
391#define PEX_DC_EN_COR_ER_RP	BIT_0	/* Enable Correctable Error Reporting */
392
393#define PEX_DC_MAX_RD_RQ_SIZE(x)	(SHIFT12(x) & PEX_DC_MAX_RRS_MSK)
394
395/* PEX_LNK_STAT	16 bit	PEX Link Status (Yukon-2) */
396#define PEX_LS_SLOT_CLK_CFG	BIT_12	/* Slot Clock Config */
397#define PEX_LS_LINK_TRAIN	BIT_11	/* Link Training */
398#define PEX_LS_TRAIN_ERROR	BIT_10	/* Training Error */
399#define PEX_LS_LINK_WI_MSK	(0x3f<<4) /* Bit  9.. 4: Neg. Link Width Mask */
400#define PEX_LS_LINK_SP_MSK	0x0f	/* Bit  3.. 0:	Link Speed Mask */
401
402/* PEX_UNC_ERR_STAT PEX Uncorrectable Errors Status Register (Yukon-2) */
403#define PEX_UNSUP_REQ 	BIT_20		/* Unsupported Request Error */
404#define PEX_MALFOR_TLP	BIT_18		/* Malformed TLP */
405#define	PEX_RX_OV	BIT_17		/* Receiver Overflow (not supported) */
406#define PEX_UNEXP_COMP	BIT_16		/* Unexpected Completion */
407#define PEX_COMP_TO	BIT_14		/* Completion Timeout */
408#define PEX_FLOW_CTRL_P	BIT_13		/* Flow Control Protocol Error */
409#define PEX_POIS_TLP	BIT_12		/* Poisoned TLP */
410#define PEX_DATA_LINK_P BIT_4		/* Data Link Protocol Error */
411
412#define PEX_FATAL_ERRORS	(PEX_MALFOR_TLP | PEX_FLOW_CTRL_P | PEX_DATA_LINK_P)
413
414/*	Control Register File (Address Map) */
415
416/*
417 *	Bank 0
418 */
419#define B0_RAP		0x0000	/*  8 bit Register Address Port */
420#define B0_CTST		0x0004	/* 16 bit Control/Status register */
421#define B0_LED		0x0006	/*  8 Bit LED register */
422#define B0_POWER_CTRL	0x0007	/*  8 Bit Power Control reg (YUKON only) */
423#define B0_ISRC		0x0008	/* 32 bit Interrupt Source Register */
424#define B0_IMSK		0x000c	/* 32 bit Interrupt Mask Register */
425#define B0_HWE_ISRC	0x0010	/* 32 bit HW Error Interrupt Src Reg */
426#define B0_HWE_IMSK	0x0014	/* 32 bit HW Error Interrupt Mask Reg */
427#define B0_SP_ISRC	0x0018	/* 32 bit Special Interrupt Source Reg 1 */
428
429/* Special ISR registers (Yukon-2 only) */
430#define B0_Y2_SP_ISRC2	0x001c	/* 32 bit Special Interrupt Source Reg 2 */
431#define B0_Y2_SP_ISRC3	0x0020	/* 32 bit Special Interrupt Source Reg 3 */
432#define B0_Y2_SP_EISR	0x0024	/* 32 bit Enter ISR Reg */
433#define B0_Y2_SP_LISR	0x0028	/* 32 bit Leave ISR Reg */
434#define B0_Y2_SP_ICR	0x002c	/* 32 bit Interrupt Control Reg */
435
436/*
437 *	Bank 1
438 *	- completely empty (this is the RAP Block window)
439 *	Note: if RAP = 1 this page is reserved
440 */
441
442/*
443 *	Bank 2
444 */
445/* NA reg = 48 bit Network Address Register, 3x16 or 8x8 bit readable */
446#define B2_MAC_1	0x0100	/* NA reg MAC Address 1 */
447#define B2_MAC_2	0x0108	/* NA reg MAC Address 2 */
448#define B2_MAC_3	0x0110	/* NA reg MAC Address 3 */
449#define B2_CONN_TYP	0x0118	/*  8 bit Connector type */
450#define B2_PMD_TYP	0x0119	/*  8 bit PMD type */
451#define B2_MAC_CFG	0x011a	/*  8 bit MAC Configuration / Chip Revision */
452#define B2_CHIP_ID	0x011b	/*  8 bit Chip Identification Number */
453#define B2_E_0		0x011c	/*  8 bit EPROM Byte 0 (ext. SRAM size */
454#define B2_Y2_CLK_GATE	0x011d	/*  8 bit Clock Gating (Yukon-2) */
455#define B2_Y2_HW_RES	0x011e	/*  8 bit HW Resources (Yukon-2) */
456#define B2_E_3		0x011f	/*  8 bit EPROM Byte 3 */
457#define B2_Y2_CLK_CTRL	0x0120	/* 32 bit Core Clock Frequency Control */
458#define B2_TI_INI	0x0130	/* 32 bit Timer Init Value */
459#define B2_TI_VAL	0x0134	/* 32 bit Timer Value */
460#define B2_TI_CTRL	0x0138	/*  8 bit Timer Control */
461#define B2_TI_TEST	0x0139	/*  8 Bit Timer Test */
462#define B2_IRQM_INI	0x0140	/* 32 bit IRQ Moderation Timer Init Reg.*/
463#define B2_IRQM_VAL	0x0144	/* 32 bit IRQ Moderation Timer Value */
464#define B2_IRQM_CTRL	0x0148	/*  8 bit IRQ Moderation Timer Control */
465#define B2_IRQM_TEST	0x0149	/*  8 bit IRQ Moderation Timer Test */
466#define B2_IRQM_MSK 	0x014c	/* 32 bit IRQ Moderation Mask */
467#define B2_IRQM_HWE_MSK 0x0150	/* 32 bit IRQ Moderation HW Error Mask */
468#define B2_TST_CTRL1	0x0158	/*  8 bit Test Control Register 1 */
469#define B2_TST_CTRL2	0x0159	/*  8 bit Test Control Register 2 */
470#define B2_GP_IO	0x015c	/* 32 bit General Purpose I/O Register */
471#define B2_I2C_CTRL	0x0160	/* 32 bit I2C HW Control Register */
472#define B2_I2C_DATA	0x0164	/* 32 bit I2C HW Data Register */
473#define B2_I2C_IRQ	0x0168	/* 32 bit I2C HW IRQ Register */
474#define B2_I2C_SW	0x016c	/* 32 bit I2C SW Port Register */
475
476#define Y2_PEX_PHY_DATA	0x0170	/* 16 bit PEX PHY Data Register */
477#define Y2_PEX_PHY_ADDR	0x0172	/* 16 bit PEX PHY Address Register */
478
479/*
480 *	Bank 3
481 */
482/* RAM Random Registers */
483#define B3_RAM_ADDR	0x0180	/* 32 bit RAM Address, to read or write */
484#define B3_RAM_DATA_LO	0x0184	/* 32 bit RAM Data Word (low dWord) */
485#define B3_RAM_DATA_HI	0x0188	/* 32 bit RAM Data Word (high dWord) */
486
487#define SELECT_RAM_BUFFER(rb, addr) (addr | (rb << 6))	/* Yukon-2 only */
488
489/* RAM Interface Registers */
490/* Yukon-2: use SELECT_RAM_BUFFER() to access the RAM buffer */
491/*
492 * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
493 * not usable in SW. Please notice these are NOT real timeouts, these are
494 * the number of qWords transferred continuously.
495 */
496#define B3_RI_WTO_R1	0x0190	/*  8 bit WR Timeout Queue R1 (TO0) */
497#define B3_RI_WTO_XA1	0x0191	/*  8 bit WR Timeout Queue XA1 (TO1) */
498#define B3_RI_WTO_XS1	0x0192	/*  8 bit WR Timeout Queue XS1 (TO2) */
499#define B3_RI_RTO_R1	0x0193	/*  8 bit RD Timeout Queue R1 (TO3) */
500#define B3_RI_RTO_XA1	0x0194	/*  8 bit RD Timeout Queue XA1 (TO4) */
501#define B3_RI_RTO_XS1	0x0195	/*  8 bit RD Timeout Queue XS1 (TO5) */
502#define B3_RI_WTO_R2	0x0196	/*  8 bit WR Timeout Queue R2 (TO6) */
503#define B3_RI_WTO_XA2	0x0197	/*  8 bit WR Timeout Queue XA2 (TO7) */
504#define B3_RI_WTO_XS2	0x0198	/*  8 bit WR Timeout Queue XS2 (TO8) */
505#define B3_RI_RTO_R2	0x0199	/*  8 bit RD Timeout Queue R2 (TO9) */
506#define B3_RI_RTO_XA2	0x019a	/*  8 bit RD Timeout Queue XA2 (TO10)*/
507#define B3_RI_RTO_XS2	0x019b	/*  8 bit RD Timeout Queue XS2 (TO11)*/
508#define B3_RI_TO_VAL	0x019c	/*  8 bit Current Timeout Count Val */
509#define B3_RI_CTRL	0x01a0	/* 16 bit RAM Interface Control Register */
510#define B3_RI_TEST	0x01a2	/*  8 bit RAM Interface Test Register */
511
512/*
513 *	Bank 4 - 5
514 */
515/* Transmit Arbiter Registers MAC 1 and 2, use MR_ADDR() to access */
516#define TXA_ITI_INI	0x0200	/* 32 bit Tx Arb Interval Timer Init Val*/
517#define TXA_ITI_VAL	0x0204	/* 32 bit Tx Arb Interval Timer Value */
518#define TXA_LIM_INI	0x0208	/* 32 bit Tx Arb Limit Counter Init Val */
519#define TXA_LIM_VAL	0x020c	/* 32 bit Tx Arb Limit Counter Value */
520#define TXA_CTRL	0x0210	/*  8 bit Tx Arbiter Control Register */
521#define TXA_TEST	0x0211	/*  8 bit Tx Arbiter Test Register */
522#define TXA_STAT	0x0212	/*  8 bit Tx Arbiter Status Register */
523
524#define MR_ADDR(Mac, Offs)	(((Mac) << 7) + (Offs))
525
526/* RSS key registers for Yukon-2 Family */
527#define B4_RSS_KEY	0x0220	/* 4x32 bit RSS Key register (Yukon-2) */
528/* RSS key register offsets */
529#define KEY_IDX_0	 0		/* offset for location of KEY 0 */
530#define KEY_IDX_1	 4		/* offset for location of KEY 1 */
531#define KEY_IDX_2	 8		/* offset for location of KEY 2 */
532#define KEY_IDX_3	12		/* offset for location of KEY 3 */
533	/* 0x0280 - 0x0292:	MAC 2 */
534#define RSS_KEY_ADDR(Port, KeyIndex)	\
535		((B4_RSS_KEY | ( ((Port) == 0) ? 0 : 0x80)) + (KeyIndex))
536
537/*
538 *	Bank 8 - 15
539 */
540/* Receive and Transmit Queue Registers, use Q_ADDR() to access */
541#define B8_Q_REGS	0x0400
542
543/* Queue Register Offsets, use Q_ADDR() to access */
544#define Q_D	0x00	/* 8*32	bit Current Descriptor */
545#define Q_DA_L	0x20	/* 32 bit Current Descriptor Address Low dWord */
546#define Q_DONE	0x24	/* 16 bit Done Index */
547#define Q_AC_L	0x28	/* 32 bit Current Address Counter Low dWord */
548#define Q_AC_H	0x2c	/* 32 bit Current Address Counter High dWord */
549#define Q_BC	0x30	/* 32 bit Current Byte Counter */
550#define Q_CSR	0x34	/* 32 bit BMU Control/Status Register */
551#define Q_F	0x38	/* 32 bit Flag Register */
552#define Q_T1	0x3c	/* 32 bit Test Register 1 */
553#define Q_T1_TR	0x3c	/*  8 bit Test Register 1 Transfer SM */
554#define Q_T1_WR	0x3d	/*  8 bit Test Register 1 Write Descriptor SM */
555#define Q_T1_RD	0x3e	/*  8 bit Test Register 1 Read Descriptor SM */
556#define Q_T1_SV	0x3f	/*  8 bit Test Register 1 Supervisor SM */
557#define Q_WM	0x40	/* 16 bit FIFO Watermark */
558#define Q_AL	0x42	/*  8 bit FIFO Alignment */
559#define Q_RSP	0x44	/* 16 bit FIFO Read Shadow Pointer */
560#define Q_RSL	0x46	/*  8 bit FIFO Read Shadow Level */
561#define Q_RP	0x48	/*  8 bit FIFO Read Pointer */
562#define Q_RL	0x4a	/*  8 bit FIFO Read Level */
563#define Q_WP	0x4c	/*  8 bit FIFO Write Pointer */
564#define Q_WSP	0x4d	/*  8 bit FIFO Write Shadow Pointer */
565#define Q_WL	0x4e	/*  8 bit FIFO Write Level */
566#define Q_WSL	0x4f	/*  8 bit FIFO Write Shadow Level */
567
568#define Q_ADDR(Queue, Offs)	(B8_Q_REGS + (Queue) + (Offs))
569
570/* Queue Prefetch Unit Offsets, use Y2_PREF_Q_ADDR() to address */
571#define Y2_B8_PREF_REGS		0x0450
572
573#define PREF_UNIT_CTRL_REG	0x00	/* 32 bit Prefetch Control register */
574#define PREF_UNIT_LAST_IDX_REG	0x04	/* 16 bit Last Index */
575#define PREF_UNIT_ADDR_LOW_REG	0x08	/* 32 bit List start addr, low part */
576#define PREF_UNIT_ADDR_HI_REG	0x0c	/* 32 bit List start addr, high part*/
577#define PREF_UNIT_GET_IDX_REG	0x10	/* 16 bit Get Index */
578#define PREF_UNIT_PUT_IDX_REG	0x14	/* 16 bit Put Index */
579#define PREF_UNIT_FIFO_WP_REG	0x20	/*  8 bit FIFO write pointer */
580#define PREF_UNIT_FIFO_RP_REG	0x24	/*  8 bit FIFO read pointer */
581#define PREF_UNIT_FIFO_WM_REG	0x28	/*  8 bit FIFO watermark */
582#define PREF_UNIT_FIFO_LEV_REG	0x2c	/*  8 bit FIFO level */
583
584#define PREF_UNIT_MASK_IDX	0x0fff
585
586#define Y2_PREF_Q_ADDR(Queue, Offs)	(Y2_B8_PREF_REGS + (Queue) + (Offs))
587
588/*
589 *	Bank 16 - 23
590 */
591/* RAM Buffer Registers */
592#define B16_RAM_REGS	0x0800
593
594/* RAM Buffer Register Offsets, use RB_ADDR() to access */
595#define RB_START	0x00	/* 32 bit RAM Buffer Start Address */
596#define RB_END		0x04	/* 32 bit RAM Buffer End Address */
597#define RB_WP		0x08	/* 32 bit RAM Buffer Write Pointer */
598#define RB_RP		0x0c	/* 32 bit RAM Buffer Read Pointer */
599#define RB_RX_UTPP	0x10	/* 32 bit Rx Upper Threshold, Pause Packet */
600#define RB_RX_LTPP	0x14	/* 32 bit Rx Lower Threshold, Pause Packet */
601#define RB_RX_UTHP	0x18	/* 32 bit Rx Upper Threshold, High Prio */
602#define RB_RX_LTHP	0x1c	/* 32 bit Rx Lower Threshold, High Prio */
603#define RB_PC		0x20	/* 32 bit RAM Buffer Packet Counter */
604#define RB_LEV		0x24	/* 32 bit RAM Buffer Level Register */
605#define RB_CTRL		0x28	/*  8 bit RAM Buffer Control Register */
606#define RB_TST1		0x29	/*  8 bit RAM Buffer Test Register 1 */
607#define RB_TST2		0x2a	/*  8 bit RAM Buffer Test Register 2 */
608
609/*
610 *	Bank 24
611 */
612/* Receive GMAC FIFO (YUKON and Yukon-2), use MR_ADDR() to access */
613#define RX_GMF_EA	0x0c40	/* 32 bit Rx GMAC FIFO End Address */
614#define RX_GMF_AF_THR	0x0c44	/* 32 bit Rx GMAC FIFO Almost Full Thresh. */
615#define RX_GMF_CTRL_T	0x0c48	/* 32 bit Rx GMAC FIFO Control/Test */
616#define RX_GMF_FL_MSK	0x0c4c	/* 32 bit Rx GMAC FIFO Flush Mask */
617#define RX_GMF_FL_THR	0x0c50	/* 32 bit Rx GMAC FIFO Flush Threshold */
618#define RX_GMF_TR_THR	0x0c54	/* 32 bit Rx Truncation Threshold (Yukon-2) */
619#define	RX_GMF_UP_THR	0x0c58	/*  8 bit Rx Upper Pause Thr (Yukon-EC_U) */
620#define	RX_GMF_LP_THR	0x0c5a	/*  8 bit Rx Lower Pause Thr (Yukon-EC_U) */
621#define RX_GMF_VLAN	0x0c5c	/* 32 bit Rx VLAN Type Register (Yukon-2) */
622#define RX_GMF_WP	0x0c60	/* 32 bit Rx GMAC FIFO Write Pointer */
623#define RX_GMF_WLEV	0x0c68	/* 32 bit Rx GMAC FIFO Write Level */
624#define RX_GMF_RP	0x0c70	/* 32 bit Rx GMAC FIFO Read Pointer */
625#define RX_GMF_RLEV	0x0c78	/* 32 bit Rx GMAC FIFO Read Level */
626
627/*
628 *	Bank 25
629 */
630	/* 0x0c80 - 0x0cbf:	MAC 2 */
631	/* 0x0cc0 - 0x0cff:	reserved */
632
633/*
634 *	Bank 26
635 */
636/* Transmit GMAC FIFO (YUKON and Yukon-2), use MR_ADDR() to access */
637#define TX_GMF_EA	0x0d40	/* 32 bit Tx GMAC FIFO End Address */
638#define TX_GMF_AE_THR	0x0d44	/* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
639#define TX_GMF_CTRL_T	0x0d48	/* 32 bit Tx GMAC FIFO Control/Test */
640#define TX_GMF_VLAN	0x0d5c	/* 32 bit Tx VLAN Type Register (Yukon-2) */
641#define TX_GMF_WP	0x0d60	/* 32 bit Tx GMAC FIFO Write Pointer */
642#define TX_GMF_WSP	0x0d64	/* 32 bit Tx GMAC FIFO Write Shadow Pointer */
643#define TX_GMF_WLEV	0x0d68	/* 32 bit Tx GMAC FIFO Write Level */
644#define TX_GMF_RP	0x0d70	/* 32 bit Tx GMAC FIFO Read Pointer */
645#define TX_GMF_RSTP	0x0d74	/* 32 bit Tx GMAC FIFO Restart Pointer */
646#define TX_GMF_RLEV	0x0d78	/* 32 bit Tx GMAC FIFO Read Level */
647
648/*
649 *	Bank 27
650 */
651	/* 0x0d80 - 0x0dbf:	MAC 2 */
652	/* 0x0daa - 0x0dff:	reserved */
653
654/*
655 *	Bank 28
656 */
657/* Descriptor Poll Timer Registers */
658#define B28_DPT_INI	0x0e00	/* 24 bit Descriptor Poll Timer Init Val */
659#define B28_DPT_VAL	0x0e04	/* 24 bit Descriptor Poll Timer Curr Val */
660#define B28_DPT_CTRL	0x0e08	/*  8 bit Descriptor Poll Timer Ctrl Reg */
661#define B28_DPT_TST	0x0e0a	/*  8 bit Descriptor Poll Timer Test Reg */
662/* Time Stamp Timer Registers (YUKON only) */
663#define GMAC_TI_ST_VAL	0x0e14	/* 32 bit Time Stamp Timer Curr Val */
664#define GMAC_TI_ST_CTRL	0x0e18	/*  8 bit Time Stamp Timer Ctrl Reg */
665#define GMAC_TI_ST_TST	0x0e1a	/*  8 bit Time Stamp Timer Test Reg */
666/* Polling Unit Registers (Yukon-2 only) */
667#define POLL_CTRL	0x0e20	/* 32 bit Polling Unit Control Reg */
668#define POLL_LAST_IDX	0x0e24	/* 16 bit Polling Unit List Last Index */
669#define POLL_LIST_ADDR_LO	0x0e28	/* 32 bit Poll. List Start Addr (low) */
670#define POLL_LIST_ADDR_HI	0x0e2c	/* 32 bit Poll. List Start Addr (high) */
671/* ASF Subsystem Registers (Yukon-2 only) */
672#define B28_Y2_SMB_CONFIG	0x0e40	/* 32 bit ASF SMBus Config Register */
673#define B28_Y2_SMB_CSD_REG	0x0e44	/* 32 bit ASF SMB Control/Status/Data */
674#define B28_Y2_ASF_IRQ_V_BASE	0x0e60	/* 32 bit ASF IRQ Vector Base */
675#define B28_Y2_ASF_STAT_CMD	0x0e68	/* 32 bit ASF Status and Command Reg */
676#define B28_Y2_ASF_HCU_CCSR	0x0e68	/* 32 bit ASF HCU CCSR (Yukon EX) */
677#define B28_Y2_ASF_HOST_COM	0x0e6c	/* 32 bit ASF Host Communication Reg */
678#define B28_Y2_DATA_REG_1	0x0e70	/* 32 bit ASF/Host Data Register 1 */
679#define B28_Y2_DATA_REG_2	0x0e74	/* 32 bit ASF/Host Data Register 2 */
680#define B28_Y2_DATA_REG_3	0x0e78	/* 32 bit ASF/Host Data Register 3 */
681#define B28_Y2_DATA_REG_4	0x0e7c	/* 32 bit ASF/Host Data Register 4 */
682
683/*
684 *	Bank 29
685 */
686
687/* Status BMU Registers (Yukon-2 only)*/
688#define STAT_CTRL		0x0e80	/* 32 bit Status BMU Control Reg */
689#define STAT_LAST_IDX		0x0e84	/* 16 bit Status BMU Last Index */
690#define STAT_LIST_ADDR_LO	0x0e88	/* 32 bit Status List Start Addr (low) */
691#define STAT_LIST_ADDR_HI	0x0e8c	/* 32 bit Status List Start Addr (high) */
692#define STAT_TXA1_RIDX		0x0e90	/* 16 bit Status TxA1 Report Index Reg */
693#define STAT_TXS1_RIDX		0x0e92	/* 16 bit Status TxS1 Report Index Reg */
694#define STAT_TXA2_RIDX		0x0e94	/* 16 bit Status TxA2 Report Index Reg */
695#define STAT_TXS2_RIDX		0x0e96	/* 16 bit Status TxS2 Report Index Reg */
696#define STAT_TX_IDX_TH		0x0e98	/* 16 bit Status Tx Index Threshold Reg */
697#define STAT_PUT_IDX		0x0e9c	/* 16 bit Status Put Index Reg */
698/* FIFO Control/Status Registers (Yukon-2 only)*/
699#define STAT_FIFO_WP		0x0ea0	/*  8 bit Status FIFO Write Pointer Reg */
700#define STAT_FIFO_RP		0x0ea4	/*  8 bit Status FIFO Read Pointer Reg */
701#define STAT_FIFO_RSP		0x0ea6	/*  8 bit Status FIFO Read Shadow Ptr */
702#define STAT_FIFO_LEVEL		0x0ea8	/*  8 bit Status FIFO Level Reg */
703#define STAT_FIFO_SHLVL		0x0eaa	/*  8 bit Status FIFO Shadow Level Reg */
704#define STAT_FIFO_WM		0x0eac	/*  8 bit Status FIFO Watermark Reg */
705#define STAT_FIFO_ISR_WM	0x0ead	/*  8 bit Status FIFO ISR Watermark Reg */
706/* Level and ISR Timer Registers (Yukon-2 only)*/
707#define STAT_LEV_TIMER_INI	0x0eb0	/* 32 bit Level Timer Init. Value Reg */
708#define STAT_LEV_TIMER_CNT	0x0eb4	/* 32 bit Level Timer Counter Reg */
709#define STAT_LEV_TIMER_CTRL	0x0eb8	/*  8 bit Level Timer Control Reg */
710#define STAT_LEV_TIMER_TEST	0x0eb9	/*  8 bit Level Timer Test Reg */
711#define STAT_TX_TIMER_INI	0x0ec0	/* 32 bit Tx Timer Init. Value Reg */
712#define STAT_TX_TIMER_CNT	0x0ec4	/* 32 bit Tx Timer Counter Reg */
713#define STAT_TX_TIMER_CTRL	0x0ec8	/*  8 bit Tx Timer Control Reg */
714#define STAT_TX_TIMER_TEST	0x0ec9	/*  8 bit Tx Timer Test Reg */
715#define STAT_ISR_TIMER_INI	0x0ed0	/* 32 bit ISR Timer Init. Value Reg */
716#define STAT_ISR_TIMER_CNT	0x0ed4	/* 32 bit ISR Timer Counter Reg */
717#define STAT_ISR_TIMER_CTRL	0x0ed8	/*  8 bit ISR Timer Control Reg */
718#define STAT_ISR_TIMER_TEST	0x0ed9	/*  8 bit ISR Timer Test Reg */
719
720#define	ST_LAST_IDX_MASK	0x007f	/* Last Index Mask */
721#define	ST_TXRP_IDX_MASK	0x0fff	/* Tx Report Index Mask */
722#define	ST_TXTH_IDX_MASK	0x0fff	/* Tx Threshold Index Mask */
723#define	ST_WM_IDX_MASK		0x3f	/* FIFO Watermark Index Mask */
724
725/*
726 *	Bank 30
727 */
728/* GMAC and GPHY Control Registers (YUKON only) */
729#define GMAC_CTRL	0x0f00	/* 32 bit GMAC Control Reg */
730#define GPHY_CTRL	0x0f04	/* 32 bit GPHY Control Reg */
731#define GMAC_IRQ_SRC	0x0f08	/*  8 bit GMAC Interrupt Source Reg */
732#define GMAC_IRQ_MSK	0x0f0c	/*  8 bit GMAC Interrupt Mask Reg */
733#define GMAC_LINK_CTRL	0x0f10	/* 16 bit Link Control Reg */
734
735/* Wake-up Frame Pattern Match Control Registers (YUKON only) */
736
737#define WOL_REG_OFFS	0x20	/* HW-Bug: Address is + 0x20 against spec. */
738
739#define WOL_CTRL_STAT	0x0f20	/* 16 bit WOL Control/Status Reg */
740#define WOL_MATCH_CTL	0x0f22	/*  8 bit WOL Match Control Reg */
741#define WOL_MATCH_RES	0x0f23	/*  8 bit WOL Match Result Reg */
742#define WOL_MAC_ADDR_LO	0x0f24	/* 32 bit WOL MAC Address Low */
743#define WOL_MAC_ADDR_HI	0x0f28	/* 16 bit WOL MAC Address High */
744#define WOL_PATT_PME	0x0f2a	/*  8 bit WOL PME Match Enable (Yukon-2) */
745#define WOL_PATT_ASFM	0x0f2b	/*  8 bit WOL ASF Match Enable (Yukon-2) */
746#define WOL_PATT_RPTR	0x0f2c	/*  8 bit WOL Pattern Read Pointer */
747
748/* WOL Pattern Length Registers (YUKON only) */
749
750#define WOL_PATT_LEN_LO	0x0f30	/* 32 bit WOL Pattern Length 3..0 */
751#define WOL_PATT_LEN_HI	0x0f34	/* 24 bit WOL Pattern Length 6..4 */
752
753/* WOL Pattern Counter Registers (YUKON only) */
754
755#define WOL_PATT_CNT_0	0x0f38	/* 32 bit WOL Pattern Counter 3..0 */
756#define WOL_PATT_CNT_4	0x0f3c	/* 24 bit WOL Pattern Counter 6..4 */
757
758/*
759 *	Bank 32	- 33
760 */
761#define WOL_PATT_RAM_1	0x1000	/*  WOL Pattern RAM Link 1 */
762#define WOL_PATT_RAM_2	0x1400	/*  WOL Pattern RAM Link 2 */
763
764/* offset to configuration space on Yukon-2 */
765#define Y2_CFG_SPC 	0x1c00
766#define BASE_GMAC_1	0x2800	/* GMAC 1 registers */
767#define BASE_GMAC_2	0x3800	/* GMAC 2 registers */
768
769/*
770 *	Control Register Bit Definitions:
771 */
772/*	B0_CTST	24 bit	Control/Status register */
773#define Y2_VMAIN_AVAIL	BIT_17	/* VMAIN available (YUKON-2 only) */
774#define Y2_VAUX_AVAIL	BIT_16	/* VAUX available (YUKON-2 only) */
775#define	Y2_HW_WOL_ON	BIT_15	/* HW WOL On  (Yukon-EC Ultra A1 only) */
776#define	Y2_HW_WOL_OFF	BIT_14	/* HW WOL Off (Yukon-EC Ultra A1 only) */
777#define Y2_ASF_ENABLE	BIT_13	/* ASF Unit Enable (YUKON-2 only) */
778#define Y2_ASF_DISABLE	BIT_12	/* ASF Unit Disable (YUKON-2 only) */
779#define Y2_CLK_RUN_ENA	BIT_11	/* CLK_RUN Enable  (YUKON-2 only) */
780#define Y2_CLK_RUN_DIS	BIT_10	/* CLK_RUN Disable (YUKON-2 only) */
781#define Y2_LED_STAT_ON	BIT_9	/* Status LED On  (YUKON-2 only) */
782#define Y2_LED_STAT_OFF	BIT_8	/* Status LED Off (YUKON-2 only) */
783#define CS_ST_SW_IRQ	BIT_7	/* Set IRQ SW Request */
784#define CS_CL_SW_IRQ	BIT_6	/* Clear IRQ SW Request */
785#define CS_STOP_DONE	BIT_5	/* Stop Master is finished */
786#define CS_STOP_MAST	BIT_4	/* Command Bit to stop the master */
787#define CS_MRST_CLR	BIT_3	/* Clear Master Reset */
788#define CS_MRST_SET	BIT_2	/* Set   Master Reset */
789#define CS_RST_CLR	BIT_1	/* Clear Software Reset	*/
790#define CS_RST_SET	BIT_0	/* Set   Software Reset	*/
791
792#define LED_STAT_ON	BIT_1	/* Status LED On	*/
793#define LED_STAT_OFF	BIT_0	/* Status LED Off	*/
794
795/* B0_POWER_CTRL	 8 Bit	Power Control reg (YUKON only) */
796#define PC_VAUX_ENA	BIT_7	/* Switch VAUX Enable  */
797#define PC_VAUX_DIS	BIT_6	/* Switch VAUX Disable */
798#define PC_VCC_ENA	BIT_5	/* Switch VCC Enable  */
799#define PC_VCC_DIS	BIT_4	/* Switch VCC Disable */
800#define PC_VAUX_ON	BIT_3	/* Switch VAUX On  */
801#define PC_VAUX_OFF	BIT_2	/* Switch VAUX Off */
802#define PC_VCC_ON	BIT_1	/* Switch VCC On  */
803#define PC_VCC_OFF	BIT_0	/* Switch VCC Off */
804
805/*	B0_ISRC		32 bit	Interrupt Source Register */
806/*	B0_IMSK		32 bit	Interrupt Mask Register */
807/*	B0_SP_ISRC	32 bit	Special Interrupt Source Reg */
808/*	B2_IRQM_MSK	32 bit	IRQ Moderation Mask */
809/*	B0_Y2_SP_ISRC2	32 bit	Special Interrupt Source Reg 2 */
810/*	B0_Y2_SP_ISRC3	32 bit	Special Interrupt Source Reg 3 */
811/*	B0_Y2_SP_EISR	32 bit	Enter ISR Reg */
812/*	B0_Y2_SP_LISR	32 bit	Leave ISR Reg */
813#define Y2_IS_PORT_MASK(Port, Mask)	((Mask) << (Port*8))
814#define Y2_IS_HW_ERR	BIT_31	/* Interrupt HW Error */
815#define Y2_IS_STAT_BMU	BIT_30	/* Status BMU Interrupt */
816#define Y2_IS_ASF	BIT_29	/* ASF subsystem Interrupt */
817#define Y2_IS_POLL_CHK	BIT_27	/* Check IRQ from polling unit */
818#define Y2_IS_TWSI_RDY	BIT_26	/* IRQ on end of TWSI Tx */
819#define Y2_IS_IRQ_SW	BIT_25	/* SW forced IRQ	*/
820#define Y2_IS_TIMINT	BIT_24	/* IRQ from Timer	*/
821#define Y2_IS_IRQ_PHY2	BIT_12	/* Interrupt from PHY 2 */
822#define Y2_IS_IRQ_MAC2	BIT_11	/* Interrupt from MAC 2 */
823#define Y2_IS_CHK_RX2	BIT_10	/* Descriptor error Rx 2 */
824#define Y2_IS_CHK_TXS2	BIT_9	/* Descriptor error TXS 2 */
825#define Y2_IS_CHK_TXA2	BIT_8	/* Descriptor error TXA 2 */
826#define Y2_IS_IRQ_PHY1	BIT_4	/* Interrupt from PHY 1 */
827#define Y2_IS_IRQ_MAC1	BIT_3	/* Interrupt from MAC 1 */
828#define Y2_IS_CHK_RX1	BIT_2	/* Descriptor error Rx 1 */
829#define Y2_IS_CHK_TXS1	BIT_1	/* Descriptor error TXS 1 */
830#define Y2_IS_CHK_TXA1	BIT_0	/* Descriptor error TXA 1 */
831
832#define Y2_IS_L1_MASK	0x0000001f	/* IRQ Mask for port 1 */
833
834#define Y2_IS_L2_MASK	0x00001f00	/* IRQ Mask for port 2 */
835
836#define Y2_IS_ALL_MSK	0xef001f1f	/* All Interrupt bits */
837
838#define	Y2_IS_PORT_A	\
839	(Y2_IS_IRQ_PHY1 | Y2_IS_IRQ_MAC1 | Y2_IS_CHK_TXA1 | Y2_IS_CHK_RX1)
840#define	Y2_IS_PORT_B	\
841	(Y2_IS_IRQ_PHY2 | Y2_IS_IRQ_MAC2 | Y2_IS_CHK_TXA2 | Y2_IS_CHK_RX2)
842
843/*	B0_HWE_ISRC	32 bit	HW Error Interrupt Src Reg */
844/*	B0_HWE_IMSK	32 bit	HW Error Interrupt Mask Reg */
845/*	B2_IRQM_HWE_MSK	32 bit	IRQ Moderation HW Error Mask */
846#define Y2_IS_TIST_OV	BIT_29	/* Time Stamp Timer overflow interrupt */
847#define Y2_IS_SENSOR	BIT_28	/* Sensor interrupt */
848#define Y2_IS_MST_ERR	BIT_27	/* Master error interrupt */
849#define Y2_IS_IRQ_STAT	BIT_26	/* Status exception interrupt */
850#define Y2_IS_PCI_EXP	BIT_25	/* PCI-Express interrupt */
851#define Y2_IS_PCI_NEXP	BIT_24	/* PCI-Express error similar to PCI error */
852#define Y2_IS_PAR_RD2	BIT_13	/* Read RAM parity error interrupt */
853#define Y2_IS_PAR_WR2	BIT_12	/* Write RAM parity error interrupt */
854#define Y2_IS_PAR_MAC2	BIT_11	/* MAC hardware fault interrupt */
855#define Y2_IS_PAR_RX2	BIT_10	/* Parity Error Rx Queue 2 */
856#define Y2_IS_TCP_TXS2	BIT_9	/* TCP length mismatch sync Tx queue IRQ */
857#define Y2_IS_TCP_TXA2	BIT_8	/* TCP length mismatch async Tx queue IRQ */
858#define Y2_IS_PAR_RD1	BIT_5	/* Read RAM parity error interrupt */
859#define Y2_IS_PAR_WR1	BIT_4	/* Write RAM parity error interrupt */
860#define Y2_IS_PAR_MAC1	BIT_3	/* MAC hardware fault interrupt */
861#define Y2_IS_PAR_RX1	BIT_2	/* Parity Error Rx Queue 1 */
862#define Y2_IS_TCP_TXS1	BIT_1	/* TCP length mismatch sync Tx queue IRQ */
863#define Y2_IS_TCP_TXA1	BIT_0	/* TCP length mismatch async Tx queue IRQ */
864
865#define Y2_HWE_L1_MASK	(Y2_IS_PAR_RD1 | Y2_IS_PAR_WR1 | Y2_IS_PAR_MAC1 |\
866			 Y2_IS_PAR_RX1 | Y2_IS_TCP_TXS1| Y2_IS_TCP_TXA1)
867#define Y2_HWE_L2_MASK	(Y2_IS_PAR_RD2 | Y2_IS_PAR_WR2 | Y2_IS_PAR_MAC2 |\
868			 Y2_IS_PAR_RX2 | Y2_IS_TCP_TXS2| Y2_IS_TCP_TXA2)
869
870#define Y2_HWE_ALL_MSK	(Y2_IS_TIST_OV | /* Y2_IS_SENSOR | */ Y2_IS_MST_ERR |\
871			 Y2_IS_IRQ_STAT | Y2_IS_PCI_EXP | Y2_IS_PCI_NEXP |\
872			 Y2_HWE_L1_MASK | Y2_HWE_L2_MASK)
873
874/*	B2_MAC_CFG	 8 bit	MAC Configuration / Chip Revision */
875#define CFG_CHIP_R_MSK	(0x0f<<4) /* Bit 7.. 4: Chip Revision */
876#define CFG_DIS_M2_CLK	BIT_1	/* Disable Clock for 2nd MAC */
877#define CFG_SNG_MAC	BIT_0	/* MAC Config: 0 = 2 MACs; 1 = 1 MAC */
878
879/*	B2_CHIP_ID	 8 bit	Chip Identification Number */
880#define CHIP_ID_GENESIS		0x0a /* Chip ID for GENESIS */
881#define CHIP_ID_YUKON		0xb0 /* Chip ID for YUKON */
882#define CHIP_ID_YUKON_LITE	0xb1 /* Chip ID for YUKON-Lite (Rev. A1-A3) */
883#define CHIP_ID_YUKON_LP	0xb2 /* Chip ID for YUKON-LP */
884#define CHIP_ID_YUKON_XL	0xb3 /* Chip ID for YUKON-2 XL */
885#define CHIP_ID_YUKON_EC_U	0xb4 /* Chip ID for YUKON-2 EC Ultra */
886#define CHIP_ID_YUKON_EX	0xb5 /* Chip ID for YUKON-2 Extreme */
887#define CHIP_ID_YUKON_EC	0xb6 /* Chip ID for YUKON-2 EC */
888#define CHIP_ID_YUKON_FE	0xb7 /* Chip ID for YUKON-2 FE */
889#define CHIP_ID_YUKON_FE_P	0xb8 /* Chip ID for YUKON-2 FE+ */
890
891#define	CHIP_REV_YU_XL_A0	0 /* Chip Rev. for Yukon-2 A0 */
892#define	CHIP_REV_YU_XL_A1	1 /* Chip Rev. for Yukon-2 A1 */
893#define	CHIP_REV_YU_XL_A2	2 /* Chip Rev. for Yukon-2 A2 */
894#define	CHIP_REV_YU_XL_A3	3 /* Chip Rev. for Yukon-2 A3 */
895
896#define CHIP_REV_YU_EC_A1	0 /* Chip Rev. for Yukon-EC A1/A0 */
897#define CHIP_REV_YU_EC_A2	1 /* Chip Rev. for Yukon-EC A2 */
898#define CHIP_REV_YU_EC_A3	2 /* Chip Rev. for Yukon-EC A3 */
899
900#define	CHIP_REV_YU_EC_U_A0	1
901#define	CHIP_REV_YU_EC_U_A1	2
902
903#define	CHIP_REV_YU_FE_P_A0	0 /* Chip Rev. for Yukon-2 FE+ A0 */
904
905#define	CHIP_REV_YU_EX_A0	1 /* Chip Rev. for Yukon-2 EX A0 */
906#define	CHIP_REV_YU_EX_B0	2 /* Chip Rev. for Yukon-2 EX B0 */
907
908/*	B2_Y2_CLK_GATE	 8 bit	Clock Gating (Yukon-2 only) */
909#define Y2_STATUS_LNK2_INAC	BIT_7	/* Status Link 2 inactiv (0 = activ) */
910#define Y2_CLK_GAT_LNK2_DIS	BIT_6	/* Disable clock gating Link 2 */
911#define Y2_COR_CLK_LNK2_DIS	BIT_5	/* Disable Core clock Link 2 */
912#define Y2_PCI_CLK_LNK2_DIS	BIT_4	/* Disable PCI clock Link 2 */
913#define Y2_STATUS_LNK1_INAC	BIT_3	/* Status Link 1 inactiv (0 = activ) */
914#define Y2_CLK_GAT_LNK1_DIS	BIT_2	/* Disable clock gating Link 1 */
915#define Y2_COR_CLK_LNK1_DIS	BIT_1	/* Disable Core clock Link 1 */
916#define Y2_PCI_CLK_LNK1_DIS	BIT_0	/* Disable PCI clock Link 1 */
917
918/*	B2_Y2_HW_RES	8 bit	HW Resources (Yukon-2 only) */
919#define CFG_LED_MODE_MSK	(0x07<<2)	/* Bit  4.. 2:	LED Mode Mask */
920#define CFG_LINK_2_AVAIL	BIT_1	/* Link 2 available */
921#define CFG_LINK_1_AVAIL	BIT_0	/* Link 1 available */
922
923#define CFG_LED_MODE(x)		(((x) & CFG_LED_MODE_MSK) >> 2)
924#define CFG_DUAL_MAC_MSK	(CFG_LINK_2_AVAIL | CFG_LINK_1_AVAIL)
925
926/*	B2_E_3	 	8 bit	lower 4 bits used for HW self test result */
927#define B2_E3_RES_MASK	0x0f
928
929/*	B2_Y2_CLK_CTRL	32 bit	Core Clock Frequency Control Register (Yukon-2/EC) */
930/* Yukon-EC/FE */
931#define Y2_CLK_DIV_VAL_MSK	(0xff<<16) /* Bit 23..16: Clock Divisor Value */
932#define Y2_CLK_DIV_VAL(x)	(SHIFT16(x) & Y2_CLK_DIV_VAL_MSK)
933/* Yukon-2 */
934#define Y2_CLK_DIV_VAL2_MSK	(0x07<<21) /* Bit 23..21: Clock Divisor Value */
935#define Y2_CLK_SELECT2_MSK	(0x1f<<16) /* Bit 20..16: Clock Select */
936#define Y2_CLK_DIV_VAL_2(x)	(SHIFT21(x) & Y2_CLK_DIV_VAL2_MSK)
937#define Y2_CLK_SEL_VAL_2(x)	(SHIFT16(x) & Y2_CLK_SELECT2_MSK)
938#define Y2_CLK_DIV_ENA		BIT_1	/* Enable  Core Clock Division */
939#define Y2_CLK_DIV_DIS		BIT_0	/* Disable Core Clock Division */
940
941/*	B2_TI_CTRL	 8 bit	Timer control */
942/*	B2_IRQM_CTRL	 8 bit	IRQ Moderation Timer Control */
943#define TIM_START	BIT_2	/* Start Timer */
944#define TIM_STOP	BIT_1	/* Stop  Timer */
945#define TIM_CLR_IRQ	BIT_0	/* Clear Timer IRQ (!IRQM) */
946
947/*	B2_TI_TEST	 8 Bit	Timer Test */
948/*	B2_IRQM_TEST	 8 bit	IRQ Moderation Timer Test */
949/*	B28_DPT_TST	 8 bit	Descriptor Poll Timer Test Reg */
950#define TIM_T_ON	BIT_2	/* Test mode on */
951#define TIM_T_OFF	BIT_1	/* Test mode off */
952#define TIM_T_STEP	BIT_0	/* Test step */
953
954/*	B28_DPT_INI	32 bit	Descriptor Poll Timer Init Val */
955/*	B28_DPT_VAL	32 bit	Descriptor Poll Timer Curr Val */
956#define DPT_MSK		0x00ffffff	/* Bit 23.. 0:	Desc Poll Timer Bits */
957
958/*	B28_DPT_CTRL	 8 bit	Descriptor Poll Timer Ctrl Reg */
959#define DPT_START	BIT_1	/* Start Descriptor Poll Timer */
960#define DPT_STOP	BIT_0	/* Stop  Descriptor Poll Timer */
961
962/*	B2_TST_CTRL1	 8 bit	Test Control Register 1 */
963#define TST_FRC_DPERR_MR	BIT_7	/* force DATAPERR on MST RD */
964#define TST_FRC_DPERR_MW	BIT_6	/* force DATAPERR on MST WR */
965#define TST_FRC_DPERR_TR	BIT_5	/* force DATAPERR on TRG RD */
966#define TST_FRC_DPERR_TW	BIT_4	/* force DATAPERR on TRG WR */
967#define TST_FRC_APERR_M		BIT_3	/* force ADDRPERR on MST */
968#define TST_FRC_APERR_T		BIT_2	/* force ADDRPERR on TRG */
969#define TST_CFG_WRITE_ON	BIT_1	/* Enable  Config Reg WR */
970#define TST_CFG_WRITE_OFF	BIT_0	/* Disable Config Reg WR */
971
972/*	B2_GP_IO */
973#define	GLB_GPIO_CLK_DEB_ENA	BIT_31	/* Clock Debug Enable */
974#define	GLB_GPIO_CLK_DBG_MSK	0x3c000000	/* Clock Debug */
975
976#define	GLB_GPIO_INT_RST_D3_DIS	BIT_15	/* Disable Internal Reset After D3 to D0 */
977#define	GLB_GPIO_LED_PAD_SPEED_UP	BIT_14	/* LED PAD Speed Up */
978#define	GLB_GPIO_STAT_RACE_DIS	BIT_13	/* Status Race Disable */
979#define	GLB_GPIO_TEST_SEL_MSK	0x00001800	/* Testmode Select */
980#define	GLB_GPIO_TEST_SEL_BASE	BIT_11
981#define	GLB_GPIO_RAND_ENA	BIT_10	/* Random Enable */
982#define	GLB_GPIO_RAND_BIT_1	BIT_9	/* Random Bit 1 */
983
984/*	B2_I2C_CTRL	32 bit	I2C HW Control Register */
985#define I2C_FLAG	BIT_31		/* Start read/write if WR */
986#define I2C_ADDR	(0x7fff<<16)	/* Bit 30..16:	Addr to be RD/WR */
987#define I2C_DEV_SEL	(0x7f<<9)	/* Bit 15.. 9:	I2C Device Select */
988#define I2C_BURST_LEN	BIT_4		/* Burst Len, 1/4 bytes */
989#define I2C_DEV_SIZE	(7<<1)		/* Bit	3.. 1:	I2C Device Size	*/
990#define I2C_025K_DEV	(0<<1)		/*		0: 256 Bytes or smal. */
991#define I2C_05K_DEV	(1<<1)		/* 		1: 512	Bytes	*/
992#define I2C_1K_DEV	(2<<1)		/*		2: 1024 Bytes	*/
993#define I2C_2K_DEV	(3<<1)		/*		3: 2048	Bytes	*/
994#define I2C_4K_DEV	(4<<1)		/*		4: 4096 Bytes	*/
995#define I2C_8K_DEV	(5<<1)		/*		5: 8192 Bytes	*/
996#define I2C_16K_DEV	(6<<1)		/*		6: 16384 Bytes	*/
997#define I2C_32K_DEV	(7<<1)		/*		7: 32768 Bytes	*/
998#define I2C_STOP	BIT_0		/* Interrupt I2C transfer */
999
1000/*	B2_I2C_IRQ	32 bit	I2C HW IRQ Register */
1001#define I2C_CLR_IRQ	BIT_0		/* Clear I2C IRQ */
1002
1003/*	B2_I2C_SW	32 bit (8 bit access)	I2C HW SW Port Register */
1004#define I2C_DATA_DIR	BIT_2		/* direction of I2C_DATA */
1005#define I2C_DATA	BIT_1		/* I2C Data Port	*/
1006#define I2C_CLK		BIT_0		/* I2C Clock Port	*/
1007
1008/* I2C Address */
1009#define I2C_SENS_ADDR	LM80_ADDR	/* I2C Sensor Address (Volt and Temp) */
1010
1011
1012/*	B2_BSC_CTRL	 8 bit	Blink Source Counter Control */
1013#define BSC_START	BIT_1		/* Start Blink Source Counter */
1014#define BSC_STOP	BIT_0		/* Stop  Blink Source Counter */
1015
1016/*	B2_BSC_STAT	 8 bit	Blink Source Counter Status */
1017#define BSC_SRC		BIT_0		/* Blink Source, 0=Off / 1=On */
1018
1019/*	B2_BSC_TST	16 bit	Blink Source Counter Test Reg */
1020#define BSC_T_ON	BIT_2		/* Test mode on */
1021#define BSC_T_OFF	BIT_1		/* Test mode off */
1022#define BSC_T_STEP	BIT_0		/* Test step */
1023
1024/*	Y2_PEX_PHY_ADDR/DATA	PEX PHY address and data reg  (Yukon-2 only) */
1025#define PEX_RD_ACCESS	BIT_31	/* Access Mode Read = 1, Write = 0 */
1026#define PEX_DB_ACCESS	BIT_30	/* Access to debug register */
1027
1028/*	B3_RAM_ADDR		32 bit	RAM Address, to read or write */
1029#define RAM_ADR_RAN	0x0007ffff	/* Bit 18.. 0:	RAM Address Range */
1030
1031/* RAM Interface Registers */
1032/*	B3_RI_CTRL		16 bit	RAM Interface Control Register */
1033#define RI_CLR_RD_PERR	BIT_9	/* Clear IRQ RAM Read  Parity Err */
1034#define RI_CLR_WR_PERR	BIT_8	/* Clear IRQ RAM Write Parity Err */
1035#define RI_RST_CLR	BIT_1	/* Clear RAM Interface Reset */
1036#define RI_RST_SET	BIT_0	/* Set   RAM Interface Reset */
1037
1038#define	MSK_RI_TO_53	36	/* RAM interface timeout */
1039
1040/* Transmit Arbiter Registers MAC 1 and 2, use MR_ADDR() to access */
1041/*	TXA_ITI_INI	32 bit	Tx Arb Interval Timer Init Val */
1042/*	TXA_ITI_VAL	32 bit	Tx Arb Interval Timer Value */
1043/*	TXA_LIM_INI	32 bit	Tx Arb Limit Counter Init Val */
1044/*	TXA_LIM_VAL	32 bit	Tx Arb Limit Counter Value */
1045#define TXA_MAX_VAL	0x00ffffff/* Bit 23.. 0:	Max TXA Timer/Cnt Val */
1046
1047/*	TXA_CTRL	 8 bit	Tx Arbiter Control Register */
1048#define TXA_ENA_FSYNC	BIT_7	/* Enable  force of sync Tx queue */
1049#define TXA_DIS_FSYNC	BIT_6	/* Disable force of sync Tx queue */
1050#define TXA_ENA_ALLOC	BIT_5	/* Enable  alloc of free bandwidth */
1051#define TXA_DIS_ALLOC	BIT_4	/* Disable alloc of free bandwidth */
1052#define TXA_START_RC	BIT_3	/* Start sync Rate Control */
1053#define TXA_STOP_RC	BIT_2	/* Stop  sync Rate Control */
1054#define TXA_ENA_ARB	BIT_1	/* Enable  Tx Arbiter */
1055#define TXA_DIS_ARB	BIT_0	/* Disable Tx Arbiter */
1056
1057/*	TXA_TEST	 8 bit	Tx Arbiter Test Register */
1058#define TXA_INT_T_ON	BIT_5	/* Tx Arb Interval Timer Test On */
1059#define TXA_INT_T_OFF	BIT_4	/* Tx Arb Interval Timer Test Off */
1060#define TXA_INT_T_STEP	BIT_3	/* Tx Arb Interval Timer Step */
1061#define TXA_LIM_T_ON	BIT_2	/* Tx Arb Limit Timer Test On */
1062#define TXA_LIM_T_OFF	BIT_1	/* Tx Arb Limit Timer Test Off */
1063#define TXA_LIM_T_STEP	BIT_0	/* Tx Arb Limit Timer Step */
1064
1065/*	TXA_STAT	 8 bit	Tx Arbiter Status Register */
1066#define TXA_PRIO_XS	BIT_0	/* sync queue has prio to send */
1067
1068/*	Q_BC		32 bit	Current Byte Counter */
1069#define BC_MAX		0xffff	/* Bit 15.. 0:	Byte counter */
1070
1071/* Rx BMU Control / Status Registers (Yukon-2) */
1072#define BMU_IDLE		BIT_31	/* BMU Idle State */
1073#define BMU_RX_TCP_PKT		BIT_30	/* Rx TCP Packet (when RSS Hash enabled) */
1074#define BMU_RX_IP_PKT		BIT_29	/* Rx IP  Packet (when RSS Hash enabled) */
1075#define BMU_ENA_RX_RSS_HASH	BIT_15	/* Enable  Rx RSS Hash */
1076#define BMU_DIS_RX_RSS_HASH	BIT_14	/* Disable Rx RSS Hash */
1077#define BMU_ENA_RX_CHKSUM	BIT_13	/* Enable  Rx TCP/IP Checksum Check */
1078#define BMU_DIS_RX_CHKSUM	BIT_12	/* Disable Rx TCP/IP Checksum Check */
1079#define BMU_CLR_IRQ_PAR		BIT_11	/* Clear IRQ on Parity errors (Rx) */
1080#define BMU_CLR_IRQ_TCP		BIT_11	/* Clear IRQ on TCP segmen. error (Tx) */
1081#define BMU_CLR_IRQ_CHK		BIT_10	/* Clear IRQ Check */
1082#define BMU_STOP		BIT_9	/* Stop  Rx/Tx Queue */
1083#define BMU_START		BIT_8	/* Start Rx/Tx Queue */
1084#define BMU_FIFO_OP_ON		BIT_7	/* FIFO Operational On */
1085#define BMU_FIFO_OP_OFF 	BIT_6	/* FIFO Operational Off */
1086#define BMU_FIFO_ENA		BIT_5	/* Enable FIFO */
1087#define BMU_FIFO_RST		BIT_4	/* Reset  FIFO */
1088#define BMU_OP_ON		BIT_3	/* BMU Operational On */
1089#define BMU_OP_OFF		BIT_2	/* BMU Operational Off */
1090#define BMU_RST_CLR		BIT_1	/* Clear BMU Reset (Enable) */
1091#define BMU_RST_SET		BIT_0	/* Set   BMU Reset */
1092
1093#define BMU_CLR_RESET		(BMU_FIFO_RST | BMU_OP_OFF | BMU_RST_CLR)
1094#define BMU_OPER_INIT		(BMU_CLR_IRQ_PAR | BMU_CLR_IRQ_CHK | \
1095				 BMU_START | BMU_FIFO_ENA | BMU_OP_ON)
1096
1097/* Tx BMU Control / Status Registers (Yukon-2) */
1098					/* Bit 31: same as for Rx */
1099#define BMU_TX_IPIDINCR_ON	BIT_13	/* Enable  IP ID Increment */
1100#define BMU_TX_IPIDINCR_OFF	BIT_12	/* Disable IP ID Increment */
1101#define BMU_TX_CLR_IRQ_TCP	BIT_11	/* Clear IRQ on TCP segm. length mism. */
1102					/* Bit 10..0: same as for Rx */
1103
1104/*	Q_F		32 bit	Flag Register */
1105#define F_TX_CHK_AUTO_OFF	BIT_31	/* Tx checksum auto-calc Off(Yukon EX)*/
1106#define F_TX_CHK_AUTO_ON	BIT_30	/* Tx checksum auto-calc On(Yukon EX)*/
1107#define F_ALM_FULL		BIT_28	/* Rx FIFO: almost full */
1108#define F_EMPTY			BIT_27	/* Tx FIFO: empty flag */
1109#define F_FIFO_EOF		BIT_26	/* Tag (EOF Flag) bit in FIFO */
1110#define F_WM_REACHED		BIT_25	/* Watermark reached */
1111#define F_M_RX_RAM_DIS		BIT_24	/* MAC Rx RAM Read Port disable */
1112#define F_FIFO_LEVEL		(0x1f<<16)
1113					/* Bit 23..16:	# of Qwords in FIFO */
1114#define F_WATER_MARK		0x0007ff/* Bit 10.. 0:	Watermark */
1115
1116/* Queue Prefetch Unit Offsets, use Y2_PREF_Q_ADDR() to address (Yukon-2 only)*/
1117/* PREF_UNIT_CTRL_REG	32 bit	Prefetch Control register */
1118#define PREF_UNIT_OP_ON		BIT_3	/* prefetch unit operational */
1119#define PREF_UNIT_OP_OFF	BIT_2	/* prefetch unit not operational */
1120#define PREF_UNIT_RST_CLR	BIT_1	/* Clear Prefetch Unit Reset */
1121#define PREF_UNIT_RST_SET	BIT_0	/* Set   Prefetch Unit Reset */
1122
1123/* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
1124/*	RB_START	32 bit	RAM Buffer Start Address */
1125/*	RB_END		32 bit	RAM Buffer End Address */
1126/*	RB_WP		32 bit	RAM Buffer Write Pointer */
1127/*	RB_RP		32 bit	RAM Buffer Read Pointer */
1128/*	RB_RX_UTPP	32 bit	Rx Upper Threshold, Pause Pack */
1129/*	RB_RX_LTPP	32 bit	Rx Lower Threshold, Pause Pack */
1130/*	RB_RX_UTHP	32 bit	Rx Upper Threshold, High Prio */
1131/*	RB_RX_LTHP	32 bit	Rx Lower Threshold, High Prio */
1132/*	RB_PC		32 bit	RAM Buffer Packet Counter */
1133/*	RB_LEV		32 bit	RAM Buffer Level Register */
1134#define RB_MSK	0x0007ffff	/* Bit 18.. 0:	RAM Buffer Pointer Bits */
1135
1136/*	RB_TST2		 8 bit	RAM Buffer Test Register 2 */
1137#define RB_PC_DEC	BIT_3	/* Packet Counter Decrement */
1138#define RB_PC_T_ON	BIT_2	/* Packet Counter Test On */
1139#define RB_PC_T_OFF	BIT_1	/* Packet Counter Test Off */
1140#define RB_PC_INC	BIT_0	/* Packet Counter Increment */
1141
1142/*	RB_TST1		 8 bit	RAM Buffer Test Register 1 */
1143#define RB_WP_T_ON	BIT_6	/* Write Pointer Test On */
1144#define RB_WP_T_OFF	BIT_5	/* Write Pointer Test Off */
1145#define RB_WP_INC	BIT_4	/* Write Pointer Increment */
1146#define RB_RP_T_ON	BIT_2	/* Read Pointer Test On */
1147#define RB_RP_T_OFF	BIT_1	/* Read Pointer Test Off */
1148#define RB_RP_INC	BIT_0	/* Read Pointer Increment */
1149
1150/*	RB_CTRL		 8 bit	RAM Buffer Control Register */
1151#define RB_ENA_STFWD	BIT_5	/* Enable  Store & Forward */
1152#define RB_DIS_STFWD	BIT_4	/* Disable Store & Forward */
1153#define RB_ENA_OP_MD	BIT_3	/* Enable  Operation Mode */
1154#define RB_DIS_OP_MD	BIT_2	/* Disable Operation Mode */
1155#define RB_RST_CLR	BIT_1	/* Clear RAM Buf STM Reset */
1156#define RB_RST_SET	BIT_0	/* Set   RAM Buf STM Reset */
1157
1158/* RAM Buffer High Pause Threshold values */
1159#define	MSK_RB_ULPP	(8 * 1024)	/* Upper Level in kB/8 */
1160#define	MSK_RB_LLPP_S	(10 * 1024)	/* Lower Level for small Queues */
1161#define	MSK_RB_LLPP_B	(16 * 1024)	/* Lower Level for big Queues */
1162
1163/* Threshold values for Yukon-EC Ultra */
1164#define	MSK_ECU_ULPP	0x0080	/* Upper Pause Threshold (multiples of 8) */
1165#define	MSK_ECU_LLPP	0x0060	/* Lower Pause Threshold (multiples of 8) */
1166#define	MSK_ECU_AE_THR	0x0070  /* Almost Empty Threshold */
1167#define	MSK_ECU_TXFF_LEV	0x01a0	/* Tx BMU FIFO Level */
1168#define	MSK_ECU_JUMBO_WM	0x01
1169
1170#define MSK_BMU_RX_WM		0x600	/* BMU Rx Watermark */
1171#define MSK_BMU_TX_WM		0x600	/* BMU Tx Watermark */
1172/* performance sensitive drivers should set this define to 0x80 */
1173#define MSK_BMU_RX_WM_PEX	0x600	/* BMU Rx Watermark for PEX */
1174
1175/* Receive and Transmit Queues */
1176#define Q_R1		0x0000	/* Receive Queue 1 */
1177#define Q_R2		0x0080	/* Receive Queue 2 */
1178#define Q_XS1		0x0200	/* Synchronous Transmit Queue 1 */
1179#define Q_XA1		0x0280	/* Asynchronous Transmit Queue 1 */
1180#define Q_XS2		0x0300	/* Synchronous Transmit Queue 2 */
1181#define Q_XA2		0x0380	/* Asynchronous Transmit Queue 2 */
1182
1183#define Q_ASF_R1	0x100	/* ASF Rx Queue 1 */
1184#define Q_ASF_R2	0x180	/* ASF Rx Queue 2 */
1185#define Q_ASF_T1	0x140	/* ASF Tx Queue 1 */
1186#define Q_ASF_T2	0x1c0	/* ASF Tx Queue 2 */
1187
1188#define RB_ADDR(Queue, Offs)	(B16_RAM_REGS + (Queue) + (Offs))
1189
1190/* Minimum RAM Buffer Rx Queue Size */
1191#define	MSK_MIN_RXQ_SIZE	10
1192/* Minimum RAM Buffer Tx Queue Size */
1193#define	MSK_MIN_TXQ_SIZE	10
1194/* Percentage of queue size from whole memory. 80 % for receive */
1195#define	MSK_RAM_QUOTA_RX	80
1196
1197/*	WOL_CTRL_STAT	16 bit	WOL Control/Status Reg */
1198#define WOL_CTL_LINK_CHG_OCC		BIT_15
1199#define WOL_CTL_MAGIC_PKT_OCC		BIT_14
1200#define WOL_CTL_PATTERN_OCC		BIT_13
1201#define WOL_CTL_CLEAR_RESULT		BIT_12
1202#define WOL_CTL_ENA_PME_ON_LINK_CHG	BIT_11
1203#define WOL_CTL_DIS_PME_ON_LINK_CHG	BIT_10
1204#define WOL_CTL_ENA_PME_ON_MAGIC_PKT	BIT_9
1205#define WOL_CTL_DIS_PME_ON_MAGIC_PKT	BIT_8
1206#define WOL_CTL_ENA_PME_ON_PATTERN	BIT_7
1207#define WOL_CTL_DIS_PME_ON_PATTERN	BIT_6
1208#define WOL_CTL_ENA_LINK_CHG_UNIT	BIT_5
1209#define WOL_CTL_DIS_LINK_CHG_UNIT	BIT_4
1210#define WOL_CTL_ENA_MAGIC_PKT_UNIT	BIT_3
1211#define WOL_CTL_DIS_MAGIC_PKT_UNIT	BIT_2
1212#define WOL_CTL_ENA_PATTERN_UNIT	BIT_1
1213#define WOL_CTL_DIS_PATTERN_UNIT	BIT_0
1214
1215#define WOL_CTL_DEFAULT				\
1216	(WOL_CTL_DIS_PME_ON_LINK_CHG |	\
1217	 WOL_CTL_DIS_PME_ON_PATTERN |	\
1218	 WOL_CTL_DIS_PME_ON_MAGIC_PKT |	\
1219	 WOL_CTL_DIS_LINK_CHG_UNIT |	\
1220	 WOL_CTL_DIS_PATTERN_UNIT |		\
1221	 WOL_CTL_DIS_MAGIC_PKT_UNIT)
1222
1223/*	WOL_MATCH_CTL	 8 bit	WOL Match Control Reg */
1224#define WOL_CTL_PATT_ENA(x)	(BIT_0 << (x))
1225
1226/*	WOL_PATT_PME	8 bit	WOL PME Match Enable (Yukon-2) */
1227#define WOL_PATT_FORCE_PME	BIT_7	/* Generates a PME */
1228#define WOL_PATT_MATCH_PME_ALL	0x7f
1229
1230
1231/*
1232 * Marvel-PHY Registers, indirect addressed over GMAC
1233 */
1234#define PHY_MARV_CTRL		0x00	/* 16 bit r/w	PHY Control Register */
1235#define PHY_MARV_STAT		0x01	/* 16 bit r/o	PHY Status Register */
1236#define PHY_MARV_ID0		0x02	/* 16 bit r/o	PHY ID0 Register */
1237#define PHY_MARV_ID1		0x03	/* 16 bit r/o	PHY ID1 Register */
1238#define PHY_MARV_AUNE_ADV	0x04	/* 16 bit r/w	Auto-Neg. Advertisement */
1239#define PHY_MARV_AUNE_LP	0x05	/* 16 bit r/o	Link Part Ability Reg */
1240#define PHY_MARV_AUNE_EXP	0x06	/* 16 bit r/o	Auto-Neg. Expansion Reg */
1241#define PHY_MARV_NEPG		0x07	/* 16 bit r/w	Next Page Register */
1242#define PHY_MARV_NEPG_LP	0x08	/* 16 bit r/o	Next Page Link Partner */
1243	/* Marvel-specific registers */
1244#define PHY_MARV_1000T_CTRL	0x09	/* 16 bit r/w	1000Base-T Control Reg */
1245#define PHY_MARV_1000T_STAT	0x0a	/* 16 bit r/o	1000Base-T Status Reg */
1246	/* 0x0b - 0x0e:		reserved */
1247#define PHY_MARV_EXT_STAT	0x0f	/* 16 bit r/o	Extended Status Reg */
1248#define PHY_MARV_PHY_CTRL	0x10	/* 16 bit r/w	PHY Specific Control Reg */
1249#define PHY_MARV_PHY_STAT	0x11	/* 16 bit r/o	PHY Specific Status Reg */
1250#define PHY_MARV_INT_MASK	0x12	/* 16 bit r/w	Interrupt Mask Reg */
1251#define PHY_MARV_INT_STAT	0x13	/* 16 bit r/o	Interrupt Status Reg */
1252#define PHY_MARV_EXT_CTRL	0x14	/* 16 bit r/w	Ext. PHY Specific Ctrl */
1253#define PHY_MARV_RXE_CNT	0x15	/* 16 bit r/w	Receive Error Counter */
1254#define PHY_MARV_EXT_ADR	0x16	/* 16 bit r/w	Ext. Ad. for Cable Diag. */
1255#define PHY_MARV_PORT_IRQ	0x17	/* 16 bit r/o	Port 0 IRQ (88E1111 only) */
1256#define PHY_MARV_LED_CTRL	0x18	/* 16 bit r/w	LED Control Reg */
1257#define PHY_MARV_LED_OVER	0x19	/* 16 bit r/w	Manual LED Override Reg */
1258#define PHY_MARV_EXT_CTRL_2	0x1a	/* 16 bit r/w	Ext. PHY Specific Ctrl 2 */
1259#define PHY_MARV_EXT_P_STAT	0x1b	/* 16 bit r/w	Ext. PHY Spec. Stat Reg */
1260#define PHY_MARV_CABLE_DIAG	0x1c	/* 16 bit r/o	Cable Diagnostic Reg */
1261#define PHY_MARV_PAGE_ADDR	0x1d	/* 16 bit r/w	Extended Page Address Reg */
1262#define PHY_MARV_PAGE_DATA	0x1e	/* 16 bit r/w	Extended Page Data Reg */
1263
1264/* for 10/100 Fast Ethernet PHY (88E3082 only) */
1265#define PHY_MARV_FE_LED_PAR	0x16	/* 16 bit r/w	LED Parallel Select Reg. */
1266#define PHY_MARV_FE_LED_SER	0x17	/* 16 bit r/w	LED Stream Select S. LED */
1267#define PHY_MARV_FE_VCT_TX	0x1a	/* 16 bit r/w	VCT Reg. for TXP/N Pins */
1268#define PHY_MARV_FE_VCT_RX	0x1b	/* 16 bit r/o	VCT Reg. for RXP/N Pins */
1269#define PHY_MARV_FE_SPEC_2	0x1c	/* 16 bit r/w	Specific Control Reg. 2 */
1270
1271#define PHY_CT_RESET	(1<<15)	/* Bit 15: (sc)	clear all PHY related regs */
1272#define PHY_CT_LOOP	(1<<14)	/* Bit 14:	enable Loopback over PHY */
1273#define PHY_CT_SPS_LSB	(1<<13) /* Bit 13:	Speed select, lower bit */
1274#define PHY_CT_ANE	(1<<12)	/* Bit 12:	Auto-Negotiation Enabled */
1275#define PHY_CT_PDOWN	(1<<11)	/* Bit 11:	Power Down Mode */
1276#define PHY_CT_ISOL	(1<<10)	/* Bit 10:	Isolate Mode */
1277#define PHY_CT_RE_CFG	(1<<9)	/* Bit  9:	(sc) Restart Auto-Negotiation */
1278#define PHY_CT_DUP_MD	(1<<8)	/* Bit  8:	Duplex Mode */
1279#define PHY_CT_COL_TST	(1<<7)	/* Bit  7:	Collision Test enabled */
1280#define PHY_CT_SPS_MSB	(1<<6)	/* Bit  6:	Speed select, upper bit */
1281
1282#define PHY_CT_SP1000	PHY_CT_SPS_MSB	/* enable speed of 1000 Mbps */
1283#define PHY_CT_SP100	PHY_CT_SPS_LSB	/* enable speed of  100 Mbps */
1284#define PHY_CT_SP10	(0)		/* enable speed of   10 Mbps */
1285
1286#define PHY_ST_EXT_ST	(1<<8)	/* Bit  8:	Extended Status Present */
1287#define PHY_ST_PRE_SUP	(1<<6)	/* Bit  6:	Preamble Suppression */
1288#define PHY_ST_AN_OVER	(1<<5)	/* Bit  5:	Auto-Negotiation Over */
1289#define PHY_ST_REM_FLT	(1<<4)	/* Bit  4:	Remote Fault Condition Occured */
1290#define PHY_ST_AN_CAP	(1<<3)	/* Bit  3:	Auto-Negotiation Capability */
1291#define PHY_ST_LSYNC	(1<<2)	/* Bit  2:	Link Synchronized */
1292#define PHY_ST_JAB_DET	(1<<1)	/* Bit  1:	Jabber Detected */
1293#define PHY_ST_EXT_REG	(1<<0)	/* Bit  0:	Extended Register available */
1294
1295#define PHY_I1_OUI_MSK	(0x3f<<10)	/* Bit 15..10:	Organization Unique ID */
1296#define PHY_I1_MOD_NUM	(0x3f<<4)	/* Bit  9.. 4:	Model Number */
1297#define PHY_I1_REV_MSK	0xf		/* Bit  3.. 0:	Revision Number */
1298
1299/* different Marvell PHY Ids */
1300#define PHY_MARV_ID0_VAL	0x0141	/* Marvell Unique Identifier */
1301
1302#define PHY_MARV_ID1_B0		0x0C23	/* Yukon (PHY 88E1011) */
1303#define PHY_MARV_ID1_B2		0x0C25	/* Yukon-Plus (PHY 88E1011) */
1304#define PHY_MARV_ID1_C2		0x0CC2	/* Yukon-EC (PHY 88E1111) */
1305#define PHY_MARV_ID1_Y2		0x0C91	/* Yukon-2 (PHY 88E1112) */
1306#define PHY_MARV_ID1_FE		0x0C83	/* Yukon-FE (PHY 88E3082 Rev.A1) */
1307#define PHY_MARV_ID1_ECU	0x0CB0	/* Yukon-2 (PHY 88E1149 Rev.B2?) */
1308
1309/*****  PHY_MARV_1000T_STAT	16 bit r/o	1000Base-T Status Reg *****/
1310#define PHY_B_1000S_MSF		(1<<15)	/* Bit 15:	Master/Slave Fault */
1311#define PHY_B_1000S_MSR		(1<<14)	/* Bit 14:	Master/Slave Result */
1312#define PHY_B_1000S_LRS		(1<<13)	/* Bit 13:	Local Receiver Status */
1313#define PHY_B_1000S_RRS		(1<<12)	/* Bit 12:	Remote Receiver Status */
1314#define PHY_B_1000S_LP_FD	(1<<11)	/* Bit 11:	Link Partner can FD */
1315#define PHY_B_1000S_LP_HD	(1<<10)	/* Bit 10:	Link Partner can HD */
1316#define PHY_B_1000S_IEC		0xff	/* Bit  7..0:	Idle Error Count */
1317
1318/*****  PHY_MARV_AUNE_ADV	16 bit r/w	Auto-Negotiation Advertisement *****/
1319/*****  PHY_MARV_AUNE_LP	16 bit r/w	Link Part Ability Reg *****/
1320#define PHY_M_AN_NXT_PG		BIT_15	/* Request Next Page */
1321#define PHY_M_AN_ACK		BIT_14	/* (ro)	Acknowledge Received */
1322#define PHY_M_AN_RF		BIT_13	/* Remote Fault */
1323#define PHY_M_AN_ASP		BIT_11	/* Asymmetric Pause */
1324#define PHY_M_AN_PC		BIT_10	/* MAC Pause implemented */
1325#define PHY_M_AN_100_T4		BIT_9	/* Not cap. 100Base-T4 (always 0) */
1326#define PHY_M_AN_100_FD		BIT_8	/* Advertise 100Base-TX Full Duplex */
1327#define PHY_M_AN_100_HD		BIT_7	/* Advertise 100Base-TX Half Duplex */
1328#define PHY_M_AN_10_FD		BIT_6	/* Advertise 10Base-TX Full Duplex */
1329#define PHY_M_AN_10_HD		BIT_5	/* Advertise 10Base-TX Half Duplex */
1330#define PHY_M_AN_SEL_MSK	(0x1f<<4)	/* Bit  4.. 0: Selector Field Mask */
1331
1332/* special defines for FIBER (88E1011S only) */
1333#define PHY_M_AN_ASP_X		BIT_8	/* Asymmetric Pause */
1334#define PHY_M_AN_PC_X		BIT_7	/* MAC Pause implemented */
1335#define PHY_M_AN_1000X_AHD	BIT_6	/* Advertise 10000Base-X Half Duplex */
1336#define PHY_M_AN_1000X_AFD	BIT_5	/* Advertise 10000Base-X Full Duplex */
1337
1338/* Pause Bits (PHY_M_AN_ASP_X and PHY_M_AN_PC_X) encoding */
1339#define PHY_M_P_NO_PAUSE_X	(0<<7)	/* Bit  8.. 7:	no Pause Mode */
1340#define PHY_M_P_SYM_MD_X	(1<<7)	/* Bit  8.. 7:	symmetric Pause Mode */
1341#define PHY_M_P_ASYM_MD_X	(2<<7)	/* Bit  8.. 7:	asymmetric Pause Mode */
1342#define PHY_M_P_BOTH_MD_X	(3<<7)	/* Bit  8.. 7:	both Pause Mode */
1343
1344/*****  PHY_MARV_1000T_CTRL	16 bit r/w	1000Base-T Control Reg *****/
1345#define PHY_M_1000C_TEST	(7<<13)	/* Bit 15..13:	Test Modes */
1346#define PHY_M_1000C_MSE		BIT_12	/* Manual Master/Slave Enable */
1347#define PHY_M_1000C_MSC		BIT_11	/* M/S Configuration (1=Master) */
1348#define PHY_M_1000C_MPD		BIT_10	/* Multi-Port Device */
1349#define PHY_M_1000C_AFD		BIT_9	/* Advertise Full Duplex */
1350#define PHY_M_1000C_AHD		BIT_8	/* Advertise Half Duplex */
1351
1352/*****  PHY_MARV_PHY_CTRL	16 bit r/w	PHY Specific Ctrl Reg *****/
1353#define PHY_M_PC_TX_FFD_MSK	(3<<14)	/* Bit 15..14: Tx FIFO Depth Mask */
1354#define PHY_M_PC_RX_FFD_MSK	(3<<12)	/* Bit 13..12: Rx FIFO Depth Mask */
1355#define PHY_M_PC_ASS_CRS_TX	BIT_11	/* Assert CRS on Transmit */
1356#define PHY_M_PC_FL_GOOD	BIT_10	/* Force Link Good */
1357#define PHY_M_PC_EN_DET_MSK	(3<<8)	/* Bit  9.. 8: Energy Detect Mask */
1358#define PHY_M_PC_ENA_EXT_D	BIT_7	/* Enable Ext. Distance (10BT) */
1359#define PHY_M_PC_MDIX_MSK	(3<<5)	/* Bit  6.. 5: MDI/MDIX Config. Mask */
1360#define PHY_M_PC_DIS_125CLK	BIT_4	/* Disable 125 CLK */
1361#define PHY_M_PC_MAC_POW_UP	BIT_3	/* MAC Power up */
1362#define PHY_M_PC_SQE_T_ENA	BIT_2	/* SQE Test Enabled */
1363#define PHY_M_PC_POL_R_DIS	BIT_1	/* Polarity Reversal Disabled */
1364#define PHY_M_PC_DIS_JABBER	BIT_0	/* Disable Jabber */
1365
1366#define PHY_M_PC_EN_DET		SHIFT8(2)	/* Energy Detect (Mode 1) */
1367#define PHY_M_PC_EN_DET_PLUS	SHIFT8(3)	/* Energy Detect Plus (Mode 2) */
1368
1369#define PHY_M_PC_MDI_XMODE(x)	(SHIFT5(x) & PHY_M_PC_MDIX_MSK)
1370
1371#define PHY_M_PC_MAN_MDI	0	/* 00 = Manual MDI configuration */
1372#define PHY_M_PC_MAN_MDIX	1	/* 01 = Manual MDIX configuration */
1373#define PHY_M_PC_ENA_AUTO	3	/* 11 = Enable Automatic Crossover */
1374
1375/* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
1376#define PHY_M_PC_DIS_LINK_P	BIT_15	/* Disable Link Pulses */
1377#define PHY_M_PC_DSC_MSK	(7<<12)	/* Bit 14..12:	Downshift Counter */
1378#define PHY_M_PC_DOWN_S_ENA	BIT_11	/* Downshift Enable */
1379					/* !!! Errata in spec. (1 = disable) */
1380
1381#define PHY_M_PC_DSC(x)			(SHIFT12(x) & PHY_M_PC_DSC_MSK)
1382					/* 000=1x; 001=2x; 010=3x; 011=4x */
1383					/* 100=5x; 101=6x; 110=7x; 111=8x */
1384
1385/* for 10/100 Fast Ethernet PHY (88E3082 only) */
1386#define PHY_M_PC_ENA_DTE_DT	BIT_15	/* Enable Data Terminal Equ. (DTE) Detect */
1387#define PHY_M_PC_ENA_ENE_DT	BIT_14	/* Enable Energy Detect (sense & pulse) */
1388#define PHY_M_PC_DIS_NLP_CK	BIT_13	/* Disable Normal Link Puls (NLP) Check */
1389#define PHY_M_PC_ENA_LIP_NP	BIT_12	/* Enable Link Partner Next Page Reg. */
1390#define PHY_M_PC_DIS_NLP_GN	BIT_11	/* Disable Normal Link Puls Generation */
1391#define PHY_M_PC_DIS_SCRAMB	BIT_9	/* Disable Scrambler */
1392#define PHY_M_PC_DIS_FEFI	BIT_8	/* Disable Far End Fault Indic. (FEFI) */
1393#define PHY_M_PC_SH_TP_SEL	BIT_6	/* Shielded Twisted Pair Select */
1394#define PHY_M_PC_RX_FD_MSK	(3<<2)	/* Bit  3.. 2: Rx FIFO Depth Mask */
1395
1396/*****  PHY_MARV_PHY_STAT	16 bit r/o	PHY Specific Status Reg *****/
1397#define PHY_M_PS_SPEED_MSK	(3<<14)	/* Bit 15..14: Speed Mask */
1398#define PHY_M_PS_SPEED_1000	BIT_15	/*	10 = 1000 Mbps */
1399#define PHY_M_PS_SPEED_100	BIT_14	/*	01 =  100 Mbps */
1400#define PHY_M_PS_SPEED_10	0	/*	00 =   10 Mbps */
1401#define PHY_M_PS_FULL_DUP	BIT_13	/* Full Duplex */
1402#define PHY_M_PS_PAGE_REC	BIT_12	/* Page Received */
1403#define PHY_M_PS_SPDUP_RES	BIT_11	/* Speed & Duplex Resolved */
1404#define PHY_M_PS_LINK_UP	BIT_10	/* Link Up */
1405#define PHY_M_PS_CABLE_MSK	(7<<7)	/* Bit  9.. 7: Cable Length Mask */
1406#define PHY_M_PS_MDI_X_STAT	BIT_6	/* MDI Crossover Stat (1=MDIX) */
1407#define PHY_M_PS_DOWNS_STAT	BIT_5	/* Downshift Status (1=downsh.) */
1408#define PHY_M_PS_ENDET_STAT	BIT_4	/* Energy Detect Status (1=act) */
1409#define PHY_M_PS_TX_P_EN	BIT_3	/* Tx Pause Enabled */
1410#define PHY_M_PS_RX_P_EN	BIT_2	/* Rx Pause Enabled */
1411#define PHY_M_PS_POL_REV	BIT_1	/* Polarity Reversed */
1412#define PHY_M_PS_JABBER		BIT_0	/* Jabber */
1413
1414#define PHY_M_PS_PAUSE_MSK	(PHY_M_PS_TX_P_EN | PHY_M_PS_RX_P_EN)
1415
1416/* for 10/100 Fast Ethernet PHY (88E3082 only) */
1417#define PHY_M_PS_DTE_DETECT	BIT_15	/* Data Terminal Equipment (DTE) Detected */
1418#define PHY_M_PS_RES_SPEED	BIT_14	/* Resolved Speed (1=100 Mbps, 0=10 Mbps */
1419
1420/*****  PHY_MARV_INT_MASK	16 bit r/w	Interrupt Mask Reg *****/
1421/*****  PHY_MARV_INT_STAT	16 bit r/o	Interrupt Status Reg *****/
1422#define PHY_M_IS_AN_ERROR	BIT_15	/* Auto-Negotiation Error */
1423#define PHY_M_IS_LSP_CHANGE	BIT_14	/* Link Speed Changed */
1424#define PHY_M_IS_DUP_CHANGE	BIT_13	/* Duplex Mode Changed */
1425#define PHY_M_IS_AN_PR		BIT_12	/* Page Received */
1426#define PHY_M_IS_AN_COMPL	BIT_11	/* Auto-Negotiation Completed */
1427#define PHY_M_IS_LST_CHANGE	BIT_10	/* Link Status Changed */
1428#define PHY_M_IS_SYMB_ERROR	BIT_9	/* Symbol Error */
1429#define PHY_M_IS_FALSE_CARR	BIT_8	/* False Carrier */
1430#define PHY_M_IS_FIFO_ERROR	BIT_7	/* FIFO Overflow/Underrun Error */
1431#define PHY_M_IS_MDI_CHANGE	BIT_6	/* MDI Crossover Changed */
1432#define PHY_M_IS_DOWNSH_DET	BIT_5	/* Downshift Detected */
1433#define PHY_M_IS_END_CHANGE	BIT_4	/* Energy Detect Changed */
1434#define PHY_M_IS_DTE_CHANGE	BIT_2	/* DTE Power Det. Status Changed */
1435#define PHY_M_IS_POL_CHANGE	BIT_1	/* Polarity Changed */
1436#define PHY_M_IS_JABBER		BIT_0	/* Jabber */
1437
1438#define PHY_M_DEF_MSK		(PHY_M_IS_AN_ERROR | PHY_M_IS_AN_PR | \
1439				PHY_M_IS_LST_CHANGE | PHY_M_IS_FIFO_ERROR)
1440
1441/*****  PHY_MARV_EXT_CTRL	16 bit r/w	Ext. PHY Specific Ctrl *****/
1442#define PHY_M_EC_ENA_BC_EXT	BIT_15	/* Enable Block Carr. Ext. (88E1111 only) */
1443#define PHY_M_EC_ENA_LIN_LB	BIT_14	/* Enable Line Loopback (88E1111 only) */
1444#define PHY_M_EC_DIS_LINK_P	BIT_12	/* Disable Link Pulses (88E1111 only) */
1445#define PHY_M_EC_M_DSC_MSK	(3<<10)	/* Bit 11..10:	Master Downshift Counter */
1446					/* (88E1011 only) */
1447#define PHY_M_EC_S_DSC_MSK	(3<<8)	/* Bit  9.. 8:	Slave  Downshift Counter */
1448					/* (88E1011 only) */
1449#define PHY_M_EC_DSC_MSK_2	(7<<9)	/* Bit 11.. 9:	Downshift Counter */
1450					/* (88E1111 only) */
1451#define PHY_M_EC_DOWN_S_ENA	BIT_8	/* Downshift Enable (88E1111 only) */
1452					/* !!! Errata in spec. (1 = disable) */
1453#define PHY_M_EC_RX_TIM_CT	BIT_7	/* RGMII Rx Timing Control*/
1454#define PHY_M_EC_MAC_S_MSK	(7<<4)	/* Bit  6.. 4:	Def. MAC interface speed */
1455#define PHY_M_EC_FIB_AN_ENA	BIT_3	/* Fiber Auto-Neg. Enable (88E1011S only) */
1456#define PHY_M_EC_DTE_D_ENA	BIT_2	/* DTE Detect Enable (88E1111 only) */
1457#define PHY_M_EC_TX_TIM_CT	BIT_1	/* RGMII Tx Timing Control */
1458#define PHY_M_EC_TRANS_DIS	BIT_0	/* Transmitter Disable (88E1111 only) */
1459
1460#define PHY_M_EC_M_DSC(x)	(SHIFT10(x) & PHY_M_EC_M_DSC_MSK)
1461					/* 00=1x; 01=2x; 10=3x; 11=4x */
1462#define PHY_M_EC_S_DSC(x)	(SHIFT8(x) & PHY_M_EC_S_DSC_MSK)
1463					/* 00=dis; 01=1x; 10=2x; 11=3x */
1464#define PHY_M_EC_MAC_S(x)	(SHIFT4(x) & PHY_M_EC_MAC_S_MSK)
1465					/* 01X=0; 110=2.5; 111=25 (MHz) */
1466
1467#define PHY_M_EC_DSC_2(x)	(SHIFT9(x) & PHY_M_EC_DSC_MSK_2)
1468					/* 000=1x; 001=2x; 010=3x; 011=4x */
1469					/* 100=5x; 101=6x; 110=7x; 111=8x */
1470#define MAC_TX_CLK_0_MHZ	2
1471#define MAC_TX_CLK_2_5_MHZ	6
1472#define MAC_TX_CLK_25_MHZ	7
1473
1474/*****  PHY_MARV_LED_CTRL	16 bit r/w	LED Control Reg *****/
1475#define PHY_M_LEDC_DIS_LED	BIT_15	/* Disable LED */
1476#define PHY_M_LEDC_PULS_MSK	(7<<12)	/* Bit 14..12: Pulse Stretch Mask */
1477#define PHY_M_LEDC_F_INT	BIT_11	/* Force Interrupt */
1478#define PHY_M_LEDC_BL_R_MSK	(7<<8)	/* Bit 10.. 8: Blink Rate Mask */
1479#define PHY_M_LEDC_DP_C_LSB	BIT_7	/* Duplex Control (LSB, 88E1111 only) */
1480#define PHY_M_LEDC_TX_C_LSB	BIT_6	/* Tx Control (LSB, 88E1111 only) */
1481#define PHY_M_LEDC_LK_C_MSK	(7<<3)	/* Bit  5.. 3: Link Control Mask */
1482					/* (88E1111 only) */
1483#define PHY_M_LEDC_LINK_MSK	(3<<3)	/* Bit  4.. 3: Link Control Mask */
1484					/* (88E1011 only) */
1485#define PHY_M_LEDC_DP_CTRL	BIT_2	/* Duplex Control */
1486#define PHY_M_LEDC_DP_C_MSB	BIT_2	/* Duplex Control (MSB, 88E1111 only) */
1487#define PHY_M_LEDC_RX_CTRL	BIT_1	/* Rx Activity / Link */
1488#define PHY_M_LEDC_TX_CTRL	BIT_0	/* Tx Activity / Link */
1489#define PHY_M_LEDC_TX_C_MSB	BIT_0	/* Tx Control (MSB, 88E1111 only) */
1490
1491#define PHY_M_LED_PULS_DUR(x)	(SHIFT12(x) & PHY_M_LEDC_PULS_MSK)
1492
1493#define PULS_NO_STR		0	/* no pulse stretching */
1494#define PULS_21MS		1	/* 21 ms to 42 ms */
1495#define PULS_42MS		2	/* 42 ms to 84 ms */
1496#define PULS_84MS		3	/* 84 ms to 170 ms */
1497#define PULS_170MS		4	/* 170 ms to 340 ms */
1498#define PULS_340MS		5	/* 340 ms to 670 ms */
1499#define PULS_670MS		6	/* 670 ms to 1.3 s */
1500#define PULS_1300MS		7	/* 1.3 s to 2.7 s */
1501
1502#define PHY_M_LED_BLINK_RT(x)	(SHIFT8(x) & PHY_M_LEDC_BL_R_MSK)
1503
1504#define BLINK_42MS		0	/* 42 ms */
1505#define BLINK_84MS		1	/* 84 ms */
1506#define BLINK_170MS		2	/* 170 ms */
1507#define BLINK_340MS		3	/* 340 ms */
1508#define BLINK_670MS		4	/* 670 ms */
1509
1510/*****  PHY_MARV_LED_OVER	16 bit r/w	Manual LED Override Reg *****/
1511#define PHY_M_LED_MO_SGMII(x)	SHIFT14(x)	/* Bit 15..14:  SGMII AN Timer */
1512#define PHY_M_LED_MO_DUP(x)	SHIFT10(x)	/* Bit 11..10:  Duplex */
1513#define PHY_M_LED_MO_10(x)	SHIFT8(x)	/* Bit  9.. 8:  Link 10 */
1514#define PHY_M_LED_MO_100(x)	SHIFT6(x)	/* Bit  7.. 6:  Link 100 */
1515#define PHY_M_LED_MO_1000(x)	SHIFT4(x)	/* Bit  5.. 4:  Link 1000 */
1516#define PHY_M_LED_MO_RX(x)	SHIFT2(x)	/* Bit  3.. 2:  Rx */
1517#define PHY_M_LED_MO_TX(x)	SHIFT0(x)	/* Bit  1.. 0:  Tx */
1518
1519#define MO_LED_NORM		0
1520#define MO_LED_BLINK		1
1521#define MO_LED_OFF		2
1522#define MO_LED_ON		3
1523
1524/*****  PHY_MARV_EXT_CTRL_2	16 bit r/w	Ext. PHY Specific Ctrl 2 *****/
1525#define PHY_M_EC2_FI_IMPED	BIT_6	/* Fiber Input  Impedance */
1526#define PHY_M_EC2_FO_IMPED	BIT_5	/* Fiber Output Impedance */
1527#define PHY_M_EC2_FO_M_CLK	BIT_4	/* Fiber Mode Clock Enable */
1528#define PHY_M_EC2_FO_BOOST	BIT_3	/* Fiber Output Boost */
1529#define PHY_M_EC2_FO_AM_MSK	7	/* Bit  2.. 0:	Fiber Output Amplitude */
1530
1531/*****  PHY_MARV_EXT_P_STAT 16 bit r/w	Ext. PHY Specific Status *****/
1532#define PHY_M_FC_AUTO_SEL	BIT_15	/* Fiber/Copper Auto Sel. Dis. */
1533#define PHY_M_FC_AN_REG_ACC	BIT_14	/* Fiber/Copper AN Reg. Access */
1534#define PHY_M_FC_RESOLUTION	BIT_13	/* Fiber/Copper Resolution */
1535#define PHY_M_SER_IF_AN_BP	BIT_12	/* Ser. IF AN Bypass Enable */
1536#define PHY_M_SER_IF_BP_ST	BIT_11	/* Ser. IF AN Bypass Status */
1537#define PHY_M_IRQ_POLARITY	BIT_10	/* IRQ polarity */
1538#define PHY_M_DIS_AUT_MED	BIT_9	/* Disable Aut. Medium Reg. Selection */
1539					/* (88E1111 only) */
1540#define PHY_M_UNDOC1		BIT_7	/* undocumented bit !! */
1541#define PHY_M_DTE_POW_STAT	BIT_4	/* DTE Power Status (88E1111 only) */
1542#define PHY_M_MODE_MASK		0xf	/* Bit  3.. 0: copy of HWCFG MODE[3:0] */
1543
1544/*****  PHY_MARV_CABLE_DIAG	16 bit r/o	Cable Diagnostic Reg *****/
1545#define PHY_M_CABD_ENA_TEST	BIT_15	/* Enable Test (Page 0) */
1546#define PHY_M_CABD_DIS_WAIT	BIT_15	/* Disable Waiting Period (Page 1) */
1547					/* (88E1111 only) */
1548#define PHY_M_CABD_STAT_MSK	(3<<13)		/* Bit 14..13: Status Mask */
1549#define PHY_M_CABD_AMPL_MSK	(0x1f<<8)	/* Bit 12.. 8: Amplitude Mask */
1550						/* (88E1111 only) */
1551#define PHY_M_CABD_DIST_MSK	0xff		/* Bit  7.. 0: Distance Mask */
1552
1553/* values for Cable Diagnostic Status (11=fail; 00=OK; 10=open; 01=short) */
1554#define CABD_STAT_NORMAL	0
1555#define CABD_STAT_SHORT		1
1556#define CABD_STAT_OPEN		2
1557#define CABD_STAT_FAIL		3
1558
1559/* for 10/100 Fast Ethernet PHY (88E3082 only) */
1560/*****  PHY_MARV_FE_LED_PAR	16 bit r/w	LED Parallel Select Reg. *****/
1561#define PHY_M_FELP_LED2_MSK	(0xf<<8)	/* Bit 11.. 8: LED2 Mask (LINK) */
1562#define PHY_M_FELP_LED1_MSK	(0xf<<4)	/* Bit  7.. 4: LED1 Mask (ACT) */
1563#define PHY_M_FELP_LED0_MSK	0xf		/* Bit  3.. 0: LED0 Mask (SPEED) */
1564
1565#define PHY_M_FELP_LED2_CTRL(x)	(SHIFT8(x) & PHY_M_FELP_LED2_MSK)
1566#define PHY_M_FELP_LED1_CTRL(x)	(SHIFT4(x) & PHY_M_FELP_LED1_MSK)
1567#define PHY_M_FELP_LED0_CTRL(x)	(SHIFT0(x) & PHY_M_FELP_LED0_MSK)
1568
1569#define LED_PAR_CTRL_COLX	0x00
1570#define LED_PAR_CTRL_ERROR	0x01
1571#define LED_PAR_CTRL_DUPLEX	0x02
1572#define LED_PAR_CTRL_DP_COL	0x03
1573#define LED_PAR_CTRL_SPEED	0x04
1574#define LED_PAR_CTRL_LINK	0x05
1575#define LED_PAR_CTRL_TX		0x06
1576#define LED_PAR_CTRL_RX		0x07
1577#define LED_PAR_CTRL_ACT	0x08
1578#define LED_PAR_CTRL_LNK_RX	0x09
1579#define LED_PAR_CTRL_LNK_AC	0x0a
1580#define LED_PAR_CTRL_ACT_BL	0x0b
1581#define LED_PAR_CTRL_TX_BL	0x0c
1582#define LED_PAR_CTRL_RX_BL	0x0d
1583#define LED_PAR_CTRL_COL_BL	0x0e
1584#define LED_PAR_CTRL_INACT	0x0f
1585
1586/*****  PHY_MARV_FE_SPEC_2	16 bit r/w Specific Control Reg. 2 *****/
1587#define PHY_M_FESC_DIS_WAIT	BIT_2	/* Disable TDR Waiting Period */
1588#define PHY_M_FESC_ENA_MCLK	BIT_1	/* Enable MAC Rx Clock in sleep mode */
1589#define PHY_M_FESC_SEL_CL_A	BIT_0	/* Select Class A driver (100B-TX) */
1590
1591/* for Yukon-2 Gigabit Ethernet PHY (88E1112 only) */
1592/*****  PHY_MARV_PHY_CTRL (page 1)	16 bit r/w Fiber Specific Ctrl *****/
1593#define PHY_M_FIB_FORCE_LNK	BIT_10	/* Force Link Good */
1594#define PHY_M_FIB_SIGD_POL	BIT_9	/* SIGDET Polarity */
1595#define PHY_M_FIB_TX_DIS	BIT_3	/* Transmitter Disable */
1596
1597/*****  PHY_MARV_PHY_CTRL (page 2)	16 bit r/w MAC Specific Ctrl *****/
1598#define PHY_M_MAC_MD_MSK	(7<<7)	/* Bit  9.. 7: Mode Select Mask */
1599#define PHY_M_MAC_MD_AUTO	3	/* Auto Copper/1000Base-X */
1600#define PHY_M_MAC_MD_COPPER	5	/* Copper only */
1601#define PHY_M_MAC_MD_1000BX	7	/* 1000Base-X only */
1602#define PHY_M_MAC_MODE_SEL(x)	(SHIFT7(x) & PHY_M_MAC_MD_MSK)
1603
1604/*****  PHY_MARV_PHY_CTRL (page 3)	16 bit r/w LED Control Reg. *****/
1605#define PHY_M_LEDC_LOS_MSK	(0xf<<12)	/* Bit 15..12: LOS LED Ctrl. Mask */
1606#define PHY_M_LEDC_INIT_MSK	(0xf<<8)	/* Bit 11.. 8: INIT LED Ctrl. Mask */
1607#define PHY_M_LEDC_STA1_MSK	(0xf<<4)	/* Bit  7.. 4: STAT1 LED Ctrl. Mask */
1608#define PHY_M_LEDC_STA0_MSK	0xf		/* Bit  3.. 0: STAT0 LED Ctrl. Mask */
1609
1610#define PHY_M_LEDC_LOS_CTRL(x)	(SHIFT12(x) & PHY_M_LEDC_LOS_MSK)
1611#define PHY_M_LEDC_INIT_CTRL(x)	(SHIFT8(x) & PHY_M_LEDC_INIT_MSK)
1612#define PHY_M_LEDC_STA1_CTRL(x)	(SHIFT4(x) & PHY_M_LEDC_STA1_MSK)
1613#define PHY_M_LEDC_STA0_CTRL(x)	(SHIFT0(x) & PHY_M_LEDC_STA0_MSK)
1614
1615/*****  PHY_MARV_PHY_STAT (page 3)	16 bit r/w Polarity Control Reg. *****/
1616#define PHY_M_POLC_LS1M_MSK	(0xf<<12)	/* Bit 15..12: LOS,STAT1 Mix % Mask */
1617#define PHY_M_POLC_IS0M_MSK	(0xf<<8)	/* Bit 11.. 8: INIT,STAT0 Mix % Mask */
1618#define PHY_M_POLC_LOS_MSK	(0x3<<6)	/* Bit  7.. 6: LOS Pol. Ctrl. Mask */
1619#define PHY_M_POLC_INIT_MSK	(0x3<<4)	/* Bit  5.. 4: INIT Pol. Ctrl. Mask */
1620#define PHY_M_POLC_STA1_MSK	(0x3<<2)	/* Bit  3.. 2: STAT1 Pol. Ctrl. Mask */
1621#define PHY_M_POLC_STA0_MSK	0x3		/* Bit  1.. 0: STAT0 Pol. Ctrl. Mask */
1622
1623#define PHY_M_POLC_LS1_P_MIX(x)	(SHIFT12(x) & PHY_M_POLC_LS1M_MSK)
1624#define PHY_M_POLC_IS0_P_MIX(x)	(SHIFT8(x) & PHY_M_POLC_IS0M_MSK)
1625#define PHY_M_POLC_LOS_CTRL(x)	(SHIFT6(x) & PHY_M_POLC_LOS_MSK)
1626#define PHY_M_POLC_INIT_CTRL(x)	(SHIFT4(x) & PHY_M_POLC_INIT_MSK)
1627#define PHY_M_POLC_STA1_CTRL(x)	(SHIFT2(x) & PHY_M_POLC_STA1_MSK)
1628#define PHY_M_POLC_STA0_CTRL(x)	(SHIFT0(x) & PHY_M_POLC_STA0_MSK)
1629
1630/*
1631 * GMAC registers
1632 *
1633 * The GMAC registers are 16 or 32 bits wide.
1634 * The GMACs host processor interface is 16 bits wide,
1635 * therefore ALL registers will be addressed with 16 bit accesses.
1636 *
1637 * Note:	NA reg	= Network Address e.g DA, SA etc.
1638 */
1639
1640/* Port Registers */
1641#define GM_GP_STAT	0x0000	/* 16 bit r/o	General Purpose Status */
1642#define GM_GP_CTRL	0x0004	/* 16 bit r/w	General Purpose Control */
1643#define GM_TX_CTRL	0x0008	/* 16 bit r/w	Transmit Control Reg. */
1644#define GM_RX_CTRL	0x000c	/* 16 bit r/w	Receive Control Reg. */
1645#define GM_TX_FLOW_CTRL	0x0010	/* 16 bit r/w	Transmit Flow-Control */
1646#define GM_TX_PARAM	0x0014	/* 16 bit r/w	Transmit Parameter Reg. */
1647#define GM_SERIAL_MODE	0x0018	/* 16 bit r/w	Serial Mode Register */
1648
1649/* Source Address Registers */
1650#define GM_SRC_ADDR_1L	0x001c	/* 16 bit r/w	Source Address 1 (low) */
1651#define GM_SRC_ADDR_1M	0x0020	/* 16 bit r/w	Source Address 1 (middle) */
1652#define GM_SRC_ADDR_1H	0x0024	/* 16 bit r/w	Source Address 1 (high) */
1653#define GM_SRC_ADDR_2L	0x0028	/* 16 bit r/w	Source Address 2 (low) */
1654#define GM_SRC_ADDR_2M	0x002c	/* 16 bit r/w	Source Address 2 (middle) */
1655#define GM_SRC_ADDR_2H	0x0030	/* 16 bit r/w	Source Address 2 (high) */
1656
1657/* Multicast Address Hash Registers */
1658#define GM_MC_ADDR_H1	0x0034	/* 16 bit r/w	Multicast Address Hash 1 */
1659#define GM_MC_ADDR_H2	0x0038	/* 16 bit r/w	Multicast Address Hash 2 */
1660#define GM_MC_ADDR_H3	0x003c	/* 16 bit r/w	Multicast Address Hash 3 */
1661#define GM_MC_ADDR_H4	0x0040	/* 16 bit r/w	Multicast Address Hash 4 */
1662
1663/* Interrupt Source Registers */
1664#define GM_TX_IRQ_SRC	0x0044	/* 16 bit r/o	Tx Overflow IRQ Source */
1665#define GM_RX_IRQ_SRC	0x0048	/* 16 bit r/o	Rx Overflow IRQ Source */
1666#define GM_TR_IRQ_SRC	0x004c	/* 16 bit r/o	Tx/Rx Over. IRQ Source */
1667
1668/* Interrupt Mask Registers */
1669#define GM_TX_IRQ_MSK	0x0050	/* 16 bit r/w	Tx Overflow IRQ Mask */
1670#define GM_RX_IRQ_MSK	0x0054	/* 16 bit r/w	Rx Overflow IRQ Mask */
1671#define GM_TR_IRQ_MSK	0x0058	/* 16 bit r/w	Tx/Rx Over. IRQ Mask */
1672
1673/* Serial Management Interface (SMI) Registers */
1674#define GM_SMI_CTRL	0x0080	/* 16 bit r/w	SMI Control Register */
1675#define GM_SMI_DATA	0x0084	/* 16 bit r/w	SMI Data Register */
1676#define GM_PHY_ADDR	0x0088	/* 16 bit r/w	GPHY Address Register */
1677
1678/* MIB Counters */
1679#define GM_MIB_CNT_BASE	0x0100	/* Base Address of MIB Counters */
1680#define GM_MIB_CNT_SIZE	44	/* Number of MIB Counters */
1681
1682/*
1683 * MIB Counters base address definitions (low word) -
1684 * use offset 4 for access to high word	(32 bit r/o)
1685 */
1686#define GM_RXF_UC_OK \
1687			(GM_MIB_CNT_BASE + 0)	/* Unicast Frames Received OK */
1688#define GM_RXF_BC_OK \
1689			(GM_MIB_CNT_BASE + 8)	/* Broadcast Frames Received OK */
1690#define GM_RXF_MPAUSE \
1691			(GM_MIB_CNT_BASE + 16)	/* Pause MAC Ctrl Frames Received */
1692#define GM_RXF_MC_OK \
1693			(GM_MIB_CNT_BASE + 24)	/* Multicast Frames Received OK */
1694#define GM_RXF_FCS_ERR \
1695			(GM_MIB_CNT_BASE + 32)	/* Rx Frame Check Seq. Error */
1696#define GM_RXF_SPARE1 \
1697			(GM_MIB_CNT_BASE + 40)	/* Rx spare 1 */
1698#define GM_RXO_OK_LO \
1699			(GM_MIB_CNT_BASE + 48)	/* Octets Received OK Low */
1700#define GM_RXO_OK_HI \
1701			(GM_MIB_CNT_BASE + 56)	/* Octets Received OK High */
1702#define GM_RXO_ERR_LO \
1703			(GM_MIB_CNT_BASE + 64)	/* Octets Received Invalid Low */
1704#define GM_RXO_ERR_HI \
1705			(GM_MIB_CNT_BASE + 72)	/* Octets Received Invalid High */
1706#define GM_RXF_SHT \
1707			(GM_MIB_CNT_BASE + 80)	/* Frames <64 Byte Received OK */
1708#define GM_RXE_FRAG \
1709			(GM_MIB_CNT_BASE + 88)	/* Frames <64 Byte Received with FCS Err */
1710#define GM_RXF_64B \
1711			(GM_MIB_CNT_BASE + 96)	/* 64 Byte Rx Frame */
1712#define GM_RXF_127B \
1713			(GM_MIB_CNT_BASE + 104)	/* 65-127 Byte Rx Frame */
1714#define GM_RXF_255B \
1715			(GM_MIB_CNT_BASE + 112)	/* 128-255 Byte Rx Frame */
1716#define GM_RXF_511B \
1717			(GM_MIB_CNT_BASE + 120)	/* 256-511 Byte Rx Frame */
1718#define GM_RXF_1023B \
1719			(GM_MIB_CNT_BASE + 128)	/* 512-1023 Byte Rx Frame */
1720#define GM_RXF_1518B \
1721			(GM_MIB_CNT_BASE + 136)	/* 1024-1518 Byte Rx Frame */
1722#define GM_RXF_MAX_SZ \
1723			(GM_MIB_CNT_BASE + 144)	/* 1519-MaxSize Byte Rx Frame */
1724#define GM_RXF_LNG_ERR \
1725			(GM_MIB_CNT_BASE + 152)	/* Rx Frame too Long Error */
1726#define GM_RXF_JAB_PKT \
1727			(GM_MIB_CNT_BASE + 160)	/* Rx Jabber Packet Frame */
1728#define GM_RXF_SPARE2 \
1729			(GM_MIB_CNT_BASE + 168)	/* Rx spare 2 */
1730#define GM_RXE_FIFO_OV \
1731			(GM_MIB_CNT_BASE + 176)	/* Rx FIFO overflow Event */
1732#define GM_RXF_SPARE3 \
1733			(GM_MIB_CNT_BASE + 184)	/* Rx spare 3 */
1734#define GM_TXF_UC_OK \
1735			(GM_MIB_CNT_BASE + 192)	/* Unicast Frames Xmitted OK */
1736#define GM_TXF_BC_OK \
1737			(GM_MIB_CNT_BASE + 200)	/* Broadcast Frames Xmitted OK */
1738#define GM_TXF_MPAUSE \
1739			(GM_MIB_CNT_BASE + 208)	/* Pause MAC Ctrl Frames Xmitted */
1740#define GM_TXF_MC_OK \
1741			(GM_MIB_CNT_BASE + 216)	/* Multicast Frames Xmitted OK */
1742#define GM_TXO_OK_LO \
1743			(GM_MIB_CNT_BASE + 224)	/* Octets Transmitted OK Low */
1744#define GM_TXO_OK_HI \
1745			(GM_MIB_CNT_BASE + 232)	/* Octets Transmitted OK High */
1746#define GM_TXF_64B \
1747			(GM_MIB_CNT_BASE + 240)	/* 64 Byte Tx Frame */
1748#define GM_TXF_127B \
1749			(GM_MIB_CNT_BASE + 248)	/* 65-127 Byte Tx Frame */
1750#define GM_TXF_255B \
1751			(GM_MIB_CNT_BASE + 256)	/* 128-255 Byte Tx Frame */
1752#define GM_TXF_511B \
1753			(GM_MIB_CNT_BASE + 264)	/* 256-511 Byte Tx Frame */
1754#define GM_TXF_1023B \
1755			(GM_MIB_CNT_BASE + 272)	/* 512-1023 Byte Tx Frame */
1756#define GM_TXF_1518B \
1757			(GM_MIB_CNT_BASE + 280)	/* 1024-1518 Byte Tx Frame */
1758#define GM_TXF_MAX_SZ \
1759			(GM_MIB_CNT_BASE + 288)	/* 1519-MaxSize Byte Tx Frame */
1760#define GM_TXF_SPARE1 \
1761			(GM_MIB_CNT_BASE + 296)	/* Tx spare 1 */
1762#define GM_TXF_COL \
1763			(GM_MIB_CNT_BASE + 304)	/* Tx Collision */
1764#define GM_TXF_LAT_COL \
1765			(GM_MIB_CNT_BASE + 312)	/* Tx Late Collision */
1766#define GM_TXF_ABO_COL \
1767			(GM_MIB_CNT_BASE + 320)	/* Tx aborted due to Exces. Col. */
1768#define GM_TXF_MUL_COL \
1769			(GM_MIB_CNT_BASE + 328)	/* Tx Multiple Collision */
1770#define GM_TXF_SNG_COL \
1771			(GM_MIB_CNT_BASE + 336)	/* Tx Single Collision */
1772#define GM_TXE_FIFO_UR \
1773			(GM_MIB_CNT_BASE + 344)	/* Tx FIFO Underrun Event */
1774
1775/*----------------------------------------------------------------------------*/
1776/*
1777 * GMAC Bit Definitions
1778 *
1779 * If the bit access behaviour differs from the register access behaviour
1780 * (r/w, r/o) this is documented after the bit number.
1781 * The following bit access behaviours are used:
1782 *	(sc)	self clearing
1783 *	(r/o)	read only
1784 */
1785
1786/*	GM_GP_STAT	16 bit r/o	General Purpose Status Register */
1787#define GM_GPSR_SPEED		BIT_15	/* Port Speed (1 = 100 Mbps) */
1788#define GM_GPSR_DUPLEX		BIT_14	/* Duplex Mode (1 = Full) */
1789#define GM_GPSR_FC_TX_DIS	BIT_13	/* Tx Flow-Control Mode Disabled */
1790#define GM_GPSR_LINK_UP		BIT_12	/* Link Up Status */
1791#define GM_GPSR_PAUSE		BIT_11	/* Pause State */
1792#define GM_GPSR_TX_ACTIVE	BIT_10	/* Tx in Progress */
1793#define GM_GPSR_EXC_COL		BIT_9	/* Excessive Collisions Occured */
1794#define GM_GPSR_LAT_COL		BIT_8	/* Late Collisions Occured */
1795#define GM_GPSR_PHY_ST_CH	BIT_5	/* PHY Status Change */
1796#define GM_GPSR_GIG_SPEED	BIT_4	/* Gigabit Speed (1 = 1000 Mbps) */
1797#define GM_GPSR_PART_MODE	BIT_3	/* Partition mode */
1798#define GM_GPSR_FC_RX_DIS	BIT_2	/* Rx Flow-Control Mode Disabled */
1799
1800/*	GM_GP_CTRL	16 bit r/w	General Purpose Control Register */
1801#define GM_GPCR_RMII_PH_ENA	BIT_15	/* Enable RMII for PHY (Yukon-FE only) */
1802#define GM_GPCR_RMII_LB_ENA	BIT_14	/* Enable RMII Loopback (Yukon-FE only) */
1803#define GM_GPCR_FC_TX_DIS	BIT_13	/* Disable Tx Flow-Control Mode */
1804#define GM_GPCR_TX_ENA		BIT_12	/* Enable Transmit */
1805#define GM_GPCR_RX_ENA		BIT_11	/* Enable Receive */
1806#define GM_GPCR_LOOP_ENA	BIT_9	/* Enable MAC Loopback Mode */
1807#define GM_GPCR_PART_ENA	BIT_8	/* Enable Partition Mode */
1808#define GM_GPCR_GIGS_ENA	BIT_7	/* Gigabit Speed (1000 Mbps) */
1809#define GM_GPCR_FL_PASS		BIT_6	/* Force Link Pass */
1810#define GM_GPCR_DUP_FULL	BIT_5	/* Full Duplex Mode */
1811#define GM_GPCR_FC_RX_DIS	BIT_4	/* Disable Rx Flow-Control Mode */
1812#define GM_GPCR_SPEED_100	BIT_3	/* Port Speed 100 Mbps */
1813#define GM_GPCR_AU_DUP_DIS	BIT_2	/* Disable Auto-Update Duplex */
1814#define GM_GPCR_AU_FCT_DIS	BIT_1	/* Disable Auto-Update Flow-C. */
1815#define GM_GPCR_AU_SPD_DIS	BIT_0	/* Disable Auto-Update Speed */
1816
1817#define GM_GPCR_SPEED_1000	(GM_GPCR_GIGS_ENA | GM_GPCR_SPEED_100)
1818#define GM_GPCR_AU_ALL_DIS	(GM_GPCR_AU_DUP_DIS | GM_GPCR_AU_FCT_DIS |\
1819				 GM_GPCR_AU_SPD_DIS)
1820
1821/*	GM_TX_CTRL	16 bit r/w	Transmit Control Register */
1822#define GM_TXCR_FORCE_JAM	BIT_15	/* Force Jam / Flow-Control */
1823#define GM_TXCR_CRC_DIS		BIT_14	/* Disable insertion of CRC */
1824#define GM_TXCR_PAD_DIS		BIT_13	/* Disable padding of packets */
1825#define GM_TXCR_COL_THR_MSK	(7<<10)	/* Bit 12..10: Collision Threshold Mask */
1826#define GM_TXCR_PAD_PAT_MSK	0xff	/* Bit  7.. 0: Padding Pattern Mask */
1827					/* (Yukon-2 only) */
1828
1829#define TX_COL_THR(x)		(SHIFT10(x) & GM_TXCR_COL_THR_MSK)
1830#define TX_COL_DEF		0x04
1831
1832/*	GM_RX_CTRL	16 bit r/w	Receive Control Register */
1833#define GM_RXCR_UCF_ENA		BIT_15	/* Enable Unicast filtering */
1834#define GM_RXCR_MCF_ENA		BIT_14	/* Enable Multicast filtering */
1835#define GM_RXCR_CRC_DIS		BIT_13	/* Remove 4-byte CRC */
1836#define GM_RXCR_PASS_FC		BIT_12	/* Pass FC packets to FIFO (Yukon-1 only) */
1837
1838/*	GM_TX_PARAM	16 bit r/w	Transmit Parameter Register */
1839#define GM_TXPA_JAMLEN_MSK	(3<<14)		/* Bit 15..14: Jam Length Mask */
1840#define GM_TXPA_JAMIPG_MSK	(0x1f<<9)	/* Bit 13.. 9: Jam IPG Mask */
1841#define GM_TXPA_JAMDAT_MSK	(0x1f<<4)	/* Bit  8.. 4: IPG Jam to Data Mask */
1842#define GM_TXPA_BO_LIM_MSK	0x0f		/* Bit  3.. 0: Backoff Limit Mask */
1843						/* (Yukon-2 only) */
1844
1845#define TX_JAM_LEN_VAL(x)	(SHIFT14(x) & GM_TXPA_JAMLEN_MSK)
1846#define TX_JAM_IPG_VAL(x)	(SHIFT9(x) & GM_TXPA_JAMIPG_MSK)
1847#define TX_IPG_JAM_DATA(x)	(SHIFT4(x) & GM_TXPA_JAMDAT_MSK)
1848#define TX_BACK_OFF_LIM(x)	((x) & GM_TXPA_BO_LIM_MSK)
1849
1850#define TX_JAM_LEN_DEF		0x03
1851#define TX_JAM_IPG_DEF		0x0b
1852#define TX_IPG_JAM_DEF		0x1c
1853#define TX_BOF_LIM_DEF		0x04
1854
1855/*	GM_SERIAL_MODE	16 bit r/w	Serial Mode Register */
1856#define GM_SMOD_DATABL_MSK	(0x1f<<11)	/* Bit 15..11:	Data Blinder */
1857						/* r/o on Yukon, r/w on Yukon-EC */
1858#define GM_SMOD_LIMIT_4		BIT_10	/* 4 consecutive Tx trials */
1859#define GM_SMOD_VLAN_ENA	BIT_9	/* Enable VLAN  (Max. Frame Len) */
1860#define GM_SMOD_JUMBO_ENA	BIT_8	/* Enable Jumbo (Max. Frame Len) */
1861#define GM_SMOD_IPG_MSK		0x1f	/* Bit  4.. 0:	Inter-Packet Gap (IPG) */
1862
1863#define DATA_BLIND_VAL(x)	(SHIFT11(x) & GM_SMOD_DATABL_MSK)
1864#define IPG_DATA_VAL(x)		((x) & GM_SMOD_IPG_MSK)
1865
1866#define DATA_BLIND_DEF		0x04
1867#define IPG_DATA_DEF		0x1e
1868
1869/*	GM_SMI_CTRL	16 bit r/w	SMI Control Register */
1870#define GM_SMI_CT_PHY_A_MSK	(0x1f<<11)	/* Bit 15..11:	PHY Device Address */
1871#define GM_SMI_CT_REG_A_MSK	(0x1f<<6)	/* Bit 10.. 6:	PHY Register Address */
1872#define GM_SMI_CT_OP_RD		BIT_5	/* OpCode Read (0=Write)*/
1873#define GM_SMI_CT_RD_VAL	BIT_4	/* Read Valid (Read completed) */
1874#define GM_SMI_CT_BUSY		BIT_3	/* Busy (Operation in progress) */
1875
1876#define GM_SMI_CT_PHY_AD(x)	(SHIFT11(x) & GM_SMI_CT_PHY_A_MSK)
1877#define GM_SMI_CT_REG_AD(x)	(SHIFT6(x) & GM_SMI_CT_REG_A_MSK)
1878
1879/*	GM_PHY_ADDR	16 bit r/w	GPHY Address Register */
1880#define GM_PAR_MIB_CLR		BIT_5	/* Set MIB Clear Counter Mode */
1881#define GM_PAR_MIB_TST		BIT_4	/* MIB Load Counter (Test Mode) */
1882
1883/* Receive Frame Status Encoding */
1884#define GMR_FS_LEN_MSK	(0xffff<<16)	/* Bit 31..16:	Rx Frame Length */
1885#define GMR_FS_VLAN		BIT_13	/* VLAN Packet */
1886#define GMR_FS_JABBER		BIT_12	/* Jabber Packet */
1887#define GMR_FS_UN_SIZE		BIT_11	/* Undersize Packet */
1888#define GMR_FS_MC		BIT_10	/* Multicast Packet */
1889#define GMR_FS_BC		BIT_9	/* Broadcast Packet */
1890#define GMR_FS_RX_OK		BIT_8	/* Receive OK (Good Packet) */
1891#define GMR_FS_GOOD_FC		BIT_7	/* Good Flow-Control Packet */
1892#define GMR_FS_BAD_FC		BIT_6	/* Bad  Flow-Control Packet */
1893#define GMR_FS_MII_ERR		BIT_5	/* MII Error */
1894#define GMR_FS_LONG_ERR		BIT_4	/* Too Long Packet */
1895#define GMR_FS_FRAGMENT		BIT_3	/* Fragment */
1896#define GMR_FS_CRC_ERR		BIT_1	/* CRC Error */
1897#define GMR_FS_RX_FF_OV		BIT_0	/* Rx FIFO Overflow */
1898
1899#define GMR_FS_LEN_SHIFT	16
1900
1901#define GMR_FS_ANY_ERR		( \
1902			GMR_FS_RX_FF_OV | \
1903			GMR_FS_CRC_ERR | \
1904			GMR_FS_FRAGMENT | \
1905			GMR_FS_LONG_ERR | \
1906			GMR_FS_MII_ERR | \
1907			GMR_FS_BAD_FC | \
1908			GMR_FS_GOOD_FC | \
1909			GMR_FS_UN_SIZE | \
1910			GMR_FS_JABBER)
1911
1912/* Rx GMAC FIFO Flush Mask (default) */
1913#define RX_FF_FL_DEF_MSK	GMR_FS_ANY_ERR
1914
1915/*	Receive and Transmit GMAC FIFO Registers (YUKON only) */
1916
1917/*	RX_GMF_EA	32 bit	Rx GMAC FIFO End Address */
1918/*	RX_GMF_AF_THR	32 bit	Rx GMAC FIFO Almost Full Thresh. */
1919/*	RX_GMF_WP	32 bit	Rx GMAC FIFO Write Pointer */
1920/*	RX_GMF_WLEV	32 bit	Rx GMAC FIFO Write Level */
1921/*	RX_GMF_RP	32 bit	Rx GMAC FIFO Read Pointer */
1922/*	RX_GMF_RLEV	32 bit	Rx GMAC FIFO Read Level */
1923/*	TX_GMF_EA	32 bit	Tx GMAC FIFO End Address */
1924/*	TX_GMF_AE_THR	32 bit	Tx GMAC FIFO Almost Empty Thresh.*/
1925/*	TX_GMF_WP	32 bit	Tx GMAC FIFO Write Pointer */
1926/*	TX_GMF_WSP	32 bit	Tx GMAC FIFO Write Shadow Pointer */
1927/*	TX_GMF_WLEV	32 bit	Tx GMAC FIFO Write Level */
1928/*	TX_GMF_RP	32 bit	Tx GMAC FIFO Read Pointer */
1929/*	TX_GMF_RSTP	32 bit	Tx GMAC FIFO Restart Pointer */
1930/*	TX_GMF_RLEV	32 bit	Tx GMAC FIFO Read Level */
1931
1932/*	RX_GMF_CTRL_T	32 bit	Rx GMAC FIFO Control/Test */
1933#define RX_TRUNC_ON		BIT_27  /* enable  packet truncation */
1934#define RX_TRUNC_OFF		BIT_26	/* disable packet truncation */
1935#define RX_VLAN_STRIP_ON	BIT_25	/* enable  VLAN stripping */
1936#define RX_VLAN_STRIP_OFF	BIT_24	/* disable VLAN stripping */
1937#define GMF_RX_OVER_ON		BIT_19	/* enable flushing on receive overrun */
1938#define GMF_RX_OVER_OFF		BIT_18	/* disable flushing on receive overrun */
1939#define GMF_ASF_RX_OVER_ON	BIT_17	/* enable flushing of ASF when overrun */
1940#define GMF_ASF_RX_OVER_OFF	BIT_16	/* disable flushing of ASF when overrun */
1941#define GMF_WP_TST_ON		BIT_14	/* Write Pointer Test On */
1942#define GMF_WP_TST_OFF		BIT_13	/* Write Pointer Test Off */
1943#define GMF_WP_STEP		BIT_12	/* Write Pointer Step/Increment */
1944#define GMF_RP_TST_ON		BIT_10	/* Read Pointer Test On */
1945#define GMF_RP_TST_OFF		BIT_9	/* Read Pointer Test Off */
1946#define GMF_RP_STEP		BIT_8	/* Read Pointer Step/Increment */
1947#define GMF_RX_F_FL_ON		BIT_7	/* Rx FIFO Flush Mode On */
1948#define GMF_RX_F_FL_OFF		BIT_6	/* Rx FIFO Flush Mode Off */
1949#define GMF_CLI_RX_FO		BIT_5	/* Clear IRQ Rx FIFO Overrun */
1950#define GMF_CLI_RX_FC		BIT_4	/* Clear IRQ Rx Frame Complete */
1951#define GMF_OPER_ON		BIT_3	/* Operational Mode On */
1952#define GMF_OPER_OFF		BIT_2	/* Operational Mode Off */
1953#define GMF_RST_CLR		BIT_1	/* Clear GMAC FIFO Reset */
1954#define GMF_RST_SET		BIT_0	/* Set   GMAC FIFO Reset */
1955
1956/*	TX_GMF_CTRL_T	32 bit	Tx GMAC FIFO Control/Test (YUKON and Yukon-2) */
1957#define	TX_STFW_DIS	BIT_31	/* Disable Store & Forward (Yukon-EC Ultra) */
1958#define	TX_STFW_ENA	BIT_30	/* Enable Store & Forward (Yukon-EC Ultra) */
1959#define TX_VLAN_TAG_ON	BIT_25	/* enable  VLAN tagging */
1960#define TX_VLAN_TAG_OFF	BIT_24	/* disable VLAN tagging */
1961#define	TX_JUMBO_ENA	BIT_23	/* Enable Jumbo Mode (Yukon-EC Ultra) */
1962#define	TX_JUMBO_DIS	BIT_22	/* Disable Jumbo Mode (Yukon-EC Ultra) */
1963#define GMF_WSP_TST_ON	BIT_18	/* Write Shadow Pointer Test On */
1964#define GMF_WSP_TST_OFF	BIT_17	/* Write Shadow Pointer Test Off */
1965#define GMF_WSP_STEP	BIT_16	/* Write Shadow Pointer Step/Increment */
1966				/* Bits 15..8: same as for RX_GMF_CTRL_T */
1967#define GMF_CLI_TX_FU	BIT_6	/* Clear IRQ Tx FIFO Underrun */
1968#define GMF_CLI_TX_FC	BIT_5	/* Clear IRQ Tx Frame Complete */
1969#define GMF_CLI_TX_PE	BIT_4	/* Clear IRQ Tx Parity Error */
1970				/* Bits 3..0: same as for RX_GMF_CTRL_T */
1971
1972#define GMF_RX_CTRL_DEF		(GMF_OPER_ON | GMF_RX_F_FL_ON)
1973#define GMF_TX_CTRL_DEF		GMF_OPER_ON
1974
1975#define RX_GMF_AF_THR_MIN	0x0c	/* Rx GMAC FIFO Almost Full Thresh. min. */
1976#define RX_GMF_FL_THR_DEF	0x0a	/* Rx GMAC FIFO Flush Threshold default */
1977
1978/*	GMAC_TI_ST_CTRL	 8 bit	Time Stamp Timer Ctrl Reg (YUKON only) */
1979#define GMT_ST_START	BIT_2	/* Start Time Stamp Timer */
1980#define GMT_ST_STOP	BIT_1	/* Stop  Time Stamp Timer */
1981#define GMT_ST_CLR_IRQ	BIT_0	/* Clear Time Stamp Timer IRQ */
1982
1983/*	POLL_CTRL	32 bit	Polling Unit control register (Yukon-2 only) */
1984#define PC_CLR_IRQ_CHK	BIT_5	/* Clear IRQ Check */
1985#define PC_POLL_RQ	BIT_4	/* Poll Request Start */
1986#define PC_POLL_OP_ON	BIT_3	/* Operational Mode On */
1987#define PC_POLL_OP_OFF	BIT_2	/* Operational Mode Off */
1988#define PC_POLL_RST_CLR	BIT_1	/* Clear Polling Unit Reset (Enable) */
1989#define PC_POLL_RST_SET	BIT_0	/* Set   Polling Unit Reset */
1990
1991/* B28_Y2_ASF_STAT_CMD		32 bit	ASF Status and Command Reg */
1992/* This register is used by the host driver software */
1993#define Y2_ASF_OS_PRES	BIT_4	/* ASF operation system present */
1994#define Y2_ASF_RESET	BIT_3	/* ASF system in reset state */
1995#define Y2_ASF_RUNNING	BIT_2	/* ASF system operational */
1996#define Y2_ASF_CLR_HSTI	BIT_1	/* Clear ASF IRQ */
1997#define Y2_ASF_IRQ	BIT_0	/* Issue an IRQ to ASF system */
1998
1999#define Y2_ASF_UC_STATE	(3<<2)	/* ASF uC State */
2000#define Y2_ASF_CLK_HALT	0	/* ASF system clock stopped */
2001
2002/* B28_Y2_ASF_HCU_CCSR	32bit CPU Control and Status Register (Yukon EX) */
2003#define	Y2_ASF_HCU_CCSR_SMBALERT_MONITOR	BIT_27	/* SMBALERT pin monitor */
2004#define	Y2_ASF_HCU_CCSR_CPU_SLEEP	BIT_26	/* CPU sleep status */
2005#define	Y2_ASF_HCU_CCSR_CS_TO		BIT_25	/* Clock Stretching Timeout */
2006#define	Y2_ASF_HCU_CCSR_WDOG		BIT_24	/* Watchdog Reset */
2007#define	Y2_ASF_HCU_CCSR_CLR_IRQ_HOST	BIT_17	/* Clear IRQ_HOST */
2008#define	Y2_ASF_HCU_CCSR_SET_IRQ_HCU	BIT_16	/* Set IRQ_HCU */
2009#define	Y2_ASF_HCU_CCSR_AHB_RST		BIT_9	/* Reset AHB bridge */
2010#define	Y2_ASF_HCU_CCSR_CPU_RST_MODE	BIT_8	/* CPU Reset Mode */
2011#define	Y2_ASF_HCU_CCSR_SET_SYNC_CPU	BIT_5
2012#define	Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE1	BIT_4
2013#define	Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE0	BIT_3
2014#define	Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_MSK	(BIT_4 | BIT_3)	/* CPU Clock Divide */
2015#define	Y2_ASF_HCU_CCSR_CPU_CLK_DIVIDE_BASE	BIT_3
2016#define	Y2_ASF_HCU_CCSR_OS_PRSNT	BIT_2	/* ASF OS Present */
2017	/* Microcontroller State */
2018#define	Y2_ASF_HCU_CCSR_UC_STATE_MSK	3
2019#define	Y2_ASF_HCU_CCSR_UC_STATE_BASE	BIT_0
2020#define	Y2_ASF_HCU_CCSR_ASF_RESET	0
2021#define	Y2_ASF_HCU_CCSR_ASF_HALTED	BIT_1
2022#define	Y2_ASF_HCU_CCSR_ASF_RUNNING	BIT_0
2023
2024/* B28_Y2_ASF_HOST_COM	32 bit	ASF Host Communication Reg */
2025/* This register is used by the ASF firmware */
2026#define Y2_ASF_CLR_ASFI	BIT_1	/* Clear host IRQ */
2027#define Y2_ASF_HOST_IRQ	BIT_0	/* Issue an IRQ to HOST system */
2028
2029/*	STAT_CTRL	32 bit	Status BMU control register (Yukon-2 only) */
2030#define SC_STAT_CLR_IRQ	BIT_4	/* Status Burst IRQ clear */
2031#define SC_STAT_OP_ON	BIT_3	/* Operational Mode On */
2032#define SC_STAT_OP_OFF	BIT_2	/* Operational Mode Off */
2033#define SC_STAT_RST_CLR	BIT_1	/* Clear Status Unit Reset (Enable) */
2034#define SC_STAT_RST_SET	BIT_0	/* Set   Status Unit Reset */
2035
2036/*	GMAC_CTRL	32 bit	GMAC Control Reg (YUKON only) */
2037#define GMC_SEC_RST	BIT_15	/* MAC SEC RST */
2038#define GMC_SEC_RST_OFF	BIT_14	/* MAC SEC RST Off */
2039#define GMC_BYP_MACSECRX_ON	BIT_13	/* Bypass MAC SEC RX */
2040#define GMC_BYP_MACSECRX_OFF	BIT_12	/* Bypass MAC SEC RX Off */
2041#define GMC_BYP_MACSECTX_ON	BIT_11	/* Bypass MAC SEC TX */
2042#define GMC_BYP_MACSECTX_OFF	BIT_10	/* Bypass MAC SEC TX Off */
2043#define GMC_BYP_RETR_ON	BIT_9	/* Bypass MAC retransmit FIFO On */
2044#define GMC_BYP_RETR_OFF	BIT_8	/* Bypass MAC retransmit FIFO Off */
2045#define GMC_H_BURST_ON	BIT_7	/* Half Duplex Burst Mode On */
2046#define GMC_H_BURST_OFF	BIT_6	/* Half Duplex Burst Mode Off */
2047#define GMC_F_LOOPB_ON	BIT_5	/* FIFO Loopback On */
2048#define GMC_F_LOOPB_OFF	BIT_4	/* FIFO Loopback Off */
2049#define GMC_PAUSE_ON	BIT_3	/* Pause On */
2050#define GMC_PAUSE_OFF	BIT_2	/* Pause Off */
2051#define GMC_RST_CLR	BIT_1	/* Clear GMAC Reset */
2052#define GMC_RST_SET	BIT_0	/* Set   GMAC Reset */
2053
2054/*	GPHY_CTRL	32 bit	GPHY Control Reg (YUKON only) */
2055#define GPC_SEL_BDT	BIT_28	/* Select Bi-Dir. Transfer for MDC/MDIO */
2056#define GPC_INT_POL	BIT_27	/* IRQ Polarity is Active Low */
2057#define GPC_75_OHM	BIT_26	/* Use 75 Ohm Termination instead of 50 */
2058#define GPC_DIS_FC	BIT_25	/* Disable Automatic Fiber/Copper Detection */
2059#define GPC_DIS_SLEEP	BIT_24	/* Disable Energy Detect */
2060#define GPC_HWCFG_M_3	BIT_23	/* HWCFG_MODE[3] */
2061#define GPC_HWCFG_M_2	BIT_22	/* HWCFG_MODE[2] */
2062#define GPC_HWCFG_M_1	BIT_21	/* HWCFG_MODE[1] */
2063#define GPC_HWCFG_M_0	BIT_20	/* HWCFG_MODE[0] */
2064#define GPC_ANEG_0	BIT_19	/* ANEG[0] */
2065#define GPC_ENA_XC	BIT_18	/* Enable MDI crossover */
2066#define GPC_DIS_125	BIT_17	/* Disable 125 MHz clock */
2067#define GPC_ANEG_3	BIT_16	/* ANEG[3] */
2068#define GPC_ANEG_2	BIT_15	/* ANEG[2] */
2069#define GPC_ANEG_1	BIT_14	/* ANEG[1] */
2070#define GPC_ENA_PAUSE	BIT_13	/* Enable Pause (SYM_OR_REM) */
2071#define GPC_PHYADDR_4	BIT_12	/* Bit 4 of Phy Addr */
2072#define GPC_PHYADDR_3	BIT_11	/* Bit 3 of Phy Addr */
2073#define GPC_PHYADDR_2	BIT_10	/* Bit 2 of Phy Addr */
2074#define GPC_PHYADDR_1	BIT_9	/* Bit 1 of Phy Addr */
2075#define GPC_PHYADDR_0	BIT_8	/* Bit 0 of Phy Addr */
2076#define GPC_RST_CLR	BIT_1	/* Clear GPHY Reset */
2077#define GPC_RST_SET	BIT_0	/* Set   GPHY Reset */
2078
2079/*	GMAC_IRQ_SRC	 8 bit	GMAC Interrupt Source Reg (YUKON only) */
2080/*	GMAC_IRQ_MSK	 8 bit	GMAC Interrupt Mask   Reg (YUKON only) */
2081#define GM_IS_RX_CO_OV	BIT_5	/* Receive Counter Overflow IRQ */
2082#define GM_IS_TX_CO_OV	BIT_4	/* Transmit Counter Overflow IRQ */
2083#define GM_IS_TX_FF_UR	BIT_3	/* Transmit FIFO Underrun */
2084#define GM_IS_TX_COMPL	BIT_2	/* Frame Transmission Complete */
2085#define GM_IS_RX_FF_OR	BIT_1	/* Receive FIFO Overrun */
2086#define GM_IS_RX_COMPL	BIT_0	/* Frame Reception Complete */
2087
2088#define GMAC_DEF_MSK	(GM_IS_RX_CO_OV | GM_IS_TX_CO_OV | GM_IS_TX_FF_UR)
2089
2090/*	GMAC_LINK_CTRL	16 bit	GMAC Link Control Reg (YUKON only) */
2091#define GMLC_RST_CLR	BIT_1	/* Clear GMAC Link Reset */
2092#define GMLC_RST_SET	BIT_0	/* Set   GMAC Link Reset */
2093
2094#define MSK_PORT_A	0
2095#define MSK_PORT_B	1
2096
2097/* Register access macros */
2098#define CSR_WRITE_4(sc, reg, val)	\
2099	bus_write_4((sc)->msk_res[0], (reg), (val))
2100#define CSR_WRITE_2(sc, reg, val)	\
2101	bus_write_2((sc)->msk_res[0], (reg), (val))
2102#define CSR_WRITE_1(sc, reg, val)	\
2103	bus_write_1((sc)->msk_res[0], (reg), (val))
2104
2105#define CSR_READ_4(sc, reg)		\
2106	bus_read_4((sc)->msk_res[0], (reg))
2107#define CSR_READ_2(sc, reg)		\
2108	bus_read_2((sc)->msk_res[0], (reg))
2109#define CSR_READ_1(sc, reg)		\
2110	bus_read_1((sc)->msk_res[0], (reg))
2111
2112#define CSR_PCI_WRITE_4(sc, reg, val)	\
2113	bus_write_4((sc)->msk_res[0], Y2_CFG_SPC + (reg), (val))
2114#define CSR_PCI_WRITE_2(sc, reg, val)	\
2115	bus_write_2((sc)->msk_res[0], Y2_CFG_SPC + (reg), (val))
2116#define CSR_PCI_WRITE_1(sc, reg, val)	\
2117	bus_write_1((sc)->msk_res[0], Y2_CFG_SPC + (reg), (val))
2118
2119#define CSR_PCI_READ_4(sc, reg)		\
2120	bus_read_4((sc)->msk_res[0], Y2_CFG_SPC + (reg))
2121#define CSR_PCI_READ_2(sc, reg)		\
2122	bus_read_2((sc)->msk_res[0], Y2_CFG_SPC + (reg))
2123#define CSR_PCI_READ_1(sc, reg)		\
2124	bus_read_1((sc)->msk_res[0], Y2_CFG_SPC + (reg))
2125
2126#define MSK_IF_READ_4(sc_if, reg)	\
2127	CSR_READ_4((sc_if)->msk_softc, (reg))
2128#define MSK_IF_READ_2(sc_if, reg)	\
2129	CSR_READ_2((sc_if)->msk_softc, (reg))
2130#define MSK_IF_READ_1(sc_if, reg)	\
2131	CSR_READ_1((sc_if)->msk_softc, (reg))
2132
2133#define MSK_IF_WRITE_4(sc_if, reg, val)	\
2134	CSR_WRITE_4((sc_if)->msk_softc, (reg), (val))
2135#define MSK_IF_WRITE_2(sc_if, reg, val)	\
2136	CSR_WRITE_2((sc_if)->msk_softc, (reg), (val))
2137#define MSK_IF_WRITE_1(sc_if, reg, val)	\
2138	CSR_WRITE_1((sc_if)->msk_softc, (reg), (val))
2139
2140#define GMAC_REG(port, reg)			\
2141	((BASE_GMAC_1 + (port) * (BASE_GMAC_2 - BASE_GMAC_1)) | (reg))
2142#define	GMAC_WRITE_2(sc, port, reg, val)	\
2143	CSR_WRITE_2((sc), GMAC_REG((port), (reg)), (val))
2144#define	GMAC_READ_2(sc, port, reg)		\
2145	CSR_READ_2((sc), GMAC_REG((port), (reg)))
2146
2147/* GPHY address (bits 15..11 of SMI control reg) */
2148#define PHY_ADDR_MARV	0
2149
2150#define MSK_ADDR_LO(x)	((uint64_t) (x) & 0xffffffffUL)
2151#define MSK_ADDR_HI(x)	((uint64_t) (x) >> 32)
2152
2153/*
2154 * At first I guessed 8 bytes, the size of a single descriptor, would be
2155 * required alignment constraints. But, it seems that Yukon II have 4096
2156 * bytes boundary alignment constraints.
2157 */
2158#define MSK_RING_ALIGN	4096
2159#define	MSK_STAT_ALIGN	4096
2160
2161/* Rx descriptor data structure */
2162struct msk_rx_desc {
2163	uint32_t	msk_addr;
2164	uint32_t	msk_control;
2165};
2166
2167/* Tx descriptor data structure */
2168struct msk_tx_desc {
2169	uint32_t	msk_addr;
2170	uint32_t	msk_control;
2171};
2172
2173/* Status descriptor data structure */
2174struct msk_stat_desc {
2175	uint32_t	msk_status;
2176	uint32_t	msk_control;
2177};
2178
2179/* mask and shift value to get Tx async queue status for port 1 */
2180#define STLE_TXA1_MSKL		0x00000fff
2181#define STLE_TXA1_SHIFTL	0
2182
2183/* mask and shift value to get Tx sync queue status for port 1 */
2184#define STLE_TXS1_MSKL		0x00fff000
2185#define STLE_TXS1_SHIFTL	12
2186
2187/* mask and shift value to get Tx async queue status for port 2 */
2188#define STLE_TXA2_MSKL		0xff000000
2189#define STLE_TXA2_SHIFTL	24
2190#define STLE_TXA2_MSKH		0x000f
2191/* this one shifts up */
2192#define STLE_TXA2_SHIFTH	8
2193
2194/* mask and shift value to get Tx sync queue status for port 2 */
2195#define STLE_TXS2_MSKL		0x00000000
2196#define STLE_TXS2_SHIFTL	0
2197#define STLE_TXS2_MSKH		0xfff0
2198#define STLE_TXS2_SHIFTH	4
2199
2200/* YUKON-2 bit values */
2201#define HW_OWNER		0x80000000
2202#define SW_OWNER		0x00000000
2203
2204#define PU_PUTIDX_VALID		0x10000000
2205
2206/* YUKON-2 Control flags */
2207#define UDPTCP		0x00010000
2208#define CALSUM		0x00020000
2209#define WR_SUM		0x00040000
2210#define INIT_SUM	0x00080000
2211#define LOCK_SUM	0x00100000
2212#define INS_VLAN	0x00200000
2213#define FRC_STAT	0x00400000
2214#define EOP		0x00800000
2215
2216#define TX_LOCK		0x01000000
2217#define BUF_SEND	0x02000000
2218#define PACKET_SEND	0x04000000
2219
2220#define NO_WARNING	0x40000000
2221#define NO_UPDATE	0x80000000
2222
2223/* YUKON-2 Rx/Tx opcodes defines */
2224#define OP_TCPWRITE	0x11000000
2225#define OP_TCPSTART	0x12000000
2226#define OP_TCPINIT	0x14000000
2227#define OP_TCPLCK	0x18000000
2228#define OP_TCPCHKSUM	OP_TCPSTART
2229#define OP_TCPIS	(OP_TCPINIT | OP_TCPSTART)
2230#define OP_TCPLW	(OP_TCPLCK | OP_TCPWRITE)
2231#define OP_TCPLSW	(OP_TCPLCK | OP_TCPSTART | OP_TCPWRITE)
2232#define OP_TCPLISW	(OP_TCPLCK | OP_TCPINIT | OP_TCPSTART | OP_TCPWRITE)
2233#define OP_ADDR64	0x21000000
2234#define OP_VLAN		0x22000000
2235#define OP_ADDR64VLAN	(OP_ADDR64 | OP_VLAN)
2236#define OP_LRGLEN	0x24000000
2237#define OP_LRGLENVLAN	(OP_LRGLEN | OP_VLAN)
2238#define OP_MSS		0x28000000
2239#define OP_MSSVLAN	(OP_MSS | OP_VLAN)
2240#define OP_BUFFER	0x40000000
2241#define OP_PACKET	0x41000000
2242#define OP_LARGESEND	0x43000000
2243
2244/* YUKON-2 STATUS opcodes defines */
2245#define OP_RXSTAT	0x60000000
2246#define OP_RXTIMESTAMP	0x61000000
2247#define OP_RXVLAN	0x62000000
2248#define OP_RXCHKS	0x64000000
2249#define OP_RXCHKSVLAN	(OP_RXCHKS | OP_RXVLAN)
2250#define OP_RXTIMEVLAN	(OP_RXTIMESTAMP | OP_RXVLAN)
2251#define OP_RSS_HASH	0x65000000
2252#define OP_TXINDEXLE	0x68000000
2253
2254/* YUKON-2 SPECIAL opcodes defines */
2255#define OP_PUTIDX	0x70000000
2256
2257#define	STLE_OP_MASK	0xff000000
2258#define	STLE_CSS_MASK	0x00ff0000
2259#define	STLE_LEN_MASK	0x0000ffff
2260
2261/* CSS defined in status LE(valid for descriptor V2 format). */
2262#define	CSS_TCPUDP_CSUM_OK	0x00800000
2263#define	CSS_UDP			0x00400000
2264#define	CSS_TCP			0x00200000
2265#define	CSS_IPFRAG		0x00100000
2266#define	CSS_IPV6		0x00080000
2267#define	CSS_IPV4_CSUM_OK	0x00040000
2268#define	CSS_IPV4		0x00020000
2269#define	CSS_PORT		0x00010000
2270
2271/* Descriptor Bit Definition */
2272/*	TxCtrl		Transmit Buffer Control Field */
2273/*	RxCtrl		Receive  Buffer Control Field */
2274#define BMU_OWN		BIT_31	/* OWN bit: 0=host/1=BMU */
2275#define BMU_STF		BIT_30	/* Start of Frame */
2276#define BMU_EOF		BIT_29	/* End of Frame */
2277#define BMU_IRQ_EOB	BIT_28	/* Req "End of Buffer" IRQ */
2278#define BMU_IRQ_EOF	BIT_27	/* Req "End of Frame" IRQ */
2279/* TxCtrl specific bits */
2280#define BMU_STFWD	BIT_26	/* (Tx)	Store & Forward Frame */
2281#define BMU_NO_FCS	BIT_25	/* (Tx) Disable MAC FCS (CRC) generation */
2282#define BMU_SW		BIT_24	/* (Tx)	1 bit res. for SW use */
2283/* RxCtrl specific bits */
2284#define BMU_DEV_0	BIT_26	/* (Rx)	Transfer data to Dev0 */
2285#define BMU_STAT_VAL	BIT_25	/* (Rx)	Rx Status Valid */
2286#define BMU_TIST_VAL	BIT_24	/* (Rx)	Rx TimeStamp Valid */
2287				/* Bit 23..16:	BMU Check Opcodes */
2288#define BMU_CHECK	(0x55<<16)	/* Default BMU check */
2289#define BMU_TCP_CHECK	(0x56<<16)	/* Descr with TCP ext */
2290#define BMU_UDP_CHECK	(0x57<<16)	/* Descr with UDP ext (YUKON only) */
2291#define BMU_BBC		0xffff	/* Bit 15.. 0:	Buffer Byte Counter */
2292
2293#define MSK_TX_RING_CNT		256
2294#define MSK_RX_RING_CNT		256
2295#define	MSK_RX_BUF_ALIGN	8
2296#define MSK_JUMBO_RX_RING_CNT	MSK_RX_RING_CNT
2297#define	MSK_STAT_RING_CNT	((1 + 3) * (MSK_TX_RING_CNT + MSK_RX_RING_CNT))
2298#define MSK_MAXTXSEGS		32
2299#define	MSK_TSO_MAXSGSIZE	4096
2300#define	MSK_TSO_MAXSIZE		(65535 + sizeof(struct ether_vlan_header))
2301
2302/*
2303 * It seems that the hardware requires extra decriptors(LEs) to offload
2304 * TCP/UDP checksum, VLAN hardware tag inserstion and TSO.
2305 *
2306 * 1 descriptor for TCP/UDP checksum offload.
2307 * 1 descriptor VLAN hardware tag insertion.
2308 * 1 descriptor for TSO(TCP Segmentation Offload)
2309 * 1 descriptor for 64bits DMA : Not applicatable due to the use of
2310 *  BUS_SPACE_MAXADDR_32BIT in parent DMA tag creation.
2311 */
2312#define	MSK_RESERVED_TX_DESC_CNT	3
2313
2314/*
2315 * Jumbo buffer stuff. Note that we must allocate more jumbo
2316 * buffers than there are descriptors in the receive ring. This
2317 * is because we don't know how long it will take for a packet
2318 * to be released after we hand it off to the upper protocol
2319 * layers. To be safe, we allocate 1.5 times the number of
2320 * receive descriptors.
2321 */
2322#define MSK_JUMBO_FRAMELEN	9022
2323#define MSK_JUMBO_MTU		(MSK_JUMBO_FRAMELEN-ETHER_HDR_LEN-ETHER_CRC_LEN)
2324#define MSK_MAX_FRAMELEN		\
2325	(ETHER_MAX_LEN + ETHER_VLAN_ENCAP_LEN - ETHER_CRC_LEN)
2326#define MSK_MIN_FRAMELEN	(ETHER_MIN_LEN - ETHER_CRC_LEN)
2327
2328struct msk_txdesc {
2329	struct mbuf		*tx_m;
2330	bus_dmamap_t		tx_dmamap;
2331	struct msk_tx_desc	*tx_le;
2332};
2333
2334struct msk_rxdesc {
2335	struct mbuf		*rx_m;
2336	bus_dmamap_t		rx_dmamap;
2337	struct msk_rx_desc	*rx_le;
2338};
2339
2340struct msk_chain_data {
2341	bus_dma_tag_t		msk_parent_tag;
2342	bus_dma_tag_t		msk_tx_tag;
2343	struct msk_txdesc	msk_txdesc[MSK_TX_RING_CNT];
2344	bus_dma_tag_t		msk_rx_tag;
2345	struct msk_rxdesc	msk_rxdesc[MSK_RX_RING_CNT];
2346	bus_dma_tag_t		msk_tx_ring_tag;
2347	bus_dma_tag_t		msk_rx_ring_tag;
2348	bus_dmamap_t		msk_tx_ring_map;
2349	bus_dmamap_t		msk_rx_ring_map;
2350	bus_dmamap_t		msk_rx_sparemap;
2351	bus_dma_tag_t		msk_jumbo_rx_tag;
2352	struct msk_rxdesc	msk_jumbo_rxdesc[MSK_JUMBO_RX_RING_CNT];
2353	bus_dma_tag_t		msk_jumbo_rx_ring_tag;
2354	bus_dmamap_t		msk_jumbo_rx_ring_map;
2355	bus_dmamap_t		msk_jumbo_rx_sparemap;
2356	uint16_t		msk_tso_mtu;
2357	int			msk_tx_prod;
2358	int			msk_tx_cons;
2359	int			msk_tx_cnt;
2360	int			msk_tx_put;
2361	int			msk_rx_cons;
2362	int			msk_rx_prod;
2363	int			msk_rx_putwm;
2364};
2365
2366struct msk_ring_data {
2367	struct msk_tx_desc	*msk_tx_ring;
2368	bus_addr_t		msk_tx_ring_paddr;
2369	struct msk_rx_desc	*msk_rx_ring;
2370	bus_addr_t		msk_rx_ring_paddr;
2371	struct msk_rx_desc	*msk_jumbo_rx_ring;
2372	bus_addr_t		msk_jumbo_rx_ring_paddr;
2373};
2374
2375#define MSK_TX_RING_ADDR(sc, i)	\
2376    ((sc)->msk_rdata.msk_tx_ring_paddr + sizeof(struct msk_tx_desc) * (i))
2377#define MSK_RX_RING_ADDR(sc, i) \
2378    ((sc)->msk_rdata.msk_rx_ring_paddr + sizeof(struct msk_rx_desc) * (i))
2379#define MSK_JUMBO_RX_RING_ADDR(sc, i) \
2380    ((sc)->msk_rdata.msk_jumbo_rx_ring_paddr + sizeof(struct msk_rx_desc) * (i))
2381
2382#define MSK_TX_RING_SZ		\
2383    (sizeof(struct msk_tx_desc) * MSK_TX_RING_CNT)
2384#define MSK_RX_RING_SZ		\
2385    (sizeof(struct msk_rx_desc) * MSK_RX_RING_CNT)
2386#define MSK_JUMBO_RX_RING_SZ		\
2387    (sizeof(struct msk_rx_desc) * MSK_JUMBO_RX_RING_CNT)
2388#define MSK_STAT_RING_SZ		\
2389    (sizeof(struct msk_stat_desc) * MSK_STAT_RING_CNT)
2390
2391#define MSK_INC(x, y)	(x) = (x + 1) % y
2392
2393#define	MSK_PCI_BUS	0
2394#define	MSK_PCIX_BUS	1
2395#define	MSK_PEX_BUS	2
2396
2397#define	MSK_PROC_DEFAULT	(MSK_RX_RING_CNT / 2)
2398#define	MSK_PROC_MIN		30
2399#define	MSK_PROC_MAX		(MSK_RX_RING_CNT - 1)
2400
2401#define	MSK_TX_TIMEOUT		5
2402#define	MSK_PUT_WM	10
2403
2404/* Forward decl. */
2405struct msk_if_softc;
2406
2407struct msk_hw_stats {
2408	/* Rx stats. */
2409	uint32_t rx_ucast_frames;
2410	uint32_t rx_bcast_frames;
2411	uint32_t rx_pause_frames;
2412	uint32_t rx_mcast_frames;
2413	uint32_t rx_crc_errs;
2414	uint32_t rx_spare1;
2415	uint64_t rx_good_octets;
2416	uint64_t rx_bad_octets;
2417	uint32_t rx_runts;
2418	uint32_t rx_runt_errs;
2419	uint32_t rx_pkts_64;
2420	uint32_t rx_pkts_65_127;
2421	uint32_t rx_pkts_128_255;
2422	uint32_t rx_pkts_256_511;
2423	uint32_t rx_pkts_512_1023;
2424	uint32_t rx_pkts_1024_1518;
2425	uint32_t rx_pkts_1519_max;
2426	uint32_t rx_pkts_too_long;
2427	uint32_t rx_pkts_jabbers;
2428	uint32_t rx_spare2;
2429	uint32_t rx_fifo_oflows;
2430	uint32_t rx_spare3;
2431	/* Tx stats. */
2432	uint32_t tx_ucast_frames;
2433	uint32_t tx_bcast_frames;
2434	uint32_t tx_pause_frames;
2435	uint32_t tx_mcast_frames;
2436	uint64_t tx_octets;
2437	uint32_t tx_pkts_64;
2438	uint32_t tx_pkts_65_127;
2439	uint32_t tx_pkts_128_255;
2440	uint32_t tx_pkts_256_511;
2441	uint32_t tx_pkts_512_1023;
2442	uint32_t tx_pkts_1024_1518;
2443	uint32_t tx_pkts_1519_max;
2444	uint32_t tx_spare1;
2445	uint32_t tx_colls;
2446	uint32_t tx_late_colls;
2447	uint32_t tx_excess_colls;
2448	uint32_t tx_multi_colls;
2449	uint32_t tx_single_colls;
2450	uint32_t tx_underflows;
2451};
2452
2453/* Softc for the Marvell Yukon II controller. */
2454struct msk_softc {
2455	struct resource		*msk_res[1];	/* I/O resource */
2456	struct resource_spec	*msk_res_spec;
2457	struct resource		*msk_irq[2];	/* IRQ resources */
2458	struct resource_spec	*msk_irq_spec;
2459	void			*msk_intrhand[2]; /* irq handler handle */
2460	device_t		msk_dev;
2461	uint8_t			msk_hw_id;
2462	uint8_t			msk_hw_rev;
2463	uint8_t			msk_bustype;
2464	uint8_t			msk_num_port;
2465	int			msk_ramsize;	/* amount of SRAM on NIC */
2466	uint32_t		msk_pmd;	/* physical media type */
2467	uint32_t		msk_coppertype;
2468	uint32_t		msk_intrmask;
2469	uint32_t		msk_intrhwemask;
2470	uint32_t		msk_pflags;
2471	int			msk_clock;
2472	struct msk_if_softc	*msk_if[2];
2473	device_t		msk_devs[2];
2474	int			msk_txqsize;
2475	int			msk_rxqsize;
2476	int			msk_txqstart[2];
2477	int			msk_txqend[2];
2478	int			msk_rxqstart[2];
2479	int			msk_rxqend[2];
2480	bus_dma_tag_t		msk_stat_tag;
2481	bus_dmamap_t		msk_stat_map;
2482	struct msk_stat_desc	*msk_stat_ring;
2483	bus_addr_t		msk_stat_ring_paddr;
2484	int			msk_process_limit;
2485	int			msk_stat_cons;
2486	struct taskqueue	*msk_tq;
2487	struct task		msk_int_task;
2488	struct mtx		msk_mtx;
2489};
2490
2491#define	MSK_LOCK(_sc)		mtx_lock(&(_sc)->msk_mtx)
2492#define	MSK_UNLOCK(_sc)		mtx_unlock(&(_sc)->msk_mtx)
2493#define	MSK_LOCK_ASSERT(_sc)	mtx_assert(&(_sc)->msk_mtx, MA_OWNED)
2494#define	MSK_IF_LOCK(_sc)	MSK_LOCK((_sc)->msk_softc)
2495#define	MSK_IF_UNLOCK(_sc)	MSK_UNLOCK((_sc)->msk_softc)
2496#define	MSK_IF_LOCK_ASSERT(_sc)	MSK_LOCK_ASSERT((_sc)->msk_softc)
2497
2498#define	MSK_USECS(sc, us)	((sc)->msk_clock * (us))
2499
2500/* Softc for each logical interface. */
2501struct msk_if_softc {
2502	struct ifnet		*msk_ifp;	/* interface info */
2503	device_t		msk_miibus;
2504	device_t		msk_if_dev;
2505	int32_t			msk_port;	/* port # on controller */
2506	int			msk_framesize;
2507	int			msk_phytype;
2508	int			msk_phyaddr;
2509	uint32_t		msk_flags;
2510#define	MSK_FLAG_MSI		0x0001
2511#define	MSK_FLAG_FASTETHER	0x0004
2512#define	MSK_FLAG_JUMBO		0x0008
2513#define	MSK_FLAG_JUMBO_NOCSUM	0x0010
2514#define	MSK_FLAG_RAMBUF		0x0020
2515#define	MSK_FLAG_DESCV2		0x0040
2516#define	MSK_FLAG_AUTOTX_CSUM	0x0080
2517#define	MSK_FLAG_NOHWVLAN	0x0100
2518#define	MSK_FLAG_NORXCHK	0x0200
2519#define	MSK_FLAG_NORX_CSUM	0x0400
2520#define	MSK_FLAG_SUSPEND	0x2000
2521#define	MSK_FLAG_DETACH		0x4000
2522#define	MSK_FLAG_LINK		0x8000
2523	struct callout		msk_tick_ch;
2524	int			msk_watchdog_timer;
2525	uint32_t		msk_txq;	/* Tx. Async Queue offset */
2526	uint32_t		msk_txsq;	/* Tx. Syn Queue offset */
2527	uint32_t		msk_rxq;	/* Rx. Qeueue offset */
2528	struct msk_chain_data	msk_cdata;
2529	struct msk_ring_data	msk_rdata;
2530	struct msk_softc	*msk_softc;	/* parent controller */
2531	struct msk_hw_stats	msk_stats;
2532	struct task		msk_tx_task;
2533	int			msk_if_flags;
2534	uint16_t		msk_vtag;	/* VLAN tag id. */
2535};
2536
2537#define MSK_TIMEOUT	1000
2538#define	MSK_PHY_POWERUP		1
2539#define	MSK_PHY_POWERDOWN	0
2540