en.h revision 321997
1/*-
2 * Copyright (c) 2015 Mellanox Technologies. All rights reserved.
3 *
4 * Redistribution and use in source and binary forms, with or without
5 * modification, are permitted provided that the following conditions
6 * are met:
7 * 1. Redistributions of source code must retain the above copyright
8 *    notice, this list of conditions and the following disclaimer.
9 * 2. Redistributions in binary form must reproduce the above copyright
10 *    notice, this list of conditions and the following disclaimer in the
11 *    documentation and/or other materials provided with the distribution.
12 *
13 * THIS SOFTWARE IS PROVIDED BY AUTHOR AND CONTRIBUTORS `AS IS' AND
14 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
15 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
16 * ARE DISCLAIMED.  IN NO EVENT SHALL AUTHOR OR CONTRIBUTORS BE LIABLE
17 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
18 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
19 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
20 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
21 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
22 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
23 * SUCH DAMAGE.
24 *
25 * $FreeBSD: stable/11/sys/dev/mlx5/mlx5_en/en.h 321997 2017-08-03 14:00:26Z hselasky $
26 */
27
28#ifndef _MLX5_EN_H_
29#define	_MLX5_EN_H_
30
31#include <linux/kmod.h>
32#include <linux/page.h>
33#include <linux/slab.h>
34#include <linux/if_vlan.h>
35#include <linux/if_ether.h>
36#include <linux/vmalloc.h>
37#include <linux/moduleparam.h>
38#include <linux/delay.h>
39#include <linux/netdevice.h>
40#include <linux/etherdevice.h>
41
42#include <netinet/in_systm.h>
43#include <netinet/in.h>
44#include <netinet/if_ether.h>
45#include <netinet/ip.h>
46#include <netinet/ip6.h>
47#include <netinet/tcp.h>
48#include <netinet/tcp_lro.h>
49#include <netinet/udp.h>
50#include <net/ethernet.h>
51#include <sys/buf_ring.h>
52
53#include "opt_rss.h"
54
55#ifdef	RSS
56#include <net/rss_config.h>
57#include <netinet/in_rss.h>
58#endif
59
60#include <machine/bus.h>
61
62#include <dev/mlx5/driver.h>
63#include <dev/mlx5/qp.h>
64#include <dev/mlx5/cq.h>
65#include <dev/mlx5/vport.h>
66
67#include <dev/mlx5/mlx5_core/wq.h>
68#include <dev/mlx5/mlx5_core/transobj.h>
69#include <dev/mlx5/mlx5_core/mlx5_core.h>
70
71#define	MLX5E_PARAMS_MINIMUM_LOG_SQ_SIZE                0x7
72#define	MLX5E_PARAMS_DEFAULT_LOG_SQ_SIZE                0xa
73#define	MLX5E_PARAMS_MAXIMUM_LOG_SQ_SIZE                0xe
74
75#define	MLX5E_PARAMS_MINIMUM_LOG_RQ_SIZE                0x7
76#define	MLX5E_PARAMS_DEFAULT_LOG_RQ_SIZE                0xa
77#define	MLX5E_PARAMS_MAXIMUM_LOG_RQ_SIZE                0xe
78
79/* freeBSD HW LRO is limited by 16KB - the size of max mbuf */
80#define	MLX5E_PARAMS_DEFAULT_LRO_WQE_SZ                 MJUM16BYTES
81#define	MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC      0x10
82#define	MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_USEC_FROM_CQE	0x3
83#define	MLX5E_PARAMS_DEFAULT_RX_CQ_MODERATION_PKTS      0x20
84#define	MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_USEC      0x10
85#define	MLX5E_PARAMS_DEFAULT_TX_CQ_MODERATION_PKTS      0x20
86#define	MLX5E_PARAMS_DEFAULT_MIN_RX_WQES                0x80
87#define	MLX5E_PARAMS_DEFAULT_RX_HASH_LOG_TBL_SZ         0x7
88#define	MLX5E_CACHELINE_SIZE CACHE_LINE_SIZE
89#define	MLX5E_HW2SW_MTU(hwmtu) \
90    ((hwmtu) - (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN))
91#define	MLX5E_SW2HW_MTU(swmtu) \
92    ((swmtu) + (ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN + ETHER_CRC_LEN))
93#define	MLX5E_SW2MB_MTU(swmtu) \
94    (MLX5E_SW2HW_MTU(swmtu) + MLX5E_NET_IP_ALIGN)
95#define	MLX5E_MTU_MIN		72	/* Min MTU allowed by the kernel */
96#define	MLX5E_MTU_MAX		MIN(ETHERMTU_JUMBO, MJUM16BYTES)	/* Max MTU of Ethernet
97									 * jumbo frames */
98
99#define	MLX5E_BUDGET_MAX	8192	/* RX and TX */
100#define	MLX5E_RX_BUDGET_MAX	256
101#define	MLX5E_SQ_BF_BUDGET	16
102#define	MLX5E_SQ_TX_QUEUE_SIZE	4096	/* SQ drbr queue size */
103
104#define	MLX5E_MAX_TX_NUM_TC	8	/* units */
105#define	MLX5E_MAX_TX_HEADER	128	/* bytes */
106#define	MLX5E_MAX_TX_PAYLOAD_SIZE	65536	/* bytes */
107#define	MLX5E_MAX_TX_MBUF_SIZE	65536	/* bytes */
108#define	MLX5E_MAX_TX_MBUF_FRAGS	\
109    ((MLX5_SEND_WQE_MAX_WQEBBS * MLX5_SEND_WQEBB_NUM_DS) - \
110    (MLX5E_MAX_TX_HEADER / MLX5_SEND_WQE_DS))	/* units */
111#define	MLX5E_MAX_TX_INLINE \
112  (MLX5E_MAX_TX_HEADER - sizeof(struct mlx5e_tx_wqe) + \
113  sizeof(((struct mlx5e_tx_wqe *)0)->eth.inline_hdr_start))	/* bytes */
114
115MALLOC_DECLARE(M_MLX5EN);
116
117struct mlx5_core_dev;
118struct mlx5e_cq;
119
120typedef void (mlx5e_cq_comp_t)(struct mlx5_core_cq *);
121
122#define	MLX5E_STATS_COUNT(a,b,c,d) a
123#define	MLX5E_STATS_VAR(a,b,c,d) b;
124#define	MLX5E_STATS_DESC(a,b,c,d) c, d,
125
126#define	MLX5E_VPORT_STATS(m)						\
127  /* HW counters */							\
128  m(+1, u64 rx_packets, "rx_packets", "Received packets")		\
129  m(+1, u64 rx_bytes, "rx_bytes", "Received bytes")			\
130  m(+1, u64 tx_packets, "tx_packets", "Transmitted packets")		\
131  m(+1, u64 tx_bytes, "tx_bytes", "Transmitted bytes")			\
132  m(+1, u64 rx_error_packets, "rx_error_packets", "Received error packets") \
133  m(+1, u64 rx_error_bytes, "rx_error_bytes", "Received error bytes")	\
134  m(+1, u64 tx_error_packets, "tx_error_packets", "Transmitted error packets") \
135  m(+1, u64 tx_error_bytes, "tx_error_bytes", "Transmitted error bytes") \
136  m(+1, u64 rx_unicast_packets, "rx_unicast_packets", "Received unicast packets") \
137  m(+1, u64 rx_unicast_bytes, "rx_unicast_bytes", "Received unicast bytes") \
138  m(+1, u64 tx_unicast_packets, "tx_unicast_packets", "Transmitted unicast packets") \
139  m(+1, u64 tx_unicast_bytes, "tx_unicast_bytes", "Transmitted unicast bytes") \
140  m(+1, u64 rx_multicast_packets, "rx_multicast_packets", "Received multicast packets") \
141  m(+1, u64 rx_multicast_bytes, "rx_multicast_bytes", "Received multicast bytes") \
142  m(+1, u64 tx_multicast_packets, "tx_multicast_packets", "Transmitted multicast packets") \
143  m(+1, u64 tx_multicast_bytes, "tx_multicast_bytes", "Transmitted multicast bytes") \
144  m(+1, u64 rx_broadcast_packets, "rx_broadcast_packets", "Received broadcast packets") \
145  m(+1, u64 rx_broadcast_bytes, "rx_broadcast_bytes", "Received broadcast bytes") \
146  m(+1, u64 tx_broadcast_packets, "tx_broadcast_packets", "Transmitted broadcast packets") \
147  m(+1, u64 tx_broadcast_bytes, "tx_broadcast_bytes", "Transmitted broadcast bytes") \
148  m(+1, u64 rx_out_of_buffer, "rx_out_of_buffer", "Receive out of buffer, no recv wqes events") \
149  /* SW counters */							\
150  m(+1, u64 tso_packets, "tso_packets", "Transmitted TSO packets")	\
151  m(+1, u64 tso_bytes, "tso_bytes", "Transmitted TSO bytes")		\
152  m(+1, u64 lro_packets, "lro_packets", "Received LRO packets")		\
153  m(+1, u64 lro_bytes, "lro_bytes", "Received LRO bytes")		\
154  m(+1, u64 sw_lro_queued, "sw_lro_queued", "Packets queued for SW LRO")	\
155  m(+1, u64 sw_lro_flushed, "sw_lro_flushed", "Packets flushed from SW LRO")	\
156  m(+1, u64 rx_csum_good, "rx_csum_good", "Received checksum valid packets") \
157  m(+1, u64 rx_csum_none, "rx_csum_none", "Received no checksum packets") \
158  m(+1, u64 tx_csum_offload, "tx_csum_offload", "Transmit checksum offload packets") \
159  m(+1, u64 tx_queue_dropped, "tx_queue_dropped", "Transmit queue dropped") \
160  m(+1, u64 tx_defragged, "tx_defragged", "Transmit queue defragged") \
161  m(+1, u64 rx_wqe_err, "rx_wqe_err", "Receive WQE errors")
162
163#define	MLX5E_VPORT_STATS_NUM (0 MLX5E_VPORT_STATS(MLX5E_STATS_COUNT))
164
165struct mlx5e_vport_stats {
166	struct	sysctl_ctx_list ctx;
167	u64	arg [0];
168	MLX5E_VPORT_STATS(MLX5E_STATS_VAR)
169	u32	rx_out_of_buffer_prev;
170};
171
172#define	MLX5E_PPORT_IEEE802_3_STATS(m)					\
173  m(+1, u64 frames_tx, "frames_tx", "Frames transmitted")		\
174  m(+1, u64 frames_rx, "frames_rx", "Frames received")			\
175  m(+1, u64 check_seq_err, "check_seq_err", "Sequence errors")		\
176  m(+1, u64 alignment_err, "alignment_err", "Alignment errors")	\
177  m(+1, u64 octets_tx, "octets_tx", "Bytes transmitted")		\
178  m(+1, u64 octets_received, "octets_received", "Bytes received")	\
179  m(+1, u64 multicast_xmitted, "multicast_xmitted", "Multicast transmitted") \
180  m(+1, u64 broadcast_xmitted, "broadcast_xmitted", "Broadcast transmitted") \
181  m(+1, u64 multicast_rx, "multicast_rx", "Multicast received")	\
182  m(+1, u64 broadcast_rx, "broadcast_rx", "Broadcast received")	\
183  m(+1, u64 in_range_len_errors, "in_range_len_errors", "In range length errors") \
184  m(+1, u64 out_of_range_len, "out_of_range_len", "Out of range length errors") \
185  m(+1, u64 too_long_errors, "too_long_errors", "Too long errors")	\
186  m(+1, u64 symbol_err, "symbol_err", "Symbol errors")			\
187  m(+1, u64 mac_control_tx, "mac_control_tx", "MAC control transmitted") \
188  m(+1, u64 mac_control_rx, "mac_control_rx", "MAC control received")	\
189  m(+1, u64 unsupported_op_rx, "unsupported_op_rx", "Unsupported operation received") \
190  m(+1, u64 pause_ctrl_rx, "pause_ctrl_rx", "Pause control received")	\
191  m(+1, u64 pause_ctrl_tx, "pause_ctrl_tx", "Pause control transmitted")
192
193#define	MLX5E_PPORT_RFC2819_STATS(m)					\
194  m(+1, u64 drop_events, "drop_events", "Dropped events")		\
195  m(+1, u64 octets, "octets", "Octets")					\
196  m(+1, u64 pkts, "pkts", "Packets")					\
197  m(+1, u64 broadcast_pkts, "broadcast_pkts", "Broadcast packets")	\
198  m(+1, u64 multicast_pkts, "multicast_pkts", "Multicast packets")	\
199  m(+1, u64 crc_align_errors, "crc_align_errors", "CRC alignment errors") \
200  m(+1, u64 undersize_pkts, "undersize_pkts", "Undersized packets")	\
201  m(+1, u64 oversize_pkts, "oversize_pkts", "Oversized packets")	\
202  m(+1, u64 fragments, "fragments", "Fragments")			\
203  m(+1, u64 jabbers, "jabbers", "Jabbers")				\
204  m(+1, u64 collisions, "collisions", "Collisions")
205
206#define	MLX5E_PPORT_RFC2819_STATS_DEBUG(m)				\
207  m(+1, u64 p64octets, "p64octets", "Bytes")				\
208  m(+1, u64 p65to127octets, "p65to127octets", "Bytes")			\
209  m(+1, u64 p128to255octets, "p128to255octets", "Bytes")		\
210  m(+1, u64 p256to511octets, "p256to511octets", "Bytes")		\
211  m(+1, u64 p512to1023octets, "p512to1023octets", "Bytes")		\
212  m(+1, u64 p1024to1518octets, "p1024to1518octets", "Bytes")		\
213  m(+1, u64 p1519to2047octets, "p1519to2047octets", "Bytes")		\
214  m(+1, u64 p2048to4095octets, "p2048to4095octets", "Bytes")		\
215  m(+1, u64 p4096to8191octets, "p4096to8191octets", "Bytes")		\
216  m(+1, u64 p8192to10239octets, "p8192to10239octets", "Bytes")
217
218#define	MLX5E_PPORT_RFC2863_STATS_DEBUG(m)				\
219  m(+1, u64 in_octets, "in_octets", "In octets")			\
220  m(+1, u64 in_ucast_pkts, "in_ucast_pkts", "In unicast packets")	\
221  m(+1, u64 in_discards, "in_discards", "In discards")			\
222  m(+1, u64 in_errors, "in_errors", "In errors")			\
223  m(+1, u64 in_unknown_protos, "in_unknown_protos", "In unknown protocols") \
224  m(+1, u64 out_octets, "out_octets", "Out octets")			\
225  m(+1, u64 out_ucast_pkts, "out_ucast_pkts", "Out unicast packets")	\
226  m(+1, u64 out_discards, "out_discards", "Out discards")		\
227  m(+1, u64 out_errors, "out_errors", "Out errors")			\
228  m(+1, u64 in_multicast_pkts, "in_multicast_pkts", "In multicast packets") \
229  m(+1, u64 in_broadcast_pkts, "in_broadcast_pkts", "In broadcast packets") \
230  m(+1, u64 out_multicast_pkts, "out_multicast_pkts", "Out multicast packets") \
231  m(+1, u64 out_broadcast_pkts, "out_broadcast_pkts", "Out broadcast packets")
232
233#define	MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(m)                                    		\
234  m(+1, u64 time_since_last_clear, "time_since_last_clear",				\
235			"Time since the last counters clear event (msec)")		\
236  m(+1, u64 symbol_errors, "symbol_errors", "Symbol errors")				\
237  m(+1, u64 sync_headers_errors, "sync_headers_errors", "Sync header error counter")	\
238  m(+1, u64 bip_errors_lane0, "edpl_bip_errors_lane0",					\
239			"Indicates the number of PRBS errors on lane 0")		\
240  m(+1, u64 bip_errors_lane1, "edpl_bip_errors_lane1",					\
241			"Indicates the number of PRBS errors on lane 1")		\
242  m(+1, u64 bip_errors_lane2, "edpl_bip_errors_lane2",					\
243			"Indicates the number of PRBS errors on lane 2")		\
244  m(+1, u64 bip_errors_lane3, "edpl_bip_errors_lane3",					\
245			"Indicates the number of PRBS errors on lane 3")		\
246  m(+1, u64 fc_corrected_blocks_lane0, "fc_corrected_blocks_lane0",			\
247			"FEC correctable block counter lane 0")				\
248  m(+1, u64 fc_corrected_blocks_lane1, "fc_corrected_blocks_lane1",			\
249			"FEC correctable block counter lane 1")				\
250  m(+1, u64 fc_corrected_blocks_lane2, "fc_corrected_blocks_lane2",			\
251			"FEC correctable block counter lane 2")				\
252  m(+1, u64 fc_corrected_blocks_lane3, "fc_corrected_blocks_lane3",			\
253			"FEC correctable block counter lane 3")				\
254  m(+1, u64 rs_corrected_blocks, "rs_corrected_blocks",					\
255			"FEC correcable block counter")					\
256  m(+1, u64 rs_uncorrectable_blocks, "rs_uncorrectable_blocks",				\
257			"FEC uncorrecable block counter")				\
258  m(+1, u64 rs_no_errors_blocks, "rs_no_errors_blocks",					\
259			"The number of RS-FEC blocks received that had no errors")	\
260  m(+1, u64 rs_single_error_blocks, "rs_single_error_blocks",				\
261			"The number of corrected RS-FEC blocks received that had"	\
262			"exactly 1 error symbol")					\
263  m(+1, u64 rs_corrected_symbols_total, "rs_corrected_symbols_total",			\
264			"Port FEC corrected symbol counter")				\
265  m(+1, u64 rs_corrected_symbols_lane0, "rs_corrected_symbols_lane0",			\
266			"FEC corrected symbol counter lane 0")				\
267  m(+1, u64 rs_corrected_symbols_lane1, "rs_corrected_symbols_lane1",			\
268			"FEC corrected symbol counter lane 1")				\
269  m(+1, u64 rs_corrected_symbols_lane2, "rs_corrected_symbols_lane2",			\
270			"FEC corrected symbol counter lane 2")				\
271  m(+1, u64 rs_corrected_symbols_lane3, "rs_corrected_symbols_lane3",			\
272			"FEC corrected symbol counter lane 3")				\
273
274/*
275 * Make sure to update mlx5e_update_pport_counters()
276 * when adding a new MLX5E_PPORT_STATS block
277 */
278#define	MLX5E_PPORT_STATS(m)			\
279  MLX5E_PPORT_IEEE802_3_STATS(m)		\
280  MLX5E_PPORT_RFC2819_STATS(m)
281
282#define	MLX5E_PORT_STATS_DEBUG(m)		\
283  MLX5E_PPORT_RFC2819_STATS_DEBUG(m)		\
284  MLX5E_PPORT_RFC2863_STATS_DEBUG(m)		\
285  MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(m)
286
287#define	MLX5E_PPORT_IEEE802_3_STATS_NUM \
288  (0 MLX5E_PPORT_IEEE802_3_STATS(MLX5E_STATS_COUNT))
289#define	MLX5E_PPORT_RFC2819_STATS_NUM \
290  (0 MLX5E_PPORT_RFC2819_STATS(MLX5E_STATS_COUNT))
291#define	MLX5E_PPORT_STATS_NUM \
292  (0 MLX5E_PPORT_STATS(MLX5E_STATS_COUNT))
293
294#define	MLX5E_PPORT_RFC2819_STATS_DEBUG_NUM \
295  (0 MLX5E_PPORT_RFC2819_STATS_DEBUG(MLX5E_STATS_COUNT))
296#define	MLX5E_PPORT_RFC2863_STATS_DEBUG_NUM \
297  (0 MLX5E_PPORT_RFC2863_STATS_DEBUG(MLX5E_STATS_COUNT))
298#define	MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG_NUM \
299  (0 MLX5E_PPORT_PHYSICAL_LAYER_STATS_DEBUG(MLX5E_STATS_COUNT))
300#define	MLX5E_PORT_STATS_DEBUG_NUM \
301  (0 MLX5E_PORT_STATS_DEBUG(MLX5E_STATS_COUNT))
302
303struct mlx5e_pport_stats {
304	struct	sysctl_ctx_list ctx;
305	u64	arg [0];
306	MLX5E_PPORT_STATS(MLX5E_STATS_VAR)
307};
308
309struct mlx5e_port_stats_debug {
310	struct	sysctl_ctx_list ctx;
311	u64	arg [0];
312	MLX5E_PORT_STATS_DEBUG(MLX5E_STATS_VAR)
313};
314
315#define	MLX5E_RQ_STATS(m)					\
316  m(+1, u64 packets, "packets", "Received packets")		\
317  m(+1, u64 csum_none, "csum_none", "Received packets")		\
318  m(+1, u64 lro_packets, "lro_packets", "Received packets")	\
319  m(+1, u64 lro_bytes, "lro_bytes", "Received packets")		\
320  m(+1, u64 sw_lro_queued, "sw_lro_queued", "Packets queued for SW LRO")	\
321  m(+1, u64 sw_lro_flushed, "sw_lro_flushed", "Packets flushed from SW LRO")	\
322  m(+1, u64 wqe_err, "wqe_err", "Received packets")
323
324#define	MLX5E_RQ_STATS_NUM (0 MLX5E_RQ_STATS(MLX5E_STATS_COUNT))
325
326struct mlx5e_rq_stats {
327	struct	sysctl_ctx_list ctx;
328	u64	arg [0];
329	MLX5E_RQ_STATS(MLX5E_STATS_VAR)
330};
331
332#define	MLX5E_SQ_STATS(m)						\
333  m(+1, u64 packets, "packets", "Transmitted packets")			\
334  m(+1, u64 tso_packets, "tso_packets", "Transmitted packets")		\
335  m(+1, u64 tso_bytes, "tso_bytes", "Transmitted bytes")		\
336  m(+1, u64 csum_offload_none, "csum_offload_none", "Transmitted packets")	\
337  m(+1, u64 defragged, "defragged", "Transmitted packets")		\
338  m(+1, u64 dropped, "dropped", "Transmitted packets")			\
339  m(+1, u64 nop, "nop", "Transmitted packets")
340
341#define	MLX5E_SQ_STATS_NUM (0 MLX5E_SQ_STATS(MLX5E_STATS_COUNT))
342
343struct mlx5e_sq_stats {
344	struct	sysctl_ctx_list ctx;
345	u64	arg [0];
346	MLX5E_SQ_STATS(MLX5E_STATS_VAR)
347};
348
349struct mlx5e_stats {
350	struct mlx5e_vport_stats vport;
351	struct mlx5e_pport_stats pport;
352	struct mlx5e_port_stats_debug port_stats_debug;
353};
354
355struct mlx5e_rq_param {
356	u32	rqc [MLX5_ST_SZ_DW(rqc)];
357	struct mlx5_wq_param wq;
358};
359
360struct mlx5e_sq_param {
361	u32	sqc [MLX5_ST_SZ_DW(sqc)];
362	struct mlx5_wq_param wq;
363};
364
365struct mlx5e_cq_param {
366	u32	cqc [MLX5_ST_SZ_DW(cqc)];
367	struct mlx5_wq_param wq;
368};
369
370struct mlx5e_params {
371	u8	log_sq_size;
372	u8	log_rq_size;
373	u16	num_channels;
374	u8	default_vlan_prio;
375	u8	num_tc;
376	u8	rx_cq_moderation_mode;
377	u8	tx_cq_moderation_mode;
378	u16	rx_cq_moderation_usec;
379	u16	rx_cq_moderation_pkts;
380	u16	tx_cq_moderation_usec;
381	u16	tx_cq_moderation_pkts;
382	u16	min_rx_wqes;
383	bool	hw_lro_en;
384	bool	cqe_zipping_en;
385	u32	lro_wqe_sz;
386	u16	rx_hash_log_tbl_sz;
387	u32	tx_pauseframe_control;
388	u32	rx_pauseframe_control;
389};
390
391#define	MLX5E_PARAMS(m)							\
392  m(+1, u64 tx_queue_size_max, "tx_queue_size_max", "Max send queue size") \
393  m(+1, u64 rx_queue_size_max, "rx_queue_size_max", "Max receive queue size") \
394  m(+1, u64 tx_queue_size, "tx_queue_size", "Default send queue size")	\
395  m(+1, u64 rx_queue_size, "rx_queue_size", "Default receive queue size") \
396  m(+1, u64 channels, "channels", "Default number of channels")		\
397  m(+1, u64 coalesce_usecs_max, "coalesce_usecs_max", "Maximum usecs for joining packets") \
398  m(+1, u64 coalesce_pkts_max, "coalesce_pkts_max", "Maximum packets to join") \
399  m(+1, u64 rx_coalesce_usecs, "rx_coalesce_usecs", "Limit in usec for joining rx packets") \
400  m(+1, u64 rx_coalesce_pkts, "rx_coalesce_pkts", "Maximum number of rx packets to join") \
401  m(+1, u64 rx_coalesce_mode, "rx_coalesce_mode", "0: EQE mode 1: CQE mode") \
402  m(+1, u64 tx_coalesce_usecs, "tx_coalesce_usecs", "Limit in usec for joining tx packets") \
403  m(+1, u64 tx_coalesce_pkts, "tx_coalesce_pkts", "Maximum number of tx packets to join") \
404  m(+1, u64 tx_coalesce_mode, "tx_coalesce_mode", "0: EQE mode 1: CQE mode") \
405  m(+1, u64 tx_completion_fact, "tx_completion_fact", "1..MAX: Completion event ratio") \
406  m(+1, u64 tx_completion_fact_max, "tx_completion_fact_max", "Maximum completion event ratio") \
407  m(+1, u64 hw_lro, "hw_lro", "set to enable hw_lro") \
408  m(+1, u64 cqe_zipping, "cqe_zipping", "0 : CQE zipping disabled")
409
410#define	MLX5E_PARAMS_NUM (0 MLX5E_PARAMS(MLX5E_STATS_COUNT))
411
412struct mlx5e_params_ethtool {
413	u64	arg [0];
414	MLX5E_PARAMS(MLX5E_STATS_VAR)
415};
416
417/* EEPROM Standards for plug in modules */
418#ifndef MLX5E_ETH_MODULE_SFF_8472
419#define	MLX5E_ETH_MODULE_SFF_8472	0x1
420#define	MLX5E_ETH_MODULE_SFF_8472_LEN	128
421#endif
422
423#ifndef MLX5E_ETH_MODULE_SFF_8636
424#define	MLX5E_ETH_MODULE_SFF_8636	0x2
425#define	MLX5E_ETH_MODULE_SFF_8636_LEN	256
426#endif
427
428#ifndef MLX5E_ETH_MODULE_SFF_8436
429#define	MLX5E_ETH_MODULE_SFF_8436	0x3
430#define	MLX5E_ETH_MODULE_SFF_8436_LEN	256
431#endif
432
433/* EEPROM I2C Addresses */
434#define	MLX5E_I2C_ADDR_LOW		0x50
435#define	MLX5E_I2C_ADDR_HIGH		0x51
436
437#define	MLX5E_EEPROM_LOW_PAGE		0x0
438#define	MLX5E_EEPROM_HIGH_PAGE		0x3
439
440#define	MLX5E_EEPROM_HIGH_PAGE_OFFSET	128
441#define	MLX5E_EEPROM_PAGE_LENGTH	256
442
443#define	MLX5E_EEPROM_INFO_BYTES		0x3
444
445struct mlx5e_cq {
446	/* data path - accessed per cqe */
447	struct mlx5_cqwq wq;
448
449	/* data path - accessed per HW polling */
450	struct mlx5_core_cq mcq;
451
452	/* control */
453	struct mlx5e_priv *priv;
454	struct mlx5_wq_ctrl wq_ctrl;
455} __aligned(MLX5E_CACHELINE_SIZE);
456
457struct mlx5e_rq_mbuf {
458	bus_dmamap_t	dma_map;
459	caddr_t		data;
460	struct mbuf	*mbuf;
461};
462
463struct mlx5e_rq {
464	/* data path */
465	struct mlx5_wq_ll wq;
466	struct mtx mtx;
467	bus_dma_tag_t dma_tag;
468	u32	wqe_sz;
469	struct mlx5e_rq_mbuf *mbuf;
470	struct ifnet *ifp;
471	struct mlx5e_rq_stats stats;
472	struct mlx5e_cq cq;
473	struct lro_ctrl lro;
474	volatile int enabled;
475	int	ix;
476
477	/* control */
478	struct mlx5_wq_ctrl wq_ctrl;
479	u32	rqn;
480	struct mlx5e_channel *channel;
481	struct callout watchdog;
482} __aligned(MLX5E_CACHELINE_SIZE);
483
484struct mlx5e_sq_mbuf {
485	bus_dmamap_t dma_map;
486	struct mbuf *mbuf;
487	u32	num_bytes;
488	u32	num_wqebbs;
489};
490
491enum {
492	MLX5E_SQ_READY,
493	MLX5E_SQ_FULL
494};
495
496struct mlx5e_sq {
497	/* data path */
498	struct	mtx lock;
499	bus_dma_tag_t dma_tag;
500	struct	mtx comp_lock;
501
502	/* dirtied @completion */
503	u16	cc;
504
505	/* dirtied @xmit */
506	u16	pc __aligned(MLX5E_CACHELINE_SIZE);
507	u16	bf_offset;
508	u16	cev_counter;		/* completion event counter */
509	u16	cev_factor;		/* completion event factor */
510	u16	cev_next_state;		/* next completion event state */
511#define	MLX5E_CEV_STATE_INITIAL 0	/* timer not started */
512#define	MLX5E_CEV_STATE_SEND_NOPS 1	/* send NOPs */
513#define	MLX5E_CEV_STATE_HOLD_NOPS 2	/* don't send NOPs yet */
514	u16	stopped;		/* set if SQ is stopped */
515	struct callout cev_callout;
516	union {
517		u32	d32[2];
518		u64	d64;
519	} doorbell;
520	struct	mlx5e_sq_stats stats;
521
522	struct	mlx5e_cq cq;
523	struct	task sq_task;
524	struct	taskqueue *sq_tq;
525
526	/* pointers to per packet info: write@xmit, read@completion */
527	struct	mlx5e_sq_mbuf *mbuf;
528	struct	buf_ring *br;
529
530	/* read only */
531	struct	mlx5_wq_cyc wq;
532	struct	mlx5_uar uar;
533	struct	ifnet *ifp;
534	u32	sqn;
535	u32	bf_buf_size;
536	u32	mkey_be;
537
538	/* control path */
539	struct	mlx5_wq_ctrl wq_ctrl;
540	struct	mlx5e_priv *priv;
541	int	tc;
542	unsigned int queue_state;
543} __aligned(MLX5E_CACHELINE_SIZE);
544
545static inline bool
546mlx5e_sq_has_room_for(struct mlx5e_sq *sq, u16 n)
547{
548	return ((sq->wq.sz_m1 & (sq->cc - sq->pc)) >= n ||
549	    sq->cc == sq->pc);
550}
551
552struct mlx5e_channel {
553	/* data path */
554	struct mlx5e_rq rq;
555	struct mlx5e_sq sq[MLX5E_MAX_TX_NUM_TC];
556	struct ifnet *ifp;
557	u32	mkey_be;
558	u8	num_tc;
559
560	/* control */
561	struct mlx5e_priv *priv;
562	int	ix;
563	int	cpu;
564} __aligned(MLX5E_CACHELINE_SIZE);
565
566enum mlx5e_traffic_types {
567	MLX5E_TT_IPV4_TCP,
568	MLX5E_TT_IPV6_TCP,
569	MLX5E_TT_IPV4_UDP,
570	MLX5E_TT_IPV6_UDP,
571	MLX5E_TT_IPV4_IPSEC_AH,
572	MLX5E_TT_IPV6_IPSEC_AH,
573	MLX5E_TT_IPV4_IPSEC_ESP,
574	MLX5E_TT_IPV6_IPSEC_ESP,
575	MLX5E_TT_IPV4,
576	MLX5E_TT_IPV6,
577	MLX5E_TT_ANY,
578	MLX5E_NUM_TT,
579};
580
581enum {
582	MLX5E_RQT_SPREADING = 0,
583	MLX5E_RQT_DEFAULT_RQ = 1,
584	MLX5E_NUM_RQT = 2,
585};
586
587struct mlx5e_eth_addr_info {
588	u8	addr [ETH_ALEN + 2];
589	u32	tt_vec;
590	u32	ft_ix[MLX5E_NUM_TT];	/* flow table index per traffic type */
591};
592
593#define	MLX5E_ETH_ADDR_HASH_SIZE (1 << BITS_PER_BYTE)
594
595struct mlx5e_eth_addr_hash_node;
596
597struct mlx5e_eth_addr_hash_head {
598	struct mlx5e_eth_addr_hash_node *lh_first;
599};
600
601struct mlx5e_eth_addr_db {
602	struct mlx5e_eth_addr_hash_head if_uc[MLX5E_ETH_ADDR_HASH_SIZE];
603	struct mlx5e_eth_addr_hash_head if_mc[MLX5E_ETH_ADDR_HASH_SIZE];
604	struct mlx5e_eth_addr_info broadcast;
605	struct mlx5e_eth_addr_info allmulti;
606	struct mlx5e_eth_addr_info promisc;
607	bool	broadcast_enabled;
608	bool	allmulti_enabled;
609	bool	promisc_enabled;
610};
611
612enum {
613	MLX5E_STATE_ASYNC_EVENTS_ENABLE,
614	MLX5E_STATE_OPENED,
615};
616
617struct mlx5e_vlan_db {
618	unsigned long active_vlans[BITS_TO_LONGS(VLAN_N_VID)];
619	u32	active_vlans_ft_ix[VLAN_N_VID];
620	u32	untagged_rule_ft_ix;
621	u32	any_vlan_rule_ft_ix;
622	bool	filter_disabled;
623};
624
625struct mlx5e_flow_table {
626	void   *vlan;
627	void   *main;
628};
629
630struct mlx5e_priv {
631	/* priv data path fields - start */
632	int	order_base_2_num_channels;
633	int	queue_mapping_channel_mask;
634	int	num_tc;
635	int	default_vlan_prio;
636	/* priv data path fields - end */
637
638	unsigned long state;
639	int	gone;
640#define	PRIV_LOCK(priv) sx_xlock(&(priv)->state_lock)
641#define	PRIV_UNLOCK(priv) sx_xunlock(&(priv)->state_lock)
642#define	PRIV_LOCKED(priv) sx_xlocked(&(priv)->state_lock)
643	struct sx state_lock;		/* Protects Interface state */
644	struct mlx5_uar cq_uar;
645	u32	pdn;
646	u32	tdn;
647	struct mlx5_core_mr mr;
648
649	struct mlx5e_channel *volatile *channel;
650	u32	tisn[MLX5E_MAX_TX_NUM_TC];
651	u32	rqtn;
652	u32	tirn[MLX5E_NUM_TT];
653
654	struct mlx5e_flow_table ft;
655	struct mlx5e_eth_addr_db eth_addr;
656	struct mlx5e_vlan_db vlan;
657
658	struct mlx5e_params params;
659	struct mlx5e_params_ethtool params_ethtool;
660	struct mtx async_events_mtx;	/* sync hw events */
661	struct work_struct update_stats_work;
662	struct work_struct update_carrier_work;
663	struct work_struct set_rx_mode_work;
664	MLX5_DECLARE_DOORBELL_LOCK(doorbell_lock)
665
666	struct mlx5_core_dev *mdev;
667	struct ifnet *ifp;
668	struct sysctl_ctx_list sysctl_ctx;
669	struct sysctl_oid *sysctl_ifnet;
670	struct sysctl_oid *sysctl_hw;
671	int	sysctl_debug;
672	struct mlx5e_stats stats;
673	int	counter_set_id;
674
675	eventhandler_tag vlan_detach;
676	eventhandler_tag vlan_attach;
677	struct ifmedia media;
678	int	media_status_last;
679	int	media_active_last;
680
681	struct callout watchdog;
682};
683
684#define	MLX5E_NET_IP_ALIGN 2
685
686struct mlx5e_tx_wqe {
687	struct mlx5_wqe_ctrl_seg ctrl;
688	struct mlx5_wqe_eth_seg eth;
689};
690
691struct mlx5e_rx_wqe {
692	struct mlx5_wqe_srq_next_seg next;
693	struct mlx5_wqe_data_seg data;
694};
695
696struct mlx5e_eeprom {
697	int	lock_bit;
698	int	i2c_addr;
699	int	page_num;
700	int	device_addr;
701	int	module_num;
702	int	len;
703	int	type;
704	int	page_valid;
705	u32	*data;
706};
707
708enum mlx5e_link_mode {
709	MLX5E_1000BASE_CX_SGMII = 0,
710	MLX5E_1000BASE_KX = 1,
711	MLX5E_10GBASE_CX4 = 2,
712	MLX5E_10GBASE_KX4 = 3,
713	MLX5E_10GBASE_KR = 4,
714	MLX5E_20GBASE_KR2 = 5,
715	MLX5E_40GBASE_CR4 = 6,
716	MLX5E_40GBASE_KR4 = 7,
717	MLX5E_56GBASE_R4 = 8,
718	MLX5E_10GBASE_CR = 12,
719	MLX5E_10GBASE_SR = 13,
720	MLX5E_10GBASE_LR = 14,
721	MLX5E_40GBASE_SR4 = 15,
722	MLX5E_40GBASE_LR4 = 16,
723	MLX5E_100GBASE_CR4 = 20,
724	MLX5E_100GBASE_SR4 = 21,
725	MLX5E_100GBASE_KR4 = 22,
726	MLX5E_100GBASE_LR4 = 23,
727	MLX5E_100BASE_TX = 24,
728	MLX5E_100BASE_T = 25,
729	MLX5E_10GBASE_T = 26,
730	MLX5E_25GBASE_CR = 27,
731	MLX5E_25GBASE_KR = 28,
732	MLX5E_25GBASE_SR = 29,
733	MLX5E_50GBASE_CR2 = 30,
734	MLX5E_50GBASE_KR2 = 31,
735	MLX5E_LINK_MODES_NUMBER,
736};
737
738#define	MLX5E_PROT_MASK(link_mode) (1 << (link_mode))
739#define	MLX5E_FLD_MAX(typ, fld) ((1ULL << __mlx5_bit_sz(typ, fld)) - 1ULL)
740
741int	mlx5e_xmit(struct ifnet *, struct mbuf *);
742
743int	mlx5e_open_locked(struct ifnet *);
744int	mlx5e_close_locked(struct ifnet *);
745
746void	mlx5e_cq_error_event(struct mlx5_core_cq *mcq, int event);
747void	mlx5e_rx_cq_comp(struct mlx5_core_cq *);
748void	mlx5e_tx_cq_comp(struct mlx5_core_cq *);
749struct mlx5_cqe64 *mlx5e_get_cqe(struct mlx5e_cq *cq);
750void	mlx5e_tx_que(void *context, int pending);
751
752int	mlx5e_open_flow_table(struct mlx5e_priv *priv);
753void	mlx5e_close_flow_table(struct mlx5e_priv *priv);
754void	mlx5e_set_rx_mode_core(struct mlx5e_priv *priv);
755void	mlx5e_set_rx_mode_work(struct work_struct *work);
756
757void	mlx5e_vlan_rx_add_vid(void *, struct ifnet *, u16);
758void	mlx5e_vlan_rx_kill_vid(void *, struct ifnet *, u16);
759void	mlx5e_enable_vlan_filter(struct mlx5e_priv *priv);
760void	mlx5e_disable_vlan_filter(struct mlx5e_priv *priv);
761int	mlx5e_add_all_vlan_rules(struct mlx5e_priv *priv);
762void	mlx5e_del_all_vlan_rules(struct mlx5e_priv *priv);
763
764static inline void
765mlx5e_tx_notify_hw(struct mlx5e_sq *sq, u32 *wqe, int bf_sz)
766{
767	u16 ofst = MLX5_BF_OFFSET + sq->bf_offset;
768
769	/* ensure wqe is visible to device before updating doorbell record */
770	wmb();
771
772	*sq->wq.db = cpu_to_be32(sq->pc);
773
774	/*
775	 * Ensure the doorbell record is visible to device before ringing
776	 * the doorbell:
777	 */
778	wmb();
779
780	if (bf_sz) {
781		__iowrite64_copy(sq->uar.bf_map + ofst, wqe, bf_sz);
782
783		/* flush the write-combining mapped buffer */
784		wmb();
785
786	} else {
787		mlx5_write64(wqe, sq->uar.map + ofst,
788		    MLX5_GET_DOORBELL_LOCK(&sq->priv->doorbell_lock));
789	}
790
791	sq->bf_offset ^= sq->bf_buf_size;
792}
793
794static inline void
795mlx5e_cq_arm(struct mlx5e_cq *cq)
796{
797	struct mlx5_core_cq *mcq;
798
799	mcq = &cq->mcq;
800	mlx5_cq_arm(mcq, MLX5_CQ_DB_REQ_NOT, mcq->uar->map, NULL, cq->wq.cc);
801}
802
803extern const struct ethtool_ops mlx5e_ethtool_ops;
804void	mlx5e_create_ethtool(struct mlx5e_priv *);
805void	mlx5e_create_stats(struct sysctl_ctx_list *,
806    struct sysctl_oid_list *, const char *,
807    const char **, unsigned, u64 *);
808void	mlx5e_send_nop(struct mlx5e_sq *, u32);
809void	mlx5e_sq_cev_timeout(void *);
810int	mlx5e_refresh_channel_params(struct mlx5e_priv *);
811int	mlx5e_open_cq(struct mlx5e_priv *, struct mlx5e_cq_param *,
812    struct mlx5e_cq *, mlx5e_cq_comp_t *, int eq_ix);
813void	mlx5e_close_cq(struct mlx5e_cq *);
814void	mlx5e_free_sq_db(struct mlx5e_sq *);
815int	mlx5e_alloc_sq_db(struct mlx5e_sq *);
816int	mlx5e_enable_sq(struct mlx5e_sq *, struct mlx5e_sq_param *, int tis_num);
817int	mlx5e_modify_sq(struct mlx5e_sq *, int curr_state, int next_state);
818void	mlx5e_disable_sq(struct mlx5e_sq *);
819void	mlx5e_drain_sq(struct mlx5e_sq *);
820
821#endif					/* _MLX5_EN_H_ */
822