fwohci.c revision 178911
1/*-
2 * Copyright (c) 2003 Hidetoshi Shimokawa
3 * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
4 * All rights reserved.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions
8 * are met:
9 * 1. Redistributions of source code must retain the above copyright
10 *    notice, this list of conditions and the following disclaimer.
11 * 2. Redistributions in binary form must reproduce the above copyright
12 *    notice, this list of conditions and the following disclaimer in the
13 *    documentation and/or other materials provided with the distribution.
14 * 3. All advertising materials mentioning features or use of this software
15 *    must display the acknowledgement as bellow:
16 *
17 *    This product includes software developed by K. Kobayashi and H. Shimokawa
18 *
19 * 4. The name of the author may not be used to endorse or promote products
20 *    derived from this software without specific prior written permission.
21 *
22 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
24 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
25 * DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
26 * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
27 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
28 * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
29 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
30 * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
31 * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
32 * POSSIBILITY OF SUCH DAMAGE.
33 *
34 * $FreeBSD: head/sys/dev/firewire/fwohci.c 178911 2008-05-10 09:22:06Z simokawa $
35 *
36 */
37
38#define ATRQ_CH 0
39#define ATRS_CH 1
40#define ARRQ_CH 2
41#define ARRS_CH 3
42#define ITX_CH 4
43#define IRX_CH 0x24
44
45#include <sys/param.h>
46#include <sys/systm.h>
47#include <sys/mbuf.h>
48#include <sys/malloc.h>
49#include <sys/sockio.h>
50#include <sys/sysctl.h>
51#include <sys/bus.h>
52#include <sys/kernel.h>
53#include <sys/conf.h>
54#include <sys/endian.h>
55#include <sys/kdb.h>
56
57#include <machine/bus.h>
58
59#if defined(__DragonFly__) || __FreeBSD_version < 500000
60#include <machine/clock.h>		/* for DELAY() */
61#endif
62
63#ifdef __DragonFly__
64#include "firewire.h"
65#include "firewirereg.h"
66#include "fwdma.h"
67#include "fwohcireg.h"
68#include "fwohcivar.h"
69#include "firewire_phy.h"
70#else
71#include <dev/firewire/firewire.h>
72#include <dev/firewire/firewirereg.h>
73#include <dev/firewire/fwdma.h>
74#include <dev/firewire/fwohcireg.h>
75#include <dev/firewire/fwohcivar.h>
76#include <dev/firewire/firewire_phy.h>
77#endif
78
79#undef OHCI_DEBUG
80
81static int nocyclemaster = 0;
82int firewire_phydma_enable = 1;
83SYSCTL_DECL(_hw_firewire);
84SYSCTL_INT(_hw_firewire, OID_AUTO, nocyclemaster, CTLFLAG_RW, &nocyclemaster, 0,
85        "Do not send cycle start packets");
86SYSCTL_INT(_hw_firewire, OID_AUTO, phydma_enable, CTLFLAG_RW,
87	&firewire_phydma_enable, 1, "Allow physical request DMA from firewire");
88TUNABLE_INT("hw.firewire.phydma_enable", &firewire_phydma_enable);
89
90static char dbcode[16][0x10]={"OUTM", "OUTL","INPM","INPL",
91		"STOR","LOAD","NOP ","STOP",};
92
93static char dbkey[8][0x10]={"ST0", "ST1","ST2","ST3",
94		"UNDEF","REG","SYS","DEV"};
95static char dbcond[4][0x10]={"NEV","C=1", "C=0", "ALL"};
96char fwohcicode[32][0x20]={
97	"No stat","Undef","long","miss Ack err",
98	"FIFO underrun","FIFO overrun","desc err", "data read err",
99	"data write err","bus reset","timeout","tcode err",
100	"Undef","Undef","unknown event","flushed",
101	"Undef","ack complete","ack pend","Undef",
102	"ack busy_X","ack busy_A","ack busy_B","Undef",
103	"Undef","Undef","Undef","ack tardy",
104	"Undef","ack data_err","ack type_err",""};
105
106#define MAX_SPEED 3
107extern char *linkspeed[];
108uint32_t tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31};
109
110static struct tcode_info tinfo[] = {
111/*		hdr_len block 	flag	valid_response */
112/* 0 WREQQ  */ {16,	FWTI_REQ | FWTI_TLABEL,	FWTCODE_WRES},
113/* 1 WREQB  */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_WRES},
114/* 2 WRES   */ {12,	FWTI_RES, 0xff},
115/* 3 XXX    */ { 0,	0, 0xff},
116/* 4 RREQQ  */ {12,	FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESQ},
117/* 5 RREQB  */ {16,	FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESB},
118/* 6 RRESQ  */ {16,	FWTI_RES, 0xff},
119/* 7 RRESB  */ {16,	FWTI_RES | FWTI_BLOCK_ASY, 0xff},
120/* 8 CYCS   */ { 0,	0, 0xff},
121/* 9 LREQ   */ {16,	FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_LRES},
122/* a STREAM */ { 4,	FWTI_REQ | FWTI_BLOCK_STR, 0xff},
123/* b LRES   */ {16,	FWTI_RES | FWTI_BLOCK_ASY, 0xff},
124/* c XXX    */ { 0,	0, 0xff},
125/* d XXX    */ { 0, 	0, 0xff},
126/* e PHY    */ {12,	FWTI_REQ, 0xff},
127/* f XXX    */ { 0,	0, 0xff}
128};
129
130#define OHCI_WRITE_SIGMASK 0xffff0000
131#define OHCI_READ_SIGMASK 0xffff0000
132
133#define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x))
134#define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r))
135
136static void fwohci_ibr (struct firewire_comm *);
137static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *);
138static void fwohci_db_free (struct fwohci_dbch *);
139static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int);
140static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *);
141static void fwohci_start_atq (struct firewire_comm *);
142static void fwohci_start_ats (struct firewire_comm *);
143static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *);
144static uint32_t fwphy_wrdata ( struct fwohci_softc *, uint32_t, uint32_t);
145static uint32_t fwphy_rddata ( struct fwohci_softc *, uint32_t);
146static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *);
147static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *);
148static int fwohci_irx_enable (struct firewire_comm *, int);
149static int fwohci_irx_disable (struct firewire_comm *, int);
150#if BYTE_ORDER == BIG_ENDIAN
151static void fwohci_irx_post (struct firewire_comm *, uint32_t *);
152#endif
153static int fwohci_itxbuf_enable (struct firewire_comm *, int);
154static int fwohci_itx_disable (struct firewire_comm *, int);
155static void fwohci_timeout (void *);
156static void fwohci_set_intr (struct firewire_comm *, int);
157
158static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *);
159static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int);
160static void	dump_db (struct fwohci_softc *, uint32_t);
161static void 	print_db (struct fwohcidb_tr *, struct fwohcidb *, uint32_t , uint32_t);
162static void	dump_dma (struct fwohci_softc *, uint32_t);
163static uint32_t fwohci_cyctimer (struct firewire_comm *);
164static void fwohci_rbuf_update (struct fwohci_softc *, int);
165static void fwohci_tbuf_update (struct fwohci_softc *, int);
166void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *);
167static void fwohci_task_busreset(void *, int);
168static void fwohci_task_sid(void *, int);
169static void fwohci_task_dma(void *, int);
170
171/*
172 * memory allocated for DMA programs
173 */
174#define DMA_PROG_ALLOC		(8 * PAGE_SIZE)
175
176#define NDB FWMAXQUEUE
177
178#define	OHCI_VERSION		0x00
179#define	OHCI_ATRETRY		0x08
180#define	OHCI_CROMHDR		0x18
181#define	OHCI_BUS_OPT		0x20
182#define	OHCI_BUSIRMC		(1 << 31)
183#define	OHCI_BUSCMC		(1 << 30)
184#define	OHCI_BUSISC		(1 << 29)
185#define	OHCI_BUSBMC		(1 << 28)
186#define	OHCI_BUSPMC		(1 << 27)
187#define OHCI_BUSFNC		OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\
188				OHCI_BUSBMC | OHCI_BUSPMC
189
190#define	OHCI_EUID_HI		0x24
191#define	OHCI_EUID_LO		0x28
192
193#define	OHCI_CROMPTR		0x34
194#define	OHCI_HCCCTL		0x50
195#define	OHCI_HCCCTLCLR		0x54
196#define	OHCI_AREQHI		0x100
197#define	OHCI_AREQHICLR		0x104
198#define	OHCI_AREQLO		0x108
199#define	OHCI_AREQLOCLR		0x10c
200#define	OHCI_PREQHI		0x110
201#define	OHCI_PREQHICLR		0x114
202#define	OHCI_PREQLO		0x118
203#define	OHCI_PREQLOCLR		0x11c
204#define	OHCI_PREQUPPER		0x120
205
206#define	OHCI_SID_BUF		0x64
207#define	OHCI_SID_CNT		0x68
208#define OHCI_SID_ERR		(1 << 31)
209#define OHCI_SID_CNT_MASK	0xffc
210
211#define	OHCI_IT_STAT		0x90
212#define	OHCI_IT_STATCLR		0x94
213#define	OHCI_IT_MASK		0x98
214#define	OHCI_IT_MASKCLR		0x9c
215
216#define	OHCI_IR_STAT		0xa0
217#define	OHCI_IR_STATCLR		0xa4
218#define	OHCI_IR_MASK		0xa8
219#define	OHCI_IR_MASKCLR		0xac
220
221#define	OHCI_LNKCTL		0xe0
222#define	OHCI_LNKCTLCLR		0xe4
223
224#define	OHCI_PHYACCESS		0xec
225#define	OHCI_CYCLETIMER		0xf0
226
227#define	OHCI_DMACTL(off)	(off)
228#define	OHCI_DMACTLCLR(off)	(off + 4)
229#define	OHCI_DMACMD(off)	(off + 0xc)
230#define	OHCI_DMAMATCH(off)	(off + 0x10)
231
232#define OHCI_ATQOFF		0x180
233#define OHCI_ATQCTL		OHCI_ATQOFF
234#define OHCI_ATQCTLCLR		(OHCI_ATQOFF + 4)
235#define OHCI_ATQCMD		(OHCI_ATQOFF + 0xc)
236#define OHCI_ATQMATCH		(OHCI_ATQOFF + 0x10)
237
238#define OHCI_ATSOFF		0x1a0
239#define OHCI_ATSCTL		OHCI_ATSOFF
240#define OHCI_ATSCTLCLR		(OHCI_ATSOFF + 4)
241#define OHCI_ATSCMD		(OHCI_ATSOFF + 0xc)
242#define OHCI_ATSMATCH		(OHCI_ATSOFF + 0x10)
243
244#define OHCI_ARQOFF		0x1c0
245#define OHCI_ARQCTL		OHCI_ARQOFF
246#define OHCI_ARQCTLCLR		(OHCI_ARQOFF + 4)
247#define OHCI_ARQCMD		(OHCI_ARQOFF + 0xc)
248#define OHCI_ARQMATCH		(OHCI_ARQOFF + 0x10)
249
250#define OHCI_ARSOFF		0x1e0
251#define OHCI_ARSCTL		OHCI_ARSOFF
252#define OHCI_ARSCTLCLR		(OHCI_ARSOFF + 4)
253#define OHCI_ARSCMD		(OHCI_ARSOFF + 0xc)
254#define OHCI_ARSMATCH		(OHCI_ARSOFF + 0x10)
255
256#define OHCI_ITOFF(CH)		(0x200 + 0x10 * (CH))
257#define OHCI_ITCTL(CH)		(OHCI_ITOFF(CH))
258#define OHCI_ITCTLCLR(CH)	(OHCI_ITOFF(CH) + 4)
259#define OHCI_ITCMD(CH)		(OHCI_ITOFF(CH) + 0xc)
260
261#define OHCI_IROFF(CH)		(0x400 + 0x20 * (CH))
262#define OHCI_IRCTL(CH)		(OHCI_IROFF(CH))
263#define OHCI_IRCTLCLR(CH)	(OHCI_IROFF(CH) + 4)
264#define OHCI_IRCMD(CH)		(OHCI_IROFF(CH) + 0xc)
265#define OHCI_IRMATCH(CH)	(OHCI_IROFF(CH) + 0x10)
266
267d_ioctl_t fwohci_ioctl;
268
269/*
270 * Communication with PHY device
271 */
272/* XXX need lock for phy access */
273static uint32_t
274fwphy_wrdata( struct fwohci_softc *sc, uint32_t addr, uint32_t data)
275{
276	uint32_t fun;
277
278	addr &= 0xf;
279	data &= 0xff;
280
281	fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA));
282	OWRITE(sc, OHCI_PHYACCESS, fun);
283	DELAY(100);
284
285	return(fwphy_rddata( sc, addr));
286}
287
288static uint32_t
289fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
290{
291	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
292	int i;
293	uint32_t bm;
294
295#define OHCI_CSR_DATA	0x0c
296#define OHCI_CSR_COMP	0x10
297#define OHCI_CSR_CONT	0x14
298#define OHCI_BUS_MANAGER_ID	0
299
300	OWRITE(sc, OHCI_CSR_DATA, node);
301	OWRITE(sc, OHCI_CSR_COMP, 0x3f);
302	OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
303 	for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
304		DELAY(10);
305	bm = OREAD(sc, OHCI_CSR_DATA);
306	if((bm & 0x3f) == 0x3f)
307		bm = node;
308	if (firewire_debug)
309		device_printf(sc->fc.dev,
310			"fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i);
311
312	return(bm);
313}
314
315static uint32_t
316fwphy_rddata(struct fwohci_softc *sc,  u_int addr)
317{
318	uint32_t fun, stat;
319	u_int i, retry = 0;
320
321	addr &= 0xf;
322#define MAX_RETRY 100
323again:
324	OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
325	fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
326	OWRITE(sc, OHCI_PHYACCESS, fun);
327	for ( i = 0 ; i < MAX_RETRY ; i ++ ){
328		fun = OREAD(sc, OHCI_PHYACCESS);
329		if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
330			break;
331		DELAY(100);
332	}
333	if(i >= MAX_RETRY) {
334		if (firewire_debug)
335			device_printf(sc->fc.dev, "phy read failed(1).\n");
336		if (++retry < MAX_RETRY) {
337			DELAY(100);
338			goto again;
339		}
340	}
341	/* Make sure that SCLK is started */
342	stat = OREAD(sc, FWOHCI_INTSTAT);
343	if ((stat & OHCI_INT_REG_FAIL) != 0 ||
344			((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
345		if (firewire_debug)
346			device_printf(sc->fc.dev, "phy read failed(2).\n");
347		if (++retry < MAX_RETRY) {
348			DELAY(100);
349			goto again;
350		}
351	}
352	if (firewire_debug || retry >= MAX_RETRY)
353		device_printf(sc->fc.dev,
354		    "fwphy_rddata: 0x%x loop=%d, retry=%d\n", addr, i, retry);
355#undef MAX_RETRY
356	return((fun >> PHYDEV_RDDATA )& 0xff);
357}
358/* Device specific ioctl. */
359int
360fwohci_ioctl (struct cdev *dev, u_long cmd, caddr_t data, int flag, fw_proc *td)
361{
362	struct firewire_softc *sc;
363	struct fwohci_softc *fc;
364	int unit = DEV2UNIT(dev);
365	int err = 0;
366	struct fw_reg_req_t *reg  = (struct fw_reg_req_t *) data;
367	uint32_t *dmach = (uint32_t *) data;
368
369	sc = devclass_get_softc(firewire_devclass, unit);
370	if(sc == NULL){
371		return(EINVAL);
372	}
373	fc = (struct fwohci_softc *)sc->fc;
374
375	if (!data)
376		return(EINVAL);
377
378	switch (cmd) {
379	case FWOHCI_WRREG:
380#define OHCI_MAX_REG 0x800
381		if(reg->addr <= OHCI_MAX_REG){
382			OWRITE(fc, reg->addr, reg->data);
383			reg->data = OREAD(fc, reg->addr);
384		}else{
385			err = EINVAL;
386		}
387		break;
388	case FWOHCI_RDREG:
389		if(reg->addr <= OHCI_MAX_REG){
390			reg->data = OREAD(fc, reg->addr);
391		}else{
392			err = EINVAL;
393		}
394		break;
395/* Read DMA descriptors for debug  */
396	case DUMPDMA:
397		if(*dmach <= OHCI_MAX_DMA_CH ){
398			dump_dma(fc, *dmach);
399			dump_db(fc, *dmach);
400		}else{
401			err = EINVAL;
402		}
403		break;
404/* Read/Write Phy registers */
405#define OHCI_MAX_PHY_REG 0xf
406	case FWOHCI_RDPHYREG:
407		if (reg->addr <= OHCI_MAX_PHY_REG)
408			reg->data = fwphy_rddata(fc, reg->addr);
409		else
410			err = EINVAL;
411		break;
412	case FWOHCI_WRPHYREG:
413		if (reg->addr <= OHCI_MAX_PHY_REG)
414			reg->data = fwphy_wrdata(fc, reg->addr, reg->data);
415		else
416			err = EINVAL;
417		break;
418	default:
419		err = EINVAL;
420		break;
421	}
422	return err;
423}
424
425static int
426fwohci_probe_phy(struct fwohci_softc *sc, device_t dev)
427{
428	uint32_t reg, reg2;
429	int e1394a = 1;
430/*
431 * probe PHY parameters
432 * 0. to prove PHY version, whether compliance of 1394a.
433 * 1. to probe maximum speed supported by the PHY and
434 *    number of port supported by core-logic.
435 *    It is not actually available port on your PC .
436 */
437	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
438	DELAY(500);
439
440	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
441
442	if((reg >> 5) != 7 ){
443		sc->fc.mode &= ~FWPHYASYST;
444		sc->fc.nport = reg & FW_PHY_NP;
445		sc->fc.speed = reg & FW_PHY_SPD >> 6;
446		if (sc->fc.speed > MAX_SPEED) {
447			device_printf(dev, "invalid speed %d (fixed to %d).\n",
448				sc->fc.speed, MAX_SPEED);
449			sc->fc.speed = MAX_SPEED;
450		}
451		device_printf(dev,
452			"Phy 1394 only %s, %d ports.\n",
453			linkspeed[sc->fc.speed], sc->fc.nport);
454	}else{
455		reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
456		sc->fc.mode |= FWPHYASYST;
457		sc->fc.nport = reg & FW_PHY_NP;
458		sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
459		if (sc->fc.speed > MAX_SPEED) {
460			device_printf(dev, "invalid speed %d (fixed to %d).\n",
461				sc->fc.speed, MAX_SPEED);
462			sc->fc.speed = MAX_SPEED;
463		}
464		device_printf(dev,
465			"Phy 1394a available %s, %d ports.\n",
466			linkspeed[sc->fc.speed], sc->fc.nport);
467
468		/* check programPhyEnable */
469		reg2 = fwphy_rddata(sc, 5);
470#if 0
471		if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
472#else	/* XXX force to enable 1394a */
473		if (e1394a) {
474#endif
475			if (firewire_debug)
476				device_printf(dev,
477					"Enable 1394a Enhancements\n");
478			/* enable EAA EMC */
479			reg2 |= 0x03;
480			/* set aPhyEnhanceEnable */
481			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
482			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
483		} else {
484			/* for safe */
485			reg2 &= ~0x83;
486		}
487		reg2 = fwphy_wrdata(sc, 5, reg2);
488	}
489
490	reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
491	if((reg >> 5) == 7 ){
492		reg = fwphy_rddata(sc, 4);
493		reg |= 1 << 6;
494		fwphy_wrdata(sc, 4, reg);
495		reg = fwphy_rddata(sc, 4);
496	}
497	return 0;
498}
499
500
501void
502fwohci_reset(struct fwohci_softc *sc, device_t dev)
503{
504	int i, max_rec, speed;
505	uint32_t reg, reg2;
506	struct fwohcidb_tr *db_tr;
507
508	/* Disable interrupts */
509	OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
510
511	/* Now stopping all DMA channels */
512	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
513	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
514	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
515	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
516
517	OWRITE(sc,  OHCI_IR_MASKCLR, ~0);
518	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
519		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
520		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
521	}
522
523	/* FLUSH FIFO and reset Transmitter/Reciever */
524	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
525	if (firewire_debug)
526		device_printf(dev, "resetting OHCI...");
527	i = 0;
528	while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
529		if (i++ > 100) break;
530		DELAY(1000);
531	}
532	if (firewire_debug)
533		printf("done (loop=%d)\n", i);
534
535	/* Probe phy */
536	fwohci_probe_phy(sc, dev);
537
538	/* Probe link */
539	reg = OREAD(sc,  OHCI_BUS_OPT);
540	reg2 = reg | OHCI_BUSFNC;
541	max_rec = (reg & 0x0000f000) >> 12;
542	speed = (reg & 0x00000007);
543	device_printf(dev, "Link %s, max_rec %d bytes.\n",
544			linkspeed[speed], MAXREC(max_rec));
545	/* XXX fix max_rec */
546	sc->fc.maxrec = sc->fc.speed + 8;
547	if (max_rec != sc->fc.maxrec) {
548		reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
549		device_printf(dev, "max_rec %d -> %d\n",
550				MAXREC(max_rec), MAXREC(sc->fc.maxrec));
551	}
552	if (firewire_debug)
553		device_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
554	OWRITE(sc,  OHCI_BUS_OPT, reg2);
555
556	/* Initialize registers */
557	OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
558	OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr);
559	OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
560	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
561	OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr);
562	OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
563
564	/* Enable link */
565	OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
566
567	/* Force to start async RX DMA */
568	sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
569	sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
570	fwohci_rx_enable(sc, &sc->arrq);
571	fwohci_rx_enable(sc, &sc->arrs);
572
573	/* Initialize async TX */
574	OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
575	OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
576
577	/* AT Retries */
578	OWRITE(sc, FWOHCI_RETRY,
579		/* CycleLimit   PhyRespRetries ATRespRetries ATReqRetries */
580		(0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ;
581
582	sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq);
583	sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq);
584	sc->atrq.bottom = sc->atrq.top;
585	sc->atrs.bottom = sc->atrs.top;
586
587	for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ;
588				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
589		db_tr->xfer = NULL;
590	}
591	for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ;
592				i ++, db_tr = STAILQ_NEXT(db_tr, link)){
593		db_tr->xfer = NULL;
594	}
595
596
597	/* Enable interrupts */
598	sc->intmask =  (OHCI_INT_ERR  | OHCI_INT_PHY_SID
599			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
600			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
601			| OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
602	sc->intmask |=  OHCI_INT_DMA_IR | OHCI_INT_DMA_IT;
603	sc->intmask |=	OHCI_INT_CYC_LOST | OHCI_INT_PHY_INT;
604	OWRITE(sc, FWOHCI_INTMASK, sc->intmask);
605	fwohci_set_intr(&sc->fc, 1);
606
607}
608
609int
610fwohci_init(struct fwohci_softc *sc, device_t dev)
611{
612	int i, mver;
613	uint32_t reg;
614	uint8_t ui[8];
615
616/* OHCI version */
617	reg = OREAD(sc, OHCI_VERSION);
618	mver = (reg >> 16) & 0xff;
619	device_printf(dev, "OHCI version %x.%x (ROM=%d)\n",
620			mver, reg & 0xff, (reg>>24) & 1);
621	if (mver < 1 || mver > 9) {
622		device_printf(dev, "invalid OHCI version\n");
623		return (ENXIO);
624	}
625
626/* Available Isochronous DMA channel probe */
627	OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
628	OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
629	reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
630	OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
631	OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
632	for (i = 0; i < 0x20; i++)
633		if ((reg & (1 << i)) == 0)
634			break;
635	sc->fc.nisodma = i;
636	device_printf(dev, "No. of Isochronous channels is %d.\n", i);
637	if (i == 0)
638		return (ENXIO);
639
640	sc->fc.arq = &sc->arrq.xferq;
641	sc->fc.ars = &sc->arrs.xferq;
642	sc->fc.atq = &sc->atrq.xferq;
643	sc->fc.ats = &sc->atrs.xferq;
644
645	sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
646	sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
647	sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
648	sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
649
650	sc->arrq.xferq.start = NULL;
651	sc->arrs.xferq.start = NULL;
652	sc->atrq.xferq.start = fwohci_start_atq;
653	sc->atrs.xferq.start = fwohci_start_ats;
654
655	sc->arrq.xferq.buf = NULL;
656	sc->arrs.xferq.buf = NULL;
657	sc->atrq.xferq.buf = NULL;
658	sc->atrs.xferq.buf = NULL;
659
660	sc->arrq.xferq.dmach = -1;
661	sc->arrs.xferq.dmach = -1;
662	sc->atrq.xferq.dmach = -1;
663	sc->atrs.xferq.dmach = -1;
664
665	sc->arrq.ndesc = 1;
666	sc->arrs.ndesc = 1;
667	sc->atrq.ndesc = 8;	/* equal to maximum of mbuf chains */
668	sc->atrs.ndesc = 2;
669
670	sc->arrq.ndb = NDB;
671	sc->arrs.ndb = NDB / 2;
672	sc->atrq.ndb = NDB;
673	sc->atrs.ndb = NDB / 2;
674
675	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
676		sc->fc.it[i] = &sc->it[i].xferq;
677		sc->fc.ir[i] = &sc->ir[i].xferq;
678		sc->it[i].xferq.dmach = i;
679		sc->ir[i].xferq.dmach = i;
680		sc->it[i].ndb = 0;
681		sc->ir[i].ndb = 0;
682	}
683
684	sc->fc.tcode = tinfo;
685	sc->fc.dev = dev;
686
687	sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE,
688						&sc->crom_dma, BUS_DMA_WAITOK);
689	if(sc->fc.config_rom == NULL){
690		device_printf(dev, "config_rom alloc failed.");
691		return ENOMEM;
692	}
693
694#if 0
695	bzero(&sc->fc.config_rom[0], CROMSIZE);
696	sc->fc.config_rom[1] = 0x31333934;
697	sc->fc.config_rom[2] = 0xf000a002;
698	sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
699	sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
700	sc->fc.config_rom[5] = 0;
701	sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
702
703	sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
704#endif
705
706
707/* SID recieve buffer must align 2^11 */
708#define	OHCI_SIDSIZE	(1 << 11)
709	sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE,
710						&sc->sid_dma, BUS_DMA_WAITOK);
711	if (sc->sid_buf == NULL) {
712		device_printf(dev, "sid_buf alloc failed.");
713		return ENOMEM;
714	}
715
716	fwdma_malloc(&sc->fc, sizeof(uint32_t), sizeof(uint32_t),
717					&sc->dummy_dma, BUS_DMA_WAITOK);
718
719	if (sc->dummy_dma.v_addr == NULL) {
720		device_printf(dev, "dummy_dma alloc failed.");
721		return ENOMEM;
722	}
723
724	fwohci_db_init(sc, &sc->arrq);
725	if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
726		return ENOMEM;
727
728	fwohci_db_init(sc, &sc->arrs);
729	if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
730		return ENOMEM;
731
732	fwohci_db_init(sc, &sc->atrq);
733	if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
734		return ENOMEM;
735
736	fwohci_db_init(sc, &sc->atrs);
737	if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
738		return ENOMEM;
739
740	sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
741	sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
742	for( i = 0 ; i < 8 ; i ++)
743		ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i);
744	device_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
745		ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
746
747	sc->fc.ioctl = fwohci_ioctl;
748	sc->fc.cyctimer = fwohci_cyctimer;
749	sc->fc.set_bmr = fwohci_set_bus_manager;
750	sc->fc.ibr = fwohci_ibr;
751	sc->fc.irx_enable = fwohci_irx_enable;
752	sc->fc.irx_disable = fwohci_irx_disable;
753
754	sc->fc.itx_enable = fwohci_itxbuf_enable;
755	sc->fc.itx_disable = fwohci_itx_disable;
756#if BYTE_ORDER == BIG_ENDIAN
757	sc->fc.irx_post = fwohci_irx_post;
758#else
759	sc->fc.irx_post = NULL;
760#endif
761	sc->fc.itx_post = NULL;
762	sc->fc.timeout = fwohci_timeout;
763	sc->fc.poll = fwohci_poll;
764	sc->fc.set_intr = fwohci_set_intr;
765
766	sc->intmask = sc->irstat = sc->itstat = 0;
767
768	/* Init task queue */
769	sc->fc.taskqueue = taskqueue_create_fast("fw_taskq", M_WAITOK,
770		taskqueue_thread_enqueue, &sc->fc.taskqueue);
771	taskqueue_start_threads(&sc->fc.taskqueue, 1, PI_NET, "fw%d_taskq",
772					device_get_unit(dev));
773	TASK_INIT(&sc->fwohci_task_busreset, 2, fwohci_task_busreset, sc);
774	TASK_INIT(&sc->fwohci_task_sid, 1, fwohci_task_sid, sc);
775	TASK_INIT(&sc->fwohci_task_dma, 0, fwohci_task_dma, sc);
776
777	fw_init(&sc->fc);
778	fwohci_reset(sc, dev);
779
780	return 0;
781}
782
783void
784fwohci_timeout(void *arg)
785{
786	struct fwohci_softc *sc;
787
788	sc = (struct fwohci_softc *)arg;
789}
790
791uint32_t
792fwohci_cyctimer(struct firewire_comm *fc)
793{
794	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
795	return(OREAD(sc, OHCI_CYCLETIMER));
796}
797
798int
799fwohci_detach(struct fwohci_softc *sc, device_t dev)
800{
801	int i;
802
803	if (sc->sid_buf != NULL)
804		fwdma_free(&sc->fc, &sc->sid_dma);
805	if (sc->fc.config_rom != NULL)
806		fwdma_free(&sc->fc, &sc->crom_dma);
807
808	fwohci_db_free(&sc->arrq);
809	fwohci_db_free(&sc->arrs);
810
811	fwohci_db_free(&sc->atrq);
812	fwohci_db_free(&sc->atrs);
813
814	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
815		fwohci_db_free(&sc->it[i]);
816		fwohci_db_free(&sc->ir[i]);
817	}
818	if (sc->fc.taskqueue != NULL) {
819		taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_busreset);
820		taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_sid);
821		taskqueue_drain(sc->fc.taskqueue, &sc->fwohci_task_dma);
822		taskqueue_drain(sc->fc.taskqueue, &sc->fc.task_timeout);
823		taskqueue_free(sc->fc.taskqueue);
824		sc->fc.taskqueue = NULL;
825	}
826
827	return 0;
828}
829
830#define LAST_DB(dbtr, db) do {						\
831	struct fwohcidb_tr *_dbtr = (dbtr);				\
832	int _cnt = _dbtr->dbcnt;					\
833	db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0];			\
834} while (0)
835
836static void
837fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error)
838{
839	struct fwohcidb_tr *db_tr;
840	struct fwohcidb *db;
841	bus_dma_segment_t *s;
842	int i;
843
844	db_tr = (struct fwohcidb_tr *)arg;
845	db = &db_tr->db[db_tr->dbcnt];
846	if (error) {
847		if (firewire_debug || error != EFBIG)
848			printf("fwohci_execute_db: error=%d\n", error);
849		return;
850	}
851	for (i = 0; i < nseg; i++) {
852		s = &segs[i];
853		FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr);
854		FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len);
855 		FWOHCI_DMA_WRITE(db->db.desc.res, 0);
856		db++;
857		db_tr->dbcnt++;
858	}
859}
860
861static void
862fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg,
863						bus_size_t size, int error)
864{
865	fwohci_execute_db(arg, segs, nseg, error);
866}
867
868static void
869fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
870{
871	int i, s;
872	int tcode, hdr_len, pl_off;
873	int fsegment = -1;
874	uint32_t off;
875	struct fw_xfer *xfer;
876	struct fw_pkt *fp;
877	struct fwohci_txpkthdr *ohcifp;
878	struct fwohcidb_tr *db_tr;
879	struct fwohcidb *db;
880	uint32_t *ld;
881	struct tcode_info *info;
882	static int maxdesc=0;
883
884	FW_GLOCK_ASSERT(&sc->fc);
885
886	if(&sc->atrq == dbch){
887		off = OHCI_ATQOFF;
888	}else if(&sc->atrs == dbch){
889		off = OHCI_ATSOFF;
890	}else{
891		return;
892	}
893
894	if (dbch->flags & FWOHCI_DBCH_FULL)
895		return;
896
897	s = splfw();
898	db_tr = dbch->top;
899txloop:
900	xfer = STAILQ_FIRST(&dbch->xferq.q);
901	if(xfer == NULL){
902		goto kick;
903	}
904#if 0
905	if(dbch->xferq.queued == 0 ){
906		device_printf(sc->fc.dev, "TX queue empty\n");
907	}
908#endif
909	STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
910	db_tr->xfer = xfer;
911	xfer->flag = FWXF_START;
912
913	fp = &xfer->send.hdr;
914	tcode = fp->mode.common.tcode;
915
916	ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
917	info = &tinfo[tcode];
918	hdr_len = pl_off = info->hdr_len;
919
920	ld = &ohcifp->mode.ld[0];
921	ld[0] = ld[1] = ld[2] = ld[3] = 0;
922	for( i = 0 ; i < pl_off ; i+= 4)
923		ld[i/4] = fp->mode.ld[i/4];
924
925	ohcifp->mode.common.spd = xfer->send.spd & 0x7;
926	if (tcode == FWTCODE_STREAM ){
927		hdr_len = 8;
928		ohcifp->mode.stream.len = fp->mode.stream.len;
929	} else if (tcode == FWTCODE_PHY) {
930		hdr_len = 12;
931		ld[1] = fp->mode.ld[1];
932		ld[2] = fp->mode.ld[2];
933		ohcifp->mode.common.spd = 0;
934		ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
935	} else {
936		ohcifp->mode.asycomm.dst = fp->mode.hdr.dst;
937		ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
938		ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
939	}
940	db = &db_tr->db[0];
941 	FWOHCI_DMA_WRITE(db->db.desc.cmd,
942			OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len);
943 	FWOHCI_DMA_WRITE(db->db.desc.addr, 0);
944 	FWOHCI_DMA_WRITE(db->db.desc.res, 0);
945/* Specify bound timer of asy. responce */
946	if(&sc->atrs == dbch){
947 		FWOHCI_DMA_WRITE(db->db.desc.res,
948			 (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13));
949	}
950#if BYTE_ORDER == BIG_ENDIAN
951	if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ)
952		hdr_len = 12;
953	for (i = 0; i < hdr_len/4; i ++)
954		FWOHCI_DMA_WRITE(ld[i], ld[i]);
955#endif
956
957again:
958	db_tr->dbcnt = 2;
959	db = &db_tr->db[db_tr->dbcnt];
960	if (xfer->send.pay_len > 0) {
961		int err;
962		/* handle payload */
963		if (xfer->mbuf == NULL) {
964			err = bus_dmamap_load(dbch->dmat, db_tr->dma_map,
965				&xfer->send.payload[0], xfer->send.pay_len,
966				fwohci_execute_db, db_tr,
967				/*flags*/0);
968		} else {
969			/* XXX we can handle only 6 (=8-2) mbuf chains */
970			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
971				xfer->mbuf,
972				fwohci_execute_db2, db_tr,
973				/* flags */0);
974			if (err == EFBIG) {
975				struct mbuf *m0;
976
977				if (firewire_debug)
978					device_printf(sc->fc.dev, "EFBIG.\n");
979				m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
980				if (m0 != NULL) {
981					m_copydata(xfer->mbuf, 0,
982						xfer->mbuf->m_pkthdr.len,
983						mtod(m0, caddr_t));
984					m0->m_len = m0->m_pkthdr.len =
985						xfer->mbuf->m_pkthdr.len;
986					m_freem(xfer->mbuf);
987					xfer->mbuf = m0;
988					goto again;
989				}
990				device_printf(sc->fc.dev, "m_getcl failed.\n");
991			}
992		}
993		if (err)
994			printf("dmamap_load: err=%d\n", err);
995		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
996						BUS_DMASYNC_PREWRITE);
997#if 0 /* OHCI_OUTPUT_MODE == 0 */
998		for (i = 2; i < db_tr->dbcnt; i++)
999			FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd,
1000						OHCI_OUTPUT_MORE);
1001#endif
1002	}
1003	if (maxdesc < db_tr->dbcnt) {
1004		maxdesc = db_tr->dbcnt;
1005		if (firewire_debug)
1006			device_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc);
1007	}
1008	/* last db */
1009	LAST_DB(db_tr, db);
1010 	FWOHCI_DMA_SET(db->db.desc.cmd,
1011		OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
1012 	FWOHCI_DMA_WRITE(db->db.desc.depend,
1013			STAILQ_NEXT(db_tr, link)->bus_addr);
1014
1015	if(fsegment == -1 )
1016		fsegment = db_tr->dbcnt;
1017	if (dbch->pdb_tr != NULL) {
1018		LAST_DB(dbch->pdb_tr, db);
1019 		FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt);
1020	}
1021	dbch->xferq.queued ++;
1022	dbch->pdb_tr = db_tr;
1023	db_tr = STAILQ_NEXT(db_tr, link);
1024	if(db_tr != dbch->bottom){
1025		goto txloop;
1026	} else {
1027		device_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n");
1028		dbch->flags |= FWOHCI_DBCH_FULL;
1029	}
1030kick:
1031	/* kick asy q */
1032	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
1033	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
1034
1035	if(dbch->xferq.flag & FWXFERQ_RUNNING) {
1036		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
1037	} else {
1038		if (firewire_debug)
1039			device_printf(sc->fc.dev, "start AT DMA status=%x\n",
1040					OREAD(sc, OHCI_DMACTL(off)));
1041		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment);
1042		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
1043		dbch->xferq.flag |= FWXFERQ_RUNNING;
1044	}
1045
1046	dbch->top = db_tr;
1047	splx(s);
1048	return;
1049}
1050
1051static void
1052fwohci_start_atq(struct firewire_comm *fc)
1053{
1054	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1055	FW_GLOCK(&sc->fc);
1056	fwohci_start( sc, &(sc->atrq));
1057	FW_GUNLOCK(&sc->fc);
1058	return;
1059}
1060
1061static void
1062fwohci_start_ats(struct firewire_comm *fc)
1063{
1064	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1065	FW_GLOCK(&sc->fc);
1066	fwohci_start( sc, &(sc->atrs));
1067	FW_GUNLOCK(&sc->fc);
1068	return;
1069}
1070
1071void
1072fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1073{
1074	int s, ch, err = 0;
1075	struct fwohcidb_tr *tr;
1076	struct fwohcidb *db;
1077	struct fw_xfer *xfer;
1078	uint32_t off;
1079	u_int stat, status;
1080	int	packets;
1081	struct firewire_comm *fc = (struct firewire_comm *)sc;
1082
1083	if(&sc->atrq == dbch){
1084		off = OHCI_ATQOFF;
1085		ch = ATRQ_CH;
1086	}else if(&sc->atrs == dbch){
1087		off = OHCI_ATSOFF;
1088		ch = ATRS_CH;
1089	}else{
1090		return;
1091	}
1092	s = splfw();
1093	tr = dbch->bottom;
1094	packets = 0;
1095	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
1096	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
1097	while(dbch->xferq.queued > 0){
1098		LAST_DB(tr, db);
1099		status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT;
1100		if(!(status & OHCI_CNTL_DMA_ACTIVE)){
1101			if (fc->status != FWBUSINIT)
1102				/* maybe out of order?? */
1103				goto out;
1104		}
1105		bus_dmamap_sync(dbch->dmat, tr->dma_map,
1106			BUS_DMASYNC_POSTWRITE);
1107		bus_dmamap_unload(dbch->dmat, tr->dma_map);
1108#if 1
1109		if (firewire_debug > 1)
1110			dump_db(sc, ch);
1111#endif
1112		if(status & OHCI_CNTL_DMA_DEAD) {
1113			/* Stop DMA */
1114			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
1115			device_printf(sc->fc.dev, "force reset AT FIFO\n");
1116			OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
1117			OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
1118			OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
1119		}
1120		stat = status & FWOHCIEV_MASK;
1121		switch(stat){
1122		case FWOHCIEV_ACKPEND:
1123		case FWOHCIEV_ACKCOMPL:
1124			err = 0;
1125			break;
1126		case FWOHCIEV_ACKBSA:
1127		case FWOHCIEV_ACKBSB:
1128		case FWOHCIEV_ACKBSX:
1129			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
1130			err = EBUSY;
1131			break;
1132		case FWOHCIEV_FLUSHED:
1133		case FWOHCIEV_ACKTARD:
1134			device_printf(sc->fc.dev, "txd err=%2x %s\n", stat, fwohcicode[stat]);
1135			err = EAGAIN;
1136			break;
1137		case FWOHCIEV_MISSACK:
1138		case FWOHCIEV_UNDRRUN:
1139		case FWOHCIEV_OVRRUN:
1140		case FWOHCIEV_DESCERR:
1141		case FWOHCIEV_DTRDERR:
1142		case FWOHCIEV_TIMEOUT:
1143		case FWOHCIEV_TCODERR:
1144		case FWOHCIEV_UNKNOWN:
1145		case FWOHCIEV_ACKDERR:
1146		case FWOHCIEV_ACKTERR:
1147		default:
1148			device_printf(sc->fc.dev, "txd err=%2x %s\n",
1149							stat, fwohcicode[stat]);
1150			err = EINVAL;
1151			break;
1152		}
1153		if (tr->xfer != NULL) {
1154			xfer = tr->xfer;
1155			if (xfer->flag & FWXF_RCVD) {
1156#if 0
1157				if (firewire_debug)
1158					printf("already rcvd\n");
1159#endif
1160				fw_xfer_done(xfer);
1161			} else {
1162				microtime(&xfer->tv);
1163				xfer->flag = FWXF_SENT;
1164				if (err == EBUSY) {
1165					xfer->flag = FWXF_BUSY;
1166					xfer->resp = err;
1167					xfer->recv.pay_len = 0;
1168					fw_xfer_done(xfer);
1169				} else if (stat != FWOHCIEV_ACKPEND) {
1170					if (stat != FWOHCIEV_ACKCOMPL)
1171						xfer->flag = FWXF_SENTERR;
1172					xfer->resp = err;
1173					xfer->recv.pay_len = 0;
1174					fw_xfer_done(xfer);
1175				}
1176			}
1177			/*
1178			 * The watchdog timer takes care of split
1179			 * transcation timeout for ACKPEND case.
1180			 */
1181		} else {
1182			printf("this shouldn't happen\n");
1183		}
1184		FW_GLOCK(fc);
1185		dbch->xferq.queued --;
1186		FW_GUNLOCK(fc);
1187		tr->xfer = NULL;
1188
1189		packets ++;
1190		tr = STAILQ_NEXT(tr, link);
1191		dbch->bottom = tr;
1192		if (dbch->bottom == dbch->top) {
1193			/* we reaches the end of context program */
1194			if (firewire_debug && dbch->xferq.queued > 0)
1195				printf("queued > 0\n");
1196			break;
1197		}
1198	}
1199out:
1200	if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
1201		printf("make free slot\n");
1202		dbch->flags &= ~FWOHCI_DBCH_FULL;
1203		FW_GLOCK(fc);
1204		fwohci_start(sc, dbch);
1205		FW_GUNLOCK(fc);
1206	}
1207	splx(s);
1208}
1209
1210static void
1211fwohci_db_free(struct fwohci_dbch *dbch)
1212{
1213	struct fwohcidb_tr *db_tr;
1214	int idb;
1215
1216	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1217		return;
1218
1219	for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb;
1220			db_tr = STAILQ_NEXT(db_tr, link), idb++){
1221		if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 &&
1222					db_tr->buf != NULL) {
1223			fwdma_free_size(dbch->dmat, db_tr->dma_map,
1224					db_tr->buf, dbch->xferq.psize);
1225			db_tr->buf = NULL;
1226		} else if (db_tr->dma_map != NULL)
1227			bus_dmamap_destroy(dbch->dmat, db_tr->dma_map);
1228	}
1229	dbch->ndb = 0;
1230	db_tr = STAILQ_FIRST(&dbch->db_trq);
1231	fwdma_free_multiseg(dbch->am);
1232	free(db_tr, M_FW);
1233	STAILQ_INIT(&dbch->db_trq);
1234	dbch->flags &= ~FWOHCI_DBCH_INIT;
1235}
1236
1237static void
1238fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1239{
1240	int	idb;
1241	struct fwohcidb_tr *db_tr;
1242
1243	if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
1244		goto out;
1245
1246	/* create dma_tag for buffers */
1247#define MAX_REQCOUNT	0xffff
1248	if (bus_dma_tag_create(/*parent*/ sc->fc.dmat,
1249			/*alignment*/ 1, /*boundary*/ 0,
1250			/*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
1251			/*highaddr*/ BUS_SPACE_MAXADDR,
1252			/*filter*/NULL, /*filterarg*/NULL,
1253			/*maxsize*/ dbch->xferq.psize,
1254			/*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1,
1255			/*maxsegsz*/ MAX_REQCOUNT,
1256			/*flags*/ 0,
1257#if defined(__FreeBSD__) && __FreeBSD_version >= 501102
1258			/*lockfunc*/busdma_lock_mutex,
1259			/*lockarg*/FW_GMTX(&sc->fc),
1260#endif
1261			&dbch->dmat))
1262		return;
1263
1264	/* allocate DB entries and attach one to each DMA channels */
1265	/* DB entry must start at 16 bytes bounary. */
1266	STAILQ_INIT(&dbch->db_trq);
1267	db_tr = (struct fwohcidb_tr *)
1268		malloc(sizeof(struct fwohcidb_tr) * dbch->ndb,
1269		M_FW, M_WAITOK | M_ZERO);
1270	if(db_tr == NULL){
1271		printf("fwohci_db_init: malloc(1) failed\n");
1272		return;
1273	}
1274
1275#define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc)
1276	dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch),
1277		DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK);
1278	if (dbch->am == NULL) {
1279		printf("fwohci_db_init: fwdma_malloc_multiseg failed\n");
1280		free(db_tr, M_FW);
1281		return;
1282	}
1283	/* Attach DB to DMA ch. */
1284	for(idb = 0 ; idb < dbch->ndb ; idb++){
1285		db_tr->dbcnt = 0;
1286		db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb);
1287		db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb);
1288		/* create dmamap for buffers */
1289		/* XXX do we need 4bytes alignment tag? */
1290		/* XXX don't alloc dma_map for AR */
1291		if (bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) {
1292			printf("bus_dmamap_create failed\n");
1293			dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
1294			fwohci_db_free(dbch);
1295			return;
1296		}
1297		STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
1298		if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1299			if (idb % dbch->xferq.bnpacket == 0)
1300				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1301						].start = (caddr_t)db_tr;
1302			if ((idb + 1) % dbch->xferq.bnpacket == 0)
1303				dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1304						].end = (caddr_t)db_tr;
1305		}
1306		db_tr++;
1307	}
1308	STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next
1309			= STAILQ_FIRST(&dbch->db_trq);
1310out:
1311	dbch->xferq.queued = 0;
1312	dbch->pdb_tr = NULL;
1313	dbch->top = STAILQ_FIRST(&dbch->db_trq);
1314	dbch->bottom = dbch->top;
1315	dbch->flags = FWOHCI_DBCH_INIT;
1316}
1317
1318static int
1319fwohci_itx_disable(struct firewire_comm *fc, int dmach)
1320{
1321	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1322
1323	OWRITE(sc, OHCI_ITCTLCLR(dmach),
1324			OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S);
1325	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
1326	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
1327	/* XXX we cannot free buffers until the DMA really stops */
1328	pause("fwitxd", hz);
1329	fwohci_db_free(&sc->it[dmach]);
1330	sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
1331	return 0;
1332}
1333
1334static int
1335fwohci_irx_disable(struct firewire_comm *fc, int dmach)
1336{
1337	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1338
1339	OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
1340	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
1341	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
1342	/* XXX we cannot free buffers until the DMA really stops */
1343	pause("fwirxd", hz);
1344	fwohci_db_free(&sc->ir[dmach]);
1345	sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
1346	return 0;
1347}
1348
1349#if BYTE_ORDER == BIG_ENDIAN
1350static void
1351fwohci_irx_post (struct firewire_comm *fc , uint32_t *qld)
1352{
1353	qld[0] = FWOHCI_DMA_READ(qld[0]);
1354	return;
1355}
1356#endif
1357
1358static int
1359fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1360{
1361	int err = 0;
1362	int idb, z, i, dmach = 0, ldesc;
1363	uint32_t off = 0;
1364	struct fwohcidb_tr *db_tr;
1365	struct fwohcidb *db;
1366
1367	if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
1368		err = EINVAL;
1369		return err;
1370	}
1371	z = dbch->ndesc;
1372	for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
1373		if( &sc->it[dmach] == dbch){
1374			off = OHCI_ITOFF(dmach);
1375			break;
1376		}
1377	}
1378	if(off == 0){
1379		err = EINVAL;
1380		return err;
1381	}
1382	if(dbch->xferq.flag & FWXFERQ_RUNNING)
1383		return err;
1384	dbch->xferq.flag |= FWXFERQ_RUNNING;
1385	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
1386		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
1387	}
1388	db_tr = dbch->top;
1389	for (idb = 0; idb < dbch->ndb; idb ++) {
1390		fwohci_add_tx_buf(dbch, db_tr, idb);
1391		if(STAILQ_NEXT(db_tr, link) == NULL){
1392			break;
1393		}
1394		db = db_tr->db;
1395		ldesc = db_tr->dbcnt - 1;
1396		FWOHCI_DMA_WRITE(db[0].db.desc.depend,
1397				STAILQ_NEXT(db_tr, link)->bus_addr | z);
1398		db[ldesc].db.desc.depend = db[0].db.desc.depend;
1399		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
1400			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
1401				FWOHCI_DMA_SET(
1402					db[ldesc].db.desc.cmd,
1403					OHCI_INTERRUPT_ALWAYS);
1404				/* OHCI 1.1 and above */
1405				FWOHCI_DMA_SET(
1406					db[0].db.desc.cmd,
1407					OHCI_INTERRUPT_ALWAYS);
1408			}
1409		}
1410		db_tr = STAILQ_NEXT(db_tr, link);
1411	}
1412	FWOHCI_DMA_CLEAR(
1413		dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf);
1414	return err;
1415}
1416
1417static int
1418fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1419{
1420	int err = 0;
1421	int idb, z, i, dmach = 0, ldesc;
1422	uint32_t off = 0;
1423	struct fwohcidb_tr *db_tr;
1424	struct fwohcidb *db;
1425
1426	z = dbch->ndesc;
1427	if(&sc->arrq == dbch){
1428		off = OHCI_ARQOFF;
1429	}else if(&sc->arrs == dbch){
1430		off = OHCI_ARSOFF;
1431	}else{
1432		for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
1433			if( &sc->ir[dmach] == dbch){
1434				off = OHCI_IROFF(dmach);
1435				break;
1436			}
1437		}
1438	}
1439	if(off == 0){
1440		err = EINVAL;
1441		return err;
1442	}
1443	if(dbch->xferq.flag & FWXFERQ_STREAM){
1444		if(dbch->xferq.flag & FWXFERQ_RUNNING)
1445			return err;
1446	}else{
1447		if(dbch->xferq.flag & FWXFERQ_RUNNING){
1448			err = EBUSY;
1449			return err;
1450		}
1451	}
1452	dbch->xferq.flag |= FWXFERQ_RUNNING;
1453	dbch->top = STAILQ_FIRST(&dbch->db_trq);
1454	for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
1455		dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
1456	}
1457	db_tr = dbch->top;
1458	for (idb = 0; idb < dbch->ndb; idb ++) {
1459		fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma);
1460		if (STAILQ_NEXT(db_tr, link) == NULL)
1461			break;
1462		db = db_tr->db;
1463		ldesc = db_tr->dbcnt - 1;
1464		FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend,
1465			STAILQ_NEXT(db_tr, link)->bus_addr | z);
1466		if(dbch->xferq.flag & FWXFERQ_EXTBUF){
1467			if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
1468				FWOHCI_DMA_SET(
1469					db[ldesc].db.desc.cmd,
1470					OHCI_INTERRUPT_ALWAYS);
1471				FWOHCI_DMA_CLEAR(
1472					db[ldesc].db.desc.depend,
1473					0xf);
1474			}
1475		}
1476		db_tr = STAILQ_NEXT(db_tr, link);
1477	}
1478	FWOHCI_DMA_CLEAR(
1479		dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf);
1480	dbch->buf_offset = 0;
1481	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
1482	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
1483	if(dbch->xferq.flag & FWXFERQ_STREAM){
1484		return err;
1485	}else{
1486		OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z);
1487	}
1488	OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
1489	return err;
1490}
1491
1492static int
1493fwohci_next_cycle(struct firewire_comm *fc, int cycle_now)
1494{
1495	int sec, cycle, cycle_match;
1496
1497	cycle = cycle_now & 0x1fff;
1498	sec = cycle_now >> 13;
1499#define CYCLE_MOD	0x10
1500#if 1
1501#define CYCLE_DELAY	8	/* min delay to start DMA */
1502#else
1503#define CYCLE_DELAY	7000	/* min delay to start DMA */
1504#endif
1505	cycle = cycle + CYCLE_DELAY;
1506	if (cycle >= 8000) {
1507		sec ++;
1508		cycle -= 8000;
1509	}
1510	cycle = roundup2(cycle, CYCLE_MOD);
1511	if (cycle >= 8000) {
1512		sec ++;
1513		if (cycle == 8000)
1514			cycle = 0;
1515		else
1516			cycle = CYCLE_MOD;
1517	}
1518	cycle_match = ((sec << 13) | cycle) & 0x7ffff;
1519
1520	return(cycle_match);
1521}
1522
1523static int
1524fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
1525{
1526	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1527	int err = 0;
1528	unsigned short tag, ich;
1529	struct fwohci_dbch *dbch;
1530	int cycle_match, cycle_now, s, ldesc;
1531	uint32_t stat;
1532	struct fw_bulkxfer *first, *chunk, *prev;
1533	struct fw_xferq *it;
1534
1535	dbch = &sc->it[dmach];
1536	it = &dbch->xferq;
1537
1538	tag = (it->flag >> 6) & 3;
1539	ich = it->flag & 0x3f;
1540	if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
1541		dbch->ndb = it->bnpacket * it->bnchunk;
1542		dbch->ndesc = 3;
1543		fwohci_db_init(sc, dbch);
1544		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1545			return ENOMEM;
1546
1547		err = fwohci_tx_enable(sc, dbch);
1548	}
1549	if(err)
1550		return err;
1551
1552	ldesc = dbch->ndesc - 1;
1553	s = splfw();
1554	FW_GLOCK(fc);
1555	prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link);
1556	while  ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
1557		struct fwohcidb *db;
1558
1559		fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket,
1560					BUS_DMASYNC_PREWRITE);
1561		fwohci_txbufdb(sc, dmach, chunk);
1562		if (prev != NULL) {
1563			db = ((struct fwohcidb_tr *)(prev->end))->db;
1564#if 0 /* XXX necessary? */
1565			FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
1566						OHCI_BRANCH_ALWAYS);
1567#endif
1568#if 0 /* if bulkxfer->npacket changes */
1569			db[ldesc].db.desc.depend = db[0].db.desc.depend =
1570				((struct fwohcidb_tr *)
1571				(chunk->start))->bus_addr | dbch->ndesc;
1572#else
1573			FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
1574			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
1575#endif
1576		}
1577		STAILQ_REMOVE_HEAD(&it->stvalid, link);
1578		STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
1579		prev = chunk;
1580	}
1581	FW_GUNLOCK(fc);
1582	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
1583	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
1584	splx(s);
1585	stat = OREAD(sc, OHCI_ITCTL(dmach));
1586	if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S))
1587		printf("stat 0x%x\n", stat);
1588
1589	if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
1590		return 0;
1591
1592#if 0
1593	OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
1594#endif
1595	OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
1596	OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
1597	OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
1598	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
1599
1600	first = STAILQ_FIRST(&it->stdma);
1601	OWRITE(sc, OHCI_ITCMD(dmach),
1602		((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
1603	if (firewire_debug > 1) {
1604		printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
1605#if 1
1606		dump_dma(sc, ITX_CH + dmach);
1607#endif
1608	}
1609	if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
1610#if 1
1611		/* Don't start until all chunks are buffered */
1612		if (STAILQ_FIRST(&it->stfree) != NULL)
1613			goto out;
1614#endif
1615#if 1
1616		/* Clear cycle match counter bits */
1617		OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
1618
1619		/* 2bit second + 13bit cycle */
1620		cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
1621		cycle_match = fwohci_next_cycle(fc, cycle_now);
1622
1623		OWRITE(sc, OHCI_ITCTL(dmach),
1624				OHCI_CNTL_CYCMATCH_S | (cycle_match << 16)
1625				| OHCI_CNTL_DMA_RUN);
1626#else
1627		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
1628#endif
1629		if (firewire_debug > 1) {
1630			printf("cycle_match: 0x%04x->0x%04x\n",
1631						cycle_now, cycle_match);
1632			dump_dma(sc, ITX_CH + dmach);
1633			dump_db(sc, ITX_CH + dmach);
1634		}
1635	} else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
1636		device_printf(sc->fc.dev,
1637			"IT DMA underrun (0x%08x)\n", stat);
1638		OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE);
1639	}
1640out:
1641	return err;
1642}
1643
1644static int
1645fwohci_irx_enable(struct firewire_comm *fc, int dmach)
1646{
1647	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1648	int err = 0, s, ldesc;
1649	unsigned short tag, ich;
1650	uint32_t stat;
1651	struct fwohci_dbch *dbch;
1652	struct fwohcidb_tr *db_tr;
1653	struct fw_bulkxfer *first, *prev, *chunk;
1654	struct fw_xferq *ir;
1655
1656	dbch = &sc->ir[dmach];
1657	ir = &dbch->xferq;
1658
1659	if ((ir->flag & FWXFERQ_RUNNING) == 0) {
1660		tag = (ir->flag >> 6) & 3;
1661		ich = ir->flag & 0x3f;
1662		OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
1663
1664		ir->queued = 0;
1665		dbch->ndb = ir->bnpacket * ir->bnchunk;
1666		dbch->ndesc = 2;
1667		fwohci_db_init(sc, dbch);
1668		if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1669			return ENOMEM;
1670		err = fwohci_rx_enable(sc, dbch);
1671	}
1672	if(err)
1673		return err;
1674
1675	first = STAILQ_FIRST(&ir->stfree);
1676	if (first == NULL) {
1677		device_printf(fc->dev, "IR DMA no free chunk\n");
1678		return 0;
1679	}
1680
1681	ldesc = dbch->ndesc - 1;
1682	s = splfw();
1683	if ((ir->flag & FWXFERQ_HANDLER) == 0)
1684		FW_GLOCK(fc);
1685	prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link);
1686	while  ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
1687		struct fwohcidb *db;
1688
1689#if 1 /* XXX for if_fwe */
1690		if (chunk->mbuf != NULL) {
1691			db_tr = (struct fwohcidb_tr *)(chunk->start);
1692			db_tr->dbcnt = 1;
1693			err = bus_dmamap_load_mbuf(dbch->dmat, db_tr->dma_map,
1694					chunk->mbuf, fwohci_execute_db2, db_tr,
1695					/* flags */0);
1696 			FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd,
1697				OHCI_UPDATE | OHCI_INPUT_LAST |
1698				OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
1699		}
1700#endif
1701		db = ((struct fwohcidb_tr *)(chunk->end))->db;
1702		FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0);
1703		FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
1704		if (prev != NULL) {
1705			db = ((struct fwohcidb_tr *)(prev->end))->db;
1706			FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
1707		}
1708		STAILQ_REMOVE_HEAD(&ir->stfree, link);
1709		STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
1710		prev = chunk;
1711	}
1712	if ((ir->flag & FWXFERQ_HANDLER) == 0)
1713		FW_GUNLOCK(fc);
1714	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
1715	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
1716	splx(s);
1717	stat = OREAD(sc, OHCI_IRCTL(dmach));
1718	if (stat & OHCI_CNTL_DMA_ACTIVE)
1719		return 0;
1720	if (stat & OHCI_CNTL_DMA_RUN) {
1721		OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
1722		device_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat);
1723	}
1724
1725	if (firewire_debug)
1726		printf("start IR DMA 0x%x\n", stat);
1727	OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
1728	OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
1729	OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
1730	OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
1731	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
1732	OWRITE(sc, OHCI_IRCMD(dmach),
1733		((struct fwohcidb_tr *)(first->start))->bus_addr
1734							| dbch->ndesc);
1735	OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
1736	OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
1737#if 0
1738	dump_db(sc, IRX_CH + dmach);
1739#endif
1740	return err;
1741}
1742
1743int
1744fwohci_stop(struct fwohci_softc *sc, device_t dev)
1745{
1746	u_int i;
1747
1748	fwohci_set_intr(&sc->fc, 0);
1749
1750/* Now stopping all DMA channel */
1751	OWRITE(sc,  OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
1752	OWRITE(sc,  OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
1753	OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
1754	OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
1755
1756	for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
1757		OWRITE(sc,  OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
1758		OWRITE(sc,  OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
1759	}
1760
1761	if (sc->fc.arq !=0 && sc->fc.arq->maxq > 0)
1762		fw_drain_txq(&sc->fc);
1763
1764#if 0 /* Let dcons(4) be accessed */
1765/* Stop interrupt */
1766	OWRITE(sc, FWOHCI_INTMASKCLR,
1767			OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID
1768			| OHCI_INT_PHY_INT
1769			| OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
1770			| OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
1771			| OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS
1772			| OHCI_INT_PHY_BUS_R);
1773
1774/* FLUSH FIFO and reset Transmitter/Reciever */
1775	OWRITE(sc,  OHCI_HCCCTL, OHCI_HCC_RESET);
1776#endif
1777
1778/* XXX Link down?  Bus reset? */
1779	return 0;
1780}
1781
1782int
1783fwohci_resume(struct fwohci_softc *sc, device_t dev)
1784{
1785	int i;
1786	struct fw_xferq *ir;
1787	struct fw_bulkxfer *chunk;
1788
1789	fwohci_reset(sc, dev);
1790	/* XXX resume isochronous receive automatically. (how about TX?) */
1791	for(i = 0; i < sc->fc.nisodma; i ++) {
1792		ir = &sc->ir[i].xferq;
1793		if((ir->flag & FWXFERQ_RUNNING) != 0) {
1794			device_printf(sc->fc.dev,
1795				"resume iso receive ch: %d\n", i);
1796			ir->flag &= ~FWXFERQ_RUNNING;
1797			/* requeue stdma to stfree */
1798			while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
1799				STAILQ_REMOVE_HEAD(&ir->stdma, link);
1800				STAILQ_INSERT_TAIL(&ir->stfree, chunk, link);
1801			}
1802			sc->fc.irx_enable(&sc->fc, i);
1803		}
1804	}
1805
1806	bus_generic_resume(dev);
1807	sc->fc.ibr(&sc->fc);
1808	return 0;
1809}
1810
1811#ifdef OHCI_DEBUG
1812static void
1813fwohci_dump_intr(struct fwohci_softc *sc, uint32_t stat)
1814{
1815	if(stat & OREAD(sc, FWOHCI_INTMASK))
1816		device_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n",
1817			stat & OHCI_INT_EN ? "DMA_EN ":"",
1818			stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
1819			stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
1820			stat & OHCI_INT_ERR ? "INT_ERR ":"",
1821			stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
1822			stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
1823			stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
1824			stat & OHCI_INT_CYC_START ? "CYC_START ":"",
1825			stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
1826			stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
1827			stat & OHCI_INT_PHY_SID ? "SID ":"",
1828			stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
1829			stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
1830			stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
1831			stat & OHCI_INT_DMA_IT  ? "DMA_IT " :"",
1832			stat & OHCI_INT_DMA_PRRS  ? "DMA_PRRS " :"",
1833			stat & OHCI_INT_DMA_PRRQ  ? "DMA_PRRQ " :"",
1834			stat & OHCI_INT_DMA_ARRS  ? "DMA_ARRS " :"",
1835			stat & OHCI_INT_DMA_ARRQ  ? "DMA_ARRQ " :"",
1836			stat & OHCI_INT_DMA_ATRS  ? "DMA_ATRS " :"",
1837			stat & OHCI_INT_DMA_ATRQ  ? "DMA_ATRQ " :"",
1838			stat, OREAD(sc, FWOHCI_INTMASK)
1839		);
1840}
1841#endif
1842static void
1843fwohci_intr_core(struct fwohci_softc *sc, uint32_t stat, int count)
1844{
1845	struct firewire_comm *fc = (struct firewire_comm *)sc;
1846	uint32_t node_id, plen;
1847
1848	if ((stat & OHCI_INT_PHY_BUS_R) && (fc->status != FWBUSRESET)) {
1849		fc->status = FWBUSRESET;
1850		/* Disable bus reset interrupt until sid recv. */
1851		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_PHY_BUS_R);
1852
1853		device_printf(fc->dev, "BUS reset\n");
1854		OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_CYC_LOST);
1855		OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
1856
1857		OWRITE(sc,  OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
1858		sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
1859		OWRITE(sc,  OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
1860		sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
1861
1862		if (!kdb_active)
1863			taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_busreset);
1864	}
1865	if (stat & OHCI_INT_PHY_SID) {
1866		/* Enable bus reset interrupt */
1867		OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
1868		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R);
1869
1870		/* Allow async. request to us */
1871		OWRITE(sc, OHCI_AREQHI, 1 << 31);
1872		if (firewire_phydma_enable) {
1873			/* allow from all nodes */
1874			OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
1875			OWRITE(sc, OHCI_PREQLO, 0xffffffff);
1876			/* 0 to 4GB region */
1877			OWRITE(sc, OHCI_PREQUPPER, 0x10000);
1878		}
1879		/* Set ATRetries register */
1880		OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff);
1881
1882		/*
1883		 * Checking whether the node is root or not. If root, turn on
1884		 * cycle master.
1885		 */
1886		node_id = OREAD(sc, FWOHCI_NODEID);
1887		plen = OREAD(sc, OHCI_SID_CNT);
1888
1889		fc->nodeid = node_id & 0x3f;
1890		device_printf(fc->dev, "node_id=0x%08x, gen=%d, ",
1891			node_id, (plen >> 16) & 0xff);
1892		if (!(node_id & OHCI_NODE_VALID)) {
1893			printf("Bus reset failure\n");
1894			goto sidout;
1895		}
1896
1897		/* cycle timer */
1898		sc->cycle_lost = 0;
1899		OWRITE(sc, FWOHCI_INTMASK,  OHCI_INT_CYC_LOST);
1900		if ((node_id & OHCI_NODE_ROOT) && !nocyclemaster) {
1901			printf("CYCLEMASTER mode\n");
1902			OWRITE(sc, OHCI_LNKCTL,
1903				OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
1904		} else {
1905			printf("non CYCLEMASTER mode\n");
1906			OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
1907			OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
1908		}
1909
1910		fc->status = FWBUSINIT;
1911
1912		if (!kdb_active)
1913			taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_sid);
1914	}
1915sidout:
1916	if ((stat & ~(OHCI_INT_PHY_BUS_R | OHCI_INT_PHY_SID)) && (!kdb_active))
1917		taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_dma);
1918}
1919
1920static void
1921fwohci_intr_dma(struct fwohci_softc *sc, uint32_t stat, int count)
1922{
1923	uint32_t irstat, itstat;
1924	u_int i;
1925	struct firewire_comm *fc = (struct firewire_comm *)sc;
1926
1927	if (stat & OHCI_INT_DMA_IR) {
1928		irstat = atomic_readandclear_int(&sc->irstat);
1929		for(i = 0; i < fc->nisodma ; i++){
1930			struct fwohci_dbch *dbch;
1931
1932			if((irstat & (1 << i)) != 0){
1933				dbch = &sc->ir[i];
1934				if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
1935					device_printf(sc->fc.dev,
1936						"dma(%d) not active\n", i);
1937					continue;
1938				}
1939				fwohci_rbuf_update(sc, i);
1940			}
1941		}
1942	}
1943	if (stat & OHCI_INT_DMA_IT) {
1944		itstat = atomic_readandclear_int(&sc->itstat);
1945		for(i = 0; i < fc->nisodma ; i++){
1946			if((itstat & (1 << i)) != 0){
1947				fwohci_tbuf_update(sc, i);
1948			}
1949		}
1950	}
1951	if (stat & OHCI_INT_DMA_PRRS) {
1952#if 0
1953		dump_dma(sc, ARRS_CH);
1954		dump_db(sc, ARRS_CH);
1955#endif
1956		fwohci_arcv(sc, &sc->arrs, count);
1957	}
1958	if (stat & OHCI_INT_DMA_PRRQ) {
1959#if 0
1960		dump_dma(sc, ARRQ_CH);
1961		dump_db(sc, ARRQ_CH);
1962#endif
1963		fwohci_arcv(sc, &sc->arrq, count);
1964	}
1965	if (stat & OHCI_INT_CYC_LOST) {
1966		if (sc->cycle_lost >= 0)
1967			sc->cycle_lost ++;
1968		if (sc->cycle_lost > 10) {
1969			sc->cycle_lost = -1;
1970#if 0
1971			OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER);
1972#endif
1973			OWRITE(sc, FWOHCI_INTMASKCLR,  OHCI_INT_CYC_LOST);
1974			device_printf(fc->dev, "too many cycle lost, "
1975			 "no cycle master presents?\n");
1976		}
1977	}
1978	if (stat & OHCI_INT_DMA_ATRQ) {
1979		fwohci_txd(sc, &(sc->atrq));
1980	}
1981	if (stat & OHCI_INT_DMA_ATRS) {
1982		fwohci_txd(sc, &(sc->atrs));
1983	}
1984	if (stat & OHCI_INT_PW_ERR) {
1985		device_printf(fc->dev, "posted write error\n");
1986	}
1987	if (stat & OHCI_INT_ERR) {
1988		device_printf(fc->dev, "unrecoverable error\n");
1989	}
1990	if (stat & OHCI_INT_PHY_INT) {
1991		device_printf(fc->dev, "phy int\n");
1992	}
1993
1994	return;
1995}
1996
1997static void
1998fwohci_task_busreset(void *arg, int pending)
1999{
2000	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
2001
2002	fw_busreset(&sc->fc, FWBUSRESET);
2003	OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
2004	OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
2005}
2006
2007static void
2008fwohci_task_sid(void *arg, int pending)
2009{
2010	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
2011	struct firewire_comm *fc = &sc->fc;
2012	uint32_t *buf;
2013	int i, plen;
2014
2015
2016	plen = OREAD(sc, OHCI_SID_CNT);
2017
2018	if (plen & OHCI_SID_ERR) {
2019		device_printf(fc->dev, "SID Error\n");
2020		return;
2021	}
2022	plen &= OHCI_SID_CNT_MASK;
2023	if (plen < 4 || plen > OHCI_SIDSIZE) {
2024		device_printf(fc->dev, "invalid SID len = %d\n", plen);
2025		return;
2026	}
2027	plen -= 4; /* chop control info */
2028	buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
2029	if (buf == NULL) {
2030		device_printf(fc->dev, "malloc failed\n");
2031		return;
2032	}
2033	for (i = 0; i < plen / 4; i ++)
2034		buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]);
2035#if 1 /* XXX needed?? */
2036	/* pending all pre-bus_reset packets */
2037	fwohci_txd(sc, &sc->atrq);
2038	fwohci_txd(sc, &sc->atrs);
2039	fwohci_arcv(sc, &sc->arrs, -1);
2040	fwohci_arcv(sc, &sc->arrq, -1);
2041	fw_drain_txq(fc);
2042#endif
2043	fw_sidrcv(fc, buf, plen);
2044	free(buf, M_FW);
2045}
2046
2047static void
2048fwohci_task_dma(void *arg, int pending)
2049{
2050	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
2051	uint32_t stat;
2052
2053again:
2054	stat = atomic_readandclear_int(&sc->intstat);
2055	if (stat)
2056		fwohci_intr_dma(sc, stat, -1);
2057	else
2058		return;
2059	goto again;
2060}
2061
2062static int
2063fwohci_check_stat(struct fwohci_softc *sc)
2064{
2065	uint32_t stat, irstat, itstat;
2066
2067	stat = OREAD(sc, FWOHCI_INTSTAT);
2068	if (stat == 0xffffffff) {
2069		device_printf(sc->fc.dev,
2070			"device physically ejected?\n");
2071		return (FILTER_STRAY);
2072	}
2073	if (stat)
2074		OWRITE(sc, FWOHCI_INTSTATCLR, stat & ~OHCI_INT_PHY_BUS_R);
2075
2076	stat &= sc->intmask;
2077	if (stat == 0)
2078		return (FILTER_STRAY);
2079
2080	atomic_set_int(&sc->intstat, stat);
2081	if (stat & OHCI_INT_DMA_IR) {
2082		irstat = OREAD(sc, OHCI_IR_STAT);
2083		OWRITE(sc, OHCI_IR_STATCLR, irstat);
2084		atomic_set_int(&sc->irstat, irstat);
2085	}
2086	if (stat & OHCI_INT_DMA_IT) {
2087		itstat = OREAD(sc, OHCI_IT_STAT);
2088		OWRITE(sc, OHCI_IT_STATCLR, itstat);
2089		atomic_set_int(&sc->itstat, itstat);
2090	}
2091
2092	fwohci_intr_core(sc, stat, -1);
2093	return (FILTER_HANDLED);
2094}
2095
2096int
2097fwohci_filt(void *arg)
2098{
2099	struct fwohci_softc *sc = (struct fwohci_softc *)arg;
2100
2101	if (!(sc->intmask & OHCI_INT_EN)) {
2102		/* polling mode */
2103		return (FILTER_STRAY);
2104	}
2105	return (fwohci_check_stat(sc));
2106}
2107
2108void
2109fwohci_intr(void *arg)
2110{
2111	fwohci_filt(arg);
2112}
2113
2114void
2115fwohci_poll(struct firewire_comm *fc, int quick, int count)
2116{
2117	struct fwohci_softc *sc = (struct fwohci_softc *)fc;
2118	fwohci_check_stat(sc);
2119}
2120
2121static void
2122fwohci_set_intr(struct firewire_comm *fc, int enable)
2123{
2124	struct fwohci_softc *sc;
2125
2126	sc = (struct fwohci_softc *)fc;
2127	if (firewire_debug)
2128		device_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable);
2129	if (enable) {
2130		sc->intmask |= OHCI_INT_EN;
2131		OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
2132	} else {
2133		sc->intmask &= ~OHCI_INT_EN;
2134		OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
2135	}
2136}
2137
2138static void
2139fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
2140{
2141	struct firewire_comm *fc = &sc->fc;
2142	struct fwohcidb *db;
2143	struct fw_bulkxfer *chunk;
2144	struct fw_xferq *it;
2145	uint32_t stat, count;
2146	int s, w=0, ldesc;
2147
2148	it = fc->it[dmach];
2149	ldesc = sc->it[dmach].ndesc - 1;
2150	s = splfw(); /* unnecessary ? */
2151	FW_GLOCK(fc);
2152	fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD);
2153	if (firewire_debug)
2154		dump_db(sc, ITX_CH + dmach);
2155	while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
2156		db = ((struct fwohcidb_tr *)(chunk->end))->db;
2157		stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
2158				>> OHCI_STATUS_SHIFT;
2159		db = ((struct fwohcidb_tr *)(chunk->start))->db;
2160		/* timestamp */
2161		count = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
2162				& OHCI_COUNT_MASK;
2163		if (stat == 0)
2164			break;
2165		STAILQ_REMOVE_HEAD(&it->stdma, link);
2166		switch (stat & FWOHCIEV_MASK){
2167		case FWOHCIEV_ACKCOMPL:
2168#if 0
2169			device_printf(fc->dev, "0x%08x\n", count);
2170#endif
2171			break;
2172		default:
2173			device_printf(fc->dev,
2174				"Isochronous transmit err %02x(%s)\n",
2175					stat, fwohcicode[stat & 0x1f]);
2176		}
2177		STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
2178		w++;
2179	}
2180	FW_GUNLOCK(fc);
2181	splx(s);
2182	if (w)
2183		wakeup(it);
2184}
2185
2186static void
2187fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
2188{
2189	struct firewire_comm *fc = &sc->fc;
2190	struct fwohcidb_tr *db_tr;
2191	struct fw_bulkxfer *chunk;
2192	struct fw_xferq *ir;
2193	uint32_t stat;
2194	int s, w = 0, ldesc;
2195
2196	ir = fc->ir[dmach];
2197	ldesc = sc->ir[dmach].ndesc - 1;
2198
2199#if 0
2200	dump_db(sc, dmach);
2201#endif
2202	s = splfw();
2203	if ((ir->flag & FWXFERQ_HANDLER) == 0)
2204		FW_GLOCK(fc);
2205	fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD);
2206	while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
2207		db_tr = (struct fwohcidb_tr *)chunk->end;
2208		stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res)
2209				>> OHCI_STATUS_SHIFT;
2210		if (stat == 0)
2211			break;
2212
2213		if (chunk->mbuf != NULL) {
2214			bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map,
2215						BUS_DMASYNC_POSTREAD);
2216			bus_dmamap_unload(sc->ir[dmach].dmat, db_tr->dma_map);
2217		} else if (ir->buf != NULL) {
2218			fwdma_sync_multiseg(ir->buf, chunk->poffset,
2219				ir->bnpacket, BUS_DMASYNC_POSTREAD);
2220		} else {
2221			/* XXX */
2222			printf("fwohci_rbuf_update: this shouldn't happend\n");
2223		}
2224
2225		STAILQ_REMOVE_HEAD(&ir->stdma, link);
2226		STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
2227		switch (stat & FWOHCIEV_MASK) {
2228		case FWOHCIEV_ACKCOMPL:
2229			chunk->resp = 0;
2230			break;
2231		default:
2232			chunk->resp = EINVAL;
2233			device_printf(fc->dev,
2234				"Isochronous receive err %02x(%s)\n",
2235					stat, fwohcicode[stat & 0x1f]);
2236		}
2237		w++;
2238	}
2239	if ((ir->flag & FWXFERQ_HANDLER) == 0)
2240		FW_GUNLOCK(fc);
2241	splx(s);
2242	if (w == 0)
2243		return;
2244
2245	if (ir->flag & FWXFERQ_HANDLER)
2246		ir->hand(ir);
2247	else
2248		wakeup(ir);
2249}
2250
2251void
2252dump_dma(struct fwohci_softc *sc, uint32_t ch)
2253{
2254	uint32_t off, cntl, stat, cmd, match;
2255
2256	if(ch == 0){
2257		off = OHCI_ATQOFF;
2258	}else if(ch == 1){
2259		off = OHCI_ATSOFF;
2260	}else if(ch == 2){
2261		off = OHCI_ARQOFF;
2262	}else if(ch == 3){
2263		off = OHCI_ARSOFF;
2264	}else if(ch < IRX_CH){
2265		off = OHCI_ITCTL(ch - ITX_CH);
2266	}else{
2267		off = OHCI_IRCTL(ch - IRX_CH);
2268	}
2269	cntl = stat = OREAD(sc, off);
2270	cmd = OREAD(sc, off + 0xc);
2271	match = OREAD(sc, off + 0x10);
2272
2273	device_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n",
2274		ch,
2275		cntl,
2276		cmd,
2277		match);
2278	stat &= 0xffff ;
2279	if (stat) {
2280		device_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
2281			ch,
2282			stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
2283			stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
2284			stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
2285			stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
2286			stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
2287			stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
2288			fwohcicode[stat & 0x1f],
2289			stat & 0x1f
2290		);
2291	}else{
2292		device_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch);
2293	}
2294}
2295
2296void
2297dump_db(struct fwohci_softc *sc, uint32_t ch)
2298{
2299	struct fwohci_dbch *dbch;
2300	struct fwohcidb_tr *cp = NULL, *pp, *np = NULL;
2301	struct fwohcidb *curr = NULL, *prev, *next = NULL;
2302	int idb, jdb;
2303	uint32_t cmd, off;
2304	if(ch == 0){
2305		off = OHCI_ATQOFF;
2306		dbch = &sc->atrq;
2307	}else if(ch == 1){
2308		off = OHCI_ATSOFF;
2309		dbch = &sc->atrs;
2310	}else if(ch == 2){
2311		off = OHCI_ARQOFF;
2312		dbch = &sc->arrq;
2313	}else if(ch == 3){
2314		off = OHCI_ARSOFF;
2315		dbch = &sc->arrs;
2316	}else if(ch < IRX_CH){
2317		off = OHCI_ITCTL(ch - ITX_CH);
2318		dbch = &sc->it[ch - ITX_CH];
2319	}else {
2320		off = OHCI_IRCTL(ch - IRX_CH);
2321		dbch = &sc->ir[ch - IRX_CH];
2322	}
2323	cmd = OREAD(sc, off + 0xc);
2324
2325	if( dbch->ndb == 0 ){
2326		device_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch);
2327		return;
2328	}
2329	pp = dbch->top;
2330	prev = pp->db;
2331	for(idb = 0 ; idb < dbch->ndb ; idb ++ ){
2332		cp = STAILQ_NEXT(pp, link);
2333		if(cp == NULL){
2334			curr = NULL;
2335			goto outdb;
2336		}
2337		np = STAILQ_NEXT(cp, link);
2338		for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){
2339			if ((cmd  & 0xfffffff0) == cp->bus_addr) {
2340				curr = cp->db;
2341				if(np != NULL){
2342					next = np->db;
2343				}else{
2344					next = NULL;
2345				}
2346				goto outdb;
2347			}
2348		}
2349		pp = STAILQ_NEXT(pp, link);
2350		if(pp == NULL){
2351			curr = NULL;
2352			goto outdb;
2353		}
2354		prev = pp->db;
2355	}
2356outdb:
2357	if( curr != NULL){
2358#if 0
2359		printf("Prev DB %d\n", ch);
2360		print_db(pp, prev, ch, dbch->ndesc);
2361#endif
2362		printf("Current DB %d\n", ch);
2363		print_db(cp, curr, ch, dbch->ndesc);
2364#if 0
2365		printf("Next DB %d\n", ch);
2366		print_db(np, next, ch, dbch->ndesc);
2367#endif
2368	}else{
2369		printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
2370	}
2371	return;
2372}
2373
2374void
2375print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db,
2376		uint32_t ch, uint32_t max)
2377{
2378	fwohcireg_t stat;
2379	int i, key;
2380	uint32_t cmd, res;
2381
2382	if(db == NULL){
2383		printf("No Descriptor is found\n");
2384		return;
2385	}
2386
2387	printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
2388		ch,
2389		"Current",
2390		"OP  ",
2391		"KEY",
2392		"INT",
2393		"BR ",
2394		"len",
2395		"Addr",
2396		"Depend",
2397		"Stat",
2398		"Cnt");
2399	for( i = 0 ; i <= max ; i ++){
2400		cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd);
2401		res = FWOHCI_DMA_READ(db[i].db.desc.res);
2402		key = cmd & OHCI_KEY_MASK;
2403		stat = res >> OHCI_STATUS_SHIFT;
2404#if defined(__DragonFly__) || __FreeBSD_version < 500000
2405		printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x",
2406				db_tr->bus_addr,
2407#else
2408		printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x",
2409				(uintmax_t)db_tr->bus_addr,
2410#endif
2411				dbcode[(cmd >> 28) & 0xf],
2412				dbkey[(cmd >> 24) & 0x7],
2413				dbcond[(cmd >> 20) & 0x3],
2414				dbcond[(cmd >> 18) & 0x3],
2415				cmd & OHCI_COUNT_MASK,
2416				FWOHCI_DMA_READ(db[i].db.desc.addr),
2417				FWOHCI_DMA_READ(db[i].db.desc.depend),
2418				stat,
2419				res & OHCI_COUNT_MASK);
2420		if(stat & 0xff00){
2421			printf(" %s%s%s%s%s%s %s(%x)\n",
2422				stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
2423				stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
2424				stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
2425				stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
2426				stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
2427				stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
2428				fwohcicode[stat & 0x1f],
2429				stat & 0x1f
2430			);
2431		}else{
2432			printf(" Nostat\n");
2433		}
2434		if(key == OHCI_KEY_ST2 ){
2435			printf("0x%08x 0x%08x 0x%08x 0x%08x\n",
2436				FWOHCI_DMA_READ(db[i+1].db.immed[0]),
2437				FWOHCI_DMA_READ(db[i+1].db.immed[1]),
2438				FWOHCI_DMA_READ(db[i+1].db.immed[2]),
2439				FWOHCI_DMA_READ(db[i+1].db.immed[3]));
2440		}
2441		if(key == OHCI_KEY_DEVICE){
2442			return;
2443		}
2444		if((cmd & OHCI_BRANCH_MASK)
2445				== OHCI_BRANCH_ALWAYS){
2446			return;
2447		}
2448		if((cmd & OHCI_CMD_MASK)
2449				== OHCI_OUTPUT_LAST){
2450			return;
2451		}
2452		if((cmd & OHCI_CMD_MASK)
2453				== OHCI_INPUT_LAST){
2454			return;
2455		}
2456		if(key == OHCI_KEY_ST2 ){
2457			i++;
2458		}
2459	}
2460	return;
2461}
2462
2463void
2464fwohci_ibr(struct firewire_comm *fc)
2465{
2466	struct fwohci_softc *sc;
2467	uint32_t fun;
2468
2469	device_printf(fc->dev, "Initiate bus reset\n");
2470	sc = (struct fwohci_softc *)fc;
2471
2472	/*
2473	 * Make sure our cached values from the config rom are
2474	 * initialised.
2475	 */
2476	OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
2477	OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
2478
2479	/*
2480	 * Set root hold-off bit so that non cyclemaster capable node
2481	 * shouldn't became the root node.
2482	 */
2483#if 1
2484	fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
2485	fun |= FW_PHY_IBR | FW_PHY_RHB;
2486	fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
2487#else	/* Short bus reset */
2488	fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
2489	fun |= FW_PHY_ISBR | FW_PHY_RHB;
2490	fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
2491#endif
2492}
2493
2494void
2495fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
2496{
2497	struct fwohcidb_tr *db_tr, *fdb_tr;
2498	struct fwohci_dbch *dbch;
2499	struct fwohcidb *db;
2500	struct fw_pkt *fp;
2501	struct fwohci_txpkthdr *ohcifp;
2502	unsigned short chtag;
2503	int idb;
2504
2505	FW_GLOCK_ASSERT(&sc->fc);
2506
2507	dbch = &sc->it[dmach];
2508	chtag = sc->it[dmach].xferq.flag & 0xff;
2509
2510	db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
2511	fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
2512/*
2513device_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr);
2514*/
2515	for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) {
2516		db = db_tr->db;
2517		fp = (struct fw_pkt *)db_tr->buf;
2518		ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed;
2519		ohcifp->mode.ld[0] = fp->mode.ld[0];
2520		ohcifp->mode.common.spd = 0 & 0x7;
2521		ohcifp->mode.stream.len = fp->mode.stream.len;
2522		ohcifp->mode.stream.chtag = chtag;
2523		ohcifp->mode.stream.tcode = 0xa;
2524#if BYTE_ORDER == BIG_ENDIAN
2525		FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]);
2526		FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]);
2527#endif
2528
2529		FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK);
2530		FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len);
2531		FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
2532#if 0 /* if bulkxfer->npackets changes */
2533		db[2].db.desc.cmd = OHCI_OUTPUT_LAST
2534			| OHCI_UPDATE
2535			| OHCI_BRANCH_ALWAYS;
2536		db[0].db.desc.depend =
2537			= db[dbch->ndesc - 1].db.desc.depend
2538			= STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc;
2539#else
2540		FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
2541		FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc);
2542#endif
2543		bulkxfer->end = (caddr_t)db_tr;
2544		db_tr = STAILQ_NEXT(db_tr, link);
2545	}
2546	db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
2547	FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf);
2548	FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf);
2549#if 0 /* if bulkxfer->npackets changes */
2550	db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
2551	/* OHCI 1.1 and above */
2552	db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
2553#endif
2554/*
2555	db_tr = (struct fwohcidb_tr *)bulkxfer->start;
2556	fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
2557device_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr);
2558*/
2559	return;
2560}
2561
2562static int
2563fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
2564								int poffset)
2565{
2566	struct fwohcidb *db = db_tr->db;
2567	struct fw_xferq *it;
2568	int err = 0;
2569
2570	it = &dbch->xferq;
2571	if(it->buf == 0){
2572		err = EINVAL;
2573		return err;
2574	}
2575	db_tr->buf = fwdma_v_addr(it->buf, poffset);
2576	db_tr->dbcnt = 3;
2577
2578	FWOHCI_DMA_WRITE(db[0].db.desc.cmd,
2579		OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8);
2580	FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0);
2581	bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed));
2582	FWOHCI_DMA_WRITE(db[2].db.desc.addr,
2583	fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t));
2584
2585	FWOHCI_DMA_WRITE(db[2].db.desc.cmd,
2586		OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS);
2587#if 1
2588	FWOHCI_DMA_WRITE(db[0].db.desc.res, 0);
2589	FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
2590#endif
2591	return 0;
2592}
2593
2594int
2595fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
2596		int poffset, struct fwdma_alloc *dummy_dma)
2597{
2598	struct fwohcidb *db = db_tr->db;
2599	struct fw_xferq *ir;
2600	int i, ldesc;
2601	bus_addr_t dbuf[2];
2602	int dsiz[2];
2603
2604	ir = &dbch->xferq;
2605	if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) {
2606		if (db_tr->buf == NULL) {
2607			db_tr->buf = fwdma_malloc_size(dbch->dmat,
2608			    &db_tr->dma_map, ir->psize, &dbuf[0],
2609			    BUS_DMA_NOWAIT);
2610			if (db_tr->buf == NULL)
2611				return(ENOMEM);
2612		}
2613		db_tr->dbcnt = 1;
2614		dsiz[0] = ir->psize;
2615		bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
2616			BUS_DMASYNC_PREREAD);
2617	} else {
2618		db_tr->dbcnt = 0;
2619		if (dummy_dma != NULL) {
2620			dsiz[db_tr->dbcnt] = sizeof(uint32_t);
2621			dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr;
2622		}
2623		dsiz[db_tr->dbcnt] = ir->psize;
2624		if (ir->buf != NULL) {
2625			db_tr->buf = fwdma_v_addr(ir->buf, poffset);
2626			dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset);
2627		}
2628		db_tr->dbcnt++;
2629	}
2630	for(i = 0 ; i < db_tr->dbcnt ; i++){
2631		FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]);
2632		FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]);
2633		if (ir->flag & FWXFERQ_STREAM) {
2634			FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE);
2635		}
2636		FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]);
2637	}
2638	ldesc = db_tr->dbcnt - 1;
2639	if (ir->flag & FWXFERQ_STREAM) {
2640		FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST);
2641	}
2642	FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS);
2643	return 0;
2644}
2645
2646
2647static int
2648fwohci_arcv_swap(struct fw_pkt *fp, int len)
2649{
2650	struct fw_pkt *fp0;
2651	uint32_t ld0;
2652	int slen, hlen;
2653#if BYTE_ORDER == BIG_ENDIAN
2654	int i;
2655#endif
2656
2657	ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]);
2658#if 0
2659	printf("ld0: x%08x\n", ld0);
2660#endif
2661	fp0 = (struct fw_pkt *)&ld0;
2662	/* determine length to swap */
2663	switch (fp0->mode.common.tcode) {
2664	case FWTCODE_RREQQ:
2665	case FWTCODE_WRES:
2666	case FWTCODE_WREQQ:
2667	case FWTCODE_RRESQ:
2668	case FWOHCITCODE_PHY:
2669		slen = 12;
2670		break;
2671	case FWTCODE_RREQB:
2672	case FWTCODE_WREQB:
2673	case FWTCODE_LREQ:
2674	case FWTCODE_RRESB:
2675	case FWTCODE_LRES:
2676		slen = 16;
2677		break;
2678	default:
2679		printf("Unknown tcode %d\n", fp0->mode.common.tcode);
2680		return(0);
2681	}
2682	hlen = tinfo[fp0->mode.common.tcode].hdr_len;
2683	if (hlen > len) {
2684		if (firewire_debug)
2685			printf("splitted header\n");
2686		return(-hlen);
2687	}
2688#if BYTE_ORDER == BIG_ENDIAN
2689	for(i = 0; i < slen/4; i ++)
2690		fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]);
2691#endif
2692	return(hlen);
2693}
2694
2695static int
2696fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp)
2697{
2698	struct tcode_info *info;
2699	int r;
2700
2701	info = &tinfo[fp->mode.common.tcode];
2702	r = info->hdr_len + sizeof(uint32_t);
2703	if ((info->flag & FWTI_BLOCK_ASY) != 0)
2704		r += roundup2(fp->mode.wreqb.len, sizeof(uint32_t));
2705
2706	if (r == sizeof(uint32_t)) {
2707		/* XXX */
2708		device_printf(sc->fc.dev, "Unknown tcode %d\n",
2709						fp->mode.common.tcode);
2710		return (-1);
2711	}
2712
2713	if (r > dbch->xferq.psize) {
2714		device_printf(sc->fc.dev, "Invalid packet length %d\n", r);
2715		return (-1);
2716		/* panic ? */
2717	}
2718
2719	return r;
2720}
2721
2722static void
2723fwohci_arcv_free_buf(struct fwohci_softc *sc, struct fwohci_dbch *dbch,
2724    struct fwohcidb_tr *db_tr, uint32_t off, int wake)
2725{
2726	struct fwohcidb *db = &db_tr->db[0];
2727
2728	FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf);
2729	FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize);
2730	FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1);
2731	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREWRITE);
2732	dbch->bottom = db_tr;
2733
2734	if (wake)
2735		OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
2736}
2737
2738static void
2739fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
2740{
2741	struct fwohcidb_tr *db_tr;
2742	struct iovec vec[2];
2743	struct fw_pkt pktbuf;
2744	int nvec;
2745	struct fw_pkt *fp;
2746	uint8_t *ld;
2747	uint32_t stat, off, status, event;
2748	u_int spd;
2749	int len, plen, hlen, pcnt, offset;
2750	int s;
2751	caddr_t buf;
2752	int resCount;
2753
2754	if(&sc->arrq == dbch){
2755		off = OHCI_ARQOFF;
2756	}else if(&sc->arrs == dbch){
2757		off = OHCI_ARSOFF;
2758	}else{
2759		return;
2760	}
2761
2762	s = splfw();
2763	db_tr = dbch->top;
2764	pcnt = 0;
2765	/* XXX we cannot handle a packet which lies in more than two buf */
2766	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTREAD);
2767	fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_POSTWRITE);
2768	status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT;
2769	resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK;
2770	while (status & OHCI_CNTL_DMA_ACTIVE) {
2771#if 0
2772
2773		if (off == OHCI_ARQOFF)
2774			printf("buf 0x%08x, status 0x%04x, resCount 0x%04x\n",
2775			    db_tr->bus_addr, status, resCount);
2776#endif
2777		len = dbch->xferq.psize - resCount;
2778		ld = (uint8_t *)db_tr->buf;
2779		if (dbch->pdb_tr == NULL) {
2780			len -= dbch->buf_offset;
2781			ld += dbch->buf_offset;
2782		}
2783		if (len > 0)
2784			bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
2785					BUS_DMASYNC_POSTREAD);
2786		while (len > 0 ) {
2787			if (count >= 0 && count-- == 0)
2788				goto out;
2789			if(dbch->pdb_tr != NULL){
2790				/* we have a fragment in previous buffer */
2791				int rlen;
2792
2793				offset = dbch->buf_offset;
2794				if (offset < 0)
2795					offset = - offset;
2796				buf = dbch->pdb_tr->buf + offset;
2797				rlen = dbch->xferq.psize - offset;
2798				if (firewire_debug)
2799					printf("rlen=%d, offset=%d\n",
2800						rlen, dbch->buf_offset);
2801				if (dbch->buf_offset < 0) {
2802					/* splitted in header, pull up */
2803					char *p;
2804
2805					p = (char *)&pktbuf;
2806					bcopy(buf, p, rlen);
2807					p += rlen;
2808					/* this must be too long but harmless */
2809					rlen = sizeof(pktbuf) - rlen;
2810					if (rlen < 0)
2811						printf("why rlen < 0\n");
2812					bcopy(db_tr->buf, p, rlen);
2813					ld += rlen;
2814					len -= rlen;
2815					hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf));
2816					if (hlen <= 0) {
2817						printf("hlen should be positive.");
2818						goto err;
2819					}
2820					offset = sizeof(pktbuf);
2821					vec[0].iov_base = (char *)&pktbuf;
2822					vec[0].iov_len = offset;
2823				} else {
2824					/* splitted in payload */
2825					offset = rlen;
2826					vec[0].iov_base = buf;
2827					vec[0].iov_len = rlen;
2828				}
2829				fp=(struct fw_pkt *)vec[0].iov_base;
2830				nvec = 1;
2831			} else {
2832				/* no fragment in previous buffer */
2833				fp=(struct fw_pkt *)ld;
2834				hlen = fwohci_arcv_swap(fp, len);
2835				if (hlen == 0)
2836					goto err;
2837				if (hlen < 0) {
2838					dbch->pdb_tr = db_tr;
2839					dbch->buf_offset = - dbch->buf_offset;
2840					/* sanity check */
2841					if (resCount != 0)  {
2842						printf("resCount=%d hlen=%d\n",
2843						    resCount, hlen);
2844						    goto err;
2845					}
2846					goto out;
2847				}
2848				offset = 0;
2849				nvec = 0;
2850			}
2851			plen = fwohci_get_plen(sc, dbch, fp) - offset;
2852			if (plen < 0) {
2853				/* minimum header size + trailer
2854				= sizeof(fw_pkt) so this shouldn't happens */
2855				printf("plen(%d) is negative! offset=%d\n",
2856				    plen, offset);
2857				goto err;
2858			}
2859			if (plen > 0) {
2860				len -= plen;
2861				if (len < 0) {
2862					dbch->pdb_tr = db_tr;
2863					if (firewire_debug)
2864						printf("splitted payload\n");
2865					/* sanity check */
2866					if (resCount != 0)  {
2867						printf("resCount=%d plen=%d"
2868						    " len=%d\n",
2869						    resCount, plen, len);
2870						goto err;
2871					}
2872					goto out;
2873				}
2874				vec[nvec].iov_base = ld;
2875				vec[nvec].iov_len = plen;
2876				nvec ++;
2877				ld += plen;
2878			}
2879			dbch->buf_offset = ld - (uint8_t *)db_tr->buf;
2880			if (nvec == 0)
2881				printf("nvec == 0\n");
2882
2883/* DMA result-code will be written at the tail of packet */
2884			stat = FWOHCI_DMA_READ(*(uint32_t *)(ld - sizeof(struct fwohci_trailer)));
2885#if 0
2886			printf("plen: %d, stat %x\n",
2887			    plen ,stat);
2888#endif
2889			spd = (stat >> 21) & 0x3;
2890			event = (stat >> 16) & 0x1f;
2891			switch (event) {
2892			case FWOHCIEV_ACKPEND:
2893#if 0
2894				printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode);
2895#endif
2896				/* fall through */
2897			case FWOHCIEV_ACKCOMPL:
2898			{
2899				struct fw_rcv_buf rb;
2900
2901				if ((vec[nvec-1].iov_len -=
2902					sizeof(struct fwohci_trailer)) == 0)
2903					nvec--;
2904				rb.fc = &sc->fc;
2905				rb.vec = vec;
2906				rb.nvec = nvec;
2907				rb.spd = spd;
2908				fw_rcv(&rb);
2909				break;
2910			}
2911			case FWOHCIEV_BUSRST:
2912				if ((sc->fc.status != FWBUSRESET) &&
2913				    (sc->fc.status != FWBUSINIT))
2914					printf("got BUSRST packet!?\n");
2915				break;
2916			default:
2917				device_printf(sc->fc.dev,
2918				    "Async DMA Receive error err=%02x %s"
2919				    " plen=%d offset=%d len=%d status=0x%08x"
2920				    " tcode=0x%x, stat=0x%08x\n",
2921				    event, fwohcicode[event], plen,
2922				    dbch->buf_offset, len,
2923				    OREAD(sc, OHCI_DMACTL(off)),
2924				    fp->mode.common.tcode, stat);
2925#if 1 /* XXX */
2926				goto err;
2927#endif
2928				break;
2929			}
2930			pcnt ++;
2931			if (dbch->pdb_tr != NULL) {
2932				fwohci_arcv_free_buf(sc, dbch, dbch->pdb_tr,
2933				    off, 1);
2934				dbch->pdb_tr = NULL;
2935			}
2936
2937		}
2938out:
2939		if (resCount == 0) {
2940			/* done on this buffer */
2941			if (dbch->pdb_tr == NULL) {
2942				fwohci_arcv_free_buf(sc, dbch, db_tr, off, 1);
2943				dbch->buf_offset = 0;
2944			} else
2945				if (dbch->pdb_tr != db_tr)
2946					printf("pdb_tr != db_tr\n");
2947			db_tr = STAILQ_NEXT(db_tr, link);
2948			status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
2949						>> OHCI_STATUS_SHIFT;
2950			resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
2951						& OHCI_COUNT_MASK;
2952			/* XXX check buffer overrun */
2953			dbch->top = db_tr;
2954		} else {
2955			dbch->buf_offset = dbch->xferq.psize - resCount;
2956			break;
2957		}
2958		/* XXX make sure DMA is not dead */
2959	}
2960#if 0
2961	if (pcnt < 1)
2962		printf("fwohci_arcv: no packets\n");
2963#endif
2964	splx(s);
2965	return;
2966
2967err:
2968	device_printf(sc->fc.dev, "AR DMA status=%x, ",
2969					OREAD(sc, OHCI_DMACTL(off)));
2970	dbch->pdb_tr = NULL;
2971	/* skip until resCount != 0 */
2972	printf(" skip buffer");
2973	while (resCount == 0) {
2974		printf(" #");
2975		fwohci_arcv_free_buf(sc, dbch, db_tr, off, 0);
2976		db_tr = STAILQ_NEXT(db_tr, link);
2977		resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
2978						& OHCI_COUNT_MASK;
2979	} while (resCount == 0)
2980	printf(" done\n");
2981	dbch->top = db_tr;
2982	dbch->buf_offset = dbch->xferq.psize - resCount;
2983	OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
2984	splx(s);
2985}
2986