1235783Skib/*
2235783Skib * Copyright �� 2006-2007 Intel Corporation
3235783Skib *
4235783Skib * Permission is hereby granted, free of charge, to any person obtaining a
5235783Skib * copy of this software and associated documentation files (the "Software"),
6235783Skib * to deal in the Software without restriction, including without limitation
7235783Skib * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8235783Skib * and/or sell copies of the Software, and to permit persons to whom the
9235783Skib * Software is furnished to do so, subject to the following conditions:
10235783Skib *
11235783Skib * The above copyright notice and this permission notice (including the next
12235783Skib * paragraph) shall be included in all copies or substantial portions of the
13235783Skib * Software.
14235783Skib *
15235783Skib * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16235783Skib * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17235783Skib * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18235783Skib * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19235783Skib * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20235783Skib * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21235783Skib * DEALINGS IN THE SOFTWARE.
22235783Skib *
23235783Skib * Authors:
24235783Skib *	Eric Anholt <eric@anholt.net>
25235783Skib *
26235783Skib * $FreeBSD$
27235783Skib */
28235783Skib
29235783Skib/**
30235783Skib * @file SDVO command definitions and structures.
31235783Skib */
32235783Skib
33235783Skib#define SDVO_OUTPUT_FIRST   (0)
34235783Skib#define SDVO_OUTPUT_TMDS0   (1 << 0)
35235783Skib#define SDVO_OUTPUT_RGB0    (1 << 1)
36235783Skib#define SDVO_OUTPUT_CVBS0   (1 << 2)
37235783Skib#define SDVO_OUTPUT_SVID0   (1 << 3)
38235783Skib#define SDVO_OUTPUT_YPRPB0  (1 << 4)
39235783Skib#define SDVO_OUTPUT_SCART0  (1 << 5)
40235783Skib#define SDVO_OUTPUT_LVDS0   (1 << 6)
41235783Skib#define SDVO_OUTPUT_TMDS1   (1 << 8)
42235783Skib#define SDVO_OUTPUT_RGB1    (1 << 9)
43235783Skib#define SDVO_OUTPUT_CVBS1   (1 << 10)
44235783Skib#define SDVO_OUTPUT_SVID1   (1 << 11)
45235783Skib#define SDVO_OUTPUT_YPRPB1  (1 << 12)
46235783Skib#define SDVO_OUTPUT_SCART1  (1 << 13)
47235783Skib#define SDVO_OUTPUT_LVDS1   (1 << 14)
48235783Skib#define SDVO_OUTPUT_LAST    (14)
49235783Skib
50235783Skibstruct intel_sdvo_caps {
51235783Skib	u8 vendor_id;
52235783Skib	u8 device_id;
53235783Skib	u8 device_rev_id;
54235783Skib	u8 sdvo_version_major;
55235783Skib	u8 sdvo_version_minor;
56235783Skib	unsigned int sdvo_inputs_mask:2;
57235783Skib	unsigned int smooth_scaling:1;
58235783Skib	unsigned int sharp_scaling:1;
59235783Skib	unsigned int up_scaling:1;
60235783Skib	unsigned int down_scaling:1;
61235783Skib	unsigned int stall_support:1;
62235783Skib	unsigned int pad:1;
63235783Skib	u16 output_flags;
64235783Skib} __attribute__((packed));
65235783Skib
66287496Sbapt/* Note: SDVO detailed timing flags match EDID misc flags. */
67287496Sbapt#define DTD_FLAG_HSYNC_POSITIVE (1 << 1)
68287496Sbapt#define DTD_FLAG_VSYNC_POSITIVE (1 << 2)
69287496Sbapt#define DTD_FLAG_INTERLACE	(1 << 7)
70287496Sbapt
71235783Skib/** This matches the EDID DTD structure, more or less */
72235783Skibstruct intel_sdvo_dtd {
73235783Skib	struct {
74235783Skib		u16 clock;	/**< pixel clock, in 10kHz units */
75235783Skib		u8 h_active;	/**< lower 8 bits (pixels) */
76235783Skib		u8 h_blank;	/**< lower 8 bits (pixels) */
77235783Skib		u8 h_high;	/**< upper 4 bits each h_active, h_blank */
78235783Skib		u8 v_active;	/**< lower 8 bits (lines) */
79235783Skib		u8 v_blank;	/**< lower 8 bits (lines) */
80235783Skib		u8 v_high;	/**< upper 4 bits each v_active, v_blank */
81235783Skib	} part1;
82235783Skib
83235783Skib	struct {
84235783Skib		u8 h_sync_off;	/**< lower 8 bits, from hblank start */
85235783Skib		u8 h_sync_width;	/**< lower 8 bits (pixels) */
86235783Skib		/** lower 4 bits each vsync offset, vsync width */
87235783Skib		u8 v_sync_off_width;
88235783Skib		/**
89235783Skib		* 2 high bits of hsync offset, 2 high bits of hsync width,
90235783Skib		* bits 4-5 of vsync offset, and 2 high bits of vsync width.
91235783Skib		*/
92235783Skib		u8 sync_off_width_high;
93235783Skib		u8 dtd_flags;
94235783Skib		u8 sdvo_flags;
95235783Skib		/** bits 6-7 of vsync offset at bits 6-7 */
96235783Skib		u8 v_sync_off_high;
97235783Skib		u8 reserved;
98235783Skib	} part2;
99235783Skib} __attribute__((packed));
100235783Skib
101235783Skibstruct intel_sdvo_pixel_clock_range {
102235783Skib	u16 min;	/**< pixel clock, in 10kHz units */
103235783Skib	u16 max;	/**< pixel clock, in 10kHz units */
104235783Skib} __attribute__((packed));
105235783Skib
106235783Skibstruct intel_sdvo_preferred_input_timing_args {
107235783Skib	u16 clock;
108235783Skib	u16 width;
109235783Skib	u16 height;
110235783Skib	u8	interlace:1;
111235783Skib	u8	scaled:1;
112235783Skib	u8	pad:6;
113235783Skib} __attribute__((packed));
114235783Skib
115235783Skib/* I2C registers for SDVO */
116235783Skib#define SDVO_I2C_ARG_0				0x07
117235783Skib#define SDVO_I2C_ARG_1				0x06
118235783Skib#define SDVO_I2C_ARG_2				0x05
119235783Skib#define SDVO_I2C_ARG_3				0x04
120235783Skib#define SDVO_I2C_ARG_4				0x03
121235783Skib#define SDVO_I2C_ARG_5				0x02
122235783Skib#define SDVO_I2C_ARG_6				0x01
123235783Skib#define SDVO_I2C_ARG_7				0x00
124235783Skib#define SDVO_I2C_OPCODE				0x08
125235783Skib#define SDVO_I2C_CMD_STATUS			0x09
126235783Skib#define SDVO_I2C_RETURN_0			0x0a
127235783Skib#define SDVO_I2C_RETURN_1			0x0b
128235783Skib#define SDVO_I2C_RETURN_2			0x0c
129235783Skib#define SDVO_I2C_RETURN_3			0x0d
130235783Skib#define SDVO_I2C_RETURN_4			0x0e
131235783Skib#define SDVO_I2C_RETURN_5			0x0f
132235783Skib#define SDVO_I2C_RETURN_6			0x10
133235783Skib#define SDVO_I2C_RETURN_7			0x11
134235783Skib#define SDVO_I2C_VENDOR_BEGIN			0x20
135235783Skib
136235783Skib/* Status results */
137235783Skib#define SDVO_CMD_STATUS_POWER_ON		0x0
138235783Skib#define SDVO_CMD_STATUS_SUCCESS			0x1
139235783Skib#define SDVO_CMD_STATUS_NOTSUPP			0x2
140235783Skib#define SDVO_CMD_STATUS_INVALID_ARG		0x3
141235783Skib#define SDVO_CMD_STATUS_PENDING			0x4
142235783Skib#define SDVO_CMD_STATUS_TARGET_NOT_SPECIFIED	0x5
143235783Skib#define SDVO_CMD_STATUS_SCALING_NOT_SUPP	0x6
144235783Skib
145235783Skib/* SDVO commands, argument/result registers */
146235783Skib
147235783Skib#define SDVO_CMD_RESET					0x01
148235783Skib
149235783Skib/** Returns a struct intel_sdvo_caps */
150235783Skib#define SDVO_CMD_GET_DEVICE_CAPS			0x02
151235783Skib
152235783Skib#define SDVO_CMD_GET_FIRMWARE_REV			0x86
153235783Skib# define SDVO_DEVICE_FIRMWARE_MINOR			SDVO_I2C_RETURN_0
154235783Skib# define SDVO_DEVICE_FIRMWARE_MAJOR			SDVO_I2C_RETURN_1
155235783Skib# define SDVO_DEVICE_FIRMWARE_PATCH			SDVO_I2C_RETURN_2
156235783Skib
157235783Skib/**
158235783Skib * Reports which inputs are trained (managed to sync).
159235783Skib *
160235783Skib * Devices must have trained within 2 vsyncs of a mode change.
161235783Skib */
162235783Skib#define SDVO_CMD_GET_TRAINED_INPUTS			0x03
163235783Skibstruct intel_sdvo_get_trained_inputs_response {
164235783Skib	unsigned int input0_trained:1;
165235783Skib	unsigned int input1_trained:1;
166235783Skib	unsigned int pad:6;
167235783Skib} __attribute__((packed));
168235783Skib
169235783Skib/** Returns a struct intel_sdvo_output_flags of active outputs. */
170235783Skib#define SDVO_CMD_GET_ACTIVE_OUTPUTS			0x04
171235783Skib
172235783Skib/**
173235783Skib * Sets the current set of active outputs.
174235783Skib *
175235783Skib * Takes a struct intel_sdvo_output_flags.  Must be preceded by a SET_IN_OUT_MAP
176235783Skib * on multi-output devices.
177235783Skib */
178235783Skib#define SDVO_CMD_SET_ACTIVE_OUTPUTS			0x05
179235783Skib
180235783Skib/**
181235783Skib * Returns the current mapping of SDVO inputs to outputs on the device.
182235783Skib *
183235783Skib * Returns two struct intel_sdvo_output_flags structures.
184235783Skib */
185235783Skib#define SDVO_CMD_GET_IN_OUT_MAP				0x06
186235783Skibstruct intel_sdvo_in_out_map {
187235783Skib	u16 in0, in1;
188235783Skib};
189235783Skib
190235783Skib/**
191235783Skib * Sets the current mapping of SDVO inputs to outputs on the device.
192235783Skib *
193235783Skib * Takes two struct i380_sdvo_output_flags structures.
194235783Skib */
195235783Skib#define SDVO_CMD_SET_IN_OUT_MAP				0x07
196235783Skib
197235783Skib/**
198235783Skib * Returns a struct intel_sdvo_output_flags of attached displays.
199235783Skib */
200235783Skib#define SDVO_CMD_GET_ATTACHED_DISPLAYS			0x0b
201235783Skib
202235783Skib/**
203235783Skib * Returns a struct intel_sdvo_ouptut_flags of displays supporting hot plugging.
204235783Skib */
205235783Skib#define SDVO_CMD_GET_HOT_PLUG_SUPPORT			0x0c
206235783Skib
207235783Skib/**
208235783Skib * Takes a struct intel_sdvo_output_flags.
209235783Skib */
210235783Skib#define SDVO_CMD_SET_ACTIVE_HOT_PLUG			0x0d
211235783Skib
212235783Skib/**
213235783Skib * Returns a struct intel_sdvo_output_flags of displays with hot plug
214235783Skib * interrupts enabled.
215235783Skib */
216235783Skib#define SDVO_CMD_GET_ACTIVE_HOT_PLUG			0x0e
217235783Skib
218235783Skib#define SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE		0x0f
219235783Skibstruct intel_sdvo_get_interrupt_event_source_response {
220235783Skib	u16 interrupt_status;
221235783Skib	unsigned int ambient_light_interrupt:1;
222235783Skib	unsigned int hdmi_audio_encrypt_change:1;
223235783Skib	unsigned int pad:6;
224235783Skib} __attribute__((packed));
225235783Skib
226235783Skib/**
227235783Skib * Selects which input is affected by future input commands.
228235783Skib *
229235783Skib * Commands affected include SET_INPUT_TIMINGS_PART[12],
230235783Skib * GET_INPUT_TIMINGS_PART[12], GET_PREFERRED_INPUT_TIMINGS_PART[12],
231235783Skib * GET_INPUT_PIXEL_CLOCK_RANGE, and CREATE_PREFERRED_INPUT_TIMINGS.
232235783Skib */
233235783Skib#define SDVO_CMD_SET_TARGET_INPUT			0x10
234235783Skibstruct intel_sdvo_set_target_input_args {
235235783Skib	unsigned int target_1:1;
236235783Skib	unsigned int pad:7;
237235783Skib} __attribute__((packed));
238235783Skib
239235783Skib/**
240235783Skib * Takes a struct intel_sdvo_output_flags of which outputs are targeted by
241235783Skib * future output commands.
242235783Skib *
243235783Skib * Affected commands inclue SET_OUTPUT_TIMINGS_PART[12],
244235783Skib * GET_OUTPUT_TIMINGS_PART[12], and GET_OUTPUT_PIXEL_CLOCK_RANGE.
245235783Skib */
246235783Skib#define SDVO_CMD_SET_TARGET_OUTPUT			0x11
247235783Skib
248235783Skib#define SDVO_CMD_GET_INPUT_TIMINGS_PART1		0x12
249235783Skib#define SDVO_CMD_GET_INPUT_TIMINGS_PART2		0x13
250235783Skib#define SDVO_CMD_SET_INPUT_TIMINGS_PART1		0x14
251235783Skib#define SDVO_CMD_SET_INPUT_TIMINGS_PART2		0x15
252235783Skib#define SDVO_CMD_SET_OUTPUT_TIMINGS_PART1		0x16
253235783Skib#define SDVO_CMD_SET_OUTPUT_TIMINGS_PART2		0x17
254235783Skib#define SDVO_CMD_GET_OUTPUT_TIMINGS_PART1		0x18
255235783Skib#define SDVO_CMD_GET_OUTPUT_TIMINGS_PART2		0x19
256235783Skib/* Part 1 */
257235783Skib# define SDVO_DTD_CLOCK_LOW				SDVO_I2C_ARG_0
258235783Skib# define SDVO_DTD_CLOCK_HIGH				SDVO_I2C_ARG_1
259235783Skib# define SDVO_DTD_H_ACTIVE				SDVO_I2C_ARG_2
260235783Skib# define SDVO_DTD_H_BLANK				SDVO_I2C_ARG_3
261235783Skib# define SDVO_DTD_H_HIGH				SDVO_I2C_ARG_4
262235783Skib# define SDVO_DTD_V_ACTIVE				SDVO_I2C_ARG_5
263235783Skib# define SDVO_DTD_V_BLANK				SDVO_I2C_ARG_6
264235783Skib# define SDVO_DTD_V_HIGH				SDVO_I2C_ARG_7
265235783Skib/* Part 2 */
266235783Skib# define SDVO_DTD_HSYNC_OFF				SDVO_I2C_ARG_0
267235783Skib# define SDVO_DTD_HSYNC_WIDTH				SDVO_I2C_ARG_1
268235783Skib# define SDVO_DTD_VSYNC_OFF_WIDTH			SDVO_I2C_ARG_2
269235783Skib# define SDVO_DTD_SYNC_OFF_WIDTH_HIGH			SDVO_I2C_ARG_3
270235783Skib# define SDVO_DTD_DTD_FLAGS				SDVO_I2C_ARG_4
271235783Skib# define SDVO_DTD_DTD_FLAG_INTERLACED				(1 << 7)
272235783Skib# define SDVO_DTD_DTD_FLAG_STEREO_MASK				(3 << 5)
273235783Skib# define SDVO_DTD_DTD_FLAG_INPUT_MASK				(3 << 3)
274235783Skib# define SDVO_DTD_DTD_FLAG_SYNC_MASK				(3 << 1)
275235783Skib# define SDVO_DTD_SDVO_FLAS				SDVO_I2C_ARG_5
276235783Skib# define SDVO_DTD_SDVO_FLAG_STALL				(1 << 7)
277235783Skib# define SDVO_DTD_SDVO_FLAG_CENTERED				(0 << 6)
278235783Skib# define SDVO_DTD_SDVO_FLAG_UPPER_LEFT				(1 << 6)
279235783Skib# define SDVO_DTD_SDVO_FLAG_SCALING_MASK			(3 << 4)
280235783Skib# define SDVO_DTD_SDVO_FLAG_SCALING_NONE			(0 << 4)
281235783Skib# define SDVO_DTD_SDVO_FLAG_SCALING_SHARP			(1 << 4)
282235783Skib# define SDVO_DTD_SDVO_FLAG_SCALING_SMOOTH			(2 << 4)
283235783Skib# define SDVO_DTD_VSYNC_OFF_HIGH			SDVO_I2C_ARG_6
284235783Skib
285235783Skib/**
286235783Skib * Generates a DTD based on the given width, height, and flags.
287235783Skib *
288235783Skib * This will be supported by any device supporting scaling or interlaced
289235783Skib * modes.
290235783Skib */
291235783Skib#define SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING		0x1a
292235783Skib# define SDVO_PREFERRED_INPUT_TIMING_CLOCK_LOW		SDVO_I2C_ARG_0
293235783Skib# define SDVO_PREFERRED_INPUT_TIMING_CLOCK_HIGH		SDVO_I2C_ARG_1
294235783Skib# define SDVO_PREFERRED_INPUT_TIMING_WIDTH_LOW		SDVO_I2C_ARG_2
295235783Skib# define SDVO_PREFERRED_INPUT_TIMING_WIDTH_HIGH		SDVO_I2C_ARG_3
296235783Skib# define SDVO_PREFERRED_INPUT_TIMING_HEIGHT_LOW		SDVO_I2C_ARG_4
297235783Skib# define SDVO_PREFERRED_INPUT_TIMING_HEIGHT_HIGH	SDVO_I2C_ARG_5
298235783Skib# define SDVO_PREFERRED_INPUT_TIMING_FLAGS		SDVO_I2C_ARG_6
299235783Skib# define SDVO_PREFERRED_INPUT_TIMING_FLAGS_INTERLACED		(1 << 0)
300235783Skib# define SDVO_PREFERRED_INPUT_TIMING_FLAGS_SCALED		(1 << 1)
301235783Skib
302235783Skib#define SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1	0x1b
303235783Skib#define SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2	0x1c
304235783Skib
305235783Skib/** Returns a struct intel_sdvo_pixel_clock_range */
306235783Skib#define SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE		0x1d
307235783Skib/** Returns a struct intel_sdvo_pixel_clock_range */
308235783Skib#define SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE		0x1e
309235783Skib
310235783Skib/** Returns a byte bitfield containing SDVO_CLOCK_RATE_MULT_* flags */
311235783Skib#define SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS		0x1f
312235783Skib
313235783Skib/** Returns a byte containing a SDVO_CLOCK_RATE_MULT_* flag */
314235783Skib#define SDVO_CMD_GET_CLOCK_RATE_MULT			0x20
315235783Skib/** Takes a byte containing a SDVO_CLOCK_RATE_MULT_* flag */
316235783Skib#define SDVO_CMD_SET_CLOCK_RATE_MULT			0x21
317235783Skib# define SDVO_CLOCK_RATE_MULT_1X				(1 << 0)
318235783Skib# define SDVO_CLOCK_RATE_MULT_2X				(1 << 1)
319235783Skib# define SDVO_CLOCK_RATE_MULT_4X				(1 << 3)
320235783Skib
321235783Skib#define SDVO_CMD_GET_SUPPORTED_TV_FORMATS		0x27
322235783Skib/** 6 bytes of bit flags for TV formats shared by all TV format functions */
323235783Skibstruct intel_sdvo_tv_format {
324235783Skib	unsigned int ntsc_m:1;
325235783Skib	unsigned int ntsc_j:1;
326235783Skib	unsigned int ntsc_443:1;
327235783Skib	unsigned int pal_b:1;
328235783Skib	unsigned int pal_d:1;
329235783Skib	unsigned int pal_g:1;
330235783Skib	unsigned int pal_h:1;
331235783Skib	unsigned int pal_i:1;
332235783Skib
333235783Skib	unsigned int pal_m:1;
334235783Skib	unsigned int pal_n:1;
335235783Skib	unsigned int pal_nc:1;
336235783Skib	unsigned int pal_60:1;
337235783Skib	unsigned int secam_b:1;
338235783Skib	unsigned int secam_d:1;
339235783Skib	unsigned int secam_g:1;
340235783Skib	unsigned int secam_k:1;
341235783Skib
342235783Skib	unsigned int secam_k1:1;
343235783Skib	unsigned int secam_l:1;
344235783Skib	unsigned int secam_60:1;
345235783Skib	unsigned int hdtv_std_smpte_240m_1080i_59:1;
346235783Skib	unsigned int hdtv_std_smpte_240m_1080i_60:1;
347235783Skib	unsigned int hdtv_std_smpte_260m_1080i_59:1;
348235783Skib	unsigned int hdtv_std_smpte_260m_1080i_60:1;
349235783Skib	unsigned int hdtv_std_smpte_274m_1080i_50:1;
350235783Skib
351235783Skib	unsigned int hdtv_std_smpte_274m_1080i_59:1;
352235783Skib	unsigned int hdtv_std_smpte_274m_1080i_60:1;
353235783Skib	unsigned int hdtv_std_smpte_274m_1080p_23:1;
354235783Skib	unsigned int hdtv_std_smpte_274m_1080p_24:1;
355235783Skib	unsigned int hdtv_std_smpte_274m_1080p_25:1;
356235783Skib	unsigned int hdtv_std_smpte_274m_1080p_29:1;
357235783Skib	unsigned int hdtv_std_smpte_274m_1080p_30:1;
358235783Skib	unsigned int hdtv_std_smpte_274m_1080p_50:1;
359235783Skib
360235783Skib	unsigned int hdtv_std_smpte_274m_1080p_59:1;
361235783Skib	unsigned int hdtv_std_smpte_274m_1080p_60:1;
362235783Skib	unsigned int hdtv_std_smpte_295m_1080i_50:1;
363235783Skib	unsigned int hdtv_std_smpte_295m_1080p_50:1;
364235783Skib	unsigned int hdtv_std_smpte_296m_720p_59:1;
365235783Skib	unsigned int hdtv_std_smpte_296m_720p_60:1;
366235783Skib	unsigned int hdtv_std_smpte_296m_720p_50:1;
367235783Skib	unsigned int hdtv_std_smpte_293m_480p_59:1;
368235783Skib
369235783Skib	unsigned int hdtv_std_smpte_170m_480i_59:1;
370235783Skib	unsigned int hdtv_std_iturbt601_576i_50:1;
371235783Skib	unsigned int hdtv_std_iturbt601_576p_50:1;
372235783Skib	unsigned int hdtv_std_eia_7702a_480i_60:1;
373235783Skib	unsigned int hdtv_std_eia_7702a_480p_60:1;
374235783Skib	unsigned int pad:3;
375235783Skib} __attribute__((packed));
376235783Skib
377235783Skib#define SDVO_CMD_GET_TV_FORMAT				0x28
378235783Skib
379235783Skib#define SDVO_CMD_SET_TV_FORMAT				0x29
380235783Skib
381235783Skib/** Returns the resolutiosn that can be used with the given TV format */
382235783Skib#define SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT		0x83
383235783Skibstruct intel_sdvo_sdtv_resolution_request {
384235783Skib	unsigned int ntsc_m:1;
385235783Skib	unsigned int ntsc_j:1;
386235783Skib	unsigned int ntsc_443:1;
387235783Skib	unsigned int pal_b:1;
388235783Skib	unsigned int pal_d:1;
389235783Skib	unsigned int pal_g:1;
390235783Skib	unsigned int pal_h:1;
391235783Skib	unsigned int pal_i:1;
392235783Skib
393235783Skib	unsigned int pal_m:1;
394235783Skib	unsigned int pal_n:1;
395235783Skib	unsigned int pal_nc:1;
396235783Skib	unsigned int pal_60:1;
397235783Skib	unsigned int secam_b:1;
398235783Skib	unsigned int secam_d:1;
399235783Skib	unsigned int secam_g:1;
400235783Skib	unsigned int secam_k:1;
401235783Skib
402235783Skib	unsigned int secam_k1:1;
403235783Skib	unsigned int secam_l:1;
404235783Skib	unsigned int secam_60:1;
405235783Skib	unsigned int pad:5;
406235783Skib} __attribute__((packed));
407235783Skib
408235783Skibstruct intel_sdvo_sdtv_resolution_reply {
409235783Skib	unsigned int res_320x200:1;
410235783Skib	unsigned int res_320x240:1;
411235783Skib	unsigned int res_400x300:1;
412235783Skib	unsigned int res_640x350:1;
413235783Skib	unsigned int res_640x400:1;
414235783Skib	unsigned int res_640x480:1;
415235783Skib	unsigned int res_704x480:1;
416235783Skib	unsigned int res_704x576:1;
417235783Skib
418235783Skib	unsigned int res_720x350:1;
419235783Skib	unsigned int res_720x400:1;
420235783Skib	unsigned int res_720x480:1;
421235783Skib	unsigned int res_720x540:1;
422235783Skib	unsigned int res_720x576:1;
423235783Skib	unsigned int res_768x576:1;
424235783Skib	unsigned int res_800x600:1;
425235783Skib	unsigned int res_832x624:1;
426235783Skib
427235783Skib	unsigned int res_920x766:1;
428235783Skib	unsigned int res_1024x768:1;
429235783Skib	unsigned int res_1280x1024:1;
430235783Skib	unsigned int pad:5;
431235783Skib} __attribute__((packed));
432235783Skib
433235783Skib/* Get supported resolution with squire pixel aspect ratio that can be
434235783Skib   scaled for the requested HDTV format */
435235783Skib#define SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT		0x85
436235783Skib
437235783Skibstruct intel_sdvo_hdtv_resolution_request {
438235783Skib	unsigned int hdtv_std_smpte_240m_1080i_59:1;
439235783Skib	unsigned int hdtv_std_smpte_240m_1080i_60:1;
440235783Skib	unsigned int hdtv_std_smpte_260m_1080i_59:1;
441235783Skib	unsigned int hdtv_std_smpte_260m_1080i_60:1;
442235783Skib	unsigned int hdtv_std_smpte_274m_1080i_50:1;
443235783Skib	unsigned int hdtv_std_smpte_274m_1080i_59:1;
444235783Skib	unsigned int hdtv_std_smpte_274m_1080i_60:1;
445235783Skib	unsigned int hdtv_std_smpte_274m_1080p_23:1;
446235783Skib
447235783Skib	unsigned int hdtv_std_smpte_274m_1080p_24:1;
448235783Skib	unsigned int hdtv_std_smpte_274m_1080p_25:1;
449235783Skib	unsigned int hdtv_std_smpte_274m_1080p_29:1;
450235783Skib	unsigned int hdtv_std_smpte_274m_1080p_30:1;
451235783Skib	unsigned int hdtv_std_smpte_274m_1080p_50:1;
452235783Skib	unsigned int hdtv_std_smpte_274m_1080p_59:1;
453235783Skib	unsigned int hdtv_std_smpte_274m_1080p_60:1;
454235783Skib	unsigned int hdtv_std_smpte_295m_1080i_50:1;
455235783Skib
456235783Skib	unsigned int hdtv_std_smpte_295m_1080p_50:1;
457235783Skib	unsigned int hdtv_std_smpte_296m_720p_59:1;
458235783Skib	unsigned int hdtv_std_smpte_296m_720p_60:1;
459235783Skib	unsigned int hdtv_std_smpte_296m_720p_50:1;
460235783Skib	unsigned int hdtv_std_smpte_293m_480p_59:1;
461235783Skib	unsigned int hdtv_std_smpte_170m_480i_59:1;
462235783Skib	unsigned int hdtv_std_iturbt601_576i_50:1;
463235783Skib	unsigned int hdtv_std_iturbt601_576p_50:1;
464235783Skib
465235783Skib	unsigned int hdtv_std_eia_7702a_480i_60:1;
466235783Skib	unsigned int hdtv_std_eia_7702a_480p_60:1;
467235783Skib	unsigned int pad:6;
468235783Skib} __attribute__((packed));
469235783Skib
470235783Skibstruct intel_sdvo_hdtv_resolution_reply {
471235783Skib	unsigned int res_640x480:1;
472235783Skib	unsigned int res_800x600:1;
473235783Skib	unsigned int res_1024x768:1;
474235783Skib	unsigned int res_1280x960:1;
475235783Skib	unsigned int res_1400x1050:1;
476235783Skib	unsigned int res_1600x1200:1;
477235783Skib	unsigned int res_1920x1440:1;
478235783Skib	unsigned int res_2048x1536:1;
479235783Skib
480235783Skib	unsigned int res_2560x1920:1;
481235783Skib	unsigned int res_3200x2400:1;
482235783Skib	unsigned int res_3840x2880:1;
483235783Skib	unsigned int pad1:5;
484235783Skib
485235783Skib	unsigned int res_848x480:1;
486235783Skib	unsigned int res_1064x600:1;
487235783Skib	unsigned int res_1280x720:1;
488235783Skib	unsigned int res_1360x768:1;
489235783Skib	unsigned int res_1704x960:1;
490235783Skib	unsigned int res_1864x1050:1;
491235783Skib	unsigned int res_1920x1080:1;
492235783Skib	unsigned int res_2128x1200:1;
493235783Skib
494235783Skib	unsigned int res_2560x1400:1;
495235783Skib	unsigned int res_2728x1536:1;
496235783Skib	unsigned int res_3408x1920:1;
497235783Skib	unsigned int res_4264x2400:1;
498235783Skib	unsigned int res_5120x2880:1;
499235783Skib	unsigned int pad2:3;
500235783Skib
501235783Skib	unsigned int res_768x480:1;
502235783Skib	unsigned int res_960x600:1;
503235783Skib	unsigned int res_1152x720:1;
504235783Skib	unsigned int res_1124x768:1;
505235783Skib	unsigned int res_1536x960:1;
506235783Skib	unsigned int res_1680x1050:1;
507235783Skib	unsigned int res_1728x1080:1;
508235783Skib	unsigned int res_1920x1200:1;
509235783Skib
510235783Skib	unsigned int res_2304x1440:1;
511235783Skib	unsigned int res_2456x1536:1;
512235783Skib	unsigned int res_3072x1920:1;
513235783Skib	unsigned int res_3840x2400:1;
514235783Skib	unsigned int res_4608x2880:1;
515235783Skib	unsigned int pad3:3;
516235783Skib
517235783Skib	unsigned int res_1280x1024:1;
518235783Skib	unsigned int pad4:7;
519235783Skib
520235783Skib	unsigned int res_1280x768:1;
521235783Skib	unsigned int pad5:7;
522235783Skib} __attribute__((packed));
523235783Skib
524235783Skib/* Get supported power state returns info for encoder and monitor, rely on
525235783Skib   last SetTargetInput and SetTargetOutput calls */
526235783Skib#define SDVO_CMD_GET_SUPPORTED_POWER_STATES		0x2a
527235783Skib/* Get power state returns info for encoder and monitor, rely on last
528235783Skib   SetTargetInput and SetTargetOutput calls */
529235783Skib#define SDVO_CMD_GET_POWER_STATE			0x2b
530235783Skib#define SDVO_CMD_GET_ENCODER_POWER_STATE		0x2b
531235783Skib#define SDVO_CMD_SET_ENCODER_POWER_STATE		0x2c
532235783Skib# define SDVO_ENCODER_STATE_ON					(1 << 0)
533235783Skib# define SDVO_ENCODER_STATE_STANDBY				(1 << 1)
534235783Skib# define SDVO_ENCODER_STATE_SUSPEND				(1 << 2)
535235783Skib# define SDVO_ENCODER_STATE_OFF					(1 << 3)
536235783Skib# define SDVO_MONITOR_STATE_ON					(1 << 4)
537235783Skib# define SDVO_MONITOR_STATE_STANDBY				(1 << 5)
538235783Skib# define SDVO_MONITOR_STATE_SUSPEND				(1 << 6)
539235783Skib# define SDVO_MONITOR_STATE_OFF					(1 << 7)
540235783Skib
541235783Skib#define SDVO_CMD_GET_MAX_PANEL_POWER_SEQUENCING		0x2d
542235783Skib#define SDVO_CMD_GET_PANEL_POWER_SEQUENCING		0x2e
543235783Skib#define SDVO_CMD_SET_PANEL_POWER_SEQUENCING		0x2f
544235783Skib/**
545235783Skib * The panel power sequencing parameters are in units of milliseconds.
546235783Skib * The high fields are bits 8:9 of the 10-bit values.
547235783Skib */
548235783Skibstruct sdvo_panel_power_sequencing {
549235783Skib	u8 t0;
550235783Skib	u8 t1;
551235783Skib	u8 t2;
552235783Skib	u8 t3;
553235783Skib	u8 t4;
554235783Skib
555235783Skib	unsigned int t0_high:2;
556235783Skib	unsigned int t1_high:2;
557235783Skib	unsigned int t2_high:2;
558235783Skib	unsigned int t3_high:2;
559235783Skib
560235783Skib	unsigned int t4_high:2;
561235783Skib	unsigned int pad:6;
562235783Skib} __attribute__((packed));
563235783Skib
564235783Skib#define SDVO_CMD_GET_MAX_BACKLIGHT_LEVEL		0x30
565235783Skibstruct sdvo_max_backlight_reply {
566235783Skib	u8 max_value;
567235783Skib	u8 default_value;
568235783Skib} __attribute__((packed));
569235783Skib
570235783Skib#define SDVO_CMD_GET_BACKLIGHT_LEVEL			0x31
571235783Skib#define SDVO_CMD_SET_BACKLIGHT_LEVEL			0x32
572235783Skib
573235783Skib#define SDVO_CMD_GET_AMBIENT_LIGHT			0x33
574235783Skibstruct sdvo_get_ambient_light_reply {
575235783Skib	u16 trip_low;
576235783Skib	u16 trip_high;
577235783Skib	u16 value;
578235783Skib} __attribute__((packed));
579235783Skib#define SDVO_CMD_SET_AMBIENT_LIGHT			0x34
580235783Skibstruct sdvo_set_ambient_light_reply {
581235783Skib	u16 trip_low;
582235783Skib	u16 trip_high;
583235783Skib	unsigned int enable:1;
584235783Skib	unsigned int pad:7;
585235783Skib} __attribute__((packed));
586235783Skib
587235783Skib/* Set display power state */
588235783Skib#define SDVO_CMD_SET_DISPLAY_POWER_STATE		0x7d
589235783Skib# define SDVO_DISPLAY_STATE_ON				(1 << 0)
590235783Skib# define SDVO_DISPLAY_STATE_STANDBY			(1 << 1)
591235783Skib# define SDVO_DISPLAY_STATE_SUSPEND			(1 << 2)
592235783Skib# define SDVO_DISPLAY_STATE_OFF				(1 << 3)
593235783Skib
594235783Skib#define SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS		0x84
595235783Skibstruct intel_sdvo_enhancements_reply {
596235783Skib	unsigned int flicker_filter:1;
597235783Skib	unsigned int flicker_filter_adaptive:1;
598235783Skib	unsigned int flicker_filter_2d:1;
599235783Skib	unsigned int saturation:1;
600235783Skib	unsigned int hue:1;
601235783Skib	unsigned int brightness:1;
602235783Skib	unsigned int contrast:1;
603235783Skib	unsigned int overscan_h:1;
604235783Skib
605235783Skib	unsigned int overscan_v:1;
606235783Skib	unsigned int hpos:1;
607235783Skib	unsigned int vpos:1;
608235783Skib	unsigned int sharpness:1;
609235783Skib	unsigned int dot_crawl:1;
610235783Skib	unsigned int dither:1;
611235783Skib	unsigned int tv_chroma_filter:1;
612235783Skib	unsigned int tv_luma_filter:1;
613235783Skib} __attribute__((packed));
614235783Skib
615235783Skib/* Picture enhancement limits below are dependent on the current TV format,
616235783Skib * and thus need to be queried and set after it.
617235783Skib */
618235783Skib#define SDVO_CMD_GET_MAX_FLICKER_FILTER			0x4d
619235783Skib#define SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE	0x7b
620235783Skib#define SDVO_CMD_GET_MAX_FLICKER_FILTER_2D		0x52
621235783Skib#define SDVO_CMD_GET_MAX_SATURATION			0x55
622235783Skib#define SDVO_CMD_GET_MAX_HUE				0x58
623235783Skib#define SDVO_CMD_GET_MAX_BRIGHTNESS			0x5b
624235783Skib#define SDVO_CMD_GET_MAX_CONTRAST			0x5e
625235783Skib#define SDVO_CMD_GET_MAX_OVERSCAN_H			0x61
626235783Skib#define SDVO_CMD_GET_MAX_OVERSCAN_V			0x64
627235783Skib#define SDVO_CMD_GET_MAX_HPOS				0x67
628235783Skib#define SDVO_CMD_GET_MAX_VPOS				0x6a
629235783Skib#define SDVO_CMD_GET_MAX_SHARPNESS			0x6d
630235783Skib#define SDVO_CMD_GET_MAX_TV_CHROMA_FILTER		0x74
631235783Skib#define SDVO_CMD_GET_MAX_TV_LUMA_FILTER			0x77
632235783Skibstruct intel_sdvo_enhancement_limits_reply {
633235783Skib	u16 max_value;
634235783Skib	u16 default_value;
635235783Skib} __attribute__((packed));
636235783Skib
637235783Skib#define SDVO_CMD_GET_LVDS_PANEL_INFORMATION		0x7f
638235783Skib#define SDVO_CMD_SET_LVDS_PANEL_INFORMATION		0x80
639235783Skib# define SDVO_LVDS_COLOR_DEPTH_18			(0 << 0)
640235783Skib# define SDVO_LVDS_COLOR_DEPTH_24			(1 << 0)
641235783Skib# define SDVO_LVDS_CONNECTOR_SPWG			(0 << 2)
642235783Skib# define SDVO_LVDS_CONNECTOR_OPENLDI			(1 << 2)
643235783Skib# define SDVO_LVDS_SINGLE_CHANNEL			(0 << 4)
644235783Skib# define SDVO_LVDS_DUAL_CHANNEL				(1 << 4)
645235783Skib
646235783Skib#define SDVO_CMD_GET_FLICKER_FILTER			0x4e
647235783Skib#define SDVO_CMD_SET_FLICKER_FILTER			0x4f
648235783Skib#define SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE		0x50
649235783Skib#define SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE		0x51
650235783Skib#define SDVO_CMD_GET_FLICKER_FILTER_2D			0x53
651235783Skib#define SDVO_CMD_SET_FLICKER_FILTER_2D			0x54
652235783Skib#define SDVO_CMD_GET_SATURATION				0x56
653235783Skib#define SDVO_CMD_SET_SATURATION				0x57
654235783Skib#define SDVO_CMD_GET_HUE				0x59
655235783Skib#define SDVO_CMD_SET_HUE				0x5a
656235783Skib#define SDVO_CMD_GET_BRIGHTNESS				0x5c
657235783Skib#define SDVO_CMD_SET_BRIGHTNESS				0x5d
658235783Skib#define SDVO_CMD_GET_CONTRAST				0x5f
659235783Skib#define SDVO_CMD_SET_CONTRAST				0x60
660235783Skib#define SDVO_CMD_GET_OVERSCAN_H				0x62
661235783Skib#define SDVO_CMD_SET_OVERSCAN_H				0x63
662235783Skib#define SDVO_CMD_GET_OVERSCAN_V				0x65
663235783Skib#define SDVO_CMD_SET_OVERSCAN_V				0x66
664235783Skib#define SDVO_CMD_GET_HPOS				0x68
665235783Skib#define SDVO_CMD_SET_HPOS				0x69
666235783Skib#define SDVO_CMD_GET_VPOS				0x6b
667235783Skib#define SDVO_CMD_SET_VPOS				0x6c
668235783Skib#define SDVO_CMD_GET_SHARPNESS				0x6e
669235783Skib#define SDVO_CMD_SET_SHARPNESS				0x6f
670235783Skib#define SDVO_CMD_GET_TV_CHROMA_FILTER			0x75
671235783Skib#define SDVO_CMD_SET_TV_CHROMA_FILTER			0x76
672235783Skib#define SDVO_CMD_GET_TV_LUMA_FILTER			0x78
673235783Skib#define SDVO_CMD_SET_TV_LUMA_FILTER			0x79
674235783Skibstruct intel_sdvo_enhancements_arg {
675235783Skib	u16 value;
676235783Skib} __attribute__((packed));
677235783Skib
678235783Skib#define SDVO_CMD_GET_DOT_CRAWL				0x70
679235783Skib#define SDVO_CMD_SET_DOT_CRAWL				0x71
680235783Skib# define SDVO_DOT_CRAWL_ON					(1 << 0)
681235783Skib# define SDVO_DOT_CRAWL_DEFAULT_ON				(1 << 1)
682235783Skib
683235783Skib#define SDVO_CMD_GET_DITHER				0x72
684235783Skib#define SDVO_CMD_SET_DITHER				0x73
685235783Skib# define SDVO_DITHER_ON						(1 << 0)
686235783Skib# define SDVO_DITHER_DEFAULT_ON					(1 << 1)
687235783Skib
688235783Skib#define SDVO_CMD_SET_CONTROL_BUS_SWITCH			0x7a
689235783Skib# define SDVO_CONTROL_BUS_PROM				(1 << 0)
690235783Skib# define SDVO_CONTROL_BUS_DDC1				(1 << 1)
691235783Skib# define SDVO_CONTROL_BUS_DDC2				(1 << 2)
692235783Skib# define SDVO_CONTROL_BUS_DDC3				(1 << 3)
693235783Skib
694235783Skib/* HDMI op codes */
695235783Skib#define SDVO_CMD_GET_SUPP_ENCODE	0x9d
696235783Skib#define SDVO_CMD_GET_ENCODE		0x9e
697235783Skib#define SDVO_CMD_SET_ENCODE		0x9f
698235783Skib  #define SDVO_ENCODE_DVI	0x0
699235783Skib  #define SDVO_ENCODE_HDMI	0x1
700235783Skib#define SDVO_CMD_SET_PIXEL_REPLI	0x8b
701235783Skib#define SDVO_CMD_GET_PIXEL_REPLI	0x8c
702235783Skib#define SDVO_CMD_GET_COLORIMETRY_CAP	0x8d
703235783Skib#define SDVO_CMD_SET_COLORIMETRY	0x8e
704235783Skib  #define SDVO_COLORIMETRY_RGB256   0x0
705235783Skib  #define SDVO_COLORIMETRY_RGB220   0x1
706235783Skib  #define SDVO_COLORIMETRY_YCrCb422 0x3
707235783Skib  #define SDVO_COLORIMETRY_YCrCb444 0x4
708235783Skib#define SDVO_CMD_GET_COLORIMETRY	0x8f
709235783Skib#define SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER 0x90
710235783Skib#define SDVO_CMD_SET_AUDIO_STAT		0x91
711235783Skib#define SDVO_CMD_GET_AUDIO_STAT		0x92
712235783Skib#define SDVO_CMD_SET_HBUF_INDEX		0x93
713287496Sbapt  #define SDVO_HBUF_INDEX_ELD		0
714287496Sbapt  #define SDVO_HBUF_INDEX_AVI_IF	1
715235783Skib#define SDVO_CMD_GET_HBUF_INDEX		0x94
716235783Skib#define SDVO_CMD_GET_HBUF_INFO		0x95
717235783Skib#define SDVO_CMD_SET_HBUF_AV_SPLIT	0x96
718235783Skib#define SDVO_CMD_GET_HBUF_AV_SPLIT	0x97
719235783Skib#define SDVO_CMD_SET_HBUF_DATA		0x98
720235783Skib#define SDVO_CMD_GET_HBUF_DATA		0x99
721235783Skib#define SDVO_CMD_SET_HBUF_TXRATE	0x9a
722235783Skib#define SDVO_CMD_GET_HBUF_TXRATE	0x9b
723235783Skib  #define SDVO_HBUF_TX_DISABLED	(0 << 6)
724235783Skib  #define SDVO_HBUF_TX_ONCE	(2 << 6)
725235783Skib  #define SDVO_HBUF_TX_VSYNC	(3 << 6)
726235783Skib#define SDVO_CMD_GET_AUDIO_TX_INFO	0x9c
727235783Skib#define SDVO_NEED_TO_STALL  (1 << 7)
728235783Skib
729235783Skibstruct intel_sdvo_encode {
730235783Skib	u8 dvi_rev;
731235783Skib	u8 hdmi_rev;
732235783Skib} __attribute__ ((packed));
733