r600_cp.c revision 196142
166776Skris/*-
266776Skris * Copyright 2008-2009 Advanced Micro Devices, Inc.
355163Sshin * Copyright 2008 Red Hat Inc.
455163Sshin *
555163Sshin * Permission is hereby granted, free of charge, to any person obtaining a
662632Skris * copy of this software and associated documentation files (the "Software"),
755163Sshin * to deal in the Software without restriction, including without limitation
855163Sshin * the rights to use, copy, modify, merge, publish, distribute, sublicense,
955163Sshin * and/or sell copies of the Software, and to permit persons to whom the
1055163Sshin * Software is furnished to do so, subject to the following conditions:
1155163Sshin *
1255163Sshin * The above copyright notice and this permission notice (including the next
1355163Sshin * paragraph) shall be included in all copies or substantial portions of the
1455163Sshin * Software.
1555163Sshin *
1655163Sshin * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1755163Sshin * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1862632Skris * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
1955163Sshin * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
2055163Sshin * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
2155163Sshin * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
2255163Sshin * DEALINGS IN THE SOFTWARE.
2355163Sshin *
2455163Sshin * Authors:
2555163Sshin *     Dave Airlie <airlied@redhat.com>
2655163Sshin *     Alex Deucher <alexander.deucher@amd.com>
2755163Sshin */
2855163Sshin
2955163Sshin#include <sys/cdefs.h>
3055163Sshin__FBSDID("$FreeBSD: head/sys/dev/drm/r600_cp.c 196142 2009-08-12 12:57:02Z rnoland $");
3155163Sshin
3255163Sshin#include "dev/drm/drmP.h"
3355163Sshin#include "dev/drm/drm.h"
3455163Sshin#include "dev/drm/radeon_drm.h"
3555163Sshin#include "dev/drm/radeon_drv.h"
3662632Skris
3755163Sshin#include "dev/drm/r600_microcode.h"
3862632Skris
3955163Sshin# define ATI_PCIGART_PAGE_SIZE		4096	/**< PCI GART page size */
4055163Sshin# define ATI_PCIGART_PAGE_MASK		(~(ATI_PCIGART_PAGE_SIZE-1))
4155163Sshin
4255163Sshin#define R600_PTE_VALID     (1 << 0)
4355163Sshin#define R600_PTE_SYSTEM    (1 << 1)
4455163Sshin#define R600_PTE_SNOOPED   (1 << 2)
4555163Sshin#define R600_PTE_READABLE  (1 << 5)
4655163Sshin#define R600_PTE_WRITEABLE (1 << 6)
4755163Sshin
4855163Sshin/* MAX values used for gfx init */
4955163Sshin#define R6XX_MAX_SH_GPRS           256
5055163Sshin#define R6XX_MAX_TEMP_GPRS         16
5155163Sshin#define R6XX_MAX_SH_THREADS        256
5255163Sshin#define R6XX_MAX_SH_STACK_ENTRIES  4096
5366776Skris#define R6XX_MAX_BACKENDS          8
5455163Sshin#define R6XX_MAX_BACKENDS_MASK     0xff
5555163Sshin#define R6XX_MAX_SIMDS             8
5655163Sshin#define R6XX_MAX_SIMDS_MASK        0xff
5755163Sshin#define R6XX_MAX_PIPES             8
5866776Skris#define R6XX_MAX_PIPES_MASK        0xff
5966776Skris
6055163Sshin#define R7XX_MAX_SH_GPRS           256
6155163Sshin#define R7XX_MAX_TEMP_GPRS         16
6255163Sshin#define R7XX_MAX_SH_THREADS        256
6355163Sshin#define R7XX_MAX_SH_STACK_ENTRIES  4096
6462632Skris#define R7XX_MAX_BACKENDS          8
6562632Skris#define R7XX_MAX_BACKENDS_MASK     0xff
6662632Skris#define R7XX_MAX_SIMDS             16
6755163Sshin#define R7XX_MAX_SIMDS_MASK        0xffff
6855163Sshin#define R7XX_MAX_PIPES             8
6962632Skris#define R7XX_MAX_PIPES_MASK        0xff
7055163Sshin
7155163Sshinstatic int r600_do_wait_for_fifo(drm_radeon_private_t *dev_priv, int entries)
7255163Sshin{
7362632Skris	int i;
7455163Sshin
7555163Sshin	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
7655163Sshin
7755163Sshin	for (i = 0; i < dev_priv->usec_timeout; i++) {
7862632Skris		int slots;
7955163Sshin		if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
8055163Sshin			slots = (RADEON_READ(R600_GRBM_STATUS)
8155163Sshin				 & R700_CMDFIFO_AVAIL_MASK);
8255163Sshin		else
8362632Skris			slots = (RADEON_READ(R600_GRBM_STATUS)
8455163Sshin				 & R600_CMDFIFO_AVAIL_MASK);
8555163Sshin		if (slots >= entries)
8655163Sshin			return 0;
8755163Sshin		DRM_UDELAY(1);
8855163Sshin	}
8955163Sshin	DRM_INFO("wait for fifo failed status : 0x%08X 0x%08X\n",
9062632Skris		 RADEON_READ(R600_GRBM_STATUS),
9155163Sshin		 RADEON_READ(R600_GRBM_STATUS2));
9255163Sshin
9355163Sshin	return -EBUSY;
9462632Skris}
9562632Skris
9662632Skrisstatic int r600_do_wait_for_idle(drm_radeon_private_t *dev_priv)
9755163Sshin{
9855163Sshin	int i, ret;
9955163Sshin
10055163Sshin	dev_priv->stats.boxes |= RADEON_BOX_WAIT_IDLE;
10155163Sshin
10255163Sshin	if ((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)
10355163Sshin		ret = r600_do_wait_for_fifo(dev_priv, 8);
10462632Skris	else
10555163Sshin		ret = r600_do_wait_for_fifo(dev_priv, 16);
10666776Skris	if (ret)
10755163Sshin		return ret;
10855163Sshin	for (i = 0; i < dev_priv->usec_timeout; i++) {
10955163Sshin		if (!(RADEON_READ(R600_GRBM_STATUS) & R600_GUI_ACTIVE))
11055163Sshin			return 0;
11155163Sshin		DRM_UDELAY(1);
11255163Sshin	}
11355163Sshin	DRM_INFO("wait idle failed status : 0x%08X 0x%08X\n",
11455163Sshin		 RADEON_READ(R600_GRBM_STATUS),
11555163Sshin		 RADEON_READ(R600_GRBM_STATUS2));
11655163Sshin
11755163Sshin	return -EBUSY;
11855163Sshin}
11955163Sshin
12055163Sshinvoid r600_page_table_cleanup(struct drm_device *dev, struct drm_ati_pcigart_info *gart_info)
12155163Sshin{
12255163Sshin#ifdef __linux__
12355163Sshin	struct drm_sg_mem *entry = dev->sg;
12455163Sshin	int max_pages;
12555163Sshin	int pages;
12655163Sshin	int i;
12755163Sshin#endif
12855163Sshin	if (gart_info->bus_addr) {
12966776Skris#ifdef __linux__
13055163Sshin		max_pages = (gart_info->table_size / sizeof(u32));
13166776Skris		pages = (entry->pages <= max_pages)
13255163Sshin		  ? entry->pages : max_pages;
13355163Sshin
13466776Skris		for (i = 0; i < pages; i++) {
13566776Skris			if (!entry->busaddr[i])
13666776Skris				break;
13766776Skris			pci_unmap_single(dev->pdev, entry->busaddr[i],
13866776Skris					 PAGE_SIZE, PCI_DMA_TODEVICE);
13966776Skris		}
14066776Skris#endif
14166776Skris		if (gart_info->gart_table_location == DRM_ATI_GART_MAIN)
14266776Skris			gart_info->bus_addr = 0;
14366776Skris	}
14466776Skris}
14566776Skris
14666776Skris/* R600 has page table setup */
14766776Skrisint r600_page_table_init(struct drm_device *dev)
14866776Skris{
14966776Skris	drm_radeon_private_t *dev_priv = dev->dev_private;
15066776Skris	struct drm_ati_pcigart_info *gart_info = &dev_priv->gart_info;
15166776Skris	struct drm_sg_mem *entry = dev->sg;
15266776Skris	int ret = 0;
15366776Skris	int i, j;
15466776Skris	int max_pages, pages;
15566776Skris	u64 *pci_gart, page_base;
15655163Sshin	dma_addr_t entry_addr;
15755163Sshin
15855163Sshin	/* okay page table is available - lets rock */
15955163Sshin
16066776Skris	/* PTEs are 64-bits */
16166776Skris	pci_gart = (u64 *)gart_info->addr;
16266776Skris
16366776Skris	max_pages = (gart_info->table_size / sizeof(u64));
16466776Skris	pages = (entry->pages <= max_pages) ? entry->pages : max_pages;
16566776Skris
16666776Skris	memset(pci_gart, 0, max_pages * sizeof(u64));
16766776Skris
16866776Skris	for (i = 0; i < pages; i++) {
16966776Skris#ifdef __linux__
17066776Skris		entry->busaddr[i] = pci_map_single(dev->pdev,
17166776Skris						   page_address(entry->
17266776Skris								pagelist[i]),
17366776Skris						   PAGE_SIZE, PCI_DMA_TODEVICE);
17466776Skris		if (entry->busaddr[i] == 0) {
17566776Skris			DRM_ERROR("unable to map PCIGART pages!\n");
17666776Skris			r600_page_table_cleanup(dev, gart_info);
17766776Skris			goto done;
17866776Skris		}
17966776Skris#endif
18055163Sshin		entry_addr = entry->busaddr[i];
18166776Skris		for (j = 0; j < (PAGE_SIZE / ATI_PCIGART_PAGE_SIZE); j++) {
18266776Skris			page_base = (u64) entry_addr & ATI_PCIGART_PAGE_MASK;
18355163Sshin			page_base |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
18455163Sshin			page_base |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
18555163Sshin
18655163Sshin			*pci_gart = page_base;
18755163Sshin
18855163Sshin			if ((i % 128) == 0)
18955163Sshin				DRM_DEBUG("page entry %d: 0x%016llx\n",
19055163Sshin				    i, (unsigned long long)page_base);
19155163Sshin			pci_gart++;
19255163Sshin			entry_addr += ATI_PCIGART_PAGE_SIZE;
19355163Sshin		}
19455163Sshin	}
19555163Sshin	ret = 1;
19655163Sshin#ifdef __linux__
19755163Sshindone:
19855163Sshin#endif
19962632Skris	return ret;
20055163Sshin}
20155163Sshin
20262632Skrisstatic void r600_vm_flush_gart_range(struct drm_device *dev)
20355163Sshin{
20455163Sshin	drm_radeon_private_t *dev_priv = dev->dev_private;
20555163Sshin	u32 resp, countdown = 1000;
20655163Sshin	RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_LOW_ADDR, dev_priv->gart_vm_start >> 12);
20766776Skris	RADEON_WRITE(R600_VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
20866776Skris	RADEON_WRITE(R600_VM_CONTEXT0_REQUEST_RESPONSE, 2);
20966776Skris
21055163Sshin	do {
21155163Sshin		resp = RADEON_READ(R600_VM_CONTEXT0_REQUEST_RESPONSE);
21266776Skris		countdown--;
21355163Sshin		DRM_UDELAY(1);
21466776Skris	} while (((resp & 0xf0) == 0) && countdown);
21566776Skris}
21655163Sshin
21762632Skrisstatic void r600_vm_init(struct drm_device *dev)
21862632Skris{
21962632Skris	drm_radeon_private_t *dev_priv = dev->dev_private;
22062632Skris	/* initialise the VM to use the page table we constructed up there */
22162632Skris	u32 vm_c0, i;
22266776Skris	u32 mc_rd_a;
22362632Skris	u32 vm_l2_cntl, vm_l2_cntl3;
22466776Skris	/* okay set up the PCIE aperture type thingo */
22566776Skris	RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
22662632Skris	RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
22755163Sshin	RADEON_WRITE(R600_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
22866776Skris
22955163Sshin	/* setup MC RD a */
23066776Skris	mc_rd_a = R600_MCD_L1_TLB | R600_MCD_L1_FRAG_PROC | R600_MCD_SYSTEM_ACCESS_MODE_IN_SYS |
23166776Skris		R600_MCD_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU | R600_MCD_EFFECTIVE_L1_TLB_SIZE(5) |
23255163Sshin		R600_MCD_EFFECTIVE_L1_QUEUE_SIZE(5) | R600_MCD_WAIT_L2_QUERY;
23366776Skris
23462632Skris	RADEON_WRITE(R600_MCD_RD_A_CNTL, mc_rd_a);
23566776Skris	RADEON_WRITE(R600_MCD_RD_B_CNTL, mc_rd_a);
23666776Skris
23755163Sshin	RADEON_WRITE(R600_MCD_WR_A_CNTL, mc_rd_a);
23855163Sshin	RADEON_WRITE(R600_MCD_WR_B_CNTL, mc_rd_a);
23955163Sshin
24055163Sshin	RADEON_WRITE(R600_MCD_RD_GFX_CNTL, mc_rd_a);
24166776Skris	RADEON_WRITE(R600_MCD_WR_GFX_CNTL, mc_rd_a);
24255163Sshin
24366776Skris	RADEON_WRITE(R600_MCD_RD_SYS_CNTL, mc_rd_a);
24466776Skris	RADEON_WRITE(R600_MCD_WR_SYS_CNTL, mc_rd_a);
24555163Sshin
24655163Sshin	RADEON_WRITE(R600_MCD_RD_HDP_CNTL, mc_rd_a | R600_MCD_L1_STRICT_ORDERING);
24755163Sshin	RADEON_WRITE(R600_MCD_WR_HDP_CNTL, mc_rd_a /*| R600_MCD_L1_STRICT_ORDERING*/);
24855163Sshin
24955163Sshin	RADEON_WRITE(R600_MCD_RD_PDMA_CNTL, mc_rd_a);
25055163Sshin	RADEON_WRITE(R600_MCD_WR_PDMA_CNTL, mc_rd_a);
25155163Sshin
25255163Sshin	RADEON_WRITE(R600_MCD_RD_SEM_CNTL, mc_rd_a | R600_MCD_SEMAPHORE_MODE);
25355163Sshin	RADEON_WRITE(R600_MCD_WR_SEM_CNTL, mc_rd_a);
25455163Sshin
25555163Sshin	vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
25666776Skris	vm_l2_cntl |= R600_VM_L2_CNTL_QUEUE_SIZE(7);
25755163Sshin	RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
25855163Sshin
25955163Sshin	RADEON_WRITE(R600_VM_L2_CNTL2, 0);
26055163Sshin	vm_l2_cntl3 = (R600_VM_L2_CNTL3_BANK_SELECT_0(0) |
26155163Sshin		       R600_VM_L2_CNTL3_BANK_SELECT_1(1) |
26255163Sshin		       R600_VM_L2_CNTL3_CACHE_UPDATE_MODE(2));
26355163Sshin	RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
26455163Sshin
26555163Sshin	vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
26655163Sshin
26755163Sshin	RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
26855163Sshin
26955163Sshin	vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
27055163Sshin
27155163Sshin	/* disable all other contexts */
27255163Sshin	for (i = 1; i < 8; i++)
27355163Sshin		RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
27462632Skris
27555163Sshin	RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
27655163Sshin	RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
27755163Sshin	RADEON_WRITE(R600_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
27855163Sshin
27955163Sshin	r600_vm_flush_gart_range(dev);
28055163Sshin}
28155163Sshin
28255163Sshin/* load r600 microcode */
28355163Sshinstatic void r600_cp_load_microcode(drm_radeon_private_t *dev_priv)
28455163Sshin{
28555163Sshin	const u32 (*cp)[3];
28655163Sshin	const u32 *pfp;
28755163Sshin	int i;
28855163Sshin
28955163Sshin	switch (dev_priv->flags & RADEON_FAMILY_MASK) {
29055163Sshin	case CHIP_R600:
29155163Sshin		DRM_INFO("Loading R600 Microcode\n");
29255163Sshin		cp  = R600_cp_microcode;
29355163Sshin		pfp = R600_pfp_microcode;
29455163Sshin		break;
29555163Sshin	case CHIP_RV610:
29655163Sshin		DRM_INFO("Loading RV610 Microcode\n");
29755163Sshin		cp  = RV610_cp_microcode;
29855163Sshin		pfp = RV610_pfp_microcode;
29955163Sshin		break;
30055163Sshin	case CHIP_RV630:
30155163Sshin		DRM_INFO("Loading RV630 Microcode\n");
30255163Sshin		cp  = RV630_cp_microcode;
30355163Sshin		pfp = RV630_pfp_microcode;
30455163Sshin		break;
30555163Sshin	case CHIP_RV620:
30655163Sshin		DRM_INFO("Loading RV620 Microcode\n");
30755163Sshin		cp  = RV620_cp_microcode;
30855163Sshin		pfp = RV620_pfp_microcode;
30955163Sshin		break;
31055163Sshin	case CHIP_RV635:
31155163Sshin		DRM_INFO("Loading RV635 Microcode\n");
31255163Sshin		cp  = RV635_cp_microcode;
31355163Sshin		pfp = RV635_pfp_microcode;
31455163Sshin		break;
31555163Sshin	case CHIP_RV670:
31655163Sshin		DRM_INFO("Loading RV670 Microcode\n");
31755163Sshin		cp  = RV670_cp_microcode;
31855163Sshin		pfp = RV670_pfp_microcode;
31955163Sshin		break;
32055163Sshin	case CHIP_RS780:
32155163Sshin	case CHIP_RS880:
32255163Sshin		DRM_INFO("Loading RS780/RS880 Microcode\n");
32355163Sshin		cp  = RS780_cp_microcode;
32455163Sshin		pfp = RS780_pfp_microcode;
32562632Skris		break;
32655163Sshin	default:
32755163Sshin		return;
32855163Sshin	}
32955163Sshin
33055163Sshin	r600_do_cp_stop(dev_priv);
33162632Skris
33255163Sshin	RADEON_WRITE(R600_CP_RB_CNTL,
33355163Sshin		     R600_RB_NO_UPDATE |
33455163Sshin		     R600_RB_BLKSZ(15) |
33555163Sshin		     R600_RB_BUFSZ(3));
33655163Sshin
33755163Sshin	RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
33855163Sshin	RADEON_READ(R600_GRBM_SOFT_RESET);
33955163Sshin	DRM_UDELAY(15000);
34055163Sshin	RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
34155163Sshin
34255163Sshin	RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
34355163Sshin
34455163Sshin	for (i = 0; i < PM4_UCODE_SIZE; i++) {
34555163Sshin		RADEON_WRITE(R600_CP_ME_RAM_DATA, cp[i][0]);
34655163Sshin		RADEON_WRITE(R600_CP_ME_RAM_DATA, cp[i][1]);
34755163Sshin		RADEON_WRITE(R600_CP_ME_RAM_DATA, cp[i][2]);
34855163Sshin	}
34955163Sshin
35055163Sshin	RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
35155163Sshin	for (i = 0; i < PFP_UCODE_SIZE; i++)
35255163Sshin		RADEON_WRITE(R600_CP_PFP_UCODE_DATA, pfp[i]);
35355163Sshin
35455163Sshin	RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
35555163Sshin	RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
35655163Sshin	RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
35755163Sshin}
35855163Sshin
35955163Sshinstatic void r700_vm_init(struct drm_device *dev)
36055163Sshin{
36155163Sshin	drm_radeon_private_t *dev_priv = dev->dev_private;
36255163Sshin	/* initialise the VM to use the page table we constructed up there */
36355163Sshin	u32 vm_c0, i;
36455163Sshin	u32 mc_vm_md_l1;
36555163Sshin	u32 vm_l2_cntl, vm_l2_cntl3;
36655163Sshin	/* okay set up the PCIE aperture type thingo */
36755163Sshin	RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_LOW_ADDR, dev_priv->gart_vm_start >> 12);
36855163Sshin	RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_HIGH_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
36955163Sshin	RADEON_WRITE(R700_MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
37055163Sshin
37155163Sshin	mc_vm_md_l1 = R700_ENABLE_L1_TLB |
37255163Sshin	    R700_ENABLE_L1_FRAGMENT_PROCESSING |
37355163Sshin	    R700_SYSTEM_ACCESS_MODE_IN_SYS |
37455163Sshin	    R700_SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
37555163Sshin	    R700_EFFECTIVE_L1_TLB_SIZE(5) |
37662632Skris	    R700_EFFECTIVE_L1_QUEUE_SIZE(5);
37755163Sshin
37855163Sshin	RADEON_WRITE(R700_MC_VM_MD_L1_TLB0_CNTL, mc_vm_md_l1);
37955163Sshin	RADEON_WRITE(R700_MC_VM_MD_L1_TLB1_CNTL, mc_vm_md_l1);
38055163Sshin	RADEON_WRITE(R700_MC_VM_MD_L1_TLB2_CNTL, mc_vm_md_l1);
38162632Skris	RADEON_WRITE(R700_MC_VM_MB_L1_TLB0_CNTL, mc_vm_md_l1);
38262632Skris	RADEON_WRITE(R700_MC_VM_MB_L1_TLB1_CNTL, mc_vm_md_l1);
38362632Skris	RADEON_WRITE(R700_MC_VM_MB_L1_TLB2_CNTL, mc_vm_md_l1);
38462632Skris	RADEON_WRITE(R700_MC_VM_MB_L1_TLB3_CNTL, mc_vm_md_l1);
38562632Skris
38662632Skris	vm_l2_cntl = R600_VM_L2_CACHE_EN | R600_VM_L2_FRAG_PROC | R600_VM_ENABLE_PTE_CACHE_LRU_W;
38762632Skris	vm_l2_cntl |= R700_VM_L2_CNTL_QUEUE_SIZE(7);
38862632Skris	RADEON_WRITE(R600_VM_L2_CNTL, vm_l2_cntl);
38962632Skris
39062632Skris	RADEON_WRITE(R600_VM_L2_CNTL2, 0);
39162632Skris	vm_l2_cntl3 = R700_VM_L2_CNTL3_BANK_SELECT(0) | R700_VM_L2_CNTL3_CACHE_UPDATE_MODE(2);
39262632Skris	RADEON_WRITE(R600_VM_L2_CNTL3, vm_l2_cntl3);
39362632Skris
39462632Skris	vm_c0 = R600_VM_ENABLE_CONTEXT | R600_VM_PAGE_TABLE_DEPTH_FLAT;
39562632Skris
39662632Skris	RADEON_WRITE(R600_VM_CONTEXT0_CNTL, vm_c0);
39762632Skris
39862632Skris	vm_c0 &= ~R600_VM_ENABLE_CONTEXT;
39962632Skris
40062632Skris	/* disable all other contexts */
40162632Skris	for (i = 1; i < 8; i++)
40262632Skris		RADEON_WRITE(R600_VM_CONTEXT0_CNTL + (i * 4), vm_c0);
40362632Skris
40462632Skris	RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, dev_priv->gart_info.bus_addr >> 12);
40562632Skris	RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_START_ADDR, dev_priv->gart_vm_start >> 12);
40662632Skris	RADEON_WRITE(R700_VM_CONTEXT0_PAGE_TABLE_END_ADDR, (dev_priv->gart_vm_start + dev_priv->gart_size - 1) >> 12);
40762632Skris
40855163Sshin	r600_vm_flush_gart_range(dev);
40955163Sshin}
41055163Sshin
41155163Sshin/* load r600 microcode */
41255163Sshinstatic void r700_cp_load_microcode(drm_radeon_private_t *dev_priv)
41355163Sshin{
41455163Sshin	const u32 *pfp;
41555163Sshin	const u32 *cp;
41655163Sshin	int i;
41755163Sshin
41855163Sshin	switch (dev_priv->flags & RADEON_FAMILY_MASK) {
41955163Sshin	case CHIP_RV770:
42055163Sshin		DRM_INFO("Loading RV770/RV790 Microcode\n");
42155163Sshin		pfp = RV770_pfp_microcode;
42255163Sshin		cp  = RV770_cp_microcode;
42355163Sshin		break;
42455163Sshin	case CHIP_RV730:
42555163Sshin	case CHIP_RV740:
42655163Sshin		DRM_INFO("Loading RV730/RV740 Microcode\n");
42755163Sshin		pfp = RV730_pfp_microcode;
42855163Sshin		cp  = RV730_cp_microcode;
42955163Sshin		break;
43055163Sshin	case CHIP_RV710:
43155163Sshin		DRM_INFO("Loading RV710 Microcode\n");
43255163Sshin		pfp = RV710_pfp_microcode;
43355163Sshin		cp  = RV710_cp_microcode;
43455163Sshin		break;
43555163Sshin	default:
43655163Sshin		return;
43755163Sshin	}
43855163Sshin
43955163Sshin	r600_do_cp_stop(dev_priv);
44055163Sshin
44155163Sshin	RADEON_WRITE(R600_CP_RB_CNTL,
44255163Sshin		     R600_RB_NO_UPDATE |
44355163Sshin		     (15 << 8) |
44455163Sshin		     (3 << 0));
44555163Sshin
44655163Sshin	RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
44755163Sshin	RADEON_READ(R600_GRBM_SOFT_RESET);
44855163Sshin	DRM_UDELAY(15000);
44955163Sshin	RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
45055163Sshin
45155163Sshin	RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
45255163Sshin	for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
45355163Sshin		RADEON_WRITE(R600_CP_PFP_UCODE_DATA, pfp[i]);
45455163Sshin	RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
45555163Sshin
45655163Sshin	RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
45755163Sshin	for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
45855163Sshin		RADEON_WRITE(R600_CP_ME_RAM_DATA, cp[i]);
45955163Sshin	RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
46055163Sshin
46155163Sshin	RADEON_WRITE(R600_CP_PFP_UCODE_ADDR, 0);
46255163Sshin	RADEON_WRITE(R600_CP_ME_RAM_WADDR, 0);
46355163Sshin	RADEON_WRITE(R600_CP_ME_RAM_RADDR, 0);
46455163Sshin}
46555163Sshin
46655163Sshinstatic void r600_test_writeback(drm_radeon_private_t *dev_priv)
46755163Sshin{
46855163Sshin	u32 tmp;
46955163Sshin
47055163Sshin	/* Start with assuming that writeback doesn't work */
47155163Sshin	dev_priv->writeback_works = 0;
47255163Sshin
47355163Sshin	/* Writeback doesn't seem to work everywhere, test it here and possibly
47455163Sshin	 * enable it if it appears to work
47555163Sshin	 */
47655163Sshin	radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
47755163Sshin
47866776Skris	RADEON_WRITE(R600_SCRATCH_REG1, 0xdeadbeef);
47955163Sshin
48055163Sshin	for (tmp = 0; tmp < dev_priv->usec_timeout; tmp++) {
48155163Sshin		u32 val;
48255163Sshin
48355163Sshin		val = radeon_read_ring_rptr(dev_priv, R600_SCRATCHOFF(1));
48455163Sshin		if (val == 0xdeadbeef)
48555163Sshin			break;
48655163Sshin		DRM_UDELAY(1);
48755163Sshin	}
48855163Sshin
48955163Sshin	if (tmp < dev_priv->usec_timeout) {
49055163Sshin		dev_priv->writeback_works = 1;
49155163Sshin		DRM_INFO("writeback test succeeded in %d usecs\n", tmp);
49255163Sshin	} else {
49355163Sshin		dev_priv->writeback_works = 0;
49455163Sshin		DRM_INFO("writeback test failed\n");
49555163Sshin	}
49655163Sshin	if (radeon_no_wb == 1) {
49755163Sshin		dev_priv->writeback_works = 0;
49855163Sshin		DRM_INFO("writeback forced off\n");
49955163Sshin	}
50055163Sshin
50155163Sshin	if (!dev_priv->writeback_works) {
50255163Sshin		/* Disable writeback to avoid unnecessary bus master transfer */
50355163Sshin		RADEON_WRITE(R600_CP_RB_CNTL, RADEON_READ(R600_CP_RB_CNTL) |
50455163Sshin			     RADEON_RB_NO_UPDATE);
50555163Sshin		RADEON_WRITE(R600_SCRATCH_UMSK, 0);
50655163Sshin	}
50755163Sshin}
50855163Sshin
50955163Sshinint r600_do_engine_reset(struct drm_device *dev)
51055163Sshin{
51155163Sshin	drm_radeon_private_t *dev_priv = dev->dev_private;
51255163Sshin	u32 cp_ptr, cp_me_cntl, cp_rb_cntl;
51355163Sshin
51455163Sshin	DRM_INFO("Resetting GPU\n");
51555163Sshin
51655163Sshin	cp_ptr = RADEON_READ(R600_CP_RB_WPTR);
51755163Sshin	cp_me_cntl = RADEON_READ(R600_CP_ME_CNTL);
51855163Sshin	RADEON_WRITE(R600_CP_ME_CNTL, R600_CP_ME_HALT);
51955163Sshin
52055163Sshin	RADEON_WRITE(R600_GRBM_SOFT_RESET, 0x7fff);
52155163Sshin	RADEON_READ(R600_GRBM_SOFT_RESET);
52255163Sshin	DRM_UDELAY(50);
52355163Sshin	RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
52455163Sshin	RADEON_READ(R600_GRBM_SOFT_RESET);
52555163Sshin
52655163Sshin	RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
52755163Sshin	cp_rb_cntl = RADEON_READ(R600_CP_RB_CNTL);
52855163Sshin	RADEON_WRITE(R600_CP_RB_CNTL, R600_RB_RPTR_WR_ENA);
52955163Sshin
53055163Sshin	RADEON_WRITE(R600_CP_RB_RPTR_WR, cp_ptr);
53155163Sshin	RADEON_WRITE(R600_CP_RB_WPTR, cp_ptr);
53255163Sshin	RADEON_WRITE(R600_CP_RB_CNTL, cp_rb_cntl);
53355163Sshin	RADEON_WRITE(R600_CP_ME_CNTL, cp_me_cntl);
53455163Sshin
53555163Sshin	/* Reset the CP ring */
53655163Sshin	r600_do_cp_reset(dev_priv);
53755163Sshin
53855163Sshin	/* The CP is no longer running after an engine reset */
53955163Sshin	dev_priv->cp_running = 0;
54055163Sshin
54155163Sshin	/* Reset any pending vertex, indirect buffers */
54255163Sshin	radeon_freelist_reset(dev);
54355163Sshin
54455163Sshin	return 0;
54555163Sshin
54655163Sshin}
54755163Sshin
54855163Sshinstatic u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
54955163Sshin					     u32 num_backends,
55055163Sshin					     u32 backend_disable_mask)
55155163Sshin{
55255163Sshin	u32 backend_map = 0;
55355163Sshin	u32 enabled_backends_mask;
55455163Sshin	u32 enabled_backends_count;
55555163Sshin	u32 cur_pipe;
55666776Skris	u32 swizzle_pipe[R6XX_MAX_PIPES];
55766776Skris	u32 cur_backend;
55855163Sshin	u32 i;
55955163Sshin
56055163Sshin	if (num_tile_pipes > R6XX_MAX_PIPES)
56155163Sshin		num_tile_pipes = R6XX_MAX_PIPES;
56255163Sshin	if (num_tile_pipes < 1)
56355163Sshin		num_tile_pipes = 1;
56455163Sshin	if (num_backends > R6XX_MAX_BACKENDS)
56562632Skris		num_backends = R6XX_MAX_BACKENDS;
56662632Skris	if (num_backends < 1)
56755163Sshin		num_backends = 1;
56855163Sshin
56955163Sshin	enabled_backends_mask = 0;
57055163Sshin	enabled_backends_count = 0;
57155163Sshin	for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
57255163Sshin		if (((backend_disable_mask >> i) & 1) == 0) {
57355163Sshin			enabled_backends_mask |= (1 << i);
57455163Sshin			++enabled_backends_count;
57555163Sshin		}
57655163Sshin		if (enabled_backends_count == num_backends)
57755163Sshin			break;
57855163Sshin	}
57955163Sshin
58055163Sshin	if (enabled_backends_count == 0) {
58155163Sshin		enabled_backends_mask = 1;
58255163Sshin		enabled_backends_count = 1;
58355163Sshin	}
58462632Skris
58555163Sshin	if (enabled_backends_count != num_backends)
58655163Sshin		num_backends = enabled_backends_count;
58755163Sshin
58855163Sshin	memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
58955163Sshin	switch (num_tile_pipes) {
59055163Sshin	case 1:
59162632Skris		swizzle_pipe[0] = 0;
59255163Sshin		break;
59362632Skris	case 2:
59462632Skris		swizzle_pipe[0] = 0;
59562632Skris		swizzle_pipe[1] = 1;
59655163Sshin		break;
59755163Sshin	case 3:
59855163Sshin		swizzle_pipe[0] = 0;
59955163Sshin		swizzle_pipe[1] = 1;
60055163Sshin		swizzle_pipe[2] = 2;
60155163Sshin		break;
60255163Sshin	case 4:
60355163Sshin		swizzle_pipe[0] = 0;
60455163Sshin		swizzle_pipe[1] = 1;
60555163Sshin		swizzle_pipe[2] = 2;
60655163Sshin		swizzle_pipe[3] = 3;
60755163Sshin		break;
60855163Sshin	case 5:
60955163Sshin		swizzle_pipe[0] = 0;
61055163Sshin		swizzle_pipe[1] = 1;
61155163Sshin		swizzle_pipe[2] = 2;
61255163Sshin		swizzle_pipe[3] = 3;
61355163Sshin		swizzle_pipe[4] = 4;
61455163Sshin		break;
61555163Sshin	case 6:
61655163Sshin		swizzle_pipe[0] = 0;
61755163Sshin		swizzle_pipe[1] = 2;
61855163Sshin		swizzle_pipe[2] = 4;
61955163Sshin		swizzle_pipe[3] = 5;
62055163Sshin		swizzle_pipe[4] = 1;
62155163Sshin		swizzle_pipe[5] = 3;
62255163Sshin		break;
62355163Sshin	case 7:
62455163Sshin		swizzle_pipe[0] = 0;
62555163Sshin		swizzle_pipe[1] = 2;
62655163Sshin		swizzle_pipe[2] = 4;
62755163Sshin		swizzle_pipe[3] = 6;
62855163Sshin		swizzle_pipe[4] = 1;
62955163Sshin		swizzle_pipe[5] = 3;
63062632Skris		swizzle_pipe[6] = 5;
63155163Sshin		break;
63255163Sshin	case 8:
63355163Sshin		swizzle_pipe[0] = 0;
63455163Sshin		swizzle_pipe[1] = 2;
63555163Sshin		swizzle_pipe[2] = 4;
63655163Sshin		swizzle_pipe[3] = 6;
63755163Sshin		swizzle_pipe[4] = 1;
63855163Sshin		swizzle_pipe[5] = 3;
63955163Sshin		swizzle_pipe[6] = 5;
64055163Sshin		swizzle_pipe[7] = 7;
64155163Sshin		break;
64255163Sshin	}
64355163Sshin
64455163Sshin	cur_backend = 0;
64555163Sshin	for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
64655163Sshin		while (((1 << cur_backend) & enabled_backends_mask) == 0)
64755163Sshin			cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
64855163Sshin
64955163Sshin		backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
65055163Sshin
65155163Sshin		cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
65255163Sshin	}
65355163Sshin
65455163Sshin	return backend_map;
65555163Sshin}
65655163Sshin
65755163Sshinstatic int r600_count_pipe_bits(uint32_t val)
65855163Sshin{
65955163Sshin	int i, ret = 0;
66055163Sshin	for (i = 0; i < 32; i++) {
66155163Sshin		ret += val & 1;
66255163Sshin		val >>= 1;
66355163Sshin	}
66455163Sshin	return ret;
66555163Sshin}
66655163Sshin
66755163Sshinstatic void r600_gfx_init(struct drm_device *dev,
66855163Sshin			  drm_radeon_private_t *dev_priv)
66955163Sshin{
67055163Sshin	int i, j, num_qd_pipes;
67155163Sshin	u32 sx_debug_1;
67255163Sshin	u32 tc_cntl;
67355163Sshin	u32 arb_pop;
67455163Sshin	u32 num_gs_verts_per_thread;
67555163Sshin	u32 vgt_gs_per_es;
67666776Skris	u32 gs_prim_buffer_depth = 0;
67766776Skris	u32 sq_ms_fifo_sizes;
67866776Skris	u32 sq_config;
67966776Skris	u32 sq_gpr_resource_mgmt_1 = 0;
68066776Skris	u32 sq_gpr_resource_mgmt_2 = 0;
68166776Skris	u32 sq_thread_resource_mgmt = 0;
68266776Skris	u32 sq_stack_resource_mgmt_1 = 0;
68355163Sshin	u32 sq_stack_resource_mgmt_2 = 0;
68455163Sshin	u32 hdp_host_path_cntl;
68555163Sshin	u32 backend_map;
68655163Sshin	u32 gb_tiling_config = 0;
68755163Sshin	u32 cc_rb_backend_disable = 0;
68855163Sshin	u32 cc_gc_shader_pipe_config = 0;
68955163Sshin	u32 ramcfg;
69055163Sshin
69155163Sshin	/* setup chip specs */
69255163Sshin	switch (dev_priv->flags & RADEON_FAMILY_MASK) {
69355163Sshin	case CHIP_R600:
69455163Sshin		dev_priv->r600_max_pipes = 4;
69555163Sshin		dev_priv->r600_max_tile_pipes = 8;
69655163Sshin		dev_priv->r600_max_simds = 4;
69755163Sshin		dev_priv->r600_max_backends = 4;
69855163Sshin		dev_priv->r600_max_gprs = 256;
69955163Sshin		dev_priv->r600_max_threads = 192;
70055163Sshin		dev_priv->r600_max_stack_entries = 256;
70155163Sshin		dev_priv->r600_max_hw_contexts = 8;
70255163Sshin		dev_priv->r600_max_gs_threads = 16;
70355163Sshin		dev_priv->r600_sx_max_export_size = 128;
70455163Sshin		dev_priv->r600_sx_max_export_pos_size = 16;
70555163Sshin		dev_priv->r600_sx_max_export_smx_size = 128;
70655163Sshin		dev_priv->r600_sq_num_cf_insts = 2;
70755163Sshin		break;
70866776Skris	case CHIP_RV630:
70966776Skris	case CHIP_RV635:
71055163Sshin		dev_priv->r600_max_pipes = 2;
71155163Sshin		dev_priv->r600_max_tile_pipes = 2;
71255163Sshin		dev_priv->r600_max_simds = 3;
71366776Skris		dev_priv->r600_max_backends = 1;
71466776Skris		dev_priv->r600_max_gprs = 128;
71566776Skris		dev_priv->r600_max_threads = 192;
71666776Skris		dev_priv->r600_max_stack_entries = 128;
71766776Skris		dev_priv->r600_max_hw_contexts = 8;
71866776Skris		dev_priv->r600_max_gs_threads = 4;
71966776Skris		dev_priv->r600_sx_max_export_size = 128;
72066776Skris		dev_priv->r600_sx_max_export_pos_size = 16;
72166776Skris		dev_priv->r600_sx_max_export_smx_size = 128;
72266776Skris		dev_priv->r600_sq_num_cf_insts = 2;
72366776Skris		break;
72466776Skris	case CHIP_RV610:
72566776Skris	case CHIP_RS780:
72666776Skris	case CHIP_RS880:
72766776Skris	case CHIP_RV620:
72866776Skris		dev_priv->r600_max_pipes = 1;
72966776Skris		dev_priv->r600_max_tile_pipes = 1;
73066776Skris		dev_priv->r600_max_simds = 2;
73166776Skris		dev_priv->r600_max_backends = 1;
73266776Skris		dev_priv->r600_max_gprs = 128;
73366776Skris		dev_priv->r600_max_threads = 192;
73466776Skris		dev_priv->r600_max_stack_entries = 128;
73566776Skris		dev_priv->r600_max_hw_contexts = 4;
73666776Skris		dev_priv->r600_max_gs_threads = 4;
73766776Skris		dev_priv->r600_sx_max_export_size = 128;
73866776Skris		dev_priv->r600_sx_max_export_pos_size = 16;
73966776Skris		dev_priv->r600_sx_max_export_smx_size = 128;
74066776Skris		dev_priv->r600_sq_num_cf_insts = 1;
74166776Skris		break;
74266776Skris	case CHIP_RV670:
74366776Skris		dev_priv->r600_max_pipes = 4;
74466776Skris		dev_priv->r600_max_tile_pipes = 4;
74566776Skris		dev_priv->r600_max_simds = 4;
74666776Skris		dev_priv->r600_max_backends = 4;
74766776Skris		dev_priv->r600_max_gprs = 192;
74866776Skris		dev_priv->r600_max_threads = 192;
74966776Skris		dev_priv->r600_max_stack_entries = 256;
75066776Skris		dev_priv->r600_max_hw_contexts = 8;
75166776Skris		dev_priv->r600_max_gs_threads = 16;
75266776Skris		dev_priv->r600_sx_max_export_size = 128;
75366776Skris		dev_priv->r600_sx_max_export_pos_size = 16;
75466776Skris		dev_priv->r600_sx_max_export_smx_size = 128;
75566776Skris		dev_priv->r600_sq_num_cf_insts = 2;
75666776Skris		break;
75766776Skris	default:
75866776Skris		break;
75966776Skris	}
76066776Skris
76166776Skris	/* Initialize HDP */
76266776Skris	j = 0;
76366776Skris	for (i = 0; i < 32; i++) {
76466776Skris		RADEON_WRITE((0x2c14 + j), 0x00000000);
76566776Skris		RADEON_WRITE((0x2c18 + j), 0x00000000);
76666776Skris		RADEON_WRITE((0x2c1c + j), 0x00000000);
76766776Skris		RADEON_WRITE((0x2c20 + j), 0x00000000);
76866776Skris		RADEON_WRITE((0x2c24 + j), 0x00000000);
76966776Skris		j += 0x18;
77066776Skris	}
77166776Skris
772	RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
773
774	/* setup tiling, simd, pipe config */
775	ramcfg = RADEON_READ(R600_RAMCFG);
776
777	switch (dev_priv->r600_max_tile_pipes) {
778	case 1:
779		gb_tiling_config |= R600_PIPE_TILING(0);
780		break;
781	case 2:
782		gb_tiling_config |= R600_PIPE_TILING(1);
783		break;
784	case 4:
785		gb_tiling_config |= R600_PIPE_TILING(2);
786		break;
787	case 8:
788		gb_tiling_config |= R600_PIPE_TILING(3);
789		break;
790	default:
791		break;
792	}
793
794	gb_tiling_config |= R600_BANK_TILING((ramcfg >> R600_NOOFBANK_SHIFT) & R600_NOOFBANK_MASK);
795
796	gb_tiling_config |= R600_GROUP_SIZE(0);
797
798	if (((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK) > 3) {
799		gb_tiling_config |= R600_ROW_TILING(3);
800		gb_tiling_config |= R600_SAMPLE_SPLIT(3);
801	} else {
802		gb_tiling_config |=
803			R600_ROW_TILING(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
804		gb_tiling_config |=
805			R600_SAMPLE_SPLIT(((ramcfg >> R600_NOOFROWS_SHIFT) & R600_NOOFROWS_MASK));
806	}
807
808	gb_tiling_config |= R600_BANK_SWAPS(1);
809
810	backend_map = r600_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
811							dev_priv->r600_max_backends,
812							(0xff << dev_priv->r600_max_backends) & 0xff);
813	gb_tiling_config |= R600_BACKEND_MAP(backend_map);
814
815	cc_gc_shader_pipe_config =
816		R600_INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R6XX_MAX_PIPES_MASK);
817	cc_gc_shader_pipe_config |=
818		R600_INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R6XX_MAX_SIMDS_MASK);
819
820	cc_rb_backend_disable =
821		R600_BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R6XX_MAX_BACKENDS_MASK);
822
823	RADEON_WRITE(R600_GB_TILING_CONFIG,      gb_tiling_config);
824	RADEON_WRITE(R600_DCP_TILING_CONFIG,    (gb_tiling_config & 0xffff));
825	RADEON_WRITE(R600_HDP_TILING_CONFIG,    (gb_tiling_config & 0xffff));
826
827	RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE,      cc_rb_backend_disable);
828	RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG,   cc_gc_shader_pipe_config);
829	RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
830
831	num_qd_pipes =
832		R6XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
833	RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
834	RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
835
836	/* set HW defaults for 3D engine */
837	RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
838						R600_ROQ_IB2_START(0x2b)));
839
840	RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, (R600_MEQ_END(0x40) |
841					      R600_ROQ_END(0x40)));
842
843	RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
844					R600_SYNC_GRADIENT |
845					R600_SYNC_WALKER |
846					R600_SYNC_ALIGNER));
847
848	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670)
849		RADEON_WRITE(R600_ARB_GDEC_RD_CNTL, 0x00000021);
850
851	sx_debug_1 = RADEON_READ(R600_SX_DEBUG_1);
852	sx_debug_1 |= R600_SMX_EVENT_RELEASE;
853	if (((dev_priv->flags & RADEON_FAMILY_MASK) > CHIP_R600))
854		sx_debug_1 |= R600_ENABLE_NEW_SMX_ADDRESS;
855	RADEON_WRITE(R600_SX_DEBUG_1, sx_debug_1);
856
857	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
858	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
859	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
860	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
861	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
862	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
863		RADEON_WRITE(R600_DB_DEBUG, R600_PREZ_MUST_WAIT_FOR_POSTZ_DONE);
864	else
865		RADEON_WRITE(R600_DB_DEBUG, 0);
866
867	RADEON_WRITE(R600_DB_WATERMARKS, (R600_DEPTH_FREE(4) |
868					  R600_DEPTH_FLUSH(16) |
869					  R600_DEPTH_PENDING_FREE(4) |
870					  R600_DEPTH_CACHELINE_FREE(16)));
871	RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
872	RADEON_WRITE(R600_VGT_NUM_INSTANCES, 0);
873
874	RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
875	RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(0));
876
877	sq_ms_fifo_sizes = RADEON_READ(R600_SQ_MS_FIFO_SIZES);
878	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
879	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
880	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
881	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
882		sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(0xa) |
883				    R600_FETCH_FIFO_HIWATER(0xa) |
884				    R600_DONE_FIFO_HIWATER(0xe0) |
885				    R600_ALU_UPDATE_FIFO_HIWATER(0x8));
886	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) ||
887		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630)) {
888		sq_ms_fifo_sizes &= ~R600_DONE_FIFO_HIWATER(0xff);
889		sq_ms_fifo_sizes |= R600_DONE_FIFO_HIWATER(0x4);
890	}
891	RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
892
893	/* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
894	 * should be adjusted as needed by the 2D/3D drivers.  This just sets default values
895	 */
896	sq_config = RADEON_READ(R600_SQ_CONFIG);
897	sq_config &= ~(R600_PS_PRIO(3) |
898		       R600_VS_PRIO(3) |
899		       R600_GS_PRIO(3) |
900		       R600_ES_PRIO(3));
901	sq_config |= (R600_DX9_CONSTS |
902		      R600_VC_ENABLE |
903		      R600_PS_PRIO(0) |
904		      R600_VS_PRIO(1) |
905		      R600_GS_PRIO(2) |
906		      R600_ES_PRIO(3));
907
908	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_R600) {
909		sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(124) |
910					  R600_NUM_VS_GPRS(124) |
911					  R600_NUM_CLAUSE_TEMP_GPRS(4));
912		sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(0) |
913					  R600_NUM_ES_GPRS(0));
914		sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(136) |
915					   R600_NUM_VS_THREADS(48) |
916					   R600_NUM_GS_THREADS(4) |
917					   R600_NUM_ES_THREADS(4));
918		sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(128) |
919					    R600_NUM_VS_STACK_ENTRIES(128));
920		sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(0) |
921					    R600_NUM_ES_STACK_ENTRIES(0));
922	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
923		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
924		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
925		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880)) {
926		/* no vertex cache */
927		sq_config &= ~R600_VC_ENABLE;
928
929		sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
930					  R600_NUM_VS_GPRS(44) |
931					  R600_NUM_CLAUSE_TEMP_GPRS(2));
932		sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
933					  R600_NUM_ES_GPRS(17));
934		sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
935					   R600_NUM_VS_THREADS(78) |
936					   R600_NUM_GS_THREADS(4) |
937					   R600_NUM_ES_THREADS(31));
938		sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
939					    R600_NUM_VS_STACK_ENTRIES(40));
940		sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
941					    R600_NUM_ES_STACK_ENTRIES(16));
942	} else if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV630) ||
943		   ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV635)) {
944		sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
945					  R600_NUM_VS_GPRS(44) |
946					  R600_NUM_CLAUSE_TEMP_GPRS(2));
947		sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(18) |
948					  R600_NUM_ES_GPRS(18));
949		sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
950					   R600_NUM_VS_THREADS(78) |
951					   R600_NUM_GS_THREADS(4) |
952					   R600_NUM_ES_THREADS(31));
953		sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(40) |
954					    R600_NUM_VS_STACK_ENTRIES(40));
955		sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(32) |
956					    R600_NUM_ES_STACK_ENTRIES(16));
957	} else if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV670) {
958		sq_gpr_resource_mgmt_1 = (R600_NUM_PS_GPRS(44) |
959					  R600_NUM_VS_GPRS(44) |
960					  R600_NUM_CLAUSE_TEMP_GPRS(2));
961		sq_gpr_resource_mgmt_2 = (R600_NUM_GS_GPRS(17) |
962					  R600_NUM_ES_GPRS(17));
963		sq_thread_resource_mgmt = (R600_NUM_PS_THREADS(79) |
964					   R600_NUM_VS_THREADS(78) |
965					   R600_NUM_GS_THREADS(4) |
966					   R600_NUM_ES_THREADS(31));
967		sq_stack_resource_mgmt_1 = (R600_NUM_PS_STACK_ENTRIES(64) |
968					    R600_NUM_VS_STACK_ENTRIES(64));
969		sq_stack_resource_mgmt_2 = (R600_NUM_GS_STACK_ENTRIES(64) |
970					    R600_NUM_ES_STACK_ENTRIES(64));
971	}
972
973	RADEON_WRITE(R600_SQ_CONFIG, sq_config);
974	RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1,  sq_gpr_resource_mgmt_1);
975	RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2,  sq_gpr_resource_mgmt_2);
976	RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
977	RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
978	RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
979
980	if (((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV610) ||
981	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV620) ||
982	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS780) ||
983	    ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RS880))
984		RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_TC_ONLY));
985	else
986		RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, R600_CACHE_INVALIDATION(R600_VC_AND_TC));
987
988	RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_2S, (R600_S0_X(0xc) |
989						    R600_S0_Y(0x4) |
990						    R600_S1_X(0x4) |
991						    R600_S1_Y(0xc)));
992	RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_4S, (R600_S0_X(0xe) |
993						    R600_S0_Y(0xe) |
994						    R600_S1_X(0x2) |
995						    R600_S1_Y(0x2) |
996						    R600_S2_X(0xa) |
997						    R600_S2_Y(0x6) |
998						    R600_S3_X(0x6) |
999						    R600_S3_Y(0xa)));
1000	RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD0, (R600_S0_X(0xe) |
1001							R600_S0_Y(0xb) |
1002							R600_S1_X(0x4) |
1003							R600_S1_Y(0xc) |
1004							R600_S2_X(0x1) |
1005							R600_S2_Y(0x6) |
1006							R600_S3_X(0xa) |
1007							R600_S3_Y(0xe)));
1008	RADEON_WRITE(R600_PA_SC_AA_SAMPLE_LOCS_8S_WD1, (R600_S4_X(0x6) |
1009							R600_S4_Y(0x1) |
1010							R600_S5_X(0x0) |
1011							R600_S5_Y(0x0) |
1012							R600_S6_X(0xb) |
1013							R600_S6_Y(0x4) |
1014							R600_S7_X(0x7) |
1015							R600_S7_Y(0x8)));
1016
1017
1018	switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1019	case CHIP_R600:
1020	case CHIP_RV630:
1021	case CHIP_RV635:
1022		gs_prim_buffer_depth = 0;
1023		break;
1024	case CHIP_RV610:
1025	case CHIP_RS780:
1026	case CHIP_RS880:
1027	case CHIP_RV620:
1028		gs_prim_buffer_depth = 32;
1029		break;
1030	case CHIP_RV670:
1031		gs_prim_buffer_depth = 128;
1032		break;
1033	default:
1034		break;
1035	}
1036
1037	num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
1038	vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
1039	/* Max value for this is 256 */
1040	if (vgt_gs_per_es > 256)
1041		vgt_gs_per_es = 256;
1042
1043	RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
1044	RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
1045	RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
1046	RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
1047
1048	/* more default values. 2D/3D driver should adjust as needed */
1049	RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
1050	RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
1051	RADEON_WRITE(R600_SX_MISC, 0);
1052	RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
1053	RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
1054	RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
1055	RADEON_WRITE(R600_SPI_INPUT_Z, 0);
1056	RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
1057	RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
1058
1059	/* clear render buffer base addresses */
1060	RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
1061	RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
1062	RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
1063	RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
1064	RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
1065	RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
1066	RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
1067	RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
1068
1069	switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1070	case CHIP_RV610:
1071	case CHIP_RS780:
1072	case CHIP_RS880:
1073	case CHIP_RV620:
1074		tc_cntl = R600_TC_L2_SIZE(8);
1075		break;
1076	case CHIP_RV630:
1077	case CHIP_RV635:
1078		tc_cntl = R600_TC_L2_SIZE(4);
1079		break;
1080	case CHIP_R600:
1081		tc_cntl = R600_TC_L2_SIZE(0) | R600_L2_DISABLE_LATE_HIT;
1082		break;
1083	default:
1084		tc_cntl = R600_TC_L2_SIZE(0);
1085		break;
1086	}
1087
1088	RADEON_WRITE(R600_TC_CNTL, tc_cntl);
1089
1090	hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
1091	RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1092
1093	arb_pop = RADEON_READ(R600_ARB_POP);
1094	arb_pop |= R600_ENABLE_TC128;
1095	RADEON_WRITE(R600_ARB_POP, arb_pop);
1096
1097	RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
1098	RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
1099					  R600_NUM_CLIP_SEQ(3)));
1100	RADEON_WRITE(R600_PA_SC_ENHANCE, R600_FORCE_EOV_MAX_CLK_CNT(4095));
1101
1102}
1103
1104static u32 r700_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
1105					     u32 num_backends,
1106					     u32 backend_disable_mask)
1107{
1108	u32 backend_map = 0;
1109	u32 enabled_backends_mask;
1110	u32 enabled_backends_count;
1111	u32 cur_pipe;
1112	u32 swizzle_pipe[R7XX_MAX_PIPES];
1113	u32 cur_backend;
1114	u32 i;
1115
1116	if (num_tile_pipes > R7XX_MAX_PIPES)
1117		num_tile_pipes = R7XX_MAX_PIPES;
1118	if (num_tile_pipes < 1)
1119		num_tile_pipes = 1;
1120	if (num_backends > R7XX_MAX_BACKENDS)
1121		num_backends = R7XX_MAX_BACKENDS;
1122	if (num_backends < 1)
1123		num_backends = 1;
1124
1125	enabled_backends_mask = 0;
1126	enabled_backends_count = 0;
1127	for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
1128		if (((backend_disable_mask >> i) & 1) == 0) {
1129			enabled_backends_mask |= (1 << i);
1130			++enabled_backends_count;
1131		}
1132		if (enabled_backends_count == num_backends)
1133			break;
1134	}
1135
1136	if (enabled_backends_count == 0) {
1137		enabled_backends_mask = 1;
1138		enabled_backends_count = 1;
1139	}
1140
1141	if (enabled_backends_count != num_backends)
1142		num_backends = enabled_backends_count;
1143
1144	memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
1145	switch (num_tile_pipes) {
1146	case 1:
1147		swizzle_pipe[0] = 0;
1148		break;
1149	case 2:
1150		swizzle_pipe[0] = 0;
1151		swizzle_pipe[1] = 1;
1152		break;
1153	case 3:
1154		swizzle_pipe[0] = 0;
1155		swizzle_pipe[1] = 2;
1156		swizzle_pipe[2] = 1;
1157		break;
1158	case 4:
1159		swizzle_pipe[0] = 0;
1160		swizzle_pipe[1] = 2;
1161		swizzle_pipe[2] = 3;
1162		swizzle_pipe[3] = 1;
1163		break;
1164	case 5:
1165		swizzle_pipe[0] = 0;
1166		swizzle_pipe[1] = 2;
1167		swizzle_pipe[2] = 4;
1168		swizzle_pipe[3] = 1;
1169		swizzle_pipe[4] = 3;
1170		break;
1171	case 6:
1172		swizzle_pipe[0] = 0;
1173		swizzle_pipe[1] = 2;
1174		swizzle_pipe[2] = 4;
1175		swizzle_pipe[3] = 5;
1176		swizzle_pipe[4] = 3;
1177		swizzle_pipe[5] = 1;
1178		break;
1179	case 7:
1180		swizzle_pipe[0] = 0;
1181		swizzle_pipe[1] = 2;
1182		swizzle_pipe[2] = 4;
1183		swizzle_pipe[3] = 6;
1184		swizzle_pipe[4] = 3;
1185		swizzle_pipe[5] = 1;
1186		swizzle_pipe[6] = 5;
1187		break;
1188	case 8:
1189		swizzle_pipe[0] = 0;
1190		swizzle_pipe[1] = 2;
1191		swizzle_pipe[2] = 4;
1192		swizzle_pipe[3] = 6;
1193		swizzle_pipe[4] = 3;
1194		swizzle_pipe[5] = 1;
1195		swizzle_pipe[6] = 7;
1196		swizzle_pipe[7] = 5;
1197		break;
1198	}
1199
1200	cur_backend = 0;
1201	for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
1202		while (((1 << cur_backend) & enabled_backends_mask) == 0)
1203			cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
1204
1205		backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
1206
1207		cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
1208	}
1209
1210	return backend_map;
1211}
1212
1213static void r700_gfx_init(struct drm_device *dev,
1214			  drm_radeon_private_t *dev_priv)
1215{
1216	int i, j, num_qd_pipes;
1217	u32 sx_debug_1;
1218	u32 smx_dc_ctl0;
1219	u32 num_gs_verts_per_thread;
1220	u32 vgt_gs_per_es;
1221	u32 gs_prim_buffer_depth = 0;
1222	u32 sq_ms_fifo_sizes;
1223	u32 sq_config;
1224	u32 sq_thread_resource_mgmt;
1225	u32 hdp_host_path_cntl;
1226	u32 sq_dyn_gpr_size_simd_ab_0;
1227	u32 backend_map;
1228	u32 gb_tiling_config = 0;
1229	u32 cc_rb_backend_disable = 0;
1230	u32 cc_gc_shader_pipe_config = 0;
1231	u32 mc_arb_ramcfg;
1232	u32 db_debug4;
1233
1234	/* setup chip specs */
1235	switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1236	case CHIP_RV770:
1237		dev_priv->r600_max_pipes = 4;
1238		dev_priv->r600_max_tile_pipes = 8;
1239		dev_priv->r600_max_simds = 10;
1240		dev_priv->r600_max_backends = 4;
1241		dev_priv->r600_max_gprs = 256;
1242		dev_priv->r600_max_threads = 248;
1243		dev_priv->r600_max_stack_entries = 512;
1244		dev_priv->r600_max_hw_contexts = 8;
1245		dev_priv->r600_max_gs_threads = 16 * 2;
1246		dev_priv->r600_sx_max_export_size = 128;
1247		dev_priv->r600_sx_max_export_pos_size = 16;
1248		dev_priv->r600_sx_max_export_smx_size = 112;
1249		dev_priv->r600_sq_num_cf_insts = 2;
1250
1251		dev_priv->r700_sx_num_of_sets = 7;
1252		dev_priv->r700_sc_prim_fifo_size = 0xF9;
1253		dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
1254		dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
1255		break;
1256	case CHIP_RV740:
1257		dev_priv->r600_max_pipes = 4;
1258		dev_priv->r600_max_tile_pipes = 4;
1259		dev_priv->r600_max_simds = 8;
1260		dev_priv->r600_max_backends = 4;
1261		dev_priv->r600_max_gprs = 256;
1262		dev_priv->r600_max_threads = 248;
1263		dev_priv->r600_max_stack_entries = 512;
1264		dev_priv->r600_max_hw_contexts = 8;
1265		dev_priv->r600_max_gs_threads = 16 * 2;
1266		dev_priv->r600_sx_max_export_size = 256;
1267		dev_priv->r600_sx_max_export_pos_size = 32;
1268		dev_priv->r600_sx_max_export_smx_size = 224;
1269		dev_priv->r600_sq_num_cf_insts = 2;
1270
1271		dev_priv->r700_sx_num_of_sets = 7;
1272		dev_priv->r700_sc_prim_fifo_size = 0x100;
1273		dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
1274		dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
1275
1276		if (dev_priv->r600_sx_max_export_pos_size > 16) {
1277			dev_priv->r600_sx_max_export_pos_size -= 16;
1278			dev_priv->r600_sx_max_export_smx_size += 16;
1279		}
1280		break;
1281	case CHIP_RV730:
1282		dev_priv->r600_max_pipes = 2;
1283		dev_priv->r600_max_tile_pipes = 4;
1284		dev_priv->r600_max_simds = 8;
1285		dev_priv->r600_max_backends = 2;
1286		dev_priv->r600_max_gprs = 128;
1287		dev_priv->r600_max_threads = 248;
1288		dev_priv->r600_max_stack_entries = 256;
1289		dev_priv->r600_max_hw_contexts = 8;
1290		dev_priv->r600_max_gs_threads = 16 * 2;
1291		dev_priv->r600_sx_max_export_size = 256;
1292		dev_priv->r600_sx_max_export_pos_size = 32;
1293		dev_priv->r600_sx_max_export_smx_size = 224;
1294		dev_priv->r600_sq_num_cf_insts = 2;
1295
1296		dev_priv->r700_sx_num_of_sets = 7;
1297		dev_priv->r700_sc_prim_fifo_size = 0xf9;
1298		dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
1299		dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
1300
1301		if (dev_priv->r600_sx_max_export_pos_size > 16) {
1302			dev_priv->r600_sx_max_export_pos_size -= 16;
1303			dev_priv->r600_sx_max_export_smx_size += 16;
1304		}
1305		break;
1306	case CHIP_RV710:
1307		dev_priv->r600_max_pipes = 2;
1308		dev_priv->r600_max_tile_pipes = 2;
1309		dev_priv->r600_max_simds = 2;
1310		dev_priv->r600_max_backends = 1;
1311		dev_priv->r600_max_gprs = 256;
1312		dev_priv->r600_max_threads = 192;
1313		dev_priv->r600_max_stack_entries = 256;
1314		dev_priv->r600_max_hw_contexts = 4;
1315		dev_priv->r600_max_gs_threads = 8 * 2;
1316		dev_priv->r600_sx_max_export_size = 128;
1317		dev_priv->r600_sx_max_export_pos_size = 16;
1318		dev_priv->r600_sx_max_export_smx_size = 112;
1319		dev_priv->r600_sq_num_cf_insts = 1;
1320
1321		dev_priv->r700_sx_num_of_sets = 7;
1322		dev_priv->r700_sc_prim_fifo_size = 0x40;
1323		dev_priv->r700_sc_hiz_tile_fifo_size = 0x30;
1324		dev_priv->r700_sc_earlyz_tile_fifo_fize = 0x130;
1325		break;
1326	default:
1327		break;
1328	}
1329
1330	/* Initialize HDP */
1331	j = 0;
1332	for (i = 0; i < 32; i++) {
1333		RADEON_WRITE((0x2c14 + j), 0x00000000);
1334		RADEON_WRITE((0x2c18 + j), 0x00000000);
1335		RADEON_WRITE((0x2c1c + j), 0x00000000);
1336		RADEON_WRITE((0x2c20 + j), 0x00000000);
1337		RADEON_WRITE((0x2c24 + j), 0x00000000);
1338		j += 0x18;
1339	}
1340
1341	RADEON_WRITE(R600_GRBM_CNTL, R600_GRBM_READ_TIMEOUT(0xff));
1342
1343	/* setup tiling, simd, pipe config */
1344	mc_arb_ramcfg = RADEON_READ(R700_MC_ARB_RAMCFG);
1345
1346	switch (dev_priv->r600_max_tile_pipes) {
1347	case 1:
1348		gb_tiling_config |= R600_PIPE_TILING(0);
1349		break;
1350	case 2:
1351		gb_tiling_config |= R600_PIPE_TILING(1);
1352		break;
1353	case 4:
1354		gb_tiling_config |= R600_PIPE_TILING(2);
1355		break;
1356	case 8:
1357		gb_tiling_config |= R600_PIPE_TILING(3);
1358		break;
1359	default:
1360		break;
1361	}
1362
1363	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
1364		gb_tiling_config |= R600_BANK_TILING(1);
1365	else
1366		gb_tiling_config |= R600_BANK_TILING((mc_arb_ramcfg >> R700_NOOFBANK_SHIFT) & R700_NOOFBANK_MASK);
1367
1368	gb_tiling_config |= R600_GROUP_SIZE(0);
1369
1370	if (((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK) > 3) {
1371		gb_tiling_config |= R600_ROW_TILING(3);
1372		gb_tiling_config |= R600_SAMPLE_SPLIT(3);
1373	} else {
1374		gb_tiling_config |=
1375			R600_ROW_TILING(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
1376		gb_tiling_config |=
1377			R600_SAMPLE_SPLIT(((mc_arb_ramcfg >> R700_NOOFROWS_SHIFT) & R700_NOOFROWS_MASK));
1378	}
1379
1380	gb_tiling_config |= R600_BANK_SWAPS(1);
1381
1382	backend_map = r700_get_tile_pipe_to_backend_map(dev_priv->r600_max_tile_pipes,
1383							dev_priv->r600_max_backends,
1384							(0xff << dev_priv->r600_max_backends) & 0xff);
1385	gb_tiling_config |= R600_BACKEND_MAP(backend_map);
1386
1387	cc_gc_shader_pipe_config =
1388		R600_INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << dev_priv->r600_max_pipes) & R7XX_MAX_PIPES_MASK);
1389	cc_gc_shader_pipe_config |=
1390		R600_INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << dev_priv->r600_max_simds) & R7XX_MAX_SIMDS_MASK);
1391
1392	cc_rb_backend_disable =
1393		R600_BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << dev_priv->r600_max_backends) & R7XX_MAX_BACKENDS_MASK);
1394
1395	RADEON_WRITE(R600_GB_TILING_CONFIG,      gb_tiling_config);
1396	RADEON_WRITE(R600_DCP_TILING_CONFIG,    (gb_tiling_config & 0xffff));
1397	RADEON_WRITE(R600_HDP_TILING_CONFIG,    (gb_tiling_config & 0xffff));
1398
1399	RADEON_WRITE(R600_CC_RB_BACKEND_DISABLE,      cc_rb_backend_disable);
1400	RADEON_WRITE(R600_CC_GC_SHADER_PIPE_CONFIG,   cc_gc_shader_pipe_config);
1401	RADEON_WRITE(R600_GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
1402
1403	RADEON_WRITE(R700_CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
1404	RADEON_WRITE(R700_CGTS_SYS_TCC_DISABLE, 0);
1405	RADEON_WRITE(R700_CGTS_TCC_DISABLE, 0);
1406	RADEON_WRITE(R700_CGTS_USER_SYS_TCC_DISABLE, 0);
1407	RADEON_WRITE(R700_CGTS_USER_TCC_DISABLE, 0);
1408
1409	num_qd_pipes =
1410		R7XX_MAX_BACKENDS - r600_count_pipe_bits(cc_gc_shader_pipe_config & R600_INACTIVE_QD_PIPES_MASK);
1411	RADEON_WRITE(R600_VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & R600_DEALLOC_DIST_MASK);
1412	RADEON_WRITE(R600_VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & R600_VTX_REUSE_DEPTH_MASK);
1413
1414	/* set HW defaults for 3D engine */
1415	RADEON_WRITE(R600_CP_QUEUE_THRESHOLDS, (R600_ROQ_IB1_START(0x16) |
1416						R600_ROQ_IB2_START(0x2b)));
1417
1418	RADEON_WRITE(R600_CP_MEQ_THRESHOLDS, R700_STQ_SPLIT(0x30));
1419
1420	RADEON_WRITE(R600_TA_CNTL_AUX, (R600_DISABLE_CUBE_ANISO |
1421					R600_SYNC_GRADIENT |
1422					R600_SYNC_WALKER |
1423					R600_SYNC_ALIGNER));
1424
1425	sx_debug_1 = RADEON_READ(R700_SX_DEBUG_1);
1426	sx_debug_1 |= R700_ENABLE_NEW_SMX_ADDRESS;
1427	RADEON_WRITE(R700_SX_DEBUG_1, sx_debug_1);
1428
1429	smx_dc_ctl0 = RADEON_READ(R600_SMX_DC_CTL0);
1430	smx_dc_ctl0 &= ~R700_CACHE_DEPTH(0x1ff);
1431	smx_dc_ctl0 |= R700_CACHE_DEPTH((dev_priv->r700_sx_num_of_sets * 64) - 1);
1432	RADEON_WRITE(R600_SMX_DC_CTL0, smx_dc_ctl0);
1433
1434	RADEON_WRITE(R700_SMX_EVENT_CTL, (R700_ES_FLUSH_CTL(4) |
1435					  R700_GS_FLUSH_CTL(4) |
1436					  R700_ACK_FLUSH_CTL(3) |
1437					  R700_SYNC_FLUSH_CTL));
1438
1439	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV770)
1440		RADEON_WRITE(R700_DB_DEBUG3, R700_DB_CLK_OFF_DELAY(0x1f));
1441	else {
1442		db_debug4 = RADEON_READ(RV700_DB_DEBUG4);
1443		db_debug4 |= RV700_DISABLE_TILE_COVERED_FOR_PS_ITER;
1444		RADEON_WRITE(RV700_DB_DEBUG4, db_debug4);
1445	}
1446
1447	RADEON_WRITE(R600_SX_EXPORT_BUFFER_SIZES, (R600_COLOR_BUFFER_SIZE((dev_priv->r600_sx_max_export_size / 4) - 1) |
1448						   R600_POSITION_BUFFER_SIZE((dev_priv->r600_sx_max_export_pos_size / 4) - 1) |
1449						   R600_SMX_BUFFER_SIZE((dev_priv->r600_sx_max_export_smx_size / 4) - 1)));
1450
1451	RADEON_WRITE(R700_PA_SC_FIFO_SIZE_R7XX, (R700_SC_PRIM_FIFO_SIZE(dev_priv->r700_sc_prim_fifo_size) |
1452						 R700_SC_HIZ_TILE_FIFO_SIZE(dev_priv->r700_sc_hiz_tile_fifo_size) |
1453						 R700_SC_EARLYZ_TILE_FIFO_SIZE(dev_priv->r700_sc_earlyz_tile_fifo_fize)));
1454
1455	RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
1456
1457	RADEON_WRITE(R600_VGT_NUM_INSTANCES, 1);
1458
1459	RADEON_WRITE(R600_SPI_CONFIG_CNTL, R600_GPR_WRITE_PRIORITY(0));
1460
1461	RADEON_WRITE(R600_SPI_CONFIG_CNTL_1, R600_VTX_DONE_DELAY(4));
1462
1463	RADEON_WRITE(R600_CP_PERFMON_CNTL, 0);
1464
1465	sq_ms_fifo_sizes = (R600_CACHE_FIFO_SIZE(16 * dev_priv->r600_sq_num_cf_insts) |
1466			    R600_DONE_FIFO_HIWATER(0xe0) |
1467			    R600_ALU_UPDATE_FIFO_HIWATER(0x8));
1468	switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1469	case CHIP_RV770:
1470		sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x1);
1471		break;
1472	case CHIP_RV740:
1473	case CHIP_RV730:
1474	case CHIP_RV710:
1475	default:
1476		sq_ms_fifo_sizes |= R600_FETCH_FIFO_HIWATER(0x4);
1477		break;
1478	}
1479	RADEON_WRITE(R600_SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
1480
1481	/* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
1482	 * should be adjusted as needed by the 2D/3D drivers.  This just sets default values
1483	 */
1484	sq_config = RADEON_READ(R600_SQ_CONFIG);
1485	sq_config &= ~(R600_PS_PRIO(3) |
1486		       R600_VS_PRIO(3) |
1487		       R600_GS_PRIO(3) |
1488		       R600_ES_PRIO(3));
1489	sq_config |= (R600_DX9_CONSTS |
1490		      R600_VC_ENABLE |
1491		      R600_EXPORT_SRC_C |
1492		      R600_PS_PRIO(0) |
1493		      R600_VS_PRIO(1) |
1494		      R600_GS_PRIO(2) |
1495		      R600_ES_PRIO(3));
1496	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
1497		/* no vertex cache */
1498		sq_config &= ~R600_VC_ENABLE;
1499
1500	RADEON_WRITE(R600_SQ_CONFIG, sq_config);
1501
1502	RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_1,  (R600_NUM_PS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
1503						    R600_NUM_VS_GPRS((dev_priv->r600_max_gprs * 24)/64) |
1504						    R600_NUM_CLAUSE_TEMP_GPRS(((dev_priv->r600_max_gprs * 24)/64)/2)));
1505
1506	RADEON_WRITE(R600_SQ_GPR_RESOURCE_MGMT_2,  (R600_NUM_GS_GPRS((dev_priv->r600_max_gprs * 7)/64) |
1507						    R600_NUM_ES_GPRS((dev_priv->r600_max_gprs * 7)/64)));
1508
1509	sq_thread_resource_mgmt = (R600_NUM_PS_THREADS((dev_priv->r600_max_threads * 4)/8) |
1510				   R600_NUM_VS_THREADS((dev_priv->r600_max_threads * 2)/8) |
1511				   R600_NUM_ES_THREADS((dev_priv->r600_max_threads * 1)/8));
1512	if (((dev_priv->r600_max_threads * 1) / 8) > dev_priv->r600_max_gs_threads)
1513		sq_thread_resource_mgmt |= R600_NUM_GS_THREADS(dev_priv->r600_max_gs_threads);
1514	else
1515		sq_thread_resource_mgmt |= R600_NUM_GS_THREADS((dev_priv->r600_max_gs_threads * 1)/8);
1516	RADEON_WRITE(R600_SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
1517
1518	RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_1, (R600_NUM_PS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
1519						     R600_NUM_VS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
1520
1521	RADEON_WRITE(R600_SQ_STACK_RESOURCE_MGMT_2, (R600_NUM_GS_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4) |
1522						     R600_NUM_ES_STACK_ENTRIES((dev_priv->r600_max_stack_entries * 1)/4)));
1523
1524	sq_dyn_gpr_size_simd_ab_0 = (R700_SIMDA_RING0((dev_priv->r600_max_gprs * 38)/64) |
1525				     R700_SIMDA_RING1((dev_priv->r600_max_gprs * 38)/64) |
1526				     R700_SIMDB_RING0((dev_priv->r600_max_gprs * 38)/64) |
1527				     R700_SIMDB_RING1((dev_priv->r600_max_gprs * 38)/64));
1528
1529	RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
1530	RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
1531	RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
1532	RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
1533	RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
1534	RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
1535	RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
1536	RADEON_WRITE(R700_SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
1537
1538	RADEON_WRITE(R700_PA_SC_FORCE_EOV_MAX_CNTS, (R700_FORCE_EOV_MAX_CLK_CNT(4095) |
1539						     R700_FORCE_EOV_MAX_REZ_CNT(255)));
1540
1541	if ((dev_priv->flags & RADEON_FAMILY_MASK) == CHIP_RV710)
1542		RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_TC_ONLY) |
1543							   R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
1544	else
1545		RADEON_WRITE(R600_VGT_CACHE_INVALIDATION, (R600_CACHE_INVALIDATION(R600_VC_AND_TC) |
1546							   R700_AUTO_INVLD_EN(R700_ES_AND_GS_AUTO)));
1547
1548	switch (dev_priv->flags & RADEON_FAMILY_MASK) {
1549	case CHIP_RV770:
1550	case CHIP_RV740:
1551	case CHIP_RV730:
1552		gs_prim_buffer_depth = 384;
1553		break;
1554	case CHIP_RV710:
1555		gs_prim_buffer_depth = 128;
1556		break;
1557	default:
1558		break;
1559	}
1560
1561	num_gs_verts_per_thread = dev_priv->r600_max_pipes * 16;
1562	vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
1563	/* Max value for this is 256 */
1564	if (vgt_gs_per_es > 256)
1565		vgt_gs_per_es = 256;
1566
1567	RADEON_WRITE(R600_VGT_ES_PER_GS, 128);
1568	RADEON_WRITE(R600_VGT_GS_PER_ES, vgt_gs_per_es);
1569	RADEON_WRITE(R600_VGT_GS_PER_VS, 2);
1570
1571	/* more default values. 2D/3D driver should adjust as needed */
1572	RADEON_WRITE(R600_VGT_GS_VERTEX_REUSE, 16);
1573	RADEON_WRITE(R600_PA_SC_LINE_STIPPLE_STATE, 0);
1574	RADEON_WRITE(R600_VGT_STRMOUT_EN, 0);
1575	RADEON_WRITE(R600_SX_MISC, 0);
1576	RADEON_WRITE(R600_PA_SC_MODE_CNTL, 0);
1577	RADEON_WRITE(R700_PA_SC_EDGERULE, 0xaaaaaaaa);
1578	RADEON_WRITE(R600_PA_SC_AA_CONFIG, 0);
1579	RADEON_WRITE(R600_PA_SC_CLIPRECT_RULE, 0xffff);
1580	RADEON_WRITE(R600_PA_SC_LINE_STIPPLE, 0);
1581	RADEON_WRITE(R600_SPI_INPUT_Z, 0);
1582	RADEON_WRITE(R600_SPI_PS_IN_CONTROL_0, R600_NUM_INTERP(2));
1583	RADEON_WRITE(R600_CB_COLOR7_FRAG, 0);
1584
1585	/* clear render buffer base addresses */
1586	RADEON_WRITE(R600_CB_COLOR0_BASE, 0);
1587	RADEON_WRITE(R600_CB_COLOR1_BASE, 0);
1588	RADEON_WRITE(R600_CB_COLOR2_BASE, 0);
1589	RADEON_WRITE(R600_CB_COLOR3_BASE, 0);
1590	RADEON_WRITE(R600_CB_COLOR4_BASE, 0);
1591	RADEON_WRITE(R600_CB_COLOR5_BASE, 0);
1592	RADEON_WRITE(R600_CB_COLOR6_BASE, 0);
1593	RADEON_WRITE(R600_CB_COLOR7_BASE, 0);
1594
1595	RADEON_WRITE(R700_TCP_CNTL, 0);
1596
1597	hdp_host_path_cntl = RADEON_READ(R600_HDP_HOST_PATH_CNTL);
1598	RADEON_WRITE(R600_HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
1599
1600	RADEON_WRITE(R600_PA_SC_MULTI_CHIP_CNTL, 0);
1601
1602	RADEON_WRITE(R600_PA_CL_ENHANCE, (R600_CLIP_VTX_REORDER_ENA |
1603					  R600_NUM_CLIP_SEQ(3)));
1604
1605}
1606
1607static void r600_cp_init_ring_buffer(struct drm_device *dev,
1608				       drm_radeon_private_t *dev_priv,
1609				       struct drm_file *file_priv)
1610{
1611	u32 ring_start;
1612	u64 rptr_addr;
1613
1614	if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
1615		r700_gfx_init(dev, dev_priv);
1616	else
1617		r600_gfx_init(dev, dev_priv);
1618
1619	RADEON_WRITE(R600_GRBM_SOFT_RESET, R600_SOFT_RESET_CP);
1620	RADEON_READ(R600_GRBM_SOFT_RESET);
1621	DRM_UDELAY(15000);
1622	RADEON_WRITE(R600_GRBM_SOFT_RESET, 0);
1623
1624
1625	/* Set ring buffer size */
1626#ifdef __BIG_ENDIAN
1627	RADEON_WRITE(R600_CP_RB_CNTL,
1628		     RADEON_BUF_SWAP_32BIT |
1629		     RADEON_RB_NO_UPDATE |
1630		     (dev_priv->ring.rptr_update_l2qw << 8) |
1631		     dev_priv->ring.size_l2qw);
1632#else
1633	RADEON_WRITE(R600_CP_RB_CNTL,
1634		     RADEON_RB_NO_UPDATE |
1635		     (dev_priv->ring.rptr_update_l2qw << 8) |
1636		     dev_priv->ring.size_l2qw);
1637#endif
1638
1639	RADEON_WRITE(R600_CP_SEM_WAIT_TIMER, 0x4);
1640
1641	/* Set the write pointer delay */
1642	RADEON_WRITE(R600_CP_RB_WPTR_DELAY, 0);
1643
1644#ifdef __BIG_ENDIAN
1645	RADEON_WRITE(R600_CP_RB_CNTL,
1646		     RADEON_BUF_SWAP_32BIT |
1647		     RADEON_RB_NO_UPDATE |
1648		     RADEON_RB_RPTR_WR_ENA |
1649		     (dev_priv->ring.rptr_update_l2qw << 8) |
1650		     dev_priv->ring.size_l2qw);
1651#else
1652	RADEON_WRITE(R600_CP_RB_CNTL,
1653		     RADEON_RB_NO_UPDATE |
1654		     RADEON_RB_RPTR_WR_ENA |
1655		     (dev_priv->ring.rptr_update_l2qw << 8) |
1656		     dev_priv->ring.size_l2qw);
1657#endif
1658
1659	/* Initialize the ring buffer's read and write pointers */
1660	RADEON_WRITE(R600_CP_RB_RPTR_WR, 0);
1661	RADEON_WRITE(R600_CP_RB_WPTR, 0);
1662	SET_RING_HEAD(dev_priv, 0);
1663	dev_priv->ring.tail = 0;
1664
1665#if __OS_HAS_AGP
1666	if (dev_priv->flags & RADEON_IS_AGP) {
1667		rptr_addr = dev_priv->ring_rptr->offset
1668			- dev->agp->base +
1669			dev_priv->gart_vm_start;
1670	} else
1671#endif
1672	{
1673		rptr_addr = dev_priv->ring_rptr->offset
1674			- ((unsigned long) dev->sg->virtual)
1675			+ dev_priv->gart_vm_start;
1676	}
1677	RADEON_WRITE(R600_CP_RB_RPTR_ADDR,
1678		     rptr_addr & 0xffffffff);
1679	RADEON_WRITE(R600_CP_RB_RPTR_ADDR_HI,
1680		     upper_32_bits(rptr_addr));
1681
1682#ifdef __BIG_ENDIAN
1683	RADEON_WRITE(R600_CP_RB_CNTL,
1684		     RADEON_BUF_SWAP_32BIT |
1685		     (dev_priv->ring.rptr_update_l2qw << 8) |
1686		     dev_priv->ring.size_l2qw);
1687#else
1688	RADEON_WRITE(R600_CP_RB_CNTL,
1689		     (dev_priv->ring.rptr_update_l2qw << 8) |
1690		     dev_priv->ring.size_l2qw);
1691#endif
1692
1693#if __OS_HAS_AGP
1694	if (dev_priv->flags & RADEON_IS_AGP) {
1695		/* XXX */
1696		radeon_write_agp_base(dev_priv, dev->agp->base);
1697
1698		/* XXX */
1699		radeon_write_agp_location(dev_priv,
1700			     (((dev_priv->gart_vm_start - 1 +
1701				dev_priv->gart_size) & 0xffff0000) |
1702			      (dev_priv->gart_vm_start >> 16)));
1703
1704		ring_start = (dev_priv->cp_ring->offset
1705			      - dev->agp->base
1706			      + dev_priv->gart_vm_start);
1707	} else
1708#endif
1709		ring_start = (dev_priv->cp_ring->offset
1710			      - (unsigned long)dev->sg->virtual
1711			      + dev_priv->gart_vm_start);
1712
1713	RADEON_WRITE(R600_CP_RB_BASE, ring_start >> 8);
1714
1715	RADEON_WRITE(R600_CP_ME_CNTL, 0xff);
1716
1717	RADEON_WRITE(R600_CP_DEBUG, (1 << 27) | (1 << 28));
1718
1719	/* Initialize the scratch register pointer.  This will cause
1720	 * the scratch register values to be written out to memory
1721	 * whenever they are updated.
1722	 *
1723	 * We simply put this behind the ring read pointer, this works
1724	 * with PCI GART as well as (whatever kind of) AGP GART
1725	 */
1726	{
1727		u64 scratch_addr;
1728
1729		scratch_addr = RADEON_READ(R600_CP_RB_RPTR_ADDR);
1730		scratch_addr |= ((u64)RADEON_READ(R600_CP_RB_RPTR_ADDR_HI)) << 32;
1731		scratch_addr += R600_SCRATCH_REG_OFFSET;
1732		scratch_addr >>= 8;
1733		scratch_addr &= 0xffffffff;
1734
1735		RADEON_WRITE(R600_SCRATCH_ADDR, (uint32_t)scratch_addr);
1736	}
1737
1738	RADEON_WRITE(R600_SCRATCH_UMSK, 0x7);
1739
1740	/* Turn on bus mastering */
1741	radeon_enable_bm(dev_priv);
1742
1743	radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(0), 0);
1744	RADEON_WRITE(R600_LAST_FRAME_REG, 0);
1745
1746	radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(1), 0);
1747	RADEON_WRITE(R600_LAST_DISPATCH_REG, 0);
1748
1749	radeon_write_ring_rptr(dev_priv, R600_SCRATCHOFF(2), 0);
1750	RADEON_WRITE(R600_LAST_CLEAR_REG, 0);
1751
1752	/* reset sarea copies of these */
1753	if (dev_priv->sarea_priv) {
1754		dev_priv->sarea_priv->last_frame = 0;
1755		dev_priv->sarea_priv->last_dispatch = 0;
1756		dev_priv->sarea_priv->last_clear = 0;
1757	}
1758
1759	r600_do_wait_for_idle(dev_priv);
1760
1761}
1762
1763int r600_do_cleanup_cp(struct drm_device *dev)
1764{
1765	drm_radeon_private_t *dev_priv = dev->dev_private;
1766	DRM_DEBUG("\n");
1767
1768	/* Make sure interrupts are disabled here because the uninstall ioctl
1769	 * may not have been called from userspace and after dev_private
1770	 * is freed, it's too late.
1771	 */
1772	if (dev->irq_enabled)
1773		drm_irq_uninstall(dev);
1774
1775#if __OS_HAS_AGP
1776	if (dev_priv->flags & RADEON_IS_AGP) {
1777		if (dev_priv->cp_ring != NULL) {
1778			drm_core_ioremapfree(dev_priv->cp_ring, dev);
1779			dev_priv->cp_ring = NULL;
1780		}
1781		if (dev_priv->ring_rptr != NULL) {
1782			drm_core_ioremapfree(dev_priv->ring_rptr, dev);
1783			dev_priv->ring_rptr = NULL;
1784		}
1785		if (dev->agp_buffer_map != NULL) {
1786			drm_core_ioremapfree(dev->agp_buffer_map, dev);
1787			dev->agp_buffer_map = NULL;
1788		}
1789	} else
1790#endif
1791	{
1792
1793		if (dev_priv->gart_info.bus_addr)
1794			r600_page_table_cleanup(dev, &dev_priv->gart_info);
1795
1796		if (dev_priv->gart_info.gart_table_location == DRM_ATI_GART_FB) {
1797			drm_core_ioremapfree(&dev_priv->gart_info.mapping, dev);
1798			dev_priv->gart_info.addr = 0;
1799		}
1800	}
1801	/* only clear to the start of flags */
1802	memset(dev_priv, 0, offsetof(drm_radeon_private_t, flags));
1803
1804	return 0;
1805}
1806
1807int r600_do_init_cp(struct drm_device *dev, drm_radeon_init_t *init,
1808		    struct drm_file *file_priv)
1809{
1810	drm_radeon_private_t *dev_priv = dev->dev_private;
1811
1812	DRM_DEBUG("\n");
1813
1814	/* if we require new memory map but we don't have it fail */
1815	if ((dev_priv->flags & RADEON_NEW_MEMMAP) && !dev_priv->new_memmap) {
1816		DRM_ERROR("Cannot initialise DRM on this card\nThis card requires a new X.org DDX for 3D\n");
1817		r600_do_cleanup_cp(dev);
1818		return -EINVAL;
1819	}
1820
1821	if (init->is_pci && (dev_priv->flags & RADEON_IS_AGP)) {
1822		DRM_DEBUG("Forcing AGP card to PCI mode\n");
1823		dev_priv->flags &= ~RADEON_IS_AGP;
1824		/* The writeback test succeeds, but when writeback is enabled,
1825		 * the ring buffer read ptr update fails after first 128 bytes.
1826		 */
1827		radeon_no_wb = 1;
1828	} else if (!(dev_priv->flags & (RADEON_IS_AGP | RADEON_IS_PCI | RADEON_IS_PCIE))
1829		 && !init->is_pci) {
1830		DRM_DEBUG("Restoring AGP flag\n");
1831		dev_priv->flags |= RADEON_IS_AGP;
1832	}
1833
1834	dev_priv->usec_timeout = init->usec_timeout;
1835	if (dev_priv->usec_timeout < 1 ||
1836	    dev_priv->usec_timeout > RADEON_MAX_USEC_TIMEOUT) {
1837		DRM_DEBUG("TIMEOUT problem!\n");
1838		r600_do_cleanup_cp(dev);
1839		return -EINVAL;
1840	}
1841
1842	/* Enable vblank on CRTC1 for older X servers
1843	 */
1844	dev_priv->vblank_crtc = DRM_RADEON_VBLANK_CRTC1;
1845
1846	dev_priv->cp_mode = init->cp_mode;
1847
1848	/* We don't support anything other than bus-mastering ring mode,
1849	 * but the ring can be in either AGP or PCI space for the ring
1850	 * read pointer.
1851	 */
1852	if ((init->cp_mode != RADEON_CSQ_PRIBM_INDDIS) &&
1853	    (init->cp_mode != RADEON_CSQ_PRIBM_INDBM)) {
1854		DRM_DEBUG("BAD cp_mode (%x)!\n", init->cp_mode);
1855		r600_do_cleanup_cp(dev);
1856		return -EINVAL;
1857	}
1858
1859	switch (init->fb_bpp) {
1860	case 16:
1861		dev_priv->color_fmt = RADEON_COLOR_FORMAT_RGB565;
1862		break;
1863	case 32:
1864	default:
1865		dev_priv->color_fmt = RADEON_COLOR_FORMAT_ARGB8888;
1866		break;
1867	}
1868	dev_priv->front_offset = init->front_offset;
1869	dev_priv->front_pitch = init->front_pitch;
1870	dev_priv->back_offset = init->back_offset;
1871	dev_priv->back_pitch = init->back_pitch;
1872
1873	dev_priv->ring_offset = init->ring_offset;
1874	dev_priv->ring_rptr_offset = init->ring_rptr_offset;
1875	dev_priv->buffers_offset = init->buffers_offset;
1876	dev_priv->gart_textures_offset = init->gart_textures_offset;
1877
1878	dev_priv->sarea = drm_getsarea(dev);
1879	if (!dev_priv->sarea) {
1880		DRM_ERROR("could not find sarea!\n");
1881		r600_do_cleanup_cp(dev);
1882		return -EINVAL;
1883	}
1884
1885	dev_priv->cp_ring = drm_core_findmap(dev, init->ring_offset);
1886	if (!dev_priv->cp_ring) {
1887		DRM_ERROR("could not find cp ring region!\n");
1888		r600_do_cleanup_cp(dev);
1889		return -EINVAL;
1890	}
1891	dev_priv->ring_rptr = drm_core_findmap(dev, init->ring_rptr_offset);
1892	if (!dev_priv->ring_rptr) {
1893		DRM_ERROR("could not find ring read pointer!\n");
1894		r600_do_cleanup_cp(dev);
1895		return -EINVAL;
1896	}
1897	dev->agp_buffer_token = init->buffers_offset;
1898	dev->agp_buffer_map = drm_core_findmap(dev, init->buffers_offset);
1899	if (!dev->agp_buffer_map) {
1900		DRM_ERROR("could not find dma buffer region!\n");
1901		r600_do_cleanup_cp(dev);
1902		return -EINVAL;
1903	}
1904
1905	if (init->gart_textures_offset) {
1906		dev_priv->gart_textures =
1907		    drm_core_findmap(dev, init->gart_textures_offset);
1908		if (!dev_priv->gart_textures) {
1909			DRM_ERROR("could not find GART texture region!\n");
1910			r600_do_cleanup_cp(dev);
1911			return -EINVAL;
1912		}
1913	}
1914
1915	dev_priv->sarea_priv =
1916	    (drm_radeon_sarea_t *) ((u8 *) dev_priv->sarea->handle +
1917				    init->sarea_priv_offset);
1918
1919#if __OS_HAS_AGP
1920	/* XXX */
1921	if (dev_priv->flags & RADEON_IS_AGP) {
1922		drm_core_ioremap_wc(dev_priv->cp_ring, dev);
1923		drm_core_ioremap_wc(dev_priv->ring_rptr, dev);
1924		drm_core_ioremap_wc(dev->agp_buffer_map, dev);
1925		if (!dev_priv->cp_ring->handle ||
1926		    !dev_priv->ring_rptr->handle ||
1927		    !dev->agp_buffer_map->handle) {
1928			DRM_ERROR("could not find ioremap agp regions!\n");
1929			r600_do_cleanup_cp(dev);
1930			return -EINVAL;
1931		}
1932	} else
1933#endif
1934	{
1935		dev_priv->cp_ring->handle = (void *)dev_priv->cp_ring->offset;
1936		dev_priv->ring_rptr->handle =
1937		    (void *)dev_priv->ring_rptr->offset;
1938		dev->agp_buffer_map->handle =
1939		    (void *)dev->agp_buffer_map->offset;
1940
1941		DRM_DEBUG("dev_priv->cp_ring->handle %p\n",
1942			  dev_priv->cp_ring->handle);
1943		DRM_DEBUG("dev_priv->ring_rptr->handle %p\n",
1944			  dev_priv->ring_rptr->handle);
1945		DRM_DEBUG("dev->agp_buffer_map->handle %p\n",
1946			  dev->agp_buffer_map->handle);
1947	}
1948
1949	dev_priv->fb_location = (radeon_read_fb_location(dev_priv) & 0xffff) << 24;
1950	dev_priv->fb_size =
1951		(((radeon_read_fb_location(dev_priv) & 0xffff0000u) << 8) + 0x1000000)
1952		- dev_priv->fb_location;
1953
1954	dev_priv->front_pitch_offset = (((dev_priv->front_pitch / 64) << 22) |
1955					((dev_priv->front_offset
1956					  + dev_priv->fb_location) >> 10));
1957
1958	dev_priv->back_pitch_offset = (((dev_priv->back_pitch / 64) << 22) |
1959				       ((dev_priv->back_offset
1960					 + dev_priv->fb_location) >> 10));
1961
1962	dev_priv->depth_pitch_offset = (((dev_priv->depth_pitch / 64) << 22) |
1963					((dev_priv->depth_offset
1964					  + dev_priv->fb_location) >> 10));
1965
1966	dev_priv->gart_size = init->gart_size;
1967
1968	/* New let's set the memory map ... */
1969	if (dev_priv->new_memmap) {
1970		u32 base = 0;
1971
1972		DRM_INFO("Setting GART location based on new memory map\n");
1973
1974		/* If using AGP, try to locate the AGP aperture at the same
1975		 * location in the card and on the bus, though we have to
1976		 * align it down.
1977		 */
1978#if __OS_HAS_AGP
1979		/* XXX */
1980		if (dev_priv->flags & RADEON_IS_AGP) {
1981			base = dev->agp->base;
1982			/* Check if valid */
1983			if ((base + dev_priv->gart_size - 1) >= dev_priv->fb_location &&
1984			    base < (dev_priv->fb_location + dev_priv->fb_size - 1)) {
1985				DRM_INFO("Can't use AGP base @0x%08lx, won't fit\n",
1986					 dev->agp->base);
1987				base = 0;
1988			}
1989		}
1990#endif
1991		/* If not or if AGP is at 0 (Macs), try to put it elsewhere */
1992		if (base == 0) {
1993			base = dev_priv->fb_location + dev_priv->fb_size;
1994			if (base < dev_priv->fb_location ||
1995			    ((base + dev_priv->gart_size) & 0xfffffffful) < base)
1996				base = dev_priv->fb_location
1997					- dev_priv->gart_size;
1998		}
1999		dev_priv->gart_vm_start = base & 0xffc00000u;
2000		if (dev_priv->gart_vm_start != base)
2001			DRM_INFO("GART aligned down from 0x%08x to 0x%08x\n",
2002				 base, dev_priv->gart_vm_start);
2003	}
2004
2005#if __OS_HAS_AGP
2006	/* XXX */
2007	if (dev_priv->flags & RADEON_IS_AGP)
2008		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
2009						 - dev->agp->base
2010						 + dev_priv->gart_vm_start);
2011	else
2012#endif
2013		dev_priv->gart_buffers_offset = (dev->agp_buffer_map->offset
2014						 - (unsigned long)dev->sg->virtual
2015						 + dev_priv->gart_vm_start);
2016
2017	DRM_DEBUG("fb 0x%08x size %d\n",
2018		  (unsigned int) dev_priv->fb_location,
2019		  (unsigned int) dev_priv->fb_size);
2020	DRM_DEBUG("dev_priv->gart_size %d\n", dev_priv->gart_size);
2021	DRM_DEBUG("dev_priv->gart_vm_start 0x%08x\n",
2022		  (unsigned int) dev_priv->gart_vm_start);
2023	DRM_DEBUG("dev_priv->gart_buffers_offset 0x%08lx\n",
2024		  dev_priv->gart_buffers_offset);
2025
2026	dev_priv->ring.start = (u32 *) dev_priv->cp_ring->handle;
2027	dev_priv->ring.end = ((u32 *) dev_priv->cp_ring->handle
2028			      + init->ring_size / sizeof(u32));
2029	dev_priv->ring.size = init->ring_size;
2030	dev_priv->ring.size_l2qw = drm_order(init->ring_size / 8);
2031
2032	dev_priv->ring.rptr_update = /* init->rptr_update */ 4096;
2033	dev_priv->ring.rptr_update_l2qw = drm_order(/* init->rptr_update */ 4096 / 8);
2034
2035	dev_priv->ring.fetch_size = /* init->fetch_size */ 32;
2036	dev_priv->ring.fetch_size_l2ow = drm_order(/* init->fetch_size */ 32 / 16);
2037
2038	dev_priv->ring.tail_mask = (dev_priv->ring.size / sizeof(u32)) - 1;
2039
2040	dev_priv->ring.high_mark = RADEON_RING_HIGH_MARK;
2041
2042#if __OS_HAS_AGP
2043	if (dev_priv->flags & RADEON_IS_AGP) {
2044		/* XXX turn off pcie gart */
2045	} else
2046#endif
2047	{
2048		dev_priv->gart_info.table_mask = DMA_BIT_MASK(32);
2049		/* if we have an offset set from userspace */
2050		if (!dev_priv->pcigart_offset_set) {
2051			DRM_ERROR("Need gart offset from userspace\n");
2052			r600_do_cleanup_cp(dev);
2053			return -EINVAL;
2054		}
2055
2056		DRM_DEBUG("Using gart offset 0x%08lx\n", dev_priv->pcigart_offset);
2057
2058		dev_priv->gart_info.bus_addr =
2059			dev_priv->pcigart_offset + dev_priv->fb_location;
2060		dev_priv->gart_info.mapping.offset =
2061			dev_priv->pcigart_offset + dev_priv->fb_aper_offset;
2062		dev_priv->gart_info.mapping.size =
2063			dev_priv->gart_info.table_size;
2064
2065		drm_core_ioremap_wc(&dev_priv->gart_info.mapping, dev);
2066		if (!dev_priv->gart_info.mapping.handle) {
2067			DRM_ERROR("ioremap failed.\n");
2068			r600_do_cleanup_cp(dev);
2069			return -EINVAL;
2070		}
2071
2072		dev_priv->gart_info.addr =
2073			dev_priv->gart_info.mapping.handle;
2074
2075		DRM_DEBUG("Setting phys_pci_gart to %p %08lX\n",
2076			  dev_priv->gart_info.addr,
2077			  dev_priv->pcigart_offset);
2078
2079		if (!r600_page_table_init(dev)) {
2080			DRM_ERROR("Failed to init GART table\n");
2081			r600_do_cleanup_cp(dev);
2082			return -EINVAL;
2083		}
2084
2085		if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
2086			r700_vm_init(dev);
2087		else
2088			r600_vm_init(dev);
2089	}
2090
2091	if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770))
2092		r700_cp_load_microcode(dev_priv);
2093	else
2094		r600_cp_load_microcode(dev_priv);
2095
2096	r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
2097
2098	dev_priv->last_buf = 0;
2099
2100	r600_do_engine_reset(dev);
2101	r600_test_writeback(dev_priv);
2102
2103	return 0;
2104}
2105
2106int r600_do_resume_cp(struct drm_device *dev, struct drm_file *file_priv)
2107{
2108	drm_radeon_private_t *dev_priv = dev->dev_private;
2109
2110	DRM_DEBUG("\n");
2111	if (((dev_priv->flags & RADEON_FAMILY_MASK) >= CHIP_RV770)) {
2112		r700_vm_init(dev);
2113		r700_cp_load_microcode(dev_priv);
2114	} else {
2115		r600_vm_init(dev);
2116		r600_cp_load_microcode(dev_priv);
2117	}
2118	r600_cp_init_ring_buffer(dev, dev_priv, file_priv);
2119	r600_do_engine_reset(dev);
2120
2121	return 0;
2122}
2123
2124/* Wait for the CP to go idle.
2125 */
2126int r600_do_cp_idle(drm_radeon_private_t *dev_priv)
2127{
2128	RING_LOCALS;
2129	DRM_DEBUG("\n");
2130
2131	BEGIN_RING(5);
2132	OUT_RING(CP_PACKET3(R600_IT_EVENT_WRITE, 0));
2133	OUT_RING(R600_CACHE_FLUSH_AND_INV_EVENT);
2134	/* wait for 3D idle clean */
2135	OUT_RING(CP_PACKET3(R600_IT_SET_CONFIG_REG, 1));
2136	OUT_RING((R600_WAIT_UNTIL - R600_SET_CONFIG_REG_OFFSET) >> 2);
2137	OUT_RING(RADEON_WAIT_3D_IDLE | RADEON_WAIT_3D_IDLECLEAN);
2138
2139	ADVANCE_RING();
2140	COMMIT_RING();
2141
2142	return r600_do_wait_for_idle(dev_priv);
2143}
2144
2145/* Start the Command Processor.
2146 */
2147void r600_do_cp_start(drm_radeon_private_t *dev_priv)
2148{
2149	u32 cp_me;
2150	RING_LOCALS;
2151	DRM_DEBUG("\n");
2152
2153	BEGIN_RING(7);
2154	OUT_RING(CP_PACKET3(R600_IT_ME_INITIALIZE, 5));
2155	OUT_RING(0x00000001);
2156	if (((dev_priv->flags & RADEON_FAMILY_MASK) < CHIP_RV770))
2157		OUT_RING(0x00000003);
2158	else
2159		OUT_RING(0x00000000);
2160	OUT_RING((dev_priv->r600_max_hw_contexts - 1));
2161	OUT_RING(R600_ME_INITIALIZE_DEVICE_ID(1));
2162	OUT_RING(0x00000000);
2163	OUT_RING(0x00000000);
2164	ADVANCE_RING();
2165	COMMIT_RING();
2166
2167	/* set the mux and reset the halt bit */
2168	cp_me = 0xff;
2169	RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
2170
2171	dev_priv->cp_running = 1;
2172
2173}
2174
2175void r600_do_cp_reset(drm_radeon_private_t *dev_priv)
2176{
2177	u32 cur_read_ptr;
2178	DRM_DEBUG("\n");
2179
2180	cur_read_ptr = RADEON_READ(R600_CP_RB_RPTR);
2181	RADEON_WRITE(R600_CP_RB_WPTR, cur_read_ptr);
2182	SET_RING_HEAD(dev_priv, cur_read_ptr);
2183	dev_priv->ring.tail = cur_read_ptr;
2184}
2185
2186void r600_do_cp_stop(drm_radeon_private_t *dev_priv)
2187{
2188	uint32_t cp_me;
2189
2190	DRM_DEBUG("\n");
2191
2192	cp_me = 0xff | R600_CP_ME_HALT;
2193
2194	RADEON_WRITE(R600_CP_ME_CNTL, cp_me);
2195
2196	dev_priv->cp_running = 0;
2197}
2198
2199int r600_cp_dispatch_indirect(struct drm_device *dev,
2200			      struct drm_buf *buf, int start, int end)
2201{
2202	drm_radeon_private_t *dev_priv = dev->dev_private;
2203	RING_LOCALS;
2204
2205	if (start != end) {
2206		unsigned long offset = (dev_priv->gart_buffers_offset
2207					+ buf->offset + start);
2208		int dwords = (end - start + 3) / sizeof(u32);
2209
2210		DRM_DEBUG("dwords:%d\n", dwords);
2211		DRM_DEBUG("offset 0x%lx\n", offset);
2212
2213
2214		/* Indirect buffer data must be a multiple of 16 dwords.
2215		 * pad the data with a Type-2 CP packet.
2216		 */
2217		while (dwords & 0xf) {
2218			u32 *data = (u32 *)
2219			    ((char *)dev->agp_buffer_map->handle
2220			     + buf->offset + start);
2221			data[dwords++] = RADEON_CP_PACKET2;
2222		}
2223
2224		/* Fire off the indirect buffer */
2225		BEGIN_RING(4);
2226		OUT_RING(CP_PACKET3(R600_IT_INDIRECT_BUFFER, 2));
2227		OUT_RING((offset & 0xfffffffc));
2228		OUT_RING((upper_32_bits(offset) & 0xff));
2229		OUT_RING(dwords);
2230		ADVANCE_RING();
2231	}
2232
2233	return 0;
2234}
2235