1255736Sdavidch/*-
2296071Sdavidcs * Copyright (c) 2007-2017 QLogic Corporation. All rights reserved.
3255736Sdavidch *
4255736Sdavidch * Redistribution and use in source and binary forms, with or without
5255736Sdavidch * modification, are permitted provided that the following conditions
6255736Sdavidch * are met:
7255736Sdavidch *
8255736Sdavidch * 1. Redistributions of source code must retain the above copyright
9255736Sdavidch *    notice, this list of conditions and the following disclaimer.
10255736Sdavidch * 2. Redistributions in binary form must reproduce the above copyright
11255736Sdavidch *    notice, this list of conditions and the following disclaimer in the
12255736Sdavidch *    documentation and/or other materials provided with the distribution.
13255736Sdavidch *
14296071Sdavidcs * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15255736Sdavidch * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16255736Sdavidch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17255736Sdavidch * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
18255736Sdavidch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
19255736Sdavidch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
20255736Sdavidch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
21255736Sdavidch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
22255736Sdavidch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
23255736Sdavidch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
24255736Sdavidch * THE POSSIBILITY OF SUCH DAMAGE.
25255736Sdavidch */
26255736Sdavidch
27255736Sdavidch#include <sys/cdefs.h>
28255736Sdavidch__FBSDID("$FreeBSD$");
29255736Sdavidch
30255736Sdavidch#ifndef ECORE_HSI_H
31255736Sdavidch#define ECORE_HSI_H
32255736Sdavidch
33255736Sdavidch#define FW_ENCODE_32BIT_PATTERN 0x1e1e1e1e
34255736Sdavidch
35255736Sdavidchstruct license_key {
36255736Sdavidch    uint32_t reserved[6];
37255736Sdavidch
38255736Sdavidch    uint32_t max_iscsi_conn;
39255736Sdavidch#define LICENSE_MAX_ISCSI_TRGT_CONN_MASK  0xFFFF
40255736Sdavidch#define LICENSE_MAX_ISCSI_TRGT_CONN_SHIFT 0
41255736Sdavidch#define LICENSE_MAX_ISCSI_INIT_CONN_MASK  0xFFFF0000
42255736Sdavidch#define LICENSE_MAX_ISCSI_INIT_CONN_SHIFT 16
43255736Sdavidch
44255736Sdavidch    uint32_t reserved_a;
45255736Sdavidch
46255736Sdavidch    uint32_t max_fcoe_conn;
47255736Sdavidch#define LICENSE_MAX_FCOE_TRGT_CONN_MASK  0xFFFF
48255736Sdavidch#define LICENSE_MAX_FCOE_TRGT_CONN_SHIFT 0
49255736Sdavidch#define LICENSE_MAX_FCOE_INIT_CONN_MASK  0xFFFF0000
50255736Sdavidch#define LICENSE_MAX_FCOE_INIT_CONN_SHIFT 16
51255736Sdavidch
52255736Sdavidch    uint32_t reserved_b[4];
53255736Sdavidch};
54255736Sdavidch
55255736Sdavidchtypedef struct license_key license_key_t;
56255736Sdavidch
57255736Sdavidch
58255736Sdavidch/****************************************************************************
59255736Sdavidch * Shared HW configuration                                                  *
60255736Sdavidch ****************************************************************************/
61255736Sdavidch#define PIN_CFG_NA                          0x00000000
62255736Sdavidch#define PIN_CFG_GPIO0_P0                    0x00000001
63255736Sdavidch#define PIN_CFG_GPIO1_P0                    0x00000002
64255736Sdavidch#define PIN_CFG_GPIO2_P0                    0x00000003
65255736Sdavidch#define PIN_CFG_GPIO3_P0                    0x00000004
66255736Sdavidch#define PIN_CFG_GPIO0_P1                    0x00000005
67255736Sdavidch#define PIN_CFG_GPIO1_P1                    0x00000006
68255736Sdavidch#define PIN_CFG_GPIO2_P1                    0x00000007
69255736Sdavidch#define PIN_CFG_GPIO3_P1                    0x00000008
70255736Sdavidch#define PIN_CFG_EPIO0                       0x00000009
71255736Sdavidch#define PIN_CFG_EPIO1                       0x0000000a
72255736Sdavidch#define PIN_CFG_EPIO2                       0x0000000b
73255736Sdavidch#define PIN_CFG_EPIO3                       0x0000000c
74255736Sdavidch#define PIN_CFG_EPIO4                       0x0000000d
75255736Sdavidch#define PIN_CFG_EPIO5                       0x0000000e
76255736Sdavidch#define PIN_CFG_EPIO6                       0x0000000f
77255736Sdavidch#define PIN_CFG_EPIO7                       0x00000010
78255736Sdavidch#define PIN_CFG_EPIO8                       0x00000011
79255736Sdavidch#define PIN_CFG_EPIO9                       0x00000012
80255736Sdavidch#define PIN_CFG_EPIO10                      0x00000013
81255736Sdavidch#define PIN_CFG_EPIO11                      0x00000014
82255736Sdavidch#define PIN_CFG_EPIO12                      0x00000015
83255736Sdavidch#define PIN_CFG_EPIO13                      0x00000016
84255736Sdavidch#define PIN_CFG_EPIO14                      0x00000017
85255736Sdavidch#define PIN_CFG_EPIO15                      0x00000018
86255736Sdavidch#define PIN_CFG_EPIO16                      0x00000019
87255736Sdavidch#define PIN_CFG_EPIO17                      0x0000001a
88255736Sdavidch#define PIN_CFG_EPIO18                      0x0000001b
89255736Sdavidch#define PIN_CFG_EPIO19                      0x0000001c
90255736Sdavidch#define PIN_CFG_EPIO20                      0x0000001d
91255736Sdavidch#define PIN_CFG_EPIO21                      0x0000001e
92255736Sdavidch#define PIN_CFG_EPIO22                      0x0000001f
93255736Sdavidch#define PIN_CFG_EPIO23                      0x00000020
94255736Sdavidch#define PIN_CFG_EPIO24                      0x00000021
95255736Sdavidch#define PIN_CFG_EPIO25                      0x00000022
96255736Sdavidch#define PIN_CFG_EPIO26                      0x00000023
97255736Sdavidch#define PIN_CFG_EPIO27                      0x00000024
98255736Sdavidch#define PIN_CFG_EPIO28                      0x00000025
99255736Sdavidch#define PIN_CFG_EPIO29                      0x00000026
100255736Sdavidch#define PIN_CFG_EPIO30                      0x00000027
101255736Sdavidch#define PIN_CFG_EPIO31                      0x00000028
102255736Sdavidch
103255736Sdavidch/* EPIO definition */
104255736Sdavidch#define EPIO_CFG_NA                         0x00000000
105255736Sdavidch#define EPIO_CFG_EPIO0                      0x00000001
106255736Sdavidch#define EPIO_CFG_EPIO1                      0x00000002
107255736Sdavidch#define EPIO_CFG_EPIO2                      0x00000003
108255736Sdavidch#define EPIO_CFG_EPIO3                      0x00000004
109255736Sdavidch#define EPIO_CFG_EPIO4                      0x00000005
110255736Sdavidch#define EPIO_CFG_EPIO5                      0x00000006
111255736Sdavidch#define EPIO_CFG_EPIO6                      0x00000007
112255736Sdavidch#define EPIO_CFG_EPIO7                      0x00000008
113255736Sdavidch#define EPIO_CFG_EPIO8                      0x00000009
114255736Sdavidch#define EPIO_CFG_EPIO9                      0x0000000a
115255736Sdavidch#define EPIO_CFG_EPIO10                     0x0000000b
116255736Sdavidch#define EPIO_CFG_EPIO11                     0x0000000c
117255736Sdavidch#define EPIO_CFG_EPIO12                     0x0000000d
118255736Sdavidch#define EPIO_CFG_EPIO13                     0x0000000e
119255736Sdavidch#define EPIO_CFG_EPIO14                     0x0000000f
120255736Sdavidch#define EPIO_CFG_EPIO15                     0x00000010
121255736Sdavidch#define EPIO_CFG_EPIO16                     0x00000011
122255736Sdavidch#define EPIO_CFG_EPIO17                     0x00000012
123255736Sdavidch#define EPIO_CFG_EPIO18                     0x00000013
124255736Sdavidch#define EPIO_CFG_EPIO19                     0x00000014
125255736Sdavidch#define EPIO_CFG_EPIO20                     0x00000015
126255736Sdavidch#define EPIO_CFG_EPIO21                     0x00000016
127255736Sdavidch#define EPIO_CFG_EPIO22                     0x00000017
128255736Sdavidch#define EPIO_CFG_EPIO23                     0x00000018
129255736Sdavidch#define EPIO_CFG_EPIO24                     0x00000019
130255736Sdavidch#define EPIO_CFG_EPIO25                     0x0000001a
131255736Sdavidch#define EPIO_CFG_EPIO26                     0x0000001b
132255736Sdavidch#define EPIO_CFG_EPIO27                     0x0000001c
133255736Sdavidch#define EPIO_CFG_EPIO28                     0x0000001d
134255736Sdavidch#define EPIO_CFG_EPIO29                     0x0000001e
135255736Sdavidch#define EPIO_CFG_EPIO30                     0x0000001f
136255736Sdavidch#define EPIO_CFG_EPIO31                     0x00000020
137255736Sdavidch
138255736Sdavidchstruct mac_addr {
139255736Sdavidch	uint32_t upper;
140255736Sdavidch	uint32_t lower;
141255736Sdavidch};
142255736Sdavidch
143255736Sdavidch
144255736Sdavidchstruct shared_hw_cfg {			 /* NVRAM Offset */
145255736Sdavidch	/* Up to 16 bytes of NULL-terminated string */
146255736Sdavidch	uint8_t  part_num[16];		    /* 0x104 */
147255736Sdavidch
148255736Sdavidch	uint32_t config;			/* 0x114 */
149255736Sdavidch	#define SHARED_HW_CFG_MDIO_VOLTAGE_MASK             0x00000001
150255736Sdavidch		#define SHARED_HW_CFG_MDIO_VOLTAGE_SHIFT             0
151255736Sdavidch		#define SHARED_HW_CFG_MDIO_VOLTAGE_1_2V              0x00000000
152255736Sdavidch		#define SHARED_HW_CFG_MDIO_VOLTAGE_2_5V              0x00000001
153255736Sdavidch
154255736Sdavidch	#define SHARED_HW_CFG_PORT_SWAP                     0x00000004
155255736Sdavidch
156255736Sdavidch	    #define SHARED_HW_CFG_BEACON_WOL_EN                  0x00000008
157255736Sdavidch
158255736Sdavidch	    #define SHARED_HW_CFG_PCIE_GEN3_DISABLED            0x00000000
159255736Sdavidch	    #define SHARED_HW_CFG_PCIE_GEN3_ENABLED             0x00000010
160255736Sdavidch
161255736Sdavidch	#define SHARED_HW_CFG_MFW_SELECT_MASK               0x00000700
162255736Sdavidch		#define SHARED_HW_CFG_MFW_SELECT_SHIFT               8
163255736Sdavidch	/* Whatever MFW found in NVM
164255736Sdavidch	   (if multiple found, priority order is: NC-SI, UMP, IPMI) */
165255736Sdavidch		#define SHARED_HW_CFG_MFW_SELECT_DEFAULT             0x00000000
166255736Sdavidch		#define SHARED_HW_CFG_MFW_SELECT_NC_SI               0x00000100
167255736Sdavidch		#define SHARED_HW_CFG_MFW_SELECT_UMP                 0x00000200
168255736Sdavidch		#define SHARED_HW_CFG_MFW_SELECT_IPMI                0x00000300
169255736Sdavidch	/* Use SPIO4 as an arbiter between: 0-NC_SI, 1-IPMI
170255736Sdavidch	  (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
171255736Sdavidch		#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_IPMI    0x00000400
172255736Sdavidch	/* Use SPIO4 as an arbiter between: 0-UMP, 1-IPMI
173255736Sdavidch	  (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
174255736Sdavidch		#define SHARED_HW_CFG_MFW_SELECT_SPIO4_UMP_IPMI      0x00000500
175255736Sdavidch	/* Use SPIO4 as an arbiter between: 0-NC-SI, 1-UMP
176255736Sdavidch	  (can only be used when an add-in board, not BMC, pulls-down SPIO4) */
177255736Sdavidch		#define SHARED_HW_CFG_MFW_SELECT_SPIO4_NC_SI_UMP     0x00000600
178255736Sdavidch
179255736Sdavidch	/* Adjust the PCIe G2 Tx amplitude driver for all Tx lanes. For
180255736Sdavidch	   backwards compatibility, value of 0 is disabling this feature.
181255736Sdavidch	    That means that though 0 is a valid value, it cannot be
182255736Sdavidch	    configured. */
183255736Sdavidch	#define SHARED_HW_CFG_G2_TX_DRIVE_MASK                        0x0000F000
184255736Sdavidch	#define SHARED_HW_CFG_G2_TX_DRIVE_SHIFT                       12
185255736Sdavidch
186255736Sdavidch	#define SHARED_HW_CFG_LED_MODE_MASK                 0x000F0000
187255736Sdavidch		#define SHARED_HW_CFG_LED_MODE_SHIFT                 16
188255736Sdavidch		#define SHARED_HW_CFG_LED_MAC1                       0x00000000
189255736Sdavidch		#define SHARED_HW_CFG_LED_PHY1                       0x00010000
190255736Sdavidch		#define SHARED_HW_CFG_LED_PHY2                       0x00020000
191255736Sdavidch		#define SHARED_HW_CFG_LED_PHY3                       0x00030000
192255736Sdavidch		#define SHARED_HW_CFG_LED_MAC2                       0x00040000
193255736Sdavidch		#define SHARED_HW_CFG_LED_PHY4                       0x00050000
194255736Sdavidch		#define SHARED_HW_CFG_LED_PHY5                       0x00060000
195255736Sdavidch		#define SHARED_HW_CFG_LED_PHY6                       0x00070000
196255736Sdavidch		#define SHARED_HW_CFG_LED_MAC3                       0x00080000
197255736Sdavidch		#define SHARED_HW_CFG_LED_PHY7                       0x00090000
198255736Sdavidch		#define SHARED_HW_CFG_LED_PHY9                       0x000a0000
199255736Sdavidch		#define SHARED_HW_CFG_LED_PHY11                      0x000b0000
200255736Sdavidch		#define SHARED_HW_CFG_LED_MAC4                       0x000c0000
201255736Sdavidch		#define SHARED_HW_CFG_LED_PHY8                       0x000d0000
202255736Sdavidch		#define SHARED_HW_CFG_LED_EXTPHY1                    0x000e0000
203255736Sdavidch		#define SHARED_HW_CFG_LED_EXTPHY2                    0x000f0000
204255736Sdavidch
205255736Sdavidch    #define SHARED_HW_CFG_SRIOV_MASK                    0x40000000
206255736Sdavidch		#define SHARED_HW_CFG_SRIOV_DISABLED                 0x00000000
207255736Sdavidch		#define SHARED_HW_CFG_SRIOV_ENABLED                  0x40000000
208255736Sdavidch
209255736Sdavidch	#define SHARED_HW_CFG_ATC_MASK                      0x80000000
210255736Sdavidch		#define SHARED_HW_CFG_ATC_DISABLED                   0x00000000
211255736Sdavidch		#define SHARED_HW_CFG_ATC_ENABLED                    0x80000000
212255736Sdavidch
213255736Sdavidch	uint32_t config2;			    /* 0x118 */
214255736Sdavidch
215255736Sdavidch	#define SHARED_HW_CFG_PCIE_GEN2_MASK                0x00000100
216255736Sdavidch	    #define SHARED_HW_CFG_PCIE_GEN2_SHIFT                8
217255736Sdavidch	    #define SHARED_HW_CFG_PCIE_GEN2_DISABLED             0x00000000
218255736Sdavidch	#define SHARED_HW_CFG_PCIE_GEN2_ENABLED              0x00000100
219255736Sdavidch
220255736Sdavidch	#define SHARED_HW_CFG_SMBUS_TIMING_MASK             0x00001000
221255736Sdavidch		#define SHARED_HW_CFG_SMBUS_TIMING_100KHZ            0x00000000
222255736Sdavidch		#define SHARED_HW_CFG_SMBUS_TIMING_400KHZ            0x00001000
223255736Sdavidch
224255736Sdavidch	#define SHARED_HW_CFG_HIDE_PORT1                    0x00002000
225255736Sdavidch
226255736Sdavidch
227255736Sdavidch		/* Output low when PERST is asserted */
228255736Sdavidch	#define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_MASK       0x00008000
229255736Sdavidch		#define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_DISABLED    0x00000000
230255736Sdavidch		#define SHARED_HW_CFG_SPIO4_FOLLOW_PERST_ENABLED     0x00008000
231255736Sdavidch
232255736Sdavidch	#define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_MASK    0x00070000
233255736Sdavidch		#define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_SHIFT    16
234255736Sdavidch		#define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_HW       0x00000000
235255736Sdavidch		#define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_0DB      0x00010000
236255736Sdavidch		#define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_3_5DB    0x00020000
237255736Sdavidch		#define SHARED_HW_CFG_PCIE_GEN2_PREEMPHASIS_6_0DB    0x00030000
238255736Sdavidch
239255736Sdavidch	/*  The fan failure mechanism is usually related to the PHY type
240255736Sdavidch	      since the power consumption of the board is determined by the PHY.
241255736Sdavidch	      Currently, fan is required for most designs with SFX7101, BCM8727
242255736Sdavidch	      and BCM8481. If a fan is not required for a board which uses one
243255736Sdavidch	      of those PHYs, this field should be set to "Disabled". If a fan is
244255736Sdavidch	      required for a different PHY type, this option should be set to
245255736Sdavidch	      "Enabled". The fan failure indication is expected on SPIO5 */
246255736Sdavidch	#define SHARED_HW_CFG_FAN_FAILURE_MASK              0x00180000
247255736Sdavidch		#define SHARED_HW_CFG_FAN_FAILURE_SHIFT              19
248255736Sdavidch		#define SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE           0x00000000
249255736Sdavidch		#define SHARED_HW_CFG_FAN_FAILURE_DISABLED           0x00080000
250255736Sdavidch		#define SHARED_HW_CFG_FAN_FAILURE_ENABLED            0x00100000
251255736Sdavidch
252255736Sdavidch		/* ASPM Power Management support */
253255736Sdavidch	#define SHARED_HW_CFG_ASPM_SUPPORT_MASK             0x00600000
254255736Sdavidch		#define SHARED_HW_CFG_ASPM_SUPPORT_SHIFT             21
255255736Sdavidch		#define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_ENABLED    0x00000000
256255736Sdavidch		#define SHARED_HW_CFG_ASPM_SUPPORT_L0S_DISABLED      0x00200000
257255736Sdavidch		#define SHARED_HW_CFG_ASPM_SUPPORT_L1_DISABLED       0x00400000
258255736Sdavidch		#define SHARED_HW_CFG_ASPM_SUPPORT_L0S_L1_DISABLED   0x00600000
259255736Sdavidch
260255736Sdavidch	/* The value of PM_TL_IGNORE_REQS (bit0) in PCI register
261255736Sdavidch	   tl_control_0 (register 0x2800) */
262255736Sdavidch	#define SHARED_HW_CFG_PREVENT_L1_ENTRY_MASK         0x00800000
263255736Sdavidch		#define SHARED_HW_CFG_PREVENT_L1_ENTRY_DISABLED      0x00000000
264255736Sdavidch		#define SHARED_HW_CFG_PREVENT_L1_ENTRY_ENABLED       0x00800000
265255736Sdavidch
266255736Sdavidch
267255736Sdavidch	/*  Set the MDC/MDIO access for the first external phy */
268255736Sdavidch	#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_MASK         0x1C000000
269255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SHIFT         26
270255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_PHY_TYPE      0x00000000
271255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC0         0x04000000
272255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_EMAC1         0x08000000
273255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_BOTH          0x0c000000
274255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS1_SWAPPED       0x10000000
275255736Sdavidch
276255736Sdavidch	/*  Set the MDC/MDIO access for the second external phy */
277255736Sdavidch	#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_MASK         0xE0000000
278255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SHIFT         29
279255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_PHY_TYPE      0x00000000
280255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC0         0x20000000
281255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_EMAC1         0x40000000
282255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_BOTH          0x60000000
283255736Sdavidch		#define SHARED_HW_CFG_MDC_MDIO_ACCESS2_SWAPPED       0x80000000
284255736Sdavidch
285255736Sdavidch	/*  Max number of PF MSIX vectors */
286255736Sdavidch	uint32_t config_3;                                       /* 0x11C */
287255736Sdavidch	#define SHARED_HW_CFG_PF_MSIX_MAX_NUM_MASK                    0x0000007F
288255736Sdavidch	#define SHARED_HW_CFG_PF_MSIX_MAX_NUM_SHIFT                   0
289255736Sdavidch
290296071Sdavidcs	/*  This field extends the mf mode chosen in nvm cfg #73 (as we ran
291296071Sdavidcs          out of bits) */
292296071Sdavidcs	#define SHARED_HW_CFG_EXTENDED_MF_MODE_MASK         0x00000F00
293296071Sdavidcs		#define SHARED_HW_CFG_EXTENDED_MF_MODE_SHIFT              8
294296071Sdavidcs		#define SHARED_HW_CFG_EXTENDED_MF_MODE_NPAR1_DOT_5        0x00000000
295296071Sdavidcs		#define SHARED_HW_CFG_EXTENDED_MF_MODE_NPAR2_DOT_0        0x00000100
296296071Sdavidcs
297255736Sdavidch	uint32_t ump_nc_si_config;			/* 0x120 */
298255736Sdavidch	#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MASK       0x00000003
299255736Sdavidch		#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_SHIFT       0
300255736Sdavidch		#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MAC         0x00000000
301255736Sdavidch		#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_PHY         0x00000001
302255736Sdavidch		#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_MII         0x00000000
303255736Sdavidch		#define SHARED_HW_CFG_UMP_NC_SI_MII_MODE_RMII        0x00000002
304255736Sdavidch
305255736Sdavidch	/* Reserved bits: 226-230 */
306255736Sdavidch
307255736Sdavidch	/*  The output pin template BSC_SEL which selects the I2C for this
308255736Sdavidch	port in the I2C Mux */
309255736Sdavidch	uint32_t board;			/* 0x124 */
310255736Sdavidch	#define SHARED_HW_CFG_E3_I2C_MUX0_MASK              0x0000003F
311255736Sdavidch	    #define SHARED_HW_CFG_E3_I2C_MUX0_SHIFT              0
312255736Sdavidch
313255736Sdavidch	#define SHARED_HW_CFG_E3_I2C_MUX1_MASK              0x00000FC0
314255736Sdavidch	#define SHARED_HW_CFG_E3_I2C_MUX1_SHIFT                      6
315255736Sdavidch	/* Use the PIN_CFG_XXX defines on top */
316255736Sdavidch	#define SHARED_HW_CFG_BOARD_REV_MASK                0x00FF0000
317255736Sdavidch	#define SHARED_HW_CFG_BOARD_REV_SHIFT                        16
318255736Sdavidch
319255736Sdavidch	#define SHARED_HW_CFG_BOARD_MAJOR_VER_MASK          0x0F000000
320255736Sdavidch	#define SHARED_HW_CFG_BOARD_MAJOR_VER_SHIFT                  24
321255736Sdavidch
322255736Sdavidch	#define SHARED_HW_CFG_BOARD_MINOR_VER_MASK          0xF0000000
323255736Sdavidch	#define SHARED_HW_CFG_BOARD_MINOR_VER_SHIFT                  28
324255736Sdavidch
325255736Sdavidch	uint32_t wc_lane_config;				    /* 0x128 */
326255736Sdavidch	#define SHARED_HW_CFG_LANE_SWAP_CFG_MASK            0x0000FFFF
327255736Sdavidch		#define SHARED_HW_CFG_LANE_SWAP_CFG_SHIFT            0
328255736Sdavidch		#define SHARED_HW_CFG_LANE_SWAP_CFG_32103210         0x00001b1b
329255736Sdavidch		#define SHARED_HW_CFG_LANE_SWAP_CFG_32100123         0x00001be4
330255736Sdavidch		#define SHARED_HW_CFG_LANE_SWAP_CFG_31200213         0x000027d8
331255736Sdavidch		#define SHARED_HW_CFG_LANE_SWAP_CFG_02133120         0x0000d827
332255736Sdavidch		#define SHARED_HW_CFG_LANE_SWAP_CFG_01233210         0x0000e41b
333255736Sdavidch		#define SHARED_HW_CFG_LANE_SWAP_CFG_01230123         0x0000e4e4
334255736Sdavidch	#define SHARED_HW_CFG_LANE_SWAP_CFG_TX_MASK         0x000000FF
335255736Sdavidch	#define SHARED_HW_CFG_LANE_SWAP_CFG_TX_SHIFT                 0
336255736Sdavidch	#define SHARED_HW_CFG_LANE_SWAP_CFG_RX_MASK         0x0000FF00
337255736Sdavidch	#define SHARED_HW_CFG_LANE_SWAP_CFG_RX_SHIFT                 8
338255736Sdavidch
339255736Sdavidch	/* TX lane Polarity swap */
340255736Sdavidch	#define SHARED_HW_CFG_TX_LANE0_POL_FLIP_ENABLED     0x00010000
341255736Sdavidch	#define SHARED_HW_CFG_TX_LANE1_POL_FLIP_ENABLED     0x00020000
342255736Sdavidch	#define SHARED_HW_CFG_TX_LANE2_POL_FLIP_ENABLED     0x00040000
343255736Sdavidch	#define SHARED_HW_CFG_TX_LANE3_POL_FLIP_ENABLED     0x00080000
344255736Sdavidch	/* TX lane Polarity swap */
345255736Sdavidch	#define SHARED_HW_CFG_RX_LANE0_POL_FLIP_ENABLED     0x00100000
346255736Sdavidch	#define SHARED_HW_CFG_RX_LANE1_POL_FLIP_ENABLED     0x00200000
347255736Sdavidch	#define SHARED_HW_CFG_RX_LANE2_POL_FLIP_ENABLED     0x00400000
348255736Sdavidch	#define SHARED_HW_CFG_RX_LANE3_POL_FLIP_ENABLED     0x00800000
349255736Sdavidch
350255736Sdavidch	/*  Selects the port layout of the board */
351255736Sdavidch	#define SHARED_HW_CFG_E3_PORT_LAYOUT_MASK           0x0F000000
352255736Sdavidch		#define SHARED_HW_CFG_E3_PORT_LAYOUT_SHIFT           24
353255736Sdavidch		#define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_01           0x00000000
354255736Sdavidch		#define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_10           0x01000000
355255736Sdavidch		#define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_0123         0x02000000
356255736Sdavidch		#define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_1032         0x03000000
357255736Sdavidch		#define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_2301         0x04000000
358255736Sdavidch		#define SHARED_HW_CFG_E3_PORT_LAYOUT_4P_3210         0x05000000
359296071Sdavidcs		#define SHARED_HW_CFG_E3_PORT_LAYOUT_2P_01_SIG       0x06000000
360255736Sdavidch};
361255736Sdavidch
362255736Sdavidch
363255736Sdavidch/****************************************************************************
364255736Sdavidch * Port HW configuration                                                    *
365255736Sdavidch ****************************************************************************/
366255736Sdavidchstruct port_hw_cfg {		    /* port 0: 0x12c  port 1: 0x2bc */
367255736Sdavidch
368255736Sdavidch	uint32_t pci_id;
369255736Sdavidch	#define PORT_HW_CFG_PCI_DEVICE_ID_MASK              0x0000FFFF
370255736Sdavidch	#define PORT_HW_CFG_PCI_DEVICE_ID_SHIFT             0
371255736Sdavidch
372255736Sdavidch	#define PORT_HW_CFG_PCI_VENDOR_ID_MASK              0xFFFF0000
373255736Sdavidch	#define PORT_HW_CFG_PCI_VENDOR_ID_SHIFT             16
374255736Sdavidch
375255736Sdavidch	uint32_t pci_sub_id;
376255736Sdavidch	#define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_MASK       0x0000FFFF
377255736Sdavidch	#define PORT_HW_CFG_PCI_SUBSYS_VENDOR_ID_SHIFT      0
378255736Sdavidch
379255736Sdavidch	#define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_MASK       0xFFFF0000
380255736Sdavidch	#define PORT_HW_CFG_PCI_SUBSYS_DEVICE_ID_SHIFT      16
381255736Sdavidch
382255736Sdavidch	uint32_t power_dissipated;
383255736Sdavidch	#define PORT_HW_CFG_POWER_DIS_D0_MASK               0x000000FF
384255736Sdavidch	#define PORT_HW_CFG_POWER_DIS_D0_SHIFT                       0
385255736Sdavidch	#define PORT_HW_CFG_POWER_DIS_D1_MASK               0x0000FF00
386255736Sdavidch	#define PORT_HW_CFG_POWER_DIS_D1_SHIFT                       8
387255736Sdavidch	#define PORT_HW_CFG_POWER_DIS_D2_MASK               0x00FF0000
388255736Sdavidch	#define PORT_HW_CFG_POWER_DIS_D2_SHIFT                       16
389255736Sdavidch	#define PORT_HW_CFG_POWER_DIS_D3_MASK               0xFF000000
390255736Sdavidch	#define PORT_HW_CFG_POWER_DIS_D3_SHIFT                       24
391255736Sdavidch
392255736Sdavidch	uint32_t power_consumed;
393255736Sdavidch	#define PORT_HW_CFG_POWER_CONS_D0_MASK              0x000000FF
394255736Sdavidch	#define PORT_HW_CFG_POWER_CONS_D0_SHIFT                      0
395255736Sdavidch	#define PORT_HW_CFG_POWER_CONS_D1_MASK              0x0000FF00
396255736Sdavidch	#define PORT_HW_CFG_POWER_CONS_D1_SHIFT                      8
397255736Sdavidch	#define PORT_HW_CFG_POWER_CONS_D2_MASK              0x00FF0000
398255736Sdavidch	#define PORT_HW_CFG_POWER_CONS_D2_SHIFT                      16
399255736Sdavidch	#define PORT_HW_CFG_POWER_CONS_D3_MASK              0xFF000000
400255736Sdavidch	#define PORT_HW_CFG_POWER_CONS_D3_SHIFT                      24
401255736Sdavidch
402255736Sdavidch	uint32_t mac_upper;
403255736Sdavidch	uint32_t mac_lower;                                      /* 0x140 */
404255736Sdavidch	#define PORT_HW_CFG_UPPERMAC_MASK                   0x0000FFFF
405255736Sdavidch	#define PORT_HW_CFG_UPPERMAC_SHIFT                           0
406255736Sdavidch
407255736Sdavidch
408255736Sdavidch	uint32_t iscsi_mac_upper;  /* Upper 16 bits are always zeroes */
409255736Sdavidch	uint32_t iscsi_mac_lower;
410255736Sdavidch
411255736Sdavidch	uint32_t rdma_mac_upper;   /* Upper 16 bits are always zeroes */
412255736Sdavidch	uint32_t rdma_mac_lower;
413255736Sdavidch
414255736Sdavidch	uint32_t serdes_config;
415255736Sdavidch	#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_MASK 0x0000FFFF
416255736Sdavidch	#define PORT_HW_CFG_SERDES_TX_DRV_PRE_EMPHASIS_SHIFT         0
417255736Sdavidch
418255736Sdavidch	#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_MASK    0xFFFF0000
419255736Sdavidch	#define PORT_HW_CFG_SERDES_RX_DRV_EQUALIZER_SHIFT            16
420255736Sdavidch
421255736Sdavidch
422255736Sdavidch	/*  Default values: 2P-64, 4P-32 */
423255736Sdavidch	uint32_t reserved;
424255736Sdavidch
425255736Sdavidch	uint32_t vf_config;					    /* 0x15C */
426255736Sdavidch	#define PORT_HW_CFG_VF_PCI_DEVICE_ID_MASK           0xFFFF0000
427255736Sdavidch	#define PORT_HW_CFG_VF_PCI_DEVICE_ID_SHIFT                   16
428255736Sdavidch
429255736Sdavidch	uint32_t mf_pci_id;					    /* 0x160 */
430255736Sdavidch	#define PORT_HW_CFG_MF_PCI_DEVICE_ID_MASK           0x0000FFFF
431255736Sdavidch	#define PORT_HW_CFG_MF_PCI_DEVICE_ID_SHIFT                   0
432255736Sdavidch
433255736Sdavidch	/*  Controls the TX laser of the SFP+ module */
434255736Sdavidch	uint32_t sfp_ctrl;					    /* 0x164 */
435255736Sdavidch	#define PORT_HW_CFG_TX_LASER_MASK                   0x000000FF
436255736Sdavidch		#define PORT_HW_CFG_TX_LASER_SHIFT                   0
437255736Sdavidch		#define PORT_HW_CFG_TX_LASER_MDIO                    0x00000000
438255736Sdavidch		#define PORT_HW_CFG_TX_LASER_GPIO0                   0x00000001
439255736Sdavidch		#define PORT_HW_CFG_TX_LASER_GPIO1                   0x00000002
440255736Sdavidch		#define PORT_HW_CFG_TX_LASER_GPIO2                   0x00000003
441255736Sdavidch		#define PORT_HW_CFG_TX_LASER_GPIO3                   0x00000004
442255736Sdavidch
443255736Sdavidch	/*  Controls the fault module LED of the SFP+ */
444255736Sdavidch	#define PORT_HW_CFG_FAULT_MODULE_LED_MASK           0x0000FF00
445255736Sdavidch		#define PORT_HW_CFG_FAULT_MODULE_LED_SHIFT           8
446255736Sdavidch		#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO0           0x00000000
447255736Sdavidch		#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO1           0x00000100
448255736Sdavidch		#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO2           0x00000200
449255736Sdavidch		#define PORT_HW_CFG_FAULT_MODULE_LED_GPIO3           0x00000300
450255736Sdavidch		#define PORT_HW_CFG_FAULT_MODULE_LED_DISABLED        0x00000400
451255736Sdavidch
452255736Sdavidch	/*  The output pin TX_DIS that controls the TX laser of the SFP+
453255736Sdavidch	  module. Use the PIN_CFG_XXX defines on top */
454255736Sdavidch	uint32_t e3_sfp_ctrl;				    /* 0x168 */
455255736Sdavidch	#define PORT_HW_CFG_E3_TX_LASER_MASK                0x000000FF
456255736Sdavidch	#define PORT_HW_CFG_E3_TX_LASER_SHIFT                        0
457255736Sdavidch
458255736Sdavidch	/*  The output pin for SFPP_TYPE which turns on the Fault module LED */
459255736Sdavidch	#define PORT_HW_CFG_E3_FAULT_MDL_LED_MASK           0x0000FF00
460255736Sdavidch	#define PORT_HW_CFG_E3_FAULT_MDL_LED_SHIFT                   8
461255736Sdavidch
462255736Sdavidch	/*  The input pin MOD_ABS that indicates whether SFP+ module is
463255736Sdavidch	  present or not. Use the PIN_CFG_XXX defines on top */
464255736Sdavidch	#define PORT_HW_CFG_E3_MOD_ABS_MASK                 0x00FF0000
465255736Sdavidch	#define PORT_HW_CFG_E3_MOD_ABS_SHIFT                         16
466255736Sdavidch
467255736Sdavidch	/*  The output pin PWRDIS_SFP_X which disable the power of the SFP+
468255736Sdavidch	  module. Use the PIN_CFG_XXX defines on top */
469255736Sdavidch	#define PORT_HW_CFG_E3_PWR_DIS_MASK                 0xFF000000
470255736Sdavidch	#define PORT_HW_CFG_E3_PWR_DIS_SHIFT                         24
471255736Sdavidch
472255736Sdavidch	/*
473255736Sdavidch	 * The input pin which signals module transmit fault. Use the
474255736Sdavidch	 * PIN_CFG_XXX defines on top
475255736Sdavidch	 */
476255736Sdavidch	uint32_t e3_cmn_pin_cfg;				    /* 0x16C */
477255736Sdavidch	#define PORT_HW_CFG_E3_TX_FAULT_MASK                0x000000FF
478255736Sdavidch	#define PORT_HW_CFG_E3_TX_FAULT_SHIFT                        0
479255736Sdavidch
480255736Sdavidch	/*  The output pin which reset the PHY. Use the PIN_CFG_XXX defines on
481255736Sdavidch	 top */
482255736Sdavidch	#define PORT_HW_CFG_E3_PHY_RESET_MASK               0x0000FF00
483255736Sdavidch	#define PORT_HW_CFG_E3_PHY_RESET_SHIFT                       8
484255736Sdavidch
485255736Sdavidch	/*
486255736Sdavidch	 * The output pin which powers down the PHY. Use the PIN_CFG_XXX
487255736Sdavidch	 * defines on top
488255736Sdavidch	 */
489255736Sdavidch	#define PORT_HW_CFG_E3_PWR_DOWN_MASK                0x00FF0000
490255736Sdavidch	#define PORT_HW_CFG_E3_PWR_DOWN_SHIFT                        16
491255736Sdavidch
492255736Sdavidch	/*  The output pin values BSC_SEL which selects the I2C for this port
493255736Sdavidch	  in the I2C Mux */
494255736Sdavidch	#define PORT_HW_CFG_E3_I2C_MUX0_MASK                0x01000000
495255736Sdavidch	#define PORT_HW_CFG_E3_I2C_MUX1_MASK                0x02000000
496255736Sdavidch
497255736Sdavidch
498255736Sdavidch	/*
499255736Sdavidch	 * The input pin I_FAULT which indicate over-current has occurred.
500255736Sdavidch	 * Use the PIN_CFG_XXX defines on top
501255736Sdavidch	 */
502255736Sdavidch	uint32_t e3_cmn_pin_cfg1;				    /* 0x170 */
503255736Sdavidch	#define PORT_HW_CFG_E3_OVER_CURRENT_MASK            0x000000FF
504255736Sdavidch	#define PORT_HW_CFG_E3_OVER_CURRENT_SHIFT                    0
505255736Sdavidch
506255736Sdavidch	/*  pause on host ring */
507255736Sdavidch	uint32_t generic_features;                               /* 0x174 */
508255736Sdavidch	#define PORT_HW_CFG_PAUSE_ON_HOST_RING_MASK                   0x00000001
509255736Sdavidch	#define PORT_HW_CFG_PAUSE_ON_HOST_RING_SHIFT                  0
510255736Sdavidch	#define PORT_HW_CFG_PAUSE_ON_HOST_RING_DISABLED               0x00000000
511255736Sdavidch	#define PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED                0x00000001
512255736Sdavidch
513255736Sdavidch	/* SFP+ Tx Equalization: NIC recommended and tested value is 0xBEB2
514255736Sdavidch	 * LOM recommended and tested value is 0xBEB2. Using a different
515255736Sdavidch	 * value means using a value not tested by BRCM
516255736Sdavidch	 */
517255736Sdavidch	uint32_t sfi_tap_values;                                 /* 0x178 */
518255736Sdavidch	#define PORT_HW_CFG_TX_EQUALIZATION_MASK                      0x0000FFFF
519255736Sdavidch	#define PORT_HW_CFG_TX_EQUALIZATION_SHIFT                     0
520255736Sdavidch
521255736Sdavidch	/* SFP+ Tx driver broadcast IDRIVER: NIC recommended and tested
522255736Sdavidch	 * value is 0x2. LOM recommended and tested value is 0x2. Using a
523255736Sdavidch	 * different value means using a value not tested by BRCM
524255736Sdavidch	 */
525255736Sdavidch	#define PORT_HW_CFG_TX_DRV_BROADCAST_MASK                     0x000F0000
526255736Sdavidch	#define PORT_HW_CFG_TX_DRV_BROADCAST_SHIFT                    16
527296071Sdavidcs	/*  Set non-default values for TXFIR in SFP mode. */
528296071Sdavidcs	#define PORT_HW_CFG_TX_DRV_IFIR_MASK                          0x00F00000
529296071Sdavidcs	#define PORT_HW_CFG_TX_DRV_IFIR_SHIFT                         20
530255736Sdavidch
531296071Sdavidcs	/*  Set non-default values for IPREDRIVER in SFP mode. */
532296071Sdavidcs	#define PORT_HW_CFG_TX_DRV_IPREDRIVER_MASK                    0x0F000000
533296071Sdavidcs	#define PORT_HW_CFG_TX_DRV_IPREDRIVER_SHIFT                   24
534296071Sdavidcs
535296071Sdavidcs	/*  Set non-default values for POST2 in SFP mode. */
536296071Sdavidcs	#define PORT_HW_CFG_TX_DRV_POST2_MASK                         0xF0000000
537296071Sdavidcs	#define PORT_HW_CFG_TX_DRV_POST2_SHIFT                        28
538296071Sdavidcs
539255736Sdavidch	uint32_t reserved0[5];				    /* 0x17c */
540255736Sdavidch
541255736Sdavidch	uint32_t aeu_int_mask;				    /* 0x190 */
542255736Sdavidch
543255736Sdavidch	uint32_t media_type;					    /* 0x194 */
544255736Sdavidch	#define PORT_HW_CFG_MEDIA_TYPE_PHY0_MASK            0x000000FF
545255736Sdavidch	#define PORT_HW_CFG_MEDIA_TYPE_PHY0_SHIFT                    0
546255736Sdavidch
547255736Sdavidch	#define PORT_HW_CFG_MEDIA_TYPE_PHY1_MASK            0x0000FF00
548255736Sdavidch	#define PORT_HW_CFG_MEDIA_TYPE_PHY1_SHIFT                    8
549255736Sdavidch
550255736Sdavidch	#define PORT_HW_CFG_MEDIA_TYPE_PHY2_MASK            0x00FF0000
551255736Sdavidch	#define PORT_HW_CFG_MEDIA_TYPE_PHY2_SHIFT                    16
552255736Sdavidch
553255736Sdavidch	/*  4 times 16 bits for all 4 lanes. In case external PHY is present
554255736Sdavidch	      (not direct mode), those values will not take effect on the 4 XGXS
555255736Sdavidch	      lanes. For some external PHYs (such as 8706 and 8726) the values
556255736Sdavidch	      will be used to configure the external PHY  in those cases, not
557255736Sdavidch	      all 4 values are needed. */
558255736Sdavidch	uint16_t xgxs_config_rx[4];			/* 0x198 */
559255736Sdavidch	uint16_t xgxs_config_tx[4];			/* 0x1A0 */
560255736Sdavidch
561255736Sdavidch
562255736Sdavidch	/* For storing FCOE mac on shared memory */
563255736Sdavidch	uint32_t fcoe_fip_mac_upper;
564255736Sdavidch	#define PORT_HW_CFG_FCOE_UPPERMAC_MASK              0x0000ffff
565255736Sdavidch	#define PORT_HW_CFG_FCOE_UPPERMAC_SHIFT                      0
566255736Sdavidch	uint32_t fcoe_fip_mac_lower;
567255736Sdavidch
568255736Sdavidch	uint32_t fcoe_wwn_port_name_upper;
569255736Sdavidch	uint32_t fcoe_wwn_port_name_lower;
570255736Sdavidch
571255736Sdavidch	uint32_t fcoe_wwn_node_name_upper;
572255736Sdavidch	uint32_t fcoe_wwn_node_name_lower;
573255736Sdavidch
574255736Sdavidch	/*  wwpn for npiv enabled */
575255736Sdavidch	uint32_t wwpn_for_npiv_config;                           /* 0x1C0 */
576255736Sdavidch	#define PORT_HW_CFG_WWPN_FOR_NPIV_ENABLED_MASK                0x00000001
577255736Sdavidch	#define PORT_HW_CFG_WWPN_FOR_NPIV_ENABLED_SHIFT               0
578255736Sdavidch	#define PORT_HW_CFG_WWPN_FOR_NPIV_ENABLED_DISABLED            0x00000000
579255736Sdavidch	#define PORT_HW_CFG_WWPN_FOR_NPIV_ENABLED_ENABLED             0x00000001
580255736Sdavidch
581255736Sdavidch	/*  wwpn for npiv valid addresses */
582255736Sdavidch	uint32_t wwpn_for_npiv_valid_addresses;                  /* 0x1C4 */
583255736Sdavidch	#define PORT_HW_CFG_WWPN_FOR_NPIV_ADDRESS_BITMAP_MASK         0x0000FFFF
584255736Sdavidch	#define PORT_HW_CFG_WWPN_FOR_NPIV_ADDRESS_BITMAP_SHIFT        0
585255736Sdavidch
586255736Sdavidch	struct mac_addr wwpn_for_niv_macs[16];
587255736Sdavidch
588255736Sdavidch	/* Reserved bits: 2272-2336 For storing FCOE mac on shared memory */
589255736Sdavidch	uint32_t Reserved1[14];
590255736Sdavidch
591255736Sdavidch	uint32_t pf_allocation;                                  /* 0x280 */
592255736Sdavidch	/* number of vfs per PF, if 0 - sriov disabled */
593255736Sdavidch	#define PORT_HW_CFG_NUMBER_OF_VFS_MASK                        0x000000FF
594255736Sdavidch	#define PORT_HW_CFG_NUMBER_OF_VFS_SHIFT                       0
595255736Sdavidch
596255736Sdavidch	/*  Enable RJ45 magjack pair swapping on 10GBase-T PHY (0=default),
597255736Sdavidch	      84833 only */
598255736Sdavidch	uint32_t xgbt_phy_cfg;				    /* 0x284 */
599255736Sdavidch	#define PORT_HW_CFG_RJ45_PAIR_SWAP_MASK             0x000000FF
600255736Sdavidch	#define PORT_HW_CFG_RJ45_PAIR_SWAP_SHIFT                     0
601255736Sdavidch
602255736Sdavidch		uint32_t default_cfg;			    /* 0x288 */
603255736Sdavidch	#define PORT_HW_CFG_GPIO0_CONFIG_MASK               0x00000003
604255736Sdavidch		#define PORT_HW_CFG_GPIO0_CONFIG_SHIFT               0
605255736Sdavidch		#define PORT_HW_CFG_GPIO0_CONFIG_NA                  0x00000000
606255736Sdavidch		#define PORT_HW_CFG_GPIO0_CONFIG_LOW                 0x00000001
607255736Sdavidch		#define PORT_HW_CFG_GPIO0_CONFIG_HIGH                0x00000002
608255736Sdavidch		#define PORT_HW_CFG_GPIO0_CONFIG_INPUT               0x00000003
609255736Sdavidch
610255736Sdavidch	#define PORT_HW_CFG_GPIO1_CONFIG_MASK               0x0000000C
611255736Sdavidch		#define PORT_HW_CFG_GPIO1_CONFIG_SHIFT               2
612255736Sdavidch		#define PORT_HW_CFG_GPIO1_CONFIG_NA                  0x00000000
613255736Sdavidch		#define PORT_HW_CFG_GPIO1_CONFIG_LOW                 0x00000004
614255736Sdavidch		#define PORT_HW_CFG_GPIO1_CONFIG_HIGH                0x00000008
615255736Sdavidch		#define PORT_HW_CFG_GPIO1_CONFIG_INPUT               0x0000000c
616255736Sdavidch
617255736Sdavidch	#define PORT_HW_CFG_GPIO2_CONFIG_MASK               0x00000030
618255736Sdavidch		#define PORT_HW_CFG_GPIO2_CONFIG_SHIFT               4
619255736Sdavidch		#define PORT_HW_CFG_GPIO2_CONFIG_NA                  0x00000000
620255736Sdavidch		#define PORT_HW_CFG_GPIO2_CONFIG_LOW                 0x00000010
621255736Sdavidch		#define PORT_HW_CFG_GPIO2_CONFIG_HIGH                0x00000020
622255736Sdavidch		#define PORT_HW_CFG_GPIO2_CONFIG_INPUT               0x00000030
623255736Sdavidch
624255736Sdavidch	#define PORT_HW_CFG_GPIO3_CONFIG_MASK               0x000000C0
625255736Sdavidch		#define PORT_HW_CFG_GPIO3_CONFIG_SHIFT               6
626255736Sdavidch		#define PORT_HW_CFG_GPIO3_CONFIG_NA                  0x00000000
627255736Sdavidch		#define PORT_HW_CFG_GPIO3_CONFIG_LOW                 0x00000040
628255736Sdavidch		#define PORT_HW_CFG_GPIO3_CONFIG_HIGH                0x00000080
629255736Sdavidch		#define PORT_HW_CFG_GPIO3_CONFIG_INPUT               0x000000c0
630255736Sdavidch
631255736Sdavidch	/*  When KR link is required to be set to force which is not
632255736Sdavidch	      KR-compliant, this parameter determine what is the trigger for it.
633255736Sdavidch	      When GPIO is selected, low input will force the speed. Currently
634255736Sdavidch	      default speed is 1G. In the future, it may be widen to select the
635255736Sdavidch	      forced speed in with another parameter. Note when force-1G is
636255736Sdavidch	      enabled, it override option 56: Link Speed option. */
637255736Sdavidch	#define PORT_HW_CFG_FORCE_KR_ENABLER_MASK           0x00000F00
638255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_SHIFT           8
639255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_NOT_FORCED      0x00000000
640255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P0        0x00000100
641255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P0        0x00000200
642255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P0        0x00000300
643255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P0        0x00000400
644255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO0_P1        0x00000500
645255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO1_P1        0x00000600
646255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO2_P1        0x00000700
647255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_GPIO3_P1        0x00000800
648255736Sdavidch		#define PORT_HW_CFG_FORCE_KR_ENABLER_FORCED          0x00000900
649255736Sdavidch	/*  Enable to determine with which GPIO to reset the external phy */
650255736Sdavidch	#define PORT_HW_CFG_EXT_PHY_GPIO_RST_MASK           0x000F0000
651255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_SHIFT           16
652255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_PHY_TYPE        0x00000000
653255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P0        0x00010000
654255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P0        0x00020000
655255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P0        0x00030000
656255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P0        0x00040000
657255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO0_P1        0x00050000
658255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO1_P1        0x00060000
659255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO2_P1        0x00070000
660255736Sdavidch		#define PORT_HW_CFG_EXT_PHY_GPIO_RST_GPIO3_P1        0x00080000
661255736Sdavidch
662255736Sdavidch	/*  Enable BAM on KR */
663255736Sdavidch	#define PORT_HW_CFG_ENABLE_BAM_ON_KR_MASK           0x00100000
664255736Sdavidch	#define PORT_HW_CFG_ENABLE_BAM_ON_KR_SHIFT                   20
665255736Sdavidch	#define PORT_HW_CFG_ENABLE_BAM_ON_KR_DISABLED                0x00000000
666255736Sdavidch	#define PORT_HW_CFG_ENABLE_BAM_ON_KR_ENABLED                 0x00100000
667255736Sdavidch
668255736Sdavidch	/*  Enable Common Mode Sense */
669255736Sdavidch	#define PORT_HW_CFG_ENABLE_CMS_MASK                 0x00200000
670255736Sdavidch	#define PORT_HW_CFG_ENABLE_CMS_SHIFT                         21
671255736Sdavidch	#define PORT_HW_CFG_ENABLE_CMS_DISABLED                      0x00000000
672255736Sdavidch	#define PORT_HW_CFG_ENABLE_CMS_ENABLED                       0x00200000
673255736Sdavidch
674255736Sdavidch	/*  Determine the Serdes electrical interface   */
675255736Sdavidch	#define PORT_HW_CFG_NET_SERDES_IF_MASK              0x0F000000
676255736Sdavidch	#define PORT_HW_CFG_NET_SERDES_IF_SHIFT                      24
677255736Sdavidch	#define PORT_HW_CFG_NET_SERDES_IF_SGMII                      0x00000000
678255736Sdavidch	#define PORT_HW_CFG_NET_SERDES_IF_XFI                        0x01000000
679255736Sdavidch	#define PORT_HW_CFG_NET_SERDES_IF_SFI                        0x02000000
680255736Sdavidch	#define PORT_HW_CFG_NET_SERDES_IF_KR                         0x03000000
681255736Sdavidch	#define PORT_HW_CFG_NET_SERDES_IF_DXGXS                      0x04000000
682255736Sdavidch	#define PORT_HW_CFG_NET_SERDES_IF_KR2                        0x05000000
683255736Sdavidch
684255736Sdavidch	/*  SFP+ main TAP and post TAP volumes */
685255736Sdavidch	#define PORT_HW_CFG_TAP_LEVELS_MASK                           0x70000000
686255736Sdavidch	#define PORT_HW_CFG_TAP_LEVELS_SHIFT                          28
687255736Sdavidch	#define PORT_HW_CFG_TAP_LEVELS_POST_15_MAIN_43                0x00000000
688255736Sdavidch	#define PORT_HW_CFG_TAP_LEVELS_POST_14_MAIN_44                0x10000000
689255736Sdavidch	#define PORT_HW_CFG_TAP_LEVELS_POST_13_MAIN_45                0x20000000
690255736Sdavidch	#define PORT_HW_CFG_TAP_LEVELS_POST_12_MAIN_46                0x30000000
691255736Sdavidch	#define PORT_HW_CFG_TAP_LEVELS_POST_11_MAIN_47                0x40000000
692255736Sdavidch	#define PORT_HW_CFG_TAP_LEVELS_POST_10_MAIN_48                0x50000000
693255736Sdavidch
694255736Sdavidch	uint32_t speed_capability_mask2;			    /* 0x28C */
695255736Sdavidch	#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_MASK       0x0000FFFF
696255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_SHIFT       0
697255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_FULL    0x00000001
698255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10M_HALF    0x00000002
699255736Sdavidch	    #define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_HALF   0x00000004
700255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_100M_FULL   0x00000008
701255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_1G          0x00000010
702255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_2_5G        0x00000020
703255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_10G         0x00000040
704255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D3_20G         0x00000080
705255736Sdavidch
706255736Sdavidch	#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_MASK       0xFFFF0000
707255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_SHIFT       16
708255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_FULL    0x00010000
709255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10M_HALF    0x00020000
710255736Sdavidch	    #define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_HALF   0x00040000
711255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_100M_FULL   0x00080000
712255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_1G          0x00100000
713255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_2_5G        0x00200000
714255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_10G         0x00400000
715255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY2_D0_20G         0x00800000
716255736Sdavidch
717255736Sdavidch
718255736Sdavidch	/*  In the case where two media types (e.g. copper and fiber) are
719255736Sdavidch	      present and electrically active at the same time, PHY Selection
720255736Sdavidch	      will determine which of the two PHYs will be designated as the
721255736Sdavidch	      Active PHY and used for a connection to the network.  */
722255736Sdavidch	uint32_t multi_phy_config;				    /* 0x290 */
723255736Sdavidch	#define PORT_HW_CFG_PHY_SELECTION_MASK              0x00000007
724255736Sdavidch		#define PORT_HW_CFG_PHY_SELECTION_SHIFT              0
725255736Sdavidch		#define PORT_HW_CFG_PHY_SELECTION_HARDWARE_DEFAULT   0x00000000
726255736Sdavidch		#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY          0x00000001
727255736Sdavidch		#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY         0x00000002
728255736Sdavidch		#define PORT_HW_CFG_PHY_SELECTION_FIRST_PHY_PRIORITY 0x00000003
729255736Sdavidch		#define PORT_HW_CFG_PHY_SELECTION_SECOND_PHY_PRIORITY 0x00000004
730255736Sdavidch
731255736Sdavidch	/*  When enabled, all second phy nvram parameters will be swapped
732255736Sdavidch	      with the first phy parameters */
733255736Sdavidch	#define PORT_HW_CFG_PHY_SWAPPED_MASK                0x00000008
734255736Sdavidch		#define PORT_HW_CFG_PHY_SWAPPED_SHIFT                3
735255736Sdavidch		#define PORT_HW_CFG_PHY_SWAPPED_DISABLED             0x00000000
736255736Sdavidch		#define PORT_HW_CFG_PHY_SWAPPED_ENABLED              0x00000008
737255736Sdavidch
738255736Sdavidch
739255736Sdavidch	/*  Address of the second external phy */
740255736Sdavidch	uint32_t external_phy_config2;			    /* 0x294 */
741255736Sdavidch	#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_MASK         0x000000FF
742255736Sdavidch	#define PORT_HW_CFG_XGXS_EXT_PHY2_ADDR_SHIFT                 0
743255736Sdavidch
744255736Sdavidch	/*  The second XGXS external PHY type */
745255736Sdavidch	#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_MASK         0x0000FF00
746255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SHIFT         8
747255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_DIRECT        0x00000000
748255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8071       0x00000100
749255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8072       0x00000200
750255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8073       0x00000300
751255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8705       0x00000400
752255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8706       0x00000500
753255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8726       0x00000600
754255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8481       0x00000700
755255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_SFX7101       0x00000800
756255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727       0x00000900
757255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8727_NOC   0x00000a00
758255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84823      0x00000b00
759255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54640      0x00000c00
760255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84833      0x00000d00
761255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54618SE    0x00000e00
762255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM8722       0x00000f00
763255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM54616      0x00001000
764255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84834      0x00001100
765296071Sdavidcs		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_BCM84858      0x00001200
766255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_FAILURE       0x0000fd00
767255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY2_TYPE_NOT_CONN      0x0000ff00
768255736Sdavidch
769255736Sdavidch
770255736Sdavidch	/*  4 times 16 bits for all 4 lanes. For some external PHYs (such as
771255736Sdavidch	      8706, 8726 and 8727) not all 4 values are needed. */
772255736Sdavidch	uint16_t xgxs_config2_rx[4];				    /* 0x296 */
773255736Sdavidch	uint16_t xgxs_config2_tx[4];				    /* 0x2A0 */
774255736Sdavidch
775255736Sdavidch	uint32_t lane_config;
776255736Sdavidch	#define PORT_HW_CFG_LANE_SWAP_CFG_MASK              0x0000FFFF
777255736Sdavidch		#define PORT_HW_CFG_LANE_SWAP_CFG_SHIFT              0
778255736Sdavidch		/* AN and forced */
779255736Sdavidch		#define PORT_HW_CFG_LANE_SWAP_CFG_01230123           0x00001b1b
780255736Sdavidch		/* forced only */
781255736Sdavidch		#define PORT_HW_CFG_LANE_SWAP_CFG_01233210           0x00001be4
782255736Sdavidch		/* forced only */
783255736Sdavidch		#define PORT_HW_CFG_LANE_SWAP_CFG_31203120           0x0000d8d8
784255736Sdavidch		/* forced only */
785255736Sdavidch		#define PORT_HW_CFG_LANE_SWAP_CFG_32103210           0x0000e4e4
786255736Sdavidch	#define PORT_HW_CFG_LANE_SWAP_CFG_TX_MASK           0x000000FF
787255736Sdavidch	#define PORT_HW_CFG_LANE_SWAP_CFG_TX_SHIFT                   0
788255736Sdavidch	#define PORT_HW_CFG_LANE_SWAP_CFG_RX_MASK           0x0000FF00
789255736Sdavidch	#define PORT_HW_CFG_LANE_SWAP_CFG_RX_SHIFT                   8
790255736Sdavidch	#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_MASK       0x0000C000
791255736Sdavidch	#define PORT_HW_CFG_LANE_SWAP_CFG_MASTER_SHIFT               14
792255736Sdavidch
793255736Sdavidch	/*  Indicate whether to swap the external phy polarity */
794255736Sdavidch	#define PORT_HW_CFG_SWAP_PHY_POLARITY_MASK          0x00010000
795255736Sdavidch		#define PORT_HW_CFG_SWAP_PHY_POLARITY_DISABLED       0x00000000
796255736Sdavidch		#define PORT_HW_CFG_SWAP_PHY_POLARITY_ENABLED        0x00010000
797255736Sdavidch
798255736Sdavidch
799255736Sdavidch	uint32_t external_phy_config;
800255736Sdavidch	#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_MASK          0x000000FF
801255736Sdavidch	#define PORT_HW_CFG_XGXS_EXT_PHY_ADDR_SHIFT                  0
802255736Sdavidch
803255736Sdavidch	#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK          0x0000FF00
804255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SHIFT          8
805255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT         0x00000000
806255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8071        0x00000100
807255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8072        0x00000200
808255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8073        0x00000300
809255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8705        0x00000400
810255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8706        0x00000500
811255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8726        0x00000600
812255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8481        0x00000700
813255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_SFX7101        0x00000800
814255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727        0x00000900
815255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8727_NOC    0x00000a00
816255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84823       0x00000b00
817255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54640       0x00000c00
818255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833       0x00000d00
819255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54618SE     0x00000e00
820255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM8722        0x00000f00
821255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM54616       0x00001000
822255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84834       0x00001100
823296071Sdavidcs		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84858       0x00001200
824255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT_WC      0x0000fc00
825255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE        0x0000fd00
826255736Sdavidch		#define PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN       0x0000ff00
827255736Sdavidch
828255736Sdavidch	#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_MASK        0x00FF0000
829255736Sdavidch	#define PORT_HW_CFG_SERDES_EXT_PHY_ADDR_SHIFT                16
830255736Sdavidch
831255736Sdavidch	#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_MASK        0xFF000000
832255736Sdavidch		#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_SHIFT        24
833255736Sdavidch		#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT       0x00000000
834255736Sdavidch		#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_BCM5482      0x01000000
835255736Sdavidch		#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_DIRECT_SD    0x02000000
836255736Sdavidch		#define PORT_HW_CFG_SERDES_EXT_PHY_TYPE_NOT_CONN     0xff000000
837255736Sdavidch
838255736Sdavidch	uint32_t speed_capability_mask;
839255736Sdavidch	#define PORT_HW_CFG_SPEED_CAPABILITY_D3_MASK        0x0000FFFF
840255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_SHIFT        0
841255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_FULL     0x00000001
842255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10M_HALF     0x00000002
843255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_HALF    0x00000004
844255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_100M_FULL    0x00000008
845255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_1G           0x00000010
846255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_2_5G         0x00000020
847255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_10G          0x00000040
848255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_20G          0x00000080
849255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D3_RESERVED     0x0000f000
850255736Sdavidch
851255736Sdavidch	#define PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK        0xFFFF0000
852255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_SHIFT        16
853255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL     0x00010000
854255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF     0x00020000
855255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF    0x00040000
856255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL    0x00080000
857255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_1G           0x00100000
858255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G         0x00200000
859255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_10G          0x00400000
860255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_20G          0x00800000
861255736Sdavidch		#define PORT_HW_CFG_SPEED_CAPABILITY_D0_RESERVED     0xf0000000
862255736Sdavidch
863255736Sdavidch	/*  A place to hold the original MAC address as a backup */
864255736Sdavidch	uint32_t backup_mac_upper;			/* 0x2B4 */
865255736Sdavidch	uint32_t backup_mac_lower;			/* 0x2B8 */
866255736Sdavidch
867255736Sdavidch};
868255736Sdavidch
869255736Sdavidch
870255736Sdavidch/****************************************************************************
871255736Sdavidch * Shared Feature configuration                                             *
872255736Sdavidch ****************************************************************************/
873255736Sdavidchstruct shared_feat_cfg {		 /* NVRAM Offset */
874255736Sdavidch
875255736Sdavidch	uint32_t config;			/* 0x450 */
876255736Sdavidch	#define SHARED_FEATURE_BMC_ECHO_MODE_EN             0x00000001
877255736Sdavidch
878255736Sdavidch	/* Use NVRAM values instead of HW default values */
879255736Sdavidch	#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_MASK \
880255736Sdavidch							    0x00000002
881255736Sdavidch		#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_DISABLED \
882255736Sdavidch								     0x00000000
883255736Sdavidch		#define SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED \
884255736Sdavidch								     0x00000002
885255736Sdavidch
886255736Sdavidch	#define SHARED_FEAT_CFG_NCSI_ID_METHOD_MASK         0x00000008
887255736Sdavidch		#define SHARED_FEAT_CFG_NCSI_ID_METHOD_SPIO          0x00000000
888255736Sdavidch		#define SHARED_FEAT_CFG_NCSI_ID_METHOD_NVRAM         0x00000008
889255736Sdavidch
890255736Sdavidch	#define SHARED_FEAT_CFG_NCSI_ID_MASK                0x00000030
891255736Sdavidch	#define SHARED_FEAT_CFG_NCSI_ID_SHIFT                        4
892255736Sdavidch
893255736Sdavidch	/*  Override the OTP back to single function mode. When using GPIO,
894255736Sdavidch	      high means only SF, 0 is according to CLP configuration */
895255736Sdavidch	#define SHARED_FEAT_CFG_FORCE_SF_MODE_MASK          0x00000700
896255736Sdavidch		#define SHARED_FEAT_CFG_FORCE_SF_MODE_SHIFT          8
897255736Sdavidch		#define SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED     0x00000000
898255736Sdavidch		#define SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF      0x00000100
899255736Sdavidch		#define SHARED_FEAT_CFG_FORCE_SF_MODE_SPIO4          0x00000200
900255736Sdavidch		#define SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT  0x00000300
901255736Sdavidch		#define SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE      0x00000400
902296071Sdavidcs		#define SHARED_FEAT_CFG_FORCE_SF_MODE_BD_MODE        0x00000500
903296071Sdavidcs		#define SHARED_FEAT_CFG_FORCE_SF_MODE_UFP_MODE       0x00000600
904296071Sdavidcs		#define SHARED_FEAT_CFG_FORCE_SF_MODE_EXTENDED_MODE  0x00000700
905255736Sdavidch
906255736Sdavidch	/*  Act as if the FCoE license is invalid */
907255736Sdavidch	#define SHARED_FEAT_CFG_PREVENT_FCOE                0x00001000
908255736Sdavidch
909255736Sdavidch    /*  Force FLR capability to all ports */
910255736Sdavidch	#define SHARED_FEAT_CFG_FORCE_FLR_CAPABILITY        0x00002000
911255736Sdavidch
912255736Sdavidch	/*  Act as if the iSCSI license is invalid */
913255736Sdavidch	#define SHARED_FEAT_CFG_PREVENT_ISCSI_MASK                    0x00004000
914255736Sdavidch	#define SHARED_FEAT_CFG_PREVENT_ISCSI_SHIFT                   14
915255736Sdavidch	#define SHARED_FEAT_CFG_PREVENT_ISCSI_DISABLED                0x00000000
916255736Sdavidch	#define SHARED_FEAT_CFG_PREVENT_ISCSI_ENABLED                 0x00004000
917255736Sdavidch
918255736Sdavidch	/* The interval in seconds between sending LLDP packets. Set to zero
919255736Sdavidch	   to disable the feature */
920255736Sdavidch	#define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_MASK     0x00FF0000
921255736Sdavidch	#define SHARED_FEAT_CFG_LLDP_XMIT_INTERVAL_SHIFT             16
922255736Sdavidch
923255736Sdavidch	/* The assigned device type ID for LLDP usage */
924255736Sdavidch	#define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_MASK    0xFF000000
925255736Sdavidch	#define SHARED_FEAT_CFG_LLDP_DEVICE_TYPE_ID_SHIFT            24
926255736Sdavidch
927255736Sdavidch};
928255736Sdavidch
929255736Sdavidch
930255736Sdavidch/****************************************************************************
931255736Sdavidch * Port Feature configuration                                               *
932255736Sdavidch ****************************************************************************/
933255736Sdavidchstruct port_feat_cfg {		    /* port 0: 0x454  port 1: 0x4c8 */
934255736Sdavidch
935255736Sdavidch	uint32_t config;
936255736Sdavidch	#define PORT_FEAT_CFG_BAR1_SIZE_MASK                 0x0000000F
937255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_SHIFT                 0
938255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_DISABLED              0x00000000
939255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_64K                   0x00000001
940255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_128K                  0x00000002
941255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_256K                  0x00000003
942255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_512K                  0x00000004
943255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_1M                    0x00000005
944255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_2M                    0x00000006
945255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_4M                    0x00000007
946255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_8M                    0x00000008
947255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_16M                   0x00000009
948255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_32M                   0x0000000a
949255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_64M                   0x0000000b
950255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_128M                  0x0000000c
951255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_256M                  0x0000000d
952255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_512M                  0x0000000e
953255736Sdavidch		#define PORT_FEAT_CFG_BAR1_SIZE_1G                    0x0000000f
954255736Sdavidch	#define PORT_FEAT_CFG_BAR2_SIZE_MASK                 0x000000F0
955255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_SHIFT                 4
956255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_DISABLED              0x00000000
957255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_64K                   0x00000010
958255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_128K                  0x00000020
959255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_256K                  0x00000030
960255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_512K                  0x00000040
961255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_1M                    0x00000050
962255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_2M                    0x00000060
963255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_4M                    0x00000070
964255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_8M                    0x00000080
965255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_16M                   0x00000090
966255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_32M                   0x000000a0
967255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_64M                   0x000000b0
968255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_128M                  0x000000c0
969255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_256M                  0x000000d0
970255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_512M                  0x000000e0
971255736Sdavidch		#define PORT_FEAT_CFG_BAR2_SIZE_1G                    0x000000f0
972255736Sdavidch
973255736Sdavidch	#define PORT_FEAT_CFG_DCBX_MASK                     0x00000100
974255736Sdavidch		#define PORT_FEAT_CFG_DCBX_DISABLED                  0x00000000
975255736Sdavidch		#define PORT_FEAT_CFG_DCBX_ENABLED                   0x00000100
976255736Sdavidch
977255736Sdavidch    #define PORT_FEAT_CFG_AUTOGREEEN_MASK               0x00000200
978255736Sdavidch	    #define PORT_FEAT_CFG_AUTOGREEEN_SHIFT               9
979255736Sdavidch	    #define PORT_FEAT_CFG_AUTOGREEEN_DISABLED            0x00000000
980255736Sdavidch	    #define PORT_FEAT_CFG_AUTOGREEEN_ENABLED             0x00000200
981255736Sdavidch
982255736Sdavidch	#define PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK                0x00000C00
983255736Sdavidch	#define PORT_FEAT_CFG_STORAGE_PERSONALITY_SHIFT               10
984255736Sdavidch	#define PORT_FEAT_CFG_STORAGE_PERSONALITY_DEFAULT             0x00000000
985255736Sdavidch	#define PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE                0x00000400
986255736Sdavidch	#define PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI               0x00000800
987255736Sdavidch	#define PORT_FEAT_CFG_STORAGE_PERSONALITY_BOTH                0x00000c00
988255736Sdavidch
989255736Sdavidch	#define PORT_FEATURE_EN_SIZE_MASK                   0x0f000000
990255736Sdavidch	#define PORT_FEATURE_EN_SIZE_SHIFT                       24
991255736Sdavidch	#define PORT_FEATURE_WOL_ENABLED                         0x01000000
992255736Sdavidch	#define PORT_FEATURE_MBA_ENABLED                         0x02000000
993255736Sdavidch	#define PORT_FEATURE_MFW_ENABLED                         0x04000000
994255736Sdavidch
995255736Sdavidch	/* Advertise expansion ROM even if MBA is disabled */
996255736Sdavidch	#define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_MASK        0x08000000
997255736Sdavidch		#define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_DISABLED     0x00000000
998255736Sdavidch		#define PORT_FEAT_CFG_FORCE_EXP_ROM_ADV_ENABLED      0x08000000
999255736Sdavidch
1000255736Sdavidch	/* Check the optic vendor via i2c against a list of approved modules
1001255736Sdavidch	   in a separate nvram image */
1002255736Sdavidch	#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_MASK         0xE0000000
1003255736Sdavidch		#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_SHIFT         29
1004255736Sdavidch		#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_NO_ENFORCEMENT \
1005255736Sdavidch								     0x00000000
1006255736Sdavidch		#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_DISABLE_TX_LASER \
1007255736Sdavidch								     0x20000000
1008255736Sdavidch		#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_WARNING_MSG   0x40000000
1009255736Sdavidch		#define PORT_FEAT_CFG_OPT_MDL_ENFRCMNT_POWER_DOWN    0x60000000
1010255736Sdavidch
1011255736Sdavidch	uint32_t wol_config;
1012255736Sdavidch	/* Default is used when driver sets to "auto" mode */
1013255736Sdavidch	#define PORT_FEATURE_WOL_ACPI_UPON_MGMT             0x00000010
1014255736Sdavidch
1015255736Sdavidch	uint32_t mba_config;
1016255736Sdavidch	#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK       0x00000007
1017255736Sdavidch		#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_SHIFT       0
1018255736Sdavidch		#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE         0x00000000
1019255736Sdavidch		#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_RPL         0x00000001
1020255736Sdavidch		#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_BOOTP       0x00000002
1021255736Sdavidch		#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB      0x00000003
1022255736Sdavidch		#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT   0x00000004
1023255736Sdavidch		#define PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE        0x00000007
1024255736Sdavidch
1025255736Sdavidch	#define PORT_FEATURE_MBA_BOOT_RETRY_MASK            0x00000038
1026255736Sdavidch	#define PORT_FEATURE_MBA_BOOT_RETRY_SHIFT                    3
1027255736Sdavidch
1028255736Sdavidch    #define PORT_FEATURE_MBA_SETUP_PROMPT_ENABLE        0x00000400
1029255736Sdavidch	#define PORT_FEATURE_MBA_HOTKEY_MASK                0x00000800
1030255736Sdavidch		#define PORT_FEATURE_MBA_HOTKEY_CTRL_S               0x00000000
1031255736Sdavidch		#define PORT_FEATURE_MBA_HOTKEY_CTRL_B               0x00000800
1032255736Sdavidch
1033255736Sdavidch	#define PORT_FEATURE_MBA_EXP_ROM_SIZE_MASK          0x000FF000
1034255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_SHIFT          12
1035255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_DISABLED       0x00000000
1036255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2K             0x00001000
1037255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4K             0x00002000
1038255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8K             0x00003000
1039255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16K            0x00004000
1040255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32K            0x00005000
1041255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_64K            0x00006000
1042255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_128K           0x00007000
1043255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_256K           0x00008000
1044255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_512K           0x00009000
1045255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_1M             0x0000a000
1046255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_2M             0x0000b000
1047255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_4M             0x0000c000
1048255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_8M             0x0000d000
1049255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_16M            0x0000e000
1050255736Sdavidch		#define PORT_FEATURE_MBA_EXP_ROM_SIZE_32M            0x0000f000
1051255736Sdavidch	#define PORT_FEATURE_MBA_MSG_TIMEOUT_MASK           0x00F00000
1052255736Sdavidch	#define PORT_FEATURE_MBA_MSG_TIMEOUT_SHIFT                   20
1053255736Sdavidch	#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_MASK        0x03000000
1054255736Sdavidch		#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_SHIFT        24
1055255736Sdavidch		#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_AUTO         0x00000000
1056255736Sdavidch		#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_BBS          0x01000000
1057255736Sdavidch		#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT18H       0x02000000
1058255736Sdavidch		#define PORT_FEATURE_MBA_BIOS_BOOTSTRAP_INT19H       0x03000000
1059255736Sdavidch	#define PORT_FEATURE_MBA_LINK_SPEED_MASK            0x3C000000
1060255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_SHIFT            26
1061255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_AUTO             0x00000000
1062255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_10M_HALF         0x04000000
1063255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_10M_FULL         0x08000000
1064255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_100M_HALF        0x0c000000
1065255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_100M_FULL        0x10000000
1066255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_1G               0x14000000
1067255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_2_5G             0x18000000
1068255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_10G              0x1c000000
1069255736Sdavidch		#define PORT_FEATURE_MBA_LINK_SPEED_20G              0x20000000
1070255736Sdavidch
1071255736Sdavidch	uint32_t Reserved0;                                      /* 0x460 */
1072255736Sdavidch
1073255736Sdavidch	uint32_t mba_vlan_cfg;
1074255736Sdavidch	#define PORT_FEATURE_MBA_VLAN_TAG_MASK              0x0000FFFF
1075255736Sdavidch	#define PORT_FEATURE_MBA_VLAN_TAG_SHIFT                      0
1076255736Sdavidch	#define PORT_FEATURE_MBA_VLAN_EN                    0x00010000
1077258187Sedavis	#define PORT_FEATUTE_BOFM_CFGD_EN                   0x00020000
1078258187Sedavis	#define PORT_FEATURE_BOFM_CFGD_FTGT                 0x00040000
1079258187Sedavis	#define PORT_FEATURE_BOFM_CFGD_VEN                  0x00080000
1080255736Sdavidch
1081255736Sdavidch	uint32_t Reserved1;
1082255736Sdavidch	uint32_t smbus_config;
1083255736Sdavidch	#define PORT_FEATURE_SMBUS_ADDR_MASK                0x000000fe
1084255736Sdavidch	#define PORT_FEATURE_SMBUS_ADDR_SHIFT                        1
1085255736Sdavidch
1086255736Sdavidch	uint32_t vf_config;
1087255736Sdavidch	#define PORT_FEAT_CFG_VF_BAR2_SIZE_MASK             0x0000000F
1088255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_SHIFT             0
1089255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_DISABLED          0x00000000
1090255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_4K                0x00000001
1091255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_8K                0x00000002
1092255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_16K               0x00000003
1093255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_32K               0x00000004
1094255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_64K               0x00000005
1095255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_128K              0x00000006
1096255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_256K              0x00000007
1097255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_512K              0x00000008
1098255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_1M                0x00000009
1099255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_2M                0x0000000a
1100255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_4M                0x0000000b
1101255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_8M                0x0000000c
1102255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_16M               0x0000000d
1103255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_32M               0x0000000e
1104255736Sdavidch		#define PORT_FEAT_CFG_VF_BAR2_SIZE_64M               0x0000000f
1105255736Sdavidch
1106255736Sdavidch	uint32_t link_config;    /* Used as HW defaults for the driver */
1107255736Sdavidch
1108255736Sdavidch    #define PORT_FEATURE_FLOW_CONTROL_MASK              0x00000700
1109255736Sdavidch		#define PORT_FEATURE_FLOW_CONTROL_SHIFT              8
1110255736Sdavidch		#define PORT_FEATURE_FLOW_CONTROL_AUTO               0x00000000
1111255736Sdavidch		#define PORT_FEATURE_FLOW_CONTROL_TX                 0x00000100
1112255736Sdavidch		#define PORT_FEATURE_FLOW_CONTROL_RX                 0x00000200
1113255736Sdavidch		#define PORT_FEATURE_FLOW_CONTROL_BOTH               0x00000300
1114255736Sdavidch		#define PORT_FEATURE_FLOW_CONTROL_NONE               0x00000400
1115255736Sdavidch		#define PORT_FEATURE_FLOW_CONTROL_SAFC_RX            0x00000500
1116255736Sdavidch		#define PORT_FEATURE_FLOW_CONTROL_SAFC_TX            0x00000600
1117255736Sdavidch		#define PORT_FEATURE_FLOW_CONTROL_SAFC_BOTH          0x00000700
1118255736Sdavidch
1119255736Sdavidch    #define PORT_FEATURE_LINK_SPEED_MASK                0x000F0000
1120255736Sdavidch		#define PORT_FEATURE_LINK_SPEED_SHIFT                16
1121255736Sdavidch		#define PORT_FEATURE_LINK_SPEED_AUTO                 0x00000000
1122258187Sedavis		#define PORT_FEATURE_LINK_SPEED_10M_HALF             0x00010000
1123258187Sedavis		#define PORT_FEATURE_LINK_SPEED_10M_FULL             0x00020000
1124255736Sdavidch		#define PORT_FEATURE_LINK_SPEED_100M_HALF            0x00030000
1125255736Sdavidch		#define PORT_FEATURE_LINK_SPEED_100M_FULL            0x00040000
1126255736Sdavidch		#define PORT_FEATURE_LINK_SPEED_1G                   0x00050000
1127255736Sdavidch		#define PORT_FEATURE_LINK_SPEED_2_5G                 0x00060000
1128255736Sdavidch		#define PORT_FEATURE_LINK_SPEED_10G_CX4              0x00070000
1129255736Sdavidch		#define PORT_FEATURE_LINK_SPEED_20G                  0x00080000
1130255736Sdavidch
1131255736Sdavidch	#define PORT_FEATURE_CONNECTED_SWITCH_MASK          0x03000000
1132255736Sdavidch		#define PORT_FEATURE_CONNECTED_SWITCH_SHIFT          24
1133255736Sdavidch		/* (forced) low speed switch (< 10G) */
1134255736Sdavidch		#define PORT_FEATURE_CON_SWITCH_1G_SWITCH            0x00000000
1135255736Sdavidch		/* (forced) high speed switch (>= 10G) */
1136255736Sdavidch		#define PORT_FEATURE_CON_SWITCH_10G_SWITCH           0x01000000
1137255736Sdavidch		#define PORT_FEATURE_CON_SWITCH_AUTO_DETECT          0x02000000
1138255736Sdavidch		#define PORT_FEATURE_CON_SWITCH_ONE_TIME_DETECT      0x03000000
1139255736Sdavidch
1140255736Sdavidch
1141255736Sdavidch	/* The default for MCP link configuration,
1142255736Sdavidch	   uses the same defines as link_config */
1143255736Sdavidch	uint32_t mfw_wol_link_cfg;
1144255736Sdavidch
1145255736Sdavidch	/* The default for the driver of the second external phy,
1146255736Sdavidch	   uses the same defines as link_config */
1147255736Sdavidch	uint32_t link_config2;				    /* 0x47C */
1148255736Sdavidch
1149255736Sdavidch	/* The default for MCP of the second external phy,
1150255736Sdavidch	   uses the same defines as link_config */
1151255736Sdavidch	uint32_t mfw_wol_link_cfg2;				    /* 0x480 */
1152255736Sdavidch
1153255736Sdavidch
1154255736Sdavidch	/*  EEE power saving mode */
1155255736Sdavidch	uint32_t eee_power_mode;                                 /* 0x484 */
1156255736Sdavidch	#define PORT_FEAT_CFG_EEE_POWER_MODE_MASK                     0x000000FF
1157255736Sdavidch	#define PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT                    0
1158255736Sdavidch	#define PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED                 0x00000000
1159255736Sdavidch	#define PORT_FEAT_CFG_EEE_POWER_MODE_BALANCED                 0x00000001
1160255736Sdavidch	#define PORT_FEAT_CFG_EEE_POWER_MODE_AGGRESSIVE               0x00000002
1161255736Sdavidch	#define PORT_FEAT_CFG_EEE_POWER_MODE_LOW_LATENCY              0x00000003
1162255736Sdavidch
1163255736Sdavidch
1164296071Sdavidcs	uint32_t Reserved2[16];                                  /* 0x48C */
1165255736Sdavidch};
1166255736Sdavidch
1167255736Sdavidch/****************************************************************************
1168255736Sdavidch * Device Information                                                       *
1169255736Sdavidch ****************************************************************************/
1170255736Sdavidchstruct shm_dev_info {				/* size */
1171255736Sdavidch
1172255736Sdavidch	uint32_t    bc_rev; /* 8 bits each: major, minor, build */	       /* 4 */
1173255736Sdavidch
1174255736Sdavidch	struct shared_hw_cfg     shared_hw_config;	      /* 40 */
1175255736Sdavidch
1176255736Sdavidch	struct port_hw_cfg       port_hw_config[PORT_MAX];     /* 400*2=800 */
1177255736Sdavidch
1178255736Sdavidch	struct shared_feat_cfg   shared_feature_config;		   /* 4 */
1179255736Sdavidch
1180255736Sdavidch	struct port_feat_cfg     port_feature_config[PORT_MAX];/* 116*2=232 */
1181255736Sdavidch
1182255736Sdavidch};
1183255736Sdavidch
1184255736Sdavidchstruct extended_dev_info_shared_cfg {             /* NVRAM OFFSET */
1185255736Sdavidch
1186255736Sdavidch	/*  Threshold in celcius to start using the fan */
1187255736Sdavidch	uint32_t temperature_monitor1;                           /* 0x4000 */
1188255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_THRESH_MASK     0x0000007F
1189255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_THRESH_SHIFT    0
1190255736Sdavidch
1191255736Sdavidch	/*  Threshold in celcius to shut down the board */
1192255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_THRESH_MASK    0x00007F00
1193255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_THRESH_SHIFT   8
1194255736Sdavidch
1195255736Sdavidch	/*  EPIO of fan temperature status */
1196255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_MASK       0x00FF0000
1197255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_SHIFT      16
1198255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_NA         0x00000000
1199255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO0      0x00010000
1200255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO1      0x00020000
1201255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO2      0x00030000
1202255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO3      0x00040000
1203255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO4      0x00050000
1204255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO5      0x00060000
1205255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO6      0x00070000
1206255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO7      0x00080000
1207255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO8      0x00090000
1208255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO9      0x000a0000
1209255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO10     0x000b0000
1210255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO11     0x000c0000
1211255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO12     0x000d0000
1212255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO13     0x000e0000
1213255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO14     0x000f0000
1214255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO15     0x00100000
1215255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO16     0x00110000
1216255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO17     0x00120000
1217255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO18     0x00130000
1218255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO19     0x00140000
1219255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO20     0x00150000
1220255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO21     0x00160000
1221255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO22     0x00170000
1222255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO23     0x00180000
1223255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO24     0x00190000
1224255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO25     0x001a0000
1225255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO26     0x001b0000
1226255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO27     0x001c0000
1227255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO28     0x001d0000
1228255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO29     0x001e0000
1229255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO30     0x001f0000
1230255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_FAN_EPIO_EPIO31     0x00200000
1231255736Sdavidch
1232255736Sdavidch	/*  EPIO of shut down temperature status */
1233255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_MASK      0xFF000000
1234255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_SHIFT     24
1235255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_NA        0x00000000
1236255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO0     0x01000000
1237255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO1     0x02000000
1238255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO2     0x03000000
1239255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO3     0x04000000
1240255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO4     0x05000000
1241255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO5     0x06000000
1242255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO6     0x07000000
1243255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO7     0x08000000
1244255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO8     0x09000000
1245255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO9     0x0a000000
1246255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO10    0x0b000000
1247255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO11    0x0c000000
1248255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO12    0x0d000000
1249255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO13    0x0e000000
1250255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO14    0x0f000000
1251255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO15    0x10000000
1252255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO16    0x11000000
1253255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO17    0x12000000
1254255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO18    0x13000000
1255255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO19    0x14000000
1256255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO20    0x15000000
1257255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO21    0x16000000
1258255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO22    0x17000000
1259255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO23    0x18000000
1260255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO24    0x19000000
1261255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO25    0x1a000000
1262255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO26    0x1b000000
1263255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO27    0x1c000000
1264255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO28    0x1d000000
1265255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO29    0x1e000000
1266255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO30    0x1f000000
1267255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SHUT_EPIO_EPIO31    0x20000000
1268255736Sdavidch
1269255736Sdavidch
1270255736Sdavidch	/*  EPIO of shut down temperature status */
1271255736Sdavidch	uint32_t temperature_monitor2;                           /* 0x4004 */
1272255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_PERIOD_MASK         0x0000FFFF
1273255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_PERIOD_SHIFT        0
1274255736Sdavidch
1275296071Sdavidcs	/*  Sensor interface - Disabled / BSC / In the future - SMBUS */
1276296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_SENSOR_INTERFACE_MASK    0x00030000
1277296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_SENSOR_INTERFACE_SHIFT   16
1278296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_SENSOR_INTERFACE_DISABLED 0x00000000
1279296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_SENSOR_INTERFACE_BSC     0x00010000
1280255736Sdavidch
1281296071Sdavidcs	/*  On Board Sensor Address */
1282296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_SENSOR_ADDR_MASK         0x03FC0000
1283296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_SENSOR_ADDR_SHIFT        18
1284296071Sdavidcs
1285255736Sdavidch	/*  MFW flavor to be used */
1286255736Sdavidch	uint32_t mfw_cfg;                                        /* 0x4008 */
1287255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_MFW_FLAVOR_MASK          0x000000FF
1288255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_MFW_FLAVOR_SHIFT         0
1289255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_MFW_FLAVOR_NA            0x00000000
1290255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_MFW_FLAVOR_A             0x00000001
1291255736Sdavidch
1292255736Sdavidch	/*  Should NIC data query remain enabled upon last drv unload */
1293255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OCBB_EN_LAST_DRV_MASK     0x00000100
1294255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OCBB_EN_LAST_DRV_SHIFT    8
1295255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OCBB_EN_LAST_DRV_DISABLED 0x00000000
1296255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OCBB_EN_LAST_DRV_ENABLED  0x00000100
1297255736Sdavidch
1298296071Sdavidcs	/*  Prevent OCBB feature */
1299296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_OCBB_PREVENT_MASK        0x00000200
1300296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_OCBB_PREVENT_SHIFT       9
1301296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_OCBB_PREVENT_DISABLED    0x00000000
1302296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_OCBB_PREVENT_ENABLED     0x00000200
1303296071Sdavidcs
1304296071Sdavidcs	/*  Enable DCi support */
1305296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_DCI_SUPPORT_MASK         0x00000400
1306296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_DCI_SUPPORT_SHIFT        10
1307296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_DCI_SUPPORT_DISABLED     0x00000000
1308296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_DCI_SUPPORT_ENABLED      0x00000400
1309296071Sdavidcs
1310296071Sdavidcs	/*  Reserved bits: 75-76 */
1311296071Sdavidcs
1312255736Sdavidch	/*  Hide DCBX feature in CCM/BACS menus */
1313255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_HIDE_DCBX_FEAT_MASK      0x00010000
1314255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_HIDE_DCBX_FEAT_SHIFT     16
1315255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_HIDE_DCBX_FEAT_DISABLED  0x00000000
1316255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_HIDE_DCBX_FEAT_ENABLED   0x00010000
1317255736Sdavidch
1318255736Sdavidch	uint32_t smbus_config;                                   /* 0x400C */
1319255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SMBUS_ADDR_MASK          0x000000FF
1320255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SMBUS_ADDR_SHIFT         0
1321255736Sdavidch
1322255736Sdavidch	/*  Switching regulator loop gain */
1323255736Sdavidch	uint32_t board_cfg;                                      /* 0x4010 */
1324255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_MASK           0x0000000F
1325255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_SHIFT          0
1326255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_HW_DEFAULT     0x00000000
1327255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_X2             0x00000008
1328255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_X4             0x00000009
1329255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_X8             0x0000000a
1330255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_X16            0x0000000b
1331255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_DIV8           0x0000000c
1332255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_DIV4           0x0000000d
1333255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_DIV2           0x0000000e
1334255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_LOOP_GAIN_X1             0x0000000f
1335255736Sdavidch
1336255736Sdavidch	/*  whether shadow swim feature is supported */
1337255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SHADOW_SWIM_MASK         0x00000100
1338255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SHADOW_SWIM_SHIFT        8
1339255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SHADOW_SWIM_DISABLED     0x00000000
1340255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SHADOW_SWIM_ENABLED      0x00000100
1341255736Sdavidch
1342255736Sdavidch    /*  whether to show/hide SRIOV menu in CCM */
1343255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SRIOV_SHOW_MENU_MASK     0x00000200
1344255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SRIOV_SHOW_MENU_SHIFT    9
1345255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SRIOV_SHOW_MENU          0x00000000
1346255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_SRIOV_HIDE_MENU          0x00000200
1347255736Sdavidch
1348260415Sedavis	/*  Overide PCIE revision ID when enabled the,
1349260415Sedavis	    revision ID will set to B1=='0x11' */
1350260415Sedavis	#define EXTENDED_DEV_INFO_SHARED_CFG_OVR_REV_ID_MASK          0x00000400
1351260415Sedavis	#define EXTENDED_DEV_INFO_SHARED_CFG_OVR_REV_ID_SHIFT         10
1352260415Sedavis	#define EXTENDED_DEV_INFO_SHARED_CFG_OVR_REV_ID_DISABLED      0x00000000
1353260415Sedavis	#define EXTENDED_DEV_INFO_SHARED_CFG_OVR_REV_ID_ENABLED       0x00000400
1354260415Sedavis
1355296071Sdavidcs	/*  Bypass slicer offset tuning */
1356296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_BYPASS_SLICER_MASK       0x00000800
1357296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_BYPASS_SLICER_SHIFT      11
1358296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_BYPASS_SLICER_DISABLED   0x00000000
1359296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_BYPASS_SLICER_ENABLED    0x00000800
1360296071Sdavidcs	/*  Control Revision ID */
1361296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_REV_ID_CTRL_MASK         0x00003000
1362296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_REV_ID_CTRL_SHIFT        12
1363296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_REV_ID_CTRL_PRESERVE     0x00000000
1364296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_REV_ID_CTRL_ACTUAL       0x00001000
1365296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_REV_ID_CTRL_FORCE_B0     0x00002000
1366296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_REV_ID_CTRL_FORCE_B1     0x00003000
1367255736Sdavidch	/*  Threshold in celcius for max continuous operation */
1368255736Sdavidch	uint32_t temperature_report;                             /* 0x4014 */
1369255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_MCOT_MASK           0x0000007F
1370255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_MCOT_SHIFT          0
1371255736Sdavidch
1372255736Sdavidch	/*  Threshold in celcius for sensor caution */
1373255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SCT_MASK            0x00007F00
1374255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TEMP_SCT_SHIFT           8
1375255736Sdavidch
1376255736Sdavidch	/*  wwn node prefix to be used (unless value is 0) */
1377255736Sdavidch	uint32_t wwn_prefix;                                     /* 0x4018 */
1378255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WWN_NODE_PREFIX0_MASK    0x000000FF
1379255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WWN_NODE_PREFIX0_SHIFT   0
1380255736Sdavidch
1381255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WWN_NODE_PREFIX1_MASK    0x0000FF00
1382255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WWN_NODE_PREFIX1_SHIFT   8
1383255736Sdavidch
1384255736Sdavidch	/*  wwn port prefix to be used (unless value is 0) */
1385255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WWN_PORT_PREFIX0_MASK    0x00FF0000
1386255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WWN_PORT_PREFIX0_SHIFT   16
1387255736Sdavidch
1388255736Sdavidch	/*  wwn port prefix to be used (unless value is 0) */
1389255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WWN_PORT_PREFIX1_MASK    0xFF000000
1390255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WWN_PORT_PREFIX1_SHIFT   24
1391255736Sdavidch
1392255736Sdavidch	/*  General debug nvm cfg */
1393255736Sdavidch	uint32_t dbg_cfg_flags;                                  /* 0x401C */
1394255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_MASK                 0x000FFFFF
1395255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_SHIFT                0
1396255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_ENABLE               0x00000001
1397255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_EN_SIGDET_FILTER     0x00000002
1398255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_SET_LP_TX_PRESET7    0x00000004
1399255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_SET_TX_ANA_DEFAULT   0x00000008
1400255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_SET_PLL_ANA_DEFAULT  0x00000010
1401255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_FORCE_G1PLL_RETUNE   0x00000020
1402255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_SET_RX_ANA_DEFAULT   0x00000040
1403255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_FORCE_SERDES_RX_CLK  0x00000080
1404255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_DIS_RX_LP_EIEOS      0x00000100
1405255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_FINALIZE_UCODE       0x00000200
1406255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_HOLDOFF_REQ          0x00000400
1407255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_RX_SIGDET_OVERRIDE   0x00000800
1408255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_GP_PORG_UC_RESET     0x00001000
1409255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_SUPPRESS_COMPEN_EVT  0x00002000
1410255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_ADJ_TXEQ_P0_P1       0x00004000
1411255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_G3_PLL_RETUNE        0x00008000
1412255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_SET_MAC_PHY_CTL8     0x00010000
1413255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_DIS_MAC_G3_FRM_ERR   0x00020000
1414255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_INFERRED_EI          0x00040000
1415255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_GEN3_COMPLI_ENA      0x00080000
1416255736Sdavidch
1417296071Sdavidcs	/*  Override Rx signal detect threshold when enabled the threshold
1418296071Sdavidcs	 * will be set staticaly
1419296071Sdavidcs	 */
1420296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_RX_SIG_MASK     0x00100000
1421296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_RX_SIG_SHIFT    20
1422296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_RX_SIG_DISABLED 0x00000000
1423296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_RX_SIG_ENABLED  0x00100000
1424296071Sdavidcs
1425255736Sdavidch	/*  Debug signet rx threshold */
1426255736Sdavidch	uint32_t dbg_rx_sigdet_threshold;                        /* 0x4020 */
1427255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_RX_SIGDET_MASK       0x00000007
1428255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_DBG_RX_SIGDET_SHIFT      0
1429255736Sdavidch
1430255736Sdavidch    /*  Enable IFFE feature */
1431255736Sdavidch	uint32_t iffe_features;                                  /* 0x4024 */
1432255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_ENABLE_IFFE_MASK         0x00000001
1433255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_ENABLE_IFFE_SHIFT        0
1434255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_ENABLE_IFFE_DISABLED     0x00000000
1435255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_ENABLE_IFFE_ENABLED      0x00000001
1436255736Sdavidch
1437255736Sdavidch	/*  Allowable port enablement (bitmask for ports 3-1) */
1438255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_PORT_MASK       0x0000000E
1439255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_PORT_SHIFT      1
1440255736Sdavidch
1441255736Sdavidch	/*  Allow iSCSI offload override */
1442255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_ISCSI_MASK      0x00000010
1443255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_ISCSI_SHIFT     4
1444255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_ISCSI_DISABLED  0x00000000
1445255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_ISCSI_ENABLED   0x00000010
1446255736Sdavidch
1447255736Sdavidch	/*  Allow FCoE offload override */
1448255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_FCOE_MASK       0x00000020
1449255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_FCOE_SHIFT      5
1450255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_FCOE_DISABLED   0x00000000
1451255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_OVERRIDE_FCOE_ENABLED    0x00000020
1452255736Sdavidch
1453255736Sdavidch	/*  Tie to adaptor */
1454255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TIE_ADAPTOR_MASK         0x00008000
1455255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TIE_ADAPTOR_SHIFT        15
1456255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TIE_ADAPTOR_DISABLED     0x00000000
1457255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TIE_ADAPTOR_ENABLED      0x00008000
1458255736Sdavidch
1459255736Sdavidch	/*  Currently enabled port(s) (bitmask for ports 3-1) */
1460255736Sdavidch	uint32_t current_iffe_mask;                              /* 0x4028 */
1461255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_CFG_MASK         0x0000000E
1462255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_CFG_SHIFT        1
1463255736Sdavidch
1464255736Sdavidch	/*  Current iSCSI offload  */
1465255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_ISCSI_MASK       0x00000010
1466255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_ISCSI_SHIFT      4
1467255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_ISCSI_DISABLED   0x00000000
1468255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_ISCSI_ENABLED    0x00000010
1469255736Sdavidch
1470255736Sdavidch	/*  Current FCoE offload  */
1471255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_FCOE_MASK        0x00000020
1472255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_FCOE_SHIFT       5
1473255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_FCOE_DISABLED    0x00000000
1474255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CURRENT_FCOE_ENABLED     0x00000020
1475255736Sdavidch
1476255736Sdavidch	/* FW set this pin to "0" (assert) these signal if either of its MAC
1477255736Sdavidch	 * or PHY specific threshold values is exceeded.
1478255736Sdavidch	 * Values are standard GPIO/EPIO pins.
1479255736Sdavidch	 */
1480255736Sdavidch	uint32_t threshold_pin;                                  /* 0x402C */
1481255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TCONTROL_PIN_MASK        0x000000FF
1482255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TCONTROL_PIN_SHIFT       0
1483255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TWARNING_PIN_MASK        0x0000FF00
1484255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TWARNING_PIN_SHIFT       8
1485255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TCRITICAL_PIN_MASK       0x00FF0000
1486255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_TCRITICAL_PIN_SHIFT      16
1487255736Sdavidch
1488255736Sdavidch	/* MAC die temperature threshold in Celsius. */
1489255736Sdavidch	uint32_t mac_threshold_val;                              /* 0x4030 */
1490255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CONTROL_MAC_THRESH_MASK  0x000000FF
1491255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CONTROL_MAC_THRESH_SHIFT 0
1492255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WARNING_MAC_THRESH_MASK  0x0000FF00
1493255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WARNING_MAC_THRESH_SHIFT 8
1494255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CRITICAL_MAC_THRESH_MASK 0x00FF0000
1495255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CRITICAL_MAC_THRESH_SHIFT 16
1496255736Sdavidch
1497255736Sdavidch	/*  PHY die temperature threshold in Celsius. */
1498255736Sdavidch	uint32_t phy_threshold_val;                              /* 0x4034 */
1499255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CONTROL_PHY_THRESH_MASK  0x000000FF
1500255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CONTROL_PHY_THRESH_SHIFT 0
1501255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WARNING_PHY_THRESH_MASK  0x0000FF00
1502255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_WARNING_PHY_THRESH_SHIFT 8
1503255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CRITICAL_PHY_THRESH_MASK 0x00FF0000
1504255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_CRITICAL_PHY_THRESH_SHIFT 16
1505255736Sdavidch
1506255736Sdavidch	/* External pins to communicate with host.
1507255736Sdavidch	 * Values are standard GPIO/EPIO pins.
1508255736Sdavidch	 */
1509255736Sdavidch	uint32_t host_pin;                                       /* 0x4038 */
1510255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_I2C_ISOLATE_MASK         0x000000FF
1511255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_I2C_ISOLATE_SHIFT        0
1512255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_MEZZ_FAULT_MASK          0x0000FF00
1513255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_MEZZ_FAULT_SHIFT         8
1514255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_MEZZ_VPD_UPDATE_MASK     0x00FF0000
1515255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_MEZZ_VPD_UPDATE_SHIFT    16
1516255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_VPD_CACHE_COMP_MASK      0xFF000000
1517255736Sdavidch	#define EXTENDED_DEV_INFO_SHARED_CFG_VPD_CACHE_COMP_SHIFT     24
1518296071Sdavidcs
1519296071Sdavidcs	/*  Manufacture kit version */
1520296071Sdavidcs	uint32_t manufacture_ver;                                /* 0x403C */
1521296071Sdavidcs
1522296071Sdavidcs	/*  Manufacture timestamp */
1523296071Sdavidcs	uint32_t manufacture_data;                               /* 0x4040 */
1524296071Sdavidcs
1525296071Sdavidcs	/*  Number of ISCSI/FCOE cfg images */
1526296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_NUM_ISCSI_FCOE_CFGS_MASK 0x00040000
1527296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_NUM_ISCSI_FCOE_CFGS_SHIFT18
1528296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_NUM_ISCSI_FCOE_CFGS_2    0x00000000
1529296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_NUM_ISCSI_FCOE_CFGS_4    0x00040000
1530296071Sdavidcs
1531296071Sdavidcs	/*  MCP crash dump trigger */
1532296071Sdavidcs	uint32_t mcp_crash_dump;                                 /* 0x4044 */
1533296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_CRASH_DUMP_MASK          0x7FFFFFFF
1534296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_CRASH_DUMP_SHIFT         0
1535296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_CRASH_DUMP_DISABLED      0x00000000
1536296071Sdavidcs	#define EXTENDED_DEV_INFO_SHARED_CFG_CRASH_DUMP_ENABLED       0x00000001
1537296071Sdavidcs
1538296071Sdavidcs	/*  MBI version */
1539296071Sdavidcs	uint32_t mbi_version;                                    /* 0x4048 */
1540296071Sdavidcs
1541296071Sdavidcs	/*  MBI date */
1542296071Sdavidcs	uint32_t mbi_date;                                       /* 0x404C */
1543255736Sdavidch};
1544255736Sdavidch
1545255736Sdavidch
1546255736Sdavidch#if !defined(__LITTLE_ENDIAN) && !defined(__BIG_ENDIAN)
1547255736Sdavidch	#error "Missing either LITTLE_ENDIAN or BIG_ENDIAN definition."
1548255736Sdavidch#endif
1549255736Sdavidch
1550255736Sdavidch#define FUNC_0              0
1551255736Sdavidch#define FUNC_1              1
1552255736Sdavidch#define FUNC_2              2
1553255736Sdavidch#define FUNC_3              3
1554255736Sdavidch#define FUNC_4              4
1555255736Sdavidch#define FUNC_5              5
1556255736Sdavidch#define FUNC_6              6
1557255736Sdavidch#define FUNC_7              7
1558255736Sdavidch#define E1_FUNC_MAX         2
1559255736Sdavidch#define E1H_FUNC_MAX            8
1560255736Sdavidch#define E2_FUNC_MAX         4   /* per path */
1561255736Sdavidch
1562255736Sdavidch#define VN_0                0
1563255736Sdavidch#define VN_1                1
1564255736Sdavidch#define VN_2                2
1565255736Sdavidch#define VN_3                3
1566255736Sdavidch#define E1VN_MAX            1
1567255736Sdavidch#define E1HVN_MAX           4
1568255736Sdavidch
1569255736Sdavidch#define E2_VF_MAX           64  /* HC_REG_VF_CONFIGURATION_SIZE */
1570255736Sdavidch/* This value (in milliseconds) determines the frequency of the driver
1571255736Sdavidch * issuing the PULSE message code.  The firmware monitors this periodic
1572255736Sdavidch * pulse to determine when to switch to an OS-absent mode. */
1573255736Sdavidch#define DRV_PULSE_PERIOD_MS     250
1574255736Sdavidch
1575255736Sdavidch/* This value (in milliseconds) determines how long the driver should
1576255736Sdavidch * wait for an acknowledgement from the firmware before timing out.  Once
1577255736Sdavidch * the firmware has timed out, the driver will assume there is no firmware
1578255736Sdavidch * running and there won't be any firmware-driver synchronization during a
1579255736Sdavidch * driver reset. */
1580255736Sdavidch#define FW_ACK_TIME_OUT_MS      5000
1581255736Sdavidch
1582255736Sdavidch#define FW_ACK_POLL_TIME_MS     1
1583255736Sdavidch
1584255736Sdavidch#define FW_ACK_NUM_OF_POLL  (FW_ACK_TIME_OUT_MS/FW_ACK_POLL_TIME_MS)
1585255736Sdavidch
1586255736Sdavidch#define MFW_TRACE_SIGNATURE     0x54524342
1587255736Sdavidch
1588255736Sdavidch/****************************************************************************
1589255736Sdavidch * Driver <-> FW Mailbox                                                    *
1590255736Sdavidch ****************************************************************************/
1591255736Sdavidchstruct drv_port_mb {
1592255736Sdavidch
1593255736Sdavidch	uint32_t link_status;
1594255736Sdavidch	/* Driver should update this field on any link change event */
1595255736Sdavidch
1596255736Sdavidch	#define LINK_STATUS_NONE				(0<<0)
1597255736Sdavidch	#define LINK_STATUS_LINK_FLAG_MASK			0x00000001
1598255736Sdavidch	#define LINK_STATUS_LINK_UP				0x00000001
1599255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_MASK		0x0000001E
1600255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_AN_NOT_COMPLETE	(0<<1)
1601255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_10THD		(1<<1)
1602255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_10TFD		(2<<1)
1603255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_100TXHD		(3<<1)
1604255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_100T4		(4<<1)
1605255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_100TXFD		(5<<1)
1606255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_1000THD		(6<<1)
1607255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_1000TFD		(7<<1)
1608255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_1000XFD		(7<<1)
1609255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_2500THD		(8<<1)
1610255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_2500TFD		(9<<1)
1611255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_2500XFD		(9<<1)
1612255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_10GTFD		(10<<1)
1613255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_10GXFD		(10<<1)
1614255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_20GTFD		(11<<1)
1615255736Sdavidch	#define LINK_STATUS_SPEED_AND_DUPLEX_20GXFD		(11<<1)
1616255736Sdavidch
1617255736Sdavidch	#define LINK_STATUS_AUTO_NEGOTIATE_FLAG_MASK		0x00000020
1618255736Sdavidch	#define LINK_STATUS_AUTO_NEGOTIATE_ENABLED		0x00000020
1619255736Sdavidch
1620255736Sdavidch	#define LINK_STATUS_AUTO_NEGOTIATE_COMPLETE		0x00000040
1621255736Sdavidch	#define LINK_STATUS_PARALLEL_DETECTION_FLAG_MASK	0x00000080
1622255736Sdavidch	#define LINK_STATUS_PARALLEL_DETECTION_USED		0x00000080
1623255736Sdavidch
1624255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_1000TFD_CAPABLE	0x00000200
1625255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_1000THD_CAPABLE	0x00000400
1626255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_100T4_CAPABLE		0x00000800
1627255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_100TXFD_CAPABLE	0x00001000
1628255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_100TXHD_CAPABLE	0x00002000
1629255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_10TFD_CAPABLE		0x00004000
1630255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_10THD_CAPABLE		0x00008000
1631255736Sdavidch
1632255736Sdavidch	#define LINK_STATUS_TX_FLOW_CONTROL_FLAG_MASK		0x00010000
1633255736Sdavidch	#define LINK_STATUS_TX_FLOW_CONTROL_ENABLED		0x00010000
1634255736Sdavidch
1635255736Sdavidch	#define LINK_STATUS_RX_FLOW_CONTROL_FLAG_MASK		0x00020000
1636255736Sdavidch	#define LINK_STATUS_RX_FLOW_CONTROL_ENABLED		0x00020000
1637255736Sdavidch
1638255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_FLOW_CONTROL_MASK	0x000C0000
1639255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_NOT_PAUSE_CAPABLE	(0<<18)
1640255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_SYMMETRIC_PAUSE	(1<<18)
1641255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_ASYMMETRIC_PAUSE	(2<<18)
1642255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_BOTH_PAUSE		(3<<18)
1643255736Sdavidch
1644255736Sdavidch	#define LINK_STATUS_SERDES_LINK				0x00100000
1645255736Sdavidch
1646255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_2500XFD_CAPABLE	0x00200000
1647255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_2500XHD_CAPABLE	0x00400000
1648255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_10GXFD_CAPABLE		0x00800000
1649255736Sdavidch	#define LINK_STATUS_LINK_PARTNER_20GXFD_CAPABLE		0x10000000
1650255736Sdavidch
1651255736Sdavidch	#define LINK_STATUS_PFC_ENABLED				0x20000000
1652255736Sdavidch
1653255736Sdavidch	#define LINK_STATUS_PHYSICAL_LINK_FLAG			0x40000000
1654255736Sdavidch	#define LINK_STATUS_SFP_TX_FAULT			0x80000000
1655255736Sdavidch
1656255736Sdavidch	uint32_t port_stx;
1657255736Sdavidch
1658255736Sdavidch	uint32_t stat_nig_timer;
1659255736Sdavidch
1660255736Sdavidch	/* MCP firmware does not use this field */
1661255736Sdavidch	uint32_t ext_phy_fw_version;
1662255736Sdavidch
1663255736Sdavidch};
1664255736Sdavidch
1665255736Sdavidch
1666255736Sdavidchstruct drv_func_mb {
1667255736Sdavidch
1668255736Sdavidch	uint32_t drv_mb_header;
1669255736Sdavidch	#define DRV_MSG_CODE_MASK                       0xffff0000
1670255736Sdavidch	#define DRV_MSG_CODE_LOAD_REQ                   0x10000000
1671255736Sdavidch	#define DRV_MSG_CODE_LOAD_DONE                  0x11000000
1672255736Sdavidch	#define DRV_MSG_CODE_UNLOAD_REQ_WOL_EN          0x20000000
1673255736Sdavidch	#define DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS         0x20010000
1674255736Sdavidch	#define DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP         0x20020000
1675255736Sdavidch	#define DRV_MSG_CODE_UNLOAD_DONE                0x21000000
1676255736Sdavidch	#define DRV_MSG_CODE_DCC_OK                     0x30000000
1677255736Sdavidch	#define DRV_MSG_CODE_DCC_FAILURE                0x31000000
1678255736Sdavidch	#define DRV_MSG_CODE_DIAG_ENTER_REQ             0x50000000
1679255736Sdavidch	#define DRV_MSG_CODE_DIAG_EXIT_REQ              0x60000000
1680255736Sdavidch	#define DRV_MSG_CODE_VALIDATE_KEY               0x70000000
1681255736Sdavidch	#define DRV_MSG_CODE_GET_CURR_KEY               0x80000000
1682255736Sdavidch	#define DRV_MSG_CODE_GET_UPGRADE_KEY            0x81000000
1683255736Sdavidch	#define DRV_MSG_CODE_GET_MANUF_KEY              0x82000000
1684255736Sdavidch	#define DRV_MSG_CODE_LOAD_L2B_PRAM              0x90000000
1685296071Sdavidcs	#define DRV_MSG_CODE_OEM_OK			0x00010000
1686296071Sdavidcs	#define DRV_MSG_CODE_OEM_FAILURE		0x00020000
1687296071Sdavidcs	#define DRV_MSG_CODE_OEM_UPDATE_SVID_OK		0x00030000
1688296071Sdavidcs	#define DRV_MSG_CODE_OEM_UPDATE_SVID_FAILURE	0x00040000
1689255736Sdavidch
1690255736Sdavidch	/*
1691255736Sdavidch	 * The optic module verification command requires bootcode
1692255736Sdavidch	 * v5.0.6 or later, te specific optic module verification command
1693255736Sdavidch	 * requires bootcode v5.2.12 or later
1694255736Sdavidch	 */
1695255736Sdavidch	#define DRV_MSG_CODE_VRFY_FIRST_PHY_OPT_MDL     0xa0000000
1696255736Sdavidch	#define REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL     0x00050006
1697255736Sdavidch	#define DRV_MSG_CODE_VRFY_SPECIFIC_PHY_OPT_MDL  0xa1000000
1698255736Sdavidch	#define REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL  0x00050234
1699255736Sdavidch	#define DRV_MSG_CODE_VRFY_AFEX_SUPPORTED        0xa2000000
1700255736Sdavidch	#define REQ_BC_VER_4_VRFY_AFEX_SUPPORTED        0x00070002
1701255736Sdavidch	#define REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED   0x00070014
1702255736Sdavidch	#define REQ_BC_VER_4_MT_SUPPORTED               0x00070201
1703255736Sdavidch	#define REQ_BC_VER_4_PFC_STATS_SUPPORTED        0x00070201
1704255736Sdavidch	#define REQ_BC_VER_4_FCOE_FEATURES              0x00070209
1705255736Sdavidch
1706255736Sdavidch	#define DRV_MSG_CODE_DCBX_ADMIN_PMF_MSG         0xb0000000
1707255736Sdavidch	#define DRV_MSG_CODE_DCBX_PMF_DRV_OK            0xb2000000
1708255736Sdavidch	#define REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF     0x00070401
1709255736Sdavidch
1710255736Sdavidch	#define DRV_MSG_CODE_VF_DISABLED_DONE           0xc0000000
1711255736Sdavidch
1712255736Sdavidch	#define DRV_MSG_CODE_AFEX_DRIVER_SETMAC         0xd0000000
1713255736Sdavidch	#define DRV_MSG_CODE_AFEX_LISTGET_ACK           0xd1000000
1714255736Sdavidch	#define DRV_MSG_CODE_AFEX_LISTSET_ACK           0xd2000000
1715255736Sdavidch	#define DRV_MSG_CODE_AFEX_STATSGET_ACK          0xd3000000
1716255736Sdavidch	#define DRV_MSG_CODE_AFEX_VIFSET_ACK            0xd4000000
1717255736Sdavidch
1718255736Sdavidch	#define DRV_MSG_CODE_DRV_INFO_ACK               0xd8000000
1719255736Sdavidch	#define DRV_MSG_CODE_DRV_INFO_NACK              0xd9000000
1720255736Sdavidch
1721255736Sdavidch	#define DRV_MSG_CODE_EEE_RESULTS_ACK            0xda000000
1722255736Sdavidch
1723255736Sdavidch	#define DRV_MSG_CODE_RMMOD                      0xdb000000
1724255736Sdavidch	#define REQ_BC_VER_4_RMMOD_CMD                  0x0007080f
1725255736Sdavidch
1726255736Sdavidch	#define DRV_MSG_CODE_SET_MF_BW                  0xe0000000
1727255736Sdavidch	#define REQ_BC_VER_4_SET_MF_BW                  0x00060202
1728255736Sdavidch	#define DRV_MSG_CODE_SET_MF_BW_ACK              0xe1000000
1729255736Sdavidch
1730255736Sdavidch	#define DRV_MSG_CODE_LINK_STATUS_CHANGED        0x01000000
1731255736Sdavidch
1732255736Sdavidch	#define DRV_MSG_CODE_INITIATE_FLR               0x02000000
1733255736Sdavidch	#define REQ_BC_VER_4_INITIATE_FLR               0x00070213
1734255736Sdavidch
1735255736Sdavidch	#define BIOS_MSG_CODE_LIC_CHALLENGE             0xff010000
1736255736Sdavidch	#define BIOS_MSG_CODE_LIC_RESPONSE              0xff020000
1737255736Sdavidch	#define BIOS_MSG_CODE_VIRT_MAC_PRIM             0xff030000
1738255736Sdavidch	#define BIOS_MSG_CODE_VIRT_MAC_ISCSI            0xff040000
1739255736Sdavidch
1740255736Sdavidch	#define DRV_MSG_CODE_IMG_OFFSET_REQ             0xe2000000
1741255736Sdavidch	#define DRV_MSG_CODE_IMG_SIZE_REQ               0xe3000000
1742255736Sdavidch
1743296071Sdavidcs	#define DRV_MSG_CODE_UFP_CONFIG_ACK             0xe4000000
1744296071Sdavidcs
1745255736Sdavidch	#define DRV_MSG_SEQ_NUMBER_MASK                 0x0000ffff
1746255736Sdavidch
1747296071Sdavidcs	#define DRV_MSG_CODE_CONFIG_CHANGE              0xC1000000
1748296071Sdavidcs
1749255736Sdavidch	uint32_t drv_mb_param;
1750255736Sdavidch	#define DRV_MSG_CODE_SET_MF_BW_MIN_MASK         0x00ff0000
1751255736Sdavidch	#define DRV_MSG_CODE_SET_MF_BW_MAX_MASK         0xff000000
1752255736Sdavidch
1753255736Sdavidch	#define DRV_MSG_CODE_UNLOAD_NON_D3_POWER        0x00000001
1754255736Sdavidch	#define DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET     0x00000002
1755255736Sdavidch
1756255736Sdavidch	#define DRV_MSG_CODE_LOAD_REQ_WITH_LFA          0x0000100a
1757255736Sdavidch	#define DRV_MSG_CODE_LOAD_REQ_FORCE_LFA         0x00002000
1758255736Sdavidch
1759255736Sdavidch	#define DRV_MSG_CODE_USR_BLK_IMAGE_REQ          0x00000001
1760258187Sedavis	#define DRV_MSG_CODE_ISCSI_PERS_IMAGE_REQ       0x00000002
1761296071Sdavidcs	#define DRV_MSG_CODE_VPD_IMAGE_REQ              0x00000003
1762255736Sdavidch
1763296071Sdavidcs	#define DRV_MSG_CODE_CONFIG_CHANGE_MTU_SIZE     0x00000001
1764296071Sdavidcs	#define DRV_MSG_CODE_CONFIG_CHANGE_MAC_ADD      0x00000002
1765296071Sdavidcs	#define DRV_MSG_CODE_CONFIG_CHANGE_WOL_ENA      0x00000003
1766296071Sdavidcs	#define DRV_MSG_CODE_CONFIG_CHANGE_ISCI_BOOT    0x00000004
1767296071Sdavidcs	#define DRV_MSG_CODE_CONFIG_CHANGE_FCOE_BOOT    0x00000005
1768296071Sdavidcs
1769255736Sdavidch	uint32_t fw_mb_header;
1770255736Sdavidch	#define FW_MSG_CODE_MASK                        0xffff0000
1771255736Sdavidch	#define FW_MSG_CODE_DRV_LOAD_COMMON             0x10100000
1772255736Sdavidch	#define FW_MSG_CODE_DRV_LOAD_PORT               0x10110000
1773255736Sdavidch	#define FW_MSG_CODE_DRV_LOAD_FUNCTION           0x10120000
1774255736Sdavidch	/* Load common chip is supported from bc 6.0.0  */
1775255736Sdavidch	#define REQ_BC_VER_4_DRV_LOAD_COMMON_CHIP       0x00060000
1776255736Sdavidch	#define FW_MSG_CODE_DRV_LOAD_COMMON_CHIP        0x10130000
1777255736Sdavidch
1778255736Sdavidch	#define FW_MSG_CODE_DRV_LOAD_REFUSED            0x10200000
1779255736Sdavidch	#define FW_MSG_CODE_DRV_LOAD_DONE               0x11100000
1780255736Sdavidch	#define FW_MSG_CODE_DRV_UNLOAD_COMMON           0x20100000
1781255736Sdavidch	#define FW_MSG_CODE_DRV_UNLOAD_PORT             0x20110000
1782255736Sdavidch	#define FW_MSG_CODE_DRV_UNLOAD_FUNCTION         0x20120000
1783255736Sdavidch	#define FW_MSG_CODE_DRV_UNLOAD_DONE             0x21100000
1784255736Sdavidch	#define FW_MSG_CODE_DCC_DONE                    0x30100000
1785255736Sdavidch	#define FW_MSG_CODE_LLDP_DONE                   0x40100000
1786255736Sdavidch	#define FW_MSG_CODE_DIAG_ENTER_DONE             0x50100000
1787255736Sdavidch	#define FW_MSG_CODE_DIAG_REFUSE                 0x50200000
1788255736Sdavidch	#define FW_MSG_CODE_DIAG_EXIT_DONE              0x60100000
1789255736Sdavidch	#define FW_MSG_CODE_VALIDATE_KEY_SUCCESS        0x70100000
1790255736Sdavidch	#define FW_MSG_CODE_VALIDATE_KEY_FAILURE        0x70200000
1791255736Sdavidch	#define FW_MSG_CODE_GET_KEY_DONE                0x80100000
1792255736Sdavidch	#define FW_MSG_CODE_NO_KEY                      0x80f00000
1793255736Sdavidch	#define FW_MSG_CODE_LIC_INFO_NOT_READY          0x80f80000
1794255736Sdavidch	#define FW_MSG_CODE_L2B_PRAM_LOADED             0x90100000
1795255736Sdavidch	#define FW_MSG_CODE_L2B_PRAM_T_LOAD_FAILURE     0x90210000
1796255736Sdavidch	#define FW_MSG_CODE_L2B_PRAM_C_LOAD_FAILURE     0x90220000
1797255736Sdavidch	#define FW_MSG_CODE_L2B_PRAM_X_LOAD_FAILURE     0x90230000
1798255736Sdavidch	#define FW_MSG_CODE_L2B_PRAM_U_LOAD_FAILURE     0x90240000
1799255736Sdavidch	#define FW_MSG_CODE_VRFY_OPT_MDL_SUCCESS        0xa0100000
1800255736Sdavidch	#define FW_MSG_CODE_VRFY_OPT_MDL_INVLD_IMG      0xa0200000
1801255736Sdavidch	#define FW_MSG_CODE_VRFY_OPT_MDL_UNAPPROVED     0xa0300000
1802255736Sdavidch	#define FW_MSG_CODE_VF_DISABLED_DONE            0xb0000000
1803255736Sdavidch	#define FW_MSG_CODE_HW_SET_INVALID_IMAGE        0xb0100000
1804255736Sdavidch
1805255736Sdavidch	#define FW_MSG_CODE_AFEX_DRIVER_SETMAC_DONE     0xd0100000
1806255736Sdavidch	#define FW_MSG_CODE_AFEX_LISTGET_ACK            0xd1100000
1807255736Sdavidch	#define FW_MSG_CODE_AFEX_LISTSET_ACK            0xd2100000
1808255736Sdavidch	#define FW_MSG_CODE_AFEX_STATSGET_ACK           0xd3100000
1809255736Sdavidch	#define FW_MSG_CODE_AFEX_VIFSET_ACK             0xd4100000
1810255736Sdavidch
1811255736Sdavidch	#define FW_MSG_CODE_DRV_INFO_ACK                0xd8100000
1812255736Sdavidch	#define FW_MSG_CODE_DRV_INFO_NACK               0xd9100000
1813255736Sdavidch
1814255736Sdavidch	#define FW_MSG_CODE_EEE_RESULS_ACK              0xda100000
1815255736Sdavidch
1816255736Sdavidch	#define FW_MSG_CODE_RMMOD_ACK                   0xdb100000
1817255736Sdavidch
1818255736Sdavidch	#define FW_MSG_CODE_SET_MF_BW_SENT              0xe0000000
1819255736Sdavidch	#define FW_MSG_CODE_SET_MF_BW_DONE              0xe1000000
1820255736Sdavidch
1821255736Sdavidch	#define FW_MSG_CODE_LINK_CHANGED_ACK            0x01100000
1822255736Sdavidch
1823255736Sdavidch	#define FW_MSG_CODE_FLR_ACK                     0x02000000
1824255736Sdavidch	#define FW_MSG_CODE_FLR_NACK                    0x02100000
1825255736Sdavidch
1826255736Sdavidch	#define FW_MSG_CODE_LIC_CHALLENGE               0xff010000
1827255736Sdavidch	#define FW_MSG_CODE_LIC_RESPONSE                0xff020000
1828255736Sdavidch	#define FW_MSG_CODE_VIRT_MAC_PRIM               0xff030000
1829255736Sdavidch	#define FW_MSG_CODE_VIRT_MAC_ISCSI              0xff040000
1830255736Sdavidch
1831255736Sdavidch	#define FW_MSG_CODE_IMG_OFFSET_RESPONSE         0xe2100000
1832255736Sdavidch	#define FW_MSG_CODE_IMG_SIZE_RESPONSE           0xe3100000
1833255736Sdavidch
1834296071Sdavidcs	#define FW_MSG_CODE_OEM_ACK			0x00010000
1835296071Sdavidcs	#define DRV_MSG_CODE_OEM_UPDATE_SVID_ACK	0x00020000
1836296071Sdavidcs
1837296071Sdavidcs	#define FW_MSG_CODE_CONFIG_CHANGE_DONE          0xC2000000
1838296071Sdavidcs
1839255736Sdavidch	#define FW_MSG_SEQ_NUMBER_MASK                  0x0000ffff
1840255736Sdavidch
1841255736Sdavidch	uint32_t fw_mb_param;
1842255736Sdavidch
1843255736Sdavidch	#define FW_PARAM_INVALID_IMG                    0xffffffff
1844255736Sdavidch
1845255736Sdavidch	uint32_t drv_pulse_mb;
1846255736Sdavidch	#define DRV_PULSE_SEQ_MASK                      0x00007fff
1847255736Sdavidch	#define DRV_PULSE_SYSTEM_TIME_MASK              0xffff0000
1848255736Sdavidch	/*
1849255736Sdavidch	 * The system time is in the format of
1850255736Sdavidch	 * (year-2001)*12*32 + month*32 + day.
1851255736Sdavidch	 */
1852255736Sdavidch	#define DRV_PULSE_ALWAYS_ALIVE                  0x00008000
1853255736Sdavidch	/*
1854255736Sdavidch	 * Indicate to the firmware not to go into the
1855255736Sdavidch	 * OS-absent when it is not getting driver pulse.
1856255736Sdavidch	 * This is used for debugging as well for PXE(MBA).
1857255736Sdavidch	 */
1858255736Sdavidch
1859255736Sdavidch	uint32_t mcp_pulse_mb;
1860255736Sdavidch	#define MCP_PULSE_SEQ_MASK                      0x00007fff
1861255736Sdavidch	#define MCP_PULSE_ALWAYS_ALIVE                  0x00008000
1862255736Sdavidch	/* Indicates to the driver not to assert due to lack
1863255736Sdavidch	 * of MCP response */
1864255736Sdavidch	#define MCP_EVENT_MASK                          0xffff0000
1865255736Sdavidch	#define MCP_EVENT_OTHER_DRIVER_RESET_REQ        0x00010000
1866255736Sdavidch
1867255736Sdavidch	uint32_t iscsi_boot_signature;
1868255736Sdavidch	uint32_t iscsi_boot_block_offset;
1869255736Sdavidch
1870255736Sdavidch	uint32_t drv_status;
1871255736Sdavidch	#define DRV_STATUS_PMF                          0x00000001
1872255736Sdavidch	#define DRV_STATUS_VF_DISABLED                  0x00000002
1873255736Sdavidch	#define DRV_STATUS_SET_MF_BW                    0x00000004
1874255736Sdavidch	#define DRV_STATUS_LINK_EVENT                   0x00000008
1875255736Sdavidch
1876296071Sdavidcs	#define DRV_STATUS_OEM_EVENT_MASK               0x00000070
1877296071Sdavidcs	#define DRV_STATUS_OEM_DISABLE_ENABLE_PF        0x00000010
1878296071Sdavidcs	#define DRV_STATUS_OEM_BANDWIDTH_ALLOCATION     0x00000020
1879296071Sdavidcs	#define DRV_STATUS_OEM_FC_NPIV_UPDATE           0x00000040
1880296071Sdavidcs
1881296071Sdavidcs	#define DRV_STATUS_OEM_UPDATE_SVID              0x00000080
1882296071Sdavidcs
1883255736Sdavidch	#define DRV_STATUS_DCC_EVENT_MASK               0x0000ff00
1884255736Sdavidch	#define DRV_STATUS_DCC_DISABLE_ENABLE_PF        0x00000100
1885255736Sdavidch	#define DRV_STATUS_DCC_BANDWIDTH_ALLOCATION     0x00000200
1886255736Sdavidch	#define DRV_STATUS_DCC_CHANGE_MAC_ADDRESS       0x00000400
1887255736Sdavidch	#define DRV_STATUS_DCC_RESERVED1                0x00000800
1888255736Sdavidch	#define DRV_STATUS_DCC_SET_PROTOCOL             0x00001000
1889255736Sdavidch	#define DRV_STATUS_DCC_SET_PRIORITY             0x00002000
1890255736Sdavidch
1891255736Sdavidch	#define DRV_STATUS_DCBX_EVENT_MASK              0x000f0000
1892255736Sdavidch	#define DRV_STATUS_DCBX_NEGOTIATION_RESULTS     0x00010000
1893255736Sdavidch	#define DRV_STATUS_AFEX_EVENT_MASK              0x03f00000
1894255736Sdavidch	#define DRV_STATUS_AFEX_LISTGET_REQ             0x00100000
1895255736Sdavidch	#define DRV_STATUS_AFEX_LISTSET_REQ             0x00200000
1896255736Sdavidch	#define DRV_STATUS_AFEX_STATSGET_REQ            0x00400000
1897255736Sdavidch	#define DRV_STATUS_AFEX_VIFSET_REQ              0x00800000
1898255736Sdavidch
1899255736Sdavidch	#define DRV_STATUS_DRV_INFO_REQ                 0x04000000
1900255736Sdavidch
1901255736Sdavidch	#define DRV_STATUS_EEE_NEGOTIATION_RESULTS      0x08000000
1902255736Sdavidch
1903255736Sdavidch	uint32_t virt_mac_upper;
1904255736Sdavidch	#define VIRT_MAC_SIGN_MASK                      0xffff0000
1905255736Sdavidch	#define VIRT_MAC_SIGNATURE                      0x564d0000
1906255736Sdavidch	uint32_t virt_mac_lower;
1907255736Sdavidch
1908255736Sdavidch};
1909255736Sdavidch
1910255736Sdavidch
1911255736Sdavidch/****************************************************************************
1912255736Sdavidch * Management firmware state                                                *
1913255736Sdavidch ****************************************************************************/
1914255736Sdavidch/* Allocate 440 bytes for management firmware */
1915255736Sdavidch#define MGMTFW_STATE_WORD_SIZE                          110
1916255736Sdavidch
1917255736Sdavidchstruct mgmtfw_state {
1918255736Sdavidch	uint32_t opaque[MGMTFW_STATE_WORD_SIZE];
1919255736Sdavidch};
1920255736Sdavidch
1921255736Sdavidch
1922255736Sdavidch/****************************************************************************
1923255736Sdavidch * Multi-Function configuration                                             *
1924255736Sdavidch ****************************************************************************/
1925255736Sdavidchstruct shared_mf_cfg {
1926255736Sdavidch
1927255736Sdavidch	uint32_t clp_mb;
1928255736Sdavidch	#define SHARED_MF_CLP_SET_DEFAULT               0x00000000
1929255736Sdavidch	/* set by CLP */
1930255736Sdavidch	#define SHARED_MF_CLP_EXIT                      0x00000001
1931255736Sdavidch	/* set by MCP */
1932255736Sdavidch	#define SHARED_MF_CLP_EXIT_DONE                 0x00010000
1933255736Sdavidch
1934255736Sdavidch};
1935255736Sdavidch
1936255736Sdavidchstruct port_mf_cfg {
1937255736Sdavidch
1938255736Sdavidch	uint32_t dynamic_cfg;    /* device control channel */
1939255736Sdavidch	#define PORT_MF_CFG_E1HOV_TAG_MASK              0x0000ffff
1940255736Sdavidch	#define PORT_MF_CFG_E1HOV_TAG_SHIFT             0
1941255736Sdavidch	#define PORT_MF_CFG_E1HOV_TAG_DEFAULT         PORT_MF_CFG_E1HOV_TAG_MASK
1942255736Sdavidch
1943255736Sdavidch	uint32_t reserved[1];
1944255736Sdavidch
1945255736Sdavidch};
1946255736Sdavidch
1947255736Sdavidchstruct func_mf_cfg {
1948255736Sdavidch
1949255736Sdavidch	uint32_t config;
1950255736Sdavidch	/* E/R/I/D */
1951255736Sdavidch	/* function 0 of each port cannot be hidden */
1952255736Sdavidch	#define FUNC_MF_CFG_FUNC_HIDE                   0x00000001
1953255736Sdavidch
1954255736Sdavidch	#define FUNC_MF_CFG_PROTOCOL_MASK               0x00000006
1955255736Sdavidch	#define FUNC_MF_CFG_PROTOCOL_FCOE               0x00000000
1956255736Sdavidch	#define FUNC_MF_CFG_PROTOCOL_ETHERNET           0x00000002
1957255736Sdavidch	#define FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA 0x00000004
1958255736Sdavidch	#define FUNC_MF_CFG_PROTOCOL_ISCSI              0x00000006
1959255736Sdavidch	#define FUNC_MF_CFG_PROTOCOL_DEFAULT \
1960255736Sdavidch				FUNC_MF_CFG_PROTOCOL_ETHERNET_WITH_RDMA
1961255736Sdavidch
1962255736Sdavidch	#define FUNC_MF_CFG_FUNC_DISABLED               0x00000008
1963255736Sdavidch	#define FUNC_MF_CFG_FUNC_DELETED                0x00000010
1964255736Sdavidch
1965255736Sdavidch	#define FUNC_MF_CFG_FUNC_BOOT_MASK              0x00000060
1966255736Sdavidch	#define FUNC_MF_CFG_FUNC_BOOT_BIOS_CTRL         0x00000000
1967255736Sdavidch	#define FUNC_MF_CFG_FUNC_BOOT_VCM_DISABLED      0x00000020
1968255736Sdavidch	#define FUNC_MF_CFG_FUNC_BOOT_VCM_ENABLED       0x00000040
1969255736Sdavidch
1970255736Sdavidch	/* PRI */
1971255736Sdavidch	/* 0 - low priority, 3 - high priority */
1972255736Sdavidch	#define FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK      0x00000300
1973255736Sdavidch	#define FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT     8
1974255736Sdavidch	#define FUNC_MF_CFG_TRANSMIT_PRIORITY_DEFAULT   0x00000000
1975255736Sdavidch
1976255736Sdavidch	/* MINBW, MAXBW */
1977255736Sdavidch	/* value range - 0..100, increments in 100Mbps */
1978255736Sdavidch	#define FUNC_MF_CFG_MIN_BW_MASK                 0x00ff0000
1979255736Sdavidch	#define FUNC_MF_CFG_MIN_BW_SHIFT                16
1980255736Sdavidch	#define FUNC_MF_CFG_MIN_BW_DEFAULT              0x00000000
1981255736Sdavidch	#define FUNC_MF_CFG_MAX_BW_MASK                 0xff000000
1982255736Sdavidch	#define FUNC_MF_CFG_MAX_BW_SHIFT                24
1983255736Sdavidch	#define FUNC_MF_CFG_MAX_BW_DEFAULT              0x64000000
1984255736Sdavidch
1985255736Sdavidch	uint32_t mac_upper;	    /* MAC */
1986255736Sdavidch	#define FUNC_MF_CFG_UPPERMAC_MASK               0x0000ffff
1987255736Sdavidch	#define FUNC_MF_CFG_UPPERMAC_SHIFT              0
1988255736Sdavidch	#define FUNC_MF_CFG_UPPERMAC_DEFAULT           FUNC_MF_CFG_UPPERMAC_MASK
1989255736Sdavidch	uint32_t mac_lower;
1990255736Sdavidch	#define FUNC_MF_CFG_LOWERMAC_DEFAULT            0xffffffff
1991255736Sdavidch
1992255736Sdavidch	uint32_t e1hov_tag;	/* VNI */
1993255736Sdavidch	#define FUNC_MF_CFG_E1HOV_TAG_MASK              0x0000ffff
1994255736Sdavidch	#define FUNC_MF_CFG_E1HOV_TAG_SHIFT             0
1995255736Sdavidch	#define FUNC_MF_CFG_E1HOV_TAG_DEFAULT         FUNC_MF_CFG_E1HOV_TAG_MASK
1996255736Sdavidch
1997255736Sdavidch	/* afex default VLAN ID - 12 bits */
1998255736Sdavidch	#define FUNC_MF_CFG_AFEX_VLAN_MASK              0x0fff0000
1999255736Sdavidch	#define FUNC_MF_CFG_AFEX_VLAN_SHIFT             16
2000255736Sdavidch
2001255736Sdavidch	uint32_t afex_config;
2002255736Sdavidch	#define FUNC_MF_CFG_AFEX_COS_FILTER_MASK                     0x000000ff
2003255736Sdavidch	#define FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT                    0
2004255736Sdavidch	#define FUNC_MF_CFG_AFEX_MBA_ENABLED_MASK                    0x0000ff00
2005255736Sdavidch	#define FUNC_MF_CFG_AFEX_MBA_ENABLED_SHIFT                   8
2006255736Sdavidch	#define FUNC_MF_CFG_AFEX_MBA_ENABLED_VAL                     0x00000100
2007255736Sdavidch	#define FUNC_MF_CFG_AFEX_VLAN_MODE_MASK                      0x000f0000
2008255736Sdavidch	#define FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT                     16
2009255736Sdavidch
2010255736Sdavidch	uint32_t pf_allocation;
2011255736Sdavidch	/* number of vfs in function, if 0 - sriov disabled */
2012255736Sdavidch	#define FUNC_MF_CFG_NUMBER_OF_VFS_MASK                      0x000000FF
2013255736Sdavidch	#define FUNC_MF_CFG_NUMBER_OF_VFS_SHIFT                     0
2014255736Sdavidch};
2015255736Sdavidch
2016255736Sdavidchenum mf_cfg_afex_vlan_mode {
2017255736Sdavidch	FUNC_MF_CFG_AFEX_VLAN_TRUNK_MODE = 0,
2018255736Sdavidch	FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE,
2019255736Sdavidch	FUNC_MF_CFG_AFEX_VLAN_TRUNK_TAG_NATIVE_MODE
2020255736Sdavidch};
2021255736Sdavidch
2022255736Sdavidch/* This structure is not applicable and should not be accessed on 57711 */
2023255736Sdavidchstruct func_ext_cfg {
2024255736Sdavidch	uint32_t func_cfg;
2025255736Sdavidch	#define MACP_FUNC_CFG_FLAGS_MASK                0x0000007F
2026255736Sdavidch	#define MACP_FUNC_CFG_FLAGS_SHIFT               0
2027255736Sdavidch	#define MACP_FUNC_CFG_FLAGS_ENABLED             0x00000001
2028255736Sdavidch	#define MACP_FUNC_CFG_FLAGS_ETHERNET            0x00000002
2029255736Sdavidch	#define MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD       0x00000004
2030255736Sdavidch	#define MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD        0x00000008
2031255736Sdavidch    #define MACP_FUNC_CFG_PAUSE_ON_HOST_RING        0x00000080
2032255736Sdavidch
2033255736Sdavidch	uint32_t iscsi_mac_addr_upper;
2034255736Sdavidch	uint32_t iscsi_mac_addr_lower;
2035255736Sdavidch
2036255736Sdavidch	uint32_t fcoe_mac_addr_upper;
2037255736Sdavidch	uint32_t fcoe_mac_addr_lower;
2038255736Sdavidch
2039255736Sdavidch	uint32_t fcoe_wwn_port_name_upper;
2040255736Sdavidch	uint32_t fcoe_wwn_port_name_lower;
2041255736Sdavidch
2042255736Sdavidch	uint32_t fcoe_wwn_node_name_upper;
2043255736Sdavidch	uint32_t fcoe_wwn_node_name_lower;
2044255736Sdavidch
2045255736Sdavidch	uint32_t preserve_data;
2046255736Sdavidch	#define MF_FUNC_CFG_PRESERVE_L2_MAC             (1<<0)
2047255736Sdavidch	#define MF_FUNC_CFG_PRESERVE_ISCSI_MAC          (1<<1)
2048255736Sdavidch	#define MF_FUNC_CFG_PRESERVE_FCOE_MAC           (1<<2)
2049255736Sdavidch	#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_P         (1<<3)
2050255736Sdavidch	#define MF_FUNC_CFG_PRESERVE_FCOE_WWN_N         (1<<4)
2051255736Sdavidch	#define MF_FUNC_CFG_PRESERVE_TX_BW              (1<<5)
2052255736Sdavidch};
2053255736Sdavidch
2054255736Sdavidchstruct mf_cfg {
2055255736Sdavidch
2056255736Sdavidch	struct shared_mf_cfg    shared_mf_config;       /* 0x4 */
2057255736Sdavidch	struct port_mf_cfg  port_mf_config[NVM_PATH_MAX][PORT_MAX];
2058255736Sdavidch    /* 0x10*2=0x20 */
2059255736Sdavidch	/* for all chips, there are 8 mf functions */
2060255736Sdavidch	struct func_mf_cfg  func_mf_config[E1H_FUNC_MAX]; /* 0x18 * 8 = 0xc0 */
2061255736Sdavidch	/*
2062255736Sdavidch	 * Extended configuration per function  - this array does not exist and
2063255736Sdavidch	 * should not be accessed on 57711
2064255736Sdavidch	 */
2065255736Sdavidch	struct func_ext_cfg func_ext_config[E1H_FUNC_MAX]; /* 0x28 * 8 = 0x140*/
2066255736Sdavidch}; /* 0x224 */
2067255736Sdavidch
2068255736Sdavidch/****************************************************************************
2069255736Sdavidch * Shared Memory Region                                                     *
2070255736Sdavidch ****************************************************************************/
2071255736Sdavidchstruct shmem_region {		       /*   SharedMem Offset (size) */
2072255736Sdavidch
2073255736Sdavidch	uint32_t         validity_map[PORT_MAX];  /* 0x0 (4*2 = 0x8) */
2074255736Sdavidch	#define SHR_MEM_FORMAT_REV_MASK                     0xff000000
2075255736Sdavidch	#define SHR_MEM_FORMAT_REV_ID                       ('A'<<24)
2076255736Sdavidch	/* validity bits */
2077255736Sdavidch	#define SHR_MEM_VALIDITY_PCI_CFG                    0x00100000
2078255736Sdavidch	#define SHR_MEM_VALIDITY_MB                         0x00200000
2079255736Sdavidch	#define SHR_MEM_VALIDITY_DEV_INFO                   0x00400000
2080255736Sdavidch	#define SHR_MEM_VALIDITY_RESERVED                   0x00000007
2081255736Sdavidch	/* One licensing bit should be set */
2082255736Sdavidch	#define SHR_MEM_VALIDITY_LIC_KEY_IN_EFFECT_MASK     0x00000038
2083255736Sdavidch	#define SHR_MEM_VALIDITY_LIC_MANUF_KEY_IN_EFFECT    0x00000008
2084255736Sdavidch	#define SHR_MEM_VALIDITY_LIC_UPGRADE_KEY_IN_EFFECT  0x00000010
2085255736Sdavidch	#define SHR_MEM_VALIDITY_LIC_NO_KEY_IN_EFFECT       0x00000020
2086255736Sdavidch	/* Active MFW */
2087255736Sdavidch	#define SHR_MEM_VALIDITY_ACTIVE_MFW_UNKNOWN         0x00000000
2088255736Sdavidch	#define SHR_MEM_VALIDITY_ACTIVE_MFW_MASK            0x000001c0
2089255736Sdavidch	#define SHR_MEM_VALIDITY_ACTIVE_MFW_IPMI            0x00000040
2090255736Sdavidch	#define SHR_MEM_VALIDITY_ACTIVE_MFW_UMP             0x00000080
2091255736Sdavidch	#define SHR_MEM_VALIDITY_ACTIVE_MFW_NCSI            0x000000c0
2092255736Sdavidch	#define SHR_MEM_VALIDITY_ACTIVE_MFW_NONE            0x000001c0
2093255736Sdavidch
2094255736Sdavidch	struct shm_dev_info dev_info;	     /* 0x8     (0x438) */
2095255736Sdavidch
2096255736Sdavidch	license_key_t       drv_lic_key[PORT_MAX]; /* 0x440 (52*2=0x68) */
2097255736Sdavidch
2098255736Sdavidch	/* FW information (for internal FW use) */
2099255736Sdavidch	uint32_t         fw_info_fio_offset;		/* 0x4a8       (0x4) */
2100255736Sdavidch	struct mgmtfw_state mgmtfw_state;	/* 0x4ac     (0x1b8) */
2101255736Sdavidch
2102255736Sdavidch	struct drv_port_mb  port_mb[PORT_MAX];	/* 0x664 (16*2=0x20) */
2103255736Sdavidch
2104255736Sdavidch
2105255736Sdavidch#ifdef BMAPI
2106255736Sdavidch	/* This is a variable length array */
2107255736Sdavidch	/* the number of function depends on the chip type */
2108255736Sdavidch	struct drv_func_mb func_mb[1];	/* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
2109255736Sdavidch#else
2110255736Sdavidch	/* the number of function depends on the chip type */
2111255736Sdavidch	struct drv_func_mb  func_mb[];	/* 0x684 (44*2/4/8=0x58/0xb0/0x160) */
2112255736Sdavidch#endif /* BMAPI */
2113255736Sdavidch
2114255736Sdavidch}; /* 57710 = 0x6dc | 57711 = 0x7E4 | 57712 = 0x734 */
2115255736Sdavidch
2116255736Sdavidch/****************************************************************************
2117255736Sdavidch * Shared Memory 2 Region                                                   *
2118255736Sdavidch ****************************************************************************/
2119255736Sdavidch/* The fw_flr_ack is actually built in the following way:                   */
2120255736Sdavidch/* 8 bit:  PF ack                                                           */
2121255736Sdavidch/* 64 bit: VF ack                                                           */
2122255736Sdavidch/* 8 bit:  ios_dis_ack                                                      */
2123255736Sdavidch/* In order to maintain endianity in the mailbox hsi, we want to keep using */
2124255736Sdavidch/* uint32_t. The fw must have the VF right after the PF since this is how it     */
2125255736Sdavidch/* access arrays(it expects always the VF to reside after the PF, and that  */
2126255736Sdavidch/* makes the calculation much easier for it. )                              */
2127255736Sdavidch/* In order to answer both limitations, and keep the struct small, the code */
2128255736Sdavidch/* will abuse the structure defined here to achieve the actual partition    */
2129255736Sdavidch/* above                                                                    */
2130255736Sdavidch/****************************************************************************/
2131255736Sdavidchstruct fw_flr_ack {
2132255736Sdavidch	uint32_t         pf_ack;
2133296071Sdavidcs	uint32_t         vf_ack;
2134255736Sdavidch	uint32_t         iov_dis_ack;
2135255736Sdavidch};
2136255736Sdavidch
2137255736Sdavidchstruct fw_flr_mb {
2138255736Sdavidch	uint32_t         aggint;
2139255736Sdavidch	uint32_t         opgen_addr;
2140255736Sdavidch	struct fw_flr_ack ack;
2141255736Sdavidch};
2142255736Sdavidch
2143255736Sdavidchstruct eee_remote_vals {
2144255736Sdavidch	uint32_t         tx_tw;
2145255736Sdavidch	uint32_t         rx_tw;
2146255736Sdavidch};
2147255736Sdavidch
2148255736Sdavidch/**** SUPPORT FOR SHMEM ARRRAYS ***
2149255736Sdavidch * The SHMEM HSI is aligned on 32 bit boundaries which makes it difficult to
2150255736Sdavidch * define arrays with storage types smaller then unsigned dwords.
2151255736Sdavidch * The macros below add generic support for SHMEM arrays with numeric elements
2152255736Sdavidch * that can span 2,4,8 or 16 bits. The array underlying type is a 32 bit dword
2153255736Sdavidch * array with individual bit-filed elements accessed using shifts and masks.
2154255736Sdavidch *
2155255736Sdavidch */
2156255736Sdavidch
2157255736Sdavidch/* eb is the bitwidth of a single element */
2158255736Sdavidch#define SHMEM_ARRAY_MASK(eb)		((1<<(eb))-1)
2159255736Sdavidch#define SHMEM_ARRAY_ENTRY(i, eb)	((i)/(32/(eb)))
2160255736Sdavidch
2161255736Sdavidch/* the bit-position macro allows the used to flip the order of the arrays
2162255736Sdavidch * elements on a per byte or word boundary.
2163255736Sdavidch *
2164255736Sdavidch * example: an array with 8 entries each 4 bit wide. This array will fit into
2165255736Sdavidch * a single dword. The diagrmas below show the array order of the nibbles.
2166255736Sdavidch *
2167255736Sdavidch * SHMEM_ARRAY_BITPOS(i, 4, 4) defines the stadard ordering:
2168255736Sdavidch *
2169255736Sdavidch *                |                |                |               |
2170255736Sdavidch *   0    |   1   |   2    |   3   |   4    |   5   |   6   |   7   |
2171255736Sdavidch *                |                |                |               |
2172255736Sdavidch *
2173255736Sdavidch * SHMEM_ARRAY_BITPOS(i, 4, 8) defines a flip ordering per byte:
2174255736Sdavidch *
2175255736Sdavidch *                |                |                |               |
2176255736Sdavidch *   1   |   0    |   3    |   2   |   5    |   4   |   7   |   6   |
2177255736Sdavidch *                |                |                |               |
2178255736Sdavidch *
2179255736Sdavidch * SHMEM_ARRAY_BITPOS(i, 4, 16) defines a flip ordering per word:
2180255736Sdavidch *
2181255736Sdavidch *                |                |                |               |
2182255736Sdavidch *   3   |   2    |   1   |   0    |   7   |   6    |   5   |   4   |
2183255736Sdavidch *                |                |                |               |
2184255736Sdavidch */
2185255736Sdavidch#define SHMEM_ARRAY_BITPOS(i, eb, fb)	\
2186255736Sdavidch	((((32/(fb)) - 1 - ((i)/((fb)/(eb))) % (32/(fb))) * (fb)) + \
2187255736Sdavidch	(((i)%((fb)/(eb))) * (eb)))
2188255736Sdavidch
2189255736Sdavidch#define SHMEM_ARRAY_GET(a, i, eb, fb)					\
2190255736Sdavidch	((a[SHMEM_ARRAY_ENTRY(i, eb)] >> SHMEM_ARRAY_BITPOS(i, eb, fb)) &  \
2191255736Sdavidch	SHMEM_ARRAY_MASK(eb))
2192255736Sdavidch
2193255736Sdavidch#define SHMEM_ARRAY_SET(a, i, eb, fb, val)				\
2194255736Sdavidchdo {									   \
2195255736Sdavidch	a[SHMEM_ARRAY_ENTRY(i, eb)] &= ~(SHMEM_ARRAY_MASK(eb) <<	   \
2196255736Sdavidch	SHMEM_ARRAY_BITPOS(i, eb, fb));					   \
2197255736Sdavidch	a[SHMEM_ARRAY_ENTRY(i, eb)] |= (((val) & SHMEM_ARRAY_MASK(eb)) <<  \
2198255736Sdavidch	SHMEM_ARRAY_BITPOS(i, eb, fb));					   \
2199255736Sdavidch} while (0)
2200255736Sdavidch
2201255736Sdavidch
2202255736Sdavidch/****START OF DCBX STRUCTURES DECLARATIONS****/
2203255736Sdavidch#define DCBX_MAX_NUM_PRI_PG_ENTRIES	8
2204255736Sdavidch#define DCBX_PRI_PG_BITWIDTH		4
2205255736Sdavidch#define DCBX_PRI_PG_FBITS		8
2206255736Sdavidch#define DCBX_PRI_PG_GET(a, i)		\
2207255736Sdavidch	SHMEM_ARRAY_GET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS)
2208255736Sdavidch#define DCBX_PRI_PG_SET(a, i, val)	\
2209255736Sdavidch	SHMEM_ARRAY_SET(a, i, DCBX_PRI_PG_BITWIDTH, DCBX_PRI_PG_FBITS, val)
2210255736Sdavidch#define DCBX_MAX_NUM_PG_BW_ENTRIES	8
2211255736Sdavidch#define DCBX_BW_PG_BITWIDTH		8
2212255736Sdavidch#define DCBX_PG_BW_GET(a, i)		\
2213255736Sdavidch	SHMEM_ARRAY_GET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH)
2214255736Sdavidch#define DCBX_PG_BW_SET(a, i, val)	\
2215255736Sdavidch	SHMEM_ARRAY_SET(a, i, DCBX_BW_PG_BITWIDTH, DCBX_BW_PG_BITWIDTH, val)
2216255736Sdavidch#define DCBX_STRICT_PRI_PG		15
2217255736Sdavidch#define DCBX_MAX_APP_PROTOCOL		16
2218255736Sdavidch#define DCBX_MAX_APP_LOCAL	    32
2219255736Sdavidch#define FCOE_APP_IDX			0
2220255736Sdavidch#define ISCSI_APP_IDX			1
2221255736Sdavidch#define PREDEFINED_APP_IDX_MAX		2
2222255736Sdavidch
2223255736Sdavidch
2224255736Sdavidch/* Big/Little endian have the same representation. */
2225255736Sdavidchstruct dcbx_ets_feature {
2226255736Sdavidch	/*
2227255736Sdavidch	 * For Admin MIB - is this feature supported by the
2228255736Sdavidch	 * driver | For Local MIB - should this feature be enabled.
2229255736Sdavidch	 */
2230255736Sdavidch	uint32_t enabled;
2231255736Sdavidch	uint32_t  pg_bw_tbl[2];
2232255736Sdavidch	uint32_t  pri_pg_tbl[1];
2233255736Sdavidch};
2234255736Sdavidch
2235255736Sdavidch/* Driver structure in LE */
2236255736Sdavidchstruct dcbx_pfc_feature {
2237255736Sdavidch#ifdef __BIG_ENDIAN
2238255736Sdavidch	uint8_t pri_en_bitmap;
2239255736Sdavidch	#define DCBX_PFC_PRI_0 0x01
2240255736Sdavidch	#define DCBX_PFC_PRI_1 0x02
2241255736Sdavidch	#define DCBX_PFC_PRI_2 0x04
2242255736Sdavidch	#define DCBX_PFC_PRI_3 0x08
2243255736Sdavidch	#define DCBX_PFC_PRI_4 0x10
2244255736Sdavidch	#define DCBX_PFC_PRI_5 0x20
2245255736Sdavidch	#define DCBX_PFC_PRI_6 0x40
2246255736Sdavidch	#define DCBX_PFC_PRI_7 0x80
2247255736Sdavidch	uint8_t pfc_caps;
2248255736Sdavidch	uint8_t reserved;
2249255736Sdavidch	uint8_t enabled;
2250255736Sdavidch#elif defined(__LITTLE_ENDIAN)
2251255736Sdavidch	uint8_t enabled;
2252255736Sdavidch	uint8_t reserved;
2253255736Sdavidch	uint8_t pfc_caps;
2254255736Sdavidch	uint8_t pri_en_bitmap;
2255255736Sdavidch	#define DCBX_PFC_PRI_0 0x01
2256255736Sdavidch	#define DCBX_PFC_PRI_1 0x02
2257255736Sdavidch	#define DCBX_PFC_PRI_2 0x04
2258255736Sdavidch	#define DCBX_PFC_PRI_3 0x08
2259255736Sdavidch	#define DCBX_PFC_PRI_4 0x10
2260255736Sdavidch	#define DCBX_PFC_PRI_5 0x20
2261255736Sdavidch	#define DCBX_PFC_PRI_6 0x40
2262255736Sdavidch	#define DCBX_PFC_PRI_7 0x80
2263255736Sdavidch#endif
2264255736Sdavidch};
2265255736Sdavidch
2266255736Sdavidchstruct dcbx_app_priority_entry {
2267255736Sdavidch#ifdef __BIG_ENDIAN
2268255736Sdavidch	uint16_t  app_id;
2269255736Sdavidch	uint8_t  pri_bitmap;
2270255736Sdavidch	uint8_t  appBitfield;
2271255736Sdavidch	#define DCBX_APP_ENTRY_VALID         0x01
2272255736Sdavidch	#define DCBX_APP_ENTRY_SF_MASK       0x30
2273255736Sdavidch	#define DCBX_APP_ENTRY_SF_SHIFT      4
2274255736Sdavidch	#define DCBX_APP_SF_ETH_TYPE         0x10
2275255736Sdavidch	#define DCBX_APP_SF_PORT             0x20
2276296071Sdavidcs	#define DCBX_APP_PRI_0               0x01
2277296071Sdavidcs	#define DCBX_APP_PRI_1               0x02
2278296071Sdavidcs	#define DCBX_APP_PRI_2               0x04
2279296071Sdavidcs	#define DCBX_APP_PRI_3               0x08
2280296071Sdavidcs	#define DCBX_APP_PRI_4               0x10
2281296071Sdavidcs	#define DCBX_APP_PRI_5               0x20
2282296071Sdavidcs	#define DCBX_APP_PRI_6               0x40
2283296071Sdavidcs	#define DCBX_APP_PRI_7               0x80
2284255736Sdavidch#elif defined(__LITTLE_ENDIAN)
2285255736Sdavidch	uint8_t appBitfield;
2286255736Sdavidch	#define DCBX_APP_ENTRY_VALID         0x01
2287255736Sdavidch	#define DCBX_APP_ENTRY_SF_MASK       0x30
2288255736Sdavidch	#define DCBX_APP_ENTRY_SF_SHIFT      4
2289255736Sdavidch	#define DCBX_APP_SF_ETH_TYPE         0x10
2290255736Sdavidch	#define DCBX_APP_SF_PORT             0x20
2291255736Sdavidch	uint8_t  pri_bitmap;
2292255736Sdavidch	uint16_t  app_id;
2293255736Sdavidch#endif
2294255736Sdavidch};
2295255736Sdavidch
2296255736Sdavidch
2297255736Sdavidch/* FW structure in BE */
2298255736Sdavidchstruct dcbx_app_priority_feature {
2299255736Sdavidch#ifdef __BIG_ENDIAN
2300255736Sdavidch	uint8_t reserved;
2301255736Sdavidch	uint8_t default_pri;
2302255736Sdavidch	uint8_t tc_supported;
2303255736Sdavidch	uint8_t enabled;
2304255736Sdavidch#elif defined(__LITTLE_ENDIAN)
2305255736Sdavidch	uint8_t enabled;
2306255736Sdavidch	uint8_t tc_supported;
2307255736Sdavidch	uint8_t default_pri;
2308255736Sdavidch	uint8_t reserved;
2309255736Sdavidch#endif
2310255736Sdavidch	struct dcbx_app_priority_entry  app_pri_tbl[DCBX_MAX_APP_PROTOCOL];
2311255736Sdavidch};
2312255736Sdavidch
2313255736Sdavidch/* FW structure in BE */
2314255736Sdavidchstruct dcbx_features {
2315255736Sdavidch	/* PG feature */
2316255736Sdavidch	struct dcbx_ets_feature ets;
2317255736Sdavidch	/* PFC feature */
2318255736Sdavidch	struct dcbx_pfc_feature pfc;
2319255736Sdavidch	/* APP feature */
2320255736Sdavidch	struct dcbx_app_priority_feature app;
2321255736Sdavidch};
2322255736Sdavidch
2323255736Sdavidch/* LLDP protocol parameters */
2324255736Sdavidch/* FW structure in BE */
2325255736Sdavidchstruct lldp_params {
2326255736Sdavidch#ifdef __BIG_ENDIAN
2327255736Sdavidch	uint8_t  msg_fast_tx_interval;
2328255736Sdavidch	uint8_t  msg_tx_hold;
2329255736Sdavidch	uint8_t  msg_tx_interval;
2330255736Sdavidch	uint8_t  admin_status;
2331255736Sdavidch	#define LLDP_TX_ONLY  0x01
2332255736Sdavidch	#define LLDP_RX_ONLY  0x02
2333255736Sdavidch	#define LLDP_TX_RX    0x03
2334255736Sdavidch	#define LLDP_DISABLED 0x04
2335255736Sdavidch	uint8_t  reserved1;
2336255736Sdavidch	uint8_t  tx_fast;
2337255736Sdavidch	uint8_t  tx_crd_max;
2338255736Sdavidch	uint8_t  tx_crd;
2339255736Sdavidch#elif defined(__LITTLE_ENDIAN)
2340255736Sdavidch	uint8_t  admin_status;
2341255736Sdavidch	#define LLDP_TX_ONLY  0x01
2342255736Sdavidch	#define LLDP_RX_ONLY  0x02
2343255736Sdavidch	#define LLDP_TX_RX    0x03
2344255736Sdavidch	#define LLDP_DISABLED 0x04
2345255736Sdavidch	uint8_t  msg_tx_interval;
2346255736Sdavidch	uint8_t  msg_tx_hold;
2347255736Sdavidch	uint8_t  msg_fast_tx_interval;
2348255736Sdavidch	uint8_t  tx_crd;
2349255736Sdavidch	uint8_t  tx_crd_max;
2350255736Sdavidch	uint8_t  tx_fast;
2351255736Sdavidch	uint8_t  reserved1;
2352255736Sdavidch#endif
2353255736Sdavidch	#define REM_CHASSIS_ID_STAT_LEN 4
2354255736Sdavidch	#define REM_PORT_ID_STAT_LEN 4
2355255736Sdavidch	/* Holds remote Chassis ID TLV header, subtype and 9B of payload. */
2356255736Sdavidch	uint32_t peer_chassis_id[REM_CHASSIS_ID_STAT_LEN];
2357255736Sdavidch	/* Holds remote Port ID TLV header, subtype and 9B of payload. */
2358255736Sdavidch	uint32_t peer_port_id[REM_PORT_ID_STAT_LEN];
2359255736Sdavidch};
2360255736Sdavidch
2361255736Sdavidchstruct lldp_dcbx_stat {
2362255736Sdavidch	#define LOCAL_CHASSIS_ID_STAT_LEN 2
2363255736Sdavidch	#define LOCAL_PORT_ID_STAT_LEN 2
2364255736Sdavidch	/* Holds local Chassis ID 8B payload of constant subtype 4. */
2365255736Sdavidch	uint32_t local_chassis_id[LOCAL_CHASSIS_ID_STAT_LEN];
2366255736Sdavidch	/* Holds local Port ID 8B payload of constant subtype 3. */
2367255736Sdavidch	uint32_t local_port_id[LOCAL_PORT_ID_STAT_LEN];
2368255736Sdavidch	/* Number of DCBX frames transmitted. */
2369255736Sdavidch	uint32_t num_tx_dcbx_pkts;
2370255736Sdavidch	/* Number of DCBX frames received. */
2371255736Sdavidch	uint32_t num_rx_dcbx_pkts;
2372255736Sdavidch};
2373255736Sdavidch
2374255736Sdavidch/* ADMIN MIB - DCBX local machine default configuration. */
2375255736Sdavidchstruct lldp_admin_mib {
2376255736Sdavidch	uint32_t     ver_cfg_flags;
2377255736Sdavidch	#define DCBX_ETS_CONFIG_TX_ENABLED       0x00000001
2378255736Sdavidch	#define DCBX_PFC_CONFIG_TX_ENABLED       0x00000002
2379255736Sdavidch	#define DCBX_APP_CONFIG_TX_ENABLED       0x00000004
2380255736Sdavidch	#define DCBX_ETS_RECO_TX_ENABLED         0x00000008
2381255736Sdavidch	#define DCBX_ETS_RECO_VALID              0x00000010
2382255736Sdavidch	#define DCBX_ETS_WILLING                 0x00000020
2383255736Sdavidch	#define DCBX_PFC_WILLING                 0x00000040
2384255736Sdavidch	#define DCBX_APP_WILLING                 0x00000080
2385255736Sdavidch	#define DCBX_VERSION_CEE                 0x00000100
2386255736Sdavidch	#define DCBX_VERSION_IEEE                0x00000200
2387255736Sdavidch	#define DCBX_DCBX_ENABLED                0x00000400
2388255736Sdavidch	#define DCBX_CEE_VERSION_MASK            0x0000f000
2389255736Sdavidch	#define DCBX_CEE_VERSION_SHIFT           12
2390255736Sdavidch	#define DCBX_CEE_MAX_VERSION_MASK        0x000f0000
2391255736Sdavidch	#define DCBX_CEE_MAX_VERSION_SHIFT       16
2392255736Sdavidch	struct dcbx_features     features;
2393255736Sdavidch};
2394255736Sdavidch
2395255736Sdavidch/* REMOTE MIB - remote machine DCBX configuration. */
2396255736Sdavidchstruct lldp_remote_mib {
2397255736Sdavidch	uint32_t prefix_seq_num;
2398255736Sdavidch	uint32_t flags;
2399255736Sdavidch	#define DCBX_ETS_TLV_RX                  0x00000001
2400255736Sdavidch	#define DCBX_PFC_TLV_RX                  0x00000002
2401255736Sdavidch	#define DCBX_APP_TLV_RX                  0x00000004
2402255736Sdavidch	#define DCBX_ETS_RX_ERROR                0x00000010
2403255736Sdavidch	#define DCBX_PFC_RX_ERROR                0x00000020
2404255736Sdavidch	#define DCBX_APP_RX_ERROR                0x00000040
2405255736Sdavidch	#define DCBX_ETS_REM_WILLING             0x00000100
2406255736Sdavidch	#define DCBX_PFC_REM_WILLING             0x00000200
2407255736Sdavidch	#define DCBX_APP_REM_WILLING             0x00000400
2408255736Sdavidch	#define DCBX_REMOTE_ETS_RECO_VALID       0x00001000
2409255736Sdavidch	#define DCBX_REMOTE_MIB_VALID            0x00002000
2410255736Sdavidch	struct dcbx_features features;
2411255736Sdavidch	uint32_t suffix_seq_num;
2412255736Sdavidch};
2413255736Sdavidch
2414255736Sdavidch/* LOCAL MIB - operational DCBX configuration - transmitted on Tx LLDPDU. */
2415255736Sdavidchstruct lldp_local_mib {
2416255736Sdavidch	uint32_t prefix_seq_num;
2417255736Sdavidch	/* Indicates if there is mismatch with negotiation results. */
2418255736Sdavidch	uint32_t error;
2419255736Sdavidch	#define DCBX_LOCAL_ETS_ERROR             0x00000001
2420255736Sdavidch	#define DCBX_LOCAL_PFC_ERROR             0x00000002
2421255736Sdavidch	#define DCBX_LOCAL_APP_ERROR             0x00000004
2422255736Sdavidch	#define DCBX_LOCAL_PFC_MISMATCH          0x00000010
2423255736Sdavidch	#define DCBX_LOCAL_APP_MISMATCH          0x00000020
2424255736Sdavidch	#define DCBX_REMOTE_MIB_ERROR            0x00000040
2425255736Sdavidch	#define DCBX_REMOTE_ETS_TLV_NOT_FOUND    0x00000080
2426255736Sdavidch	#define DCBX_REMOTE_PFC_TLV_NOT_FOUND    0x00000100
2427255736Sdavidch	#define DCBX_REMOTE_APP_TLV_NOT_FOUND    0x00000200
2428255736Sdavidch	struct dcbx_features   features;
2429255736Sdavidch	uint32_t suffix_seq_num;
2430255736Sdavidch};
2431255736Sdavidch
2432255736Sdavidchstruct lldp_local_mib_ext {
2433255736Sdavidch	uint32_t prefix_seq_num;
2434255736Sdavidch	/* APP TLV extension - 16 more entries for negotiation results*/
2435255736Sdavidch	struct dcbx_app_priority_entry  app_pri_tbl_ext[DCBX_MAX_APP_PROTOCOL];
2436255736Sdavidch	uint32_t suffix_seq_num;
2437255736Sdavidch};
2438255736Sdavidch/***END OF DCBX STRUCTURES DECLARATIONS***/
2439255736Sdavidch
2440255736Sdavidch/***********************************************************/
2441255736Sdavidch/*                         Elink section                   */
2442255736Sdavidch/***********************************************************/
2443255736Sdavidch#define SHMEM_LINK_CONFIG_SIZE 2
2444255736Sdavidchstruct shmem_lfa {
2445255736Sdavidch	uint32_t req_duplex;
2446255736Sdavidch	#define REQ_DUPLEX_PHY0_MASK        0x0000ffff
2447255736Sdavidch	#define REQ_DUPLEX_PHY0_SHIFT       0
2448255736Sdavidch	#define REQ_DUPLEX_PHY1_MASK        0xffff0000
2449255736Sdavidch	#define REQ_DUPLEX_PHY1_SHIFT       16
2450255736Sdavidch	uint32_t req_flow_ctrl;
2451255736Sdavidch	#define REQ_FLOW_CTRL_PHY0_MASK     0x0000ffff
2452255736Sdavidch	#define REQ_FLOW_CTRL_PHY0_SHIFT    0
2453255736Sdavidch	#define REQ_FLOW_CTRL_PHY1_MASK     0xffff0000
2454255736Sdavidch	#define REQ_FLOW_CTRL_PHY1_SHIFT    16
2455255736Sdavidch	uint32_t req_line_speed; /* Also determine AutoNeg */
2456255736Sdavidch	#define REQ_LINE_SPD_PHY0_MASK      0x0000ffff
2457255736Sdavidch	#define REQ_LINE_SPD_PHY0_SHIFT     0
2458255736Sdavidch	#define REQ_LINE_SPD_PHY1_MASK      0xffff0000
2459255736Sdavidch	#define REQ_LINE_SPD_PHY1_SHIFT     16
2460255736Sdavidch	uint32_t speed_cap_mask[SHMEM_LINK_CONFIG_SIZE];
2461255736Sdavidch	uint32_t additional_config;
2462255736Sdavidch	#define REQ_FC_AUTO_ADV_MASK        0x0000ffff
2463255736Sdavidch	#define REQ_FC_AUTO_ADV0_SHIFT      0
2464255736Sdavidch	#define NO_LFA_DUE_TO_DCC_MASK      0x00010000
2465255736Sdavidch	uint32_t lfa_sts;
2466255736Sdavidch	#define LFA_LINK_FLAP_REASON_OFFSET		0
2467255736Sdavidch	#define LFA_LINK_FLAP_REASON_MASK		0x000000ff
2468255736Sdavidch		#define LFA_LINK_DOWN			    0x1
2469255736Sdavidch		#define LFA_LOOPBACK_ENABLED		0x2
2470255736Sdavidch		#define LFA_DUPLEX_MISMATCH		    0x3
2471255736Sdavidch		#define LFA_MFW_IS_TOO_OLD		    0x4
2472255736Sdavidch		#define LFA_LINK_SPEED_MISMATCH		0x5
2473255736Sdavidch		#define LFA_FLOW_CTRL_MISMATCH		0x6
2474255736Sdavidch		#define LFA_SPEED_CAP_MISMATCH		0x7
2475255736Sdavidch		#define LFA_DCC_LFA_DISABLED		0x8
2476255736Sdavidch		#define LFA_EEE_MISMATCH		0x9
2477255736Sdavidch
2478255736Sdavidch	#define LINK_FLAP_AVOIDANCE_COUNT_OFFSET	8
2479255736Sdavidch	#define LINK_FLAP_AVOIDANCE_COUNT_MASK		0x0000ff00
2480255736Sdavidch
2481255736Sdavidch	#define LINK_FLAP_COUNT_OFFSET			16
2482255736Sdavidch	#define LINK_FLAP_COUNT_MASK			0x00ff0000
2483255736Sdavidch
2484255736Sdavidch	#define LFA_FLAGS_MASK				0xff000000
2485255736Sdavidch	#define SHMEM_LFA_DONT_CLEAR_STAT		(1<<24)
2486255736Sdavidch
2487255736Sdavidch};
2488255736Sdavidch
2489296071Sdavidcs/*
2490296071SdavidcsUsed to suppoert NSCI get OS driver version
2491296071SdavidcsOn driver load the version value will be set
2492296071SdavidcsOn driver unload driver value of 0x0 will be set
2493296071Sdavidcs*/
2494296071Sdavidcsstruct os_drv_ver{
2495296071Sdavidcs	#define DRV_VER_NOT_LOADED                      0
2496296071Sdavidcs	/*personalites orrder is importent */
2497296071Sdavidcs	#define DRV_PERS_ETHERNET                       0
2498296071Sdavidcs	#define DRV_PERS_ISCSI                          1
2499296071Sdavidcs	#define DRV_PERS_FCOE                           2
2500296071Sdavidcs	/*shmem2 struct is constatnt can't add more personalites here*/
2501296071Sdavidcs	#define MAX_DRV_PERS                            3
2502296071Sdavidcs	uint32_t  versions[MAX_DRV_PERS];
2503296071Sdavidcs};
2504296071Sdavidcs
2505296071Sdavidcs#define OEM_I2C_UUID_STR_ADDR 0x9f
2506296071Sdavidcs#define OEM_I2C_CARD_SKU_STR_ADDR 0x3c
2507296071Sdavidcs#define OEM_I2C_CARD_FN_STR_ADDR 0x48
2508296071Sdavidcs#define OEM_I2C_CARD_NAME_STR_ADDR 0x10e
2509296071Sdavidcs
2510296071Sdavidcs#define OEM_I2C_UUID_STR_LEN 16
2511296071Sdavidcs#define OEM_I2C_CARD_SKU_STR_LEN 12
2512296071Sdavidcs#define OEM_I2C_CARD_FN_STR_LEN 12
2513296071Sdavidcs#define OEM_I2C_CARD_NAME_STR_LEN 128
2514296071Sdavidcs#define OEM_I2C_CARD_VERSION_STR_LEN 36
2515296071Sdavidcs
2516296071Sdavidcsstruct oem_i2c_data_t {
2517296071Sdavidcs	uint32_t size;
2518296071Sdavidcs	uint8_t uuid[OEM_I2C_UUID_STR_LEN];
2519296071Sdavidcs	uint8_t card_sku[OEM_I2C_CARD_SKU_STR_LEN];
2520296071Sdavidcs	uint8_t card_name[OEM_I2C_CARD_NAME_STR_LEN];
2521296071Sdavidcs	uint8_t card_ver[OEM_I2C_CARD_VERSION_STR_LEN];
2522296071Sdavidcs	uint8_t card_fn[OEM_I2C_CARD_FN_STR_LEN];
2523296071Sdavidcs};
2524296071Sdavidcs
2525296071Sdavidcsenum curr_cfg_method_e {
2526296071Sdavidcs	CURR_CFG_MET_NONE = 0,  /* default config */
2527296071Sdavidcs	CURR_CFG_MET_OS = 1,
2528296071Sdavidcs	CURR_CFG_MET_VENDOR_SPEC = 2,/* e.g. Option ROM, NPAR, O/S Cfg Utils */
2529296071Sdavidcs	CURR_CFG_MET_HP_OTHER = 3,
2530296071Sdavidcs	CURR_CFG_MET_VC_CLP = 4,  /* C-Class SM-CLP */
2531296071Sdavidcs	CURR_CFG_MET_HP_CNU = 5,  /*  Converged Network Utility */
2532296071Sdavidcs	CURR_CFG_MET_HP_DCI = 6,  /* DCi (BD) changes */
2533296071Sdavidcs};
2534296071Sdavidcs
2535296071Sdavidcs#define FC_NPIV_WWPN_SIZE 8
2536296071Sdavidcs#define FC_NPIV_WWNN_SIZE 8
2537296071Sdavidcsstruct bdn_npiv_settings {
2538296071Sdavidcs	uint8_t npiv_wwpn[FC_NPIV_WWPN_SIZE];
2539296071Sdavidcs	uint8_t npiv_wwnn[FC_NPIV_WWNN_SIZE];
2540296071Sdavidcs};
2541296071Sdavidcs
2542296071Sdavidcsstruct bdn_fc_npiv_cfg {
2543296071Sdavidcs	/* hdr used internally by the MFW */
2544296071Sdavidcs	uint32_t hdr;
2545296071Sdavidcs	uint32_t num_of_npiv;
2546296071Sdavidcs};
2547296071Sdavidcs
2548296071Sdavidcs#define MAX_NUMBER_NPIV 64
2549296071Sdavidcsstruct bdn_fc_npiv_tbl {
2550296071Sdavidcs	struct bdn_fc_npiv_cfg fc_npiv_cfg;
2551296071Sdavidcs	struct bdn_npiv_settings settings[MAX_NUMBER_NPIV];
2552296071Sdavidcs};
2553296071Sdavidcs
2554296071Sdavidcsstruct mdump_driver_info {
2555296071Sdavidcs	uint32_t epoc;
2556296071Sdavidcs	uint32_t drv_ver;
2557296071Sdavidcs	uint32_t fw_ver;
2558296071Sdavidcs
2559296071Sdavidcs	uint32_t valid_dump;
2560296071Sdavidcs	#define FIRST_DUMP_VALID        (1 << 0)
2561296071Sdavidcs	#define SECOND_DUMP_VALID       (1 << 1)
2562296071Sdavidcs
2563296071Sdavidcs	uint32_t flags;
2564296071Sdavidcs	#define ENABLE_ALL_TRIGGERS     (0x7fffffff)
2565296071Sdavidcs	#define TRIGGER_MDUMP_ONCE      (1 << 31)
2566296071Sdavidcs};
2567296071Sdavidcs
2568255736Sdavidchstruct shmem2_region {
2569255736Sdavidch
2570255736Sdavidch	uint32_t size;					/* 0x0000 */
2571255736Sdavidch
2572255736Sdavidch	uint32_t dcc_support;				/* 0x0004 */
2573255736Sdavidch	#define SHMEM_DCC_SUPPORT_NONE                      0x00000000
2574255736Sdavidch	#define SHMEM_DCC_SUPPORT_DISABLE_ENABLE_PF_TLV     0x00000001
2575255736Sdavidch	#define SHMEM_DCC_SUPPORT_BANDWIDTH_ALLOCATION_TLV  0x00000004
2576255736Sdavidch	#define SHMEM_DCC_SUPPORT_CHANGE_MAC_ADDRESS_TLV    0x00000008
2577255736Sdavidch	#define SHMEM_DCC_SUPPORT_SET_PROTOCOL_TLV          0x00000040
2578255736Sdavidch	#define SHMEM_DCC_SUPPORT_SET_PRIORITY_TLV          0x00000080
2579255736Sdavidch
2580255736Sdavidch	uint32_t ext_phy_fw_version2[PORT_MAX];		/* 0x0008 */
2581255736Sdavidch	/*
2582255736Sdavidch	 * For backwards compatibility, if the mf_cfg_addr does not exist
2583255736Sdavidch	 * (the size filed is smaller than 0xc) the mf_cfg resides at the
2584255736Sdavidch	 * end of struct shmem_region
2585255736Sdavidch	 */
2586255736Sdavidch	uint32_t mf_cfg_addr;				/* 0x0010 */
2587255736Sdavidch	#define SHMEM_MF_CFG_ADDR_NONE                  0x00000000
2588255736Sdavidch
2589255736Sdavidch	struct fw_flr_mb flr_mb;			/* 0x0014 */
2590255736Sdavidch	uint32_t dcbx_lldp_params_offset;			/* 0x0028 */
2591255736Sdavidch	#define SHMEM_LLDP_DCBX_PARAMS_NONE             0x00000000
2592255736Sdavidch	uint32_t dcbx_neg_res_offset;			/* 0x002c */
2593255736Sdavidch	#define SHMEM_DCBX_NEG_RES_NONE			0x00000000
2594255736Sdavidch	uint32_t dcbx_remote_mib_offset;			/* 0x0030 */
2595255736Sdavidch	#define SHMEM_DCBX_REMOTE_MIB_NONE              0x00000000
2596255736Sdavidch	/*
2597255736Sdavidch	 * The other shmemX_base_addr holds the other path's shmem address
2598255736Sdavidch	 * required for example in case of common phy init, or for path1 to know
2599255736Sdavidch	 * the address of mcp debug trace which is located in offset from shmem
2600255736Sdavidch	 * of path0
2601255736Sdavidch	 */
2602255736Sdavidch	uint32_t other_shmem_base_addr;			/* 0x0034 */
2603255736Sdavidch	uint32_t other_shmem2_base_addr;			/* 0x0038 */
2604255736Sdavidch	/*
2605255736Sdavidch	 * mcp_vf_disabled is set by the MCP to indicate the driver about VFs
2606255736Sdavidch	 * which were disabled/flred
2607255736Sdavidch	 */
2608255736Sdavidch	uint32_t mcp_vf_disabled[E2_VF_MAX / 32];		/* 0x003c */
2609255736Sdavidch
2610255736Sdavidch	/*
2611255736Sdavidch	 * drv_ack_vf_disabled is set by the PF driver to ack handled disabled
2612255736Sdavidch	 * VFs
2613255736Sdavidch	 */
2614255736Sdavidch	uint32_t drv_ack_vf_disabled[E2_FUNC_MAX][E2_VF_MAX / 32]; /* 0x0044 */
2615255736Sdavidch
2616255736Sdavidch	uint32_t dcbx_lldp_dcbx_stat_offset;			/* 0x0064 */
2617255736Sdavidch	#define SHMEM_LLDP_DCBX_STAT_NONE               0x00000000
2618255736Sdavidch
2619255736Sdavidch	/*
2620255736Sdavidch	 * edebug_driver_if field is used to transfer messages between edebug
2621255736Sdavidch	 * app to the driver through shmem2.
2622255736Sdavidch	 *
2623255736Sdavidch	 * message format:
2624255736Sdavidch	 * bits 0-2 -  function number / instance of driver to perform request
2625255736Sdavidch	 * bits 3-5 -  op code / is_ack?
2626255736Sdavidch	 * bits 6-63 - data
2627255736Sdavidch	 */
2628255736Sdavidch	uint32_t edebug_driver_if[2];			/* 0x0068 */
2629255736Sdavidch	#define EDEBUG_DRIVER_IF_OP_CODE_GET_PHYS_ADDR  1
2630255736Sdavidch	#define EDEBUG_DRIVER_IF_OP_CODE_GET_BUS_ADDR   2
2631255736Sdavidch	#define EDEBUG_DRIVER_IF_OP_CODE_DISABLE_STAT   3
2632255736Sdavidch
2633255736Sdavidch	uint32_t nvm_retain_bitmap_addr;			/* 0x0070 */
2634255736Sdavidch
2635255736Sdavidch	/* afex support of that driver */
2636255736Sdavidch	uint32_t afex_driver_support;			/* 0x0074 */
2637255736Sdavidch	#define SHMEM_AFEX_VERSION_MASK                  0x100f
2638255736Sdavidch	#define SHMEM_AFEX_SUPPORTED_VERSION_ONE         0x1001
2639255736Sdavidch	#define SHMEM_AFEX_REDUCED_DRV_LOADED            0x8000
2640255736Sdavidch
2641255736Sdavidch	/* driver receives addr in scratchpad to which it should respond */
2642255736Sdavidch	uint32_t afex_scratchpad_addr_to_write[E2_FUNC_MAX];
2643255736Sdavidch
2644255736Sdavidch	/*
2645255736Sdavidch	 * generic params from MCP to driver (value depends on the msg sent
2646255736Sdavidch	 * to driver
2647255736Sdavidch	 */
2648255736Sdavidch	uint32_t afex_param1_to_driver[E2_FUNC_MAX];		/* 0x0088 */
2649255736Sdavidch	uint32_t afex_param2_to_driver[E2_FUNC_MAX];		/* 0x0098 */
2650255736Sdavidch
2651296071Sdavidcs	uint32_t swim_base_addr;				/* 0x00a8 */
2652296071Sdavidcs	uint32_t swim_funcs;					/* 0x00ac */
2653296071Sdavidcs	uint32_t swim_main_cb;				/* 0x00b0 */
2654255736Sdavidch
2655255736Sdavidch	/*
2656255736Sdavidch	 * bitmap notifying which VIF profiles stored in nvram are enabled by
2657255736Sdavidch	 * switch
2658255736Sdavidch	 */
2659296071Sdavidcs	uint32_t afex_profiles_enabled[2];			/* 0x00b4 */
2660255736Sdavidch
2661255736Sdavidch	/* generic flags controlled by the driver */
2662296071Sdavidcs	uint32_t drv_flags;					/* 0x00bc */
2663255736Sdavidch	#define DRV_FLAGS_DCB_CONFIGURED		0x0
2664255736Sdavidch	#define DRV_FLAGS_DCB_CONFIGURATION_ABORTED	0x1
2665255736Sdavidch	#define DRV_FLAGS_DCB_MFW_CONFIGURED	0x2
2666255736Sdavidch
2667255736Sdavidch    #define DRV_FLAGS_PORT_MASK	((1 << DRV_FLAGS_DCB_CONFIGURED) | \
2668255736Sdavidch			(1 << DRV_FLAGS_DCB_CONFIGURATION_ABORTED) | \
2669255736Sdavidch			(1 << DRV_FLAGS_DCB_MFW_CONFIGURED))
2670255736Sdavidch	/* Port offset*/
2671255736Sdavidch	#define DRV_FLAGS_P0_OFFSET		0
2672255736Sdavidch	#define DRV_FLAGS_P1_OFFSET		16
2673255736Sdavidch	#define DRV_FLAGS_GET_PORT_OFFSET(_port)	((0 == _port) ? \
2674255736Sdavidch						DRV_FLAGS_P0_OFFSET : \
2675255736Sdavidch						DRV_FLAGS_P1_OFFSET)
2676255736Sdavidch
2677255736Sdavidch	#define DRV_FLAGS_GET_PORT_MASK(_port)	(DRV_FLAGS_PORT_MASK << \
2678255736Sdavidch	DRV_FLAGS_GET_PORT_OFFSET(_port))
2679255736Sdavidch
2680255736Sdavidch	#define DRV_FLAGS_FILED_BY_PORT(_field_bit, _port)	(1 << ( \
2681255736Sdavidch	(_field_bit) + DRV_FLAGS_GET_PORT_OFFSET(_port)))
2682255736Sdavidch
2683255736Sdavidch	/* pointer to extended dev_info shared data copied from nvm image */
2684296071Sdavidcs	uint32_t extended_dev_info_shared_addr;		/* 0x00c0 */
2685296071Sdavidcs	uint32_t ncsi_oem_data_addr;				/* 0x00c4 */
2686255736Sdavidch
2687296071Sdavidcs	uint32_t sensor_data_addr;				/* 0x00c8 */
2688296071Sdavidcs	uint32_t buffer_block_addr;				/* 0x00cc */
2689296071Sdavidcs	uint32_t sensor_data_req_update_interval;		/* 0x00d0 */
2690296071Sdavidcs	uint32_t temperature_in_half_celsius;		/* 0x00d4 */
2691296071Sdavidcs	uint32_t glob_struct_in_host;			/* 0x00d8 */
2692255736Sdavidch
2693296071Sdavidcs	uint32_t dcbx_neg_res_ext_offset;			/* 0x00dc */
2694255736Sdavidch	#define SHMEM_DCBX_NEG_RES_EXT_NONE			0x00000000
2695255736Sdavidch
2696296071Sdavidcs	uint32_t drv_capabilities_flag[E2_FUNC_MAX];		/* 0x00e0 */
2697255736Sdavidch	#define DRV_FLAGS_CAPABILITIES_LOADED_SUPPORTED 0x00000001
2698255736Sdavidch	#define DRV_FLAGS_CAPABILITIES_LOADED_L2        0x00000002
2699255736Sdavidch	#define DRV_FLAGS_CAPABILITIES_LOADED_FCOE      0x00000004
2700255736Sdavidch	#define DRV_FLAGS_CAPABILITIES_LOADED_ISCSI     0x00000008
2701296071Sdavidcs	#define DRV_FLAGS_MTU_MASK			0xffff0000
2702296071Sdavidcs	#define DRV_FLAGS_MTU_SHIFT				16
2703255736Sdavidch
2704296071Sdavidcs	uint32_t extended_dev_info_shared_cfg_size;		/* 0x00f0 */
2705255736Sdavidch
2706296071Sdavidcs	uint32_t dcbx_en[PORT_MAX];				/* 0x00f4 */
2707255736Sdavidch
2708255736Sdavidch	/* The offset points to the multi threaded meta structure */
2709296071Sdavidcs	uint32_t multi_thread_data_offset;			/* 0x00fc */
2710255736Sdavidch
2711255736Sdavidch	/* address of DMAable host address holding values from the drivers */
2712296071Sdavidcs	uint32_t drv_info_host_addr_lo;			/* 0x0100 */
2713296071Sdavidcs	uint32_t drv_info_host_addr_hi;			/* 0x0104 */
2714255736Sdavidch
2715255736Sdavidch	/* general values written by the MFW (such as current version) */
2716296071Sdavidcs	uint32_t drv_info_control;				/* 0x0108 */
2717255736Sdavidch	#define DRV_INFO_CONTROL_VER_MASK          0x000000ff
2718255736Sdavidch	#define DRV_INFO_CONTROL_VER_SHIFT         0
2719255736Sdavidch	#define DRV_INFO_CONTROL_OP_CODE_MASK      0x0000ff00
2720255736Sdavidch	#define DRV_INFO_CONTROL_OP_CODE_SHIFT     8
2721296071Sdavidcs	uint32_t ibft_host_addr; /* initialized by option ROM */     /* 0x010c */
2722255736Sdavidch
2723296071Sdavidcs	struct eee_remote_vals eee_remote_vals[PORT_MAX];	/* 0x0110 */
2724296071Sdavidcs	uint32_t pf_allocation[E2_FUNC_MAX];				/* 0x0120 */
2725255736Sdavidch	#define PF_ALLOACTION_MSIX_VECTORS_MASK    0x000000ff /* real value, as PCI config space can show only maximum of 64 vectors */
2726255736Sdavidch	#define PF_ALLOACTION_MSIX_VECTORS_SHIFT   0
2727255736Sdavidch
2728255736Sdavidch	/* the status of EEE auto-negotiation
2729255736Sdavidch	 * bits 15:0 the configured tx-lpi entry timer value. Depends on bit 31.
2730255736Sdavidch	 * bits 19:16 the supported modes for EEE.
2731255736Sdavidch	 * bits 23:20 the speeds advertised for EEE.
2732255736Sdavidch	 * bits 27:24 the speeds the Link partner advertised for EEE.
2733255736Sdavidch	 * The supported/adv. modes in bits 27:19 originate from the
2734255736Sdavidch	 * SHMEM_EEE_XXX_ADV definitions (where XXX is replaced by speed).
2735255736Sdavidch	 * bit 28 when 1'b1 EEE was requested.
2736255736Sdavidch	 * bit 29 when 1'b1 tx lpi was requested.
2737255736Sdavidch	 * bit 30 when 1'b1 EEE was negotiated. Tx lpi will be asserted iff
2738255736Sdavidch	 * 30:29 are 2'b11.
2739255736Sdavidch	 * bit 31 when 1'b0 bits 15:0 contain a PORT_FEAT_CFG_EEE_ define as
2740255736Sdavidch	 * value. When 1'b1 those bits contains a value times 16 microseconds.
2741255736Sdavidch	 */
2742296071Sdavidcs	uint32_t eee_status[PORT_MAX];				/* 0x0130 */
2743255736Sdavidch	#define SHMEM_EEE_TIMER_MASK		   0x0000ffff
2744255736Sdavidch	#define SHMEM_EEE_SUPPORTED_MASK	   0x000f0000
2745255736Sdavidch	#define SHMEM_EEE_SUPPORTED_SHIFT	   16
2746255736Sdavidch	#define SHMEM_EEE_ADV_STATUS_MASK	   0x00f00000
2747296071Sdavidcs		#define SHMEM_EEE_100M_ADV	   (1<<0)
2748296071Sdavidcs		#define SHMEM_EEE_1G_ADV	   (1<<1)
2749296071Sdavidcs		#define SHMEM_EEE_10G_ADV	   (1<<2)
2750255736Sdavidch	#define SHMEM_EEE_ADV_STATUS_SHIFT	   20
2751255736Sdavidch	#define	SHMEM_EEE_LP_ADV_STATUS_MASK	   0x0f000000
2752255736Sdavidch	#define SHMEM_EEE_LP_ADV_STATUS_SHIFT	   24
2753255736Sdavidch	#define SHMEM_EEE_REQUESTED_BIT		   0x10000000
2754255736Sdavidch	#define SHMEM_EEE_LPI_REQUESTED_BIT	   0x20000000
2755255736Sdavidch	#define SHMEM_EEE_ACTIVE_BIT		   0x40000000
2756255736Sdavidch	#define SHMEM_EEE_TIME_OUTPUT_BIT	   0x80000000
2757255736Sdavidch
2758296071Sdavidcs	uint32_t sizeof_port_stats;					/* 0x0138 */
2759255736Sdavidch
2760255736Sdavidch	/* Link Flap Avoidance */
2761296071Sdavidcs	uint32_t lfa_host_addr[PORT_MAX];				/* 0x013c */
2762255736Sdavidch
2763255736Sdavidch    /* External PHY temperature in deg C. */
2764296071Sdavidcs	uint32_t extphy_temps_in_celsius;				/* 0x0144 */
2765255736Sdavidch	#define EXTPHY1_TEMP_MASK                  0x0000ffff
2766255736Sdavidch	#define EXTPHY1_TEMP_SHIFT                 0
2767296071Sdavidcs	#define ON_BOARD_TEMP_MASK                 0xffff0000
2768296071Sdavidcs	#define ON_BOARD_TEMP_SHIFT                16
2769255736Sdavidch
2770255736Sdavidch	uint32_t ocdata_info_addr;			/* Offset 0x148 */
2771255736Sdavidch	uint32_t drv_func_info_addr;			/* Offset 0x14C */
2772255736Sdavidch	uint32_t drv_func_info_size;			/* Offset 0x150 */
2773255736Sdavidch	uint32_t link_attr_sync[PORT_MAX];		/* Offset 0x154 */
2774296071Sdavidcs	#define LINK_ATTR_SYNC_KR2_ENABLE	0x00000001
2775296071Sdavidcs	#define LINK_ATTR_84858			0x00000002
2776296071Sdavidcs	#define LINK_SFP_EEPROM_COMP_CODE_MASK	0x0000ff00
2777296071Sdavidcs	#define LINK_SFP_EEPROM_COMP_CODE_SHIFT		 8
2778296071Sdavidcs	#define LINK_SFP_EEPROM_COMP_CODE_SR	0x00001000
2779296071Sdavidcs	#define LINK_SFP_EEPROM_COMP_CODE_LR	0x00002000
2780296071Sdavidcs	#define LINK_SFP_EEPROM_COMP_CODE_LRM	0x00004000
2781258187Sedavis
2782296071Sdavidcs	uint32_t ibft_host_addr_hi;  /* Initialize by uEFI ROM Offset 0x158 */
2783296071Sdavidcs	uint32_t fcode_ver;                          /* Offset 0x15c */
2784296071Sdavidcs	uint32_t link_change_count[PORT_MAX];        /* Offset 0x160-0x164 */
2785296071Sdavidcs	#define LINK_CHANGE_COUNT_MASK 0xff     /* Offset 0x168 */
2786296071Sdavidcs        /* driver version for each personality*/
2787296071Sdavidcs        struct os_drv_ver func_os_drv_ver[E2_FUNC_MAX]; /* Offset 0x16c */
2788296071Sdavidcs
2789296071Sdavidcs	/* Flag to the driver that PF's drv_info_host_addr buffer was read  */
2790296071Sdavidcs	uint32_t mfw_drv_indication;				/* Offset 0x19c */
2791296071Sdavidcs
2792296071Sdavidcs	/* We use inidcation for each PF (0..3) */
2793296071Sdavidcs	#define MFW_DRV_IND_READ_DONE_OFFSET(_pf_)  (1 << _pf_)
2794296071Sdavidcs
2795296071Sdavidcs	union { /* For various OEMs */			/* Offset 0x1a0 */
2796296071Sdavidcs		uint8_t storage_boot_prog[E2_FUNC_MAX];
2797296071Sdavidcs	#define STORAGE_BOOT_PROG_MASK				0x000000FF
2798296071Sdavidcs	#define STORAGE_BOOT_PROG_NONE				0x00000000
2799296071Sdavidcs	#define STORAGE_BOOT_PROG_ISCSI_IP_ACQUIRED		0x00000002
2800296071Sdavidcs	#define STORAGE_BOOT_PROG_FCOE_FABRIC_LOGIN_SUCCESS	0x00000002
2801296071Sdavidcs	#define STORAGE_BOOT_PROG_TARGET_FOUND			0x00000004
2802296071Sdavidcs	#define STORAGE_BOOT_PROG_ISCSI_CHAP_SUCCESS		0x00000008
2803296071Sdavidcs	#define STORAGE_BOOT_PROG_FCOE_LUN_FOUND		0x00000008
2804296071Sdavidcs	#define STORAGE_BOOT_PROG_LOGGED_INTO_TGT		0x00000010
2805296071Sdavidcs	#define STORAGE_BOOT_PROG_IMG_DOWNLOADED		0x00000020
2806296071Sdavidcs	#define STORAGE_BOOT_PROG_OS_HANDOFF			0x00000040
2807296071Sdavidcs	#define STORAGE_BOOT_PROG_COMPLETED			0x00000080
2808296071Sdavidcs
2809296071Sdavidcs		uint32_t oem_i2c_data_addr;
2810296071Sdavidcs	}u;
2811296071Sdavidcs
2812296071Sdavidcs	/* 9 entires for the C2S PCP map for each inner VLAN PCP + 1 default */
2813296071Sdavidcs	/* For PCP values 0-3 use the map lower */
2814296071Sdavidcs	/* 0xFF000000 - PCP 0, 0x00FF0000 - PCP 1,
2815296071Sdavidcs	 * 0x0000FF00 - PCP 2, 0x000000FF PCP 3
2816296071Sdavidcs	 */
2817296071Sdavidcs	uint32_t c2s_pcp_map_lower[E2_FUNC_MAX];			/* 0x1a4 */
2818296071Sdavidcs
2819296071Sdavidcs	/* For PCP values 4-7 use the map upper */
2820296071Sdavidcs	/* 0xFF000000 - PCP 4, 0x00FF0000 - PCP 5,
2821296071Sdavidcs	 * 0x0000FF00 - PCP 6, 0x000000FF PCP 7
2822296071Sdavidcs	 */
2823296071Sdavidcs	uint32_t c2s_pcp_map_upper[E2_FUNC_MAX];			/* 0x1b4 */
2824296071Sdavidcs
2825296071Sdavidcs	/* For PCP default value get the MSB byte of the map default */
2826296071Sdavidcs	uint32_t c2s_pcp_map_default[E2_FUNC_MAX];			/* 0x1c4 */
2827296071Sdavidcs
2828296071Sdavidcs	/* FC_NPIV table offset in NVRAM */
2829296071Sdavidcs	uint32_t fc_npiv_nvram_tbl_addr[PORT_MAX];			/* 0x1d4 */
2830296071Sdavidcs
2831296071Sdavidcs	/* Shows last method that changed configuration of this device */
2832296071Sdavidcs	enum curr_cfg_method_e curr_cfg;			/* 0x1dc */
2833296071Sdavidcs
2834296071Sdavidcs	/* Storm FW version, shold be kept in the format 0xMMmmbbdd:
2835296071Sdavidcs	 * MM - Major, mm - Minor, bb - Build ,dd - Drop
2836296071Sdavidcs	 */
2837296071Sdavidcs	uint32_t netproc_fw_ver;					/* 0x1e0 */
2838296071Sdavidcs
2839296071Sdavidcs	/* Option ROM SMASH CLP version */
2840296071Sdavidcs	uint32_t clp_ver;						/* 0x1e4 */
2841296071Sdavidcs
2842296071Sdavidcs	uint32_t pcie_bus_num;					/* 0x1e8 */
2843296071Sdavidcs
2844296071Sdavidcs	uint32_t sriov_switch_mode;					/* 0x1ec */
2845296071Sdavidcs	#define SRIOV_SWITCH_MODE_NONE		0x0
2846296071Sdavidcs	#define SRIOV_SWITCH_MODE_VEB		0x1
2847296071Sdavidcs	#define SRIOV_SWITCH_MODE_VEPA		0x2
2848296071Sdavidcs
2849296071Sdavidcs	uint8_t  rsrv2[E2_FUNC_MAX];					/* 0x1f0 */
2850296071Sdavidcs
2851296071Sdavidcs	uint32_t img_inv_table_addr;	/* Address to INV_TABLE_P */	/* 0x1f4 */
2852296071Sdavidcs
2853296071Sdavidcs	uint32_t mtu_size[E2_FUNC_MAX];				/* 0x1f8 */
2854296071Sdavidcs
2855296071Sdavidcs	uint32_t os_driver_state[E2_FUNC_MAX];			/* 0x208 */
2856296071Sdavidcs	#define OS_DRIVER_STATE_NOT_LOADED	0 /* not installed */
2857296071Sdavidcs	#define OS_DRIVER_STATE_LOADING		1 /* transition state */
2858296071Sdavidcs	#define OS_DRIVER_STATE_DISABLED	2 /* installed but disabled */
2859296071Sdavidcs	#define OS_DRIVER_STATE_ACTIVE		3 /* installed and active */
2860296071Sdavidcs
2861296071Sdavidcs	/* mini dump driver info */
2862296071Sdavidcs	struct mdump_driver_info drv_info;			/* 0x218 */
2863296071Sdavidcs
2864296071Sdavidcs								/* 0x22c */
2865255736Sdavidch};
2866255736Sdavidch
2867255736Sdavidch
2868255736Sdavidchstruct emac_stats {
2869255736Sdavidch	uint32_t     rx_stat_ifhcinoctets;
2870255736Sdavidch	uint32_t     rx_stat_ifhcinbadoctets;
2871255736Sdavidch	uint32_t     rx_stat_etherstatsfragments;
2872255736Sdavidch	uint32_t     rx_stat_ifhcinucastpkts;
2873255736Sdavidch	uint32_t     rx_stat_ifhcinmulticastpkts;
2874255736Sdavidch	uint32_t     rx_stat_ifhcinbroadcastpkts;
2875255736Sdavidch	uint32_t     rx_stat_dot3statsfcserrors;
2876255736Sdavidch	uint32_t     rx_stat_dot3statsalignmenterrors;
2877255736Sdavidch	uint32_t     rx_stat_dot3statscarriersenseerrors;
2878255736Sdavidch	uint32_t     rx_stat_xonpauseframesreceived;
2879255736Sdavidch	uint32_t     rx_stat_xoffpauseframesreceived;
2880255736Sdavidch	uint32_t     rx_stat_maccontrolframesreceived;
2881255736Sdavidch	uint32_t     rx_stat_xoffstateentered;
2882255736Sdavidch	uint32_t     rx_stat_dot3statsframestoolong;
2883255736Sdavidch	uint32_t     rx_stat_etherstatsjabbers;
2884255736Sdavidch	uint32_t     rx_stat_etherstatsundersizepkts;
2885255736Sdavidch	uint32_t     rx_stat_etherstatspkts64octets;
2886255736Sdavidch	uint32_t     rx_stat_etherstatspkts65octetsto127octets;
2887255736Sdavidch	uint32_t     rx_stat_etherstatspkts128octetsto255octets;
2888255736Sdavidch	uint32_t     rx_stat_etherstatspkts256octetsto511octets;
2889255736Sdavidch	uint32_t     rx_stat_etherstatspkts512octetsto1023octets;
2890255736Sdavidch	uint32_t     rx_stat_etherstatspkts1024octetsto1522octets;
2891255736Sdavidch	uint32_t     rx_stat_etherstatspktsover1522octets;
2892255736Sdavidch
2893255736Sdavidch	uint32_t     rx_stat_falsecarriererrors;
2894255736Sdavidch
2895255736Sdavidch	uint32_t     tx_stat_ifhcoutoctets;
2896255736Sdavidch	uint32_t     tx_stat_ifhcoutbadoctets;
2897255736Sdavidch	uint32_t     tx_stat_etherstatscollisions;
2898255736Sdavidch	uint32_t     tx_stat_outxonsent;
2899255736Sdavidch	uint32_t     tx_stat_outxoffsent;
2900255736Sdavidch	uint32_t     tx_stat_flowcontroldone;
2901255736Sdavidch	uint32_t     tx_stat_dot3statssinglecollisionframes;
2902255736Sdavidch	uint32_t     tx_stat_dot3statsmultiplecollisionframes;
2903255736Sdavidch	uint32_t     tx_stat_dot3statsdeferredtransmissions;
2904255736Sdavidch	uint32_t     tx_stat_dot3statsexcessivecollisions;
2905255736Sdavidch	uint32_t     tx_stat_dot3statslatecollisions;
2906255736Sdavidch	uint32_t     tx_stat_ifhcoutucastpkts;
2907255736Sdavidch	uint32_t     tx_stat_ifhcoutmulticastpkts;
2908255736Sdavidch	uint32_t     tx_stat_ifhcoutbroadcastpkts;
2909255736Sdavidch	uint32_t     tx_stat_etherstatspkts64octets;
2910255736Sdavidch	uint32_t     tx_stat_etherstatspkts65octetsto127octets;
2911255736Sdavidch	uint32_t     tx_stat_etherstatspkts128octetsto255octets;
2912255736Sdavidch	uint32_t     tx_stat_etherstatspkts256octetsto511octets;
2913255736Sdavidch	uint32_t     tx_stat_etherstatspkts512octetsto1023octets;
2914255736Sdavidch	uint32_t     tx_stat_etherstatspkts1024octetsto1522octets;
2915255736Sdavidch	uint32_t     tx_stat_etherstatspktsover1522octets;
2916255736Sdavidch	uint32_t     tx_stat_dot3statsinternalmactransmiterrors;
2917255736Sdavidch};
2918255736Sdavidch
2919255736Sdavidch
2920255736Sdavidchstruct bmac1_stats {
2921255736Sdavidch	uint32_t	tx_stat_gtpkt_lo;
2922255736Sdavidch	uint32_t	tx_stat_gtpkt_hi;
2923255736Sdavidch	uint32_t	tx_stat_gtxpf_lo;
2924255736Sdavidch	uint32_t	tx_stat_gtxpf_hi;
2925255736Sdavidch	uint32_t	tx_stat_gtfcs_lo;
2926255736Sdavidch	uint32_t	tx_stat_gtfcs_hi;
2927255736Sdavidch	uint32_t	tx_stat_gtmca_lo;
2928255736Sdavidch	uint32_t	tx_stat_gtmca_hi;
2929255736Sdavidch	uint32_t	tx_stat_gtbca_lo;
2930255736Sdavidch	uint32_t	tx_stat_gtbca_hi;
2931255736Sdavidch	uint32_t	tx_stat_gtfrg_lo;
2932255736Sdavidch	uint32_t	tx_stat_gtfrg_hi;
2933255736Sdavidch	uint32_t	tx_stat_gtovr_lo;
2934255736Sdavidch	uint32_t	tx_stat_gtovr_hi;
2935255736Sdavidch	uint32_t	tx_stat_gt64_lo;
2936255736Sdavidch	uint32_t	tx_stat_gt64_hi;
2937255736Sdavidch	uint32_t	tx_stat_gt127_lo;
2938255736Sdavidch	uint32_t	tx_stat_gt127_hi;
2939255736Sdavidch	uint32_t	tx_stat_gt255_lo;
2940255736Sdavidch	uint32_t	tx_stat_gt255_hi;
2941255736Sdavidch	uint32_t	tx_stat_gt511_lo;
2942255736Sdavidch	uint32_t	tx_stat_gt511_hi;
2943255736Sdavidch	uint32_t	tx_stat_gt1023_lo;
2944255736Sdavidch	uint32_t	tx_stat_gt1023_hi;
2945255736Sdavidch	uint32_t	tx_stat_gt1518_lo;
2946255736Sdavidch	uint32_t	tx_stat_gt1518_hi;
2947255736Sdavidch	uint32_t	tx_stat_gt2047_lo;
2948255736Sdavidch	uint32_t	tx_stat_gt2047_hi;
2949255736Sdavidch	uint32_t	tx_stat_gt4095_lo;
2950255736Sdavidch	uint32_t	tx_stat_gt4095_hi;
2951255736Sdavidch	uint32_t	tx_stat_gt9216_lo;
2952255736Sdavidch	uint32_t	tx_stat_gt9216_hi;
2953255736Sdavidch	uint32_t	tx_stat_gt16383_lo;
2954255736Sdavidch	uint32_t	tx_stat_gt16383_hi;
2955255736Sdavidch	uint32_t	tx_stat_gtmax_lo;
2956255736Sdavidch	uint32_t	tx_stat_gtmax_hi;
2957255736Sdavidch	uint32_t	tx_stat_gtufl_lo;
2958255736Sdavidch	uint32_t	tx_stat_gtufl_hi;
2959255736Sdavidch	uint32_t	tx_stat_gterr_lo;
2960255736Sdavidch	uint32_t	tx_stat_gterr_hi;
2961255736Sdavidch	uint32_t	tx_stat_gtbyt_lo;
2962255736Sdavidch	uint32_t	tx_stat_gtbyt_hi;
2963255736Sdavidch
2964255736Sdavidch	uint32_t	rx_stat_gr64_lo;
2965255736Sdavidch	uint32_t	rx_stat_gr64_hi;
2966255736Sdavidch	uint32_t	rx_stat_gr127_lo;
2967255736Sdavidch	uint32_t	rx_stat_gr127_hi;
2968255736Sdavidch	uint32_t	rx_stat_gr255_lo;
2969255736Sdavidch	uint32_t	rx_stat_gr255_hi;
2970255736Sdavidch	uint32_t	rx_stat_gr511_lo;
2971255736Sdavidch	uint32_t	rx_stat_gr511_hi;
2972255736Sdavidch	uint32_t	rx_stat_gr1023_lo;
2973255736Sdavidch	uint32_t	rx_stat_gr1023_hi;
2974255736Sdavidch	uint32_t	rx_stat_gr1518_lo;
2975255736Sdavidch	uint32_t	rx_stat_gr1518_hi;
2976255736Sdavidch	uint32_t	rx_stat_gr2047_lo;
2977255736Sdavidch	uint32_t	rx_stat_gr2047_hi;
2978255736Sdavidch	uint32_t	rx_stat_gr4095_lo;
2979255736Sdavidch	uint32_t	rx_stat_gr4095_hi;
2980255736Sdavidch	uint32_t	rx_stat_gr9216_lo;
2981255736Sdavidch	uint32_t	rx_stat_gr9216_hi;
2982255736Sdavidch	uint32_t	rx_stat_gr16383_lo;
2983255736Sdavidch	uint32_t	rx_stat_gr16383_hi;
2984255736Sdavidch	uint32_t	rx_stat_grmax_lo;
2985255736Sdavidch	uint32_t	rx_stat_grmax_hi;
2986255736Sdavidch	uint32_t	rx_stat_grpkt_lo;
2987255736Sdavidch	uint32_t	rx_stat_grpkt_hi;
2988255736Sdavidch	uint32_t	rx_stat_grfcs_lo;
2989255736Sdavidch	uint32_t	rx_stat_grfcs_hi;
2990255736Sdavidch	uint32_t	rx_stat_grmca_lo;
2991255736Sdavidch	uint32_t	rx_stat_grmca_hi;
2992255736Sdavidch	uint32_t	rx_stat_grbca_lo;
2993255736Sdavidch	uint32_t	rx_stat_grbca_hi;
2994255736Sdavidch	uint32_t	rx_stat_grxcf_lo;
2995255736Sdavidch	uint32_t	rx_stat_grxcf_hi;
2996255736Sdavidch	uint32_t	rx_stat_grxpf_lo;
2997255736Sdavidch	uint32_t	rx_stat_grxpf_hi;
2998255736Sdavidch	uint32_t	rx_stat_grxuo_lo;
2999255736Sdavidch	uint32_t	rx_stat_grxuo_hi;
3000255736Sdavidch	uint32_t	rx_stat_grjbr_lo;
3001255736Sdavidch	uint32_t	rx_stat_grjbr_hi;
3002255736Sdavidch	uint32_t	rx_stat_grovr_lo;
3003255736Sdavidch	uint32_t	rx_stat_grovr_hi;
3004255736Sdavidch	uint32_t	rx_stat_grflr_lo;
3005255736Sdavidch	uint32_t	rx_stat_grflr_hi;
3006255736Sdavidch	uint32_t	rx_stat_grmeg_lo;
3007255736Sdavidch	uint32_t	rx_stat_grmeg_hi;
3008255736Sdavidch	uint32_t	rx_stat_grmeb_lo;
3009255736Sdavidch	uint32_t	rx_stat_grmeb_hi;
3010255736Sdavidch	uint32_t	rx_stat_grbyt_lo;
3011255736Sdavidch	uint32_t	rx_stat_grbyt_hi;
3012255736Sdavidch	uint32_t	rx_stat_grund_lo;
3013255736Sdavidch	uint32_t	rx_stat_grund_hi;
3014255736Sdavidch	uint32_t	rx_stat_grfrg_lo;
3015255736Sdavidch	uint32_t	rx_stat_grfrg_hi;
3016255736Sdavidch	uint32_t	rx_stat_grerb_lo;
3017255736Sdavidch	uint32_t	rx_stat_grerb_hi;
3018255736Sdavidch	uint32_t	rx_stat_grfre_lo;
3019255736Sdavidch	uint32_t	rx_stat_grfre_hi;
3020255736Sdavidch	uint32_t	rx_stat_gripj_lo;
3021255736Sdavidch	uint32_t	rx_stat_gripj_hi;
3022255736Sdavidch};
3023255736Sdavidch
3024255736Sdavidchstruct bmac2_stats {
3025255736Sdavidch	uint32_t	tx_stat_gtpk_lo; /* gtpok */
3026255736Sdavidch	uint32_t	tx_stat_gtpk_hi; /* gtpok */
3027255736Sdavidch	uint32_t	tx_stat_gtxpf_lo; /* gtpf */
3028255736Sdavidch	uint32_t	tx_stat_gtxpf_hi; /* gtpf */
3029255736Sdavidch	uint32_t	tx_stat_gtpp_lo; /* NEW BMAC2 */
3030255736Sdavidch	uint32_t	tx_stat_gtpp_hi; /* NEW BMAC2 */
3031255736Sdavidch	uint32_t	tx_stat_gtfcs_lo;
3032255736Sdavidch	uint32_t	tx_stat_gtfcs_hi;
3033255736Sdavidch	uint32_t	tx_stat_gtuca_lo; /* NEW BMAC2 */
3034255736Sdavidch	uint32_t	tx_stat_gtuca_hi; /* NEW BMAC2 */
3035255736Sdavidch	uint32_t	tx_stat_gtmca_lo;
3036255736Sdavidch	uint32_t	tx_stat_gtmca_hi;
3037255736Sdavidch	uint32_t	tx_stat_gtbca_lo;
3038255736Sdavidch	uint32_t	tx_stat_gtbca_hi;
3039255736Sdavidch	uint32_t	tx_stat_gtovr_lo;
3040255736Sdavidch	uint32_t	tx_stat_gtovr_hi;
3041255736Sdavidch	uint32_t	tx_stat_gtfrg_lo;
3042255736Sdavidch	uint32_t	tx_stat_gtfrg_hi;
3043255736Sdavidch	uint32_t	tx_stat_gtpkt1_lo; /* gtpkt */
3044255736Sdavidch	uint32_t	tx_stat_gtpkt1_hi; /* gtpkt */
3045255736Sdavidch	uint32_t	tx_stat_gt64_lo;
3046255736Sdavidch	uint32_t	tx_stat_gt64_hi;
3047255736Sdavidch	uint32_t	tx_stat_gt127_lo;
3048255736Sdavidch	uint32_t	tx_stat_gt127_hi;
3049255736Sdavidch	uint32_t	tx_stat_gt255_lo;
3050255736Sdavidch	uint32_t	tx_stat_gt255_hi;
3051255736Sdavidch	uint32_t	tx_stat_gt511_lo;
3052255736Sdavidch	uint32_t	tx_stat_gt511_hi;
3053255736Sdavidch	uint32_t	tx_stat_gt1023_lo;
3054255736Sdavidch	uint32_t	tx_stat_gt1023_hi;
3055255736Sdavidch	uint32_t	tx_stat_gt1518_lo;
3056255736Sdavidch	uint32_t	tx_stat_gt1518_hi;
3057255736Sdavidch	uint32_t	tx_stat_gt2047_lo;
3058255736Sdavidch	uint32_t	tx_stat_gt2047_hi;
3059255736Sdavidch	uint32_t	tx_stat_gt4095_lo;
3060255736Sdavidch	uint32_t	tx_stat_gt4095_hi;
3061255736Sdavidch	uint32_t	tx_stat_gt9216_lo;
3062255736Sdavidch	uint32_t	tx_stat_gt9216_hi;
3063255736Sdavidch	uint32_t	tx_stat_gt16383_lo;
3064255736Sdavidch	uint32_t	tx_stat_gt16383_hi;
3065255736Sdavidch	uint32_t	tx_stat_gtmax_lo;
3066255736Sdavidch	uint32_t	tx_stat_gtmax_hi;
3067255736Sdavidch	uint32_t	tx_stat_gtufl_lo;
3068255736Sdavidch	uint32_t	tx_stat_gtufl_hi;
3069255736Sdavidch	uint32_t	tx_stat_gterr_lo;
3070255736Sdavidch	uint32_t	tx_stat_gterr_hi;
3071255736Sdavidch	uint32_t	tx_stat_gtbyt_lo;
3072255736Sdavidch	uint32_t	tx_stat_gtbyt_hi;
3073255736Sdavidch
3074255736Sdavidch	uint32_t	rx_stat_gr64_lo;
3075255736Sdavidch	uint32_t	rx_stat_gr64_hi;
3076255736Sdavidch	uint32_t	rx_stat_gr127_lo;
3077255736Sdavidch	uint32_t	rx_stat_gr127_hi;
3078255736Sdavidch	uint32_t	rx_stat_gr255_lo;
3079255736Sdavidch	uint32_t	rx_stat_gr255_hi;
3080255736Sdavidch	uint32_t	rx_stat_gr511_lo;
3081255736Sdavidch	uint32_t	rx_stat_gr511_hi;
3082255736Sdavidch	uint32_t	rx_stat_gr1023_lo;
3083255736Sdavidch	uint32_t	rx_stat_gr1023_hi;
3084255736Sdavidch	uint32_t	rx_stat_gr1518_lo;
3085255736Sdavidch	uint32_t	rx_stat_gr1518_hi;
3086255736Sdavidch	uint32_t	rx_stat_gr2047_lo;
3087255736Sdavidch	uint32_t	rx_stat_gr2047_hi;
3088255736Sdavidch	uint32_t	rx_stat_gr4095_lo;
3089255736Sdavidch	uint32_t	rx_stat_gr4095_hi;
3090255736Sdavidch	uint32_t	rx_stat_gr9216_lo;
3091255736Sdavidch	uint32_t	rx_stat_gr9216_hi;
3092255736Sdavidch	uint32_t	rx_stat_gr16383_lo;
3093255736Sdavidch	uint32_t	rx_stat_gr16383_hi;
3094255736Sdavidch	uint32_t	rx_stat_grmax_lo;
3095255736Sdavidch	uint32_t	rx_stat_grmax_hi;
3096255736Sdavidch	uint32_t	rx_stat_grpkt_lo;
3097255736Sdavidch	uint32_t	rx_stat_grpkt_hi;
3098255736Sdavidch	uint32_t	rx_stat_grfcs_lo;
3099255736Sdavidch	uint32_t	rx_stat_grfcs_hi;
3100255736Sdavidch	uint32_t	rx_stat_gruca_lo;
3101255736Sdavidch	uint32_t	rx_stat_gruca_hi;
3102255736Sdavidch	uint32_t	rx_stat_grmca_lo;
3103255736Sdavidch	uint32_t	rx_stat_grmca_hi;
3104255736Sdavidch	uint32_t	rx_stat_grbca_lo;
3105255736Sdavidch	uint32_t	rx_stat_grbca_hi;
3106255736Sdavidch	uint32_t	rx_stat_grxpf_lo; /* grpf */
3107255736Sdavidch	uint32_t	rx_stat_grxpf_hi; /* grpf */
3108255736Sdavidch	uint32_t	rx_stat_grpp_lo;
3109255736Sdavidch	uint32_t	rx_stat_grpp_hi;
3110255736Sdavidch	uint32_t	rx_stat_grxuo_lo; /* gruo */
3111255736Sdavidch	uint32_t	rx_stat_grxuo_hi; /* gruo */
3112255736Sdavidch	uint32_t	rx_stat_grjbr_lo;
3113255736Sdavidch	uint32_t	rx_stat_grjbr_hi;
3114255736Sdavidch	uint32_t	rx_stat_grovr_lo;
3115255736Sdavidch	uint32_t	rx_stat_grovr_hi;
3116255736Sdavidch	uint32_t	rx_stat_grxcf_lo; /* grcf */
3117255736Sdavidch	uint32_t	rx_stat_grxcf_hi; /* grcf */
3118255736Sdavidch	uint32_t	rx_stat_grflr_lo;
3119255736Sdavidch	uint32_t	rx_stat_grflr_hi;
3120255736Sdavidch	uint32_t	rx_stat_grpok_lo;
3121255736Sdavidch	uint32_t	rx_stat_grpok_hi;
3122255736Sdavidch	uint32_t	rx_stat_grmeg_lo;
3123255736Sdavidch	uint32_t	rx_stat_grmeg_hi;
3124255736Sdavidch	uint32_t	rx_stat_grmeb_lo;
3125255736Sdavidch	uint32_t	rx_stat_grmeb_hi;
3126255736Sdavidch	uint32_t	rx_stat_grbyt_lo;
3127255736Sdavidch	uint32_t	rx_stat_grbyt_hi;
3128255736Sdavidch	uint32_t	rx_stat_grund_lo;
3129255736Sdavidch	uint32_t	rx_stat_grund_hi;
3130255736Sdavidch	uint32_t	rx_stat_grfrg_lo;
3131255736Sdavidch	uint32_t	rx_stat_grfrg_hi;
3132255736Sdavidch	uint32_t	rx_stat_grerb_lo; /* grerrbyt */
3133255736Sdavidch	uint32_t	rx_stat_grerb_hi; /* grerrbyt */
3134255736Sdavidch	uint32_t	rx_stat_grfre_lo; /* grfrerr */
3135255736Sdavidch	uint32_t	rx_stat_grfre_hi; /* grfrerr */
3136255736Sdavidch	uint32_t	rx_stat_gripj_lo;
3137255736Sdavidch	uint32_t	rx_stat_gripj_hi;
3138255736Sdavidch};
3139255736Sdavidch
3140255736Sdavidchstruct mstat_stats {
3141255736Sdavidch	struct {
3142255736Sdavidch		/* OTE MSTAT on E3 has a bug where this register's contents are
3143255736Sdavidch		 * actually tx_gtxpok + tx_gtxpf + (possibly)tx_gtxpp
3144255736Sdavidch		 */
3145255736Sdavidch		uint32_t tx_gtxpok_lo;
3146255736Sdavidch		uint32_t tx_gtxpok_hi;
3147255736Sdavidch		uint32_t tx_gtxpf_lo;
3148255736Sdavidch		uint32_t tx_gtxpf_hi;
3149255736Sdavidch		uint32_t tx_gtxpp_lo;
3150255736Sdavidch		uint32_t tx_gtxpp_hi;
3151255736Sdavidch		uint32_t tx_gtfcs_lo;
3152255736Sdavidch		uint32_t tx_gtfcs_hi;
3153255736Sdavidch		uint32_t tx_gtuca_lo;
3154255736Sdavidch		uint32_t tx_gtuca_hi;
3155255736Sdavidch		uint32_t tx_gtmca_lo;
3156255736Sdavidch		uint32_t tx_gtmca_hi;
3157255736Sdavidch		uint32_t tx_gtgca_lo;
3158255736Sdavidch		uint32_t tx_gtgca_hi;
3159255736Sdavidch		uint32_t tx_gtpkt_lo;
3160255736Sdavidch		uint32_t tx_gtpkt_hi;
3161255736Sdavidch		uint32_t tx_gt64_lo;
3162255736Sdavidch		uint32_t tx_gt64_hi;
3163255736Sdavidch		uint32_t tx_gt127_lo;
3164255736Sdavidch		uint32_t tx_gt127_hi;
3165255736Sdavidch		uint32_t tx_gt255_lo;
3166255736Sdavidch		uint32_t tx_gt255_hi;
3167255736Sdavidch		uint32_t tx_gt511_lo;
3168255736Sdavidch		uint32_t tx_gt511_hi;
3169255736Sdavidch		uint32_t tx_gt1023_lo;
3170255736Sdavidch		uint32_t tx_gt1023_hi;
3171255736Sdavidch		uint32_t tx_gt1518_lo;
3172255736Sdavidch		uint32_t tx_gt1518_hi;
3173255736Sdavidch		uint32_t tx_gt2047_lo;
3174255736Sdavidch		uint32_t tx_gt2047_hi;
3175255736Sdavidch		uint32_t tx_gt4095_lo;
3176255736Sdavidch		uint32_t tx_gt4095_hi;
3177255736Sdavidch		uint32_t tx_gt9216_lo;
3178255736Sdavidch		uint32_t tx_gt9216_hi;
3179255736Sdavidch		uint32_t tx_gt16383_lo;
3180255736Sdavidch		uint32_t tx_gt16383_hi;
3181255736Sdavidch		uint32_t tx_gtufl_lo;
3182255736Sdavidch		uint32_t tx_gtufl_hi;
3183255736Sdavidch		uint32_t tx_gterr_lo;
3184255736Sdavidch		uint32_t tx_gterr_hi;
3185255736Sdavidch		uint32_t tx_gtbyt_lo;
3186255736Sdavidch		uint32_t tx_gtbyt_hi;
3187255736Sdavidch		uint32_t tx_collisions_lo;
3188255736Sdavidch		uint32_t tx_collisions_hi;
3189255736Sdavidch		uint32_t tx_singlecollision_lo;
3190255736Sdavidch		uint32_t tx_singlecollision_hi;
3191255736Sdavidch		uint32_t tx_multiplecollisions_lo;
3192255736Sdavidch		uint32_t tx_multiplecollisions_hi;
3193255736Sdavidch		uint32_t tx_deferred_lo;
3194255736Sdavidch		uint32_t tx_deferred_hi;
3195255736Sdavidch		uint32_t tx_excessivecollisions_lo;
3196255736Sdavidch		uint32_t tx_excessivecollisions_hi;
3197255736Sdavidch		uint32_t tx_latecollisions_lo;
3198255736Sdavidch		uint32_t tx_latecollisions_hi;
3199255736Sdavidch	} stats_tx;
3200255736Sdavidch
3201255736Sdavidch	struct {
3202255736Sdavidch		uint32_t rx_gr64_lo;
3203255736Sdavidch		uint32_t rx_gr64_hi;
3204255736Sdavidch		uint32_t rx_gr127_lo;
3205255736Sdavidch		uint32_t rx_gr127_hi;
3206255736Sdavidch		uint32_t rx_gr255_lo;
3207255736Sdavidch		uint32_t rx_gr255_hi;
3208255736Sdavidch		uint32_t rx_gr511_lo;
3209255736Sdavidch		uint32_t rx_gr511_hi;
3210255736Sdavidch		uint32_t rx_gr1023_lo;
3211255736Sdavidch		uint32_t rx_gr1023_hi;
3212255736Sdavidch		uint32_t rx_gr1518_lo;
3213255736Sdavidch		uint32_t rx_gr1518_hi;
3214255736Sdavidch		uint32_t rx_gr2047_lo;
3215255736Sdavidch		uint32_t rx_gr2047_hi;
3216255736Sdavidch		uint32_t rx_gr4095_lo;
3217255736Sdavidch		uint32_t rx_gr4095_hi;
3218255736Sdavidch		uint32_t rx_gr9216_lo;
3219255736Sdavidch		uint32_t rx_gr9216_hi;
3220255736Sdavidch		uint32_t rx_gr16383_lo;
3221255736Sdavidch		uint32_t rx_gr16383_hi;
3222255736Sdavidch		uint32_t rx_grpkt_lo;
3223255736Sdavidch		uint32_t rx_grpkt_hi;
3224255736Sdavidch		uint32_t rx_grfcs_lo;
3225255736Sdavidch		uint32_t rx_grfcs_hi;
3226255736Sdavidch		uint32_t rx_gruca_lo;
3227255736Sdavidch		uint32_t rx_gruca_hi;
3228255736Sdavidch		uint32_t rx_grmca_lo;
3229255736Sdavidch		uint32_t rx_grmca_hi;
3230255736Sdavidch		uint32_t rx_grbca_lo;
3231255736Sdavidch		uint32_t rx_grbca_hi;
3232255736Sdavidch		uint32_t rx_grxpf_lo;
3233255736Sdavidch		uint32_t rx_grxpf_hi;
3234255736Sdavidch		uint32_t rx_grxpp_lo;
3235255736Sdavidch		uint32_t rx_grxpp_hi;
3236255736Sdavidch		uint32_t rx_grxuo_lo;
3237255736Sdavidch		uint32_t rx_grxuo_hi;
3238255736Sdavidch		uint32_t rx_grovr_lo;
3239255736Sdavidch		uint32_t rx_grovr_hi;
3240255736Sdavidch		uint32_t rx_grxcf_lo;
3241255736Sdavidch		uint32_t rx_grxcf_hi;
3242255736Sdavidch		uint32_t rx_grflr_lo;
3243255736Sdavidch		uint32_t rx_grflr_hi;
3244255736Sdavidch		uint32_t rx_grpok_lo;
3245255736Sdavidch		uint32_t rx_grpok_hi;
3246255736Sdavidch		uint32_t rx_grbyt_lo;
3247255736Sdavidch		uint32_t rx_grbyt_hi;
3248255736Sdavidch		uint32_t rx_grund_lo;
3249255736Sdavidch		uint32_t rx_grund_hi;
3250255736Sdavidch		uint32_t rx_grfrg_lo;
3251255736Sdavidch		uint32_t rx_grfrg_hi;
3252255736Sdavidch		uint32_t rx_grerb_lo;
3253255736Sdavidch		uint32_t rx_grerb_hi;
3254255736Sdavidch		uint32_t rx_grfre_lo;
3255255736Sdavidch		uint32_t rx_grfre_hi;
3256255736Sdavidch
3257255736Sdavidch		uint32_t rx_alignmenterrors_lo;
3258255736Sdavidch		uint32_t rx_alignmenterrors_hi;
3259255736Sdavidch		uint32_t rx_falsecarrier_lo;
3260255736Sdavidch		uint32_t rx_falsecarrier_hi;
3261255736Sdavidch		uint32_t rx_llfcmsgcnt_lo;
3262255736Sdavidch		uint32_t rx_llfcmsgcnt_hi;
3263255736Sdavidch	} stats_rx;
3264255736Sdavidch};
3265255736Sdavidch
3266255736Sdavidchunion mac_stats {
3267255736Sdavidch	struct emac_stats	emac_stats;
3268255736Sdavidch	struct bmac1_stats	bmac1_stats;
3269255736Sdavidch	struct bmac2_stats	bmac2_stats;
3270255736Sdavidch	struct mstat_stats	mstat_stats;
3271255736Sdavidch};
3272255736Sdavidch
3273255736Sdavidch
3274255736Sdavidchstruct mac_stx {
3275255736Sdavidch	/* in_bad_octets */
3276255736Sdavidch	uint32_t     rx_stat_ifhcinbadoctets_hi;
3277255736Sdavidch	uint32_t     rx_stat_ifhcinbadoctets_lo;
3278255736Sdavidch
3279255736Sdavidch	/* out_bad_octets */
3280255736Sdavidch	uint32_t     tx_stat_ifhcoutbadoctets_hi;
3281255736Sdavidch	uint32_t     tx_stat_ifhcoutbadoctets_lo;
3282255736Sdavidch
3283255736Sdavidch	/* crc_receive_errors */
3284255736Sdavidch	uint32_t     rx_stat_dot3statsfcserrors_hi;
3285255736Sdavidch	uint32_t     rx_stat_dot3statsfcserrors_lo;
3286255736Sdavidch	/* alignment_errors */
3287255736Sdavidch	uint32_t     rx_stat_dot3statsalignmenterrors_hi;
3288255736Sdavidch	uint32_t     rx_stat_dot3statsalignmenterrors_lo;
3289255736Sdavidch	/* carrier_sense_errors */
3290255736Sdavidch	uint32_t     rx_stat_dot3statscarriersenseerrors_hi;
3291255736Sdavidch	uint32_t     rx_stat_dot3statscarriersenseerrors_lo;
3292255736Sdavidch	/* false_carrier_detections */
3293255736Sdavidch	uint32_t     rx_stat_falsecarriererrors_hi;
3294255736Sdavidch	uint32_t     rx_stat_falsecarriererrors_lo;
3295255736Sdavidch
3296255736Sdavidch	/* runt_packets_received */
3297255736Sdavidch	uint32_t     rx_stat_etherstatsundersizepkts_hi;
3298255736Sdavidch	uint32_t     rx_stat_etherstatsundersizepkts_lo;
3299255736Sdavidch	/* jabber_packets_received */
3300255736Sdavidch	uint32_t     rx_stat_dot3statsframestoolong_hi;
3301255736Sdavidch	uint32_t     rx_stat_dot3statsframestoolong_lo;
3302255736Sdavidch
3303255736Sdavidch	/* error_runt_packets_received */
3304255736Sdavidch	uint32_t     rx_stat_etherstatsfragments_hi;
3305255736Sdavidch	uint32_t     rx_stat_etherstatsfragments_lo;
3306255736Sdavidch	/* error_jabber_packets_received */
3307255736Sdavidch	uint32_t     rx_stat_etherstatsjabbers_hi;
3308255736Sdavidch	uint32_t     rx_stat_etherstatsjabbers_lo;
3309255736Sdavidch
3310255736Sdavidch	/* control_frames_received */
3311255736Sdavidch	uint32_t     rx_stat_maccontrolframesreceived_hi;
3312255736Sdavidch	uint32_t     rx_stat_maccontrolframesreceived_lo;
3313255736Sdavidch	uint32_t     rx_stat_mac_xpf_hi;
3314255736Sdavidch	uint32_t     rx_stat_mac_xpf_lo;
3315255736Sdavidch	uint32_t     rx_stat_mac_xcf_hi;
3316255736Sdavidch	uint32_t     rx_stat_mac_xcf_lo;
3317255736Sdavidch
3318255736Sdavidch	/* xoff_state_entered */
3319255736Sdavidch	uint32_t     rx_stat_xoffstateentered_hi;
3320255736Sdavidch	uint32_t     rx_stat_xoffstateentered_lo;
3321255736Sdavidch	/* pause_xon_frames_received */
3322255736Sdavidch	uint32_t     rx_stat_xonpauseframesreceived_hi;
3323255736Sdavidch	uint32_t     rx_stat_xonpauseframesreceived_lo;
3324255736Sdavidch	/* pause_xoff_frames_received */
3325255736Sdavidch	uint32_t     rx_stat_xoffpauseframesreceived_hi;
3326255736Sdavidch	uint32_t     rx_stat_xoffpauseframesreceived_lo;
3327255736Sdavidch	/* pause_xon_frames_transmitted */
3328255736Sdavidch	uint32_t     tx_stat_outxonsent_hi;
3329255736Sdavidch	uint32_t     tx_stat_outxonsent_lo;
3330255736Sdavidch	/* pause_xoff_frames_transmitted */
3331255736Sdavidch	uint32_t     tx_stat_outxoffsent_hi;
3332255736Sdavidch	uint32_t     tx_stat_outxoffsent_lo;
3333255736Sdavidch	/* flow_control_done */
3334255736Sdavidch	uint32_t     tx_stat_flowcontroldone_hi;
3335255736Sdavidch	uint32_t     tx_stat_flowcontroldone_lo;
3336255736Sdavidch
3337255736Sdavidch	/* ether_stats_collisions */
3338255736Sdavidch	uint32_t     tx_stat_etherstatscollisions_hi;
3339255736Sdavidch	uint32_t     tx_stat_etherstatscollisions_lo;
3340255736Sdavidch	/* single_collision_transmit_frames */
3341255736Sdavidch	uint32_t     tx_stat_dot3statssinglecollisionframes_hi;
3342255736Sdavidch	uint32_t     tx_stat_dot3statssinglecollisionframes_lo;
3343255736Sdavidch	/* multiple_collision_transmit_frames */
3344255736Sdavidch	uint32_t     tx_stat_dot3statsmultiplecollisionframes_hi;
3345255736Sdavidch	uint32_t     tx_stat_dot3statsmultiplecollisionframes_lo;
3346255736Sdavidch	/* deferred_transmissions */
3347255736Sdavidch	uint32_t     tx_stat_dot3statsdeferredtransmissions_hi;
3348255736Sdavidch	uint32_t     tx_stat_dot3statsdeferredtransmissions_lo;
3349255736Sdavidch	/* excessive_collision_frames */
3350255736Sdavidch	uint32_t     tx_stat_dot3statsexcessivecollisions_hi;
3351255736Sdavidch	uint32_t     tx_stat_dot3statsexcessivecollisions_lo;
3352255736Sdavidch	/* late_collision_frames */
3353255736Sdavidch	uint32_t     tx_stat_dot3statslatecollisions_hi;
3354255736Sdavidch	uint32_t     tx_stat_dot3statslatecollisions_lo;
3355255736Sdavidch
3356255736Sdavidch	/* frames_transmitted_64_bytes */
3357255736Sdavidch	uint32_t     tx_stat_etherstatspkts64octets_hi;
3358255736Sdavidch	uint32_t     tx_stat_etherstatspkts64octets_lo;
3359255736Sdavidch	/* frames_transmitted_65_127_bytes */
3360255736Sdavidch	uint32_t     tx_stat_etherstatspkts65octetsto127octets_hi;
3361255736Sdavidch	uint32_t     tx_stat_etherstatspkts65octetsto127octets_lo;
3362255736Sdavidch	/* frames_transmitted_128_255_bytes */
3363255736Sdavidch	uint32_t     tx_stat_etherstatspkts128octetsto255octets_hi;
3364255736Sdavidch	uint32_t     tx_stat_etherstatspkts128octetsto255octets_lo;
3365255736Sdavidch	/* frames_transmitted_256_511_bytes */
3366255736Sdavidch	uint32_t     tx_stat_etherstatspkts256octetsto511octets_hi;
3367255736Sdavidch	uint32_t     tx_stat_etherstatspkts256octetsto511octets_lo;
3368255736Sdavidch	/* frames_transmitted_512_1023_bytes */
3369255736Sdavidch	uint32_t     tx_stat_etherstatspkts512octetsto1023octets_hi;
3370255736Sdavidch	uint32_t     tx_stat_etherstatspkts512octetsto1023octets_lo;
3371255736Sdavidch	/* frames_transmitted_1024_1522_bytes */
3372255736Sdavidch	uint32_t     tx_stat_etherstatspkts1024octetsto1522octets_hi;
3373255736Sdavidch	uint32_t     tx_stat_etherstatspkts1024octetsto1522octets_lo;
3374255736Sdavidch	/* frames_transmitted_1523_9022_bytes */
3375255736Sdavidch	uint32_t     tx_stat_etherstatspktsover1522octets_hi;
3376255736Sdavidch	uint32_t     tx_stat_etherstatspktsover1522octets_lo;
3377255736Sdavidch	uint32_t     tx_stat_mac_2047_hi;
3378255736Sdavidch	uint32_t     tx_stat_mac_2047_lo;
3379255736Sdavidch	uint32_t     tx_stat_mac_4095_hi;
3380255736Sdavidch	uint32_t     tx_stat_mac_4095_lo;
3381255736Sdavidch	uint32_t     tx_stat_mac_9216_hi;
3382255736Sdavidch	uint32_t     tx_stat_mac_9216_lo;
3383255736Sdavidch	uint32_t     tx_stat_mac_16383_hi;
3384255736Sdavidch	uint32_t     tx_stat_mac_16383_lo;
3385255736Sdavidch
3386255736Sdavidch	/* internal_mac_transmit_errors */
3387255736Sdavidch	uint32_t     tx_stat_dot3statsinternalmactransmiterrors_hi;
3388255736Sdavidch	uint32_t     tx_stat_dot3statsinternalmactransmiterrors_lo;
3389255736Sdavidch
3390255736Sdavidch	/* if_out_discards */
3391255736Sdavidch	uint32_t     tx_stat_mac_ufl_hi;
3392255736Sdavidch	uint32_t     tx_stat_mac_ufl_lo;
3393255736Sdavidch};
3394255736Sdavidch
3395255736Sdavidch
3396255736Sdavidch#define MAC_STX_IDX_MAX                     2
3397255736Sdavidch
3398255736Sdavidchstruct host_port_stats {
3399255736Sdavidch	uint32_t            host_port_stats_counter;
3400255736Sdavidch
3401255736Sdavidch	struct mac_stx mac_stx[MAC_STX_IDX_MAX];
3402255736Sdavidch
3403255736Sdavidch	uint32_t            brb_drop_hi;
3404255736Sdavidch	uint32_t            brb_drop_lo;
3405255736Sdavidch
3406255736Sdavidch	uint32_t            not_used; /* obsolete as of MFW 7.2.1 */
3407255736Sdavidch
3408255736Sdavidch	uint32_t            pfc_frames_tx_hi;
3409255736Sdavidch	uint32_t            pfc_frames_tx_lo;
3410255736Sdavidch	uint32_t            pfc_frames_rx_hi;
3411255736Sdavidch	uint32_t            pfc_frames_rx_lo;
3412255736Sdavidch
3413255736Sdavidch	uint32_t            eee_lpi_count_hi;
3414255736Sdavidch	uint32_t            eee_lpi_count_lo;
3415255736Sdavidch};
3416255736Sdavidch
3417255736Sdavidch
3418255736Sdavidchstruct host_func_stats {
3419255736Sdavidch	uint32_t     host_func_stats_start;
3420255736Sdavidch
3421255736Sdavidch	uint32_t     total_bytes_received_hi;
3422255736Sdavidch	uint32_t     total_bytes_received_lo;
3423255736Sdavidch
3424255736Sdavidch	uint32_t     total_bytes_transmitted_hi;
3425255736Sdavidch	uint32_t     total_bytes_transmitted_lo;
3426255736Sdavidch
3427255736Sdavidch	uint32_t     total_unicast_packets_received_hi;
3428255736Sdavidch	uint32_t     total_unicast_packets_received_lo;
3429255736Sdavidch
3430255736Sdavidch	uint32_t     total_multicast_packets_received_hi;
3431255736Sdavidch	uint32_t     total_multicast_packets_received_lo;
3432255736Sdavidch
3433255736Sdavidch	uint32_t     total_broadcast_packets_received_hi;
3434255736Sdavidch	uint32_t     total_broadcast_packets_received_lo;
3435255736Sdavidch
3436255736Sdavidch	uint32_t     total_unicast_packets_transmitted_hi;
3437255736Sdavidch	uint32_t     total_unicast_packets_transmitted_lo;
3438255736Sdavidch
3439255736Sdavidch	uint32_t     total_multicast_packets_transmitted_hi;
3440255736Sdavidch	uint32_t     total_multicast_packets_transmitted_lo;
3441255736Sdavidch
3442255736Sdavidch	uint32_t     total_broadcast_packets_transmitted_hi;
3443255736Sdavidch	uint32_t     total_broadcast_packets_transmitted_lo;
3444255736Sdavidch
3445255736Sdavidch	uint32_t     valid_bytes_received_hi;
3446255736Sdavidch	uint32_t     valid_bytes_received_lo;
3447255736Sdavidch
3448255736Sdavidch	uint32_t     host_func_stats_end;
3449255736Sdavidch};
3450255736Sdavidch
3451255736Sdavidch/* VIC definitions */
3452255736Sdavidch#define VICSTATST_UIF_INDEX 2
3453255736Sdavidch
3454255736Sdavidch/*
3455255736Sdavidch * stats collected for afex.
3456255736Sdavidch * NOTE: structure is exactly as expected to be received by the switch.
3457255736Sdavidch *       order must remain exactly as is unless protocol changes !
3458255736Sdavidch */
3459255736Sdavidchstruct afex_stats {
3460255736Sdavidch	uint32_t tx_unicast_frames_hi;
3461255736Sdavidch	uint32_t tx_unicast_frames_lo;
3462255736Sdavidch	uint32_t tx_unicast_bytes_hi;
3463255736Sdavidch	uint32_t tx_unicast_bytes_lo;
3464255736Sdavidch	uint32_t tx_multicast_frames_hi;
3465255736Sdavidch	uint32_t tx_multicast_frames_lo;
3466255736Sdavidch	uint32_t tx_multicast_bytes_hi;
3467255736Sdavidch	uint32_t tx_multicast_bytes_lo;
3468255736Sdavidch	uint32_t tx_broadcast_frames_hi;
3469255736Sdavidch	uint32_t tx_broadcast_frames_lo;
3470255736Sdavidch	uint32_t tx_broadcast_bytes_hi;
3471255736Sdavidch	uint32_t tx_broadcast_bytes_lo;
3472255736Sdavidch	uint32_t tx_frames_discarded_hi;
3473255736Sdavidch	uint32_t tx_frames_discarded_lo;
3474255736Sdavidch	uint32_t tx_frames_dropped_hi;
3475255736Sdavidch	uint32_t tx_frames_dropped_lo;
3476255736Sdavidch
3477255736Sdavidch	uint32_t rx_unicast_frames_hi;
3478255736Sdavidch	uint32_t rx_unicast_frames_lo;
3479255736Sdavidch	uint32_t rx_unicast_bytes_hi;
3480255736Sdavidch	uint32_t rx_unicast_bytes_lo;
3481255736Sdavidch	uint32_t rx_multicast_frames_hi;
3482255736Sdavidch	uint32_t rx_multicast_frames_lo;
3483255736Sdavidch	uint32_t rx_multicast_bytes_hi;
3484255736Sdavidch	uint32_t rx_multicast_bytes_lo;
3485255736Sdavidch	uint32_t rx_broadcast_frames_hi;
3486255736Sdavidch	uint32_t rx_broadcast_frames_lo;
3487255736Sdavidch	uint32_t rx_broadcast_bytes_hi;
3488255736Sdavidch	uint32_t rx_broadcast_bytes_lo;
3489255736Sdavidch	uint32_t rx_frames_discarded_hi;
3490255736Sdavidch	uint32_t rx_frames_discarded_lo;
3491255736Sdavidch	uint32_t rx_frames_dropped_hi;
3492255736Sdavidch	uint32_t rx_frames_dropped_lo;
3493255736Sdavidch};
3494255736Sdavidch
3495255736Sdavidch/* To maintain backward compatibility between FW and drivers, new elements */
3496255736Sdavidch/* should be added to the end of the structure. */
3497255736Sdavidch
3498255736Sdavidch/* Per  Port Statistics    */
3499255736Sdavidchstruct port_info {
3500255736Sdavidch	uint32_t size; /* size of this structure (i.e. sizeof(port_info))  */
3501255736Sdavidch	uint32_t enabled;      /* 0 =Disabled, 1= Enabled */
3502255736Sdavidch	uint32_t link_speed;   /* multiplier of 100Mb */
3503255736Sdavidch	uint32_t wol_support;  /* WoL Support (i.e. Non-Zero if WOL supported ) */
3504255736Sdavidch	uint32_t flow_control; /* 802.3X Flow Ctrl. 0=off 1=RX 2=TX 3=RX&TX.*/
3505255736Sdavidch	uint32_t flex10;     /* Flex10 mode enabled. non zero = yes */
3506255736Sdavidch	uint32_t rx_drops;  /* RX Discards. Counters roll over, never reset */
3507255736Sdavidch	uint32_t rx_errors; /* RX Errors. Physical Port Stats L95, All PFs and NC-SI.
3508255736Sdavidch				   This is flagged by Consumer as an error. */
3509255736Sdavidch	uint32_t rx_uncast_lo;   /* RX Unicast Packets. Free running counters: */
3510255736Sdavidch	uint32_t rx_uncast_hi;   /* RX Unicast Packets. Free running counters: */
3511255736Sdavidch	uint32_t rx_mcast_lo;    /* RX Multicast Packets  */
3512255736Sdavidch	uint32_t rx_mcast_hi;    /* RX Multicast Packets  */
3513255736Sdavidch	uint32_t rx_bcast_lo;    /* RX Broadcast Packets  */
3514255736Sdavidch	uint32_t rx_bcast_hi;    /* RX Broadcast Packets  */
3515255736Sdavidch	uint32_t tx_uncast_lo;   /* TX Unicast Packets   */
3516255736Sdavidch	uint32_t tx_uncast_hi;   /* TX Unicast Packets   */
3517255736Sdavidch	uint32_t tx_mcast_lo;    /* TX Multicast Packets  */
3518255736Sdavidch	uint32_t tx_mcast_hi;    /* TX Multicast Packets  */
3519255736Sdavidch	uint32_t tx_bcast_lo;    /* TX Broadcast Packets  */
3520255736Sdavidch	uint32_t tx_bcast_hi;    /* TX Broadcast Packets  */
3521255736Sdavidch	uint32_t tx_errors;      /* TX Errors              */
3522255736Sdavidch	uint32_t tx_discards;    /* TX Discards          */
3523255736Sdavidch	uint32_t rx_frames_lo;   /* RX Frames received  */
3524255736Sdavidch	uint32_t rx_frames_hi;   /* RX Frames received  */
3525255736Sdavidch	uint32_t rx_bytes_lo;    /* RX Bytes received    */
3526255736Sdavidch	uint32_t rx_bytes_hi;    /* RX Bytes received    */
3527255736Sdavidch	uint32_t tx_frames_lo;   /* TX Frames sent      */
3528255736Sdavidch	uint32_t tx_frames_hi;   /* TX Frames sent      */
3529255736Sdavidch	uint32_t tx_bytes_lo;    /* TX Bytes sent        */
3530255736Sdavidch	uint32_t tx_bytes_hi;    /* TX Bytes sent        */
3531255736Sdavidch	uint32_t link_status;  /* Port P Link Status. 1:0 bit for port enabled.
3532255736Sdavidch				1:1 bit for link good,
3533255736Sdavidch				2:1 Set if link changed between last poll. */
3534255736Sdavidch	uint32_t tx_pfc_frames_lo;   /* PFC Frames sent.    */
3535255736Sdavidch	uint32_t tx_pfc_frames_hi;   /* PFC Frames sent.    */
3536255736Sdavidch	uint32_t rx_pfc_frames_lo;   /* PFC Frames Received. */
3537255736Sdavidch	uint32_t rx_pfc_frames_hi;   /* PFC Frames Received. */
3538255736Sdavidch};
3539255736Sdavidch
3540255736Sdavidch
3541255736Sdavidch#define BCM_5710_FW_MAJOR_VERSION			7
3542296071Sdavidcs#define BCM_5710_FW_MINOR_VERSION			13
3543296071Sdavidcs#define BCM_5710_FW_REVISION_VERSION		1
3544255736Sdavidch#define BCM_5710_FW_ENGINEERING_VERSION		0
3545255736Sdavidch#define BCM_5710_FW_COMPILE_FLAGS			1
3546255736Sdavidch
3547255736Sdavidch
3548255736Sdavidch/*
3549255736Sdavidch * attention bits $$KEEP_ENDIANNESS$$
3550255736Sdavidch */
3551255736Sdavidchstruct atten_sp_status_block
3552255736Sdavidch{
3553255736Sdavidch	uint32_t attn_bits /* 16 bit of attention signal lines */;
3554255736Sdavidch	uint32_t attn_bits_ack /* 16 bit of attention signal ack */;
3555255736Sdavidch	uint8_t status_block_id /* status block id */;
3556255736Sdavidch	uint8_t reserved0 /* resreved for padding */;
3557255736Sdavidch	uint16_t attn_bits_index /* attention bits running index */;
3558255736Sdavidch	uint32_t reserved1 /* resreved for padding */;
3559255736Sdavidch};
3560255736Sdavidch
3561255736Sdavidch
3562255736Sdavidch/*
3563255736Sdavidch * The eth aggregative context of Cstorm
3564255736Sdavidch */
3565255736Sdavidchstruct cstorm_eth_ag_context
3566255736Sdavidch{
3567255736Sdavidch	uint32_t __reserved0[10];
3568255736Sdavidch};
3569255736Sdavidch
3570255736Sdavidch
3571255736Sdavidch/*
3572296071Sdavidcs * The iscsi aggregative context of Cstorm
3573296071Sdavidcs */
3574296071Sdavidcsstruct cstorm_iscsi_ag_context
3575296071Sdavidcs{
3576296071Sdavidcs	uint32_t agg_vars1;
3577296071Sdavidcs		#define CSTORM_ISCSI_AG_CONTEXT_STATE                                                (0xFF<<0) /* BitField agg_vars1Various aggregative variables	The state of the connection */
3578296071Sdavidcs		#define CSTORM_ISCSI_AG_CONTEXT_STATE_SHIFT                                          0
3579296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0                                      (0x1<<8) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
3580296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                8
3581296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1                                      (0x1<<9) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
3582296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                9
3583296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2                                      (0x1<<10) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
3584296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                10
3585296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3                                      (0x1<<11) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
3586296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                11
3587296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_SE_CF_EN                           (0x1<<12) /* BitField agg_vars1Various aggregative variables	ULP Rx SE counter flag enable */
3588296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_SE_CF_EN_SHIFT                     12
3589296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_INV_CF_EN                          (0x1<<13) /* BitField agg_vars1Various aggregative variables	ULP Rx invalidate counter flag enable */
3590296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED_ULP_RX_INV_CF_EN_SHIFT                    13
3591296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF                                            (0x3<<14) /* BitField agg_vars1Various aggregative variables	Aux 4 counter flag */
3592296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF_SHIFT                                      14
3593296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED66                                         (0x3<<16) /* BitField agg_vars1Various aggregative variables	The connection QOS */
3594296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED66_SHIFT                                   16
3595296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_FIN_RECEIVED_CF_EN                                 (0x1<<18) /* BitField agg_vars1Various aggregative variables	Enable decision rule for fin_received_cf */
3596296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_FIN_RECEIVED_CF_EN_SHIFT                           18
3597296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN                                         (0x1<<19) /* BitField agg_vars1Various aggregative variables	Enable decision rule for auxiliary counter flag 1 */
3598296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN_SHIFT                                   19
3599296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX2_CF_EN                                         (0x1<<20) /* BitField agg_vars1Various aggregative variables	Enable decision rule for auxiliary counter flag 2 */
3600296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX2_CF_EN_SHIFT                                   20
3601296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN                                         (0x1<<21) /* BitField agg_vars1Various aggregative variables	Enable decision rule for auxiliary counter flag 3 */
3602296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN_SHIFT                                   21
3603296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF_EN                                         (0x1<<22) /* BitField agg_vars1Various aggregative variables	Enable decision rule for auxiliary counter flag 4 */
3604296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_AUX4_CF_EN_SHIFT                                   22
3605296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_REL_SEQ_RULE                                       (0x7<<23) /* BitField agg_vars1Various aggregative variables	0-NOP, 1-EQ, 2-NEQ, 3-GT, 4-GE, 5-LS, 6-LE */
3606296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_REL_SEQ_RULE_SHIFT                                 23
3607296071Sdavidcs		#define CSTORM_ISCSI_AG_CONTEXT_HQ_PROD_RULE                                         (0x3<<26) /* BitField agg_vars1Various aggregative variables	0-NOP, 1-EQ, 2-NEQ */
3608296071Sdavidcs		#define CSTORM_ISCSI_AG_CONTEXT_HQ_PROD_RULE_SHIFT                                   26
3609296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED52                                         (0x3<<28) /* BitField agg_vars1Various aggregative variables	0-NOP, 1-EQ, 2-NEQ */
3610296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED52_SHIFT                                   28
3611296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED53                                         (0x3<<30) /* BitField agg_vars1Various aggregative variables	0-NOP, 1-EQ, 2-NEQ */
3612296071Sdavidcs		#define __CSTORM_ISCSI_AG_CONTEXT_RESERVED53_SHIFT                                   30
3613296071Sdavidcs#if defined(__BIG_ENDIAN)
3614296071Sdavidcs	uint8_t __aux1_th /* Aux1 threhsold for the decision */;
3615296071Sdavidcs	uint8_t __aux1_val /* Aux1 aggregation value */;
3616296071Sdavidcs	uint16_t __agg_vars2 /* Various aggregative variables*/;
3617296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3618296071Sdavidcs	uint16_t __agg_vars2 /* Various aggregative variables*/;
3619296071Sdavidcs	uint8_t __aux1_val /* Aux1 aggregation value */;
3620296071Sdavidcs	uint8_t __aux1_th /* Aux1 threhsold for the decision */;
3621296071Sdavidcs#endif
3622296071Sdavidcs	uint32_t rel_seq /* The sequence to release */;
3623296071Sdavidcs	uint32_t rel_seq_th /* The threshold for the released sequence */;
3624296071Sdavidcs#if defined(__BIG_ENDIAN)
3625296071Sdavidcs	uint16_t hq_cons /* The HQ Consumer */;
3626296071Sdavidcs	uint16_t hq_prod /* The HQ producer */;
3627296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3628296071Sdavidcs	uint16_t hq_prod /* The HQ producer */;
3629296071Sdavidcs	uint16_t hq_cons /* The HQ Consumer */;
3630296071Sdavidcs#endif
3631296071Sdavidcs#if defined(__BIG_ENDIAN)
3632296071Sdavidcs	uint8_t __reserved62 /* Mask value for the decision algorithm of the general flags */;
3633296071Sdavidcs	uint8_t __reserved61 /* General flags */;
3634296071Sdavidcs	uint8_t __reserved60 /* ORQ consumer updated by the completor */;
3635296071Sdavidcs	uint8_t __reserved59 /* ORQ ULP Rx consumer */;
3636296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3637296071Sdavidcs	uint8_t __reserved59 /* ORQ ULP Rx consumer */;
3638296071Sdavidcs	uint8_t __reserved60 /* ORQ consumer updated by the completor */;
3639296071Sdavidcs	uint8_t __reserved61 /* General flags */;
3640296071Sdavidcs	uint8_t __reserved62 /* Mask value for the decision algorithm of the general flags */;
3641296071Sdavidcs#endif
3642296071Sdavidcs#if defined(__BIG_ENDIAN)
3643296071Sdavidcs	uint16_t __reserved64 /* RQ consumer kept by the completor */;
3644296071Sdavidcs	uint16_t cq_u_prod /* Ustorm producer of CQ */;
3645296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3646296071Sdavidcs	uint16_t cq_u_prod /* Ustorm producer of CQ */;
3647296071Sdavidcs	uint16_t __reserved64 /* RQ consumer kept by the completor */;
3648296071Sdavidcs#endif
3649296071Sdavidcs	uint32_t __cq_u_prod1 /* Ustorm producer of CQ 1 */;
3650296071Sdavidcs#if defined(__BIG_ENDIAN)
3651296071Sdavidcs	uint16_t __agg_vars3 /* Various aggregative variables*/;
3652296071Sdavidcs	uint16_t cq_u_pend /* Ustorm pending completions of CQ */;
3653296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3654296071Sdavidcs	uint16_t cq_u_pend /* Ustorm pending completions of CQ */;
3655296071Sdavidcs	uint16_t __agg_vars3 /* Various aggregative variables*/;
3656296071Sdavidcs#endif
3657296071Sdavidcs#if defined(__BIG_ENDIAN)
3658296071Sdavidcs	uint16_t __aux2_th /* Aux2 threhsold for the decision */;
3659296071Sdavidcs	uint16_t aux2_val /* Aux2 aggregation value */;
3660296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3661296071Sdavidcs	uint16_t aux2_val /* Aux2 aggregation value */;
3662296071Sdavidcs	uint16_t __aux2_th /* Aux2 threhsold for the decision */;
3663296071Sdavidcs#endif
3664296071Sdavidcs};
3665296071Sdavidcs
3666296071Sdavidcs
3667296071Sdavidcs/*
3668296071Sdavidcs * The toe aggregative context of Cstorm
3669296071Sdavidcs */
3670296071Sdavidcsstruct cstorm_toe_ag_context
3671296071Sdavidcs{
3672296071Sdavidcs	uint32_t __agg_vars1 /* Various aggregative variables*/;
3673296071Sdavidcs#if defined(__BIG_ENDIAN)
3674296071Sdavidcs	uint8_t __aux1_th /* Aux1 threhsold for the decision */;
3675296071Sdavidcs	uint8_t __aux1_val /* Aux1 aggregation value */;
3676296071Sdavidcs	uint16_t __agg_vars2 /* Various aggregative variables*/;
3677296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3678296071Sdavidcs	uint16_t __agg_vars2 /* Various aggregative variables*/;
3679296071Sdavidcs	uint8_t __aux1_val /* Aux1 aggregation value */;
3680296071Sdavidcs	uint8_t __aux1_th /* Aux1 threhsold for the decision */;
3681296071Sdavidcs#endif
3682296071Sdavidcs	uint32_t rel_seq /* The sequence to release */;
3683296071Sdavidcs	uint32_t __rel_seq_threshold /* The threshold for the released sequence */;
3684296071Sdavidcs#if defined(__BIG_ENDIAN)
3685296071Sdavidcs	uint16_t __reserved58 /* The HQ Consumer */;
3686296071Sdavidcs	uint16_t bd_prod /* The HQ producer */;
3687296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3688296071Sdavidcs	uint16_t bd_prod /* The HQ producer */;
3689296071Sdavidcs	uint16_t __reserved58 /* The HQ Consumer */;
3690296071Sdavidcs#endif
3691296071Sdavidcs#if defined(__BIG_ENDIAN)
3692296071Sdavidcs	uint8_t __reserved62 /* Mask value for the decision algorithm of the general flags */;
3693296071Sdavidcs	uint8_t __reserved61 /* General flags */;
3694296071Sdavidcs	uint8_t __reserved60 /* ORQ consumer updated by the completor */;
3695296071Sdavidcs	uint8_t __completion_opcode /* ORQ ULP Rx consumer */;
3696296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3697296071Sdavidcs	uint8_t __completion_opcode /* ORQ ULP Rx consumer */;
3698296071Sdavidcs	uint8_t __reserved60 /* ORQ consumer updated by the completor */;
3699296071Sdavidcs	uint8_t __reserved61 /* General flags */;
3700296071Sdavidcs	uint8_t __reserved62 /* Mask value for the decision algorithm of the general flags */;
3701296071Sdavidcs#endif
3702296071Sdavidcs#if defined(__BIG_ENDIAN)
3703296071Sdavidcs	uint16_t __reserved64 /* RQ consumer kept by the completor */;
3704296071Sdavidcs	uint16_t __reserved63 /* RQ consumer updated by the ULP RX */;
3705296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3706296071Sdavidcs	uint16_t __reserved63 /* RQ consumer updated by the ULP RX */;
3707296071Sdavidcs	uint16_t __reserved64 /* RQ consumer kept by the completor */;
3708296071Sdavidcs#endif
3709296071Sdavidcs	uint32_t snd_max /* The ACK sequence number received in the last completed DDP */;
3710296071Sdavidcs#if defined(__BIG_ENDIAN)
3711296071Sdavidcs	uint16_t __agg_vars3 /* Various aggregative variables*/;
3712300050Seadler	uint16_t __reserved67 /* A counter for the number of RQ WQEs with invalidate the USTORM encountered */;
3713296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3714300050Seadler	uint16_t __reserved67 /* A counter for the number of RQ WQEs with invalidate the USTORM encountered */;
3715296071Sdavidcs	uint16_t __agg_vars3 /* Various aggregative variables*/;
3716296071Sdavidcs#endif
3717296071Sdavidcs#if defined(__BIG_ENDIAN)
3718296071Sdavidcs	uint16_t __aux2_th /* Aux2 threhsold for the decision */;
3719296071Sdavidcs	uint16_t __aux2_val /* Aux2 aggregation value */;
3720296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
3721296071Sdavidcs	uint16_t __aux2_val /* Aux2 aggregation value */;
3722296071Sdavidcs	uint16_t __aux2_th /* Aux2 threhsold for the decision */;
3723296071Sdavidcs#endif
3724296071Sdavidcs};
3725296071Sdavidcs
3726296071Sdavidcs
3727296071Sdavidcs/*
3728255736Sdavidch * dmae command structure
3729255736Sdavidch */
3730296071Sdavidcsstruct dmae_cmd
3731255736Sdavidch{
3732255736Sdavidch	uint32_t opcode;
3733296071Sdavidcs		#define DMAE_CMD_SRC                                                                 (0x1<<0) /* BitField opcode	Whether the source is the PCIe or the GRC. 0- The source is the PCIe 1- The source is the GRC. */
3734296071Sdavidcs		#define DMAE_CMD_SRC_SHIFT                                                           0
3735296071Sdavidcs		#define DMAE_CMD_DST                                                                 (0x3<<1) /* BitField opcode	The destination of the DMA can be: 0-None 1-PCIe 2-GRC 3-None  */
3736296071Sdavidcs		#define DMAE_CMD_DST_SHIFT                                                           1
3737296071Sdavidcs		#define DMAE_CMD_C_DST                                                               (0x1<<3) /* BitField opcode	The destination of the completion: 0-PCIe 1-GRC */
3738296071Sdavidcs		#define DMAE_CMD_C_DST_SHIFT                                                         3
3739296071Sdavidcs		#define DMAE_CMD_C_TYPE_ENABLE                                                       (0x1<<4) /* BitField opcode	Whether to write a completion word to the completion destination: 0-Do not write a completion word 1-Write the completion word  */
3740296071Sdavidcs		#define DMAE_CMD_C_TYPE_ENABLE_SHIFT                                                 4
3741296071Sdavidcs		#define DMAE_CMD_C_TYPE_CRC_ENABLE                                                   (0x1<<5) /* BitField opcode	Whether to write a CRC word to the completion destination 0-Do not write a CRC word 1-Write a CRC word  */
3742296071Sdavidcs		#define DMAE_CMD_C_TYPE_CRC_ENABLE_SHIFT                                             5
3743296071Sdavidcs		#define DMAE_CMD_C_TYPE_CRC_OFFSET                                                   (0x7<<6) /* BitField opcode	The CRC word should be taken from the DMAE GRC space from address 9+X, where X is the value in these bits. */
3744296071Sdavidcs		#define DMAE_CMD_C_TYPE_CRC_OFFSET_SHIFT                                             6
3745296071Sdavidcs		#define DMAE_CMD_ENDIANITY                                                           (0x3<<9) /* BitField opcode	swapping mode. */
3746296071Sdavidcs		#define DMAE_CMD_ENDIANITY_SHIFT                                                     9
3747296071Sdavidcs		#define DMAE_CMD_PORT                                                                (0x1<<11) /* BitField opcode	Which network port ID to present to the PCI request interface */
3748296071Sdavidcs		#define DMAE_CMD_PORT_SHIFT                                                          11
3749296071Sdavidcs		#define DMAE_CMD_CRC_RESET                                                           (0x1<<12) /* BitField opcode	reset crc result */
3750296071Sdavidcs		#define DMAE_CMD_CRC_RESET_SHIFT                                                     12
3751296071Sdavidcs		#define DMAE_CMD_SRC_RESET                                                           (0x1<<13) /* BitField opcode	reset source address in next go */
3752296071Sdavidcs		#define DMAE_CMD_SRC_RESET_SHIFT                                                     13
3753296071Sdavidcs		#define DMAE_CMD_DST_RESET                                                           (0x1<<14) /* BitField opcode	reset dest address in next go */
3754296071Sdavidcs		#define DMAE_CMD_DST_RESET_SHIFT                                                     14
3755296071Sdavidcs		#define DMAE_CMD_E1HVN                                                               (0x3<<15) /* BitField opcode	vnic number E2 and onwards source vnic */
3756296071Sdavidcs		#define DMAE_CMD_E1HVN_SHIFT                                                         15
3757296071Sdavidcs		#define DMAE_CMD_DST_VN                                                              (0x3<<17) /* BitField opcode	E2 and onwards dest vnic */
3758296071Sdavidcs		#define DMAE_CMD_DST_VN_SHIFT                                                        17
3759296071Sdavidcs		#define DMAE_CMD_C_FUNC                                                              (0x1<<19) /* BitField opcode	E2 and onwards which function gets the completion src_vn(e1hvn)-0 dst_vn-1 */
3760296071Sdavidcs		#define DMAE_CMD_C_FUNC_SHIFT                                                        19
3761296071Sdavidcs		#define DMAE_CMD_ERR_POLICY                                                          (0x3<<20) /* BitField opcode	E2 and onwards what to do when theres a completion and a PCI error regular-0 error indication-1 no completion-2 */
3762296071Sdavidcs		#define DMAE_CMD_ERR_POLICY_SHIFT                                                    20
3763296071Sdavidcs		#define DMAE_CMD_RESERVED0                                                           (0x3FF<<22) /* BitField opcode	 */
3764296071Sdavidcs		#define DMAE_CMD_RESERVED0_SHIFT                                                     22
3765255736Sdavidch	uint32_t src_addr_lo /* source address low/grc address */;
3766255736Sdavidch	uint32_t src_addr_hi /* source address hi */;
3767255736Sdavidch	uint32_t dst_addr_lo /* dest address low/grc address */;
3768255736Sdavidch	uint32_t dst_addr_hi /* dest address hi */;
3769255736Sdavidch#if defined(__BIG_ENDIAN)
3770255736Sdavidch	uint16_t opcode_iov;
3771296071Sdavidcs		#define DMAE_CMD_SRC_VFID                                                            (0x3F<<0) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	source VF id */
3772296071Sdavidcs		#define DMAE_CMD_SRC_VFID_SHIFT                                                      0
3773296071Sdavidcs		#define DMAE_CMD_SRC_VFPF                                                            (0x1<<6) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	selects the source function PF-0, VF-1 */
3774296071Sdavidcs		#define DMAE_CMD_SRC_VFPF_SHIFT                                                      6
3775296071Sdavidcs		#define DMAE_CMD_RESERVED1                                                           (0x1<<7) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	 */
3776296071Sdavidcs		#define DMAE_CMD_RESERVED1_SHIFT                                                     7
3777296071Sdavidcs		#define DMAE_CMD_DST_VFID                                                            (0x3F<<8) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	destination VF id */
3778296071Sdavidcs		#define DMAE_CMD_DST_VFID_SHIFT                                                      8
3779296071Sdavidcs		#define DMAE_CMD_DST_VFPF                                                            (0x1<<14) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	selects the destination function PF-0, VF-1 */
3780296071Sdavidcs		#define DMAE_CMD_DST_VFPF_SHIFT                                                      14
3781296071Sdavidcs		#define DMAE_CMD_RESERVED2                                                           (0x1<<15) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	 */
3782296071Sdavidcs		#define DMAE_CMD_RESERVED2_SHIFT                                                     15
3783255736Sdavidch	uint16_t len /* copy length */;
3784255736Sdavidch#elif defined(__LITTLE_ENDIAN)
3785255736Sdavidch	uint16_t len /* copy length */;
3786255736Sdavidch	uint16_t opcode_iov;
3787296071Sdavidcs		#define DMAE_CMD_SRC_VFID                                                            (0x3F<<0) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	source VF id */
3788296071Sdavidcs		#define DMAE_CMD_SRC_VFID_SHIFT                                                      0
3789296071Sdavidcs		#define DMAE_CMD_SRC_VFPF                                                            (0x1<<6) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	selects the source function PF-0, VF-1 */
3790296071Sdavidcs		#define DMAE_CMD_SRC_VFPF_SHIFT                                                      6
3791296071Sdavidcs		#define DMAE_CMD_RESERVED1                                                           (0x1<<7) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	 */
3792296071Sdavidcs		#define DMAE_CMD_RESERVED1_SHIFT                                                     7
3793296071Sdavidcs		#define DMAE_CMD_DST_VFID                                                            (0x3F<<8) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	destination VF id */
3794296071Sdavidcs		#define DMAE_CMD_DST_VFID_SHIFT                                                      8
3795296071Sdavidcs		#define DMAE_CMD_DST_VFPF                                                            (0x1<<14) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	selects the destination function PF-0, VF-1 */
3796296071Sdavidcs		#define DMAE_CMD_DST_VFPF_SHIFT                                                      14
3797296071Sdavidcs		#define DMAE_CMD_RESERVED2                                                           (0x1<<15) /* BitField opcode_iovE2 and onward, set to 0 for backward compatibility	 */
3798296071Sdavidcs		#define DMAE_CMD_RESERVED2_SHIFT                                                     15
3799255736Sdavidch#endif
3800255736Sdavidch	uint32_t comp_addr_lo /* completion address low/grc address */;
3801255736Sdavidch	uint32_t comp_addr_hi /* completion address hi */;
3802255736Sdavidch	uint32_t comp_val /* value to write to completion address */;
3803255736Sdavidch	uint32_t crc32 /* crc32 result */;
3804255736Sdavidch	uint32_t crc32_c /* crc32_c result */;
3805255736Sdavidch#if defined(__BIG_ENDIAN)
3806255736Sdavidch	uint16_t crc16_c /* crc16_c result */;
3807255736Sdavidch	uint16_t crc16 /* crc16 result */;
3808255736Sdavidch#elif defined(__LITTLE_ENDIAN)
3809255736Sdavidch	uint16_t crc16 /* crc16 result */;
3810255736Sdavidch	uint16_t crc16_c /* crc16_c result */;
3811255736Sdavidch#endif
3812255736Sdavidch#if defined(__BIG_ENDIAN)
3813255736Sdavidch	uint16_t reserved3;
3814255736Sdavidch	uint16_t crc_t10 /* crc_t10 result */;
3815255736Sdavidch#elif defined(__LITTLE_ENDIAN)
3816255736Sdavidch	uint16_t crc_t10 /* crc_t10 result */;
3817255736Sdavidch	uint16_t reserved3;
3818255736Sdavidch#endif
3819255736Sdavidch#if defined(__BIG_ENDIAN)
3820255736Sdavidch	uint16_t xsum8 /* checksum8 result */;
3821255736Sdavidch	uint16_t xsum16 /* checksum16 result */;
3822255736Sdavidch#elif defined(__LITTLE_ENDIAN)
3823255736Sdavidch	uint16_t xsum16 /* checksum16 result */;
3824255736Sdavidch	uint16_t xsum8 /* checksum8 result */;
3825255736Sdavidch#endif
3826255736Sdavidch};
3827255736Sdavidch
3828255736Sdavidch
3829255736Sdavidch/*
3830255736Sdavidch * common data for all protocols
3831255736Sdavidch */
3832296071Sdavidcsstruct doorbell_hdr_t
3833255736Sdavidch{
3834296071Sdavidcs	uint8_t data;
3835296071Sdavidcs		#define DOORBELL_HDR_T_RX                                                            (0x1<<0) /* BitField data	1 for rx doorbell, 0 for tx doorbell */
3836296071Sdavidcs		#define DOORBELL_HDR_T_RX_SHIFT                                                      0
3837296071Sdavidcs		#define DOORBELL_HDR_T_DB_TYPE                                                       (0x1<<1) /* BitField data	0 for normal doorbell, 1 for advertise wnd doorbell */
3838296071Sdavidcs		#define DOORBELL_HDR_T_DB_TYPE_SHIFT                                                 1
3839296071Sdavidcs		#define DOORBELL_HDR_T_DPM_SIZE                                                      (0x3<<2) /* BitField data	rdma tx only: DPM transaction size specifier (64/128/256/512 bytes) */
3840296071Sdavidcs		#define DOORBELL_HDR_T_DPM_SIZE_SHIFT                                                2
3841296071Sdavidcs		#define DOORBELL_HDR_T_CONN_TYPE                                                     (0xF<<4) /* BitField data	connection type */
3842296071Sdavidcs		#define DOORBELL_HDR_T_CONN_TYPE_SHIFT                                               4
3843255736Sdavidch};
3844255736Sdavidch
3845255736Sdavidch/*
3846255736Sdavidch * Ethernet doorbell
3847255736Sdavidch */
3848255736Sdavidchstruct eth_tx_doorbell
3849255736Sdavidch{
3850255736Sdavidch#if defined(__BIG_ENDIAN)
3851255736Sdavidch	uint16_t npackets /* number of data bytes that were added in the doorbell */;
3852255736Sdavidch	uint8_t params;
3853296071Sdavidcs		#define ETH_TX_DOORBELL_NUM_BDS                                                      (0x3F<<0) /* BitField params	number of buffer descriptors that were added in the doorbell */
3854296071Sdavidcs		#define ETH_TX_DOORBELL_NUM_BDS_SHIFT                                                0
3855296071Sdavidcs		#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG                                         (0x1<<6) /* BitField params	tx fin command flag */
3856296071Sdavidcs		#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT                                   6
3857296071Sdavidcs		#define ETH_TX_DOORBELL_SPARE                                                        (0x1<<7) /* BitField params	doorbell queue spare flag */
3858296071Sdavidcs		#define ETH_TX_DOORBELL_SPARE_SHIFT                                                  7
3859296071Sdavidcs	struct doorbell_hdr_t hdr;
3860255736Sdavidch#elif defined(__LITTLE_ENDIAN)
3861296071Sdavidcs	struct doorbell_hdr_t hdr;
3862255736Sdavidch	uint8_t params;
3863296071Sdavidcs		#define ETH_TX_DOORBELL_NUM_BDS                                                      (0x3F<<0) /* BitField params	number of buffer descriptors that were added in the doorbell */
3864296071Sdavidcs		#define ETH_TX_DOORBELL_NUM_BDS_SHIFT                                                0
3865296071Sdavidcs		#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG                                         (0x1<<6) /* BitField params	tx fin command flag */
3866296071Sdavidcs		#define ETH_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT                                   6
3867296071Sdavidcs		#define ETH_TX_DOORBELL_SPARE                                                        (0x1<<7) /* BitField params	doorbell queue spare flag */
3868296071Sdavidcs		#define ETH_TX_DOORBELL_SPARE_SHIFT                                                  7
3869255736Sdavidch	uint16_t npackets /* number of data bytes that were added in the doorbell */;
3870255736Sdavidch#endif
3871255736Sdavidch};
3872255736Sdavidch
3873255736Sdavidch
3874255736Sdavidch/*
3875255736Sdavidch * 3 lines. status block $$KEEP_ENDIANNESS$$
3876255736Sdavidch */
3877255736Sdavidchstruct hc_status_block_e1x
3878255736Sdavidch{
3879255736Sdavidch	uint16_t index_values[HC_SB_MAX_INDICES_E1X] /* indices reported by cstorm */;
3880255736Sdavidch	uint16_t running_index[HC_SB_MAX_SM] /* Status Block running indices */;
3881255736Sdavidch	uint32_t rsrv[11];
3882255736Sdavidch};
3883255736Sdavidch
3884255736Sdavidch/*
3885255736Sdavidch * host status block
3886255736Sdavidch */
3887255736Sdavidchstruct host_hc_status_block_e1x
3888255736Sdavidch{
3889255736Sdavidch	struct hc_status_block_e1x sb /* fast path indices */;
3890255736Sdavidch};
3891255736Sdavidch
3892255736Sdavidch
3893255736Sdavidch/*
3894255736Sdavidch * 3 lines. status block $$KEEP_ENDIANNESS$$
3895255736Sdavidch */
3896255736Sdavidchstruct hc_status_block_e2
3897255736Sdavidch{
3898255736Sdavidch	uint16_t index_values[HC_SB_MAX_INDICES_E2] /* indices reported by cstorm */;
3899255736Sdavidch	uint16_t running_index[HC_SB_MAX_SM] /* Status Block running indices */;
3900255736Sdavidch	uint32_t reserved[11];
3901255736Sdavidch};
3902255736Sdavidch
3903255736Sdavidch/*
3904255736Sdavidch * host status block
3905255736Sdavidch */
3906255736Sdavidchstruct host_hc_status_block_e2
3907255736Sdavidch{
3908255736Sdavidch	struct hc_status_block_e2 sb /* fast path indices */;
3909255736Sdavidch};
3910255736Sdavidch
3911255736Sdavidch
3912255736Sdavidch/*
3913255736Sdavidch * 5 lines. slow-path status block $$KEEP_ENDIANNESS$$
3914255736Sdavidch */
3915255736Sdavidchstruct hc_sp_status_block
3916255736Sdavidch{
3917255736Sdavidch	uint16_t index_values[HC_SP_SB_MAX_INDICES] /* indices reported by cstorm */;
3918255736Sdavidch	uint16_t running_index /* Status Block running index */;
3919255736Sdavidch	uint16_t rsrv;
3920255736Sdavidch	uint32_t rsrv1;
3921255736Sdavidch};
3922255736Sdavidch
3923255736Sdavidch/*
3924255736Sdavidch * host status block
3925255736Sdavidch */
3926255736Sdavidchstruct host_sp_status_block
3927255736Sdavidch{
3928255736Sdavidch	struct atten_sp_status_block atten_status_block /* attention bits section */;
3929255736Sdavidch	struct hc_sp_status_block sp_sb /* slow path indices */;
3930255736Sdavidch};
3931255736Sdavidch
3932255736Sdavidch
3933255736Sdavidch/*
3934255736Sdavidch * IGU driver acknowledgment register
3935255736Sdavidch */
3936255736Sdavidchstruct igu_ack_register
3937255736Sdavidch{
3938255736Sdavidch#if defined(__BIG_ENDIAN)
3939255736Sdavidch	uint16_t sb_id_and_flags;
3940296071Sdavidcs		#define IGU_ACK_REGISTER_STATUS_BLOCK_ID                                             (0x1F<<0) /* BitField sb_id_and_flags	0-15: non default status blocks, 16: default status block */
3941296071Sdavidcs		#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT                                       0
3942296071Sdavidcs		#define IGU_ACK_REGISTER_STORM_ID                                                    (0x7<<5) /* BitField sb_id_and_flags	0-3:storm id, 4: attn status block (valid in default sb only) */
3943296071Sdavidcs		#define IGU_ACK_REGISTER_STORM_ID_SHIFT                                              5
3944296071Sdavidcs		#define IGU_ACK_REGISTER_UPDATE_INDEX                                                (0x1<<8) /* BitField sb_id_and_flags	if set, acknowledges status block index */
3945296071Sdavidcs		#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT                                          8
3946296071Sdavidcs		#define IGU_ACK_REGISTER_INTERRUPT_MODE                                              (0x3<<9) /* BitField sb_id_and_flags	interrupt enable/disable/nop: use IGU_INT_xxx constants */
3947296071Sdavidcs		#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT                                        9
3948296071Sdavidcs		#define IGU_ACK_REGISTER_RESERVED                                                    (0x1F<<11) /* BitField sb_id_and_flags	 */
3949296071Sdavidcs		#define IGU_ACK_REGISTER_RESERVED_SHIFT                                              11
3950255736Sdavidch	uint16_t status_block_index /* status block index acknowledgement */;
3951255736Sdavidch#elif defined(__LITTLE_ENDIAN)
3952255736Sdavidch	uint16_t status_block_index /* status block index acknowledgement */;
3953255736Sdavidch	uint16_t sb_id_and_flags;
3954296071Sdavidcs		#define IGU_ACK_REGISTER_STATUS_BLOCK_ID                                             (0x1F<<0) /* BitField sb_id_and_flags	0-15: non default status blocks, 16: default status block */
3955296071Sdavidcs		#define IGU_ACK_REGISTER_STATUS_BLOCK_ID_SHIFT                                       0
3956296071Sdavidcs		#define IGU_ACK_REGISTER_STORM_ID                                                    (0x7<<5) /* BitField sb_id_and_flags	0-3:storm id, 4: attn status block (valid in default sb only) */
3957296071Sdavidcs		#define IGU_ACK_REGISTER_STORM_ID_SHIFT                                              5
3958296071Sdavidcs		#define IGU_ACK_REGISTER_UPDATE_INDEX                                                (0x1<<8) /* BitField sb_id_and_flags	if set, acknowledges status block index */
3959296071Sdavidcs		#define IGU_ACK_REGISTER_UPDATE_INDEX_SHIFT                                          8
3960296071Sdavidcs		#define IGU_ACK_REGISTER_INTERRUPT_MODE                                              (0x3<<9) /* BitField sb_id_and_flags	interrupt enable/disable/nop: use IGU_INT_xxx constants */
3961296071Sdavidcs		#define IGU_ACK_REGISTER_INTERRUPT_MODE_SHIFT                                        9
3962296071Sdavidcs		#define IGU_ACK_REGISTER_RESERVED                                                    (0x1F<<11) /* BitField sb_id_and_flags	 */
3963296071Sdavidcs		#define IGU_ACK_REGISTER_RESERVED_SHIFT                                              11
3964255736Sdavidch#endif
3965255736Sdavidch};
3966255736Sdavidch
3967255736Sdavidch
3968255736Sdavidch/*
3969255736Sdavidch * IGU driver acknowledgement register
3970255736Sdavidch */
3971255736Sdavidchstruct igu_backward_compatible
3972255736Sdavidch{
3973255736Sdavidch	uint32_t sb_id_and_flags;
3974296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_SB_INDEX                                             (0xFFFF<<0) /* BitField sb_id_and_flags	 */
3975296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_SB_INDEX_SHIFT                                       0
3976296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_SB_SELECT                                            (0x1F<<16) /* BitField sb_id_and_flags	 */
3977296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_SB_SELECT_SHIFT                                      16
3978296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS                                       (0x7<<21) /* BitField sb_id_and_flags	0-3:storm id, 4: attn status block (valid in default sb only) */
3979296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_SEGMENT_ACCESS_SHIFT                                 21
3980296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_BUPDATE                                              (0x1<<24) /* BitField sb_id_and_flags	if set, acknowledges status block index */
3981296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_BUPDATE_SHIFT                                        24
3982296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT                                           (0x3<<25) /* BitField sb_id_and_flags	interrupt enable/disable/nop: use IGU_INT_xxx constants */
3983296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_ENABLE_INT_SHIFT                                     25
3984296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_RESERVED_0                                           (0x1F<<27) /* BitField sb_id_and_flags	 */
3985296071Sdavidcs		#define IGU_BACKWARD_COMPATIBLE_RESERVED_0_SHIFT                                     27
3986255736Sdavidch	uint32_t reserved_2;
3987255736Sdavidch};
3988255736Sdavidch
3989255736Sdavidch
3990255736Sdavidch/*
3991255736Sdavidch * IGU driver acknowledgement register
3992255736Sdavidch */
3993255736Sdavidchstruct igu_regular
3994255736Sdavidch{
3995255736Sdavidch	uint32_t sb_id_and_flags;
3996296071Sdavidcs		#define IGU_REGULAR_SB_INDEX                                                         (0xFFFFF<<0) /* BitField sb_id_and_flags	 */
3997296071Sdavidcs		#define IGU_REGULAR_SB_INDEX_SHIFT                                                   0
3998296071Sdavidcs		#define IGU_REGULAR_RESERVED0                                                        (0x1<<20) /* BitField sb_id_and_flags	 */
3999296071Sdavidcs		#define IGU_REGULAR_RESERVED0_SHIFT                                                  20
4000296071Sdavidcs		#define IGU_REGULAR_SEGMENT_ACCESS                                                   (0x7<<21) /* BitField sb_id_and_flags	21-23 (use enum igu_seg_access) */
4001296071Sdavidcs		#define IGU_REGULAR_SEGMENT_ACCESS_SHIFT                                             21
4002296071Sdavidcs		#define IGU_REGULAR_BUPDATE                                                          (0x1<<24) /* BitField sb_id_and_flags	 */
4003296071Sdavidcs		#define IGU_REGULAR_BUPDATE_SHIFT                                                    24
4004296071Sdavidcs		#define IGU_REGULAR_ENABLE_INT                                                       (0x3<<25) /* BitField sb_id_and_flags	interrupt enable/disable/nop (use enum igu_int_cmd) */
4005296071Sdavidcs		#define IGU_REGULAR_ENABLE_INT_SHIFT                                                 25
4006296071Sdavidcs		#define IGU_REGULAR_RESERVED_1                                                       (0x1<<27) /* BitField sb_id_and_flags	 */
4007296071Sdavidcs		#define IGU_REGULAR_RESERVED_1_SHIFT                                                 27
4008296071Sdavidcs		#define IGU_REGULAR_CLEANUP_TYPE                                                     (0x3<<28) /* BitField sb_id_and_flags	 */
4009296071Sdavidcs		#define IGU_REGULAR_CLEANUP_TYPE_SHIFT                                               28
4010296071Sdavidcs		#define IGU_REGULAR_CLEANUP_SET                                                      (0x1<<30) /* BitField sb_id_and_flags	 */
4011296071Sdavidcs		#define IGU_REGULAR_CLEANUP_SET_SHIFT                                                30
4012296071Sdavidcs		#define IGU_REGULAR_BCLEANUP                                                         (0x1<<31) /* BitField sb_id_and_flags	 */
4013296071Sdavidcs		#define IGU_REGULAR_BCLEANUP_SHIFT                                                   31
4014255736Sdavidch	uint32_t reserved_2;
4015255736Sdavidch};
4016255736Sdavidch
4017255736Sdavidch/*
4018255736Sdavidch * IGU driver acknowledgement register
4019255736Sdavidch */
4020255736Sdavidchunion igu_consprod_reg
4021255736Sdavidch{
4022255736Sdavidch	struct igu_regular regular;
4023255736Sdavidch	struct igu_backward_compatible backward_compatible;
4024255736Sdavidch};
4025255736Sdavidch
4026255736Sdavidch
4027255736Sdavidch/*
4028255736Sdavidch * Igu control commands
4029255736Sdavidch */
4030255736Sdavidchenum igu_ctrl_cmd
4031255736Sdavidch{
4032255736Sdavidch	IGU_CTRL_CMD_TYPE_RD,
4033255736Sdavidch	IGU_CTRL_CMD_TYPE_WR,
4034255736Sdavidch	MAX_IGU_CTRL_CMD};
4035255736Sdavidch
4036255736Sdavidch
4037255736Sdavidch/*
4038255736Sdavidch * Control register for the IGU command register
4039255736Sdavidch */
4040255736Sdavidchstruct igu_ctrl_reg
4041255736Sdavidch{
4042255736Sdavidch	uint32_t ctrl_data;
4043296071Sdavidcs		#define IGU_CTRL_REG_ADDRESS                                                         (0xFFF<<0) /* BitField ctrl_data	 */
4044296071Sdavidcs		#define IGU_CTRL_REG_ADDRESS_SHIFT                                                   0
4045296071Sdavidcs		#define IGU_CTRL_REG_FID                                                             (0x7F<<12) /* BitField ctrl_data	 */
4046296071Sdavidcs		#define IGU_CTRL_REG_FID_SHIFT                                                       12
4047296071Sdavidcs		#define IGU_CTRL_REG_RESERVED                                                        (0x1<<19) /* BitField ctrl_data	 */
4048296071Sdavidcs		#define IGU_CTRL_REG_RESERVED_SHIFT                                                  19
4049296071Sdavidcs		#define IGU_CTRL_REG_TYPE                                                            (0x1<<20) /* BitField ctrl_data	 (use enum igu_ctrl_cmd) */
4050296071Sdavidcs		#define IGU_CTRL_REG_TYPE_SHIFT                                                      20
4051296071Sdavidcs		#define IGU_CTRL_REG_UNUSED                                                          (0x7FF<<21) /* BitField ctrl_data	 */
4052296071Sdavidcs		#define IGU_CTRL_REG_UNUSED_SHIFT                                                    21
4053255736Sdavidch};
4054255736Sdavidch
4055255736Sdavidch
4056255736Sdavidch/*
4057255736Sdavidch * Igu interrupt command
4058255736Sdavidch */
4059255736Sdavidchenum igu_int_cmd
4060255736Sdavidch{
4061255736Sdavidch	IGU_INT_ENABLE,
4062255736Sdavidch	IGU_INT_DISABLE,
4063255736Sdavidch	IGU_INT_NOP,
4064255736Sdavidch	IGU_INT_NOP2,
4065255736Sdavidch	MAX_IGU_INT_CMD};
4066255736Sdavidch
4067255736Sdavidch
4068255736Sdavidch/*
4069255736Sdavidch * Igu segments
4070255736Sdavidch */
4071255736Sdavidchenum igu_seg_access
4072255736Sdavidch{
4073255736Sdavidch	IGU_SEG_ACCESS_NORM,
4074255736Sdavidch	IGU_SEG_ACCESS_DEF,
4075255736Sdavidch	IGU_SEG_ACCESS_ATTN,
4076255736Sdavidch	MAX_IGU_SEG_ACCESS};
4077255736Sdavidch
4078255736Sdavidch
4079255736Sdavidch/*
4080296071Sdavidcs * iscsi doorbell
4081296071Sdavidcs */
4082296071Sdavidcsstruct iscsi_tx_doorbell
4083296071Sdavidcs{
4084296071Sdavidcs#if defined(__BIG_ENDIAN)
4085296071Sdavidcs	uint16_t reserved /* number of data bytes that were added in the doorbell */;
4086296071Sdavidcs	uint8_t params;
4087296071Sdavidcs		#define ISCSI_TX_DOORBELL_NUM_WQES                                                   (0x3F<<0) /* BitField params	number of buffer descriptors that were added in the doorbell */
4088296071Sdavidcs		#define ISCSI_TX_DOORBELL_NUM_WQES_SHIFT                                             0
4089296071Sdavidcs		#define ISCSI_TX_DOORBELL_RESERVED_TX_FIN_FLAG                                       (0x1<<6) /* BitField params	tx fin command flag */
4090296071Sdavidcs		#define ISCSI_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT                                 6
4091296071Sdavidcs		#define ISCSI_TX_DOORBELL_SPARE                                                      (0x1<<7) /* BitField params	doorbell queue spare flag */
4092296071Sdavidcs		#define ISCSI_TX_DOORBELL_SPARE_SHIFT                                                7
4093296071Sdavidcs	struct doorbell_hdr_t hdr;
4094296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4095296071Sdavidcs	struct doorbell_hdr_t hdr;
4096296071Sdavidcs	uint8_t params;
4097296071Sdavidcs		#define ISCSI_TX_DOORBELL_NUM_WQES                                                   (0x3F<<0) /* BitField params	number of buffer descriptors that were added in the doorbell */
4098296071Sdavidcs		#define ISCSI_TX_DOORBELL_NUM_WQES_SHIFT                                             0
4099296071Sdavidcs		#define ISCSI_TX_DOORBELL_RESERVED_TX_FIN_FLAG                                       (0x1<<6) /* BitField params	tx fin command flag */
4100296071Sdavidcs		#define ISCSI_TX_DOORBELL_RESERVED_TX_FIN_FLAG_SHIFT                                 6
4101296071Sdavidcs		#define ISCSI_TX_DOORBELL_SPARE                                                      (0x1<<7) /* BitField params	doorbell queue spare flag */
4102296071Sdavidcs		#define ISCSI_TX_DOORBELL_SPARE_SHIFT                                                7
4103296071Sdavidcs	uint16_t reserved /* number of data bytes that were added in the doorbell */;
4104296071Sdavidcs#endif
4105296071Sdavidcs};
4106296071Sdavidcs
4107296071Sdavidcs
4108296071Sdavidcs/*
4109255736Sdavidch * Parser parsing flags field
4110255736Sdavidch */
4111255736Sdavidchstruct parsing_flags
4112255736Sdavidch{
4113255736Sdavidch	uint16_t flags;
4114296071Sdavidcs		#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE                                          (0x1<<0) /* BitField flagscontext flags	0=non-unicast, 1=unicast (use enum prs_flags_eth_addr_type) */
4115296071Sdavidcs		#define PARSING_FLAGS_ETHERNET_ADDRESS_TYPE_SHIFT                                    0
4116296071Sdavidcs		#define PARSING_FLAGS_INNER_VLAN_EXIST                                               (0x1<<1) /* BitField flagscontext flags	0 or 1 */
4117296071Sdavidcs		#define PARSING_FLAGS_INNER_VLAN_EXIST_SHIFT                                         1
4118296071Sdavidcs		#define PARSING_FLAGS_OUTER_VLAN_EXIST                                               (0x1<<2) /* BitField flagscontext flags	0 or 1 */
4119296071Sdavidcs		#define PARSING_FLAGS_OUTER_VLAN_EXIST_SHIFT                                         2
4120296071Sdavidcs		#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL                                         (0x3<<3) /* BitField flagscontext flags	0=un-known, 1=Ipv4, 2=Ipv6,3=LLC SNAP un-known. LLC SNAP here refers only to LLC/SNAP packets that do not have Ipv4 or Ipv6 above them. Ipv4 and Ipv6 indications are even if they are over LLC/SNAP and not directly over Ethernet (use enum prs_flags_over_eth) */
4121296071Sdavidcs		#define PARSING_FLAGS_OVER_ETHERNET_PROTOCOL_SHIFT                                   3
4122296071Sdavidcs		#define PARSING_FLAGS_IP_OPTIONS                                                     (0x1<<5) /* BitField flagscontext flags	0=no IP options / extension headers. 1=IP options / extension header exist */
4123296071Sdavidcs		#define PARSING_FLAGS_IP_OPTIONS_SHIFT                                               5
4124296071Sdavidcs		#define PARSING_FLAGS_FRAGMENTATION_STATUS                                           (0x1<<6) /* BitField flagscontext flags	0=non-fragmented, 1=fragmented */
4125296071Sdavidcs		#define PARSING_FLAGS_FRAGMENTATION_STATUS_SHIFT                                     6
4126296071Sdavidcs		#define PARSING_FLAGS_OVER_IP_PROTOCOL                                               (0x3<<7) /* BitField flagscontext flags	0=un-known, 1=TCP, 2=UDP (use enum prs_flags_over_ip) */
4127296071Sdavidcs		#define PARSING_FLAGS_OVER_IP_PROTOCOL_SHIFT                                         7
4128296071Sdavidcs		#define PARSING_FLAGS_PURE_ACK_INDICATION                                            (0x1<<9) /* BitField flagscontext flags	0=packet with data, 1=pure-ACK (use enum prs_flags_ack_type) */
4129296071Sdavidcs		#define PARSING_FLAGS_PURE_ACK_INDICATION_SHIFT                                      9
4130296071Sdavidcs		#define PARSING_FLAGS_TCP_OPTIONS_EXIST                                              (0x1<<10) /* BitField flagscontext flags	0=no TCP options. 1=TCP options */
4131296071Sdavidcs		#define PARSING_FLAGS_TCP_OPTIONS_EXIST_SHIFT                                        10
4132296071Sdavidcs		#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG                                          (0x1<<11) /* BitField flagscontext flags	According to the TCP header options parsing */
4133296071Sdavidcs		#define PARSING_FLAGS_TIME_STAMP_EXIST_FLAG_SHIFT                                    11
4134296071Sdavidcs		#define PARSING_FLAGS_CONNECTION_MATCH                                               (0x1<<12) /* BitField flagscontext flags	connection match in searcher indication */
4135296071Sdavidcs		#define PARSING_FLAGS_CONNECTION_MATCH_SHIFT                                         12
4136296071Sdavidcs		#define PARSING_FLAGS_LLC_SNAP                                                       (0x1<<13) /* BitField flagscontext flags	LLC SNAP indication */
4137296071Sdavidcs		#define PARSING_FLAGS_LLC_SNAP_SHIFT                                                 13
4138296071Sdavidcs		#define PARSING_FLAGS_RESERVED0                                                      (0x3<<14) /* BitField flagscontext flags	 */
4139296071Sdavidcs		#define PARSING_FLAGS_RESERVED0_SHIFT                                                14
4140255736Sdavidch};
4141255736Sdavidch
4142255736Sdavidch
4143255736Sdavidch/*
4144255736Sdavidch * Parsing flags for TCP ACK type
4145255736Sdavidch */
4146255736Sdavidchenum prs_flags_ack_type
4147255736Sdavidch{
4148255736Sdavidch	PRS_FLAG_PUREACK_PIGGY,
4149255736Sdavidch	PRS_FLAG_PUREACK_PURE,
4150255736Sdavidch	MAX_PRS_FLAGS_ACK_TYPE};
4151255736Sdavidch
4152255736Sdavidch
4153255736Sdavidch/*
4154255736Sdavidch * Parsing flags for Ethernet address type
4155255736Sdavidch */
4156255736Sdavidchenum prs_flags_eth_addr_type
4157255736Sdavidch{
4158255736Sdavidch	PRS_FLAG_ETHTYPE_NON_UNICAST,
4159255736Sdavidch	PRS_FLAG_ETHTYPE_UNICAST,
4160255736Sdavidch	MAX_PRS_FLAGS_ETH_ADDR_TYPE};
4161255736Sdavidch
4162255736Sdavidch
4163255736Sdavidch/*
4164255736Sdavidch * Parsing flags for over-ethernet protocol
4165255736Sdavidch */
4166255736Sdavidchenum prs_flags_over_eth
4167255736Sdavidch{
4168255736Sdavidch	PRS_FLAG_OVERETH_UNKNOWN,
4169255736Sdavidch	PRS_FLAG_OVERETH_IPV4,
4170255736Sdavidch	PRS_FLAG_OVERETH_IPV6,
4171255736Sdavidch	PRS_FLAG_OVERETH_LLCSNAP_UNKNOWN,
4172255736Sdavidch	MAX_PRS_FLAGS_OVER_ETH};
4173255736Sdavidch
4174255736Sdavidch
4175255736Sdavidch/*
4176255736Sdavidch * Parsing flags for over-IP protocol
4177255736Sdavidch */
4178255736Sdavidchenum prs_flags_over_ip
4179255736Sdavidch{
4180255736Sdavidch	PRS_FLAG_OVERIP_UNKNOWN,
4181255736Sdavidch	PRS_FLAG_OVERIP_TCP,
4182255736Sdavidch	PRS_FLAG_OVERIP_UDP,
4183255736Sdavidch	MAX_PRS_FLAGS_OVER_IP};
4184255736Sdavidch
4185255736Sdavidch
4186255736Sdavidch/*
4187255736Sdavidch * SDM operation gen command (generate aggregative interrupt)
4188255736Sdavidch */
4189255736Sdavidchstruct sdm_op_gen
4190255736Sdavidch{
4191255736Sdavidch	uint32_t command;
4192296071Sdavidcs		#define SDM_OP_GEN_COMP_PARAM                                                        (0x1F<<0) /* BitField commandcomp_param and comp_type	thread ID/aggr interrupt number/counter depending on the completion type */
4193296071Sdavidcs		#define SDM_OP_GEN_COMP_PARAM_SHIFT                                                  0
4194296071Sdavidcs		#define SDM_OP_GEN_COMP_TYPE                                                         (0x7<<5) /* BitField commandcomp_param and comp_type	Direct messages to CM / PCI switch are not supported in operation_gen completion */
4195296071Sdavidcs		#define SDM_OP_GEN_COMP_TYPE_SHIFT                                                   5
4196296071Sdavidcs		#define SDM_OP_GEN_AGG_VECT_IDX                                                      (0xFF<<8) /* BitField commandcomp_param and comp_type	bit index in aggregated interrupt vector */
4197296071Sdavidcs		#define SDM_OP_GEN_AGG_VECT_IDX_SHIFT                                                8
4198296071Sdavidcs		#define SDM_OP_GEN_AGG_VECT_IDX_VALID                                                (0x1<<16) /* BitField commandcomp_param and comp_type	 */
4199296071Sdavidcs		#define SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT                                          16
4200296071Sdavidcs		#define SDM_OP_GEN_RESERVED                                                          (0x7FFF<<17) /* BitField commandcomp_param and comp_type	 */
4201296071Sdavidcs		#define SDM_OP_GEN_RESERVED_SHIFT                                                    17
4202255736Sdavidch};
4203255736Sdavidch
4204255736Sdavidch
4205255736Sdavidch/*
4206255736Sdavidch * Timers connection context
4207255736Sdavidch */
4208255736Sdavidchstruct timers_block_context
4209255736Sdavidch{
4210296071Sdavidcs	uint32_t __client0 /* data of client 0 of the timers block*/;
4211296071Sdavidcs	uint32_t __client1 /* data of client 1 of the timers block*/;
4212296071Sdavidcs	uint32_t __client2 /* data of client 2 of the timers block*/;
4213255736Sdavidch	uint32_t flags;
4214296071Sdavidcs		#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS                                  (0x3<<0) /* BitField flagscontext flags	number of active timers running */
4215296071Sdavidcs		#define __TIMERS_BLOCK_CONTEXT_NUM_OF_ACTIVE_TIMERS_SHIFT                            0
4216296071Sdavidcs		#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG                                          (0x1<<2) /* BitField flagscontext flags	flag: is connection valid (should be set by driver to 1 in toe/iscsi connections) */
4217296071Sdavidcs		#define TIMERS_BLOCK_CONTEXT_CONN_VALID_FLG_SHIFT                                    2
4218296071Sdavidcs		#define __TIMERS_BLOCK_CONTEXT_RESERVED0                                             (0x1FFFFFFF<<3) /* BitField flagscontext flags	 */
4219296071Sdavidcs		#define __TIMERS_BLOCK_CONTEXT_RESERVED0_SHIFT                                       3
4220255736Sdavidch};
4221255736Sdavidch
4222255736Sdavidch
4223255736Sdavidch/*
4224296071Sdavidcs * advertise window doorbell
4225296071Sdavidcs */
4226296071Sdavidcsstruct toe_adv_wnd_doorbell
4227296071Sdavidcs{
4228296071Sdavidcs#if defined(__BIG_ENDIAN)
4229296071Sdavidcs	uint16_t wnd_sz_lsb /* Less significant bits of advertise window update value */;
4230296071Sdavidcs	uint8_t wnd_sz_msb /* Most significant bits of advertise window update value */;
4231296071Sdavidcs	struct doorbell_hdr_t hdr /* See description of the appropriate type */;
4232296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4233296071Sdavidcs	struct doorbell_hdr_t hdr /* See description of the appropriate type */;
4234296071Sdavidcs	uint8_t wnd_sz_msb /* Most significant bits of advertise window update value */;
4235296071Sdavidcs	uint16_t wnd_sz_lsb /* Less significant bits of advertise window update value */;
4236296071Sdavidcs#endif
4237296071Sdavidcs};
4238296071Sdavidcs
4239296071Sdavidcs
4240296071Sdavidcs/*
4241296071Sdavidcs * toe rx BDs update doorbell
4242296071Sdavidcs */
4243296071Sdavidcsstruct toe_rx_bds_doorbell
4244296071Sdavidcs{
4245296071Sdavidcs#if defined(__BIG_ENDIAN)
4246296071Sdavidcs	uint16_t nbds /* BDs update value */;
4247296071Sdavidcs	uint8_t params;
4248296071Sdavidcs		#define TOE_RX_BDS_DOORBELL_RESERVED                                                 (0x1F<<0) /* BitField params	reserved */
4249296071Sdavidcs		#define TOE_RX_BDS_DOORBELL_RESERVED_SHIFT                                           0
4250296071Sdavidcs		#define TOE_RX_BDS_DOORBELL_OPCODE                                                   (0x7<<5) /* BitField params	BDs update doorbell opcode (2) */
4251296071Sdavidcs		#define TOE_RX_BDS_DOORBELL_OPCODE_SHIFT                                             5
4252296071Sdavidcs	struct doorbell_hdr_t hdr;
4253296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4254296071Sdavidcs	struct doorbell_hdr_t hdr;
4255296071Sdavidcs	uint8_t params;
4256296071Sdavidcs		#define TOE_RX_BDS_DOORBELL_RESERVED                                                 (0x1F<<0) /* BitField params	reserved */
4257296071Sdavidcs		#define TOE_RX_BDS_DOORBELL_RESERVED_SHIFT                                           0
4258296071Sdavidcs		#define TOE_RX_BDS_DOORBELL_OPCODE                                                   (0x7<<5) /* BitField params	BDs update doorbell opcode (2) */
4259296071Sdavidcs		#define TOE_RX_BDS_DOORBELL_OPCODE_SHIFT                                             5
4260296071Sdavidcs	uint16_t nbds /* BDs update value */;
4261296071Sdavidcs#endif
4262296071Sdavidcs};
4263296071Sdavidcs
4264296071Sdavidcs
4265296071Sdavidcs/*
4266296071Sdavidcs * toe rx bytes and BDs update doorbell
4267296071Sdavidcs */
4268296071Sdavidcsstruct toe_rx_bytes_and_bds_doorbell
4269296071Sdavidcs{
4270296071Sdavidcs#if defined(__BIG_ENDIAN)
4271296071Sdavidcs	uint16_t nbytes /* nbytes */;
4272296071Sdavidcs	uint8_t params;
4273296071Sdavidcs		#define TOE_RX_BYTES_AND_BDS_DOORBELL_NBDS                                           (0x1F<<0) /* BitField params	producer delta from the last doorbell */
4274296071Sdavidcs		#define TOE_RX_BYTES_AND_BDS_DOORBELL_NBDS_SHIFT                                     0
4275296071Sdavidcs		#define TOE_RX_BYTES_AND_BDS_DOORBELL_OPCODE                                         (0x7<<5) /* BitField params	rx bytes and BDs update doorbell opcode (1) */
4276296071Sdavidcs		#define TOE_RX_BYTES_AND_BDS_DOORBELL_OPCODE_SHIFT                                   5
4277296071Sdavidcs	struct doorbell_hdr_t hdr;
4278296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4279296071Sdavidcs	struct doorbell_hdr_t hdr;
4280296071Sdavidcs	uint8_t params;
4281296071Sdavidcs		#define TOE_RX_BYTES_AND_BDS_DOORBELL_NBDS                                           (0x1F<<0) /* BitField params	producer delta from the last doorbell */
4282296071Sdavidcs		#define TOE_RX_BYTES_AND_BDS_DOORBELL_NBDS_SHIFT                                     0
4283296071Sdavidcs		#define TOE_RX_BYTES_AND_BDS_DOORBELL_OPCODE                                         (0x7<<5) /* BitField params	rx bytes and BDs update doorbell opcode (1) */
4284296071Sdavidcs		#define TOE_RX_BYTES_AND_BDS_DOORBELL_OPCODE_SHIFT                                   5
4285296071Sdavidcs	uint16_t nbytes /* nbytes */;
4286296071Sdavidcs#endif
4287296071Sdavidcs};
4288296071Sdavidcs
4289296071Sdavidcs
4290296071Sdavidcs/*
4291296071Sdavidcs * toe rx bytes doorbell
4292296071Sdavidcs */
4293296071Sdavidcsstruct toe_rx_byte_doorbell
4294296071Sdavidcs{
4295296071Sdavidcs#if defined(__BIG_ENDIAN)
4296296071Sdavidcs	uint16_t nbytes_lsb /* bits [0:15] of nbytes */;
4297296071Sdavidcs	uint8_t params;
4298296071Sdavidcs		#define TOE_RX_BYTE_DOORBELL_NBYTES_MSB                                              (0x1F<<0) /* BitField params	bits [20:16] of nbytes */
4299296071Sdavidcs		#define TOE_RX_BYTE_DOORBELL_NBYTES_MSB_SHIFT                                        0
4300296071Sdavidcs		#define TOE_RX_BYTE_DOORBELL_OPCODE                                                  (0x7<<5) /* BitField params	rx bytes doorbell opcode (0) */
4301296071Sdavidcs		#define TOE_RX_BYTE_DOORBELL_OPCODE_SHIFT                                            5
4302296071Sdavidcs	struct doorbell_hdr_t hdr;
4303296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4304296071Sdavidcs	struct doorbell_hdr_t hdr;
4305296071Sdavidcs	uint8_t params;
4306296071Sdavidcs		#define TOE_RX_BYTE_DOORBELL_NBYTES_MSB                                              (0x1F<<0) /* BitField params	bits [20:16] of nbytes */
4307296071Sdavidcs		#define TOE_RX_BYTE_DOORBELL_NBYTES_MSB_SHIFT                                        0
4308296071Sdavidcs		#define TOE_RX_BYTE_DOORBELL_OPCODE                                                  (0x7<<5) /* BitField params	rx bytes doorbell opcode (0) */
4309296071Sdavidcs		#define TOE_RX_BYTE_DOORBELL_OPCODE_SHIFT                                            5
4310296071Sdavidcs	uint16_t nbytes_lsb /* bits [0:15] of nbytes */;
4311296071Sdavidcs#endif
4312296071Sdavidcs};
4313296071Sdavidcs
4314296071Sdavidcs
4315296071Sdavidcs/*
4316296071Sdavidcs * toe rx consume GRQ doorbell
4317296071Sdavidcs */
4318296071Sdavidcsstruct toe_rx_grq_doorbell
4319296071Sdavidcs{
4320296071Sdavidcs#if defined(__BIG_ENDIAN)
4321296071Sdavidcs	uint16_t nbytes_lsb /* bits [0:15] of nbytes */;
4322296071Sdavidcs	uint8_t params;
4323296071Sdavidcs		#define TOE_RX_GRQ_DOORBELL_NBYTES_MSB                                               (0x1F<<0) /* BitField params	bits [20:16] of nbytes */
4324296071Sdavidcs		#define TOE_RX_GRQ_DOORBELL_NBYTES_MSB_SHIFT                                         0
4325296071Sdavidcs		#define TOE_RX_GRQ_DOORBELL_OPCODE                                                   (0x7<<5) /* BitField params	rx GRQ doorbell opcode (4) */
4326296071Sdavidcs		#define TOE_RX_GRQ_DOORBELL_OPCODE_SHIFT                                             5
4327296071Sdavidcs	struct doorbell_hdr_t hdr;
4328296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4329296071Sdavidcs	struct doorbell_hdr_t hdr;
4330296071Sdavidcs	uint8_t params;
4331296071Sdavidcs		#define TOE_RX_GRQ_DOORBELL_NBYTES_MSB                                               (0x1F<<0) /* BitField params	bits [20:16] of nbytes */
4332296071Sdavidcs		#define TOE_RX_GRQ_DOORBELL_NBYTES_MSB_SHIFT                                         0
4333296071Sdavidcs		#define TOE_RX_GRQ_DOORBELL_OPCODE                                                   (0x7<<5) /* BitField params	rx GRQ doorbell opcode (4) */
4334296071Sdavidcs		#define TOE_RX_GRQ_DOORBELL_OPCODE_SHIFT                                             5
4335296071Sdavidcs	uint16_t nbytes_lsb /* bits [0:15] of nbytes */;
4336296071Sdavidcs#endif
4337296071Sdavidcs};
4338296071Sdavidcs
4339296071Sdavidcs
4340296071Sdavidcs/*
4341296071Sdavidcs * toe doorbell
4342296071Sdavidcs */
4343296071Sdavidcsstruct toe_tx_doorbell
4344296071Sdavidcs{
4345296071Sdavidcs#if defined(__BIG_ENDIAN)
4346296071Sdavidcs	uint16_t nbytes /* number of data bytes that were added in the doorbell */;
4347296071Sdavidcs	uint8_t params;
4348296071Sdavidcs		#define TOE_TX_DOORBELL_NUM_BDS                                                      (0x3F<<0) /* BitField params	number of buffer descriptors that were added in the doorbell */
4349296071Sdavidcs		#define TOE_TX_DOORBELL_NUM_BDS_SHIFT                                                0
4350296071Sdavidcs		#define TOE_TX_DOORBELL_TX_FIN_FLAG                                                  (0x1<<6) /* BitField params	tx fin command flag */
4351296071Sdavidcs		#define TOE_TX_DOORBELL_TX_FIN_FLAG_SHIFT                                            6
4352296071Sdavidcs		#define TOE_TX_DOORBELL_FLUSH                                                        (0x1<<7) /* BitField params	doorbell queue spare flag */
4353296071Sdavidcs		#define TOE_TX_DOORBELL_FLUSH_SHIFT                                                  7
4354296071Sdavidcs	struct doorbell_hdr_t hdr;
4355296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4356296071Sdavidcs	struct doorbell_hdr_t hdr;
4357296071Sdavidcs	uint8_t params;
4358296071Sdavidcs		#define TOE_TX_DOORBELL_NUM_BDS                                                      (0x3F<<0) /* BitField params	number of buffer descriptors that were added in the doorbell */
4359296071Sdavidcs		#define TOE_TX_DOORBELL_NUM_BDS_SHIFT                                                0
4360296071Sdavidcs		#define TOE_TX_DOORBELL_TX_FIN_FLAG                                                  (0x1<<6) /* BitField params	tx fin command flag */
4361296071Sdavidcs		#define TOE_TX_DOORBELL_TX_FIN_FLAG_SHIFT                                            6
4362296071Sdavidcs		#define TOE_TX_DOORBELL_FLUSH                                                        (0x1<<7) /* BitField params	doorbell queue spare flag */
4363296071Sdavidcs		#define TOE_TX_DOORBELL_FLUSH_SHIFT                                                  7
4364296071Sdavidcs	uint16_t nbytes /* number of data bytes that were added in the doorbell */;
4365296071Sdavidcs#endif
4366296071Sdavidcs};
4367296071Sdavidcs
4368296071Sdavidcs
4369296071Sdavidcs/*
4370255736Sdavidch * The eth aggregative context of Tstorm
4371255736Sdavidch */
4372255736Sdavidchstruct tstorm_eth_ag_context
4373255736Sdavidch{
4374255736Sdavidch	uint32_t __reserved0[14];
4375255736Sdavidch};
4376255736Sdavidch
4377255736Sdavidch
4378255736Sdavidch/*
4379296071Sdavidcs * The fcoe extra aggregative context section of Tstorm
4380296071Sdavidcs */
4381296071Sdavidcsstruct tstorm_fcoe_extra_ag_context_section
4382296071Sdavidcs{
4383296071Sdavidcs	uint32_t __agg_val1 /* aggregated value 1 */;
4384296071Sdavidcs#if defined(__BIG_ENDIAN)
4385296071Sdavidcs	uint8_t __tcp_agg_vars2 /* Various aggregative variables*/;
4386296071Sdavidcs	uint8_t __agg_val3 /* aggregated value 3 */;
4387296071Sdavidcs	uint16_t __agg_val2 /* aggregated value 2 */;
4388296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4389296071Sdavidcs	uint16_t __agg_val2 /* aggregated value 2 */;
4390296071Sdavidcs	uint8_t __agg_val3 /* aggregated value 3 */;
4391296071Sdavidcs	uint8_t __tcp_agg_vars2 /* Various aggregative variables*/;
4392296071Sdavidcs#endif
4393296071Sdavidcs#if defined(__BIG_ENDIAN)
4394296071Sdavidcs	uint16_t __agg_val5;
4395296071Sdavidcs	uint8_t __agg_val6;
4396296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
4397296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4398296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
4399296071Sdavidcs	uint8_t __agg_val6;
4400296071Sdavidcs	uint16_t __agg_val5;
4401296071Sdavidcs#endif
4402296071Sdavidcs	uint32_t __lcq_prod /* Next sequence number to transmit, given by Tx */;
4403296071Sdavidcs	uint32_t rtt_seq /* Rtt recording   sequence number */;
4404296071Sdavidcs	uint32_t rtt_time /* Rtt recording   real time clock */;
4405296071Sdavidcs	uint32_t __reserved66;
4406296071Sdavidcs	uint32_t wnd_right_edge /* The right edge of the receive window. Updated by the XSTORM when a segment with ACK is transmitted */;
4407296071Sdavidcs	uint32_t tcp_agg_vars1;
4408296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_FIN_SENT_FLAG                           (0x1<<0) /* BitField tcp_agg_vars1Various aggregative variables	Sticky bit that is set when FIN is sent and remains set */
4409296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT                     0
4410296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG                    (0x1<<1) /* BitField tcp_agg_vars1Various aggregative variables	The Tx indicates that it sent a FIN packet */
4411296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG_SHIFT              1
4412296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF                              (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag to indicate a window update */
4413296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF_SHIFT                        2
4414296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF                              (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that a timeout expired */
4415296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF_SHIFT                        4
4416296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF_EN                           (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	Enable the decision rule that considers the WndUpd counter flag */
4417296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_WND_UPD_CF_EN_SHIFT                     6
4418296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF_EN                           (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Enable the decision rule that considers the Timeout counter flag */
4419296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TIMEOUT_CF_EN_SHIFT                     7
4420296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN                       (0x1<<8) /* BitField tcp_agg_vars1Various aggregative variables	If 1 then the Rxmit sequence decision rule is enabled */
4421296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN_SHIFT                 8
4422296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LCQ_SND_EN                            (0x1<<9) /* BitField tcp_agg_vars1Various aggregative variables	If set then the SendNext decision rule is enabled */
4423296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_LCQ_SND_EN_SHIFT                      9
4424296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG                               (0x1<<10) /* BitField tcp_agg_vars1Various aggregative variables	 */
4425296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT                         10
4426296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_FLAG                               (0x1<<11) /* BitField tcp_agg_vars1Various aggregative variables	 */
4427296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_FLAG_SHIFT                         11
4428296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF_EN                              (0x1<<12) /* BitField tcp_agg_vars1Various aggregative variables	 */
4429296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF_EN_SHIFT                        12
4430296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF_EN                              (0x1<<13) /* BitField tcp_agg_vars1Various aggregative variables	 */
4431296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF_EN_SHIFT                        13
4432296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF                                 (0x3<<14) /* BitField tcp_agg_vars1Various aggregative variables	 */
4433296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_CF_SHIFT                           14
4434296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF                                 (0x3<<16) /* BitField tcp_agg_vars1Various aggregative variables	 */
4435296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX2_CF_SHIFT                           16
4436296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_BLOCKED                              (0x1<<18) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that Tx has more to send, but has not enough window to send it */
4437296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_BLOCKED_SHIFT                        18
4438296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX10_CF_EN                           (0x1<<19) /* BitField tcp_agg_vars1Various aggregative variables	 */
4439296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT                     19
4440296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX11_CF_EN                           (0x1<<20) /* BitField tcp_agg_vars1Various aggregative variables	 */
4441296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX11_CF_EN_SHIFT                     20
4442296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX12_CF_EN                           (0x1<<21) /* BitField tcp_agg_vars1Various aggregative variables	 */
4443296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX12_CF_EN_SHIFT                     21
4444296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED1                             (0x3<<22) /* BitField tcp_agg_vars1Various aggregative variables	 */
4445296071Sdavidcs		#define __TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED1_SHIFT                       22
4446296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ                     (0xF<<24) /* BitField tcp_agg_vars1Various aggregative variables	The sequence of the last fast retransmit or goto SS comand sent */
4447296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ_SHIFT               24
4448296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ                     (0xF<<28) /* BitField tcp_agg_vars1Various aggregative variables	The sequence of the last fast retransmit or Goto SS command performed by the XSTORM */
4449296071Sdavidcs		#define TSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ_SHIFT               28
4450296071Sdavidcs	uint32_t snd_max /* Maximum sequence number that was ever transmitted */;
4451296071Sdavidcs	uint32_t __lcq_cons /* Last ACK sequence number sent by the Tx */;
4452296071Sdavidcs	uint32_t __reserved2;
4453296071Sdavidcs};
4454296071Sdavidcs
4455296071Sdavidcs/*
4456296071Sdavidcs * The fcoe aggregative context of Tstorm
4457296071Sdavidcs */
4458296071Sdavidcsstruct tstorm_fcoe_ag_context
4459296071Sdavidcs{
4460296071Sdavidcs#if defined(__BIG_ENDIAN)
4461296071Sdavidcs	uint16_t ulp_credit;
4462296071Sdavidcs	uint8_t agg_vars1;
4463296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0                                         (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
4464296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                   0
4465296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1                                         (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
4466296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                   1
4467296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2                                         (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
4468296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                   2
4469296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3                                         (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
4470296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                   3
4471296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF                                     (0x3<<4) /* BitField agg_vars1Various aggregative variables	 */
4472296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_SHIFT                               4
4473296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG                                           (0x1<<6) /* BitField agg_vars1Various aggregative variables	 */
4474296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG_SHIFT                                     6
4475296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG                                           (0x1<<7) /* BitField agg_vars1Various aggregative variables	 */
4476296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG_SHIFT                                     7
4477296071Sdavidcs	uint8_t state /* The state of the connection */;
4478296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4479296071Sdavidcs	uint8_t state /* The state of the connection */;
4480296071Sdavidcs	uint8_t agg_vars1;
4481296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0                                         (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
4482296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                   0
4483296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1                                         (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
4484296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                   1
4485296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2                                         (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
4486296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                   2
4487296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3                                         (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
4488296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                   3
4489296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF                                     (0x3<<4) /* BitField agg_vars1Various aggregative variables	 */
4490296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_SHIFT                               4
4491296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG                                           (0x1<<6) /* BitField agg_vars1Various aggregative variables	 */
4492296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX3_FLAG_SHIFT                                     6
4493296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG                                           (0x1<<7) /* BitField agg_vars1Various aggregative variables	 */
4494296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX4_FLAG_SHIFT                                     7
4495296071Sdavidcs	uint16_t ulp_credit;
4496296071Sdavidcs#endif
4497296071Sdavidcs#if defined(__BIG_ENDIAN)
4498296071Sdavidcs	uint16_t __agg_val4;
4499296071Sdavidcs	uint16_t agg_vars2;
4500296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG                                           (0x1<<0) /* BitField agg_vars2Various aggregative variables	 */
4501296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG_SHIFT                                     0
4502296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG                                           (0x1<<1) /* BitField agg_vars2Various aggregative variables	 */
4503296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG_SHIFT                                     1
4504296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF                                             (0x3<<2) /* BitField agg_vars2Various aggregative variables	 */
4505296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF_SHIFT                                       2
4506296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF                                             (0x3<<4) /* BitField agg_vars2Various aggregative variables	 */
4507296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF_SHIFT                                       4
4508296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF                                             (0x3<<6) /* BitField agg_vars2Various aggregative variables	 */
4509296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF_SHIFT                                       6
4510296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF                                             (0x3<<8) /* BitField agg_vars2Various aggregative variables	 */
4511296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF_SHIFT                                       8
4512296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG                                           (0x1<<10) /* BitField agg_vars2Various aggregative variables	 */
4513296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG_SHIFT                                     10
4514296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN                                  (0x1<<11) /* BitField agg_vars2Various aggregative variables	 */
4515296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN_SHIFT                            11
4516296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN                                            (0x1<<12) /* BitField agg_vars2Various aggregative variables	 */
4517296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN_SHIFT                                      12
4518296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN                                            (0x1<<13) /* BitField agg_vars2Various aggregative variables	 */
4519296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN_SHIFT                                      13
4520296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN                                            (0x1<<14) /* BitField agg_vars2Various aggregative variables	 */
4521296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN_SHIFT                                      14
4522296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN                                            (0x1<<15) /* BitField agg_vars2Various aggregative variables	 */
4523296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN_SHIFT                                      15
4524296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4525296071Sdavidcs	uint16_t agg_vars2;
4526296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG                                           (0x1<<0) /* BitField agg_vars2Various aggregative variables	 */
4527296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX5_FLAG_SHIFT                                     0
4528296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG                                           (0x1<<1) /* BitField agg_vars2Various aggregative variables	 */
4529296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX6_FLAG_SHIFT                                     1
4530296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF                                             (0x3<<2) /* BitField agg_vars2Various aggregative variables	 */
4531296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX4_CF_SHIFT                                       2
4532296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF                                             (0x3<<4) /* BitField agg_vars2Various aggregative variables	 */
4533296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX5_CF_SHIFT                                       4
4534296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF                                             (0x3<<6) /* BitField agg_vars2Various aggregative variables	 */
4535296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX6_CF_SHIFT                                       6
4536296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF                                             (0x3<<8) /* BitField agg_vars2Various aggregative variables	 */
4537296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX7_CF_SHIFT                                       8
4538296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG                                           (0x1<<10) /* BitField agg_vars2Various aggregative variables	 */
4539296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_AUX7_FLAG_SHIFT                                     10
4540296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN                                  (0x1<<11) /* BitField agg_vars2Various aggregative variables	 */
4541296071Sdavidcs		#define __TSTORM_FCOE_AG_CONTEXT_QUEUE0_FLUSH_CF_EN_SHIFT                            11
4542296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN                                            (0x1<<12) /* BitField agg_vars2Various aggregative variables	 */
4543296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX4_CF_EN_SHIFT                                      12
4544296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN                                            (0x1<<13) /* BitField agg_vars2Various aggregative variables	 */
4545296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX5_CF_EN_SHIFT                                      13
4546296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN                                            (0x1<<14) /* BitField agg_vars2Various aggregative variables	 */
4547296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX6_CF_EN_SHIFT                                      14
4548296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN                                            (0x1<<15) /* BitField agg_vars2Various aggregative variables	 */
4549296071Sdavidcs		#define TSTORM_FCOE_AG_CONTEXT_AUX7_CF_EN_SHIFT                                      15
4550296071Sdavidcs	uint16_t __agg_val4;
4551296071Sdavidcs#endif
4552296071Sdavidcs	struct tstorm_fcoe_extra_ag_context_section __extra_section /* Extra context section */;
4553296071Sdavidcs};
4554296071Sdavidcs
4555296071Sdavidcs
4556296071Sdavidcs/*
4557296071Sdavidcs * The iscsi aggregative context section of Tstorm
4558296071Sdavidcs */
4559296071Sdavidcsstruct tstorm_iscsi_tcp_ag_context_section
4560296071Sdavidcs{
4561296071Sdavidcs	uint32_t __agg_val1 /* aggregated value 1 */;
4562296071Sdavidcs#if defined(__BIG_ENDIAN)
4563296071Sdavidcs	uint8_t __tcp_agg_vars2 /* Various aggregative variables*/;
4564296071Sdavidcs	uint8_t __agg_val3 /* aggregated value 3 */;
4565296071Sdavidcs	uint16_t __agg_val2 /* aggregated value 2 */;
4566296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4567296071Sdavidcs	uint16_t __agg_val2 /* aggregated value 2 */;
4568296071Sdavidcs	uint8_t __agg_val3 /* aggregated value 3 */;
4569296071Sdavidcs	uint8_t __tcp_agg_vars2 /* Various aggregative variables*/;
4570296071Sdavidcs#endif
4571296071Sdavidcs#if defined(__BIG_ENDIAN)
4572296071Sdavidcs	uint16_t __agg_val5;
4573296071Sdavidcs	uint8_t __agg_val6;
4574296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
4575296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4576296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
4577296071Sdavidcs	uint8_t __agg_val6;
4578296071Sdavidcs	uint16_t __agg_val5;
4579296071Sdavidcs#endif
4580296071Sdavidcs	uint32_t snd_nxt /* Next sequence number to transmit, given by Tx */;
4581296071Sdavidcs	uint32_t rtt_seq /* Rtt recording   sequence number */;
4582296071Sdavidcs	uint32_t rtt_time /* Rtt recording   real time clock */;
4583296071Sdavidcs	uint32_t wnd_right_edge_local;
4584296071Sdavidcs	uint32_t wnd_right_edge /* The right edge of the receive window. Updated by the XSTORM when a segment with ACK is transmitted */;
4585296071Sdavidcs	uint32_t tcp_agg_vars1;
4586296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG                            (0x1<<0) /* BitField tcp_agg_vars1Various aggregative variables	Sticky bit that is set when FIN is sent and remains set */
4587296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT                      0
4588296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG                     (0x1<<1) /* BitField tcp_agg_vars1Various aggregative variables	The Tx indicates that it sent a FIN packet */
4589296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG_SHIFT               1
4590296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_WND_UPD_CF                               (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag to indicate a window update */
4591296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_SHIFT                         2
4592296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF                               (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that a timeout expired */
4593296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_SHIFT                         4
4594296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_EN                            (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	Enable the decision rule that considers the WndUpd counter flag */
4595296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_EN_SHIFT                      6
4596296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN                            (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Enable the decision rule that considers the Timeout counter flag */
4597296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN_SHIFT                      7
4598296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN                        (0x1<<8) /* BitField tcp_agg_vars1Various aggregative variables	If 1 then the Rxmit sequence decision rule is enabled */
4599296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN_SHIFT                  8
4600296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_SND_NXT_EN                               (0x1<<9) /* BitField tcp_agg_vars1Various aggregative variables	If set then the SendNext decision rule is enabled */
4601296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_SND_NXT_EN_SHIFT                         9
4602296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX1_FLAG                                (0x1<<10) /* BitField tcp_agg_vars1Various aggregative variables	 */
4603296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT                          10
4604296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX2_FLAG                                (0x1<<11) /* BitField tcp_agg_vars1Various aggregative variables	 */
4605296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX2_FLAG_SHIFT                          11
4606296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX1_CF_EN                               (0x1<<12) /* BitField tcp_agg_vars1Various aggregative variables	 */
4607296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX1_CF_EN_SHIFT                         12
4608296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX2_CF_EN                               (0x1<<13) /* BitField tcp_agg_vars1Various aggregative variables	 */
4609296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX2_CF_EN_SHIFT                         13
4610296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX1_CF                                  (0x3<<14) /* BitField tcp_agg_vars1Various aggregative variables	 */
4611296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX1_CF_SHIFT                            14
4612296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX2_CF                                  (0x3<<16) /* BitField tcp_agg_vars1Various aggregative variables	 */
4613296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX2_CF_SHIFT                            16
4614296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_TX_BLOCKED                               (0x1<<18) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that Tx has more to send, but has not enough window to send it */
4615296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_TX_BLOCKED_SHIFT                         18
4616296071Sdavidcs		#define __TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN                            (0x1<<19) /* BitField tcp_agg_vars1Various aggregative variables	 */
4617296071Sdavidcs		#define __TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT                      19
4618296071Sdavidcs		#define __TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN                            (0x1<<20) /* BitField tcp_agg_vars1Various aggregative variables	 */
4619296071Sdavidcs		#define __TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN_SHIFT                      20
4620296071Sdavidcs		#define __TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN                            (0x1<<21) /* BitField tcp_agg_vars1Various aggregative variables	 */
4621296071Sdavidcs		#define __TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN_SHIFT                      21
4622296071Sdavidcs		#define __TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_RESERVED1                              (0x3<<22) /* BitField tcp_agg_vars1Various aggregative variables	 */
4623296071Sdavidcs		#define __TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_RESERVED1_SHIFT                        22
4624296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ                      (0xF<<24) /* BitField tcp_agg_vars1Various aggregative variables	The sequence of the last fast retransmit or goto SS comand sent */
4625296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ_SHIFT                24
4626296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ                      (0xF<<28) /* BitField tcp_agg_vars1Various aggregative variables	The sequence of the last fast retransmit or Goto SS command performed by the XSTORM */
4627296071Sdavidcs		#define TSTORM_ISCSI_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ_SHIFT                28
4628296071Sdavidcs	uint32_t snd_max /* Maximum sequence number that was ever transmitted */;
4629296071Sdavidcs	uint32_t snd_una /* Last ACK sequence number sent by the Tx */;
4630296071Sdavidcs	uint32_t __reserved2;
4631296071Sdavidcs};
4632296071Sdavidcs
4633296071Sdavidcs/*
4634296071Sdavidcs * The iscsi aggregative context of Tstorm
4635296071Sdavidcs */
4636296071Sdavidcsstruct tstorm_iscsi_ag_context
4637296071Sdavidcs{
4638296071Sdavidcs#if defined(__BIG_ENDIAN)
4639296071Sdavidcs	uint16_t ulp_credit;
4640296071Sdavidcs	uint8_t agg_vars1;
4641296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0                                        (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
4642296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                  0
4643296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1                                        (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
4644296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                  1
4645296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2                                        (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
4646296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                  2
4647296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3                                        (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
4648296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                  3
4649296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF                                 (0x3<<4) /* BitField agg_vars1Various aggregative variables	 */
4650296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_SHIFT                           4
4651296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG                                          (0x1<<6) /* BitField agg_vars1Various aggregative variables	 */
4652296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG_SHIFT                                    6
4653296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG                               (0x1<<7) /* BitField agg_vars1Various aggregative variables	 */
4654296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG_SHIFT                         7
4655296071Sdavidcs	uint8_t state /* The state of the connection */;
4656296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4657296071Sdavidcs	uint8_t state /* The state of the connection */;
4658296071Sdavidcs	uint8_t agg_vars1;
4659296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0                                        (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
4660296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                  0
4661296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1                                        (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
4662296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                  1
4663296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2                                        (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
4664296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                  2
4665296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3                                        (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
4666296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                  3
4667296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF                                 (0x3<<4) /* BitField agg_vars1Various aggregative variables	 */
4668296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_SHIFT                           4
4669296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG                                          (0x1<<6) /* BitField agg_vars1Various aggregative variables	 */
4670296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX3_FLAG_SHIFT                                    6
4671296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG                               (0x1<<7) /* BitField agg_vars1Various aggregative variables	 */
4672296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_ACK_ON_FIN_SENT_FLAG_SHIFT                         7
4673296071Sdavidcs	uint16_t ulp_credit;
4674296071Sdavidcs#endif
4675296071Sdavidcs#if defined(__BIG_ENDIAN)
4676296071Sdavidcs	uint16_t __agg_val4;
4677296071Sdavidcs	uint16_t agg_vars2;
4678296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG                                 (0x1<<0) /* BitField agg_vars2Various aggregative variables	 */
4679296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG_SHIFT                           0
4680296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG                                (0x1<<1) /* BitField agg_vars2Various aggregative variables	 */
4681296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG_SHIFT                          1
4682296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF                                        (0x3<<2) /* BitField agg_vars2Various aggregative variables	 */
4683296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_SHIFT                                  2
4684296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF                                     (0x3<<4) /* BitField agg_vars2Various aggregative variables	 */
4685296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_SHIFT                               4
4686296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF                                            (0x3<<6) /* BitField agg_vars2Various aggregative variables	 */
4687296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_SHIFT                                      6
4688296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF                                            (0x3<<8) /* BitField agg_vars2Various aggregative variables	 */
4689296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_SHIFT                                      8
4690296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG                                          (0x1<<10) /* BitField agg_vars2Various aggregative variables	 */
4691296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG_SHIFT                                    10
4692296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN                              (0x1<<11) /* BitField agg_vars2Various aggregative variables	 */
4693296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT                        11
4694296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN                                     (0x1<<12) /* BitField agg_vars2Various aggregative variables	 */
4695296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN_SHIFT                               12
4696296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN                                  (0x1<<13) /* BitField agg_vars2Various aggregative variables	 */
4697296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN_SHIFT                            13
4698296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN                                           (0x1<<14) /* BitField agg_vars2Various aggregative variables	 */
4699296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN_SHIFT                                     14
4700296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN                                           (0x1<<15) /* BitField agg_vars2Various aggregative variables	 */
4701296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN_SHIFT                                     15
4702296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4703296071Sdavidcs	uint16_t agg_vars2;
4704296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG                                 (0x1<<0) /* BitField agg_vars2Various aggregative variables	 */
4705296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_MSL_TIMER_SET_FLAG_SHIFT                           0
4706296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG                                (0x1<<1) /* BitField agg_vars2Various aggregative variables	 */
4707296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_FIN_SENT_FIRST_FLAG_SHIFT                          1
4708296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF                                        (0x3<<2) /* BitField agg_vars2Various aggregative variables	 */
4709296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_SHIFT                                  2
4710296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF                                     (0x3<<4) /* BitField agg_vars2Various aggregative variables	 */
4711296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_SHIFT                               4
4712296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF                                            (0x3<<6) /* BitField agg_vars2Various aggregative variables	 */
4713296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_SHIFT                                      6
4714296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF                                            (0x3<<8) /* BitField agg_vars2Various aggregative variables	 */
4715296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_SHIFT                                      8
4716296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG                                          (0x1<<10) /* BitField agg_vars2Various aggregative variables	 */
4717296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_AUX7_FLAG_SHIFT                                    10
4718296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN                              (0x1<<11) /* BitField agg_vars2Various aggregative variables	 */
4719296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT                        11
4720296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN                                     (0x1<<12) /* BitField agg_vars2Various aggregative variables	 */
4721296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_RST_SENT_CF_EN_SHIFT                               12
4722296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN                                  (0x1<<13) /* BitField agg_vars2Various aggregative variables	 */
4723296071Sdavidcs		#define __TSTORM_ISCSI_AG_CONTEXT_WAKEUP_CALL_CF_EN_SHIFT                            13
4724296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN                                           (0x1<<14) /* BitField agg_vars2Various aggregative variables	 */
4725296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_AUX6_CF_EN_SHIFT                                     14
4726296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN                                           (0x1<<15) /* BitField agg_vars2Various aggregative variables	 */
4727296071Sdavidcs		#define TSTORM_ISCSI_AG_CONTEXT_AUX7_CF_EN_SHIFT                                     15
4728296071Sdavidcs	uint16_t __agg_val4;
4729296071Sdavidcs#endif
4730296071Sdavidcs	struct tstorm_iscsi_tcp_ag_context_section tcp /* TCP context section, shared in TOE and iSCSI */;
4731296071Sdavidcs};
4732296071Sdavidcs
4733296071Sdavidcs
4734296071Sdavidcs/*
4735296071Sdavidcs * The tcp aggregative context section of Tstorm
4736296071Sdavidcs */
4737296071Sdavidcsstruct tstorm_tcp_tcp_ag_context_section
4738296071Sdavidcs{
4739296071Sdavidcs	uint32_t __agg_val1 /* aggregated value 1 */;
4740296071Sdavidcs#if defined(__BIG_ENDIAN)
4741296071Sdavidcs	uint8_t __tcp_agg_vars2 /* Various aggregative variables*/;
4742296071Sdavidcs	uint8_t __agg_val3 /* aggregated value 3 */;
4743296071Sdavidcs	uint16_t __agg_val2 /* aggregated value 2 */;
4744296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4745296071Sdavidcs	uint16_t __agg_val2 /* aggregated value 2 */;
4746296071Sdavidcs	uint8_t __agg_val3 /* aggregated value 3 */;
4747296071Sdavidcs	uint8_t __tcp_agg_vars2 /* Various aggregative variables*/;
4748296071Sdavidcs#endif
4749296071Sdavidcs#if defined(__BIG_ENDIAN)
4750296071Sdavidcs	uint16_t __agg_val5;
4751296071Sdavidcs	uint8_t __agg_val6;
4752296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
4753296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4754296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
4755296071Sdavidcs	uint8_t __agg_val6;
4756296071Sdavidcs	uint16_t __agg_val5;
4757296071Sdavidcs#endif
4758296071Sdavidcs	uint32_t snd_nxt /* Next sequence number to transmit, given by Tx */;
4759296071Sdavidcs	uint32_t rtt_seq /* Rtt recording   sequence number */;
4760296071Sdavidcs	uint32_t rtt_time /* Rtt recording   real time clock */;
4761296071Sdavidcs	uint32_t __reserved66;
4762296071Sdavidcs	uint32_t wnd_right_edge /* The right edge of the receive window. Updated by the XSTORM when a segment with ACK is transmitted */;
4763296071Sdavidcs	uint32_t tcp_agg_vars1;
4764296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG                              (0x1<<0) /* BitField tcp_agg_vars1Various aggregative variables	Sticky bit that is set when FIN is sent and remains set */
4765296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT                        0
4766296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG                       (0x1<<1) /* BitField tcp_agg_vars1Various aggregative variables	The Tx indicates that it sent a FIN packet */
4767296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG_SHIFT                 1
4768296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF                                 (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag to indicate a window update */
4769296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_SHIFT                           2
4770296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF                                 (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that a timeout expired */
4771296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_SHIFT                           4
4772296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_EN                              (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	Enable the decision rule that considers the WndUpd counter flag */
4773296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_WND_UPD_CF_EN_SHIFT                        6
4774296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN                              (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Enable the decision rule that considers the Timeout counter flag */
4775296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN_SHIFT                        7
4776296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN                          (0x1<<8) /* BitField tcp_agg_vars1Various aggregative variables	If 1 then the Rxmit sequence decision rule is enabled */
4777296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN_SHIFT                    8
4778296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_SND_NXT_EN                                 (0x1<<9) /* BitField tcp_agg_vars1Various aggregative variables	If set then the SendNext decision rule is enabled */
4779296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_SND_NXT_EN_SHIFT                           9
4780296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG                                  (0x1<<10) /* BitField tcp_agg_vars1Various aggregative variables	 */
4781296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT                            10
4782296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_FLAG                                  (0x1<<11) /* BitField tcp_agg_vars1Various aggregative variables	 */
4783296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_FLAG_SHIFT                            11
4784296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF_EN                                 (0x1<<12) /* BitField tcp_agg_vars1Various aggregative variables	 */
4785296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF_EN_SHIFT                           12
4786296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF_EN                                 (0x1<<13) /* BitField tcp_agg_vars1Various aggregative variables	 */
4787296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF_EN_SHIFT                           13
4788296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF                                    (0x3<<14) /* BitField tcp_agg_vars1Various aggregative variables	 */
4789296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_CF_SHIFT                              14
4790296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF                                    (0x3<<16) /* BitField tcp_agg_vars1Various aggregative variables	 */
4791296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX2_CF_SHIFT                              16
4792296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_BLOCKED                                 (0x1<<18) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that Tx has more to send, but has not enough window to send it */
4793296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_BLOCKED_SHIFT                           18
4794296071Sdavidcs		#define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN                              (0x1<<19) /* BitField tcp_agg_vars1Various aggregative variables	 */
4795296071Sdavidcs		#define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT                        19
4796296071Sdavidcs		#define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN                              (0x1<<20) /* BitField tcp_agg_vars1Various aggregative variables	 */
4797296071Sdavidcs		#define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN_SHIFT                        20
4798296071Sdavidcs		#define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN                              (0x1<<21) /* BitField tcp_agg_vars1Various aggregative variables	 */
4799296071Sdavidcs		#define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN_SHIFT                        21
4800296071Sdavidcs		#define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED1                                (0x3<<22) /* BitField tcp_agg_vars1Various aggregative variables	 */
4801296071Sdavidcs		#define __TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED1_SHIFT                          22
4802296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ                        (0xF<<24) /* BitField tcp_agg_vars1Various aggregative variables	The sequence of the last fast retransmit or goto SS comand sent */
4803296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ_SHIFT                  24
4804296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ                        (0xF<<28) /* BitField tcp_agg_vars1Various aggregative variables	The sequence of the last fast retransmit or Goto SS command performed by the XSTORM */
4805296071Sdavidcs		#define TSTORM_TCP_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ_SHIFT                  28
4806296071Sdavidcs	uint32_t snd_max /* Maximum sequence number that was ever transmitted */;
4807296071Sdavidcs	uint32_t snd_una /* Last ACK sequence number sent by the Tx */;
4808296071Sdavidcs	uint32_t __reserved2;
4809296071Sdavidcs};
4810296071Sdavidcs
4811296071Sdavidcs
4812296071Sdavidcs/*
4813296071Sdavidcs * The toe aggregative context section of Tstorm
4814296071Sdavidcs */
4815296071Sdavidcsstruct tstorm_toe_tcp_ag_context_section
4816296071Sdavidcs{
4817296071Sdavidcs	uint32_t __agg_val1 /* aggregated value 1 */;
4818296071Sdavidcs#if defined(__BIG_ENDIAN)
4819296071Sdavidcs	uint8_t __tcp_agg_vars2 /* Various aggregative variables*/;
4820296071Sdavidcs	uint8_t __agg_val3 /* aggregated value 3 */;
4821296071Sdavidcs	uint16_t __agg_val2 /* aggregated value 2 */;
4822296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4823296071Sdavidcs	uint16_t __agg_val2 /* aggregated value 2 */;
4824296071Sdavidcs	uint8_t __agg_val3 /* aggregated value 3 */;
4825296071Sdavidcs	uint8_t __tcp_agg_vars2 /* Various aggregative variables*/;
4826296071Sdavidcs#endif
4827296071Sdavidcs#if defined(__BIG_ENDIAN)
4828296071Sdavidcs	uint16_t __agg_val5;
4829296071Sdavidcs	uint8_t __agg_val6;
4830296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
4831296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4832296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
4833296071Sdavidcs	uint8_t __agg_val6;
4834296071Sdavidcs	uint16_t __agg_val5;
4835296071Sdavidcs#endif
4836296071Sdavidcs	uint32_t snd_nxt /* Next sequence number to transmit, given by Tx */;
4837296071Sdavidcs	uint32_t rtt_seq /* Rtt recording   sequence number */;
4838296071Sdavidcs	uint32_t rtt_time /* Rtt recording   real time clock */;
4839296071Sdavidcs	uint32_t __reserved66;
4840296071Sdavidcs	uint32_t wnd_right_edge /* The right edge of the receive window. Updated by the XSTORM when a segment with ACK is transmitted */;
4841296071Sdavidcs	uint32_t tcp_agg_vars1;
4842296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG                              (0x1<<0) /* BitField tcp_agg_vars1Various aggregative variables	Sticky bit that is set when FIN is sent and remains set */
4843296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT                        0
4844296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG                       (0x1<<1) /* BitField tcp_agg_vars1Various aggregative variables	The Tx indicates that it sent a FIN packet */
4845296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_LAST_PACKET_FIN_FLAG_SHIFT                 1
4846296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED52                                 (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag to indicate a window update */
4847296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED52_SHIFT                           2
4848296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF                                 (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that a timeout expired */
4849296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_SHIFT                           4
4850296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED_WND_UPD_CF_EN                     (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	Enable the decision rule that considers the WndUpd counter flag */
4851296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED_WND_UPD_CF_EN_SHIFT               6
4852296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN                              (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Enable the decision rule that considers the Timeout counter flag */
4853296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_TIMEOUT_CF_EN_SHIFT                        7
4854296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN                          (0x1<<8) /* BitField tcp_agg_vars1Various aggregative variables	If 1 then the Rxmit sequence decision rule is enabled */
4855296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RETRANSMIT_SEQ_EN_SHIFT                    8
4856296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_SND_NXT_EN                                 (0x1<<9) /* BitField tcp_agg_vars1Various aggregative variables	If set then the SendNext decision rule is enabled */
4857296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_SND_NXT_EN_SHIFT                           9
4858296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_NEWRTTSAMPLE                               (0x1<<10) /* BitField tcp_agg_vars1Various aggregative variables	 */
4859296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_NEWRTTSAMPLE_SHIFT                         10
4860296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED55                                 (0x1<<11) /* BitField tcp_agg_vars1Various aggregative variables	 */
4861296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED55_SHIFT                           11
4862296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED_AUX1_CF_EN                        (0x1<<12) /* BitField tcp_agg_vars1Various aggregative variables	 */
4863296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED_AUX1_CF_EN_SHIFT                  12
4864296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED_AUX2_CF_EN                        (0x1<<13) /* BitField tcp_agg_vars1Various aggregative variables	 */
4865296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED_AUX2_CF_EN_SHIFT                  13
4866296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED56                                 (0x3<<14) /* BitField tcp_agg_vars1Various aggregative variables	 */
4867296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED56_SHIFT                           14
4868296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED57                                 (0x3<<16) /* BitField tcp_agg_vars1Various aggregative variables	 */
4869296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED57_SHIFT                           16
4870296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_BLOCKED                                 (0x1<<18) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that Tx has more to send, but has not enough window to send it */
4871296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_BLOCKED_SHIFT                           18
4872296071Sdavidcs		#define __TSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN                              (0x1<<19) /* BitField tcp_agg_vars1Various aggregative variables	 */
4873296071Sdavidcs		#define __TSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT                        19
4874296071Sdavidcs		#define __TSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN                              (0x1<<20) /* BitField tcp_agg_vars1Various aggregative variables	 */
4875296071Sdavidcs		#define __TSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX11_CF_EN_SHIFT                        20
4876296071Sdavidcs		#define __TSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN                              (0x1<<21) /* BitField tcp_agg_vars1Various aggregative variables	 */
4877296071Sdavidcs		#define __TSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX12_CF_EN_SHIFT                        21
4878296071Sdavidcs		#define __TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED1                                (0x3<<22) /* BitField tcp_agg_vars1Various aggregative variables	 */
4879296071Sdavidcs		#define __TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED1_SHIFT                          22
4880296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ                        (0xF<<24) /* BitField tcp_agg_vars1Various aggregative variables	The sequence of the last fast retransmit or goto SS comand sent */
4881296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RETRANSMIT_PEND_SEQ_SHIFT                  24
4882296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ                        (0xF<<28) /* BitField tcp_agg_vars1Various aggregative variables	The sequence of the last fast retransmit or Goto SS command performed by the XSTORM */
4883296071Sdavidcs		#define TSTORM_TOE_TCP_AG_CONTEXT_SECTION_RETRANSMIT_DONE_SEQ_SHIFT                  28
4884296071Sdavidcs	uint32_t snd_max /* Maximum sequence number that was ever transmitted */;
4885296071Sdavidcs	uint32_t snd_una /* Last ACK sequence number sent by the Tx */;
4886296071Sdavidcs	uint32_t __reserved2;
4887296071Sdavidcs};
4888296071Sdavidcs
4889296071Sdavidcs/*
4890296071Sdavidcs * The toe aggregative context of Tstorm
4891296071Sdavidcs */
4892296071Sdavidcsstruct tstorm_toe_ag_context
4893296071Sdavidcs{
4894296071Sdavidcs#if defined(__BIG_ENDIAN)
4895296071Sdavidcs	uint16_t reserved54;
4896296071Sdavidcs	uint8_t agg_vars1;
4897296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_EXISTS_IN_QM0                                          (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
4898296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                    0
4899296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED51                                             (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
4900296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED51_SHIFT                                       1
4901296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED52                                             (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
4902296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED52_SHIFT                                       2
4903296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED53                                             (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
4904296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED53_SHIFT                                       3
4905296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q0_CF                                   (0x3<<4) /* BitField agg_vars1Various aggregative variables	 */
4906296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_SHIFT                             4
4907296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX3_FLAG                                            (0x1<<6) /* BitField agg_vars1Various aggregative variables	 */
4908296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX3_FLAG_SHIFT                                      6
4909296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX4_FLAG                                            (0x1<<7) /* BitField agg_vars1Various aggregative variables	 */
4910296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX4_FLAG_SHIFT                                      7
4911296071Sdavidcs	uint8_t __state /* The state of the connection */;
4912296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4913296071Sdavidcs	uint8_t __state /* The state of the connection */;
4914296071Sdavidcs	uint8_t agg_vars1;
4915296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_EXISTS_IN_QM0                                          (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
4916296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                    0
4917296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED51                                             (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
4918296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED51_SHIFT                                       1
4919296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED52                                             (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
4920296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED52_SHIFT                                       2
4921296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED53                                             (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
4922296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED53_SHIFT                                       3
4923296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q0_CF                                   (0x3<<4) /* BitField agg_vars1Various aggregative variables	 */
4924296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_SHIFT                             4
4925296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX3_FLAG                                            (0x1<<6) /* BitField agg_vars1Various aggregative variables	 */
4926296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX3_FLAG_SHIFT                                      6
4927296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX4_FLAG                                            (0x1<<7) /* BitField agg_vars1Various aggregative variables	 */
4928296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX4_FLAG_SHIFT                                      7
4929296071Sdavidcs	uint16_t reserved54;
4930296071Sdavidcs#endif
4931296071Sdavidcs#if defined(__BIG_ENDIAN)
4932296071Sdavidcs	uint16_t __agg_val4;
4933296071Sdavidcs	uint16_t agg_vars2;
4934296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX5_FLAG                                            (0x1<<0) /* BitField agg_vars2Various aggregative variables	 */
4935296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX5_FLAG_SHIFT                                      0
4936296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX6_FLAG                                            (0x1<<1) /* BitField agg_vars2Various aggregative variables	 */
4937296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX6_FLAG_SHIFT                                      1
4938296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX4_CF                                              (0x3<<2) /* BitField agg_vars2Various aggregative variables	 */
4939296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX4_CF_SHIFT                                        2
4940296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX5_CF                                              (0x3<<4) /* BitField agg_vars2Various aggregative variables	 */
4941296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX5_CF_SHIFT                                        4
4942296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX6_CF                                              (0x3<<6) /* BitField agg_vars2Various aggregative variables	 */
4943296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX6_CF_SHIFT                                        6
4944296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX7_CF                                              (0x3<<8) /* BitField agg_vars2Various aggregative variables	 */
4945296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX7_CF_SHIFT                                        8
4946296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX7_FLAG                                            (0x1<<10) /* BitField agg_vars2Various aggregative variables	 */
4947296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX7_FLAG_SHIFT                                      10
4948296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN                                (0x1<<11) /* BitField agg_vars2Various aggregative variables	 */
4949296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT                          11
4950296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX4_CF_EN                                    (0x1<<12) /* BitField agg_vars2Various aggregative variables	 */
4951296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX4_CF_EN_SHIFT                              12
4952296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX5_CF_EN                                    (0x1<<13) /* BitField agg_vars2Various aggregative variables	 */
4953296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX5_CF_EN_SHIFT                              13
4954296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX6_CF_EN                                    (0x1<<14) /* BitField agg_vars2Various aggregative variables	 */
4955296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX6_CF_EN_SHIFT                              14
4956296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX7_CF_EN                                    (0x1<<15) /* BitField agg_vars2Various aggregative variables	 */
4957296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX7_CF_EN_SHIFT                              15
4958296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
4959296071Sdavidcs	uint16_t agg_vars2;
4960296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX5_FLAG                                            (0x1<<0) /* BitField agg_vars2Various aggregative variables	 */
4961296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX5_FLAG_SHIFT                                      0
4962296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX6_FLAG                                            (0x1<<1) /* BitField agg_vars2Various aggregative variables	 */
4963296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX6_FLAG_SHIFT                                      1
4964296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX4_CF                                              (0x3<<2) /* BitField agg_vars2Various aggregative variables	 */
4965296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX4_CF_SHIFT                                        2
4966296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX5_CF                                              (0x3<<4) /* BitField agg_vars2Various aggregative variables	 */
4967296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX5_CF_SHIFT                                        4
4968296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX6_CF                                              (0x3<<6) /* BitField agg_vars2Various aggregative variables	 */
4969296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX6_CF_SHIFT                                        6
4970296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX7_CF                                              (0x3<<8) /* BitField agg_vars2Various aggregative variables	 */
4971296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX7_CF_SHIFT                                        8
4972296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX7_FLAG                                            (0x1<<10) /* BitField agg_vars2Various aggregative variables	 */
4973296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_AUX7_FLAG_SHIFT                                      10
4974296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN                                (0x1<<11) /* BitField agg_vars2Various aggregative variables	 */
4975296071Sdavidcs		#define __TSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT                          11
4976296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX4_CF_EN                                    (0x1<<12) /* BitField agg_vars2Various aggregative variables	 */
4977296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX4_CF_EN_SHIFT                              12
4978296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX5_CF_EN                                    (0x1<<13) /* BitField agg_vars2Various aggregative variables	 */
4979296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX5_CF_EN_SHIFT                              13
4980296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX6_CF_EN                                    (0x1<<14) /* BitField agg_vars2Various aggregative variables	 */
4981296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX6_CF_EN_SHIFT                              14
4982296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX7_CF_EN                                    (0x1<<15) /* BitField agg_vars2Various aggregative variables	 */
4983296071Sdavidcs		#define TSTORM_TOE_AG_CONTEXT_RESERVED_AUX7_CF_EN_SHIFT                              15
4984296071Sdavidcs	uint16_t __agg_val4;
4985296071Sdavidcs#endif
4986296071Sdavidcs	struct tstorm_toe_tcp_ag_context_section tcp /* TCP context section, shared in TOE and iSCSI */;
4987296071Sdavidcs};
4988296071Sdavidcs
4989296071Sdavidcs
4990296071Sdavidcs/*
4991255736Sdavidch * The eth aggregative context of Ustorm
4992255736Sdavidch */
4993255736Sdavidchstruct ustorm_eth_ag_context
4994255736Sdavidch{
4995255736Sdavidch	uint32_t __reserved0;
4996255736Sdavidch#if defined(__BIG_ENDIAN)
4997255736Sdavidch	uint8_t cdu_usage /* Will be used by the CDU for validation of the CID/connection type on doorbells. */;
4998255736Sdavidch	uint8_t __reserved2;
4999255736Sdavidch	uint16_t __reserved1;
5000255736Sdavidch#elif defined(__LITTLE_ENDIAN)
5001255736Sdavidch	uint16_t __reserved1;
5002255736Sdavidch	uint8_t __reserved2;
5003255736Sdavidch	uint8_t cdu_usage /* Will be used by the CDU for validation of the CID/connection type on doorbells. */;
5004255736Sdavidch#endif
5005255736Sdavidch	uint32_t __reserved3[6];
5006255736Sdavidch};
5007255736Sdavidch
5008255736Sdavidch
5009255736Sdavidch/*
5010296071Sdavidcs * The fcoe aggregative context of Ustorm
5011296071Sdavidcs */
5012296071Sdavidcsstruct ustorm_fcoe_ag_context
5013296071Sdavidcs{
5014296071Sdavidcs#if defined(__BIG_ENDIAN)
5015296071Sdavidcs	uint8_t __aux_counter_flags /* auxiliary counter flags*/;
5016296071Sdavidcs	uint8_t agg_vars2;
5017296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_TX_CF                                                 (0x3<<0) /* BitField agg_vars2various aggregation variables	Set when a message was received from the Tx STORM. For future use. */
5018296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_TX_CF_SHIFT                                           0
5019296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_TIMER_CF                                            (0x3<<2) /* BitField agg_vars2various aggregation variables	Set when a message was received from the Timer. */
5020296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_SHIFT                                      2
5021296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE                                        (0x7<<4) /* BitField agg_vars2various aggregation variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5022296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE_SHIFT                                  4
5023296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK                                       (0x1<<7) /* BitField agg_vars2various aggregation variables	Used to mask the decision rule of AggVal2. Used in iSCSI. Should be 0 in all other protocols */
5024296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK_SHIFT                                 7
5025296071Sdavidcs	uint8_t agg_vars1;
5026296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0                                       (0x1<<0) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 0 */
5027296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                 0
5028296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1                                         (0x1<<1) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 1 */
5029296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                   1
5030296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2                                         (0x1<<2) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 2 */
5031296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                   2
5032296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3                                         (0x1<<3) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 3 */
5033296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                   3
5034296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_INV_CF                                                (0x3<<4) /* BitField agg_vars1various aggregation variables	Indicates a valid invalidate request. Set by the CMP STORM. */
5035296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_INV_CF_SHIFT                                          4
5036296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF                                         (0x3<<6) /* BitField agg_vars1various aggregation variables	Set when a message was received from the CMP STORM. For future use. */
5037296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_SHIFT                                   6
5038296071Sdavidcs	uint8_t state /* The state of the connection */;
5039296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5040296071Sdavidcs	uint8_t state /* The state of the connection */;
5041296071Sdavidcs	uint8_t agg_vars1;
5042296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0                                       (0x1<<0) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 0 */
5043296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                 0
5044296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1                                         (0x1<<1) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 1 */
5045296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                   1
5046296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2                                         (0x1<<2) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 2 */
5047296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                   2
5048296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3                                         (0x1<<3) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 3 */
5049296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                   3
5050296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_INV_CF                                                (0x3<<4) /* BitField agg_vars1various aggregation variables	Indicates a valid invalidate request. Set by the CMP STORM. */
5051296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_INV_CF_SHIFT                                          4
5052296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF                                         (0x3<<6) /* BitField agg_vars1various aggregation variables	Set when a message was received from the CMP STORM. For future use. */
5053296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_SHIFT                                   6
5054296071Sdavidcs	uint8_t agg_vars2;
5055296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_TX_CF                                                 (0x3<<0) /* BitField agg_vars2various aggregation variables	Set when a message was received from the Tx STORM. For future use. */
5056296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_TX_CF_SHIFT                                           0
5057296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_TIMER_CF                                            (0x3<<2) /* BitField agg_vars2various aggregation variables	Set when a message was received from the Timer. */
5058296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_SHIFT                                      2
5059296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE                                        (0x7<<4) /* BitField agg_vars2various aggregation variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5060296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_AGG_MISC4_RULE_SHIFT                                  4
5061296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK                                       (0x1<<7) /* BitField agg_vars2various aggregation variables	Used to mask the decision rule of AggVal2. Used in iSCSI. Should be 0 in all other protocols */
5062296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AGG_VAL2_MASK_SHIFT                                 7
5063296071Sdavidcs	uint8_t __aux_counter_flags /* auxiliary counter flags*/;
5064296071Sdavidcs#endif
5065296071Sdavidcs#if defined(__BIG_ENDIAN)
5066296071Sdavidcs	uint8_t cdu_usage /* Will be used by the CDU for validation of the CID/connection type on doorbells. */;
5067296071Sdavidcs	uint8_t agg_misc2;
5068296071Sdavidcs	uint16_t pbf_tx_seq_ack /* Sequence number of the last sequence transmitted by PBF. */;
5069296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5070296071Sdavidcs	uint16_t pbf_tx_seq_ack /* Sequence number of the last sequence transmitted by PBF. */;
5071296071Sdavidcs	uint8_t agg_misc2;
5072296071Sdavidcs	uint8_t cdu_usage /* Will be used by the CDU for validation of the CID/connection type on doorbells. */;
5073296071Sdavidcs#endif
5074296071Sdavidcs	uint32_t agg_misc4;
5075296071Sdavidcs#if defined(__BIG_ENDIAN)
5076296071Sdavidcs	uint8_t agg_val3_th;
5077296071Sdavidcs	uint8_t agg_val3;
5078296071Sdavidcs	uint16_t agg_misc3;
5079296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5080296071Sdavidcs	uint16_t agg_misc3;
5081296071Sdavidcs	uint8_t agg_val3;
5082296071Sdavidcs	uint8_t agg_val3_th;
5083296071Sdavidcs#endif
5084296071Sdavidcs	uint32_t expired_task_id /* Timer expiration task id */;
5085296071Sdavidcs	uint32_t agg_misc4_th;
5086296071Sdavidcs#if defined(__BIG_ENDIAN)
5087296071Sdavidcs	uint16_t cq_prod /* CQ producer updated by FW */;
5088296071Sdavidcs	uint16_t cq_cons /* CQ consumer updated by driver via doorbell */;
5089296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5090296071Sdavidcs	uint16_t cq_cons /* CQ consumer updated by driver via doorbell */;
5091296071Sdavidcs	uint16_t cq_prod /* CQ producer updated by FW */;
5092296071Sdavidcs#endif
5093296071Sdavidcs#if defined(__BIG_ENDIAN)
5094296071Sdavidcs	uint16_t __reserved2;
5095296071Sdavidcs	uint8_t decision_rules;
5096296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE                                           (0x7<<0) /* BitField decision_rulesVarious decision rules	 */
5097296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE_SHIFT                                     0
5098296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE                                       (0x7<<3) /* BitField decision_rulesVarious decision rules	 */
5099296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE_SHIFT                                 3
5100296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG                                         (0x1<<6) /* BitField decision_rulesVarious decision rules	CQ negative arm indication updated via doorbell */
5101296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG_SHIFT                                   6
5102296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_RESERVED1                                           (0x1<<7) /* BitField decision_rulesVarious decision rules	 */
5103296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_RESERVED1_SHIFT                                     7
5104296071Sdavidcs	uint8_t decision_rule_enable_bits;
5105296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN                                  (0x1<<0) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5106296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN_SHIFT                            0
5107296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN                                      (0x1<<1) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5108296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN_SHIFT                                1
5109296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_TX_CF_EN                                              (0x1<<2) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5110296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_TX_CF_EN_SHIFT                                        2
5111296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN                                         (0x1<<3) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5112296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN_SHIFT                                   3
5113296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN                                          (0x1<<4) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5114296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT                                    4
5115296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN                                        (0x1<<5) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	The flush queues counter flag en.  */
5116296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN_SHIFT                                  5
5117296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN                                          (0x1<<6) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5118296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN_SHIFT                                    6
5119296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN                                            (0x1<<7) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5120296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT                                      7
5121296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5122296071Sdavidcs	uint8_t decision_rule_enable_bits;
5123296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN                                  (0x1<<0) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5124296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_RESERVED_INV_CF_EN_SHIFT                            0
5125296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN                                      (0x1<<1) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5126296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_COMPLETION_CF_EN_SHIFT                                1
5127296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_TX_CF_EN                                              (0x1<<2) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5128296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_TX_CF_EN_SHIFT                                        2
5129296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN                                         (0x1<<3) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5130296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_TIMER_CF_EN_SHIFT                                   3
5131296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN                                          (0x1<<4) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5132296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT                                    4
5133296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN                                        (0x1<<5) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	The flush queues counter flag en.  */
5134296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_QUEUE0_CF_EN_SHIFT                                  5
5135296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN                                          (0x1<<6) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5136296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AUX3_CF_EN_SHIFT                                    6
5137296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN                                            (0x1<<7) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5138296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT                                      7
5139296071Sdavidcs	uint8_t decision_rules;
5140296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE                                           (0x7<<0) /* BitField decision_rulesVarious decision rules	 */
5141296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_CQ_DEC_RULE_SHIFT                                     0
5142296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE                                       (0x7<<3) /* BitField decision_rulesVarious decision rules	 */
5143296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_AGG_VAL3_RULE_SHIFT                                 3
5144296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG                                         (0x1<<6) /* BitField decision_rulesVarious decision rules	CQ negative arm indication updated via doorbell */
5145296071Sdavidcs		#define USTORM_FCOE_AG_CONTEXT_CQ_ARM_N_FLAG_SHIFT                                   6
5146296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_RESERVED1                                           (0x1<<7) /* BitField decision_rulesVarious decision rules	 */
5147296071Sdavidcs		#define __USTORM_FCOE_AG_CONTEXT_RESERVED1_SHIFT                                     7
5148296071Sdavidcs	uint16_t __reserved2;
5149296071Sdavidcs#endif
5150296071Sdavidcs};
5151296071Sdavidcs
5152296071Sdavidcs
5153296071Sdavidcs/*
5154296071Sdavidcs * The iscsi aggregative context of Ustorm
5155296071Sdavidcs */
5156296071Sdavidcsstruct ustorm_iscsi_ag_context
5157296071Sdavidcs{
5158296071Sdavidcs#if defined(__BIG_ENDIAN)
5159296071Sdavidcs	uint8_t __aux_counter_flags /* auxiliary counter flags*/;
5160296071Sdavidcs	uint8_t agg_vars2;
5161296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_TX_CF                                                (0x3<<0) /* BitField agg_vars2various aggregation variables	Set when a message was received from the Tx STORM. For future use. */
5162296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_TX_CF_SHIFT                                          0
5163296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF                                           (0x3<<2) /* BitField agg_vars2various aggregation variables	Set when a message was received from the Timer. */
5164296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_SHIFT                                     2
5165296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE                                       (0x7<<4) /* BitField agg_vars2various aggregation variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5166296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE_SHIFT                                 4
5167296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK                                      (0x1<<7) /* BitField agg_vars2various aggregation variables	Used to mask the decision rule of AggVal2. Used in iSCSI. Should be 0 in all other protocols */
5168296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK_SHIFT                                7
5169296071Sdavidcs	uint8_t agg_vars1;
5170296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0                                      (0x1<<0) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 0 */
5171296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                0
5172296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1                                        (0x1<<1) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 1 */
5173296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                  1
5174296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2                                        (0x1<<2) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 2 */
5175296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                  2
5176296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3                                        (0x1<<3) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 3 */
5177296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                  3
5178296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_INV_CF                                               (0x3<<4) /* BitField agg_vars1various aggregation variables	Indicates a valid invalidate request. Set by the CMP STORM. */
5179296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_INV_CF_SHIFT                                         4
5180296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF                                        (0x3<<6) /* BitField agg_vars1various aggregation variables	Set when a message was received from the CMP STORM. For future use. */
5181296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_SHIFT                                  6
5182296071Sdavidcs	uint8_t state /* The state of the connection */;
5183296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5184296071Sdavidcs	uint8_t state /* The state of the connection */;
5185296071Sdavidcs	uint8_t agg_vars1;
5186296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0                                      (0x1<<0) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 0 */
5187296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                0
5188296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1                                        (0x1<<1) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 1 */
5189296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                  1
5190296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2                                        (0x1<<2) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 2 */
5191296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                  2
5192296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3                                        (0x1<<3) /* BitField agg_vars1various aggregation variables	The connection is currently registered to the QM with queue index 3 */
5193296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                  3
5194296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_INV_CF                                               (0x3<<4) /* BitField agg_vars1various aggregation variables	Indicates a valid invalidate request. Set by the CMP STORM. */
5195296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_INV_CF_SHIFT                                         4
5196296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF                                        (0x3<<6) /* BitField agg_vars1various aggregation variables	Set when a message was received from the CMP STORM. For future use. */
5197296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_SHIFT                                  6
5198296071Sdavidcs	uint8_t agg_vars2;
5199296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_TX_CF                                                (0x3<<0) /* BitField agg_vars2various aggregation variables	Set when a message was received from the Tx STORM. For future use. */
5200296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_TX_CF_SHIFT                                          0
5201296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF                                           (0x3<<2) /* BitField agg_vars2various aggregation variables	Set when a message was received from the Timer. */
5202296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_SHIFT                                     2
5203296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE                                       (0x7<<4) /* BitField agg_vars2various aggregation variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5204296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_MISC4_RULE_SHIFT                                 4
5205296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK                                      (0x1<<7) /* BitField agg_vars2various aggregation variables	Used to mask the decision rule of AggVal2. Used in iSCSI. Should be 0 in all other protocols */
5206296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_MASK_SHIFT                                7
5207296071Sdavidcs	uint8_t __aux_counter_flags /* auxiliary counter flags*/;
5208296071Sdavidcs#endif
5209296071Sdavidcs#if defined(__BIG_ENDIAN)
5210296071Sdavidcs	uint8_t cdu_usage /* Will be used by the CDU for validation of the CID/connection type on doorbells. */;
5211296071Sdavidcs	uint8_t agg_misc2;
5212296071Sdavidcs	uint16_t __cq_local_comp_itt_val /* The local completion ITT to complete. Set by the CMP STORM RO for USTORM. */;
5213296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5214296071Sdavidcs	uint16_t __cq_local_comp_itt_val /* The local completion ITT to complete. Set by the CMP STORM RO for USTORM. */;
5215296071Sdavidcs	uint8_t agg_misc2;
5216296071Sdavidcs	uint8_t cdu_usage /* Will be used by the CDU for validation of the CID/connection type on doorbells. */;
5217296071Sdavidcs#endif
5218296071Sdavidcs	uint32_t agg_misc4;
5219296071Sdavidcs#if defined(__BIG_ENDIAN)
5220296071Sdavidcs	uint8_t agg_val3_th;
5221296071Sdavidcs	uint8_t agg_val3;
5222296071Sdavidcs	uint16_t agg_misc3;
5223296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5224296071Sdavidcs	uint16_t agg_misc3;
5225296071Sdavidcs	uint8_t agg_val3;
5226296071Sdavidcs	uint8_t agg_val3_th;
5227296071Sdavidcs#endif
5228296071Sdavidcs	uint32_t agg_val1;
5229296071Sdavidcs	uint32_t agg_misc4_th;
5230296071Sdavidcs#if defined(__BIG_ENDIAN)
5231296071Sdavidcs	uint16_t agg_val2_th;
5232296071Sdavidcs	uint16_t agg_val2;
5233296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5234296071Sdavidcs	uint16_t agg_val2;
5235296071Sdavidcs	uint16_t agg_val2_th;
5236296071Sdavidcs#endif
5237296071Sdavidcs#if defined(__BIG_ENDIAN)
5238296071Sdavidcs	uint16_t __reserved2;
5239296071Sdavidcs	uint8_t decision_rules;
5240296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE                                        (0x7<<0) /* BitField decision_rulesVarious decision rules	 */
5241296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE_SHIFT                                  0
5242296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE                                      (0x7<<3) /* BitField decision_rulesVarious decision rules	 */
5243296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE_SHIFT                                3
5244296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG                                  (0x1<<6) /* BitField decision_rulesVarious decision rules	 */
5245296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG_SHIFT                            6
5246296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_RESERVED1                                          (0x1<<7) /* BitField decision_rulesVarious decision rules	 */
5247296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_RESERVED1_SHIFT                                    7
5248296071Sdavidcs	uint8_t decision_rule_enable_bits;
5249296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN                                            (0x1<<0) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5250296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN_SHIFT                                      0
5251296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN                                     (0x1<<1) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5252296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN_SHIFT                               1
5253296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN                                             (0x1<<2) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5254296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN_SHIFT                                       2
5255296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN                                        (0x1<<3) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5256296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN_SHIFT                                  3
5257296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN                                (0x1<<4) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	The local completion counter flag enable. Enabled by USTORM at the beginning. */
5258296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN_SHIFT                          4
5259296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN                              (0x1<<5) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	The flush queues counter flag en.  */
5260296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT                        5
5261296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN                                         (0x1<<6) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5262296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN_SHIFT                                   6
5263296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN                                           (0x1<<7) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5264296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT                                     7
5265296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5266296071Sdavidcs	uint8_t decision_rule_enable_bits;
5267296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN                                            (0x1<<0) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5268296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_INV_CF_EN_SHIFT                                      0
5269296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN                                     (0x1<<1) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5270296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_COMPLETION_CF_EN_SHIFT                               1
5271296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN                                             (0x1<<2) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5272296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_TX_CF_EN_SHIFT                                       2
5273296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN                                        (0x1<<3) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5274296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_TIMER_CF_EN_SHIFT                                  3
5275296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN                                (0x1<<4) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	The local completion counter flag enable. Enabled by USTORM at the beginning. */
5276296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_CQ_LOCAL_COMP_CF_EN_SHIFT                          4
5277296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN                              (0x1<<5) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	The flush queues counter flag en.  */
5278296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_QUEUES_FLUSH_Q0_CF_EN_SHIFT                        5
5279296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN                                         (0x1<<6) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5280296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AUX3_CF_EN_SHIFT                                   6
5281296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN                                           (0x1<<7) /* BitField decision_rule_enable_bitsEnable bits for various decision rules	 */
5282296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT                                     7
5283296071Sdavidcs	uint8_t decision_rules;
5284296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE                                        (0x7<<0) /* BitField decision_rulesVarious decision rules	 */
5285296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_RULE_SHIFT                                  0
5286296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE                                      (0x7<<3) /* BitField decision_rulesVarious decision rules	 */
5287296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_AGG_VAL3_RULE_SHIFT                                3
5288296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG                                  (0x1<<6) /* BitField decision_rulesVarious decision rules	 */
5289296071Sdavidcs		#define USTORM_ISCSI_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG_SHIFT                            6
5290296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_RESERVED1                                          (0x1<<7) /* BitField decision_rulesVarious decision rules	 */
5291296071Sdavidcs		#define __USTORM_ISCSI_AG_CONTEXT_RESERVED1_SHIFT                                    7
5292296071Sdavidcs	uint16_t __reserved2;
5293296071Sdavidcs#endif
5294296071Sdavidcs};
5295296071Sdavidcs
5296296071Sdavidcs
5297296071Sdavidcs/*
5298296071Sdavidcs * The toe aggregative context of Ustorm
5299296071Sdavidcs */
5300296071Sdavidcsstruct ustorm_toe_ag_context
5301296071Sdavidcs{
5302296071Sdavidcs#if defined(__BIG_ENDIAN)
5303296071Sdavidcs	uint8_t __aux_counter_flags /* auxiliary counter flags*/;
5304296071Sdavidcs	uint8_t __agg_vars2 /* various aggregation variables*/;
5305296071Sdavidcs	uint8_t __agg_vars1 /* various aggregation variables*/;
5306296071Sdavidcs	uint8_t __state /* The state of the connection */;
5307296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5308296071Sdavidcs	uint8_t __state /* The state of the connection */;
5309296071Sdavidcs	uint8_t __agg_vars1 /* various aggregation variables*/;
5310296071Sdavidcs	uint8_t __agg_vars2 /* various aggregation variables*/;
5311296071Sdavidcs	uint8_t __aux_counter_flags /* auxiliary counter flags*/;
5312296071Sdavidcs#endif
5313296071Sdavidcs#if defined(__BIG_ENDIAN)
5314296071Sdavidcs	uint8_t cdu_usage /* Will be used by the CDU for validation of the CID/connection type on doorbells. */;
5315296071Sdavidcs	uint8_t __agg_misc2;
5316296071Sdavidcs	uint16_t __agg_misc1;
5317296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5318296071Sdavidcs	uint16_t __agg_misc1;
5319296071Sdavidcs	uint8_t __agg_misc2;
5320296071Sdavidcs	uint8_t cdu_usage /* Will be used by the CDU for validation of the CID/connection type on doorbells. */;
5321296071Sdavidcs#endif
5322296071Sdavidcs	uint32_t __agg_misc4;
5323296071Sdavidcs#if defined(__BIG_ENDIAN)
5324296071Sdavidcs	uint8_t __agg_val3_th;
5325296071Sdavidcs	uint8_t __agg_val3;
5326296071Sdavidcs	uint16_t __agg_misc3;
5327296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5328296071Sdavidcs	uint16_t __agg_misc3;
5329296071Sdavidcs	uint8_t __agg_val3;
5330296071Sdavidcs	uint8_t __agg_val3_th;
5331296071Sdavidcs#endif
5332296071Sdavidcs	uint32_t driver_doorbell_info_ptr_lo /* the host pointer that consist the struct of info updated */;
5333296071Sdavidcs	uint32_t driver_doorbell_info_ptr_hi /* the host pointer that consist the struct of info updated */;
5334296071Sdavidcs#if defined(__BIG_ENDIAN)
5335296071Sdavidcs	uint16_t __agg_val2_th;
5336296071Sdavidcs	uint16_t rq_prod /* The RQ producer */;
5337296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5338296071Sdavidcs	uint16_t rq_prod /* The RQ producer */;
5339296071Sdavidcs	uint16_t __agg_val2_th;
5340296071Sdavidcs#endif
5341296071Sdavidcs#if defined(__BIG_ENDIAN)
5342296071Sdavidcs	uint16_t __reserved2;
5343296071Sdavidcs	uint8_t decision_rules;
5344296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_AGG_VAL2_RULE                                        (0x7<<0) /* BitField decision_rulesVarious decision rules	 */
5345296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_AGG_VAL2_RULE_SHIFT                                  0
5346296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_AGG_VAL3_RULE                                        (0x7<<3) /* BitField decision_rulesVarious decision rules	 */
5347296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_AGG_VAL3_RULE_SHIFT                                  3
5348296071Sdavidcs		#define USTORM_TOE_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG                                    (0x1<<6) /* BitField decision_rulesVarious decision rules	 */
5349296071Sdavidcs		#define USTORM_TOE_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG_SHIFT                              6
5350296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_RESERVED1                                            (0x1<<7) /* BitField decision_rulesVarious decision rules	 */
5351296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_RESERVED1_SHIFT                                      7
5352296071Sdavidcs	uint8_t __decision_rule_enable_bits /* Enable bits for various decision rules*/;
5353296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5354296071Sdavidcs	uint8_t __decision_rule_enable_bits /* Enable bits for various decision rules*/;
5355296071Sdavidcs	uint8_t decision_rules;
5356296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_AGG_VAL2_RULE                                        (0x7<<0) /* BitField decision_rulesVarious decision rules	 */
5357296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_AGG_VAL2_RULE_SHIFT                                  0
5358296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_AGG_VAL3_RULE                                        (0x7<<3) /* BitField decision_rulesVarious decision rules	 */
5359296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_AGG_VAL3_RULE_SHIFT                                  3
5360296071Sdavidcs		#define USTORM_TOE_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG                                    (0x1<<6) /* BitField decision_rulesVarious decision rules	 */
5361296071Sdavidcs		#define USTORM_TOE_AG_CONTEXT_AGG_VAL2_ARM_N_FLAG_SHIFT                              6
5362296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_RESERVED1                                            (0x1<<7) /* BitField decision_rulesVarious decision rules	 */
5363296071Sdavidcs		#define __USTORM_TOE_AG_CONTEXT_RESERVED1_SHIFT                                      7
5364296071Sdavidcs	uint16_t __reserved2;
5365296071Sdavidcs#endif
5366296071Sdavidcs};
5367296071Sdavidcs
5368296071Sdavidcs
5369296071Sdavidcs/*
5370255736Sdavidch * The eth aggregative context of Xstorm
5371255736Sdavidch */
5372255736Sdavidchstruct xstorm_eth_ag_context
5373255736Sdavidch{
5374255736Sdavidch	uint32_t reserved0;
5375255736Sdavidch#if defined(__BIG_ENDIAN)
5376255736Sdavidch	uint8_t cdu_reserved /* Used by the CDU for validation and debugging */;
5377255736Sdavidch	uint8_t reserved2;
5378255736Sdavidch	uint16_t reserved1;
5379255736Sdavidch#elif defined(__LITTLE_ENDIAN)
5380255736Sdavidch	uint16_t reserved1;
5381255736Sdavidch	uint8_t reserved2;
5382255736Sdavidch	uint8_t cdu_reserved /* Used by the CDU for validation and debugging */;
5383255736Sdavidch#endif
5384255736Sdavidch	uint32_t reserved3[30];
5385255736Sdavidch};
5386255736Sdavidch
5387255736Sdavidch
5388255736Sdavidch/*
5389296071Sdavidcs * The fcoe aggregative context section of Xstorm
5390296071Sdavidcs */
5391296071Sdavidcsstruct xstorm_fcoe_extra_ag_context_section
5392296071Sdavidcs{
5393296071Sdavidcs#if defined(__BIG_ENDIAN)
5394296071Sdavidcs	uint8_t tcp_agg_vars1;
5395296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51                            (0x3<<0) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag used to rewind the DA timer */
5396296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51_SHIFT                      0
5397296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED                     (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 2 */
5398296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT               2
5399296071Sdavidcs		#define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF                        (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 3 */
5400296071Sdavidcs		#define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT                  4
5401296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN            (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	If set enables sending clear commands as port of the DA decision rules */
5402296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN_SHIFT      6
5403296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG           (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that there was a delayed ack timer expiration */
5404296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG_SHIFT     7
5405296071Sdavidcs	uint8_t __reserved_da_cnt /* Counts the number of ACK requests received from the TSTORM with no registration to QM. */;
5406296071Sdavidcs	uint16_t __mtu /* MSS used for nagle algorithm and for transmission */;
5407296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5408296071Sdavidcs	uint16_t __mtu /* MSS used for nagle algorithm and for transmission */;
5409296071Sdavidcs	uint8_t __reserved_da_cnt /* Counts the number of ACK requests received from the TSTORM with no registration to QM. */;
5410296071Sdavidcs	uint8_t tcp_agg_vars1;
5411296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51                            (0x3<<0) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag used to rewind the DA timer */
5412296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED51_SHIFT                      0
5413296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED                     (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 2 */
5414296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT               2
5415296071Sdavidcs		#define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF                        (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 3 */
5416296071Sdavidcs		#define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT                  4
5417296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN            (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	If set enables sending clear commands as port of the DA decision rules */
5418296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_CLEAR_DA_TIMER_EN_SHIFT      6
5419296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG           (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that there was a delayed ack timer expiration */
5420296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_DA_EXPIRATION_FLAG_SHIFT     7
5421296071Sdavidcs#endif
5422296071Sdavidcs	uint32_t snd_nxt /* The current sequence number to send */;
5423296071Sdavidcs	uint32_t __xfrqe_bd_addr_lo /* The Current transmission window in bytes */;
5424296071Sdavidcs	uint32_t __xfrqe_bd_addr_hi /* The current Send UNA sequence number */;
5425296071Sdavidcs	uint32_t __xfrqe_data1 /* The current local advertised window to FE. */;
5426296071Sdavidcs#if defined(__BIG_ENDIAN)
5427296071Sdavidcs	uint8_t __agg_val8_th /* aggregated value 8 - threshold */;
5428296071Sdavidcs	uint8_t __tx_dest /* aggregated value 8 */;
5429296071Sdavidcs	uint16_t tcp_agg_vars2;
5430296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57                            (0x1<<0) /* BitField tcp_agg_vars2Various aggregative variables	Used in TOE to indicate that FIN is sent on a BD to bypass the naggle rule */
5431296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57_SHIFT                      0
5432296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58                            (0x1<<1) /* BitField tcp_agg_vars2Various aggregative variables	Enables the tx window based decision */
5433296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58_SHIFT                      1
5434296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59                            (0x1<<2) /* BitField tcp_agg_vars2Various aggregative variables	The DA Timer status. If set indicates that the delayed ACK timer is active. */
5435296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59_SHIFT                      2
5436296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG                             (0x1<<3) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 3 */
5437296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT                       3
5438296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG                             (0x1<<4) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 4 */
5439296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT                       4
5440296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60                            (0x1<<5) /* BitField tcp_agg_vars2Various aggregative variables	Enable DA for the specific connection */
5441296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60_SHIFT                      5
5442296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN         (0x1<<6) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux2_cf */
5443296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN_SHIFT   6
5444296071Sdavidcs		#define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN                     (0x1<<7) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux3_cf */
5445296071Sdavidcs		#define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT               7
5446296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN               (0x1<<8) /* BitField tcp_agg_vars2Various aggregative variables	Enable Decision rule based on tx_fin_flag */
5447296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN_SHIFT         8
5448296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG                             (0x1<<9) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 1 */
5449296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT                       9
5450296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF                            (0x3<<10) /* BitField tcp_agg_vars2Various aggregative variables	counter flag for setting the rto timer */
5451296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT                      10
5452296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF                 (0x3<<12) /* BitField tcp_agg_vars2Various aggregative variables	timestamp was updated counter flag */
5453296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT           12
5454296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF                    (0x3<<14) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary counter flag 8 */
5455296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT              14
5456296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5457296071Sdavidcs	uint16_t tcp_agg_vars2;
5458296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57                            (0x1<<0) /* BitField tcp_agg_vars2Various aggregative variables	Used in TOE to indicate that FIN is sent on a BD to bypass the naggle rule */
5459296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED57_SHIFT                      0
5460296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58                            (0x1<<1) /* BitField tcp_agg_vars2Various aggregative variables	Enables the tx window based decision */
5461296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED58_SHIFT                      1
5462296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59                            (0x1<<2) /* BitField tcp_agg_vars2Various aggregative variables	The DA Timer status. If set indicates that the delayed ACK timer is active. */
5463296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED59_SHIFT                      2
5464296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG                             (0x1<<3) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 3 */
5465296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT                       3
5466296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG                             (0x1<<4) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 4 */
5467296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT                       4
5468296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60                            (0x1<<5) /* BitField tcp_agg_vars2Various aggregative variables	Enable DA for the specific connection */
5469296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED60_SHIFT                      5
5470296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN         (0x1<<6) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux2_cf */
5471296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_ACK_TO_FE_UPDATED_EN_SHIFT   6
5472296071Sdavidcs		#define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN                     (0x1<<7) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux3_cf */
5473296071Sdavidcs		#define XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT               7
5474296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN               (0x1<<8) /* BitField tcp_agg_vars2Various aggregative variables	Enable Decision rule based on tx_fin_flag */
5475296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_RESERVED_TX_FIN_FLAG_EN_SHIFT         8
5476296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG                             (0x1<<9) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 1 */
5477296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT                       9
5478296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF                            (0x3<<10) /* BitField tcp_agg_vars2Various aggregative variables	counter flag for setting the rto timer */
5479296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT                      10
5480296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF                 (0x3<<12) /* BitField tcp_agg_vars2Various aggregative variables	timestamp was updated counter flag */
5481296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT           12
5482296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF                    (0x3<<14) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary counter flag 8 */
5483296071Sdavidcs		#define __XSTORM_FCOE_EXTRA_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT              14
5484296071Sdavidcs	uint8_t __tx_dest /* aggregated value 8 */;
5485296071Sdavidcs	uint8_t __agg_val8_th /* aggregated value 8 - threshold */;
5486296071Sdavidcs#endif
5487296071Sdavidcs	uint32_t __sq_base_addr_lo /* The low page address which the SQ resides in host memory */;
5488296071Sdavidcs	uint32_t __sq_base_addr_hi /* The high page address which the SQ resides in host memory */;
5489296071Sdavidcs	uint32_t __xfrq_base_addr_lo /* The low page address which the XFRQ resides in host memory */;
5490296071Sdavidcs	uint32_t __xfrq_base_addr_hi /* The high page address which the XFRQ resides in host memory */;
5491296071Sdavidcs#if defined(__BIG_ENDIAN)
5492296071Sdavidcs	uint16_t __xfrq_cons /* The XFRQ consumer */;
5493296071Sdavidcs	uint16_t __xfrq_prod /* The XFRQ producer, updated by Ustorm */;
5494296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5495296071Sdavidcs	uint16_t __xfrq_prod /* The XFRQ producer, updated by Ustorm */;
5496296071Sdavidcs	uint16_t __xfrq_cons /* The XFRQ consumer */;
5497296071Sdavidcs#endif
5498296071Sdavidcs#if defined(__BIG_ENDIAN)
5499296071Sdavidcs	uint8_t __tcp_agg_vars5 /* Various aggregative variables*/;
5500296071Sdavidcs	uint8_t __tcp_agg_vars4 /* Various aggregative variables*/;
5501296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
5502296071Sdavidcs	uint8_t __reserved_force_pure_ack_cnt /* The number of force ACK commands arrived from the TSTORM */;
5503296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5504296071Sdavidcs	uint8_t __reserved_force_pure_ack_cnt /* The number of force ACK commands arrived from the TSTORM */;
5505296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
5506296071Sdavidcs	uint8_t __tcp_agg_vars4 /* Various aggregative variables*/;
5507296071Sdavidcs	uint8_t __tcp_agg_vars5 /* Various aggregative variables*/;
5508296071Sdavidcs#endif
5509296071Sdavidcs	uint32_t __tcp_agg_vars6 /* Various aggregative variables*/;
5510296071Sdavidcs#if defined(__BIG_ENDIAN)
5511296071Sdavidcs	uint16_t __xfrqe_mng /* Misc aggregated variable 6 */;
5512296071Sdavidcs	uint16_t __tcp_agg_vars7 /* Various aggregative variables*/;
5513296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5514296071Sdavidcs	uint16_t __tcp_agg_vars7 /* Various aggregative variables*/;
5515296071Sdavidcs	uint16_t __xfrqe_mng /* Misc aggregated variable 6 */;
5516296071Sdavidcs#endif
5517296071Sdavidcs	uint32_t __xfrqe_data0 /* aggregated value 10 */;
5518296071Sdavidcs	uint32_t __agg_val10_th /* aggregated value 10 - threshold */;
5519296071Sdavidcs#if defined(__BIG_ENDIAN)
5520296071Sdavidcs	uint16_t __reserved3;
5521296071Sdavidcs	uint8_t __reserved2;
5522296071Sdavidcs	uint8_t __da_only_cnt /* counts delayed acks and not window updates */;
5523296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5524296071Sdavidcs	uint8_t __da_only_cnt /* counts delayed acks and not window updates */;
5525296071Sdavidcs	uint8_t __reserved2;
5526296071Sdavidcs	uint16_t __reserved3;
5527296071Sdavidcs#endif
5528296071Sdavidcs};
5529296071Sdavidcs
5530296071Sdavidcs/*
5531296071Sdavidcs * The fcoe aggregative context of Xstorm
5532296071Sdavidcs */
5533296071Sdavidcsstruct xstorm_fcoe_ag_context
5534296071Sdavidcs{
5535296071Sdavidcs#if defined(__BIG_ENDIAN)
5536296071Sdavidcs	uint16_t agg_val1 /* aggregated value 1 */;
5537296071Sdavidcs	uint8_t agg_vars1;
5538296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0                                       (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
5539296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                 0
5540296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1                                       (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
5541296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                 1
5542296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED51                                          (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
5543296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED51_SHIFT                                    2
5544296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED52                                          (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
5545296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED52_SHIFT                                    3
5546296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN                                     (0x1<<4) /* BitField agg_vars1Various aggregative variables	Enables the decision rule of more_to_Send > 0 */
5547296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT                               4
5548296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN                                              (0x1<<5) /* BitField agg_vars1Various aggregative variables	Enables the nagle decision */
5549296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN_SHIFT                                        5
5550296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG                                       (0x1<<6) /* BitField agg_vars1Various aggregative variables	Used for future indication by the Driver on a doorbell */
5551296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT                                 6
5552296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN                              (0x1<<7) /* BitField agg_vars1Various aggregative variables	Enable decision rules based on equality between snd_una and snd_nxt */
5553296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN_SHIFT                        7
5554296071Sdavidcs	uint8_t __state /* The state of the connection */;
5555296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5556296071Sdavidcs	uint8_t __state /* The state of the connection */;
5557296071Sdavidcs	uint8_t agg_vars1;
5558296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0                                       (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
5559296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                 0
5560296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1                                       (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
5561296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                 1
5562296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED51                                          (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
5563296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED51_SHIFT                                    2
5564296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED52                                          (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
5565296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED52_SHIFT                                    3
5566296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN                                     (0x1<<4) /* BitField agg_vars1Various aggregative variables	Enables the decision rule of more_to_Send > 0 */
5567296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT                               4
5568296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN                                              (0x1<<5) /* BitField agg_vars1Various aggregative variables	Enables the nagle decision */
5569296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_NAGLE_EN_SHIFT                                        5
5570296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG                                       (0x1<<6) /* BitField agg_vars1Various aggregative variables	Used for future indication by the Driver on a doorbell */
5571296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT                                 6
5572296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN                              (0x1<<7) /* BitField agg_vars1Various aggregative variables	Enable decision rules based on equality between snd_una and snd_nxt */
5573296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED_UNA_GT_NXT_EN_SHIFT                        7
5574296071Sdavidcs	uint16_t agg_val1 /* aggregated value 1 */;
5575296071Sdavidcs#endif
5576296071Sdavidcs#if defined(__BIG_ENDIAN)
5577296071Sdavidcs	uint8_t cdu_reserved /* Used by the CDU for validation and debugging */;
5578296071Sdavidcs	uint8_t __agg_vars4 /* Various aggregative variables*/;
5579296071Sdavidcs	uint8_t agg_vars3;
5580296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2                                   (0x3F<<0) /* BitField agg_vars3Various aggregative variables	The physical queue number of queue index 2 */
5581296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT                             0
5582296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF                                            (0x3<<6) /* BitField agg_vars3Various aggregative variables	auxiliary counter flag 19 */
5583296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF_SHIFT                                      6
5584296071Sdavidcs	uint8_t agg_vars2;
5585296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_CF                                               (0x3<<0) /* BitField agg_vars2Various aggregative variables	auxiliary counter flag 4 */
5586296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_SHIFT                                         0
5587296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN                                    (0x1<<2) /* BitField agg_vars2Various aggregative variables	Enable decision rule based on dq_spare_flag */
5588296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT                              2
5589296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG                                           (0x1<<3) /* BitField agg_vars2Various aggregative variables	auxiliary flag 8 */
5590296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG_SHIFT                                     3
5591296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG                                           (0x1<<4) /* BitField agg_vars2Various aggregative variables	auxiliary flag 9 */
5592296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG_SHIFT                                     4
5593296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1                                        (0x3<<5) /* BitField agg_vars2Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5594296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1_SHIFT                                  5
5595296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN                                            (0x1<<7) /* BitField agg_vars2Various aggregative variables	Enable decision rules based on aux4_cf */
5596296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT                                      7
5597296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5598296071Sdavidcs	uint8_t agg_vars2;
5599296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_CF                                               (0x3<<0) /* BitField agg_vars2Various aggregative variables	auxiliary counter flag 4 */
5600296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_SHIFT                                         0
5601296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN                                    (0x1<<2) /* BitField agg_vars2Various aggregative variables	Enable decision rule based on dq_spare_flag */
5602296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT                              2
5603296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG                                           (0x1<<3) /* BitField agg_vars2Various aggregative variables	auxiliary flag 8 */
5604296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX8_FLAG_SHIFT                                     3
5605296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG                                           (0x1<<4) /* BitField agg_vars2Various aggregative variables	auxiliary flag 9 */
5606296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX9_FLAG_SHIFT                                     4
5607296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1                                        (0x3<<5) /* BitField agg_vars2Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5608296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE1_SHIFT                                  5
5609296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN                                            (0x1<<7) /* BitField agg_vars2Various aggregative variables	Enable decision rules based on aux4_cf */
5610296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_DQ_CF_EN_SHIFT                                      7
5611296071Sdavidcs	uint8_t agg_vars3;
5612296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2                                   (0x3F<<0) /* BitField agg_vars3Various aggregative variables	The physical queue number of queue index 2 */
5613296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT                             0
5614296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF                                            (0x3<<6) /* BitField agg_vars3Various aggregative variables	auxiliary counter flag 19 */
5615296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX19_CF_SHIFT                                      6
5616296071Sdavidcs	uint8_t __agg_vars4 /* Various aggregative variables*/;
5617296071Sdavidcs	uint8_t cdu_reserved /* Used by the CDU for validation and debugging */;
5618296071Sdavidcs#endif
5619296071Sdavidcs	uint32_t more_to_send /* The number of bytes left to send */;
5620296071Sdavidcs#if defined(__BIG_ENDIAN)
5621296071Sdavidcs	uint16_t agg_vars5;
5622296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5                                        (0x3<<0) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5623296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5_SHIFT                                  0
5624296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0                                   (0x3F<<2) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 0 */
5625296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT                             2
5626296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1                                   (0x3F<<8) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 1 */
5627296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT                             8
5628296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE                                      (0x3<<14) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5629296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE_SHIFT                                14
5630296071Sdavidcs	uint16_t sq_cons /* The SQ consumer updated by Xstorm after consuming aother WQE */;
5631296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5632296071Sdavidcs	uint16_t sq_cons /* The SQ consumer updated by Xstorm after consuming aother WQE */;
5633296071Sdavidcs	uint16_t agg_vars5;
5634296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5                                        (0x3<<0) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5635296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE5_SHIFT                                  0
5636296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0                                   (0x3F<<2) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 0 */
5637296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT                             2
5638296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1                                   (0x3F<<8) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 1 */
5639296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT                             8
5640296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE                                      (0x3<<14) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5641296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_CONFQ_DEC_RULE_SHIFT                                14
5642296071Sdavidcs#endif
5643296071Sdavidcs	struct xstorm_fcoe_extra_ag_context_section __extra_section /* Extra context section */;
5644296071Sdavidcs#if defined(__BIG_ENDIAN)
5645296071Sdavidcs	uint16_t agg_vars7;
5646296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE                             (0x7<<0) /* BitField agg_vars7Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5647296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT                       0
5648296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG                                          (0x1<<3) /* BitField agg_vars7Various aggregative variables	auxiliary flag 13 */
5649296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG_SHIFT                                    3
5650296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF                                           (0x3<<4) /* BitField agg_vars7Various aggregative variables	auxiliary counter flag 18 */
5651296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF_SHIFT                                     4
5652296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3                                        (0x3<<6) /* BitField agg_vars7Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5653296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3_SHIFT                                  6
5654296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_AUX1_CF                                               (0x3<<8) /* BitField agg_vars7Various aggregative variables	auxiliary counter flag 1 */
5655296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_AUX1_CF_SHIFT                                         8
5656296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED62                                          (0x1<<10) /* BitField agg_vars7Various aggregative variables	Mask the check of the completion sequence on retransmit */
5657296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED62_SHIFT                                    10
5658296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN                                          (0x1<<11) /* BitField agg_vars7Various aggregative variables	Enable decision rules based on aux1_cf */
5659296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT                                    11
5660296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG                                          (0x1<<12) /* BitField agg_vars7Various aggregative variables	auxiliary flag 10 */
5661296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG_SHIFT                                    12
5662296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG                                          (0x1<<13) /* BitField agg_vars7Various aggregative variables	auxiliary flag 11 */
5663296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG_SHIFT                                    13
5664296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG                                          (0x1<<14) /* BitField agg_vars7Various aggregative variables	auxiliary flag 12 */
5665296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG_SHIFT                                    14
5666296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG                                           (0x1<<15) /* BitField agg_vars7Various aggregative variables	auxiliary flag 2 */
5667296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG_SHIFT                                     15
5668296071Sdavidcs	uint8_t agg_val3_th /* Aggregated value 3 - threshold */;
5669296071Sdavidcs	uint8_t agg_vars6;
5670296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6                                        (0x7<<0) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5671296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6_SHIFT                                  0
5672296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE                                       (0x7<<3) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5673296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE_SHIFT                                 3
5674296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE                                         (0x3<<6) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5675296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE_SHIFT                                   6
5676296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5677296071Sdavidcs	uint8_t agg_vars6;
5678296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6                                        (0x7<<0) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5679296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE6_SHIFT                                  0
5680296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE                                       (0x7<<3) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5681296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_XFRQ_DEC_RULE_SHIFT                                 3
5682296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE                                         (0x3<<6) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5683296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_SQ_DEC_RULE_SHIFT                                   6
5684296071Sdavidcs	uint8_t agg_val3_th /* Aggregated value 3 - threshold */;
5685296071Sdavidcs	uint16_t agg_vars7;
5686296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE                             (0x7<<0) /* BitField agg_vars7Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
5687296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT                       0
5688296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG                                          (0x1<<3) /* BitField agg_vars7Various aggregative variables	auxiliary flag 13 */
5689296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX13_FLAG_SHIFT                                    3
5690296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF                                           (0x3<<4) /* BitField agg_vars7Various aggregative variables	auxiliary counter flag 18 */
5691296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_QUEUE0_CF_SHIFT                                     4
5692296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3                                        (0x3<<6) /* BitField agg_vars7Various aggregative variables	0-NOP,1-EQ,2-NEQ */
5693296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_DECISION_RULE3_SHIFT                                  6
5694296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_AUX1_CF                                               (0x3<<8) /* BitField agg_vars7Various aggregative variables	auxiliary counter flag 1 */
5695296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_AUX1_CF_SHIFT                                         8
5696296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED62                                          (0x1<<10) /* BitField agg_vars7Various aggregative variables	Mask the check of the completion sequence on retransmit */
5697296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_RESERVED62_SHIFT                                    10
5698296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN                                          (0x1<<11) /* BitField agg_vars7Various aggregative variables	Enable decision rules based on aux1_cf */
5699296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX1_CF_EN_SHIFT                                    11
5700296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG                                          (0x1<<12) /* BitField agg_vars7Various aggregative variables	auxiliary flag 10 */
5701296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX10_FLAG_SHIFT                                    12
5702296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG                                          (0x1<<13) /* BitField agg_vars7Various aggregative variables	auxiliary flag 11 */
5703296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX11_FLAG_SHIFT                                    13
5704296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG                                          (0x1<<14) /* BitField agg_vars7Various aggregative variables	auxiliary flag 12 */
5705296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX12_FLAG_SHIFT                                    14
5706296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG                                           (0x1<<15) /* BitField agg_vars7Various aggregative variables	auxiliary flag 2 */
5707296071Sdavidcs		#define __XSTORM_FCOE_AG_CONTEXT_AUX2_FLAG_SHIFT                                     15
5708296071Sdavidcs#endif
5709296071Sdavidcs#if defined(__BIG_ENDIAN)
5710296071Sdavidcs	uint16_t __agg_val11_th /* aggregated value 11 - threshold */;
5711296071Sdavidcs	uint16_t __agg_val11 /* aggregated value 11 */;
5712296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5713296071Sdavidcs	uint16_t __agg_val11 /* aggregated value 11 */;
5714296071Sdavidcs	uint16_t __agg_val11_th /* aggregated value 11 - threshold */;
5715296071Sdavidcs#endif
5716296071Sdavidcs#if defined(__BIG_ENDIAN)
5717296071Sdavidcs	uint8_t __reserved1;
5718296071Sdavidcs	uint8_t __agg_val6_th /* aggregated value 6 - threshold */;
5719296071Sdavidcs	uint16_t __agg_val9 /* aggregated value 9 */;
5720296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5721296071Sdavidcs	uint16_t __agg_val9 /* aggregated value 9 */;
5722296071Sdavidcs	uint8_t __agg_val6_th /* aggregated value 6 - threshold */;
5723296071Sdavidcs	uint8_t __reserved1;
5724296071Sdavidcs#endif
5725296071Sdavidcs#if defined(__BIG_ENDIAN)
5726296071Sdavidcs	uint16_t confq_cons /* CONFQ Consumer */;
5727296071Sdavidcs	uint16_t confq_prod /* CONFQ Producer, updated by Ustorm - AggVal2 */;
5728296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5729296071Sdavidcs	uint16_t confq_prod /* CONFQ Producer, updated by Ustorm - AggVal2 */;
5730296071Sdavidcs	uint16_t confq_cons /* CONFQ Consumer */;
5731296071Sdavidcs#endif
5732296071Sdavidcs	uint32_t agg_varint8_t;
5733296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_AGG_MISC2                                             (0xFFFFFF<<0) /* BitField agg_varint8_tVarious aggregative variables	Misc aggregated variable 2 */
5734296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_AGG_MISC2_SHIFT                                       0
5735296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_AGG_MISC3                                             (0xFF<<24) /* BitField agg_varint8_tVarious aggregative variables	Misc aggregated variable 3 */
5736296071Sdavidcs		#define XSTORM_FCOE_AG_CONTEXT_AGG_MISC3_SHIFT                                       24
5737296071Sdavidcs#if defined(__BIG_ENDIAN)
5738296071Sdavidcs	uint16_t __cache_wqe_db /* Misc aggregated variable 0 */;
5739296071Sdavidcs	uint16_t sq_prod /* The SQ Producer updated by Xstorm after reading a bunch of WQEs into the context */;
5740296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5741296071Sdavidcs	uint16_t sq_prod /* The SQ Producer updated by Xstorm after reading a bunch of WQEs into the context */;
5742296071Sdavidcs	uint16_t __cache_wqe_db /* Misc aggregated variable 0 */;
5743296071Sdavidcs#endif
5744296071Sdavidcs#if defined(__BIG_ENDIAN)
5745296071Sdavidcs	uint8_t agg_val3 /* Aggregated value 3 */;
5746296071Sdavidcs	uint8_t agg_val6 /* Aggregated value 6 */;
5747296071Sdavidcs	uint8_t agg_val5_th /* Aggregated value 5 - threshold */;
5748296071Sdavidcs	uint8_t agg_val5 /* Aggregated value 5 */;
5749296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5750296071Sdavidcs	uint8_t agg_val5 /* Aggregated value 5 */;
5751296071Sdavidcs	uint8_t agg_val5_th /* Aggregated value 5 - threshold */;
5752296071Sdavidcs	uint8_t agg_val6 /* Aggregated value 6 */;
5753296071Sdavidcs	uint8_t agg_val3 /* Aggregated value 3 */;
5754296071Sdavidcs#endif
5755296071Sdavidcs#if defined(__BIG_ENDIAN)
5756296071Sdavidcs	uint16_t __agg_misc1 /* Spare value for aggregation. NOTE: this value is used in the retransmit decision rule if CmpSeqDecMask is 0. In that case it is intended to be CmpBdSize. */;
5757296071Sdavidcs	uint16_t agg_limit1 /* aggregated limit 1 */;
5758296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5759296071Sdavidcs	uint16_t agg_limit1 /* aggregated limit 1 */;
5760296071Sdavidcs	uint16_t __agg_misc1 /* Spare value for aggregation. NOTE: this value is used in the retransmit decision rule if CmpSeqDecMask is 0. In that case it is intended to be CmpBdSize. */;
5761296071Sdavidcs#endif
5762296071Sdavidcs	uint32_t completion_seq /* The sequence number of the start completion point (BD) */;
5763296071Sdavidcs	uint32_t confq_pbl_base_lo /* The CONFQ PBL base low address resides in host memory */;
5764296071Sdavidcs	uint32_t confq_pbl_base_hi /* The CONFQ PBL base hihj address resides in host memory */;
5765296071Sdavidcs};
5766296071Sdavidcs
5767296071Sdavidcs
5768296071Sdavidcs/*
5769296071Sdavidcs * The tcp aggregative context section of Xstorm
5770296071Sdavidcs */
5771296071Sdavidcsstruct xstorm_tcp_tcp_ag_context_section
5772296071Sdavidcs{
5773296071Sdavidcs#if defined(__BIG_ENDIAN)
5774296071Sdavidcs	uint8_t tcp_agg_vars1;
5775296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF                          (0x3<<0) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag used to rewind the DA timer */
5776296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF_SHIFT                    0
5777296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED                        (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 2 */
5778296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT                  2
5779296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF                           (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 3 */
5780296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT                     4
5781296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN                        (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	If set enables sending clear commands as port of the DA decision rules */
5782296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN_SHIFT                  6
5783296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG                       (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that there was a delayed ack timer expiration */
5784296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG_SHIFT                 7
5785296071Sdavidcs	uint8_t __da_cnt /* Counts the number of ACK requests received from the TSTORM with no registration to QM. */;
5786296071Sdavidcs	uint16_t mss /* MSS used for nagle algorithm and for transmission */;
5787296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5788296071Sdavidcs	uint16_t mss /* MSS used for nagle algorithm and for transmission */;
5789296071Sdavidcs	uint8_t __da_cnt /* Counts the number of ACK requests received from the TSTORM with no registration to QM. */;
5790296071Sdavidcs	uint8_t tcp_agg_vars1;
5791296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF                          (0x3<<0) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag used to rewind the DA timer */
5792296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF_SHIFT                    0
5793296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED                        (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 2 */
5794296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT                  2
5795296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF                           (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 3 */
5796296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT                     4
5797296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN                        (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	If set enables sending clear commands as port of the DA decision rules */
5798296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN_SHIFT                  6
5799296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG                       (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that there was a delayed ack timer expiration */
5800296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG_SHIFT                 7
5801296071Sdavidcs#endif
5802296071Sdavidcs	uint32_t snd_nxt /* The current sequence number to send */;
5803296071Sdavidcs	uint32_t tx_wnd /* The Current transmission window in bytes */;
5804296071Sdavidcs	uint32_t snd_una /* The current Send UNA sequence number */;
5805296071Sdavidcs	uint32_t local_adv_wnd /* The current local advertised window to FE. */;
5806296071Sdavidcs#if defined(__BIG_ENDIAN)
5807296071Sdavidcs	uint8_t __agg_val8_th /* aggregated value 8 - threshold */;
5808296071Sdavidcs	uint8_t __tx_dest /* aggregated value 8 */;
5809296071Sdavidcs	uint16_t tcp_agg_vars2;
5810296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG                                (0x1<<0) /* BitField tcp_agg_vars2Various aggregative variables	Used in TOE to indicate that FIN is sent on a BD to bypass the naggle rule */
5811296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_SHIFT                          0
5812296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED                             (0x1<<1) /* BitField tcp_agg_vars2Various aggregative variables	Enables the tx window based decision */
5813296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED_SHIFT                       1
5814296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE                          (0x1<<2) /* BitField tcp_agg_vars2Various aggregative variables	The DA Timer status. If set indicates that the delayed ACK timer is active. */
5815296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE_SHIFT                    2
5816296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG                                (0x1<<3) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 3 */
5817296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT                          3
5818296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG                                (0x1<<4) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 4 */
5819296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT                          4
5820296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE                                  (0x1<<5) /* BitField tcp_agg_vars2Various aggregative variables	Enable DA for the specific connection */
5821296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE_SHIFT                            5
5822296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN                     (0x1<<6) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux2_cf */
5823296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN_SHIFT               6
5824296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN                        (0x1<<7) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux3_cf */
5825296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT                  7
5826296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN                           (0x1<<8) /* BitField tcp_agg_vars2Various aggregative variables	Enable Decision rule based on tx_fin_flag */
5827296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN_SHIFT                     8
5828296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG                                (0x1<<9) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 1 */
5829296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT                          9
5830296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF                               (0x3<<10) /* BitField tcp_agg_vars2Various aggregative variables	counter flag for setting the rto timer */
5831296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT                         10
5832296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF                    (0x3<<12) /* BitField tcp_agg_vars2Various aggregative variables	timestamp was updated counter flag */
5833296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT              12
5834296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF                       (0x3<<14) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary counter flag 8 */
5835296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT                 14
5836296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5837296071Sdavidcs	uint16_t tcp_agg_vars2;
5838296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG                                (0x1<<0) /* BitField tcp_agg_vars2Various aggregative variables	Used in TOE to indicate that FIN is sent on a BD to bypass the naggle rule */
5839296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_SHIFT                          0
5840296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED                             (0x1<<1) /* BitField tcp_agg_vars2Various aggregative variables	Enables the tx window based decision */
5841296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED_SHIFT                       1
5842296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE                          (0x1<<2) /* BitField tcp_agg_vars2Various aggregative variables	The DA Timer status. If set indicates that the delayed ACK timer is active. */
5843296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE_SHIFT                    2
5844296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG                                (0x1<<3) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 3 */
5845296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT                          3
5846296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG                                (0x1<<4) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 4 */
5847296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT                          4
5848296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE                                  (0x1<<5) /* BitField tcp_agg_vars2Various aggregative variables	Enable DA for the specific connection */
5849296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DA_ENABLE_SHIFT                            5
5850296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN                     (0x1<<6) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux2_cf */
5851296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN_SHIFT               6
5852296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN                        (0x1<<7) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux3_cf */
5853296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT                  7
5854296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN                           (0x1<<8) /* BitField tcp_agg_vars2Various aggregative variables	Enable Decision rule based on tx_fin_flag */
5855296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN_SHIFT                     8
5856296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG                                (0x1<<9) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 1 */
5857296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT                          9
5858296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF                               (0x3<<10) /* BitField tcp_agg_vars2Various aggregative variables	counter flag for setting the rto timer */
5859296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT                         10
5860296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF                    (0x3<<12) /* BitField tcp_agg_vars2Various aggregative variables	timestamp was updated counter flag */
5861296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT              12
5862296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF                       (0x3<<14) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary counter flag 8 */
5863296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT                 14
5864296071Sdavidcs	uint8_t __tx_dest /* aggregated value 8 */;
5865296071Sdavidcs	uint8_t __agg_val8_th /* aggregated value 8 - threshold */;
5866296071Sdavidcs#endif
5867296071Sdavidcs	uint32_t ack_to_far_end /* The ACK sequence to send to far end */;
5868296071Sdavidcs	uint32_t rto_timer /* The RTO timer value */;
5869296071Sdavidcs	uint32_t ka_timer /* The KA timer value */;
5870296071Sdavidcs	uint32_t ts_to_echo /* The time stamp value to echo to far end */;
5871296071Sdavidcs#if defined(__BIG_ENDIAN)
5872296071Sdavidcs	uint16_t __agg_val7_th /* aggregated value 7 - threshold */;
5873296071Sdavidcs	uint16_t __agg_val7 /* aggregated value 7 */;
5874296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5875296071Sdavidcs	uint16_t __agg_val7 /* aggregated value 7 */;
5876296071Sdavidcs	uint16_t __agg_val7_th /* aggregated value 7 - threshold */;
5877296071Sdavidcs#endif
5878296071Sdavidcs#if defined(__BIG_ENDIAN)
5879296071Sdavidcs	uint8_t __tcp_agg_vars5 /* Various aggregative variables*/;
5880296071Sdavidcs	uint8_t __tcp_agg_vars4 /* Various aggregative variables*/;
5881296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
5882296071Sdavidcs	uint8_t __force_pure_ack_cnt /* The number of force ACK commands arrived from the TSTORM */;
5883296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5884296071Sdavidcs	uint8_t __force_pure_ack_cnt /* The number of force ACK commands arrived from the TSTORM */;
5885296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
5886296071Sdavidcs	uint8_t __tcp_agg_vars4 /* Various aggregative variables*/;
5887296071Sdavidcs	uint8_t __tcp_agg_vars5 /* Various aggregative variables*/;
5888296071Sdavidcs#endif
5889296071Sdavidcs	uint32_t tcp_agg_vars6;
5890296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_CF_EN                         (0x1<<0) /* BitField tcp_agg_vars6Various aggregative variables	Enable decision rules based on aux7_cf */
5891296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_CF_EN_SHIFT                   0
5892296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_EN                    (0x1<<1) /* BitField tcp_agg_vars6Various aggregative variables	Enable decision rules based on aux8_cf */
5893296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_EN_SHIFT              1
5894296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF_EN                               (0x1<<2) /* BitField tcp_agg_vars6Various aggregative variables	Enable decision rules based on aux9_cf */
5895296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF_EN_SHIFT                         2
5896296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN                              (0x1<<3) /* BitField tcp_agg_vars6Various aggregative variables	Enable decision rules based on aux10_cf */
5897296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT                        3
5898296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX6_FLAG                                (0x1<<4) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary flag 6 */
5899296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX6_FLAG_SHIFT                          4
5900296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX7_FLAG                                (0x1<<5) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary flag 7 */
5901296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX7_FLAG_SHIFT                          5
5902296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX5_CF                                  (0x3<<6) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 5 */
5903296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX5_CF_SHIFT                            6
5904296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF                                  (0x3<<8) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 9 */
5905296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX9_CF_SHIFT                            8
5906296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF                                 (0x3<<10) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 10 */
5907296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX10_CF_SHIFT                           10
5908296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF                                 (0x3<<12) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 11 */
5909296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX11_CF_SHIFT                           12
5910296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF                                 (0x3<<14) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 12 */
5911296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX12_CF_SHIFT                           14
5912296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX13_CF                                 (0x3<<16) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 13 */
5913296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX13_CF_SHIFT                           16
5914296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX14_CF                                 (0x3<<18) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 14 */
5915296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX14_CF_SHIFT                           18
5916296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX15_CF                                 (0x3<<20) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 15 */
5917296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX15_CF_SHIFT                           20
5918296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX16_CF                                 (0x3<<22) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 16 */
5919296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX16_CF_SHIFT                           22
5920296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX17_CF                                 (0x3<<24) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 17 */
5921296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_AUX17_CF_SHIFT                           24
5922296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ECE_FLAG                                   (0x1<<26) /* BitField tcp_agg_vars6Various aggregative variables	Can be also used as general purpose if ECN is not used */
5923296071Sdavidcs		#define XSTORM_TCP_TCP_AG_CONTEXT_SECTION_ECE_FLAG_SHIFT                             26
5924296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED71                               (0x1<<27) /* BitField tcp_agg_vars6Various aggregative variables	Can be also used as general purpose if ECN is not used */
5925296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_RESERVED71_SHIFT                         27
5926296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_FORCE_PURE_ACK_CNT_DIRTY                 (0x1<<28) /* BitField tcp_agg_vars6Various aggregative variables	This flag is set if the Force ACK count is set by the TSTORM. On QM output it is cleared. */
5927296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_FORCE_PURE_ACK_CNT_DIRTY_SHIFT           28
5928296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TCP_AUTO_STOP_FLAG                       (0x1<<29) /* BitField tcp_agg_vars6Various aggregative variables	Indicates that the connection is in autostop mode */
5929296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_TCP_AUTO_STOP_FLAG_SHIFT                 29
5930296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DO_TS_UPDATE_FLAG                        (0x1<<30) /* BitField tcp_agg_vars6Various aggregative variables	This bit uses like a one shot that the TSTORM fires and the XSTORM arms. Used to allow a single TS update for each transmission */
5931296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_DO_TS_UPDATE_FLAG_SHIFT                  30
5932296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CANCEL_RETRANSMIT_FLAG                   (0x1<<31) /* BitField tcp_agg_vars6Various aggregative variables	This bit is set by the TSTORM when need to cancel precious fast retransmit */
5933296071Sdavidcs		#define __XSTORM_TCP_TCP_AG_CONTEXT_SECTION_CANCEL_RETRANSMIT_FLAG_SHIFT             31
5934296071Sdavidcs#if defined(__BIG_ENDIAN)
5935296071Sdavidcs	uint16_t __agg_misc6 /* Misc aggregated variable 6 */;
5936296071Sdavidcs	uint16_t __tcp_agg_vars7 /* Various aggregative variables*/;
5937296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5938296071Sdavidcs	uint16_t __tcp_agg_vars7 /* Various aggregative variables*/;
5939296071Sdavidcs	uint16_t __agg_misc6 /* Misc aggregated variable 6 */;
5940296071Sdavidcs#endif
5941296071Sdavidcs	uint32_t __agg_val10 /* aggregated value 10 */;
5942296071Sdavidcs	uint32_t __agg_val10_th /* aggregated value 10 - threshold */;
5943296071Sdavidcs#if defined(__BIG_ENDIAN)
5944296071Sdavidcs	uint16_t __reserved3;
5945296071Sdavidcs	uint8_t __reserved2;
5946296071Sdavidcs	uint8_t __da_only_cnt /* counts delayed acks and not window updates */;
5947296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5948296071Sdavidcs	uint8_t __da_only_cnt /* counts delayed acks and not window updates */;
5949296071Sdavidcs	uint8_t __reserved2;
5950296071Sdavidcs	uint16_t __reserved3;
5951296071Sdavidcs#endif
5952296071Sdavidcs};
5953296071Sdavidcs
5954296071Sdavidcs/*
5955296071Sdavidcs * The iscsi aggregative context of Xstorm
5956296071Sdavidcs */
5957296071Sdavidcsstruct xstorm_iscsi_ag_context
5958296071Sdavidcs{
5959296071Sdavidcs#if defined(__BIG_ENDIAN)
5960296071Sdavidcs	uint16_t agg_val1 /* aggregated value 1 */;
5961296071Sdavidcs	uint8_t agg_vars1;
5962296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0                                      (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
5963296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                0
5964296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1                                        (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
5965296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                  1
5966296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2                                        (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
5967296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                  2
5968296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3                                        (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
5969296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                  3
5970296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN                                    (0x1<<4) /* BitField agg_vars1Various aggregative variables	Enables the decision rule of more_to_Send > 0 */
5971296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT                              4
5972296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN                                             (0x1<<5) /* BitField agg_vars1Various aggregative variables	Enables the nagle decision */
5973296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN_SHIFT                                       5
5974296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG                                      (0x1<<6) /* BitField agg_vars1Various aggregative variables	Used for future indication by the Driver on a doorbell */
5975296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT                                6
5976296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN                                      (0x1<<7) /* BitField agg_vars1Various aggregative variables	Enable decision rules based on equality between snd_una and snd_nxt */
5977296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT                                7
5978296071Sdavidcs	uint8_t state /* The state of the connection */;
5979296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
5980296071Sdavidcs	uint8_t state /* The state of the connection */;
5981296071Sdavidcs	uint8_t agg_vars1;
5982296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0                                      (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
5983296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                0
5984296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1                                        (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
5985296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM1_SHIFT                                  1
5986296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2                                        (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
5987296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM2_SHIFT                                  2
5988296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3                                        (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
5989296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_EXISTS_IN_QM3_SHIFT                                  3
5990296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN                                    (0x1<<4) /* BitField agg_vars1Various aggregative variables	Enables the decision rule of more_to_Send > 0 */
5991296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT                              4
5992296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN                                             (0x1<<5) /* BitField agg_vars1Various aggregative variables	Enables the nagle decision */
5993296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_NAGLE_EN_SHIFT                                       5
5994296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG                                      (0x1<<6) /* BitField agg_vars1Various aggregative variables	Used for future indication by the Driver on a doorbell */
5995296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_SHIFT                                6
5996296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN                                      (0x1<<7) /* BitField agg_vars1Various aggregative variables	Enable decision rules based on equality between snd_una and snd_nxt */
5997296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT                                7
5998296071Sdavidcs	uint16_t agg_val1 /* aggregated value 1 */;
5999296071Sdavidcs#endif
6000296071Sdavidcs#if defined(__BIG_ENDIAN)
6001296071Sdavidcs	uint8_t cdu_reserved /* Used by the CDU for validation and debugging */;
6002296071Sdavidcs	uint8_t __agg_vars4 /* Various aggregative variables*/;
6003296071Sdavidcs	uint8_t agg_vars3;
6004296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2                                  (0x3F<<0) /* BitField agg_vars3Various aggregative variables	The physical queue number of queue index 2 */
6005296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT                            0
6006296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF                                        (0x3<<6) /* BitField agg_vars3Various aggregative variables	auxiliary counter flag 19 */
6007296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF_SHIFT                                  6
6008296071Sdavidcs	uint8_t agg_vars2;
6009296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF                                              (0x3<<0) /* BitField agg_vars2Various aggregative variables	auxiliary counter flag 4 */
6010296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_SHIFT                                        0
6011296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN                                   (0x1<<2) /* BitField agg_vars2Various aggregative variables	Enable decision rule based on dq_spare_flag */
6012296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT                             2
6013296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG                                          (0x1<<3) /* BitField agg_vars2Various aggregative variables	auxiliary flag 8 */
6014296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG_SHIFT                                    3
6015296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG                                          (0x1<<4) /* BitField agg_vars2Various aggregative variables	auxiliary flag 9 */
6016296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG_SHIFT                                    4
6017296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1                                       (0x3<<5) /* BitField agg_vars2Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6018296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1_SHIFT                                 5
6019296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN                                           (0x1<<7) /* BitField agg_vars2Various aggregative variables	Enable decision rules based on aux4_cf */
6020296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT                                     7
6021296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6022296071Sdavidcs	uint8_t agg_vars2;
6023296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF                                              (0x3<<0) /* BitField agg_vars2Various aggregative variables	auxiliary counter flag 4 */
6024296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_SHIFT                                        0
6025296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN                                   (0x1<<2) /* BitField agg_vars2Various aggregative variables	Enable decision rule based on dq_spare_flag */
6026296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_SPARE_FLAG_EN_SHIFT                             2
6027296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG                                          (0x1<<3) /* BitField agg_vars2Various aggregative variables	auxiliary flag 8 */
6028296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX8_FLAG_SHIFT                                    3
6029296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG                                          (0x1<<4) /* BitField agg_vars2Various aggregative variables	auxiliary flag 9 */
6030296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX9_FLAG_SHIFT                                    4
6031296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1                                       (0x3<<5) /* BitField agg_vars2Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6032296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE1_SHIFT                                 5
6033296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN                                           (0x1<<7) /* BitField agg_vars2Various aggregative variables	Enable decision rules based on aux4_cf */
6034296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_DQ_CF_EN_SHIFT                                     7
6035296071Sdavidcs	uint8_t agg_vars3;
6036296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2                                  (0x3F<<0) /* BitField agg_vars3Various aggregative variables	The physical queue number of queue index 2 */
6037296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT                            0
6038296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF                                        (0x3<<6) /* BitField agg_vars3Various aggregative variables	auxiliary counter flag 19 */
6039296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_RX_TS_EN_CF_SHIFT                                  6
6040296071Sdavidcs	uint8_t __agg_vars4 /* Various aggregative variables*/;
6041296071Sdavidcs	uint8_t cdu_reserved /* Used by the CDU for validation and debugging */;
6042296071Sdavidcs#endif
6043296071Sdavidcs	uint32_t more_to_send /* The number of bytes left to send */;
6044296071Sdavidcs#if defined(__BIG_ENDIAN)
6045296071Sdavidcs	uint16_t agg_vars5;
6046296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5                                       (0x3<<0) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6047296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5_SHIFT                                 0
6048296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0                                  (0x3F<<2) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 0 */
6049296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT                            2
6050296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1                                  (0x3F<<8) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 1 */
6051296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT                            8
6052296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2                                       (0x3<<14) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6053296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2_SHIFT                                 14
6054296071Sdavidcs	uint16_t sq_cons /* aggregated value 4 - threshold */;
6055296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6056296071Sdavidcs	uint16_t sq_cons /* aggregated value 4 - threshold */;
6057296071Sdavidcs	uint16_t agg_vars5;
6058296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5                                       (0x3<<0) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6059296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE5_SHIFT                                 0
6060296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0                                  (0x3F<<2) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 0 */
6061296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT                            2
6062296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1                                  (0x3F<<8) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 1 */
6063296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT                            8
6064296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2                                       (0x3<<14) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6065296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE2_SHIFT                                 14
6066296071Sdavidcs#endif
6067296071Sdavidcs	struct xstorm_tcp_tcp_ag_context_section tcp /* TCP context section, shared in TOE and ISCSI */;
6068296071Sdavidcs#if defined(__BIG_ENDIAN)
6069296071Sdavidcs	uint16_t agg_vars7;
6070296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE                            (0x7<<0) /* BitField agg_vars7Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
6071296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT                      0
6072296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG                                         (0x1<<3) /* BitField agg_vars7Various aggregative variables	auxiliary flag 13 */
6073296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG_SHIFT                                   3
6074296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF                                     (0x3<<4) /* BitField agg_vars7Various aggregative variables	Sync Tstorm and Xstorm */
6075296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF_SHIFT                               4
6076296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3                                       (0x3<<6) /* BitField agg_vars7Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6077296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3_SHIFT                                 6
6078296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF                                              (0x3<<8) /* BitField agg_vars7Various aggregative variables	auxiliary counter flag 1 */
6079296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_SHIFT                                        8
6080296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK                       (0x1<<10) /* BitField agg_vars7Various aggregative variables	Mask the check of the completion sequence on retransmit */
6081296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT                 10
6082296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN                                         (0x1<<11) /* BitField agg_vars7Various aggregative variables	Enable decision rules based on aux1_cf */
6083296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN_SHIFT                                   11
6084296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG                                         (0x1<<12) /* BitField agg_vars7Various aggregative variables	auxiliary flag 10 */
6085296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG_SHIFT                                   12
6086296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG                                         (0x1<<13) /* BitField agg_vars7Various aggregative variables	auxiliary flag 11 */
6087296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG_SHIFT                                   13
6088296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG                                         (0x1<<14) /* BitField agg_vars7Various aggregative variables	auxiliary flag 12 */
6089296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG_SHIFT                                   14
6090296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN                                      (0x1<<15) /* BitField agg_vars7Various aggregative variables	auxiliary flag 2 */
6091296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN_SHIFT                                15
6092296071Sdavidcs	uint8_t agg_val3_th /* Aggregated value 3 - threshold */;
6093296071Sdavidcs	uint8_t agg_vars6;
6094296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6                                       (0x7<<0) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
6095296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6_SHIFT                                 0
6096296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7                                       (0x7<<3) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
6097296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7_SHIFT                                 3
6098296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4                                       (0x3<<6) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6099296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4_SHIFT                                 6
6100296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6101296071Sdavidcs	uint8_t agg_vars6;
6102296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6                                       (0x7<<0) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
6103296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE6_SHIFT                                 0
6104296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7                                       (0x7<<3) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
6105296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE7_SHIFT                                 3
6106296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4                                       (0x3<<6) /* BitField agg_vars6Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6107296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE4_SHIFT                                 6
6108296071Sdavidcs	uint8_t agg_val3_th /* Aggregated value 3 - threshold */;
6109296071Sdavidcs	uint16_t agg_vars7;
6110296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE                            (0x7<<0) /* BitField agg_vars7Various aggregative variables	0-NOP,1-EQ,2-NEQ,3-GT_CYC,4-GT_ABS,5-LT_CYC,6-LT_ABS */
6111296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AGG_VAL11_DECISION_RULE_SHIFT                      0
6112296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG                                         (0x1<<3) /* BitField agg_vars7Various aggregative variables	auxiliary flag 13 */
6113296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX13_FLAG_SHIFT                                   3
6114296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF                                     (0x3<<4) /* BitField agg_vars7Various aggregative variables	Sync Tstorm and Xstorm */
6115296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_STORMS_SYNC_CF_SHIFT                               4
6116296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3                                       (0x3<<6) /* BitField agg_vars7Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6117296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_DECISION_RULE3_SHIFT                                 6
6118296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF                                              (0x3<<8) /* BitField agg_vars7Various aggregative variables	auxiliary counter flag 1 */
6119296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_SHIFT                                        8
6120296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK                       (0x1<<10) /* BitField agg_vars7Various aggregative variables	Mask the check of the completion sequence on retransmit */
6121296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_COMPLETION_SEQ_DECISION_MASK_SHIFT                 10
6122296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN                                         (0x1<<11) /* BitField agg_vars7Various aggregative variables	Enable decision rules based on aux1_cf */
6123296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX1_CF_EN_SHIFT                                   11
6124296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG                                         (0x1<<12) /* BitField agg_vars7Various aggregative variables	auxiliary flag 10 */
6125296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX10_FLAG_SHIFT                                   12
6126296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG                                         (0x1<<13) /* BitField agg_vars7Various aggregative variables	auxiliary flag 11 */
6127296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX11_FLAG_SHIFT                                   13
6128296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG                                         (0x1<<14) /* BitField agg_vars7Various aggregative variables	auxiliary flag 12 */
6129296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_AUX12_FLAG_SHIFT                                   14
6130296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN                                      (0x1<<15) /* BitField agg_vars7Various aggregative variables	auxiliary flag 2 */
6131296071Sdavidcs		#define __XSTORM_ISCSI_AG_CONTEXT_RX_WND_SCL_EN_SHIFT                                15
6132296071Sdavidcs#endif
6133296071Sdavidcs#if defined(__BIG_ENDIAN)
6134296071Sdavidcs	uint16_t __agg_val11_th /* aggregated value 11 - threshold */;
6135296071Sdavidcs	uint16_t __gen_data /* Used for Iscsi. In connection establishment, it uses as rxMss, and in connection termination, it uses as command Id: 1=L5CM_TX_ACK_ON_FIN_CMD 2=L5CM_SET_MSL_TIMER_CMD 3=L5CM_TX_RST_CMD */;
6136296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6137296071Sdavidcs	uint16_t __gen_data /* Used for Iscsi. In connection establishment, it uses as rxMss, and in connection termination, it uses as command Id: 1=L5CM_TX_ACK_ON_FIN_CMD 2=L5CM_SET_MSL_TIMER_CMD 3=L5CM_TX_RST_CMD */;
6138296071Sdavidcs	uint16_t __agg_val11_th /* aggregated value 11 - threshold */;
6139296071Sdavidcs#endif
6140296071Sdavidcs#if defined(__BIG_ENDIAN)
6141296071Sdavidcs	uint8_t __reserved1;
6142296071Sdavidcs	uint8_t __agg_val6_th /* aggregated value 6 - threshold */;
6143296071Sdavidcs	uint16_t __agg_val9 /* aggregated value 9 */;
6144296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6145296071Sdavidcs	uint16_t __agg_val9 /* aggregated value 9 */;
6146296071Sdavidcs	uint8_t __agg_val6_th /* aggregated value 6 - threshold */;
6147296071Sdavidcs	uint8_t __reserved1;
6148296071Sdavidcs#endif
6149296071Sdavidcs#if defined(__BIG_ENDIAN)
6150296071Sdavidcs	uint16_t hq_prod /* The HQ producer threashold to compare the HQ consumer, which is the current HQ producer +1 - AggVal2Th */;
6151296071Sdavidcs	uint16_t hq_cons /* HQ Consumer, updated by Cstorm - AggVal2 */;
6152296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6153296071Sdavidcs	uint16_t hq_cons /* HQ Consumer, updated by Cstorm - AggVal2 */;
6154296071Sdavidcs	uint16_t hq_prod /* The HQ producer threashold to compare the HQ consumer, which is the current HQ producer +1 - AggVal2Th */;
6155296071Sdavidcs#endif
6156296071Sdavidcs	uint32_t agg_varint8_t;
6157296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC2                                            (0xFFFFFF<<0) /* BitField agg_varint8_tVarious aggregative variables	Misc aggregated variable 2 */
6158296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC2_SHIFT                                      0
6159296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC3                                            (0xFF<<24) /* BitField agg_varint8_tVarious aggregative variables	Misc aggregated variable 3 */
6160296071Sdavidcs		#define XSTORM_ISCSI_AG_CONTEXT_AGG_MISC3_SHIFT                                      24
6161296071Sdavidcs#if defined(__BIG_ENDIAN)
6162296071Sdavidcs	uint16_t r2tq_prod /* Misc aggregated variable 0 */;
6163296071Sdavidcs	uint16_t sq_prod /* SQ Producer */;
6164296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6165296071Sdavidcs	uint16_t sq_prod /* SQ Producer */;
6166296071Sdavidcs	uint16_t r2tq_prod /* Misc aggregated variable 0 */;
6167296071Sdavidcs#endif
6168296071Sdavidcs#if defined(__BIG_ENDIAN)
6169296071Sdavidcs	uint8_t agg_val3 /* Aggregated value 3 */;
6170296071Sdavidcs	uint8_t agg_val6 /* Aggregated value 6 */;
6171296071Sdavidcs	uint8_t agg_val5_th /* Aggregated value 5 - threshold */;
6172296071Sdavidcs	uint8_t agg_val5 /* Aggregated value 5 */;
6173296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6174296071Sdavidcs	uint8_t agg_val5 /* Aggregated value 5 */;
6175296071Sdavidcs	uint8_t agg_val5_th /* Aggregated value 5 - threshold */;
6176296071Sdavidcs	uint8_t agg_val6 /* Aggregated value 6 */;
6177296071Sdavidcs	uint8_t agg_val3 /* Aggregated value 3 */;
6178296071Sdavidcs#endif
6179296071Sdavidcs#if defined(__BIG_ENDIAN)
6180296071Sdavidcs	uint16_t __agg_misc1 /* Spare value for aggregation. NOTE: this value is used in the retransmit decision rule if CmpSeqDecMask is 0. In that case it is intended to be CmpBdSize. */;
6181296071Sdavidcs	uint16_t agg_limit1 /* aggregated limit 1 */;
6182296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6183296071Sdavidcs	uint16_t agg_limit1 /* aggregated limit 1 */;
6184296071Sdavidcs	uint16_t __agg_misc1 /* Spare value for aggregation. NOTE: this value is used in the retransmit decision rule if CmpSeqDecMask is 0. In that case it is intended to be CmpBdSize. */;
6185296071Sdavidcs#endif
6186296071Sdavidcs	uint32_t hq_cons_tcp_seq /* TCP sequence of the HQ BD pointed by hq_cons */;
6187296071Sdavidcs	uint32_t exp_stat_sn /* expected status SN, updated by Ustorm */;
6188296071Sdavidcs	uint32_t rst_seq_num /* spare aggregated variable 5 */;
6189296071Sdavidcs};
6190296071Sdavidcs
6191296071Sdavidcs
6192296071Sdavidcs/*
6193296071Sdavidcs * The toe aggregative context section of Xstorm
6194296071Sdavidcs */
6195296071Sdavidcsstruct xstorm_toe_tcp_ag_context_section
6196296071Sdavidcs{
6197296071Sdavidcs#if defined(__BIG_ENDIAN)
6198296071Sdavidcs	uint8_t tcp_agg_vars1;
6199296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF                          (0x3<<0) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag used to rewind the DA timer */
6200296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF_SHIFT                    0
6201296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED                        (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 2 */
6202296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT                  2
6203296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF                           (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 3 */
6204296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT                     4
6205296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN                        (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	If set enables sending clear commands as port of the DA decision rules */
6206296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN_SHIFT                  6
6207296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG                       (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that there was a delayed ack timer expiration */
6208296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG_SHIFT                 7
6209296071Sdavidcs	uint8_t __da_cnt /* Counts the number of ACK requests received from the TSTORM with no registration to QM. */;
6210296071Sdavidcs	uint16_t mss /* MSS used for nagle algorithm and for transmission */;
6211296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6212296071Sdavidcs	uint16_t mss /* MSS used for nagle algorithm and for transmission */;
6213296071Sdavidcs	uint8_t __da_cnt /* Counts the number of ACK requests received from the TSTORM with no registration to QM. */;
6214296071Sdavidcs	uint8_t tcp_agg_vars1;
6215296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF                          (0x3<<0) /* BitField tcp_agg_vars1Various aggregative variables	Counter flag used to rewind the DA timer */
6216296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SET_DA_TIMER_CF_SHIFT                    0
6217296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED                        (0x3<<2) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 2 */
6218296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_SHIFT                  2
6219296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF                           (0x3<<4) /* BitField tcp_agg_vars1Various aggregative variables	auxiliary counter flag 3 */
6220296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_SHIFT                     4
6221296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN                        (0x1<<6) /* BitField tcp_agg_vars1Various aggregative variables	If set enables sending clear commands as port of the DA decision rules */
6222296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_CLEAR_DA_TIMER_EN_SHIFT                  6
6223296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG                       (0x1<<7) /* BitField tcp_agg_vars1Various aggregative variables	Indicates that there was a delayed ack timer expiration */
6224296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_EXPIRATION_FLAG_SHIFT                 7
6225296071Sdavidcs#endif
6226296071Sdavidcs	uint32_t snd_nxt /* The current sequence number to send */;
6227296071Sdavidcs	uint32_t tx_wnd /* The Current transmission window in bytes */;
6228296071Sdavidcs	uint32_t snd_una /* The current Send UNA sequence number */;
6229296071Sdavidcs	uint32_t local_adv_wnd /* The current local advertised window to FE. */;
6230296071Sdavidcs#if defined(__BIG_ENDIAN)
6231296071Sdavidcs	uint8_t __agg_val8_th /* aggregated value 8 - threshold */;
6232296071Sdavidcs	uint8_t __tx_dest /* aggregated value 8 */;
6233296071Sdavidcs	uint16_t tcp_agg_vars2;
6234296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG                                (0x1<<0) /* BitField tcp_agg_vars2Various aggregative variables	Used in TOE to indicate that FIN is sent on a BD to bypass the naggle rule */
6235296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_SHIFT                          0
6236296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED                             (0x1<<1) /* BitField tcp_agg_vars2Various aggregative variables	Enables the tx window based decision */
6237296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED_SHIFT                       1
6238296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE                          (0x1<<2) /* BitField tcp_agg_vars2Various aggregative variables	The DA Timer status. If set indicates that the delayed ACK timer is active. */
6239296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE_SHIFT                    2
6240296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX3_FLAG                                (0x1<<3) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 3 */
6241296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT                          3
6242296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX4_FLAG                                (0x1<<4) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 4 */
6243296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT                          4
6244296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_ENABLE                                  (0x1<<5) /* BitField tcp_agg_vars2Various aggregative variables	Enable DA for the specific connection */
6245296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_ENABLE_SHIFT                            5
6246296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN                     (0x1<<6) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux2_cf */
6247296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN_SHIFT               6
6248296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN                        (0x1<<7) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux3_cf */
6249296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT                  7
6250296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN                           (0x1<<8) /* BitField tcp_agg_vars2Various aggregative variables	Enable Decision rule based on tx_fin_flag */
6251296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN_SHIFT                     8
6252296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX1_FLAG                                (0x1<<9) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 1 */
6253296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT                          9
6254296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SET_RTO_CF                               (0x3<<10) /* BitField tcp_agg_vars2Various aggregative variables	counter flag for setting the rto timer */
6255296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT                         10
6256296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF                    (0x3<<12) /* BitField tcp_agg_vars2Various aggregative variables	timestamp was updated counter flag */
6257296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT              12
6258296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF                       (0x3<<14) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary counter flag 8 */
6259296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT                 14
6260296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6261296071Sdavidcs	uint16_t tcp_agg_vars2;
6262296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG                                (0x1<<0) /* BitField tcp_agg_vars2Various aggregative variables	Used in TOE to indicate that FIN is sent on a BD to bypass the naggle rule */
6263296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_SHIFT                          0
6264296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED                             (0x1<<1) /* BitField tcp_agg_vars2Various aggregative variables	Enables the tx window based decision */
6265296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_UNBLOCKED_SHIFT                       1
6266296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE                          (0x1<<2) /* BitField tcp_agg_vars2Various aggregative variables	The DA Timer status. If set indicates that the delayed ACK timer is active. */
6267296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_TIMER_ACTIVE_SHIFT                    2
6268296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX3_FLAG                                (0x1<<3) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 3 */
6269296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX3_FLAG_SHIFT                          3
6270296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX4_FLAG                                (0x1<<4) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 4 */
6271296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX4_FLAG_SHIFT                          4
6272296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_ENABLE                                  (0x1<<5) /* BitField tcp_agg_vars2Various aggregative variables	Enable DA for the specific connection */
6273296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DA_ENABLE_SHIFT                            5
6274296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN                     (0x1<<6) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux2_cf */
6275296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ACK_TO_FE_UPDATED_EN_SHIFT               6
6276296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN                        (0x1<<7) /* BitField tcp_agg_vars2Various aggregative variables	Enable decision rules based on aux3_cf */
6277296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SIDEBAND_SENT_CF_EN_SHIFT                  7
6278296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN                           (0x1<<8) /* BitField tcp_agg_vars2Various aggregative variables	Enable Decision rule based on tx_fin_flag */
6279296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_FIN_FLAG_EN_SHIFT                     8
6280296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX1_FLAG                                (0x1<<9) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary flag 1 */
6281296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX1_FLAG_SHIFT                          9
6282296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SET_RTO_CF                               (0x3<<10) /* BitField tcp_agg_vars2Various aggregative variables	counter flag for setting the rto timer */
6283296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_SET_RTO_CF_SHIFT                         10
6284296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF                    (0x3<<12) /* BitField tcp_agg_vars2Various aggregative variables	timestamp was updated counter flag */
6285296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_UPDATED_CF_SHIFT              12
6286296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF                       (0x3<<14) /* BitField tcp_agg_vars2Various aggregative variables	auxiliary counter flag 8 */
6287296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_SHIFT                 14
6288296071Sdavidcs	uint8_t __tx_dest /* aggregated value 8 */;
6289296071Sdavidcs	uint8_t __agg_val8_th /* aggregated value 8 - threshold */;
6290296071Sdavidcs#endif
6291296071Sdavidcs	uint32_t ack_to_far_end /* The ACK sequence to send to far end */;
6292296071Sdavidcs	uint32_t rto_timer /* The RTO timer value */;
6293296071Sdavidcs	uint32_t ka_timer /* The KA timer value */;
6294296071Sdavidcs	uint32_t ts_to_echo /* The time stamp value to echo to far end */;
6295296071Sdavidcs#if defined(__BIG_ENDIAN)
6296296071Sdavidcs	uint16_t __agg_val7_th /* aggregated value 7 - threshold */;
6297296071Sdavidcs	uint16_t __agg_val7 /* aggregated value 7 */;
6298296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6299296071Sdavidcs	uint16_t __agg_val7 /* aggregated value 7 */;
6300296071Sdavidcs	uint16_t __agg_val7_th /* aggregated value 7 - threshold */;
6301296071Sdavidcs#endif
6302296071Sdavidcs#if defined(__BIG_ENDIAN)
6303296071Sdavidcs	uint8_t __tcp_agg_vars5 /* Various aggregative variables*/;
6304296071Sdavidcs	uint8_t __tcp_agg_vars4 /* Various aggregative variables*/;
6305296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
6306296071Sdavidcs	uint8_t __force_pure_ack_cnt /* The number of force ACK commands arrived from the TSTORM */;
6307296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6308296071Sdavidcs	uint8_t __force_pure_ack_cnt /* The number of force ACK commands arrived from the TSTORM */;
6309296071Sdavidcs	uint8_t __tcp_agg_vars3 /* Various aggregative variables*/;
6310296071Sdavidcs	uint8_t __tcp_agg_vars4 /* Various aggregative variables*/;
6311296071Sdavidcs	uint8_t __tcp_agg_vars5 /* Various aggregative variables*/;
6312296071Sdavidcs#endif
6313296071Sdavidcs	uint32_t tcp_agg_vars6;
6314296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_CF_EN                         (0x1<<0) /* BitField tcp_agg_vars6Various aggregative variables	Enable decision rules based on aux7_cf */
6315296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TS_TO_ECHO_CF_EN_SHIFT                   0
6316296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_EN                    (0x1<<1) /* BitField tcp_agg_vars6Various aggregative variables	Enable decision rules based on aux8_cf */
6317296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TX_DEST_UPDATED_CF_EN_SHIFT              1
6318296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX9_CF_EN                               (0x1<<2) /* BitField tcp_agg_vars6Various aggregative variables	Enable decision rules based on aux9_cf */
6319296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX9_CF_EN_SHIFT                         2
6320296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN                              (0x1<<3) /* BitField tcp_agg_vars6Various aggregative variables	Enable decision rules based on aux10_cf */
6321296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX10_CF_EN_SHIFT                        3
6322296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX6_FLAG                                (0x1<<4) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary flag 6 */
6323296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX6_FLAG_SHIFT                          4
6324296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX7_FLAG                                (0x1<<5) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary flag 7 */
6325296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX7_FLAG_SHIFT                          5
6326296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX5_CF                                  (0x3<<6) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 5 */
6327296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX5_CF_SHIFT                            6
6328296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX9_CF                                  (0x3<<8) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 9 */
6329296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX9_CF_SHIFT                            8
6330296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX10_CF                                 (0x3<<10) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 10 */
6331296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX10_CF_SHIFT                           10
6332296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX11_CF                                 (0x3<<12) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 11 */
6333296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX11_CF_SHIFT                           12
6334296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX12_CF                                 (0x3<<14) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 12 */
6335296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX12_CF_SHIFT                           14
6336296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX13_CF                                 (0x3<<16) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 13 */
6337296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX13_CF_SHIFT                           16
6338296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX14_CF                                 (0x3<<18) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 14 */
6339296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX14_CF_SHIFT                           18
6340296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX15_CF                                 (0x3<<20) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 15 */
6341296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX15_CF_SHIFT                           20
6342296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX16_CF                                 (0x3<<22) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 16 */
6343296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX16_CF_SHIFT                           22
6344296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX17_CF                                 (0x3<<24) /* BitField tcp_agg_vars6Various aggregative variables	auxiliary counter flag 17 */
6345296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_AUX17_CF_SHIFT                           24
6346296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ECE_FLAG                                   (0x1<<26) /* BitField tcp_agg_vars6Various aggregative variables	Can be also used as general purpose if ECN is not used */
6347296071Sdavidcs		#define XSTORM_TOE_TCP_AG_CONTEXT_SECTION_ECE_FLAG_SHIFT                             26
6348296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED71                               (0x1<<27) /* BitField tcp_agg_vars6Various aggregative variables	Can be also used as general purpose if ECN is not used */
6349296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_RESERVED71_SHIFT                         27
6350296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_FORCE_PURE_ACK_CNT_DIRTY                 (0x1<<28) /* BitField tcp_agg_vars6Various aggregative variables	This flag is set if the Force ACK count is set by the TSTORM. On QM output it is cleared. */
6351296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_FORCE_PURE_ACK_CNT_DIRTY_SHIFT           28
6352296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TCP_AUTO_STOP_FLAG                       (0x1<<29) /* BitField tcp_agg_vars6Various aggregative variables	Indicates that the connection is in autostop mode */
6353296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_TCP_AUTO_STOP_FLAG_SHIFT                 29
6354296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DO_TS_UPDATE_FLAG                        (0x1<<30) /* BitField tcp_agg_vars6Various aggregative variables	This bit uses like a one shot that the TSTORM fires and the XSTORM arms. Used to allow a single TS update for each transmission */
6355296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_DO_TS_UPDATE_FLAG_SHIFT                  30
6356296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_CANCEL_RETRANSMIT_FLAG                   (0x1<<31) /* BitField tcp_agg_vars6Various aggregative variables	This bit is set by the TSTORM when need to cancel precious fast retransmit */
6357296071Sdavidcs		#define __XSTORM_TOE_TCP_AG_CONTEXT_SECTION_CANCEL_RETRANSMIT_FLAG_SHIFT             31
6358296071Sdavidcs#if defined(__BIG_ENDIAN)
6359296071Sdavidcs	uint16_t __agg_misc6 /* Misc aggregated variable 6 */;
6360296071Sdavidcs	uint16_t __tcp_agg_vars7 /* Various aggregative variables*/;
6361296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6362296071Sdavidcs	uint16_t __tcp_agg_vars7 /* Various aggregative variables*/;
6363296071Sdavidcs	uint16_t __agg_misc6 /* Misc aggregated variable 6 */;
6364296071Sdavidcs#endif
6365296071Sdavidcs	uint32_t __agg_val10 /* aggregated value 10 */;
6366296071Sdavidcs	uint32_t __agg_val10_th /* aggregated value 10 - threshold */;
6367296071Sdavidcs#if defined(__BIG_ENDIAN)
6368296071Sdavidcs	uint16_t __reserved3;
6369296071Sdavidcs	uint8_t __reserved2;
6370296071Sdavidcs	uint8_t __da_only_cnt /* counts delayed acks and not window updates */;
6371296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6372296071Sdavidcs	uint8_t __da_only_cnt /* counts delayed acks and not window updates */;
6373296071Sdavidcs	uint8_t __reserved2;
6374296071Sdavidcs	uint16_t __reserved3;
6375296071Sdavidcs#endif
6376296071Sdavidcs};
6377296071Sdavidcs
6378296071Sdavidcs/*
6379296071Sdavidcs * The toe aggregative context of Xstorm
6380296071Sdavidcs */
6381296071Sdavidcsstruct xstorm_toe_ag_context
6382296071Sdavidcs{
6383296071Sdavidcs#if defined(__BIG_ENDIAN)
6384296071Sdavidcs	uint16_t agg_val1 /* aggregated value 1 */;
6385296071Sdavidcs	uint8_t agg_vars1;
6386296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_EXISTS_IN_QM0                                        (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
6387296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                  0
6388296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED50                                           (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
6389296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED50_SHIFT                                     1
6390296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED51                                           (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
6391296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED51_SHIFT                                     2
6392296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED52                                           (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
6393296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED52_SHIFT                                     3
6394296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_MORE_TO_SEND_EN                                      (0x1<<4) /* BitField agg_vars1Various aggregative variables	Enables the decision rule of more_to_Send > 0 */
6395296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT                                4
6396296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_NAGLE_EN                                               (0x1<<5) /* BitField agg_vars1Various aggregative variables	Enables the nagle decision */
6397296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_NAGLE_EN_SHIFT                                         5
6398296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_FLUSH_FLAG                                        (0x1<<6) /* BitField agg_vars1Various aggregative variables	used to indicate last doorbell for specific connection */
6399296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_FLUSH_FLAG_SHIFT                                  6
6400296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_UNA_GT_NXT_EN                                        (0x1<<7) /* BitField agg_vars1Various aggregative variables	Enable decision rules based on equality between snd_una and snd_nxt */
6401296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT                                  7
6402296071Sdavidcs	uint8_t __state /* The state of the connection */;
6403296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6404296071Sdavidcs	uint8_t __state /* The state of the connection */;
6405296071Sdavidcs	uint8_t agg_vars1;
6406296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_EXISTS_IN_QM0                                        (0x1<<0) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 0 */
6407296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_EXISTS_IN_QM0_SHIFT                                  0
6408296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED50                                           (0x1<<1) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 1 */
6409296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED50_SHIFT                                     1
6410296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED51                                           (0x1<<2) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 2 */
6411296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED51_SHIFT                                     2
6412296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED52                                           (0x1<<3) /* BitField agg_vars1Various aggregative variables	The connection is currently registered to the QM with queue index 3 */
6413296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED52_SHIFT                                     3
6414296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_MORE_TO_SEND_EN                                      (0x1<<4) /* BitField agg_vars1Various aggregative variables	Enables the decision rule of more_to_Send > 0 */
6415296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_MORE_TO_SEND_EN_SHIFT                                4
6416296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_NAGLE_EN                                               (0x1<<5) /* BitField agg_vars1Various aggregative variables	Enables the nagle decision */
6417296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_NAGLE_EN_SHIFT                                         5
6418296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_FLUSH_FLAG                                        (0x1<<6) /* BitField agg_vars1Various aggregative variables	used to indicate last doorbell for specific connection */
6419296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_FLUSH_FLAG_SHIFT                                  6
6420296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_UNA_GT_NXT_EN                                        (0x1<<7) /* BitField agg_vars1Various aggregative variables	Enable decision rules based on equality between snd_una and snd_nxt */
6421296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_UNA_GT_NXT_EN_SHIFT                                  7
6422296071Sdavidcs	uint16_t agg_val1 /* aggregated value 1 */;
6423296071Sdavidcs#endif
6424296071Sdavidcs#if defined(__BIG_ENDIAN)
6425296071Sdavidcs	uint8_t cdu_reserved /* Used by the CDU for validation and debugging */;
6426296071Sdavidcs	uint8_t __agg_vars4 /* Various aggregative variables*/;
6427296071Sdavidcs	uint8_t agg_vars3;
6428296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2                                    (0x3F<<0) /* BitField agg_vars3Various aggregative variables	The physical queue number of queue index 2 */
6429296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT                              0
6430296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q1_CF                                   (0x3<<6) /* BitField agg_vars3Various aggregative variables	auxiliary counter flag 19 */
6431296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q1_CF_SHIFT                             6
6432296071Sdavidcs	uint8_t agg_vars2;
6433296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_CF                                                (0x3<<0) /* BitField agg_vars2Various aggregative variables	auxiliary counter flag 4 */
6434296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_CF_SHIFT                                          0
6435296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_FLUSH_FLAG_EN                                     (0x1<<2) /* BitField agg_vars2Various aggregative variables	Enable decision rule based on dq_spare_flag */
6436296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_FLUSH_FLAG_EN_SHIFT                               2
6437296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_AUX8_FLAG                                            (0x1<<3) /* BitField agg_vars2Various aggregative variables	auxiliary flag 8 */
6438296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_AUX8_FLAG_SHIFT                                      3
6439296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_AUX9_FLAG                                            (0x1<<4) /* BitField agg_vars2Various aggregative variables	auxiliary flag 9 */
6440296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_AUX9_FLAG_SHIFT                                      4
6441296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_RESERVED53                                             (0x3<<5) /* BitField agg_vars2Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6442296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_RESERVED53_SHIFT                                       5
6443296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_CF_EN                                             (0x1<<7) /* BitField agg_vars2Various aggregative variables	Enable decision rules based on aux4_cf */
6444296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_CF_EN_SHIFT                                       7
6445296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6446296071Sdavidcs	uint8_t agg_vars2;
6447296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_CF                                                (0x3<<0) /* BitField agg_vars2Various aggregative variables	auxiliary counter flag 4 */
6448296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_CF_SHIFT                                          0
6449296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_FLUSH_FLAG_EN                                     (0x1<<2) /* BitField agg_vars2Various aggregative variables	Enable decision rule based on dq_spare_flag */
6450296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_FLUSH_FLAG_EN_SHIFT                               2
6451296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_AUX8_FLAG                                            (0x1<<3) /* BitField agg_vars2Various aggregative variables	auxiliary flag 8 */
6452296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_AUX8_FLAG_SHIFT                                      3
6453296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_AUX9_FLAG                                            (0x1<<4) /* BitField agg_vars2Various aggregative variables	auxiliary flag 9 */
6454296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_AUX9_FLAG_SHIFT                                      4
6455296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_RESERVED53                                             (0x3<<5) /* BitField agg_vars2Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6456296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_RESERVED53_SHIFT                                       5
6457296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_CF_EN                                             (0x1<<7) /* BitField agg_vars2Various aggregative variables	Enable decision rules based on aux4_cf */
6458296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_DQ_CF_EN_SHIFT                                       7
6459296071Sdavidcs	uint8_t agg_vars3;
6460296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2                                    (0x3F<<0) /* BitField agg_vars3Various aggregative variables	The physical queue number of queue index 2 */
6461296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM2_SHIFT                              0
6462296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q1_CF                                   (0x3<<6) /* BitField agg_vars3Various aggregative variables	auxiliary counter flag 19 */
6463296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_QUEUES_FLUSH_Q1_CF_SHIFT                             6
6464296071Sdavidcs	uint8_t __agg_vars4 /* Various aggregative variables*/;
6465296071Sdavidcs	uint8_t cdu_reserved /* Used by the CDU for validation and debugging */;
6466296071Sdavidcs#endif
6467296071Sdavidcs	uint32_t more_to_send /* The number of bytes left to send */;
6468296071Sdavidcs#if defined(__BIG_ENDIAN)
6469296071Sdavidcs	uint16_t agg_vars5;
6470296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED54                                           (0x3<<0) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6471296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED54_SHIFT                                     0
6472296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0                                    (0x3F<<2) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 0 */
6473296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT                              2
6474296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1                                    (0x3F<<8) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 1 */
6475296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT                              8
6476296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED56                                           (0x3<<14) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6477296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED56_SHIFT                                     14
6478296071Sdavidcs	uint16_t __agg_val4_th /* aggregated value 4 - threshold */;
6479296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6480296071Sdavidcs	uint16_t __agg_val4_th /* aggregated value 4 - threshold */;
6481296071Sdavidcs	uint16_t agg_vars5;
6482296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED54                                           (0x3<<0) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6483296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED54_SHIFT                                     0
6484296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0                                    (0x3F<<2) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 0 */
6485296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM0_SHIFT                              2
6486296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1                                    (0x3F<<8) /* BitField agg_vars5Various aggregative variables	The physical queue number of queue index 1 */
6487296071Sdavidcs		#define XSTORM_TOE_AG_CONTEXT_PHYSICAL_QUEUE_NUM1_SHIFT                              8
6488296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED56                                           (0x3<<14) /* BitField agg_vars5Various aggregative variables	0-NOP,1-EQ,2-NEQ */
6489296071Sdavidcs		#define __XSTORM_TOE_AG_CONTEXT_RESERVED56_SHIFT                                     14
6490296071Sdavidcs#endif
6491296071Sdavidcs	struct xstorm_toe_tcp_ag_context_section tcp /* TCP context section, shared in TOE and ISCSI */;
6492296071Sdavidcs#if defined(__BIG_ENDIAN)
6493296071Sdavidcs	uint16_t __agg_vars7 /* Various aggregative variables*/;
6494296071Sdavidcs	uint8_t __agg_val3_th /* Aggregated value 3 - threshold */;
6495296071Sdavidcs	uint8_t __agg_vars6 /* Various aggregative variables*/;
6496296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6497296071Sdavidcs	uint8_t __agg_vars6 /* Various aggregative variables*/;
6498296071Sdavidcs	uint8_t __agg_val3_th /* Aggregated value 3 - threshold */;
6499296071Sdavidcs	uint16_t __agg_vars7 /* Various aggregative variables*/;
6500296071Sdavidcs#endif
6501296071Sdavidcs#if defined(__BIG_ENDIAN)
6502296071Sdavidcs	uint16_t __agg_val11_th /* aggregated value 11 - threshold */;
6503296071Sdavidcs	uint16_t __agg_val11 /* aggregated value 11 */;
6504296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6505296071Sdavidcs	uint16_t __agg_val11 /* aggregated value 11 */;
6506296071Sdavidcs	uint16_t __agg_val11_th /* aggregated value 11 - threshold */;
6507296071Sdavidcs#endif
6508296071Sdavidcs#if defined(__BIG_ENDIAN)
6509296071Sdavidcs	uint8_t __reserved1;
6510296071Sdavidcs	uint8_t __agg_val6_th /* aggregated value 6 - threshold */;
6511296071Sdavidcs	uint16_t __agg_val9 /* aggregated value 9 */;
6512296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6513296071Sdavidcs	uint16_t __agg_val9 /* aggregated value 9 */;
6514296071Sdavidcs	uint8_t __agg_val6_th /* aggregated value 6 - threshold */;
6515296071Sdavidcs	uint8_t __reserved1;
6516296071Sdavidcs#endif
6517296071Sdavidcs#if defined(__BIG_ENDIAN)
6518296071Sdavidcs	uint16_t __agg_val2_th /* Aggregated value 2 - threshold */;
6519296071Sdavidcs	uint16_t cmp_bd_cons /* BD Consumer from the Completor */;
6520296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6521296071Sdavidcs	uint16_t cmp_bd_cons /* BD Consumer from the Completor */;
6522296071Sdavidcs	uint16_t __agg_val2_th /* Aggregated value 2 - threshold */;
6523296071Sdavidcs#endif
6524296071Sdavidcs	uint32_t __agg_varint8_t /* Various aggregative variables*/;
6525296071Sdavidcs#if defined(__BIG_ENDIAN)
6526296071Sdavidcs	uint16_t __agg_misc0 /* Misc aggregated variable 0 */;
6527296071Sdavidcs	uint16_t __agg_val4 /* aggregated value 4 */;
6528296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6529296071Sdavidcs	uint16_t __agg_val4 /* aggregated value 4 */;
6530296071Sdavidcs	uint16_t __agg_misc0 /* Misc aggregated variable 0 */;
6531296071Sdavidcs#endif
6532296071Sdavidcs#if defined(__BIG_ENDIAN)
6533296071Sdavidcs	uint8_t __agg_val3 /* Aggregated value 3 */;
6534296071Sdavidcs	uint8_t __agg_val6 /* Aggregated value 6 */;
6535296071Sdavidcs	uint8_t __agg_val5_th /* Aggregated value 5 - threshold */;
6536296071Sdavidcs	uint8_t __agg_val5 /* Aggregated value 5 */;
6537296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6538296071Sdavidcs	uint8_t __agg_val5 /* Aggregated value 5 */;
6539296071Sdavidcs	uint8_t __agg_val5_th /* Aggregated value 5 - threshold */;
6540296071Sdavidcs	uint8_t __agg_val6 /* Aggregated value 6 */;
6541296071Sdavidcs	uint8_t __agg_val3 /* Aggregated value 3 */;
6542296071Sdavidcs#endif
6543296071Sdavidcs#if defined(__BIG_ENDIAN)
6544296071Sdavidcs	uint16_t __agg_misc1 /* Spare value for aggregation. NOTE: this value is used in the retransmit decision rule if CmpSeqDecMask is 0. In that case it is intended to be CmpBdSize. */;
6545296071Sdavidcs	uint16_t __bd_ind_max_val /* modulo value for bd_prod */;
6546296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
6547296071Sdavidcs	uint16_t __bd_ind_max_val /* modulo value for bd_prod */;
6548296071Sdavidcs	uint16_t __agg_misc1 /* Spare value for aggregation. NOTE: this value is used in the retransmit decision rule if CmpSeqDecMask is 0. In that case it is intended to be CmpBdSize. */;
6549296071Sdavidcs#endif
6550296071Sdavidcs	uint32_t cmp_bd_start_seq /* The sequence number of the start completion point (BD) */;
6551296071Sdavidcs	uint32_t cmp_bd_page_0_to_31 /* Misc aggregated variable 4 */;
6552296071Sdavidcs	uint32_t cmp_bd_page_32_to_63 /* spare aggregated variable 5 */;
6553296071Sdavidcs};
6554296071Sdavidcs
6555296071Sdavidcs
6556296071Sdavidcs/*
6557255736Sdavidch * doorbell message sent to the chip
6558255736Sdavidch */
6559255736Sdavidchstruct doorbell
6560255736Sdavidch{
6561255736Sdavidch#if defined(__BIG_ENDIAN)
6562255736Sdavidch	uint16_t zero_fill2 /* driver must zero this field! */;
6563255736Sdavidch	uint8_t zero_fill1 /* driver must zero this field! */;
6564296071Sdavidcs	struct doorbell_hdr_t header;
6565255736Sdavidch#elif defined(__LITTLE_ENDIAN)
6566296071Sdavidcs	struct doorbell_hdr_t header;
6567255736Sdavidch	uint8_t zero_fill1 /* driver must zero this field! */;
6568255736Sdavidch	uint16_t zero_fill2 /* driver must zero this field! */;
6569255736Sdavidch#endif
6570255736Sdavidch};
6571255736Sdavidch
6572255736Sdavidch
6573255736Sdavidch/*
6574255736Sdavidch * doorbell message sent to the chip
6575255736Sdavidch */
6576255736Sdavidchstruct doorbell_set_prod
6577255736Sdavidch{
6578255736Sdavidch#if defined(__BIG_ENDIAN)
6579255736Sdavidch	uint16_t prod /* Producer index to be set */;
6580255736Sdavidch	uint8_t zero_fill1 /* driver must zero this field! */;
6581296071Sdavidcs	struct doorbell_hdr_t header;
6582255736Sdavidch#elif defined(__LITTLE_ENDIAN)
6583296071Sdavidcs	struct doorbell_hdr_t header;
6584255736Sdavidch	uint8_t zero_fill1 /* driver must zero this field! */;
6585255736Sdavidch	uint16_t prod /* Producer index to be set */;
6586255736Sdavidch#endif
6587255736Sdavidch};
6588255736Sdavidch
6589255736Sdavidch
6590296071Sdavidcsstruct regpair_native_t
6591255736Sdavidch{
6592255736Sdavidch	uint32_t lo /* low word for reg-pair */;
6593255736Sdavidch	uint32_t hi /* high word for reg-pair */;
6594255736Sdavidch};
6595255736Sdavidch
6596255736Sdavidch
6597296071Sdavidcsstruct regpair_t
6598255736Sdavidch{
6599255736Sdavidch	uint32_t lo /* low word for reg-pair */;
6600255736Sdavidch	uint32_t hi /* high word for reg-pair */;
6601255736Sdavidch};
6602255736Sdavidch
6603255736Sdavidch
6604255736Sdavidch/*
6605255736Sdavidch * Classify rule opcodes in E2/E3
6606255736Sdavidch */
6607255736Sdavidchenum classify_rule
6608255736Sdavidch{
6609255736Sdavidch	CLASSIFY_RULE_OPCODE_MAC /* Add/remove a MAC address */,
6610255736Sdavidch	CLASSIFY_RULE_OPCODE_VLAN /* Add/remove a VLAN */,
6611255736Sdavidch	CLASSIFY_RULE_OPCODE_PAIR /* Add/remove a MAC-VLAN pair */,
6612296071Sdavidcs	CLASSIFY_RULE_OPCODE_IMAC_VNI /* Add/remove an Inner MAC-VNI pair entry */,
6613255736Sdavidch	MAX_CLASSIFY_RULE};
6614255736Sdavidch
6615255736Sdavidch
6616255736Sdavidch/*
6617255736Sdavidch * Classify rule types in E2/E3
6618255736Sdavidch */
6619255736Sdavidchenum classify_rule_action_type
6620255736Sdavidch{
6621255736Sdavidch	CLASSIFY_RULE_REMOVE,
6622255736Sdavidch	CLASSIFY_RULE_ADD,
6623255736Sdavidch	MAX_CLASSIFY_RULE_ACTION_TYPE};
6624255736Sdavidch
6625255736Sdavidch
6626255736Sdavidch/*
6627255736Sdavidch * client init ramrod data $$KEEP_ENDIANNESS$$
6628255736Sdavidch */
6629255736Sdavidchstruct client_init_general_data
6630255736Sdavidch{
6631255736Sdavidch	uint8_t client_id /* client_id */;
6632255736Sdavidch	uint8_t statistics_counter_id /* statistics counter id */;
6633255736Sdavidch	uint8_t statistics_en_flg /* statistics en flg */;
6634255736Sdavidch	uint8_t is_fcoe_flg /* is this an fcoe connection. (1 bit is used) */;
6635255736Sdavidch	uint8_t activate_flg /* if 0 - the client is deactivate else the client is activate client (1 bit is used) */;
6636255736Sdavidch	uint8_t sp_client_id /* the slow path rings client Id. */;
6637255736Sdavidch	uint16_t mtu /* Host MTU from client config */;
6638255736Sdavidch	uint8_t statistics_zero_flg /* if set FW will reset the statistic counter of this client */;
6639255736Sdavidch	uint8_t func_id /* PCI function ID (0-71) */;
6640255736Sdavidch	uint8_t cos /* The connection cos, if applicable */;
6641255736Sdavidch	uint8_t traffic_type;
6642296071Sdavidcs	uint8_t fp_hsi_ver /* Hsi version */;
6643296071Sdavidcs	uint8_t reserved0[3];
6644255736Sdavidch};
6645255736Sdavidch
6646255736Sdavidch
6647255736Sdavidch/*
6648255736Sdavidch * client init rx data $$KEEP_ENDIANNESS$$
6649255736Sdavidch */
6650255736Sdavidchstruct client_init_rx_data
6651255736Sdavidch{
6652255736Sdavidch	uint8_t tpa_en;
6653296071Sdavidcs		#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4                                              (0x1<<0) /* BitField tpa_entpa_enable	tpa enable flg ipv4 */
6654296071Sdavidcs		#define CLIENT_INIT_RX_DATA_TPA_EN_IPV4_SHIFT                                        0
6655296071Sdavidcs		#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6                                              (0x1<<1) /* BitField tpa_entpa_enable	tpa enable flg ipv6 */
6656296071Sdavidcs		#define CLIENT_INIT_RX_DATA_TPA_EN_IPV6_SHIFT                                        1
6657296071Sdavidcs		#define CLIENT_INIT_RX_DATA_TPA_MODE                                                 (0x1<<2) /* BitField tpa_entpa_enable	tpa mode (LRO or GRO) (use enum tpa_mode) */
6658296071Sdavidcs		#define CLIENT_INIT_RX_DATA_TPA_MODE_SHIFT                                           2
6659296071Sdavidcs		#define CLIENT_INIT_RX_DATA_RESERVED5                                                (0x1F<<3) /* BitField tpa_entpa_enable	 */
6660296071Sdavidcs		#define CLIENT_INIT_RX_DATA_RESERVED5_SHIFT                                          3
6661255736Sdavidch	uint8_t vmqueue_mode_en_flg /* If set, working in VMQueue mode (always consume one sge) */;
6662255736Sdavidch	uint8_t extra_data_over_sgl_en_flg /* if set, put over sgl data from end of input message */;
6663255736Sdavidch	uint8_t cache_line_alignment_log_size /* The log size of cache line alignment in bytes. Must be a power of 2. */;
6664255736Sdavidch	uint8_t enable_dynamic_hc /* If set, dynamic HC is enabled */;
6665255736Sdavidch	uint8_t max_sges_for_packet /* The maximal number of SGEs that can be used for one packet. depends on MTU and SGE size. must be 0 if SGEs are disabled */;
6666255736Sdavidch	uint8_t client_qzone_id /* used in E2 only, to specify the HW queue zone ID used for this client rx producers */;
6667255736Sdavidch	uint8_t drop_ip_cs_err_flg /* If set, this client drops packets with IP checksum error */;
6668255736Sdavidch	uint8_t drop_tcp_cs_err_flg /* If set, this client drops packets with TCP checksum error */;
6669255736Sdavidch	uint8_t drop_ttl0_flg /* If set, this client drops packets with TTL=0 */;
6670255736Sdavidch	uint8_t drop_udp_cs_err_flg /* If set, this client drops packets with UDP checksum error */;
6671255736Sdavidch	uint8_t inner_vlan_removal_enable_flg /* If set, inner VLAN removal is enabled for this client */;
6672255736Sdavidch	uint8_t outer_vlan_removal_enable_flg /* If set, outer VLAN removal is enabled for this client */;
6673255736Sdavidch	uint8_t status_block_id /* rx status block id */;
6674255736Sdavidch	uint8_t rx_sb_index_number /* status block indices */;
6675255736Sdavidch	uint8_t dont_verify_rings_pause_thr_flg /* If set, the rings pause thresholds will not be verified by firmware. */;
6676255736Sdavidch	uint8_t max_tpa_queues /* maximal TPA queues allowed for this client */;
6677255736Sdavidch	uint8_t silent_vlan_removal_flg /* if set, and the vlan is equal to requested vlan according to mask, the vlan will be remove without notifying the driver */;
6678255736Sdavidch	uint16_t max_bytes_on_bd /* Maximum bytes that can be placed on a BD. The BD allocated size should include 2 more bytes (ip alignment) and alignment size (in case the address is not aligned) */;
6679255736Sdavidch	uint16_t sge_buff_size /* Size of the buffers pointed by SGEs */;
6680255736Sdavidch	uint8_t approx_mcast_engine_id /* In Everest2, if is_approx_mcast is set, this field specified which approximate multicast engine is associate with this client */;
6681255736Sdavidch	uint8_t rss_engine_id /* In Everest2, if rss_mode is set, this field specified which RSS engine is associate with this client */;
6682296071Sdavidcs	struct regpair_t bd_page_base /* BD page base address at the host */;
6683296071Sdavidcs	struct regpair_t sge_page_base /* SGE page base address at the host */;
6684296071Sdavidcs	struct regpair_t cqe_page_base /* Completion queue base address */;
6685255736Sdavidch	uint8_t is_leading_rss;
6686255736Sdavidch	uint8_t is_approx_mcast;
6687255736Sdavidch	uint16_t max_agg_size /* maximal size for the aggregated TPA packets, reprted by the host */;
6688255736Sdavidch	uint16_t state;
6689296071Sdavidcs		#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL                                           (0x1<<0) /* BitField staterx filters state	drop all unicast packets */
6690296071Sdavidcs		#define CLIENT_INIT_RX_DATA_UCAST_DROP_ALL_SHIFT                                     0
6691296071Sdavidcs		#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL                                         (0x1<<1) /* BitField staterx filters state	accept all unicast packets (subject to vlan) */
6692296071Sdavidcs		#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_ALL_SHIFT                                   1
6693296071Sdavidcs		#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED                                   (0x1<<2) /* BitField staterx filters state	accept all unmatched unicast packets (subject to vlan) */
6694296071Sdavidcs		#define CLIENT_INIT_RX_DATA_UCAST_ACCEPT_UNMATCHED_SHIFT                             2
6695296071Sdavidcs		#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL                                           (0x1<<3) /* BitField staterx filters state	drop all multicast packets */
6696296071Sdavidcs		#define CLIENT_INIT_RX_DATA_MCAST_DROP_ALL_SHIFT                                     3
6697296071Sdavidcs		#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL                                         (0x1<<4) /* BitField staterx filters state	accept all multicast packets (subject to vlan) */
6698296071Sdavidcs		#define CLIENT_INIT_RX_DATA_MCAST_ACCEPT_ALL_SHIFT                                   4
6699296071Sdavidcs		#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL                                         (0x1<<5) /* BitField staterx filters state	accept all broadcast packets (subject to vlan) */
6700296071Sdavidcs		#define CLIENT_INIT_RX_DATA_BCAST_ACCEPT_ALL_SHIFT                                   5
6701296071Sdavidcs		#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN                                          (0x1<<6) /* BitField staterx filters state	accept packets matched only by MAC (without checking vlan) */
6702296071Sdavidcs		#define CLIENT_INIT_RX_DATA_ACCEPT_ANY_VLAN_SHIFT                                    6
6703296071Sdavidcs		#define CLIENT_INIT_RX_DATA_RESERVED2                                                (0x1FF<<7) /* BitField staterx filters state	 */
6704296071Sdavidcs		#define CLIENT_INIT_RX_DATA_RESERVED2_SHIFT                                          7
6705255736Sdavidch	uint16_t cqe_pause_thr_low /* number of remaining cqes under which, we send pause message */;
6706255736Sdavidch	uint16_t cqe_pause_thr_high /* number of remaining cqes above which, we send un-pause message */;
6707255736Sdavidch	uint16_t bd_pause_thr_low /* number of remaining bds under which, we send pause message */;
6708255736Sdavidch	uint16_t bd_pause_thr_high /* number of remaining bds above which, we send un-pause message */;
6709255736Sdavidch	uint16_t sge_pause_thr_low /* number of remaining sges under which, we send pause message */;
6710255736Sdavidch	uint16_t sge_pause_thr_high /* number of remaining sges above which, we send un-pause message */;
6711255736Sdavidch	uint16_t rx_cos_mask /* the bits that will be set on pfc/ safc paket whith will be genratet when this ring is full. for regular flow control set this to 1 */;
6712255736Sdavidch	uint16_t silent_vlan_value /* The vlan to compare, in case, silent vlan is set */;
6713255736Sdavidch	uint16_t silent_vlan_mask /* The vlan mask, in case, silent vlan is set */;
6714296071Sdavidcs	uint8_t handle_ptp_pkts_flg /* If set, this client handles PTP Packets */;
6715296071Sdavidcs	uint8_t reserved6[3];
6716296071Sdavidcs	uint32_t reserved7;
6717255736Sdavidch};
6718255736Sdavidch
6719255736Sdavidch/*
6720255736Sdavidch * client init tx data $$KEEP_ENDIANNESS$$
6721255736Sdavidch */
6722255736Sdavidchstruct client_init_tx_data
6723255736Sdavidch{
6724255736Sdavidch	uint8_t enforce_security_flg /* if set, security checks will be made for this connection */;
6725255736Sdavidch	uint8_t tx_status_block_id /* the number of status block to update */;
6726255736Sdavidch	uint8_t tx_sb_index_number /* the index to use inside the status block */;
6727255736Sdavidch	uint8_t tss_leading_client_id /* client ID of the leading TSS client, for TX classification source knock out */;
6728255736Sdavidch	uint8_t tx_switching_flg /* if set, tx switching will be done to packets on this connection */;
6729255736Sdavidch	uint8_t anti_spoofing_flg /* if set, anti spoofing check will be done to packets on this connection */;
6730255736Sdavidch	uint16_t default_vlan /* default vlan tag (id+pri). (valid if default_vlan_flg is set) */;
6731296071Sdavidcs	struct regpair_t tx_bd_page_base /* BD page base address at the host for TxBdCons */;
6732255736Sdavidch	uint16_t state;
6733296071Sdavidcs		#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL                                         (0x1<<0) /* BitField statetx filters state	accept all unicast packets (subject to vlan) */
6734296071Sdavidcs		#define CLIENT_INIT_TX_DATA_UCAST_ACCEPT_ALL_SHIFT                                   0
6735296071Sdavidcs		#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL                                         (0x1<<1) /* BitField statetx filters state	accept all multicast packets (subject to vlan) */
6736296071Sdavidcs		#define CLIENT_INIT_TX_DATA_MCAST_ACCEPT_ALL_SHIFT                                   1
6737296071Sdavidcs		#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL                                         (0x1<<2) /* BitField statetx filters state	accept all broadcast packets (subject to vlan) */
6738296071Sdavidcs		#define CLIENT_INIT_TX_DATA_BCAST_ACCEPT_ALL_SHIFT                                   2
6739296071Sdavidcs		#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN                                          (0x1<<3) /* BitField statetx filters state	accept packets matched only by MAC (without checking vlan) */
6740296071Sdavidcs		#define CLIENT_INIT_TX_DATA_ACCEPT_ANY_VLAN_SHIFT                                    3
6741296071Sdavidcs		#define CLIENT_INIT_TX_DATA_RESERVED0                                                (0xFFF<<4) /* BitField statetx filters state	 */
6742296071Sdavidcs		#define CLIENT_INIT_TX_DATA_RESERVED0_SHIFT                                          4
6743255736Sdavidch	uint8_t default_vlan_flg /* is default vlan valid for this client. */;
6744255736Sdavidch	uint8_t force_default_pri_flg /* if set, force default priority */;
6745255736Sdavidch	uint8_t tunnel_lso_inc_ip_id /* In case of LSO over IPv4 tunnel, whether to increment IP ID on external IP header or internal IP header */;
6746255736Sdavidch	uint8_t refuse_outband_vlan_flg /* if set, the FW will not add outband vlan on packet (even if will exist on BD). */;
6747255736Sdavidch	uint8_t tunnel_non_lso_pcsum_location /* In case of non-Lso encapsulated packets with L4 checksum offload, the pseudo checksum location - on packet or on BD. */;
6748255736Sdavidch	uint8_t tunnel_non_lso_outer_ip_csum_location /* In case of non-Lso encapsulated packets with outer L3 ip checksum offload, the pseudo checksum location - on packet or on BD. */;
6749255736Sdavidch};
6750255736Sdavidch
6751255736Sdavidch/*
6752255736Sdavidch * client init ramrod data $$KEEP_ENDIANNESS$$
6753255736Sdavidch */
6754255736Sdavidchstruct client_init_ramrod_data
6755255736Sdavidch{
6756255736Sdavidch	struct client_init_general_data general /* client init general data */;
6757255736Sdavidch	struct client_init_rx_data rx /* client init rx data */;
6758255736Sdavidch	struct client_init_tx_data tx /* client init tx data */;
6759255736Sdavidch};
6760255736Sdavidch
6761255736Sdavidch
6762255736Sdavidch/*
6763255736Sdavidch * client update ramrod data $$KEEP_ENDIANNESS$$
6764255736Sdavidch */
6765255736Sdavidchstruct client_update_ramrod_data
6766255736Sdavidch{
6767255736Sdavidch	uint8_t client_id /* the client to update */;
6768255736Sdavidch	uint8_t func_id /* PCI function ID this client belongs to (0-71) */;
6769255736Sdavidch	uint8_t inner_vlan_removal_enable_flg /* If set, inner VLAN removal is enabled for this client, will be change according to change flag */;
6770255736Sdavidch	uint8_t inner_vlan_removal_change_flg /* If set, inner VLAN removal flag will be set according to the enable flag */;
6771255736Sdavidch	uint8_t outer_vlan_removal_enable_flg /* If set, outer VLAN removal is enabled for this client, will be change according to change flag */;
6772255736Sdavidch	uint8_t outer_vlan_removal_change_flg /* If set, outer VLAN removal flag will be set according to the enable flag */;
6773255736Sdavidch	uint8_t anti_spoofing_enable_flg /* If set, anti spoofing is enabled for this client, will be change according to change flag */;
6774255736Sdavidch	uint8_t anti_spoofing_change_flg /* If set, anti spoofing flag will be set according to anti spoofing flag */;
6775255736Sdavidch	uint8_t activate_flg /* if 0 - the client is deactivate else the client is activate client (1 bit is used) */;
6776255736Sdavidch	uint8_t activate_change_flg /* If set, activate_flg will be checked */;
6777255736Sdavidch	uint16_t default_vlan /* default vlan tag (id+pri). (valid if default_vlan_flg is set) */;
6778255736Sdavidch	uint8_t default_vlan_enable_flg;
6779255736Sdavidch	uint8_t default_vlan_change_flg;
6780255736Sdavidch	uint16_t silent_vlan_value /* The vlan to compare, in case, silent vlan is set */;
6781255736Sdavidch	uint16_t silent_vlan_mask /* The vlan mask, in case, silent vlan is set */;
6782255736Sdavidch	uint8_t silent_vlan_removal_flg /* if set, and the vlan is equal to requested vlan according to mask, the vlan will be remove without notifying the driver */;
6783255736Sdavidch	uint8_t silent_vlan_change_flg;
6784255736Sdavidch	uint8_t refuse_outband_vlan_flg /* If set, the FW will not add outband vlan on packet (even if will exist on BD). */;
6785255736Sdavidch	uint8_t refuse_outband_vlan_change_flg /* If set, refuse_outband_vlan_flg will be updated. */;
6786255736Sdavidch	uint8_t tx_switching_flg /* If set, tx switching will be done to packets on this connection. */;
6787255736Sdavidch	uint8_t tx_switching_change_flg /* If set, tx_switching_flg will be updated. */;
6788296071Sdavidcs	uint8_t handle_ptp_pkts_flg /* If set, this client handles PTP Packets */;
6789296071Sdavidcs	uint8_t handle_ptp_pkts_change_flg /* If set, handle_ptp_pkts_flg will be updated. */;
6790296071Sdavidcs	uint16_t reserved1;
6791255736Sdavidch	uint32_t echo /* echo value to be sent to driver on event ring */;
6792255736Sdavidch};
6793255736Sdavidch
6794255736Sdavidch
6795255736Sdavidch/*
6796255736Sdavidch * The eth storm context of Cstorm
6797255736Sdavidch */
6798255736Sdavidchstruct cstorm_eth_st_context
6799255736Sdavidch{
6800255736Sdavidch	uint32_t __reserved0[4];
6801255736Sdavidch};
6802255736Sdavidch
6803255736Sdavidch
6804255736Sdavidchstruct double_regpair
6805255736Sdavidch{
6806255736Sdavidch	uint32_t regpair0_lo /* low word for reg-pair0 */;
6807255736Sdavidch	uint32_t regpair0_hi /* high word for reg-pair0 */;
6808255736Sdavidch	uint32_t regpair1_lo /* low word for reg-pair1 */;
6809255736Sdavidch	uint32_t regpair1_hi /* high word for reg-pair1 */;
6810255736Sdavidch};
6811255736Sdavidch
6812255736Sdavidch
6813255736Sdavidch/*
6814296071Sdavidcs * 2nd parse bd type used in ethernet tx BDs
6815296071Sdavidcs */
6816296071Sdavidcsenum eth_2nd_parse_bd_type
6817296071Sdavidcs{
6818296071Sdavidcs	ETH_2ND_PARSE_BD_TYPE_LSO_TUNNEL,
6819296071Sdavidcs	MAX_ETH_2ND_PARSE_BD_TYPE};
6820296071Sdavidcs
6821296071Sdavidcs
6822296071Sdavidcs/*
6823255736Sdavidch * Ethernet address typesm used in ethernet tx BDs
6824255736Sdavidch */
6825255736Sdavidchenum eth_addr_type
6826255736Sdavidch{
6827255736Sdavidch	UNKNOWN_ADDRESS,
6828255736Sdavidch	UNICAST_ADDRESS,
6829255736Sdavidch	MULTICAST_ADDRESS,
6830255736Sdavidch	BROADCAST_ADDRESS,
6831255736Sdavidch	MAX_ETH_ADDR_TYPE};
6832255736Sdavidch
6833255736Sdavidch
6834255736Sdavidch/*
6835255736Sdavidch *  $$KEEP_ENDIANNESS$$
6836255736Sdavidch */
6837255736Sdavidchstruct eth_classify_cmd_header
6838255736Sdavidch{
6839255736Sdavidch	uint8_t cmd_general_data;
6840296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_RX_CMD                                               (0x1<<0) /* BitField cmd_general_data	should this cmd be applied for Rx */
6841296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_RX_CMD_SHIFT                                         0
6842296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_TX_CMD                                               (0x1<<1) /* BitField cmd_general_data	should this cmd be applied for Tx */
6843296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_TX_CMD_SHIFT                                         1
6844296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_OPCODE                                               (0x3<<2) /* BitField cmd_general_data	command opcode for MAC/VLAN/PAIR/IMAC_VNI (use enum classify_rule) */
6845296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_OPCODE_SHIFT                                         2
6846296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_IS_ADD                                               (0x1<<4) /* BitField cmd_general_data	 (use enum classify_rule_action_type) */
6847296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_IS_ADD_SHIFT                                         4
6848296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_RESERVED0                                            (0x7<<5) /* BitField cmd_general_data	 */
6849296071Sdavidcs		#define ETH_CLASSIFY_CMD_HEADER_RESERVED0_SHIFT                                      5
6850255736Sdavidch	uint8_t func_id /* the function id */;
6851255736Sdavidch	uint8_t client_id;
6852255736Sdavidch	uint8_t reserved1;
6853255736Sdavidch};
6854255736Sdavidch
6855255736Sdavidch
6856255736Sdavidch/*
6857255736Sdavidch * header for eth classification config ramrod $$KEEP_ENDIANNESS$$
6858255736Sdavidch */
6859255736Sdavidchstruct eth_classify_header
6860255736Sdavidch{
6861255736Sdavidch	uint8_t rule_cnt /* number of rules in classification config ramrod */;
6862255736Sdavidch	uint8_t reserved0;
6863255736Sdavidch	uint16_t reserved1;
6864255736Sdavidch	uint32_t echo /* echo value to be sent to driver on event ring */;
6865255736Sdavidch};
6866255736Sdavidch
6867255736Sdavidch
6868255736Sdavidch/*
6869296071Sdavidcs * Command for adding/removing a Inner-MAC/VNI classification rule $$KEEP_ENDIANNESS$$
6870296071Sdavidcs */
6871296071Sdavidcsstruct eth_classify_imac_vni_cmd
6872296071Sdavidcs{
6873296071Sdavidcs	struct eth_classify_cmd_header header;
6874296071Sdavidcs	uint32_t vni;
6875296071Sdavidcs	uint16_t imac_lsb;
6876296071Sdavidcs	uint16_t imac_mid;
6877296071Sdavidcs	uint16_t imac_msb;
6878296071Sdavidcs	uint16_t reserved1;
6879296071Sdavidcs};
6880296071Sdavidcs
6881296071Sdavidcs
6882296071Sdavidcs/*
6883255736Sdavidch * Command for adding/removing a MAC classification rule $$KEEP_ENDIANNESS$$
6884255736Sdavidch */
6885255736Sdavidchstruct eth_classify_mac_cmd
6886255736Sdavidch{
6887255736Sdavidch	struct eth_classify_cmd_header header;
6888255736Sdavidch	uint16_t reserved0;
6889255736Sdavidch	uint16_t inner_mac;
6890255736Sdavidch	uint16_t mac_lsb;
6891255736Sdavidch	uint16_t mac_mid;
6892255736Sdavidch	uint16_t mac_msb;
6893255736Sdavidch	uint16_t reserved1;
6894255736Sdavidch};
6895255736Sdavidch
6896255736Sdavidch
6897255736Sdavidch/*
6898255736Sdavidch * Command for adding/removing a MAC-VLAN pair classification rule $$KEEP_ENDIANNESS$$
6899255736Sdavidch */
6900255736Sdavidchstruct eth_classify_pair_cmd
6901255736Sdavidch{
6902255736Sdavidch	struct eth_classify_cmd_header header;
6903255736Sdavidch	uint16_t reserved0;
6904255736Sdavidch	uint16_t inner_mac;
6905255736Sdavidch	uint16_t mac_lsb;
6906255736Sdavidch	uint16_t mac_mid;
6907255736Sdavidch	uint16_t mac_msb;
6908255736Sdavidch	uint16_t vlan;
6909255736Sdavidch};
6910255736Sdavidch
6911255736Sdavidch
6912255736Sdavidch/*
6913255736Sdavidch * Command for adding/removing a VLAN classification rule $$KEEP_ENDIANNESS$$
6914255736Sdavidch */
6915255736Sdavidchstruct eth_classify_vlan_cmd
6916255736Sdavidch{
6917255736Sdavidch	struct eth_classify_cmd_header header;
6918255736Sdavidch	uint32_t reserved0;
6919255736Sdavidch	uint32_t reserved1;
6920255736Sdavidch	uint16_t reserved2;
6921255736Sdavidch	uint16_t vlan;
6922255736Sdavidch};
6923255736Sdavidch
6924255736Sdavidch/*
6925255736Sdavidch * union for eth classification rule $$KEEP_ENDIANNESS$$
6926255736Sdavidch */
6927255736Sdavidchunion eth_classify_rule_cmd
6928255736Sdavidch{
6929255736Sdavidch	struct eth_classify_mac_cmd mac;
6930255736Sdavidch	struct eth_classify_vlan_cmd vlan;
6931255736Sdavidch	struct eth_classify_pair_cmd pair;
6932296071Sdavidcs	struct eth_classify_imac_vni_cmd imac_vni;
6933255736Sdavidch};
6934255736Sdavidch
6935255736Sdavidch/*
6936255736Sdavidch * parameters for eth classification configuration ramrod $$KEEP_ENDIANNESS$$
6937255736Sdavidch */
6938255736Sdavidchstruct eth_classify_rules_ramrod_data
6939255736Sdavidch{
6940255736Sdavidch	struct eth_classify_header header;
6941255736Sdavidch	union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
6942255736Sdavidch};
6943255736Sdavidch
6944255736Sdavidch
6945255736Sdavidch/*
6946255736Sdavidch * The data contain client ID need to the ramrod $$KEEP_ENDIANNESS$$
6947255736Sdavidch */
6948255736Sdavidchstruct eth_common_ramrod_data
6949255736Sdavidch{
6950255736Sdavidch	uint32_t client_id /* id of this client. (5 bits are used) */;
6951255736Sdavidch	uint32_t reserved1;
6952255736Sdavidch};
6953255736Sdavidch
6954255736Sdavidch
6955255736Sdavidch/*
6956255736Sdavidch * The eth storm context of Ustorm
6957255736Sdavidch */
6958255736Sdavidchstruct ustorm_eth_st_context
6959255736Sdavidch{
6960255736Sdavidch	uint32_t reserved0[52];
6961255736Sdavidch};
6962255736Sdavidch
6963255736Sdavidch/*
6964255736Sdavidch * The eth storm context of Tstorm
6965255736Sdavidch */
6966255736Sdavidchstruct tstorm_eth_st_context
6967255736Sdavidch{
6968255736Sdavidch	uint32_t __reserved0[28];
6969255736Sdavidch};
6970255736Sdavidch
6971255736Sdavidch/*
6972255736Sdavidch * The eth storm context of Xstorm
6973255736Sdavidch */
6974255736Sdavidchstruct xstorm_eth_st_context
6975255736Sdavidch{
6976255736Sdavidch	uint32_t reserved0[60];
6977255736Sdavidch};
6978255736Sdavidch
6979255736Sdavidch/*
6980255736Sdavidch * Ethernet connection context
6981255736Sdavidch */
6982255736Sdavidchstruct eth_context
6983255736Sdavidch{
6984255736Sdavidch	struct ustorm_eth_st_context ustorm_st_context /* Ustorm storm context */;
6985255736Sdavidch	struct tstorm_eth_st_context tstorm_st_context /* Tstorm storm context */;
6986255736Sdavidch	struct xstorm_eth_ag_context xstorm_ag_context /* Xstorm aggregative context */;
6987255736Sdavidch	struct tstorm_eth_ag_context tstorm_ag_context /* Tstorm aggregative context */;
6988255736Sdavidch	struct cstorm_eth_ag_context cstorm_ag_context /* Cstorm aggregative context */;
6989255736Sdavidch	struct ustorm_eth_ag_context ustorm_ag_context /* Ustorm aggregative context */;
6990255736Sdavidch	struct timers_block_context timers_context /* Timers block context */;
6991255736Sdavidch	struct xstorm_eth_st_context xstorm_st_context /* Xstorm storm context */;
6992255736Sdavidch	struct cstorm_eth_st_context cstorm_st_context /* Cstorm storm context */;
6993255736Sdavidch};
6994255736Sdavidch
6995255736Sdavidch
6996255736Sdavidch/*
6997255736Sdavidch * union for sgl and raw data.
6998255736Sdavidch */
6999255736Sdavidchunion eth_sgl_or_raw_data
7000255736Sdavidch{
7001255736Sdavidch	uint16_t sgl[8] /* Scatter-gather list of SGEs used by this packet. This list includes the indices of the SGEs. */;
7002255736Sdavidch	uint32_t raw_data[4] /* raw data from Tstorm to the driver. */;
7003255736Sdavidch};
7004255736Sdavidch
7005255736Sdavidch/*
7006255736Sdavidch * eth FP end aggregation CQE parameters struct $$KEEP_ENDIANNESS$$
7007255736Sdavidch */
7008255736Sdavidchstruct eth_end_agg_rx_cqe
7009255736Sdavidch{
7010255736Sdavidch	uint8_t type_error_flags;
7011296071Sdavidcs		#define ETH_END_AGG_RX_CQE_TYPE                                                      (0x3<<0) /* BitField type_error_flags	 (use enum eth_rx_cqe_type) */
7012296071Sdavidcs		#define ETH_END_AGG_RX_CQE_TYPE_SHIFT                                                0
7013296071Sdavidcs		#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL                                               (0x1<<2) /* BitField type_error_flags	 (use enum eth_rx_fp_sel) */
7014296071Sdavidcs		#define ETH_END_AGG_RX_CQE_SGL_RAW_SEL_SHIFT                                         2
7015296071Sdavidcs		#define ETH_END_AGG_RX_CQE_RESERVED0                                                 (0x1F<<3) /* BitField type_error_flags	 */
7016296071Sdavidcs		#define ETH_END_AGG_RX_CQE_RESERVED0_SHIFT                                           3
7017255736Sdavidch	uint8_t reserved1;
7018255736Sdavidch	uint8_t queue_index /* The aggregation queue index of this packet */;
7019255736Sdavidch	uint8_t reserved2;
7020255736Sdavidch	uint32_t timestamp_delta /* timestamp delta between first packet to last packet in aggregation */;
7021255736Sdavidch	uint16_t num_of_coalesced_segs /* Num of coalesced segments. */;
7022255736Sdavidch	uint16_t pkt_len /* Packet length */;
7023255736Sdavidch	uint8_t pure_ack_count /* Number of pure acks coalesced. */;
7024255736Sdavidch	uint8_t reserved3;
7025255736Sdavidch	uint16_t reserved4;
7026255736Sdavidch	union eth_sgl_or_raw_data sgl_or_raw_data /* union for sgl and raw data. */;
7027296071Sdavidcs	uint32_t padding[8];
7028255736Sdavidch};
7029255736Sdavidch
7030255736Sdavidch
7031255736Sdavidch/*
7032255736Sdavidch * regular eth FP CQE parameters struct $$KEEP_ENDIANNESS$$
7033255736Sdavidch */
7034255736Sdavidchstruct eth_fast_path_rx_cqe
7035255736Sdavidch{
7036255736Sdavidch	uint8_t type_error_flags;
7037296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_TYPE                                                    (0x3<<0) /* BitField type_error_flags	 (use enum eth_rx_cqe_type) */
7038296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_TYPE_SHIFT                                              0
7039296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL                                             (0x1<<2) /* BitField type_error_flags	 (use enum eth_rx_fp_sel) */
7040296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_SGL_RAW_SEL_SHIFT                                       2
7041296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG                                      (0x1<<3) /* BitField type_error_flags	Physical layer errors */
7042296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_PHY_DECODE_ERR_FLG_SHIFT                                3
7043296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG                                         (0x1<<4) /* BitField type_error_flags	IP checksum error */
7044296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_IP_BAD_XSUM_FLG_SHIFT                                   4
7045296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG                                         (0x1<<5) /* BitField type_error_flags	TCP/UDP checksum error */
7046296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_L4_BAD_XSUM_FLG_SHIFT                                   5
7047296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_PTP_PKT                                                 (0x1<<6) /* BitField type_error_flags	Is a PTP Timesync Packet */
7048296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_PTP_PKT_SHIFT                                           6
7049296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_RESERVED0                                               (0x1<<7) /* BitField type_error_flags	 */
7050296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_RESERVED0_SHIFT                                         7
7051255736Sdavidch	uint8_t status_flags;
7052296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE                                           (0x7<<0) /* BitField status_flags	 (use enum eth_rss_hash_type) */
7053296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_RSS_HASH_TYPE_SHIFT                                     0
7054296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG                                            (0x1<<3) /* BitField status_flags	RSS hashing on/off */
7055296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_RSS_HASH_FLG_SHIFT                                      3
7056296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG                                           (0x1<<4) /* BitField status_flags	if set to 1, this is a broadcast packet */
7057296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_BROADCAST_FLG_SHIFT                                     4
7058296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG                                           (0x1<<5) /* BitField status_flags	if set to 1, the MAC address was matched in the tstorm CAM search */
7059296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_MAC_MATCH_FLG_SHIFT                                     5
7060296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG                               (0x1<<6) /* BitField status_flags	IP checksum validation was not performed (if packet is not IPv4) */
7061296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_IP_XSUM_NO_VALIDATION_FLG_SHIFT                         6
7062296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG                               (0x1<<7) /* BitField status_flags	TCP/UDP checksum validation was not performed (if packet is not TCP/UDP or IPv6 extheaders exist) */
7063296071Sdavidcs		#define ETH_FAST_PATH_RX_CQE_L4_XSUM_NO_VALIDATION_FLG_SHIFT                         7
7064255736Sdavidch	uint8_t queue_index /* The aggregation queue index of this packet */;
7065255736Sdavidch	uint8_t placement_offset /* Placement offset from the start of the BD, in bytes */;
7066255736Sdavidch	uint32_t rss_hash_result /* RSS toeplitz hash result */;
7067255736Sdavidch	uint16_t vlan_tag /* Ethernet VLAN tag field */;
7068255736Sdavidch	uint16_t pkt_len_or_gro_seg_len /* Packet length (for non-TPA CQE) or GRO Segment Length (for TPA in GRO Mode) otherwise 0 */;
7069255736Sdavidch	uint16_t len_on_bd /* Number of bytes placed on the BD */;
7070255736Sdavidch	struct parsing_flags pars_flags;
7071255736Sdavidch	union eth_sgl_or_raw_data sgl_or_raw_data /* union for sgl and raw data. */;
7072296071Sdavidcs	uint8_t tunn_type /* packet tunneling type */;
7073296071Sdavidcs	uint8_t tunn_inner_hdrs_offset /* Offset to Inner Headers (for tunn_type != TUNN_TYPE_NONE) */;
7074296071Sdavidcs	uint16_t reserved1;
7075296071Sdavidcs	uint32_t tunn_tenant_id /* Tenant ID (for tunn_type != TUNN_TYPE_NONE */;
7076296071Sdavidcs	uint32_t padding[5];
7077296071Sdavidcs	uint32_t marker /* Used internally by the driver */;
7078255736Sdavidch};
7079255736Sdavidch
7080255736Sdavidch
7081255736Sdavidch/*
7082255736Sdavidch * Command for setting classification flags for a client $$KEEP_ENDIANNESS$$
7083255736Sdavidch */
7084255736Sdavidchstruct eth_filter_rules_cmd
7085255736Sdavidch{
7086255736Sdavidch	uint8_t cmd_general_data;
7087296071Sdavidcs		#define ETH_FILTER_RULES_CMD_RX_CMD                                                  (0x1<<0) /* BitField cmd_general_data	should this cmd be applied for Rx */
7088296071Sdavidcs		#define ETH_FILTER_RULES_CMD_RX_CMD_SHIFT                                            0
7089296071Sdavidcs		#define ETH_FILTER_RULES_CMD_TX_CMD                                                  (0x1<<1) /* BitField cmd_general_data	should this cmd be applied for Tx */
7090296071Sdavidcs		#define ETH_FILTER_RULES_CMD_TX_CMD_SHIFT                                            1
7091296071Sdavidcs		#define ETH_FILTER_RULES_CMD_RESERVED0                                               (0x3F<<2) /* BitField cmd_general_data	 */
7092296071Sdavidcs		#define ETH_FILTER_RULES_CMD_RESERVED0_SHIFT                                         2
7093255736Sdavidch	uint8_t func_id /* the function id */;
7094255736Sdavidch	uint8_t client_id /* the client id */;
7095255736Sdavidch	uint8_t reserved1;
7096255736Sdavidch	uint16_t state;
7097296071Sdavidcs		#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL                                          (0x1<<0) /* BitField state	drop all unicast packets */
7098296071Sdavidcs		#define ETH_FILTER_RULES_CMD_UCAST_DROP_ALL_SHIFT                                    0
7099296071Sdavidcs		#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL                                        (0x1<<1) /* BitField state	accept all unicast packets (subject to vlan) */
7100296071Sdavidcs		#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_ALL_SHIFT                                  1
7101296071Sdavidcs		#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED                                  (0x1<<2) /* BitField state	accept all unmatched unicast packets */
7102296071Sdavidcs		#define ETH_FILTER_RULES_CMD_UCAST_ACCEPT_UNMATCHED_SHIFT                            2
7103296071Sdavidcs		#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL                                          (0x1<<3) /* BitField state	drop all multicast packets */
7104296071Sdavidcs		#define ETH_FILTER_RULES_CMD_MCAST_DROP_ALL_SHIFT                                    3
7105296071Sdavidcs		#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL                                        (0x1<<4) /* BitField state	accept all multicast packets (subject to vlan) */
7106296071Sdavidcs		#define ETH_FILTER_RULES_CMD_MCAST_ACCEPT_ALL_SHIFT                                  4
7107296071Sdavidcs		#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL                                        (0x1<<5) /* BitField state	accept all broadcast packets (subject to vlan) */
7108296071Sdavidcs		#define ETH_FILTER_RULES_CMD_BCAST_ACCEPT_ALL_SHIFT                                  5
7109296071Sdavidcs		#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN                                         (0x1<<6) /* BitField state	accept packets matched only by MAC (without checking vlan) */
7110296071Sdavidcs		#define ETH_FILTER_RULES_CMD_ACCEPT_ANY_VLAN_SHIFT                                   6
7111296071Sdavidcs		#define ETH_FILTER_RULES_CMD_RESERVED2                                               (0x1FF<<7) /* BitField state	 */
7112296071Sdavidcs		#define ETH_FILTER_RULES_CMD_RESERVED2_SHIFT                                         7
7113255736Sdavidch	uint16_t reserved3;
7114296071Sdavidcs	struct regpair_t reserved4;
7115255736Sdavidch};
7116255736Sdavidch
7117255736Sdavidch
7118255736Sdavidch/*
7119255736Sdavidch * parameters for eth classification filters ramrod $$KEEP_ENDIANNESS$$
7120255736Sdavidch */
7121255736Sdavidchstruct eth_filter_rules_ramrod_data
7122255736Sdavidch{
7123255736Sdavidch	struct eth_classify_header header;
7124255736Sdavidch	struct eth_filter_rules_cmd rules[FILTER_RULES_COUNT];
7125255736Sdavidch};
7126255736Sdavidch
7127255736Sdavidch
7128255736Sdavidch/*
7129296071Sdavidcs * Hsi version
7130296071Sdavidcs */
7131296071Sdavidcsenum eth_fp_hsi_ver
7132296071Sdavidcs{
7133296071Sdavidcs	ETH_FP_HSI_VER_0 /* Hsi which does not support tunnelling */,
7134296071Sdavidcs	ETH_FP_HSI_VER_1 /* Hsi does support tunnelling */,
7135296071Sdavidcs	ETH_FP_HSI_VER_2 /* Hsi which supports tunneling and UFP */,
7136296071Sdavidcs	MAX_ETH_FP_HSI_VER};
7137296071Sdavidcs
7138296071Sdavidcs
7139296071Sdavidcs/*
7140255736Sdavidch * parameters for eth classification configuration ramrod $$KEEP_ENDIANNESS$$
7141255736Sdavidch */
7142255736Sdavidchstruct eth_general_rules_ramrod_data
7143255736Sdavidch{
7144255736Sdavidch	struct eth_classify_header header;
7145255736Sdavidch	union eth_classify_rule_cmd rules[CLASSIFY_RULES_COUNT];
7146255736Sdavidch};
7147255736Sdavidch
7148255736Sdavidch
7149255736Sdavidch/*
7150255736Sdavidch * The data for Halt ramrod
7151255736Sdavidch */
7152255736Sdavidchstruct eth_halt_ramrod_data
7153255736Sdavidch{
7154255736Sdavidch	uint32_t client_id /* id of this client. (5 bits are used) */;
7155255736Sdavidch	uint32_t reserved0;
7156255736Sdavidch};
7157255736Sdavidch
7158255736Sdavidch
7159255736Sdavidch/*
7160255736Sdavidch * destination and source mac address.
7161255736Sdavidch */
7162255736Sdavidchstruct eth_mac_addresses
7163255736Sdavidch{
7164255736Sdavidch#if defined(__BIG_ENDIAN)
7165255736Sdavidch	uint16_t dst_mid /* destination mac address 16 middle bits */;
7166255736Sdavidch	uint16_t dst_lo /* destination mac address 16 low bits */;
7167255736Sdavidch#elif defined(__LITTLE_ENDIAN)
7168255736Sdavidch	uint16_t dst_lo /* destination mac address 16 low bits */;
7169255736Sdavidch	uint16_t dst_mid /* destination mac address 16 middle bits */;
7170255736Sdavidch#endif
7171255736Sdavidch#if defined(__BIG_ENDIAN)
7172255736Sdavidch	uint16_t src_lo /* source mac address 16 low bits */;
7173255736Sdavidch	uint16_t dst_hi /* destination mac address 16 high bits */;
7174255736Sdavidch#elif defined(__LITTLE_ENDIAN)
7175255736Sdavidch	uint16_t dst_hi /* destination mac address 16 high bits */;
7176255736Sdavidch	uint16_t src_lo /* source mac address 16 low bits */;
7177255736Sdavidch#endif
7178255736Sdavidch#if defined(__BIG_ENDIAN)
7179255736Sdavidch	uint16_t src_hi /* source mac address 16 high bits */;
7180255736Sdavidch	uint16_t src_mid /* source mac address 16 middle bits */;
7181255736Sdavidch#elif defined(__LITTLE_ENDIAN)
7182255736Sdavidch	uint16_t src_mid /* source mac address 16 middle bits */;
7183255736Sdavidch	uint16_t src_hi /* source mac address 16 high bits */;
7184255736Sdavidch#endif
7185255736Sdavidch};
7186255736Sdavidch
7187255736Sdavidch
7188255736Sdavidch/*
7189296071Sdavidcs * tunneling related data. $$KEEP_ENDIANNESS$$
7190255736Sdavidch */
7191255736Sdavidchstruct eth_tunnel_data
7192255736Sdavidch{
7193255736Sdavidch	uint16_t dst_lo /* destination mac address 16 low bits */;
7194255736Sdavidch	uint16_t dst_mid /* destination mac address 16 middle bits */;
7195255736Sdavidch	uint16_t dst_hi /* destination mac address 16 high bits */;
7196255736Sdavidch	uint16_t fw_ip_hdr_csum /* Fw Ip header checksum (with ALL ip header fields) for the outer IP header */;
7197255736Sdavidch	uint16_t pseudo_csum /* Pseudo checksum with  length  field=0 */;
7198255736Sdavidch	uint8_t ip_hdr_start_inner_w /* Inner IP header offset in WORDs (16-bit) from start of packet */;
7199255736Sdavidch	uint8_t flags;
7200296071Sdavidcs		#define ETH_TUNNEL_DATA_IPV6_OUTER                                                   (0x1<<0) /* BitField flags	Set in case outer IP header is ipV6 */
7201296071Sdavidcs		#define ETH_TUNNEL_DATA_IPV6_OUTER_SHIFT                                             0
7202296071Sdavidcs		#define ETH_TUNNEL_DATA_RESERVED                                                     (0x7F<<1) /* BitField flags	Should be set with 0 */
7203296071Sdavidcs		#define ETH_TUNNEL_DATA_RESERVED_SHIFT                                               1
7204255736Sdavidch};
7205255736Sdavidch
7206255736Sdavidch/*
7207255736Sdavidch * union for mac addresses and for tunneling data. considered as tunneling data only if (tunnel_exist == 1).
7208255736Sdavidch */
7209255736Sdavidchunion eth_mac_addr_or_tunnel_data
7210255736Sdavidch{
7211255736Sdavidch	struct eth_mac_addresses mac_addr /* destination and source mac addresses. */;
7212255736Sdavidch	struct eth_tunnel_data tunnel_data /* tunneling related data. */;
7213255736Sdavidch};
7214255736Sdavidch
7215255736Sdavidch
7216255736Sdavidch/*
7217255736Sdavidch * Command for setting multicast classification for a client $$KEEP_ENDIANNESS$$
7218255736Sdavidch */
7219255736Sdavidchstruct eth_multicast_rules_cmd
7220255736Sdavidch{
7221255736Sdavidch	uint8_t cmd_general_data;
7222296071Sdavidcs		#define ETH_MULTICAST_RULES_CMD_RX_CMD                                               (0x1<<0) /* BitField cmd_general_data	should this cmd be applied for Rx */
7223296071Sdavidcs		#define ETH_MULTICAST_RULES_CMD_RX_CMD_SHIFT                                         0
7224296071Sdavidcs		#define ETH_MULTICAST_RULES_CMD_TX_CMD                                               (0x1<<1) /* BitField cmd_general_data	should this cmd be applied for Tx */
7225296071Sdavidcs		#define ETH_MULTICAST_RULES_CMD_TX_CMD_SHIFT                                         1
7226296071Sdavidcs		#define ETH_MULTICAST_RULES_CMD_IS_ADD                                               (0x1<<2) /* BitField cmd_general_data	1 for add rule, 0 for remove rule */
7227296071Sdavidcs		#define ETH_MULTICAST_RULES_CMD_IS_ADD_SHIFT                                         2
7228296071Sdavidcs		#define ETH_MULTICAST_RULES_CMD_RESERVED0                                            (0x1F<<3) /* BitField cmd_general_data	 */
7229296071Sdavidcs		#define ETH_MULTICAST_RULES_CMD_RESERVED0_SHIFT                                      3
7230255736Sdavidch	uint8_t func_id /* the function id */;
7231255736Sdavidch	uint8_t bin_id /* the bin to add this function to (0-255) */;
7232255736Sdavidch	uint8_t engine_id /* the approximate multicast engine id */;
7233255736Sdavidch	uint32_t reserved2;
7234296071Sdavidcs	struct regpair_t reserved3;
7235255736Sdavidch};
7236255736Sdavidch
7237255736Sdavidch
7238255736Sdavidch/*
7239255736Sdavidch * parameters for multicast classification ramrod $$KEEP_ENDIANNESS$$
7240255736Sdavidch */
7241255736Sdavidchstruct eth_multicast_rules_ramrod_data
7242255736Sdavidch{
7243255736Sdavidch	struct eth_classify_header header;
7244255736Sdavidch	struct eth_multicast_rules_cmd rules[MULTICAST_RULES_COUNT];
7245255736Sdavidch};
7246255736Sdavidch
7247255736Sdavidch
7248255736Sdavidch/*
7249255736Sdavidch * Place holder for ramrods protocol specific data
7250255736Sdavidch */
7251255736Sdavidchstruct ramrod_data
7252255736Sdavidch{
7253255736Sdavidch	uint32_t data_lo;
7254255736Sdavidch	uint32_t data_hi;
7255255736Sdavidch};
7256255736Sdavidch
7257255736Sdavidch/*
7258255736Sdavidch * union for ramrod data for Ethernet protocol (CQE) (force size of 16 bits)
7259255736Sdavidch */
7260255736Sdavidchunion eth_ramrod_data
7261255736Sdavidch{
7262255736Sdavidch	struct ramrod_data general;
7263255736Sdavidch};
7264255736Sdavidch
7265255736Sdavidch
7266255736Sdavidch/*
7267255736Sdavidch * RSS toeplitz hash type, as reported in CQE
7268255736Sdavidch */
7269255736Sdavidchenum eth_rss_hash_type
7270255736Sdavidch{
7271255736Sdavidch	DEFAULT_HASH_TYPE,
7272255736Sdavidch	IPV4_HASH_TYPE,
7273255736Sdavidch	TCP_IPV4_HASH_TYPE,
7274255736Sdavidch	IPV6_HASH_TYPE,
7275255736Sdavidch	TCP_IPV6_HASH_TYPE,
7276255736Sdavidch	VLAN_PRI_HASH_TYPE,
7277255736Sdavidch	E1HOV_PRI_HASH_TYPE,
7278255736Sdavidch	DSCP_HASH_TYPE,
7279255736Sdavidch	MAX_ETH_RSS_HASH_TYPE};
7280255736Sdavidch
7281255736Sdavidch
7282255736Sdavidch/*
7283255736Sdavidch * Ethernet RSS mode
7284255736Sdavidch */
7285255736Sdavidchenum eth_rss_mode
7286255736Sdavidch{
7287255736Sdavidch	ETH_RSS_MODE_DISABLED,
7288255736Sdavidch	ETH_RSS_MODE_REGULAR /* Regular (ndis-like) RSS */,
7289296071Sdavidcs	ETH_RSS_MODE_ESX51 /* RSS mode for Vmware ESX 5.1 (Only do RSS for VXLAN packets) */,
7290296071Sdavidcs	ETH_RSS_MODE_VLAN_PRI /* RSS based on inner-vlan priority field (E1/E1h Only) */,
7291296071Sdavidcs	ETH_RSS_MODE_E1HOV_PRI /* RSS based on outer-vlan priority field (E1/E1h Only) */,
7292296071Sdavidcs	ETH_RSS_MODE_IP_DSCP /* RSS based on IPv4 DSCP field (E1/E1h Only) */,
7293255736Sdavidch	MAX_ETH_RSS_MODE};
7294255736Sdavidch
7295255736Sdavidch
7296255736Sdavidch/*
7297255736Sdavidch * parameters for RSS update ramrod (E2) $$KEEP_ENDIANNESS$$
7298255736Sdavidch */
7299255736Sdavidchstruct eth_rss_update_ramrod_data
7300255736Sdavidch{
7301255736Sdavidch	uint8_t rss_engine_id;
7302296071Sdavidcs	uint8_t rss_mode /* The RSS mode for this function */;
7303296071Sdavidcs	uint16_t capabilities;
7304296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY                                   (0x1<<0) /* BitField capabilitiesFunction RSS capabilities	configuration of the IpV4 2-tuple capability */
7305296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_CAPABILITY_SHIFT                             0
7306296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY                               (0x1<<1) /* BitField capabilitiesFunction RSS capabilities	configuration of the IpV4 4-tuple capability for TCP */
7307296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_TCP_CAPABILITY_SHIFT                         1
7308296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY                               (0x1<<2) /* BitField capabilitiesFunction RSS capabilities	configuration of the IpV4 4-tuple capability for UDP */
7309296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_UDP_CAPABILITY_SHIFT                         2
7310296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_VXLAN_CAPABILITY                             (0x1<<3) /* BitField capabilitiesFunction RSS capabilities	configuration of the IpV4 4-tuple capability for VXLAN Tunnels */
7311296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV4_VXLAN_CAPABILITY_SHIFT                       3
7312296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY                                   (0x1<<4) /* BitField capabilitiesFunction RSS capabilities	configuration of the IpV6 2-tuple capability */
7313296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_CAPABILITY_SHIFT                             4
7314296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY                               (0x1<<5) /* BitField capabilitiesFunction RSS capabilities	configuration of the IpV6 4-tuple capability for TCP */
7315296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_TCP_CAPABILITY_SHIFT                         5
7316296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY                               (0x1<<6) /* BitField capabilitiesFunction RSS capabilities	configuration of the IpV6 4-tuple capability for UDP */
7317296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_UDP_CAPABILITY_SHIFT                         6
7318296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_VXLAN_CAPABILITY                             (0x1<<7) /* BitField capabilitiesFunction RSS capabilities	configuration of the IpV6 4-tuple capability for VXLAN Tunnels */
7319296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_IPV6_VXLAN_CAPABILITY_SHIFT                       7
7320296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_TUNN_INNER_HDRS_CAPABILITY                        (0x1<<8) /* BitField capabilitiesFunction RSS capabilities	configuration of Tunnel Inner Headers capability. */
7321296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_TUNN_INNER_HDRS_CAPABILITY_SHIFT                  8
7322296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY                                    (0x1<<9) /* BitField capabilitiesFunction RSS capabilities	if set update the rss keys */
7323296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_UPDATE_RSS_KEY_SHIFT                              9
7324296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_RESERVED                                          (0x3F<<10) /* BitField capabilitiesFunction RSS capabilities	 */
7325296071Sdavidcs		#define ETH_RSS_UPDATE_RAMROD_DATA_RESERVED_SHIFT                                    10
7326255736Sdavidch	uint8_t rss_result_mask /* The mask for the lower byte of RSS result - defines which section of the indirection table will be used. To enable all table put here 0x7F */;
7327296071Sdavidcs	uint8_t reserved3;
7328296071Sdavidcs	uint16_t reserved4;
7329255736Sdavidch	uint8_t indirection_table[T_ETH_INDIRECTION_TABLE_SIZE] /* RSS indirection table */;
7330255736Sdavidch	uint32_t rss_key[T_ETH_RSS_KEY] /* RSS key supplied as by OS */;
7331255736Sdavidch	uint32_t echo;
7332296071Sdavidcs	uint32_t reserved5;
7333255736Sdavidch};
7334255736Sdavidch
7335255736Sdavidch
7336255736Sdavidch/*
7337255736Sdavidch * The eth Rx Buffer Descriptor
7338255736Sdavidch */
7339255736Sdavidchstruct eth_rx_bd
7340255736Sdavidch{
7341255736Sdavidch	uint32_t addr_lo /* Single continuous buffer low pointer */;
7342255736Sdavidch	uint32_t addr_hi /* Single continuous buffer high pointer */;
7343255736Sdavidch};
7344255736Sdavidch
7345255736Sdavidch
7346296071Sdavidcsstruct eth_rx_bd_next_page
7347296071Sdavidcs{
7348296071Sdavidcs	uint32_t addr_lo /* Next page low pointer */;
7349296071Sdavidcs	uint32_t addr_hi /* Next page high pointer */;
7350296071Sdavidcs	uint8_t reserved[8];
7351296071Sdavidcs};
7352296071Sdavidcs
7353296071Sdavidcs
7354255736Sdavidch/*
7355255736Sdavidch * Eth Rx Cqe structure- general structure for ramrods $$KEEP_ENDIANNESS$$
7356255736Sdavidch */
7357255736Sdavidchstruct common_ramrod_eth_rx_cqe
7358255736Sdavidch{
7359255736Sdavidch	uint8_t ramrod_type;
7360296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_TYPE                                                (0x3<<0) /* BitField ramrod_type	 (use enum eth_rx_cqe_type) */
7361296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_TYPE_SHIFT                                          0
7362296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_ERROR                                               (0x1<<2) /* BitField ramrod_type	 */
7363296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_ERROR_SHIFT                                         2
7364296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0                                           (0x1F<<3) /* BitField ramrod_type	 */
7365296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_RESERVED0_SHIFT                                     3
7366255736Sdavidch	uint8_t conn_type /* only 3 bits are used */;
7367255736Sdavidch	uint16_t reserved1 /* protocol specific data */;
7368255736Sdavidch	uint32_t conn_and_cmd_data;
7369296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_CID                                                 (0xFFFFFF<<0) /* BitField conn_and_cmd_data	 */
7370296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_CID_SHIFT                                           0
7371296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID                                              (0xFF<<24) /* BitField conn_and_cmd_data	command id of the ramrod- use RamrodCommandIdEnum */
7372296071Sdavidcs		#define COMMON_RAMROD_ETH_RX_CQE_CMD_ID_SHIFT                                        24
7373255736Sdavidch	struct ramrod_data protocol_data /* protocol specific data */;
7374255736Sdavidch	uint32_t echo;
7375255736Sdavidch	uint32_t reserved2[11];
7376255736Sdavidch};
7377255736Sdavidch
7378255736Sdavidch/*
7379255736Sdavidch * Rx Last CQE in page (in ETH)
7380255736Sdavidch */
7381255736Sdavidchstruct eth_rx_cqe_next_page
7382255736Sdavidch{
7383255736Sdavidch	uint32_t addr_lo /* Next page low pointer */;
7384255736Sdavidch	uint32_t addr_hi /* Next page high pointer */;
7385255736Sdavidch	uint32_t reserved[14];
7386255736Sdavidch};
7387255736Sdavidch
7388255736Sdavidch/*
7389255736Sdavidch * union for all eth rx cqe types (fix their sizes)
7390255736Sdavidch */
7391255736Sdavidchunion eth_rx_cqe
7392255736Sdavidch{
7393255736Sdavidch	struct eth_fast_path_rx_cqe fast_path_cqe;
7394255736Sdavidch	struct common_ramrod_eth_rx_cqe ramrod_cqe;
7395255736Sdavidch	struct eth_rx_cqe_next_page next_page_cqe;
7396255736Sdavidch	struct eth_end_agg_rx_cqe end_agg_cqe;
7397255736Sdavidch};
7398255736Sdavidch
7399255736Sdavidch
7400255736Sdavidch/*
7401255736Sdavidch * Values for RX ETH CQE type field
7402255736Sdavidch */
7403255736Sdavidchenum eth_rx_cqe_type
7404255736Sdavidch{
7405255736Sdavidch	RX_ETH_CQE_TYPE_ETH_FASTPATH /* Fast path CQE */,
7406255736Sdavidch	RX_ETH_CQE_TYPE_ETH_RAMROD /* Slow path CQE */,
7407255736Sdavidch	RX_ETH_CQE_TYPE_ETH_START_AGG /* Fast path CQE */,
7408255736Sdavidch	RX_ETH_CQE_TYPE_ETH_STOP_AGG /* Slow path CQE */,
7409255736Sdavidch	MAX_ETH_RX_CQE_TYPE};
7410255736Sdavidch
7411255736Sdavidch
7412255736Sdavidch/*
7413255736Sdavidch * Type of SGL/Raw field in ETH RX fast path CQE
7414255736Sdavidch */
7415255736Sdavidchenum eth_rx_fp_sel
7416255736Sdavidch{
7417255736Sdavidch	ETH_FP_CQE_REGULAR /* Regular CQE- no extra data */,
7418255736Sdavidch	ETH_FP_CQE_RAW /* Extra data is raw data- iscsi OOO */,
7419255736Sdavidch	MAX_ETH_RX_FP_SEL};
7420255736Sdavidch
7421255736Sdavidch
7422255736Sdavidch/*
7423255736Sdavidch * The eth Rx SGE Descriptor
7424255736Sdavidch */
7425255736Sdavidchstruct eth_rx_sge
7426255736Sdavidch{
7427255736Sdavidch	uint32_t addr_lo /* Single continuous buffer low pointer */;
7428255736Sdavidch	uint32_t addr_hi /* Single continuous buffer high pointer */;
7429255736Sdavidch};
7430255736Sdavidch
7431255736Sdavidch
7432255736Sdavidch/*
7433255736Sdavidch * common data for all protocols $$KEEP_ENDIANNESS$$
7434255736Sdavidch */
7435296071Sdavidcsstruct spe_hdr_t
7436255736Sdavidch{
7437255736Sdavidch	uint32_t conn_and_cmd_data;
7438296071Sdavidcs		#define SPE_HDR_T_CID                                                                (0xFFFFFF<<0) /* BitField conn_and_cmd_data	 */
7439296071Sdavidcs		#define SPE_HDR_T_CID_SHIFT                                                          0
7440296071Sdavidcs		#define SPE_HDR_T_CMD_ID                                                             (0xFFUL<<24) /* BitField conn_and_cmd_data	command id of the ramrod- use enum common_spqe_cmd_id/eth_spqe_cmd_id/toe_spqe_cmd_id  */
7441296071Sdavidcs		#define SPE_HDR_T_CMD_ID_SHIFT                                                       24
7442255736Sdavidch	uint16_t type;
7443296071Sdavidcs		#define SPE_HDR_T_CONN_TYPE                                                          (0xFF<<0) /* BitField type	connection type. (3 bits are used) (use enum connection_type) */
7444296071Sdavidcs		#define SPE_HDR_T_CONN_TYPE_SHIFT                                                    0
7445296071Sdavidcs		#define SPE_HDR_T_FUNCTION_ID                                                        (0xFF<<8) /* BitField type	 */
7446296071Sdavidcs		#define SPE_HDR_T_FUNCTION_ID_SHIFT                                                  8
7447255736Sdavidch	uint16_t reserved1;
7448255736Sdavidch};
7449255736Sdavidch
7450255736Sdavidch/*
7451255736Sdavidch * specific data for ethernet slow path element
7452255736Sdavidch */
7453255736Sdavidchunion eth_specific_data
7454255736Sdavidch{
7455255736Sdavidch	uint8_t protocol_data[8] /* to fix this structure size to 8 bytes */;
7456296071Sdavidcs	struct regpair_t client_update_ramrod_data /* The address of the data for client update ramrod */;
7457296071Sdavidcs	struct regpair_t client_init_ramrod_init_data /* The data for client setup ramrod */;
7458255736Sdavidch	struct eth_halt_ramrod_data halt_ramrod_data /* Includes the client id to be deleted */;
7459296071Sdavidcs	struct regpair_t update_data_addr /* physical address of the eth_rss_update_ramrod_data struct, as allocated by the driver */;
7460255736Sdavidch	struct eth_common_ramrod_data common_ramrod_data /* The data contain client ID need to the ramrod */;
7461296071Sdavidcs	struct regpair_t classify_cfg_addr /* physical address of the eth_classify_rules_ramrod_data struct, as allocated by the driver */;
7462296071Sdavidcs	struct regpair_t filter_cfg_addr /* physical address of the eth_filter_cfg_ramrod_data struct, as allocated by the driver */;
7463296071Sdavidcs	struct regpair_t mcast_cfg_addr /* physical address of the eth_mcast_cfg_ramrod_data struct, as allocated by the driver */;
7464255736Sdavidch};
7465255736Sdavidch
7466255736Sdavidch/*
7467255736Sdavidch * Ethernet slow path element
7468255736Sdavidch */
7469255736Sdavidchstruct eth_spe
7470255736Sdavidch{
7471296071Sdavidcs	struct spe_hdr_t hdr /* common data for all protocols */;
7472255736Sdavidch	union eth_specific_data data /* data specific to ethernet protocol */;
7473255736Sdavidch};
7474255736Sdavidch
7475255736Sdavidch
7476255736Sdavidch/*
7477255736Sdavidch * Ethernet command ID for slow path elements
7478255736Sdavidch */
7479255736Sdavidchenum eth_spqe_cmd_id
7480255736Sdavidch{
7481255736Sdavidch	RAMROD_CMD_ID_ETH_UNUSED,
7482255736Sdavidch	RAMROD_CMD_ID_ETH_CLIENT_SETUP /* Setup a new L2 client */,
7483255736Sdavidch	RAMROD_CMD_ID_ETH_HALT /* Halt an L2 client */,
7484255736Sdavidch	RAMROD_CMD_ID_ETH_FORWARD_SETUP /* Setup a new FW channel */,
7485255736Sdavidch	RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP /* Setup a new Tx only queue */,
7486255736Sdavidch	RAMROD_CMD_ID_ETH_CLIENT_UPDATE /* Update an L2 client configuration */,
7487255736Sdavidch	RAMROD_CMD_ID_ETH_EMPTY /* Empty ramrod - used to synchronize iSCSI OOO */,
7488255736Sdavidch	RAMROD_CMD_ID_ETH_TERMINATE /* Terminate an L2 client */,
7489255736Sdavidch	RAMROD_CMD_ID_ETH_TPA_UPDATE /* update the tpa roles in L2 client */,
7490255736Sdavidch	RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES /* Add/remove classification filters for L2 client (in E2/E3 only) */,
7491255736Sdavidch	RAMROD_CMD_ID_ETH_FILTER_RULES /* Add/remove classification filters for L2 client (in E2/E3 only) */,
7492255736Sdavidch	RAMROD_CMD_ID_ETH_MULTICAST_RULES /* Add/remove multicast classification bin (in E2/E3 only) */,
7493255736Sdavidch	RAMROD_CMD_ID_ETH_RSS_UPDATE /* Update RSS configuration */,
7494255736Sdavidch	RAMROD_CMD_ID_ETH_SET_MAC /* Update RSS configuration */,
7495255736Sdavidch	MAX_ETH_SPQE_CMD_ID};
7496255736Sdavidch
7497255736Sdavidch
7498255736Sdavidch/*
7499255736Sdavidch * eth tpa update command
7500255736Sdavidch */
7501255736Sdavidchenum eth_tpa_update_command
7502255736Sdavidch{
7503255736Sdavidch	TPA_UPDATE_NONE_COMMAND /* nop command */,
7504255736Sdavidch	TPA_UPDATE_ENABLE_COMMAND /* enable command */,
7505255736Sdavidch	TPA_UPDATE_DISABLE_COMMAND /* disable command */,
7506255736Sdavidch	MAX_ETH_TPA_UPDATE_COMMAND};
7507255736Sdavidch
7508255736Sdavidch
7509255736Sdavidch/*
7510255736Sdavidch * In case of LSO over IPv4 tunnel, whether to increment IP ID on external IP header or internal IP header
7511255736Sdavidch */
7512255736Sdavidchenum eth_tunnel_lso_inc_ip_id
7513255736Sdavidch{
7514255736Sdavidch	EXT_HEADER /* Increment IP ID of external header (HW works on external, FW works on internal */,
7515255736Sdavidch	INT_HEADER /* Increment IP ID of internal header (HW works on internal, FW works on external */,
7516255736Sdavidch	MAX_ETH_TUNNEL_LSO_INC_IP_ID};
7517255736Sdavidch
7518255736Sdavidch
7519255736Sdavidch/*
7520255736Sdavidch * In case tunnel exist and L4 checksum offload (or outer ip header checksum), the pseudo checksum location, on packet or on BD.
7521255736Sdavidch */
7522255736Sdavidchenum eth_tunnel_non_lso_csum_location
7523255736Sdavidch{
7524255736Sdavidch	CSUM_ON_PKT /* checksum is on the packet. */,
7525255736Sdavidch	CSUM_ON_BD /* checksum is on the BD. */,
7526255736Sdavidch	MAX_ETH_TUNNEL_NON_LSO_CSUM_LOCATION};
7527255736Sdavidch
7528255736Sdavidch
7529255736Sdavidch/*
7530296071Sdavidcs * Packet Tunneling Type
7531296071Sdavidcs */
7532296071Sdavidcsenum eth_tunn_type
7533296071Sdavidcs{
7534296071Sdavidcs	TUNN_TYPE_NONE,
7535296071Sdavidcs	TUNN_TYPE_VXLAN,
7536296071Sdavidcs	TUNN_TYPE_L2_GRE /* Ethernet over GRE */,
7537296071Sdavidcs	TUNN_TYPE_IPV4_GRE /* IPv4 over GRE */,
7538296071Sdavidcs	TUNN_TYPE_IPV6_GRE /* IPv6 over GRE */,
7539296071Sdavidcs	TUNN_TYPE_L2_GENEVE /* Ethernet over GENEVE */,
7540296071Sdavidcs	TUNN_TYPE_IPV4_GENEVE /* IPv4 over GENEVE */,
7541296071Sdavidcs	TUNN_TYPE_IPV6_GENEVE /* IPv6 over GENEVE */,
7542296071Sdavidcs	MAX_ETH_TUNN_TYPE};
7543296071Sdavidcs
7544296071Sdavidcs
7545296071Sdavidcs/*
7546255736Sdavidch * Tx regular BD structure $$KEEP_ENDIANNESS$$
7547255736Sdavidch */
7548255736Sdavidchstruct eth_tx_bd
7549255736Sdavidch{
7550255736Sdavidch	uint32_t addr_lo /* Single continuous buffer low pointer */;
7551255736Sdavidch	uint32_t addr_hi /* Single continuous buffer high pointer */;
7552255736Sdavidch	uint16_t total_pkt_bytes /* Size of the entire packet, valid for non-LSO packets */;
7553255736Sdavidch	uint16_t nbytes /* Size of the data represented by the BD */;
7554255736Sdavidch	uint8_t reserved[4] /* keeps same size as other eth tx bd types */;
7555255736Sdavidch};
7556255736Sdavidch
7557255736Sdavidch
7558255736Sdavidch/*
7559255736Sdavidch * structure for easy accessibility to assembler
7560255736Sdavidch */
7561255736Sdavidchstruct eth_tx_bd_flags
7562255736Sdavidch{
7563255736Sdavidch	uint8_t as_bitfield;
7564296071Sdavidcs		#define ETH_TX_BD_FLAGS_IP_CSUM                                                      (0x1<<0) /* BitField as_bitfield	IP CKSUM flag,Relevant in START */
7565296071Sdavidcs		#define ETH_TX_BD_FLAGS_IP_CSUM_SHIFT                                                0
7566296071Sdavidcs		#define ETH_TX_BD_FLAGS_L4_CSUM                                                      (0x1<<1) /* BitField as_bitfield	L4 CKSUM flag,Relevant in START */
7567296071Sdavidcs		#define ETH_TX_BD_FLAGS_L4_CSUM_SHIFT                                                1
7568296071Sdavidcs		#define ETH_TX_BD_FLAGS_VLAN_MODE                                                    (0x3<<2) /* BitField as_bitfield	00 - no vlan; 01 - inband Vlan; 10 outband Vlan (use enum eth_tx_vlan_type) */
7569296071Sdavidcs		#define ETH_TX_BD_FLAGS_VLAN_MODE_SHIFT                                              2
7570296071Sdavidcs		#define ETH_TX_BD_FLAGS_START_BD                                                     (0x1<<4) /* BitField as_bitfield	Start of packet BD */
7571296071Sdavidcs		#define ETH_TX_BD_FLAGS_START_BD_SHIFT                                               4
7572296071Sdavidcs		#define ETH_TX_BD_FLAGS_IS_UDP                                                       (0x1<<5) /* BitField as_bitfield	flag that indicates that the current packet is a udp packet */
7573296071Sdavidcs		#define ETH_TX_BD_FLAGS_IS_UDP_SHIFT                                                 5
7574296071Sdavidcs		#define ETH_TX_BD_FLAGS_SW_LSO                                                       (0x1<<6) /* BitField as_bitfield	LSO flag, Relevant in START */
7575296071Sdavidcs		#define ETH_TX_BD_FLAGS_SW_LSO_SHIFT                                                 6
7576296071Sdavidcs		#define ETH_TX_BD_FLAGS_IPV6                                                         (0x1<<7) /* BitField as_bitfield	set in case ipV6 packet, Relevant in START */
7577296071Sdavidcs		#define ETH_TX_BD_FLAGS_IPV6_SHIFT                                                   7
7578255736Sdavidch};
7579255736Sdavidch
7580255736Sdavidch/*
7581255736Sdavidch * The eth Tx Buffer Descriptor $$KEEP_ENDIANNESS$$
7582255736Sdavidch */
7583255736Sdavidchstruct eth_tx_start_bd
7584255736Sdavidch{
7585255736Sdavidch	uint32_t addr_lo /* Single continuous buffer low pointer */;
7586255736Sdavidch	uint32_t addr_hi /* Single continuous buffer high pointer */;
7587255736Sdavidch	uint16_t nbd /* Num of BDs in packet: include parsInfoBD, Relevant in START(only in Everest) */;
7588255736Sdavidch	uint16_t nbytes /* Size of the data represented by the BD */;
7589255736Sdavidch	uint16_t vlan_or_ethertype /* Vlan structure: vlan_id is in lsb, then cfi and then priority vlan_id 12 bits (lsb), cfi 1 bit, priority 3 bits. In E2, this field should be set with etherType for VFs with no vlan */;
7590255736Sdavidch	struct eth_tx_bd_flags bd_flags;
7591255736Sdavidch	uint8_t general_data;
7592296071Sdavidcs		#define ETH_TX_START_BD_HDR_NBDS                                                     (0x7<<0) /* BitField general_data	contains the number of BDs that contain Ethernet/IP/TCP headers, for full/partial LSO modes */
7593296071Sdavidcs		#define ETH_TX_START_BD_HDR_NBDS_SHIFT                                               0
7594296071Sdavidcs		#define ETH_TX_START_BD_NO_ADDED_TAGS                                                (0x1<<3) /* BitField general_data	If set, do not add any additional tags to the packet including MF Tags, Default VLAN or VLAN for the sake of DCB */
7595296071Sdavidcs		#define ETH_TX_START_BD_NO_ADDED_TAGS_SHIFT                                          3
7596296071Sdavidcs		#define ETH_TX_START_BD_FORCE_VLAN_MODE                                              (0x1<<4) /* BitField general_data	force vlan mode according to bds (vlan mode can change accroding to global configuration) */
7597296071Sdavidcs		#define ETH_TX_START_BD_FORCE_VLAN_MODE_SHIFT                                        4
7598296071Sdavidcs		#define ETH_TX_START_BD_PARSE_NBDS                                                   (0x3<<5) /* BitField general_data	Determines the number of parsing BDs in packet. Number of parsing BDs in packet is (parse_nbds+1). */
7599296071Sdavidcs		#define ETH_TX_START_BD_PARSE_NBDS_SHIFT                                             5
7600296071Sdavidcs		#define ETH_TX_START_BD_TUNNEL_EXIST                                                 (0x1<<7) /* BitField general_data	set in case of tunneling encapsulated packet */
7601296071Sdavidcs		#define ETH_TX_START_BD_TUNNEL_EXIST_SHIFT                                           7
7602255736Sdavidch};
7603255736Sdavidch
7604255736Sdavidch/*
7605255736Sdavidch * Tx parsing BD structure for ETH E1/E1h $$KEEP_ENDIANNESS$$
7606255736Sdavidch */
7607255736Sdavidchstruct eth_tx_parse_bd_e1x
7608255736Sdavidch{
7609255736Sdavidch	uint16_t global_data;
7610296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W                                    (0xF<<0) /* BitField global_data	IP header Offset in WORDs from start of packet */
7611296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_IP_HDR_START_OFFSET_W_SHIFT                              0
7612296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE                                            (0x3<<4) /* BitField global_data	marks ethernet address type (use enum eth_addr_type) */
7613296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_ETH_ADDR_TYPE_SHIFT                                      4
7614296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN                                    (0x1<<6) /* BitField global_data	 */
7615296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_PSEUDO_CS_WITHOUT_LEN_SHIFT                              6
7616296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN                                              (0x1<<7) /* BitField global_data	 */
7617296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_LLC_SNAP_EN_SHIFT                                        7
7618296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_NS_FLG                                                   (0x1<<8) /* BitField global_data	an optional addition to ECN that protects against accidental or malicious concealment of marked packets from the TCP sender. */
7619296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_NS_FLG_SHIFT                                             8
7620296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_RESERVED0                                                (0x7F<<9) /* BitField global_data	reserved bit, should be set with 0 */
7621296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_RESERVED0_SHIFT                                          9
7622255736Sdavidch	uint8_t tcp_flags;
7623296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_FIN_FLG                                                  (0x1<<0) /* BitField tcp_flagsState flags	End of data flag */
7624296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_FIN_FLG_SHIFT                                            0
7625296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_SYN_FLG                                                  (0x1<<1) /* BitField tcp_flagsState flags	Synchronize sequence numbers flag */
7626296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_SYN_FLG_SHIFT                                            1
7627296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_RST_FLG                                                  (0x1<<2) /* BitField tcp_flagsState flags	Reset connection flag */
7628296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_RST_FLG_SHIFT                                            2
7629296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_PSH_FLG                                                  (0x1<<3) /* BitField tcp_flagsState flags	Push flag */
7630296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_PSH_FLG_SHIFT                                            3
7631296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_ACK_FLG                                                  (0x1<<4) /* BitField tcp_flagsState flags	Acknowledgment number valid flag */
7632296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_ACK_FLG_SHIFT                                            4
7633296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_URG_FLG                                                  (0x1<<5) /* BitField tcp_flagsState flags	Urgent pointer valid flag */
7634296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_URG_FLG_SHIFT                                            5
7635296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_ECE_FLG                                                  (0x1<<6) /* BitField tcp_flagsState flags	ECN-Echo */
7636296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_ECE_FLG_SHIFT                                            6
7637296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_CWR_FLG                                                  (0x1<<7) /* BitField tcp_flagsState flags	Congestion Window Reduced */
7638296071Sdavidcs		#define ETH_TX_PARSE_BD_E1X_CWR_FLG_SHIFT                                            7
7639255736Sdavidch	uint8_t ip_hlen_w /* IP header length in WORDs */;
7640255736Sdavidch	uint16_t total_hlen_w /* IP+TCP+ETH */;
7641255736Sdavidch	uint16_t tcp_pseudo_csum /* Checksum of pseudo header with  length  field=0 */;
7642255736Sdavidch	uint16_t lso_mss /* for LSO mode */;
7643255736Sdavidch	uint16_t ip_id /* for LSO mode */;
7644255736Sdavidch	uint32_t tcp_send_seq /* for LSO mode */;
7645255736Sdavidch};
7646255736Sdavidch
7647255736Sdavidch/*
7648255736Sdavidch * Tx parsing BD structure for ETH E2 $$KEEP_ENDIANNESS$$
7649255736Sdavidch */
7650255736Sdavidchstruct eth_tx_parse_bd_e2
7651255736Sdavidch{
7652255736Sdavidch	union eth_mac_addr_or_tunnel_data data /* union for mac addresses and for tunneling data. considered as tunneling data only if (tunnel_exist == 1). */;
7653255736Sdavidch	uint32_t parsing_data;
7654296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_L4_HDR_START_OFFSET_W                                     (0x7FF<<0) /* BitField parsing_data	TCP/UDP header Offset in WORDs from start of packet */
7655296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_L4_HDR_START_OFFSET_W_SHIFT                               0
7656296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW                                         (0xF<<11) /* BitField parsing_data	TCP header size in DOUBLE WORDS */
7657296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_TCP_HDR_LENGTH_DW_SHIFT                                   11
7658296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR                                         (0x1<<15) /* BitField parsing_data	a flag to indicate an ipv6 packet with extension headers. If set on LSO packet, pseudo CS should be placed in TCP CS field without length field */
7659296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_IPV6_WITH_EXT_HDR_SHIFT                                   15
7660296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_LSO_MSS                                                   (0x3FFF<<16) /* BitField parsing_data	for LSO mode */
7661296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_LSO_MSS_SHIFT                                             16
7662296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE                                             (0x3<<30) /* BitField parsing_data	marks ethernet address type (use enum eth_addr_type) */
7663296071Sdavidcs		#define ETH_TX_PARSE_BD_E2_ETH_ADDR_TYPE_SHIFT                                       30
7664255736Sdavidch};
7665255736Sdavidch
7666255736Sdavidch/*
7667255736Sdavidch * Tx 2nd parsing BD structure for ETH packet $$KEEP_ENDIANNESS$$
7668255736Sdavidch */
7669255736Sdavidchstruct eth_tx_parse_2nd_bd
7670255736Sdavidch{
7671255736Sdavidch	uint16_t global_data;
7672296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_IP_HDR_START_OUTER_W                                     (0xF<<0) /* BitField global_data	Outer IP header offset in WORDs (16-bit) from start of packet */
7673296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_IP_HDR_START_OUTER_W_SHIFT                               0
7674296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_RESERVED0                                                (0x1<<4) /* BitField global_data	should be set with 0 */
7675296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_RESERVED0_SHIFT                                          4
7676296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_LLC_SNAP_EN                                              (0x1<<5) /* BitField global_data	 */
7677296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_LLC_SNAP_EN_SHIFT                                        5
7678296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_NS_FLG                                                   (0x1<<6) /* BitField global_data	an optional addition to ECN that protects against accidental or malicious concealment of marked packets from the TCP sender. */
7679296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_NS_FLG_SHIFT                                             6
7680296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_TUNNEL_UDP_EXIST                                         (0x1<<7) /* BitField global_data	Set in case UDP header exists in tunnel outer hedears. */
7681296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_TUNNEL_UDP_EXIST_SHIFT                                   7
7682296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_IP_HDR_LEN_OUTER_W                                       (0x1F<<8) /* BitField global_data	Outer IP header length in WORDs (16-bit). Valid only for IpV4. */
7683296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_IP_HDR_LEN_OUTER_W_SHIFT                                 8
7684296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_RESERVED1                                                (0x7<<13) /* BitField global_data	should be set with 0 */
7685296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_RESERVED1_SHIFT                                          13
7686296071Sdavidcs	uint8_t bd_type;
7687296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_TYPE                                                     (0xF<<0) /* BitField bd_type	Type of bd (use enum eth_2nd_parse_bd_type) */
7688296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_TYPE_SHIFT                                               0
7689296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_RESERVED2                                                (0xF<<4) /* BitField bd_type	 */
7690296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_RESERVED2_SHIFT                                          4
7691296071Sdavidcs	uint8_t reserved3;
7692255736Sdavidch	uint8_t tcp_flags;
7693296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_FIN_FLG                                                  (0x1<<0) /* BitField tcp_flagsState flags	End of data flag */
7694296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_FIN_FLG_SHIFT                                            0
7695296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_SYN_FLG                                                  (0x1<<1) /* BitField tcp_flagsState flags	Synchronize sequence numbers flag */
7696296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_SYN_FLG_SHIFT                                            1
7697296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_RST_FLG                                                  (0x1<<2) /* BitField tcp_flagsState flags	Reset connection flag */
7698296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_RST_FLG_SHIFT                                            2
7699296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_PSH_FLG                                                  (0x1<<3) /* BitField tcp_flagsState flags	Push flag */
7700296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_PSH_FLG_SHIFT                                            3
7701296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_ACK_FLG                                                  (0x1<<4) /* BitField tcp_flagsState flags	Acknowledgment number valid flag */
7702296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_ACK_FLG_SHIFT                                            4
7703296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_URG_FLG                                                  (0x1<<5) /* BitField tcp_flagsState flags	Urgent pointer valid flag */
7704296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_URG_FLG_SHIFT                                            5
7705296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_ECE_FLG                                                  (0x1<<6) /* BitField tcp_flagsState flags	ECN-Echo */
7706296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_ECE_FLG_SHIFT                                            6
7707296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_CWR_FLG                                                  (0x1<<7) /* BitField tcp_flagsState flags	Congestion Window Reduced */
7708296071Sdavidcs		#define ETH_TX_PARSE_2ND_BD_CWR_FLG_SHIFT                                            7
7709296071Sdavidcs	uint8_t reserved4;
7710255736Sdavidch	uint8_t tunnel_udp_hdr_start_w /* Offset (in WORDs) from start of packet to tunnel UDP header. (if exist) */;
7711255736Sdavidch	uint8_t fw_ip_hdr_to_payload_w /* In IpV4, the length (in WORDs) from the FW IpV4 header start to the payload start. In IpV6, the length (in WORDs) from the FW IpV6 header end to the payload start. However, if extension headers are included, their length is counted here as well. */;
7712255736Sdavidch	uint16_t fw_ip_csum_wo_len_flags_frag /* For the IP header which is set by the FW, the IP checksum without length, flags and fragment offset. */;
7713255736Sdavidch	uint16_t hw_ip_id /* The IP ID to be set by HW for LSO packets in tunnel mode. */;
7714255736Sdavidch	uint32_t tcp_send_seq /* The TCP sequence number for LSO packets. */;
7715255736Sdavidch};
7716255736Sdavidch
7717255736Sdavidch/*
7718255736Sdavidch * The last BD in the BD memory will hold a pointer to the next BD memory
7719255736Sdavidch */
7720255736Sdavidchstruct eth_tx_next_bd
7721255736Sdavidch{
7722255736Sdavidch	uint32_t addr_lo /* Single continuous buffer low pointer */;
7723255736Sdavidch	uint32_t addr_hi /* Single continuous buffer high pointer */;
7724255736Sdavidch	uint8_t reserved[8] /* keeps same size as other eth tx bd types */;
7725255736Sdavidch};
7726255736Sdavidch
7727255736Sdavidch/*
7728255736Sdavidch * union for 4 Bd types
7729255736Sdavidch */
7730255736Sdavidchunion eth_tx_bd_types
7731255736Sdavidch{
7732255736Sdavidch	struct eth_tx_start_bd start_bd /* the first bd in a packets */;
7733255736Sdavidch	struct eth_tx_bd reg_bd /* the common bd */;
7734255736Sdavidch	struct eth_tx_parse_bd_e1x parse_bd_e1x /* parsing info BD for e1/e1h */;
7735255736Sdavidch	struct eth_tx_parse_bd_e2 parse_bd_e2 /* parsing info BD for e2 */;
7736255736Sdavidch	struct eth_tx_parse_2nd_bd parse_2nd_bd /* 2nd parsing info BD */;
7737255736Sdavidch	struct eth_tx_next_bd next_bd /* Bd that contains the address of the next page */;
7738255736Sdavidch};
7739255736Sdavidch
7740255736Sdavidch/*
7741255736Sdavidch * array of 13 bds as appears in the eth xstorm context
7742255736Sdavidch */
7743255736Sdavidchstruct eth_tx_bds_array
7744255736Sdavidch{
7745255736Sdavidch	union eth_tx_bd_types bds[13];
7746255736Sdavidch};
7747255736Sdavidch
7748255736Sdavidch
7749255736Sdavidch/*
7750255736Sdavidch * VLAN mode on TX BDs
7751255736Sdavidch */
7752255736Sdavidchenum eth_tx_vlan_type
7753255736Sdavidch{
7754255736Sdavidch	X_ETH_NO_VLAN,
7755255736Sdavidch	X_ETH_OUTBAND_VLAN,
7756255736Sdavidch	X_ETH_INBAND_VLAN,
7757255736Sdavidch	X_ETH_FW_ADDED_VLAN /* Driver should not use this! */,
7758255736Sdavidch	MAX_ETH_TX_VLAN_TYPE};
7759255736Sdavidch
7760255736Sdavidch
7761255736Sdavidch/*
7762255736Sdavidch * Ethernet VLAN filtering mode in E1x
7763255736Sdavidch */
7764255736Sdavidchenum eth_vlan_filter_mode
7765255736Sdavidch{
7766255736Sdavidch	ETH_VLAN_FILTER_ANY_VLAN /* Dont filter by vlan */,
7767255736Sdavidch	ETH_VLAN_FILTER_SPECIFIC_VLAN /* Only the vlan_id is allowed */,
7768255736Sdavidch	ETH_VLAN_FILTER_CLASSIFY /* Vlan will be added to CAM for classification */,
7769255736Sdavidch	MAX_ETH_VLAN_FILTER_MODE};
7770255736Sdavidch
7771255736Sdavidch
7772255736Sdavidch/*
7773255736Sdavidch * MAC filtering configuration command header $$KEEP_ENDIANNESS$$
7774255736Sdavidch */
7775255736Sdavidchstruct mac_configuration_hdr
7776255736Sdavidch{
7777255736Sdavidch	uint8_t length /* number of entries valid in this command (6 bits) */;
7778255736Sdavidch	uint8_t offset /* offset of the first entry in the list */;
7779255736Sdavidch	uint16_t client_id /* the client id which this ramrod is sent on. 5b is used. */;
7780255736Sdavidch	uint32_t echo /* echo value to be sent to driver on event ring */;
7781255736Sdavidch};
7782255736Sdavidch
7783255736Sdavidch/*
7784255736Sdavidch * MAC address in list for ramrod $$KEEP_ENDIANNESS$$
7785255736Sdavidch */
7786255736Sdavidchstruct mac_configuration_entry
7787255736Sdavidch{
7788255736Sdavidch	uint16_t lsb_mac_addr /* 2 LSB of MAC address (should be given in big endien - driver should do hton to this number!!!) */;
7789255736Sdavidch	uint16_t middle_mac_addr /* 2 middle bytes of MAC address (should be given in big endien - driver should do hton to this number!!!) */;
7790255736Sdavidch	uint16_t msb_mac_addr /* 2 MSB of MAC address (should be given in big endien - driver should do hton to this number!!!) */;
7791255736Sdavidch	uint16_t vlan_id /* The inner vlan id (12b). Used either in vlan_in_cam for mac_valn pair or for vlan filtering */;
7792255736Sdavidch	uint8_t pf_id /* The pf id, for multi function mode */;
7793255736Sdavidch	uint8_t flags;
7794296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE                                          (0x1<<0) /* BitField flags	configures the action to be done in cam (used only is slow path handlers) (use enum set_mac_action_type) */
7795296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_ACTION_TYPE_SHIFT                                    0
7796296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_RDMA_MAC                                             (0x1<<1) /* BitField flags	If set, this MAC also belongs to RDMA client */
7797296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_RDMA_MAC_SHIFT                                       1
7798296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE                                  (0x3<<2) /* BitField flags	 (use enum eth_vlan_filter_mode) */
7799296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_VLAN_FILTERING_MODE_SHIFT                            2
7800296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL                                (0x1<<4) /* BitField flags	BitField flags  0 - cant remove vlan 1 - can remove vlan. relevant only to everest1 */
7801296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_OVERRIDE_VLAN_REMOVAL_SHIFT                          4
7802296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_BROADCAST                                            (0x1<<5) /* BitField flags	BitField flags   0 - not broadcast 1 - broadcast. relevant only to everest1 */
7803296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_BROADCAST_SHIFT                                      5
7804296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_RESERVED1                                            (0x3<<6) /* BitField flags	 */
7805296071Sdavidcs		#define MAC_CONFIGURATION_ENTRY_RESERVED1_SHIFT                                      6
7806255736Sdavidch	uint16_t reserved0;
7807255736Sdavidch	uint32_t clients_bit_vector /* Bit vector for the clients which should receive this MAC. */;
7808255736Sdavidch};
7809255736Sdavidch
7810255736Sdavidch/*
7811255736Sdavidch * MAC filtering configuration command
7812255736Sdavidch */
7813255736Sdavidchstruct mac_configuration_cmd
7814255736Sdavidch{
7815255736Sdavidch	struct mac_configuration_hdr hdr /* header */;
7816255736Sdavidch	struct mac_configuration_entry config_table[64] /* table of 64 MAC configuration entries: addresses and target table entries */;
7817255736Sdavidch};
7818255736Sdavidch
7819255736Sdavidch
7820255736Sdavidch/*
7821255736Sdavidch * Set-MAC command type (in E1x)
7822255736Sdavidch */
7823255736Sdavidchenum set_mac_action_type
7824255736Sdavidch{
7825255736Sdavidch	T_ETH_MAC_COMMAND_INVALIDATE,
7826255736Sdavidch	T_ETH_MAC_COMMAND_SET,
7827255736Sdavidch	MAX_SET_MAC_ACTION_TYPE};
7828255736Sdavidch
7829255736Sdavidch
7830255736Sdavidch/*
7831255736Sdavidch * Ethernet TPA Modes
7832255736Sdavidch */
7833255736Sdavidchenum tpa_mode
7834255736Sdavidch{
7835255736Sdavidch	TPA_LRO /* LRO mode TPA */,
7836255736Sdavidch	TPA_GRO /* GRO mode TPA */,
7837255736Sdavidch	MAX_TPA_MODE};
7838255736Sdavidch
7839255736Sdavidch
7840255736Sdavidch/*
7841255736Sdavidch * tpa update ramrod data $$KEEP_ENDIANNESS$$
7842255736Sdavidch */
7843255736Sdavidchstruct tpa_update_ramrod_data
7844255736Sdavidch{
7845255736Sdavidch	uint8_t update_ipv4 /* none, enable or disable */;
7846255736Sdavidch	uint8_t update_ipv6 /* none, enable or disable */;
7847255736Sdavidch	uint8_t client_id /* client init flow control data */;
7848255736Sdavidch	uint8_t max_tpa_queues /* maximal TPA queues allowed for this client */;
7849255736Sdavidch	uint8_t max_sges_for_packet /* The maximal number of SGEs that can be used for one packet. depends on MTU and SGE size. must be 0 if SGEs are disabled */;
7850255736Sdavidch	uint8_t complete_on_both_clients /* If set and the client has different sp_client, completion will be sent to both rings */;
7851255736Sdavidch	uint8_t dont_verify_rings_pause_thr_flg /* If set, the rings pause thresholds will not be verified by firmware. */;
7852255736Sdavidch	uint8_t tpa_mode /* TPA mode to use (LRO or GRO) */;
7853255736Sdavidch	uint16_t sge_buff_size /* Size of the buffers pointed by SGEs */;
7854255736Sdavidch	uint16_t max_agg_size /* maximal size for the aggregated TPA packets, reprted by the host */;
7855255736Sdavidch	uint32_t sge_page_base_lo /* The address to fetch the next sges from (low) */;
7856255736Sdavidch	uint32_t sge_page_base_hi /* The address to fetch the next sges from (high) */;
7857255736Sdavidch	uint16_t sge_pause_thr_low /* number of remaining sges under which, we send pause message */;
7858255736Sdavidch	uint16_t sge_pause_thr_high /* number of remaining sges above which, we send un-pause message */;
7859255736Sdavidch};
7860255736Sdavidch
7861255736Sdavidch
7862255736Sdavidch/*
7863255736Sdavidch * approximate-match multicast filtering for E1H per function in Tstorm
7864255736Sdavidch */
7865255736Sdavidchstruct tstorm_eth_approximate_match_multicast_filtering
7866255736Sdavidch{
7867255736Sdavidch	uint32_t mcast_add_hash_bit_array[8] /* Bit array for multicast hash filtering.Each bit supports a hash function result if to accept this multicast dst address. */;
7868255736Sdavidch};
7869255736Sdavidch
7870255736Sdavidch
7871255736Sdavidch/*
7872255736Sdavidch * Common configuration parameters per function in Tstorm $$KEEP_ENDIANNESS$$
7873255736Sdavidch */
7874255736Sdavidchstruct tstorm_eth_function_common_config
7875255736Sdavidch{
7876255736Sdavidch	uint16_t config_flags;
7877296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY                        (0x1<<0) /* BitField config_flagsGeneral configuration flags	configuration of the port RSS IpV4 2-tupple capability */
7878296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_CAPABILITY_SHIFT                  0
7879296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY                    (0x1<<1) /* BitField config_flagsGeneral configuration flags	configuration of the port RSS IpV4 4-tupple capability */
7880296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV4_TCP_CAPABILITY_SHIFT              1
7881296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY                        (0x1<<2) /* BitField config_flagsGeneral configuration flags	configuration of the port RSS IpV4 2-tupple capability */
7882296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_CAPABILITY_SHIFT                  2
7883296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY                    (0x1<<3) /* BitField config_flagsGeneral configuration flags	configuration of the port RSS IpV6 4-tupple capability */
7884296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_IPV6_TCP_CAPABILITY_SHIFT              3
7885296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE                                   (0x7<<4) /* BitField config_flagsGeneral configuration flags	RSS mode of operation (use enum eth_rss_mode) */
7886296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_RSS_MODE_SHIFT                             4
7887296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE                      (0x1<<7) /* BitField config_flagsGeneral configuration flags	0 - Dont filter by vlan, 1 - Filter according to the vlans specificied in mac_filter_config */
7888296071Sdavidcs		#define TSTORM_ETH_FUNCTION_COMMON_CONFIG_VLAN_FILTERING_ENABLE_SHIFT                7
7889296071Sdavidcs		#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0                                (0xFF<<8) /* BitField config_flagsGeneral configuration flags	 */
7890296071Sdavidcs		#define __TSTORM_ETH_FUNCTION_COMMON_CONFIG_RESERVED0_SHIFT                          8
7891255736Sdavidch	uint8_t rss_result_mask /* The mask for the lower byte of RSS result - defines which section of the indirection table will be used. To enable all table put here 0x7F */;
7892255736Sdavidch	uint8_t reserved1;
7893255736Sdavidch	uint16_t vlan_id[2] /* VLANs of this function. VLAN filtering is determine according to vlan_filtering_enable. */;
7894255736Sdavidch};
7895255736Sdavidch
7896255736Sdavidch
7897255736Sdavidch/*
7898255736Sdavidch * MAC filtering configuration parameters per port in Tstorm $$KEEP_ENDIANNESS$$
7899255736Sdavidch */
7900255736Sdavidchstruct tstorm_eth_mac_filter_config
7901255736Sdavidch{
7902255736Sdavidch	uint32_t ucast_drop_all /* bit vector in which the clients which drop all unicast packets are set */;
7903255736Sdavidch	uint32_t ucast_accept_all /* bit vector in which clients that accept all unicast packets are set */;
7904255736Sdavidch	uint32_t mcast_drop_all /* bit vector in which the clients which drop all multicast packets are set */;
7905255736Sdavidch	uint32_t mcast_accept_all /* bit vector in which clients that accept all multicast packets are set */;
7906255736Sdavidch	uint32_t bcast_accept_all /* bit vector in which clients that accept all broadcast packets are set */;
7907255736Sdavidch	uint32_t vlan_filter[2] /* bit vector for VLAN filtering. Clients which enforce filtering of vlan[x] should be marked in vlan_filter[x]. In E1 only vlan_filter[1] is checked. The primary vlan is taken from the CAM target table. */;
7908255736Sdavidch	uint32_t unmatched_unicast /* bit vector in which clients that accept unmatched unicast packets are set */;
7909255736Sdavidch};
7910255736Sdavidch
7911255736Sdavidch
7912255736Sdavidch/*
7913255736Sdavidch * tx only queue init ramrod data $$KEEP_ENDIANNESS$$
7914255736Sdavidch */
7915255736Sdavidchstruct tx_queue_init_ramrod_data
7916255736Sdavidch{
7917255736Sdavidch	struct client_init_general_data general /* client init general data */;
7918255736Sdavidch	struct client_init_tx_data tx /* client init tx data */;
7919255736Sdavidch};
7920255736Sdavidch
7921255736Sdavidch
7922255736Sdavidch/*
7923255736Sdavidch * Three RX producers for ETH
7924255736Sdavidch */
7925255736Sdavidchstruct ustorm_eth_rx_producers
7926255736Sdavidch{
7927255736Sdavidch#if defined(__BIG_ENDIAN)
7928255736Sdavidch	uint16_t bd_prod /* Producer of the RX BD ring */;
7929255736Sdavidch	uint16_t cqe_prod /* Producer of the RX CQE ring */;
7930255736Sdavidch#elif defined(__LITTLE_ENDIAN)
7931255736Sdavidch	uint16_t cqe_prod /* Producer of the RX CQE ring */;
7932255736Sdavidch	uint16_t bd_prod /* Producer of the RX BD ring */;
7933255736Sdavidch#endif
7934255736Sdavidch#if defined(__BIG_ENDIAN)
7935255736Sdavidch	uint16_t reserved;
7936255736Sdavidch	uint16_t sge_prod /* Producer of the RX SGE ring */;
7937255736Sdavidch#elif defined(__LITTLE_ENDIAN)
7938255736Sdavidch	uint16_t sge_prod /* Producer of the RX SGE ring */;
7939255736Sdavidch	uint16_t reserved;
7940255736Sdavidch#endif
7941255736Sdavidch};
7942255736Sdavidch
7943255736Sdavidch
7944255736Sdavidch/*
7945296071Sdavidcs * ABTS info $$KEEP_ENDIANNESS$$
7946296071Sdavidcs */
7947296071Sdavidcsstruct fcoe_abts_info
7948296071Sdavidcs{
7949296071Sdavidcs	uint16_t aborted_task_id /* Task ID to be aborted */;
7950296071Sdavidcs	uint16_t reserved0;
7951296071Sdavidcs	uint32_t reserved1;
7952296071Sdavidcs};
7953296071Sdavidcs
7954296071Sdavidcs
7955296071Sdavidcs/*
7956296071Sdavidcs * Fixed size structure in order to plant it in Union structure $$KEEP_ENDIANNESS$$
7957296071Sdavidcs */
7958296071Sdavidcsstruct fcoe_abts_rsp_union
7959296071Sdavidcs{
7960296071Sdavidcs	uint8_t r_ctl /* Only R_CTL part of the FC header in ABTS ACC or BA_RJT messages is placed */;
7961296071Sdavidcs	uint8_t rsrv[3];
7962296071Sdavidcs	uint32_t abts_rsp_payload[7] /* The payload of  the ABTS ACC (12B) or the BA_RJT (4B) */;
7963296071Sdavidcs};
7964296071Sdavidcs
7965296071Sdavidcs
7966296071Sdavidcs/*
7967296071Sdavidcs * 4 regs size $$KEEP_ENDIANNESS$$
7968296071Sdavidcs */
7969296071Sdavidcsstruct fcoe_bd_ctx
7970296071Sdavidcs{
7971296071Sdavidcs	uint32_t buf_addr_hi /* Higher buffer host address */;
7972296071Sdavidcs	uint32_t buf_addr_lo /* Lower buffer host address */;
7973296071Sdavidcs	uint16_t buf_len /* Buffer length (in bytes) */;
7974296071Sdavidcs	uint16_t rsrv0;
7975296071Sdavidcs	uint16_t flags /* BD flags */;
7976296071Sdavidcs	uint16_t rsrv1;
7977296071Sdavidcs};
7978296071Sdavidcs
7979296071Sdavidcs
7980296071Sdavidcs/*
7981296071Sdavidcs * FCoE cached sges context $$KEEP_ENDIANNESS$$
7982296071Sdavidcs */
7983296071Sdavidcsstruct fcoe_cached_sge_ctx
7984296071Sdavidcs{
7985296071Sdavidcs	struct regpair_t cur_buf_addr /* Current buffer address (in initialization it is the first cached buffer) */;
7986296071Sdavidcs	uint16_t cur_buf_rem /* Remaining data in current buffer (in bytes) */;
7987296071Sdavidcs	uint16_t second_buf_rem /* Remaining data in second buffer (in bytes) */;
7988296071Sdavidcs	struct regpair_t second_buf_addr /* Second cached buffer address */;
7989296071Sdavidcs};
7990296071Sdavidcs
7991296071Sdavidcs
7992296071Sdavidcs/*
7993296071Sdavidcs * Cleanup info $$KEEP_ENDIANNESS$$
7994296071Sdavidcs */
7995296071Sdavidcsstruct fcoe_cleanup_info
7996296071Sdavidcs{
7997296071Sdavidcs	uint16_t cleaned_task_id /* Task ID to be cleaned */;
7998296071Sdavidcs	uint16_t rolled_tx_seq_cnt /* Tx sequence count */;
7999296071Sdavidcs	uint32_t rolled_tx_data_offset /* Tx data offset */;
8000296071Sdavidcs};
8001296071Sdavidcs
8002296071Sdavidcs
8003296071Sdavidcs/*
8004296071Sdavidcs * Fcp RSP flags $$KEEP_ENDIANNESS$$
8005296071Sdavidcs */
8006296071Sdavidcsstruct fcoe_fcp_rsp_flags
8007296071Sdavidcs{
8008296071Sdavidcs	uint8_t flags;
8009296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_RSP_LEN_VALID                                         (0x1<<0) /* BitField flags	 */
8010296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_RSP_LEN_VALID_SHIFT                                   0
8011296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_SNS_LEN_VALID                                         (0x1<<1) /* BitField flags	 */
8012296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_SNS_LEN_VALID_SHIFT                                   1
8013296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_RESID_OVER                                            (0x1<<2) /* BitField flags	 */
8014296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_RESID_OVER_SHIFT                                      2
8015296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_RESID_UNDER                                           (0x1<<3) /* BitField flags	 */
8016296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_RESID_UNDER_SHIFT                                     3
8017296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_CONF_REQ                                              (0x1<<4) /* BitField flags	 */
8018296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_CONF_REQ_SHIFT                                        4
8019296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_BIDI_FLAGS                                            (0x7<<5) /* BitField flags	 */
8020296071Sdavidcs		#define FCOE_FCP_RSP_FLAGS_FCP_BIDI_FLAGS_SHIFT                                      5
8021296071Sdavidcs};
8022296071Sdavidcs
8023296071Sdavidcs/*
8024296071Sdavidcs * Fcp RSP payload $$KEEP_ENDIANNESS$$
8025296071Sdavidcs */
8026296071Sdavidcsstruct fcoe_fcp_rsp_payload
8027296071Sdavidcs{
8028296071Sdavidcs	struct regpair_t reserved0;
8029296071Sdavidcs	uint32_t fcp_resid;
8030296071Sdavidcs	uint8_t scsi_status_code;
8031296071Sdavidcs	struct fcoe_fcp_rsp_flags fcp_flags;
8032296071Sdavidcs	uint16_t retry_delay_timer;
8033296071Sdavidcs	uint32_t fcp_rsp_len;
8034296071Sdavidcs	uint32_t fcp_sns_len;
8035296071Sdavidcs};
8036296071Sdavidcs
8037296071Sdavidcs/*
8038296071Sdavidcs * Fixed size structure in order to plant it in Union structure $$KEEP_ENDIANNESS$$
8039296071Sdavidcs */
8040296071Sdavidcsstruct fcoe_fcp_rsp_union
8041296071Sdavidcs{
8042296071Sdavidcs	struct fcoe_fcp_rsp_payload payload;
8043296071Sdavidcs	struct regpair_t reserved0;
8044296071Sdavidcs};
8045296071Sdavidcs
8046296071Sdavidcs/*
8047296071Sdavidcs * FC header $$KEEP_ENDIANNESS$$
8048296071Sdavidcs */
8049296071Sdavidcsstruct fcoe_fc_hdr
8050296071Sdavidcs{
8051296071Sdavidcs	uint8_t s_id[3];
8052296071Sdavidcs	uint8_t cs_ctl;
8053296071Sdavidcs	uint8_t d_id[3];
8054296071Sdavidcs	uint8_t r_ctl;
8055296071Sdavidcs	uint16_t seq_cnt;
8056296071Sdavidcs	uint8_t df_ctl;
8057296071Sdavidcs	uint8_t seq_id;
8058296071Sdavidcs	uint8_t f_ctl[3];
8059296071Sdavidcs	uint8_t type;
8060296071Sdavidcs	uint32_t parameters;
8061296071Sdavidcs	uint16_t rx_id;
8062296071Sdavidcs	uint16_t ox_id;
8063296071Sdavidcs};
8064296071Sdavidcs
8065296071Sdavidcs/*
8066296071Sdavidcs * FC header union $$KEEP_ENDIANNESS$$
8067296071Sdavidcs */
8068296071Sdavidcsstruct fcoe_mp_rsp_union
8069296071Sdavidcs{
8070296071Sdavidcs	struct fcoe_fc_hdr fc_hdr /* FC header copied into task context (middle path flows) */;
8071296071Sdavidcs	uint32_t mp_payload_len /* Length of the MP payload that was placed */;
8072296071Sdavidcs	uint32_t rsrv;
8073296071Sdavidcs};
8074296071Sdavidcs
8075296071Sdavidcs/*
8076296071Sdavidcs * Completion information $$KEEP_ENDIANNESS$$
8077296071Sdavidcs */
8078296071Sdavidcsunion fcoe_comp_flow_info
8079296071Sdavidcs{
8080296071Sdavidcs	struct fcoe_fcp_rsp_union fcp_rsp /* FCP_RSP payload */;
8081296071Sdavidcs	struct fcoe_abts_rsp_union abts_rsp /* ABTS ACC R_CTL part of the FC header ABTS ACC or BA_RJT payload frame */;
8082296071Sdavidcs	struct fcoe_mp_rsp_union mp_rsp /* FC header copied into task context (middle path flows) */;
8083296071Sdavidcs	uint32_t opaque[8];
8084296071Sdavidcs};
8085296071Sdavidcs
8086296071Sdavidcs
8087296071Sdavidcs/*
8088296071Sdavidcs * External ABTS info $$KEEP_ENDIANNESS$$
8089296071Sdavidcs */
8090296071Sdavidcsstruct fcoe_ext_abts_info
8091296071Sdavidcs{
8092296071Sdavidcs	uint32_t rsrv0[6];
8093296071Sdavidcs	struct fcoe_abts_info ctx /* ABTS information. Initialized by Xstorm */;
8094296071Sdavidcs};
8095296071Sdavidcs
8096296071Sdavidcs
8097296071Sdavidcs/*
8098296071Sdavidcs * External cleanup info $$KEEP_ENDIANNESS$$
8099296071Sdavidcs */
8100296071Sdavidcsstruct fcoe_ext_cleanup_info
8101296071Sdavidcs{
8102296071Sdavidcs	uint32_t rsrv0[6];
8103296071Sdavidcs	struct fcoe_cleanup_info ctx /* Cleanup information */;
8104296071Sdavidcs};
8105296071Sdavidcs
8106296071Sdavidcs
8107296071Sdavidcs/*
8108296071Sdavidcs * Fcoe FW Tx sequence context $$KEEP_ENDIANNESS$$
8109296071Sdavidcs */
8110296071Sdavidcsstruct fcoe_fw_tx_seq_ctx
8111296071Sdavidcs{
8112296071Sdavidcs	uint32_t data_offset /* The amount of data transmitted so far (equal to FCP_DATA PARAMETER field) */;
8113296071Sdavidcs	uint16_t seq_cnt /* The last SEQ_CNT transmitted */;
8114296071Sdavidcs	uint16_t rsrv0;
8115296071Sdavidcs};
8116296071Sdavidcs
8117296071Sdavidcs/*
8118296071Sdavidcs * Fcoe external FW Tx sequence context $$KEEP_ENDIANNESS$$
8119296071Sdavidcs */
8120296071Sdavidcsstruct fcoe_ext_fw_tx_seq_ctx
8121296071Sdavidcs{
8122296071Sdavidcs	uint32_t rsrv0[6];
8123296071Sdavidcs	struct fcoe_fw_tx_seq_ctx ctx /* TX sequence context */;
8124296071Sdavidcs};
8125296071Sdavidcs
8126296071Sdavidcs
8127296071Sdavidcs/*
8128296071Sdavidcs * FCoE multiple sges context $$KEEP_ENDIANNESS$$
8129296071Sdavidcs */
8130296071Sdavidcsstruct fcoe_mul_sges_ctx
8131296071Sdavidcs{
8132296071Sdavidcs	struct regpair_t cur_sge_addr /* Current BD address */;
8133296071Sdavidcs	uint16_t cur_sge_off /* Offset in current BD (in bytes) */;
8134296071Sdavidcs	uint8_t cur_sge_idx /* Current BD index in BD list */;
8135296071Sdavidcs	uint8_t sgl_size /* Total number of BDs */;
8136296071Sdavidcs};
8137296071Sdavidcs
8138296071Sdavidcs/*
8139296071Sdavidcs * FCoE external multiple sges context $$KEEP_ENDIANNESS$$
8140296071Sdavidcs */
8141296071Sdavidcsstruct fcoe_ext_mul_sges_ctx
8142296071Sdavidcs{
8143296071Sdavidcs	struct fcoe_mul_sges_ctx mul_sgl /* SGL context */;
8144296071Sdavidcs	struct regpair_t rsrv0;
8145296071Sdavidcs};
8146296071Sdavidcs
8147296071Sdavidcs
8148296071Sdavidcs/*
8149296071Sdavidcs * FCP CMD payload $$KEEP_ENDIANNESS$$
8150296071Sdavidcs */
8151296071Sdavidcsstruct fcoe_fcp_cmd_payload
8152296071Sdavidcs{
8153296071Sdavidcs	uint32_t opaque[8];
8154296071Sdavidcs};
8155296071Sdavidcs
8156296071Sdavidcs
8157296071Sdavidcs/*
8158296071Sdavidcs * Fcp xfr rdy payload $$KEEP_ENDIANNESS$$
8159296071Sdavidcs */
8160296071Sdavidcsstruct fcoe_fcp_xfr_rdy_payload
8161296071Sdavidcs{
8162296071Sdavidcs	uint32_t burst_len;
8163296071Sdavidcs	uint32_t data_ro;
8164296071Sdavidcs};
8165296071Sdavidcs
8166296071Sdavidcs
8167296071Sdavidcs/*
8168296071Sdavidcs * FC frame $$KEEP_ENDIANNESS$$
8169296071Sdavidcs */
8170296071Sdavidcsstruct fcoe_fc_frame
8171296071Sdavidcs{
8172296071Sdavidcs	struct fcoe_fc_hdr fc_hdr;
8173296071Sdavidcs	uint32_t reserved0[2];
8174296071Sdavidcs};
8175296071Sdavidcs
8176296071Sdavidcs
8177296071Sdavidcs/*
8178296071Sdavidcs * FCoE KCQ CQE parameters $$KEEP_ENDIANNESS$$
8179296071Sdavidcs */
8180296071Sdavidcsunion fcoe_kcqe_params
8181296071Sdavidcs{
8182296071Sdavidcs	uint32_t reserved0[4];
8183296071Sdavidcs};
8184296071Sdavidcs
8185296071Sdavidcs/*
8186296071Sdavidcs * FCoE KCQ CQE $$KEEP_ENDIANNESS$$
8187296071Sdavidcs */
8188296071Sdavidcsstruct fcoe_kcqe
8189296071Sdavidcs{
8190296071Sdavidcs	uint32_t fcoe_conn_id /* Drivers connection ID (only 16 bits are used) */;
8191298955Spfg	uint32_t completion_status /* 0=command completed successfully, 1=command failed */;
8192296071Sdavidcs	uint32_t fcoe_conn_context_id /* Context ID of the FCoE connection */;
8193296071Sdavidcs	union fcoe_kcqe_params params /* command-specific parameters */;
8194296071Sdavidcs	uint16_t qe_self_seq /* Self identifying sequence number */;
8195296071Sdavidcs	uint8_t op_code /* FCoE KCQ opcode */;
8196296071Sdavidcs	uint8_t flags;
8197296071Sdavidcs		#define FCOE_KCQE_RESERVED0                                                          (0x7<<0) /* BitField flags	 */
8198296071Sdavidcs		#define FCOE_KCQE_RESERVED0_SHIFT                                                    0
8199296071Sdavidcs		#define FCOE_KCQE_RAMROD_COMPLETION                                                  (0x1<<3) /* BitField flags	Everest only - indicates whether this KCQE is a ramrod completion */
8200296071Sdavidcs		#define FCOE_KCQE_RAMROD_COMPLETION_SHIFT                                            3
8201296071Sdavidcs		#define FCOE_KCQE_LAYER_CODE                                                         (0x7<<4) /* BitField flags	protocol layer (L2,L3,L4,L5,iSCSI,FCoE) */
8202296071Sdavidcs		#define FCOE_KCQE_LAYER_CODE_SHIFT                                                   4
8203296071Sdavidcs		#define FCOE_KCQE_LINKED_WITH_NEXT                                                   (0x1<<7) /* BitField flags	Indicates whether this KCQE is linked with the next KCQE */
8204296071Sdavidcs		#define FCOE_KCQE_LINKED_WITH_NEXT_SHIFT                                             7
8205296071Sdavidcs};
8206296071Sdavidcs
8207296071Sdavidcs
8208296071Sdavidcs/*
8209296071Sdavidcs * FCoE KWQE header $$KEEP_ENDIANNESS$$
8210296071Sdavidcs */
8211296071Sdavidcsstruct fcoe_kwqe_header
8212296071Sdavidcs{
8213296071Sdavidcs	uint8_t op_code /* FCoE KWQE opcode */;
8214296071Sdavidcs	uint8_t flags;
8215296071Sdavidcs		#define FCOE_KWQE_HEADER_RESERVED0                                                   (0xF<<0) /* BitField flags	 */
8216296071Sdavidcs		#define FCOE_KWQE_HEADER_RESERVED0_SHIFT                                             0
8217296071Sdavidcs		#define FCOE_KWQE_HEADER_LAYER_CODE                                                  (0x7<<4) /* BitField flags	protocol layer (L2,L3,L4,L5) */
8218296071Sdavidcs		#define FCOE_KWQE_HEADER_LAYER_CODE_SHIFT                                            4
8219296071Sdavidcs		#define FCOE_KWQE_HEADER_RESERVED1                                                   (0x1<<7) /* BitField flags	 */
8220296071Sdavidcs		#define FCOE_KWQE_HEADER_RESERVED1_SHIFT                                             7
8221296071Sdavidcs};
8222296071Sdavidcs
8223296071Sdavidcs/*
8224296071Sdavidcs * FCoE firmware init request 1 $$KEEP_ENDIANNESS$$
8225296071Sdavidcs */
8226296071Sdavidcsstruct fcoe_kwqe_init1
8227296071Sdavidcs{
8228296071Sdavidcs	uint16_t num_tasks /* Number of tasks in global task list */;
8229296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8230296071Sdavidcs	uint32_t task_list_pbl_addr_lo /* Lower 32-bit of Task List page table */;
8231296071Sdavidcs	uint32_t task_list_pbl_addr_hi /* Higher 32-bit of Task List page table */;
8232296071Sdavidcs	uint32_t dummy_buffer_addr_lo /* Lower 32-bit of dummy buffer */;
8233296071Sdavidcs	uint32_t dummy_buffer_addr_hi /* Higher 32-bit of dummy buffer */;
8234296071Sdavidcs	uint16_t sq_num_wqes /* Number of entries in the Send Queue */;
8235296071Sdavidcs	uint16_t rq_num_wqes /* Number of entries in the Receive Queue */;
8236296071Sdavidcs	uint16_t rq_buffer_log_size /* Log of the size of a single buffer (entry) in the RQ */;
8237296071Sdavidcs	uint16_t cq_num_wqes /* Number of entries in the Completion Queue */;
8238296071Sdavidcs	uint16_t mtu /* Max transmission unit */;
8239296071Sdavidcs	uint8_t num_sessions_log /* Log of the number of sessions */;
8240296071Sdavidcs	uint8_t flags;
8241296071Sdavidcs		#define FCOE_KWQE_INIT1_LOG_PAGE_SIZE                                                (0xF<<0) /* BitField flags	log of page size value */
8242296071Sdavidcs		#define FCOE_KWQE_INIT1_LOG_PAGE_SIZE_SHIFT                                          0
8243296071Sdavidcs		#define FCOE_KWQE_INIT1_LOG_CACHED_PBES_PER_FUNC                                     (0x7<<4) /* BitField flags	 */
8244296071Sdavidcs		#define FCOE_KWQE_INIT1_LOG_CACHED_PBES_PER_FUNC_SHIFT                               4
8245296071Sdavidcs		#define FCOE_KWQE_INIT1_CLASSIFY_FAILED_ALLOWED                                      (0x1<<7) /* BitField flags	Special MF mode where classification failure indication from HW is allowed */
8246296071Sdavidcs		#define FCOE_KWQE_INIT1_CLASSIFY_FAILED_ALLOWED_SHIFT                                7
8247296071Sdavidcs};
8248296071Sdavidcs
8249296071Sdavidcs/*
8250296071Sdavidcs * FCoE firmware init request 2 $$KEEP_ENDIANNESS$$
8251296071Sdavidcs */
8252296071Sdavidcsstruct fcoe_kwqe_init2
8253296071Sdavidcs{
8254296071Sdavidcs	uint8_t hsi_major_version /* Implies on a change broken previous HSI */;
8255296071Sdavidcs	uint8_t hsi_minor_version /* Implies on a change which does not broken previous HSI */;
8256296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8257296071Sdavidcs	uint32_t hash_tbl_pbl_addr_lo /* Lower 32-bit of Hash table PBL */;
8258296071Sdavidcs	uint32_t hash_tbl_pbl_addr_hi /* Higher 32-bit of Hash table PBL */;
8259296071Sdavidcs	uint32_t t2_hash_tbl_addr_lo /* Lower 32-bit of T2 Hash table */;
8260296071Sdavidcs	uint32_t t2_hash_tbl_addr_hi /* Higher 32-bit of T2 Hash table */;
8261296071Sdavidcs	uint32_t t2_ptr_hash_tbl_addr_lo /* Lower 32-bit of T2 ptr Hash table */;
8262296071Sdavidcs	uint32_t t2_ptr_hash_tbl_addr_hi /* Higher 32-bit of T2 ptr Hash table */;
8263296071Sdavidcs	uint32_t free_list_count /* T2 free list count */;
8264296071Sdavidcs};
8265296071Sdavidcs
8266296071Sdavidcs/*
8267296071Sdavidcs * FCoE firmware init request 3 $$KEEP_ENDIANNESS$$
8268296071Sdavidcs */
8269296071Sdavidcsstruct fcoe_kwqe_init3
8270296071Sdavidcs{
8271296071Sdavidcs	uint16_t reserved0;
8272296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8273296071Sdavidcs	uint32_t error_bit_map_lo /* 32 lower bits of error bitmap: 1=error, 0=warning */;
8274296071Sdavidcs	uint32_t error_bit_map_hi /* 32 upper bits of error bitmap: 1=error, 0=warning */;
8275296071Sdavidcs	uint8_t perf_config /* 0= no performance acceleration, 1=cached connection, 2=cached tasks, 3=both */;
8276296071Sdavidcs	uint8_t reserved21[3];
8277296071Sdavidcs	uint32_t reserved2[4];
8278296071Sdavidcs};
8279296071Sdavidcs
8280296071Sdavidcs/*
8281296071Sdavidcs * FCoE connection offload request 1 $$KEEP_ENDIANNESS$$
8282296071Sdavidcs */
8283296071Sdavidcsstruct fcoe_kwqe_conn_offload1
8284296071Sdavidcs{
8285296071Sdavidcs	uint16_t fcoe_conn_id /* Drivers connection ID. Should be sent in KCQEs to speed-up drivers access to connection data. */;
8286296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8287296071Sdavidcs	uint32_t sq_addr_lo /* Lower 32-bit of SQ */;
8288296071Sdavidcs	uint32_t sq_addr_hi /* Higher 32-bit of SQ */;
8289296071Sdavidcs	uint32_t rq_pbl_addr_lo /* Lower 32-bit of RQ page table */;
8290296071Sdavidcs	uint32_t rq_pbl_addr_hi /* Higher 32-bit of RQ page table */;
8291296071Sdavidcs	uint32_t rq_first_pbe_addr_lo /* Lower 32-bit of first RQ pbe */;
8292296071Sdavidcs	uint32_t rq_first_pbe_addr_hi /* Higher 32-bit of first RQ pbe */;
8293296071Sdavidcs	uint16_t rq_prod /* Initial RQ producer */;
8294296071Sdavidcs	uint16_t reserved0;
8295296071Sdavidcs};
8296296071Sdavidcs
8297296071Sdavidcs/*
8298296071Sdavidcs * FCoE connection offload request 2 $$KEEP_ENDIANNESS$$
8299296071Sdavidcs */
8300296071Sdavidcsstruct fcoe_kwqe_conn_offload2
8301296071Sdavidcs{
8302296071Sdavidcs	uint16_t tx_max_fc_pay_len /* The maximum acceptable FC payload size (Buffer-to-buffer Receive Data_Field size) supported by target, received during both FLOGI and PLOGI, minimum value should be taken */;
8303296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8304296071Sdavidcs	uint32_t cq_addr_lo /* Lower 32-bit of CQ */;
8305296071Sdavidcs	uint32_t cq_addr_hi /* Higher 32-bit of CQ */;
8306296071Sdavidcs	uint32_t xferq_addr_lo /* Lower 32-bit of XFERQ */;
8307296071Sdavidcs	uint32_t xferq_addr_hi /* Higher 32-bit of XFERQ */;
8308296071Sdavidcs	uint32_t conn_db_addr_lo /* Lower 32-bit of Conn DB (RQ prod and CQ arm bit) */;
8309296071Sdavidcs	uint32_t conn_db_addr_hi /* Higher 32-bit of Conn DB (RQ prod and CQ arm bit) */;
8310296071Sdavidcs	uint32_t reserved1;
8311296071Sdavidcs};
8312296071Sdavidcs
8313296071Sdavidcs/*
8314296071Sdavidcs * FCoE connection offload request 3 $$KEEP_ENDIANNESS$$
8315296071Sdavidcs */
8316296071Sdavidcsstruct fcoe_kwqe_conn_offload3
8317296071Sdavidcs{
8318296071Sdavidcs	uint16_t vlan_tag;
8319296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_VLAN_ID                                              (0xFFF<<0) /* BitField vlan_tag	Vlan id */
8320296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_VLAN_ID_SHIFT                                        0
8321296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_CFI                                                  (0x1<<12) /* BitField vlan_tag	Canonical format indicator */
8322296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_CFI_SHIFT                                            12
8323296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_PRIORITY                                             (0x7<<13) /* BitField vlan_tag	Vlan priority */
8324296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_PRIORITY_SHIFT                                       13
8325296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8326296071Sdavidcs	uint8_t s_id[3] /* Source ID, received during FLOGI */;
8327296071Sdavidcs	uint8_t tx_max_conc_seqs_c3 /* Maximum concurrent Sequences for Class 3 supported by target, received during PLOGI */;
8328296071Sdavidcs	uint8_t d_id[3] /* Destination ID, received after inquiry of the fabric network */;
8329296071Sdavidcs	uint8_t flags;
8330296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_MUL_N_PORT_IDS                                     (0x1<<0) /* BitField flags	Supporting multiple N_Port IDs indication, received during FLOGI */
8331296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_MUL_N_PORT_IDS_SHIFT                               0
8332296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_E_D_TOV_RES                                        (0x1<<1) /* BitField flags	E_D_TOV resolution (0 - msec, 1 - nsec), negotiated in PLOGI */
8333296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_E_D_TOV_RES_SHIFT                                  1
8334296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_CONT_INCR_SEQ_CNT                                  (0x1<<2) /* BitField flags	Continuously increasing SEQ_CNT indication, received during PLOGI */
8335296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_CONT_INCR_SEQ_CNT_SHIFT                            2
8336296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_CONF_REQ                                           (0x1<<3) /* BitField flags	Confirmation request supported */
8337296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_CONF_REQ_SHIFT                                     3
8338296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_REC_VALID                                          (0x1<<4) /* BitField flags	REC allowed */
8339296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_REC_VALID_SHIFT                                    4
8340296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_C2_VALID                                           (0x1<<5) /* BitField flags	Class 2 valid, received during PLOGI */
8341296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_C2_VALID_SHIFT                                     5
8342296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_ACK_0                                              (0x1<<6) /* BitField flags	ACK_0 capability supporting by target, received furing PLOGI */
8343296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_ACK_0_SHIFT                                        6
8344296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_VLAN_FLAG                                          (0x1<<7) /* BitField flags	Is inner vlan exist */
8345296071Sdavidcs		#define FCOE_KWQE_CONN_OFFLOAD3_B_VLAN_FLAG_SHIFT                                    7
8346296071Sdavidcs	uint32_t reserved;
8347296071Sdavidcs	uint32_t confq_first_pbe_addr_lo /* The first page used when handling CONFQ - low address */;
8348296071Sdavidcs	uint32_t confq_first_pbe_addr_hi /* The first page used when handling CONFQ - high address */;
8349296071Sdavidcs	uint16_t tx_total_conc_seqs /* Total concurrent Sequences for all Classes supported by target, received during PLOGI */;
8350296071Sdavidcs	uint16_t rx_max_fc_pay_len /* The maximum acceptable FC payload size (Buffer-to-buffer Receive Data_Field size) supported by us, sent during FLOGI/PLOGI */;
8351296071Sdavidcs	uint16_t rx_total_conc_seqs /* Total concurrent Sequences for all Classes supported by us, sent during PLOGI */;
8352296071Sdavidcs	uint8_t rx_max_conc_seqs_c3 /* Maximum Concurrent Sequences for Class 3 supported by us, sent during PLOGI */;
8353296071Sdavidcs	uint8_t rx_open_seqs_exch_c3 /* Maximum Open Sequences per Exchange for Class 3 supported by us, sent during PLOGI */;
8354296071Sdavidcs};
8355296071Sdavidcs
8356296071Sdavidcs/*
8357296071Sdavidcs * FCoE connection offload request 4 $$KEEP_ENDIANNESS$$
8358296071Sdavidcs */
8359296071Sdavidcsstruct fcoe_kwqe_conn_offload4
8360296071Sdavidcs{
8361296071Sdavidcs	uint8_t e_d_tov_timer_val /* E_D_TOV timer value in milliseconds/20, negotiated in PLOGI */;
8362296071Sdavidcs	uint8_t reserved2;
8363296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8364296071Sdavidcs	uint8_t src_mac_addr_lo[2] /* Lower 16-bit of source MAC address  */;
8365296071Sdavidcs	uint8_t src_mac_addr_mid[2] /* Mid 16-bit of source MAC address  */;
8366296071Sdavidcs	uint8_t src_mac_addr_hi[2] /* Higher 16-bit of source MAC address */;
8367296071Sdavidcs	uint8_t dst_mac_addr_hi[2] /* Higher 16-bit of destination MAC address */;
8368296071Sdavidcs	uint8_t dst_mac_addr_lo[2] /* Lower 16-bit destination MAC address */;
8369296071Sdavidcs	uint8_t dst_mac_addr_mid[2] /* Mid 16-bit destination MAC address */;
8370296071Sdavidcs	uint32_t lcq_addr_lo /* Lower 32-bit of LCQ */;
8371296071Sdavidcs	uint32_t lcq_addr_hi /* Higher 32-bit of LCQ */;
8372296071Sdavidcs	uint32_t confq_pbl_base_addr_lo /* CONFQ PBL low address */;
8373296071Sdavidcs	uint32_t confq_pbl_base_addr_hi /* CONFQ PBL high address */;
8374296071Sdavidcs};
8375296071Sdavidcs
8376296071Sdavidcs/*
8377296071Sdavidcs * FCoE connection enable request $$KEEP_ENDIANNESS$$
8378296071Sdavidcs */
8379296071Sdavidcsstruct fcoe_kwqe_conn_enable_disable
8380296071Sdavidcs{
8381296071Sdavidcs	uint16_t reserved0;
8382296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8383296071Sdavidcs	uint8_t src_mac_addr_lo[2] /* Lower 16-bit of source MAC address (HBAs MAC address) */;
8384296071Sdavidcs	uint8_t src_mac_addr_mid[2] /* Mid 16-bit of source MAC address (HBAs MAC address) */;
8385296071Sdavidcs	uint8_t src_mac_addr_hi[2] /* Higher 16-bit of source MAC address (HBAs MAC address) */;
8386296071Sdavidcs	uint16_t vlan_tag;
8387296071Sdavidcs		#define FCOE_KWQE_CONN_ENABLE_DISABLE_VLAN_ID                                        (0xFFF<<0) /* BitField vlan_tagVlan tag	Vlan id */
8388296071Sdavidcs		#define FCOE_KWQE_CONN_ENABLE_DISABLE_VLAN_ID_SHIFT                                  0
8389296071Sdavidcs		#define FCOE_KWQE_CONN_ENABLE_DISABLE_CFI                                            (0x1<<12) /* BitField vlan_tagVlan tag	Canonical format indicator */
8390296071Sdavidcs		#define FCOE_KWQE_CONN_ENABLE_DISABLE_CFI_SHIFT                                      12
8391296071Sdavidcs		#define FCOE_KWQE_CONN_ENABLE_DISABLE_PRIORITY                                       (0x7<<13) /* BitField vlan_tagVlan tag	Vlan priority */
8392296071Sdavidcs		#define FCOE_KWQE_CONN_ENABLE_DISABLE_PRIORITY_SHIFT                                 13
8393296071Sdavidcs	uint8_t dst_mac_addr_lo[2] /* Lower 16-bit of destination MAC address (FCFs MAC address) */;
8394296071Sdavidcs	uint8_t dst_mac_addr_mid[2] /* Mid 16-bit of destination MAC address (FCFs MAC address) */;
8395296071Sdavidcs	uint8_t dst_mac_addr_hi[2] /* Higher 16-bit of destination MAC address (FCFs MAC address) */;
8396296071Sdavidcs	uint16_t reserved1;
8397296071Sdavidcs	uint8_t s_id[3] /* Source ID, received during FLOGI */;
8398296071Sdavidcs	uint8_t vlan_flag /* Vlan flag */;
8399296071Sdavidcs	uint8_t d_id[3] /* Destination ID, received after inquiry of the fabric network */;
8400296071Sdavidcs	uint8_t reserved3;
8401296071Sdavidcs	uint32_t context_id /* Context ID (cid) of the connection */;
8402296071Sdavidcs	uint32_t conn_id /* FCoE Connection ID */;
8403296071Sdavidcs	uint32_t reserved4;
8404296071Sdavidcs};
8405296071Sdavidcs
8406296071Sdavidcs/*
8407296071Sdavidcs * FCoE connection destroy request $$KEEP_ENDIANNESS$$
8408296071Sdavidcs */
8409296071Sdavidcsstruct fcoe_kwqe_conn_destroy
8410296071Sdavidcs{
8411296071Sdavidcs	uint16_t reserved0;
8412296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8413296071Sdavidcs	uint32_t context_id /* Context ID (cid) of the connection */;
8414296071Sdavidcs	uint32_t conn_id /* FCoE Connection ID */;
8415296071Sdavidcs	uint32_t reserved1[5];
8416296071Sdavidcs};
8417296071Sdavidcs
8418296071Sdavidcs/*
8419296071Sdavidcs * FCoe destroy request $$KEEP_ENDIANNESS$$
8420296071Sdavidcs */
8421296071Sdavidcsstruct fcoe_kwqe_destroy
8422296071Sdavidcs{
8423296071Sdavidcs	uint16_t reserved0;
8424296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8425296071Sdavidcs	uint32_t reserved1[7];
8426296071Sdavidcs};
8427296071Sdavidcs
8428296071Sdavidcs/*
8429296071Sdavidcs * FCoe statistics request $$KEEP_ENDIANNESS$$
8430296071Sdavidcs */
8431296071Sdavidcsstruct fcoe_kwqe_stat
8432296071Sdavidcs{
8433296071Sdavidcs	uint16_t reserved0;
8434296071Sdavidcs	struct fcoe_kwqe_header hdr /* KWQ WQE header */;
8435296071Sdavidcs	uint32_t stat_params_addr_lo /* Statistics host address */;
8436296071Sdavidcs	uint32_t stat_params_addr_hi /* Statistics host address */;
8437296071Sdavidcs	uint32_t reserved1[5];
8438296071Sdavidcs};
8439296071Sdavidcs
8440296071Sdavidcs/*
8441296071Sdavidcs * FCoE KWQ WQE $$KEEP_ENDIANNESS$$
8442296071Sdavidcs */
8443296071Sdavidcsunion fcoe_kwqe
8444296071Sdavidcs{
8445296071Sdavidcs	struct fcoe_kwqe_init1 init1;
8446296071Sdavidcs	struct fcoe_kwqe_init2 init2;
8447296071Sdavidcs	struct fcoe_kwqe_init3 init3;
8448296071Sdavidcs	struct fcoe_kwqe_conn_offload1 conn_offload1;
8449296071Sdavidcs	struct fcoe_kwqe_conn_offload2 conn_offload2;
8450296071Sdavidcs	struct fcoe_kwqe_conn_offload3 conn_offload3;
8451296071Sdavidcs	struct fcoe_kwqe_conn_offload4 conn_offload4;
8452296071Sdavidcs	struct fcoe_kwqe_conn_enable_disable conn_enable_disable;
8453296071Sdavidcs	struct fcoe_kwqe_conn_destroy conn_destroy;
8454296071Sdavidcs	struct fcoe_kwqe_destroy destroy;
8455296071Sdavidcs	struct fcoe_kwqe_stat statistics;
8456296071Sdavidcs};
8457296071Sdavidcs
8458296071Sdavidcs
8459296071Sdavidcs/*
8460296071Sdavidcs * TX SGL context $$KEEP_ENDIANNESS$$
8461296071Sdavidcs */
8462296071Sdavidcsunion fcoe_sgl_union_ctx
8463296071Sdavidcs{
8464296071Sdavidcs	struct fcoe_cached_sge_ctx cached_sge /* Cached SGEs context */;
8465296071Sdavidcs	struct fcoe_ext_mul_sges_ctx sgl /* SGL context */;
8466296071Sdavidcs	uint32_t opaque[5];
8467296071Sdavidcs};
8468296071Sdavidcs
8469296071Sdavidcs/*
8470296071Sdavidcs * Data-In/ELS/BLS information $$KEEP_ENDIANNESS$$
8471296071Sdavidcs */
8472296071Sdavidcsstruct fcoe_read_flow_info
8473296071Sdavidcs{
8474296071Sdavidcs	union fcoe_sgl_union_ctx sgl_ctx /* The SGL that would be used for data placement (20 bytes) */;
8475296071Sdavidcs	uint32_t rsrv0[3];
8476296071Sdavidcs};
8477296071Sdavidcs
8478296071Sdavidcs
8479296071Sdavidcs/*
8480296071Sdavidcs * Fcoe stat context $$KEEP_ENDIANNESS$$
8481296071Sdavidcs */
8482296071Sdavidcsstruct fcoe_s_stat_ctx
8483296071Sdavidcs{
8484296071Sdavidcs	uint8_t flags;
8485296071Sdavidcs		#define FCOE_S_STAT_CTX_ACTIVE                                                       (0x1<<0) /* BitField flags	Active Sequence indication (0 - not avtive; 1 - active) */
8486296071Sdavidcs		#define FCOE_S_STAT_CTX_ACTIVE_SHIFT                                                 0
8487296071Sdavidcs		#define FCOE_S_STAT_CTX_ACK_ABORT_SEQ_COND                                           (0x1<<1) /* BitField flags	Abort Sequence requested indication */
8488296071Sdavidcs		#define FCOE_S_STAT_CTX_ACK_ABORT_SEQ_COND_SHIFT                                     1
8489296071Sdavidcs		#define FCOE_S_STAT_CTX_ABTS_PERFORMED                                               (0x1<<2) /* BitField flags	ABTS (on Sequence) protocol complete indication (0 - not completed; 1 -completed by Recipient) */
8490296071Sdavidcs		#define FCOE_S_STAT_CTX_ABTS_PERFORMED_SHIFT                                         2
8491296071Sdavidcs		#define FCOE_S_STAT_CTX_SEQ_TIMEOUT                                                  (0x1<<3) /* BitField flags	E_D_TOV timeout indication */
8492296071Sdavidcs		#define FCOE_S_STAT_CTX_SEQ_TIMEOUT_SHIFT                                            3
8493296071Sdavidcs		#define FCOE_S_STAT_CTX_P_RJT                                                        (0x1<<4) /* BitField flags	P_RJT transmitted indication */
8494296071Sdavidcs		#define FCOE_S_STAT_CTX_P_RJT_SHIFT                                                  4
8495296071Sdavidcs		#define FCOE_S_STAT_CTX_ACK_EOFT                                                     (0x1<<5) /* BitField flags	ACK (EOFt) transmitted indication (0 - not tranmitted; 1 - transmitted) */
8496296071Sdavidcs		#define FCOE_S_STAT_CTX_ACK_EOFT_SHIFT                                               5
8497296071Sdavidcs		#define FCOE_S_STAT_CTX_RSRV1                                                        (0x3<<6) /* BitField flags	 */
8498296071Sdavidcs		#define FCOE_S_STAT_CTX_RSRV1_SHIFT                                                  6
8499296071Sdavidcs};
8500296071Sdavidcs
8501296071Sdavidcs/*
8502296071Sdavidcs * Fcoe rx seq context $$KEEP_ENDIANNESS$$
8503296071Sdavidcs */
8504296071Sdavidcsstruct fcoe_rx_seq_ctx
8505296071Sdavidcs{
8506296071Sdavidcs	uint8_t seq_id /* The Sequence ID */;
8507296071Sdavidcs	struct fcoe_s_stat_ctx s_stat /* The Sequence status */;
8508296071Sdavidcs	uint16_t seq_cnt /* The lowest SEQ_CNT received for the Sequence */;
8509296071Sdavidcs	uint32_t low_exp_ro /* Report on the offset at the beginning of the Sequence */;
8510296071Sdavidcs	uint32_t high_exp_ro /* The highest expected relative offset. The next buffer offset to be received in case of XFER_RDY or in FCP_DATA */;
8511296071Sdavidcs};
8512296071Sdavidcs
8513296071Sdavidcs
8514296071Sdavidcs/*
8515296071Sdavidcs * FCoE RX statistics parameters section#0 $$KEEP_ENDIANNESS$$
8516296071Sdavidcs */
8517296071Sdavidcsstruct fcoe_rx_stat_params_section0
8518296071Sdavidcs{
8519296071Sdavidcs	uint32_t fcoe_rx_pkt_cnt /* Number of FCoE packets that were legally received */;
8520296071Sdavidcs	uint32_t fcoe_rx_byte_cnt /* Number of FCoE bytes that were legally received */;
8521296071Sdavidcs};
8522296071Sdavidcs
8523296071Sdavidcs
8524296071Sdavidcs/*
8525296071Sdavidcs * FCoE RX statistics parameters section#1 $$KEEP_ENDIANNESS$$
8526296071Sdavidcs */
8527296071Sdavidcsstruct fcoe_rx_stat_params_section1
8528296071Sdavidcs{
8529296071Sdavidcs	uint32_t fcoe_ver_cnt /* Number of packets with wrong FCoE version */;
8530296071Sdavidcs	uint32_t fcoe_rx_drop_pkt_cnt /* Number of FCoE packets that were dropped */;
8531296071Sdavidcs};
8532296071Sdavidcs
8533296071Sdavidcs
8534296071Sdavidcs/*
8535296071Sdavidcs * FCoE RX statistics parameters section#2 $$KEEP_ENDIANNESS$$
8536296071Sdavidcs */
8537296071Sdavidcsstruct fcoe_rx_stat_params_section2
8538296071Sdavidcs{
8539296071Sdavidcs	uint32_t fc_crc_cnt /* Number of packets with FC CRC error */;
8540296071Sdavidcs	uint32_t eofa_del_cnt /* Number of packets with EOFa delimiter */;
8541296071Sdavidcs	uint32_t miss_frame_cnt /* Number of missing packets */;
8542296071Sdavidcs	uint32_t seq_timeout_cnt /* Number of sequence timeout expirations (E_D_TOV) */;
8543296071Sdavidcs	uint32_t drop_seq_cnt /* Number of Sequences that were sropped */;
8544296071Sdavidcs	uint32_t fcoe_rx_drop_pkt_cnt /* Number of FCoE packets that were dropped */;
8545296071Sdavidcs	uint32_t fcp_rx_pkt_cnt /* Number of FCP packets that were legally received */;
8546296071Sdavidcs	uint32_t reserved0;
8547296071Sdavidcs};
8548296071Sdavidcs
8549296071Sdavidcs
8550296071Sdavidcs/*
8551296071Sdavidcs * Fcoe rx_wr union context $$KEEP_ENDIANNESS$$
8552296071Sdavidcs */
8553296071Sdavidcsunion fcoe_rx_wr_union_ctx
8554296071Sdavidcs{
8555296071Sdavidcs	struct fcoe_read_flow_info read_info /* Data-In/ELS/BLS information */;
8556296071Sdavidcs	union fcoe_comp_flow_info comp_info /* Completion information */;
8557296071Sdavidcs	uint32_t opaque[8];
8558296071Sdavidcs};
8559296071Sdavidcs
8560296071Sdavidcs
8561296071Sdavidcs/*
8562296071Sdavidcs * FCoE SQ element $$KEEP_ENDIANNESS$$
8563296071Sdavidcs */
8564296071Sdavidcsstruct fcoe_sqe
8565296071Sdavidcs{
8566296071Sdavidcs	uint16_t wqe;
8567296071Sdavidcs		#define FCOE_SQE_TASK_ID                                                             (0x7FFF<<0) /* BitField wqe	The task ID (OX_ID) to be processed */
8568296071Sdavidcs		#define FCOE_SQE_TASK_ID_SHIFT                                                       0
8569296071Sdavidcs		#define FCOE_SQE_TOGGLE_BIT                                                          (0x1<<15) /* BitField wqe	Toggle bit updated by the driver */
8570296071Sdavidcs		#define FCOE_SQE_TOGGLE_BIT_SHIFT                                                    15
8571296071Sdavidcs};
8572296071Sdavidcs
8573296071Sdavidcs
8574296071Sdavidcs/*
8575296071Sdavidcs * FCoE TX statistics parameters $$KEEP_ENDIANNESS$$
8576296071Sdavidcs */
8577296071Sdavidcsstruct fcoe_tx_stat_params
8578296071Sdavidcs{
8579296071Sdavidcs	uint32_t fcoe_tx_pkt_cnt /* Number of transmitted FCoE packets */;
8580296071Sdavidcs	uint32_t fcoe_tx_byte_cnt /* Number of transmitted FCoE bytes */;
8581296071Sdavidcs	uint32_t fcp_tx_pkt_cnt /* Number of transmitted FCP packets */;
8582296071Sdavidcs	uint32_t reserved0;
8583296071Sdavidcs};
8584296071Sdavidcs
8585296071Sdavidcs/*
8586296071Sdavidcs * FCoE statistics parameters $$KEEP_ENDIANNESS$$
8587296071Sdavidcs */
8588296071Sdavidcsstruct fcoe_statistics_params
8589296071Sdavidcs{
8590296071Sdavidcs	struct fcoe_tx_stat_params tx_stat /* FCoE TX statistics parameters */;
8591296071Sdavidcs	struct fcoe_rx_stat_params_section0 rx_stat0 /* FCoE RX statistics parameters section#0 */;
8592296071Sdavidcs	struct fcoe_rx_stat_params_section1 rx_stat1 /* FCoE RX statistics parameters section#1 */;
8593296071Sdavidcs	struct fcoe_rx_stat_params_section2 rx_stat2 /* FCoE RX statistics parameters section#2 */;
8594296071Sdavidcs};
8595296071Sdavidcs
8596296071Sdavidcs
8597296071Sdavidcs/*
8598296071Sdavidcs * 14 regs $$KEEP_ENDIANNESS$$
8599296071Sdavidcs */
8600296071Sdavidcsstruct fcoe_tce_tx_only
8601296071Sdavidcs{
8602296071Sdavidcs	union fcoe_sgl_union_ctx sgl_ctx /* TX SGL context */;
8603296071Sdavidcs	uint32_t rsrv0;
8604296071Sdavidcs};
8605296071Sdavidcs
8606296071Sdavidcs/*
8607296071Sdavidcs * 32 bytes (8 regs) used for TX only purposes $$KEEP_ENDIANNESS$$
8608296071Sdavidcs */
8609296071Sdavidcsunion fcoe_tx_wr_rx_rd_union_ctx
8610296071Sdavidcs{
8611296071Sdavidcs	struct fcoe_fc_frame tx_frame /* Middle-path/ABTS/Data-Out information */;
8612296071Sdavidcs	struct fcoe_fcp_cmd_payload fcp_cmd /* FCP_CMD payload */;
8613296071Sdavidcs	struct fcoe_ext_cleanup_info cleanup /* Task ID to be cleaned */;
8614296071Sdavidcs	struct fcoe_ext_abts_info abts /* Task ID to be aborted */;
8615296071Sdavidcs	struct fcoe_ext_fw_tx_seq_ctx tx_seq /* TX sequence information */;
8616296071Sdavidcs	uint32_t opaque[8];
8617296071Sdavidcs};
8618296071Sdavidcs
8619296071Sdavidcs/*
8620296071Sdavidcs * tce_tx_wr_rx_rd_const $$KEEP_ENDIANNESS$$
8621296071Sdavidcs */
8622296071Sdavidcsstruct fcoe_tce_tx_wr_rx_rd_const
8623296071Sdavidcs{
8624296071Sdavidcs	uint8_t init_flags;
8625296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TASK_TYPE                                         (0x7<<0) /* BitField init_flags	Task type - Write / Read / Middle / Unsolicited / ABTS / Cleanup */
8626296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TASK_TYPE_SHIFT                                   0
8627296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_DEV_TYPE                                          (0x1<<3) /* BitField init_flags	Tape/Disk device indication */
8628296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_DEV_TYPE_SHIFT                                    3
8629296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_CLASS_TYPE                                        (0x1<<4) /* BitField init_flags	Class 3/2 indication */
8630296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_CLASS_TYPE_SHIFT                                  4
8631296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_CACHED_SGE                                        (0x3<<5) /* BitField init_flags	Num of cached sge (0 - not cached sge) */
8632296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_CACHED_SGE_SHIFT                                  5
8633296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_SUPPORT_REC_TOV                                   (0x1<<7) /* BitField init_flags	Support REC_TOV flag, for FW use only */
8634296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_SUPPORT_REC_TOV_SHIFT                             7
8635296071Sdavidcs	uint8_t tx_flags;
8636296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TX_VALID                                          (0x1<<0) /* BitField tx_flagsBoth TX and RX processing could read but only the TX could write	Indication of TX valid task */
8637296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TX_VALID_SHIFT                                    0
8638296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TX_STATE                                          (0xF<<1) /* BitField tx_flagsBoth TX and RX processing could read but only the TX could write	The TX state of the task */
8639296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TX_STATE_SHIFT                                    1
8640296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_RSRV1                                             (0x1<<5) /* BitField tx_flagsBoth TX and RX processing could read but only the TX could write	 */
8641296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_RSRV1_SHIFT                                       5
8642296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TX_SEQ_INIT                                       (0x1<<6) /* BitField tx_flagsBoth TX and RX processing could read but only the TX could write	TX Sequence initiative indication */
8643296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TX_SEQ_INIT_SHIFT                                 6
8644296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TX_COMP_TRNS                                      (0x1<<7) /* BitField tx_flagsBoth TX and RX processing could read but only the TX could write	Compelted full tranmission of this task */
8645296071Sdavidcs		#define FCOE_TCE_TX_WR_RX_RD_CONST_TX_COMP_TRNS_SHIFT                                7
8646296071Sdavidcs	uint16_t rsrv3;
8647296071Sdavidcs	uint32_t verify_tx_seq /* Sequence counter snapshot in order to verify target did not send FCP_RSP before the actual transmission of PBF from the SGL */;
8648296071Sdavidcs};
8649296071Sdavidcs
8650296071Sdavidcs/*
8651296071Sdavidcs * tce_tx_wr_rx_rd $$KEEP_ENDIANNESS$$
8652296071Sdavidcs */
8653296071Sdavidcsstruct fcoe_tce_tx_wr_rx_rd
8654296071Sdavidcs{
8655296071Sdavidcs	union fcoe_tx_wr_rx_rd_union_ctx union_ctx /* 32 (8 regs) bytes used for TX only purposes */;
8656296071Sdavidcs	struct fcoe_tce_tx_wr_rx_rd_const const_ctx /* Constant TX_WR_RX_RD */;
8657296071Sdavidcs};
8658296071Sdavidcs
8659296071Sdavidcs/*
8660296071Sdavidcs * tce_rx_wr_tx_rd_const $$KEEP_ENDIANNESS$$
8661296071Sdavidcs */
8662296071Sdavidcsstruct fcoe_tce_rx_wr_tx_rd_const
8663296071Sdavidcs{
8664296071Sdavidcs	uint32_t data_2_trns /* The maximum amount of data that would be transferred in this task */;
8665296071Sdavidcs	uint32_t init_flags;
8666296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_CONST_CID                                               (0xFFFFFF<<0) /* BitField init_flags	The CID of the connection (used by the CHIP) */
8667296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_CONST_CID_SHIFT                                         0
8668296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_CONST_RSRV0                                             (0xFF<<24) /* BitField init_flags	 */
8669296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_CONST_RSRV0_SHIFT                                       24
8670296071Sdavidcs};
8671296071Sdavidcs
8672296071Sdavidcs/*
8673296071Sdavidcs * tce_rx_wr_tx_rd_var $$KEEP_ENDIANNESS$$
8674296071Sdavidcs */
8675296071Sdavidcsstruct fcoe_tce_rx_wr_tx_rd_var
8676296071Sdavidcs{
8677296071Sdavidcs	uint16_t rx_flags;
8678296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV1                                               (0xF<<0) /* BitField rx_flags	 */
8679296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV1_SHIFT                                         0
8680296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_NUM_RQ_WQE                                          (0x7<<4) /* BitField rx_flags	The number of RQ WQEs that were consumed (for sense data only) */
8681296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_NUM_RQ_WQE_SHIFT                                    4
8682296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_CONF_REQ                                            (0x1<<7) /* BitField rx_flags	Confirmation request indication */
8683296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_CONF_REQ_SHIFT                                      7
8684296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RX_STATE                                            (0xF<<8) /* BitField rx_flags	The RX state of the task */
8685296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RX_STATE_SHIFT                                      8
8686296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_EXP_FIRST_FRAME                                     (0x1<<12) /* BitField rx_flags	Indication on expecting to receive the first frame from target */
8687296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_EXP_FIRST_FRAME_SHIFT                               12
8688296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RX_SEQ_INIT                                         (0x1<<13) /* BitField rx_flags	RX Sequence initiative indication */
8689296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RX_SEQ_INIT_SHIFT                                   13
8690296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV2                                               (0x1<<14) /* BitField rx_flags	 */
8691296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RSRV2_SHIFT                                         14
8692296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RX_VALID                                            (0x1<<15) /* BitField rx_flags	Indication of RX valid task */
8693296071Sdavidcs		#define FCOE_TCE_RX_WR_TX_RD_VAR_RX_VALID_SHIFT                                      15
8694296071Sdavidcs	uint16_t rx_id /* The RX_ID read from incoming frame and to be used in subsequent transmitting frames */;
8695296071Sdavidcs	struct fcoe_fcp_xfr_rdy_payload fcp_xfr_rdy /* Data-In/ELS/BLS information */;
8696296071Sdavidcs};
8697296071Sdavidcs
8698296071Sdavidcs/*
8699296071Sdavidcs * tce_rx_wr_tx_rd $$KEEP_ENDIANNESS$$
8700296071Sdavidcs */
8701296071Sdavidcsstruct fcoe_tce_rx_wr_tx_rd
8702296071Sdavidcs{
8703296071Sdavidcs	struct fcoe_tce_rx_wr_tx_rd_const const_ctx /* The RX_ID read from incoming frame and to be used in subsequent transmitting frames */;
8704296071Sdavidcs	struct fcoe_tce_rx_wr_tx_rd_var var_ctx /* The RX_ID read from incoming frame and to be used in subsequent transmitting frames */;
8705296071Sdavidcs};
8706296071Sdavidcs
8707296071Sdavidcs/*
8708296071Sdavidcs * tce_rx_only $$KEEP_ENDIANNESS$$
8709296071Sdavidcs */
8710296071Sdavidcsstruct fcoe_tce_rx_only
8711296071Sdavidcs{
8712296071Sdavidcs	struct fcoe_rx_seq_ctx rx_seq_ctx /* The context of current receiving Sequence */;
8713296071Sdavidcs	union fcoe_rx_wr_union_ctx union_ctx /* Read flow info/ Completion flow info */;
8714296071Sdavidcs};
8715296071Sdavidcs
8716296071Sdavidcs/*
8717296071Sdavidcs * task_ctx_entry $$KEEP_ENDIANNESS$$
8718296071Sdavidcs */
8719296071Sdavidcsstruct fcoe_task_ctx_entry
8720296071Sdavidcs{
8721296071Sdavidcs	struct fcoe_tce_tx_only txwr_only /* TX processing shall be the only one to read/write to this section */;
8722296071Sdavidcs	struct fcoe_tce_tx_wr_rx_rd txwr_rxrd /* TX processing shall write and RX shall read from this section */;
8723296071Sdavidcs	struct fcoe_tce_rx_wr_tx_rd rxwr_txrd /* RX processing shall write and TX shall read from this section */;
8724296071Sdavidcs	struct fcoe_tce_rx_only rxwr_only /* RX processing shall be the only one to read/write to this section */;
8725296071Sdavidcs};
8726296071Sdavidcs
8727296071Sdavidcs
8728296071Sdavidcs/*
8729296071Sdavidcs * FCoE XFRQ element $$KEEP_ENDIANNESS$$
8730296071Sdavidcs */
8731296071Sdavidcsstruct fcoe_xfrqe
8732296071Sdavidcs{
8733296071Sdavidcs	uint16_t wqe;
8734296071Sdavidcs		#define FCOE_XFRQE_TASK_ID                                                           (0x7FFF<<0) /* BitField wqe	The task ID (OX_ID) to be processed */
8735296071Sdavidcs		#define FCOE_XFRQE_TASK_ID_SHIFT                                                     0
8736296071Sdavidcs		#define FCOE_XFRQE_TOGGLE_BIT                                                        (0x1<<15) /* BitField wqe	Toggle bit updated by the driver */
8737296071Sdavidcs		#define FCOE_XFRQE_TOGGLE_BIT_SHIFT                                                  15
8738296071Sdavidcs};
8739296071Sdavidcs
8740296071Sdavidcs
8741296071Sdavidcs/*
8742296071Sdavidcs * Cached SGEs $$KEEP_ENDIANNESS$$
8743296071Sdavidcs */
8744296071Sdavidcsstruct common_fcoe_sgl
8745296071Sdavidcs{
8746296071Sdavidcs	struct fcoe_bd_ctx sge[3];
8747296071Sdavidcs};
8748296071Sdavidcs
8749296071Sdavidcs
8750296071Sdavidcs/*
8751296071Sdavidcs * FCoE SQ\XFRQ element
8752296071Sdavidcs */
8753296071Sdavidcsstruct fcoe_cached_wqe
8754296071Sdavidcs{
8755296071Sdavidcs	struct fcoe_sqe sqe /* SQ WQE */;
8756296071Sdavidcs	struct fcoe_xfrqe xfrqe /* XFRQ WQE */;
8757296071Sdavidcs};
8758296071Sdavidcs
8759296071Sdavidcs
8760296071Sdavidcs/*
8761296071Sdavidcs * FCoE connection enable\disable params passed by driver to FW in FCoE enable ramrod $$KEEP_ENDIANNESS$$
8762296071Sdavidcs */
8763296071Sdavidcsstruct fcoe_conn_enable_disable_ramrod_params
8764296071Sdavidcs{
8765296071Sdavidcs	struct fcoe_kwqe_conn_enable_disable enable_disable_kwqe;
8766296071Sdavidcs};
8767296071Sdavidcs
8768296071Sdavidcs
8769296071Sdavidcs/*
8770296071Sdavidcs * FCoE connection offload params passed by driver to FW in FCoE offload ramrod $$KEEP_ENDIANNESS$$
8771296071Sdavidcs */
8772296071Sdavidcsstruct fcoe_conn_offload_ramrod_params
8773296071Sdavidcs{
8774296071Sdavidcs	struct fcoe_kwqe_conn_offload1 offload_kwqe1;
8775296071Sdavidcs	struct fcoe_kwqe_conn_offload2 offload_kwqe2;
8776296071Sdavidcs	struct fcoe_kwqe_conn_offload3 offload_kwqe3;
8777296071Sdavidcs	struct fcoe_kwqe_conn_offload4 offload_kwqe4;
8778296071Sdavidcs};
8779296071Sdavidcs
8780296071Sdavidcs
8781296071Sdavidcsstruct ustorm_fcoe_mng_ctx
8782296071Sdavidcs{
8783296071Sdavidcs#if defined(__BIG_ENDIAN)
8784296071Sdavidcs	uint8_t mid_seq_proc_flag /* Middle Sequence received processing */;
8785296071Sdavidcs	uint8_t tce_in_cam_flag /* TCE in CAM indication */;
8786296071Sdavidcs	uint8_t tce_on_ior_flag /* TCE on IOR indication (TCE on IORs but not necessarily in CAM) */;
8787296071Sdavidcs	uint8_t en_cached_tce_flag /* TCE cached functionality enabled indication */;
8788296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8789296071Sdavidcs	uint8_t en_cached_tce_flag /* TCE cached functionality enabled indication */;
8790296071Sdavidcs	uint8_t tce_on_ior_flag /* TCE on IOR indication (TCE on IORs but not necessarily in CAM) */;
8791296071Sdavidcs	uint8_t tce_in_cam_flag /* TCE in CAM indication */;
8792296071Sdavidcs	uint8_t mid_seq_proc_flag /* Middle Sequence received processing */;
8793296071Sdavidcs#endif
8794296071Sdavidcs#if defined(__BIG_ENDIAN)
8795296071Sdavidcs	uint8_t tce_cam_addr /* CAM address of task context */;
8796296071Sdavidcs	uint8_t cached_conn_flag /* Cached locked connection indication */;
8797296071Sdavidcs	uint16_t rsrv0;
8798296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8799296071Sdavidcs	uint16_t rsrv0;
8800296071Sdavidcs	uint8_t cached_conn_flag /* Cached locked connection indication */;
8801296071Sdavidcs	uint8_t tce_cam_addr /* CAM address of task context */;
8802296071Sdavidcs#endif
8803296071Sdavidcs#if defined(__BIG_ENDIAN)
8804296071Sdavidcs	uint16_t dma_tce_ram_addr /* RAM address of task context when executing DMA operations (read/write) */;
8805296071Sdavidcs	uint16_t tce_ram_addr /* RAM address of task context (might be in cached table or in scratchpad) */;
8806296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8807296071Sdavidcs	uint16_t tce_ram_addr /* RAM address of task context (might be in cached table or in scratchpad) */;
8808296071Sdavidcs	uint16_t dma_tce_ram_addr /* RAM address of task context when executing DMA operations (read/write) */;
8809296071Sdavidcs#endif
8810296071Sdavidcs#if defined(__BIG_ENDIAN)
8811296071Sdavidcs	uint16_t ox_id /* Last OX_ID that has been used */;
8812296071Sdavidcs	uint16_t wr_done_seq /* Last task write done in the specific connection */;
8813296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8814296071Sdavidcs	uint16_t wr_done_seq /* Last task write done in the specific connection */;
8815296071Sdavidcs	uint16_t ox_id /* Last OX_ID that has been used */;
8816296071Sdavidcs#endif
8817296071Sdavidcs	struct regpair_t task_addr /* Last task address in used */;
8818296071Sdavidcs};
8819296071Sdavidcs
8820296071Sdavidcs/*
8821296071Sdavidcs * Parameters initialized during offloaded according to FLOGI/PLOGI/PRLI and used in FCoE context section
8822296071Sdavidcs */
8823296071Sdavidcsstruct ustorm_fcoe_params
8824296071Sdavidcs{
8825296071Sdavidcs#if defined(__BIG_ENDIAN)
8826296071Sdavidcs	uint16_t fcoe_conn_id /* The connection ID that would be used by driver to identify the conneciton */;
8827296071Sdavidcs	uint16_t flags;
8828296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS                                          (0x1<<0) /* BitField flags	Supporting multiple N_Port IDs indication, received during FLOGI */
8829296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS_SHIFT                                    0
8830296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_E_D_TOV_RES                                             (0x1<<1) /* BitField flags	E_D_TOV resolution (0 - msec, 1 - nsec), negotiated in PLOGI */
8831296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_E_D_TOV_RES_SHIFT                                       1
8832296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT                                       (0x1<<2) /* BitField flags	Continuously increasing SEQ_CNT indication, received during PLOGI */
8833296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT_SHIFT                                 2
8834296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONF_REQ                                                (0x1<<3) /* BitField flags	Confirmation request supported */
8835296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONF_REQ_SHIFT                                          3
8836296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_REC_VALID                                               (0x1<<4) /* BitField flags	REC allowed */
8837296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_REC_VALID_SHIFT                                         4
8838296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT                                           (0x1<<5) /* BitField flags	CQ toggle bit */
8839296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT_SHIFT                                     5
8840296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT                                         (0x1<<6) /* BitField flags	XFRQ toggle bit */
8841296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT_SHIFT                                   6
8842296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONFQ_TOGGLE_BIT                                        (0x1<<7) /* BitField flags	CONFQ toggle bit */
8843296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONFQ_TOGGLE_BIT_SHIFT                                  7
8844296071Sdavidcs		#define USTORM_FCOE_PARAMS_RSRV0                                                     (0xFF<<8) /* BitField flags	 */
8845296071Sdavidcs		#define USTORM_FCOE_PARAMS_RSRV0_SHIFT                                               8
8846296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8847296071Sdavidcs	uint16_t flags;
8848296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS                                          (0x1<<0) /* BitField flags	Supporting multiple N_Port IDs indication, received during FLOGI */
8849296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_MUL_N_PORT_IDS_SHIFT                                    0
8850296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_E_D_TOV_RES                                             (0x1<<1) /* BitField flags	E_D_TOV resolution (0 - msec, 1 - nsec), negotiated in PLOGI */
8851296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_E_D_TOV_RES_SHIFT                                       1
8852296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT                                       (0x1<<2) /* BitField flags	Continuously increasing SEQ_CNT indication, received during PLOGI */
8853296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONT_INCR_SEQ_CNT_SHIFT                                 2
8854296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONF_REQ                                                (0x1<<3) /* BitField flags	Confirmation request supported */
8855296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONF_REQ_SHIFT                                          3
8856296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_REC_VALID                                               (0x1<<4) /* BitField flags	REC allowed */
8857296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_REC_VALID_SHIFT                                         4
8858296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT                                           (0x1<<5) /* BitField flags	CQ toggle bit */
8859296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CQ_TOGGLE_BIT_SHIFT                                     5
8860296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT                                         (0x1<<6) /* BitField flags	XFRQ toggle bit */
8861296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_XFRQ_TOGGLE_BIT_SHIFT                                   6
8862296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONFQ_TOGGLE_BIT                                        (0x1<<7) /* BitField flags	CONFQ toggle bit */
8863296071Sdavidcs		#define USTORM_FCOE_PARAMS_B_CONFQ_TOGGLE_BIT_SHIFT                                  7
8864296071Sdavidcs		#define USTORM_FCOE_PARAMS_RSRV0                                                     (0xFF<<8) /* BitField flags	 */
8865296071Sdavidcs		#define USTORM_FCOE_PARAMS_RSRV0_SHIFT                                               8
8866296071Sdavidcs	uint16_t fcoe_conn_id /* The connection ID that would be used by driver to identify the conneciton */;
8867296071Sdavidcs#endif
8868296071Sdavidcs#if defined(__BIG_ENDIAN)
8869296071Sdavidcs	uint8_t hc_csdm_byte_en /* Host coalescing Cstorm RAM address byte enable */;
8870296071Sdavidcs	uint8_t func_id /* Function id */;
8871296071Sdavidcs	uint8_t port_id /* Port id */;
8872296071Sdavidcs	uint8_t vnic_id /* Vnic id */;
8873296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8874296071Sdavidcs	uint8_t vnic_id /* Vnic id */;
8875296071Sdavidcs	uint8_t port_id /* Port id */;
8876296071Sdavidcs	uint8_t func_id /* Function id */;
8877296071Sdavidcs	uint8_t hc_csdm_byte_en /* Host coalescing Cstorm RAM address byte enable */;
8878296071Sdavidcs#endif
8879296071Sdavidcs#if defined(__BIG_ENDIAN)
8880296071Sdavidcs	uint16_t rx_total_conc_seqs /* Total concurrent Sequences for all Classes supported by us, sent during PLOGI */;
8881296071Sdavidcs	uint16_t rx_max_fc_pay_len /* The maximum acceptable FC payload size (Buffer-to-buffer Receive Data_Field size) supported by us, sent during FLOGI/PLOGI */;
8882296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8883296071Sdavidcs	uint16_t rx_max_fc_pay_len /* The maximum acceptable FC payload size (Buffer-to-buffer Receive Data_Field size) supported by us, sent during FLOGI/PLOGI */;
8884296071Sdavidcs	uint16_t rx_total_conc_seqs /* Total concurrent Sequences for all Classes supported by us, sent during PLOGI */;
8885296071Sdavidcs#endif
8886296071Sdavidcs#if defined(__BIG_ENDIAN)
8887296071Sdavidcs	uint8_t task_pbe_idx_off /* The first PBE for this specific task list in RAM */;
8888296071Sdavidcs	uint8_t task_in_page_log_size /* Number of tasks in page (log 2) */;
8889296071Sdavidcs	uint16_t rx_max_conc_seqs /* Maximum Concurrent Sequences for Class 3 supported by us, sent during PLOGI */;
8890296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8891296071Sdavidcs	uint16_t rx_max_conc_seqs /* Maximum Concurrent Sequences for Class 3 supported by us, sent during PLOGI */;
8892296071Sdavidcs	uint8_t task_in_page_log_size /* Number of tasks in page (log 2) */;
8893296071Sdavidcs	uint8_t task_pbe_idx_off /* The first PBE for this specific task list in RAM */;
8894296071Sdavidcs#endif
8895296071Sdavidcs};
8896296071Sdavidcs
8897296071Sdavidcs/*
8898296071Sdavidcs * FCoE 16-bits index structure
8899296071Sdavidcs */
8900296071Sdavidcsstruct fcoe_idx16_fields
8901296071Sdavidcs{
8902296071Sdavidcs	uint16_t fields;
8903296071Sdavidcs		#define FCOE_IDX16_FIELDS_IDX                                                        (0x7FFF<<0) /* BitField fields	 */
8904296071Sdavidcs		#define FCOE_IDX16_FIELDS_IDX_SHIFT                                                  0
8905296071Sdavidcs		#define FCOE_IDX16_FIELDS_MSB                                                        (0x1<<15) /* BitField fields	 */
8906296071Sdavidcs		#define FCOE_IDX16_FIELDS_MSB_SHIFT                                                  15
8907296071Sdavidcs};
8908296071Sdavidcs
8909296071Sdavidcs/*
8910296071Sdavidcs * FCoE 16-bits index union
8911296071Sdavidcs */
8912296071Sdavidcsunion fcoe_idx16_field_union
8913296071Sdavidcs{
8914296071Sdavidcs	struct fcoe_idx16_fields fields /* Parameters field */;
8915296071Sdavidcs	uint16_t val /* Global value */;
8916296071Sdavidcs};
8917296071Sdavidcs
8918296071Sdavidcs/*
8919296071Sdavidcs * Parameters required for placement according to SGL
8920296071Sdavidcs */
8921296071Sdavidcsstruct ustorm_fcoe_data_place_mng
8922296071Sdavidcs{
8923296071Sdavidcs#if defined(__BIG_ENDIAN)
8924296071Sdavidcs	uint16_t sge_off;
8925296071Sdavidcs	uint8_t num_sges /* Number of SGEs left to be used on context */;
8926296071Sdavidcs	uint8_t sge_idx /* 0xFF value indicated loading SGL */;
8927296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8928296071Sdavidcs	uint8_t sge_idx /* 0xFF value indicated loading SGL */;
8929296071Sdavidcs	uint8_t num_sges /* Number of SGEs left to be used on context */;
8930296071Sdavidcs	uint16_t sge_off;
8931296071Sdavidcs#endif
8932296071Sdavidcs};
8933296071Sdavidcs
8934296071Sdavidcs/*
8935296071Sdavidcs * Parameters required for placement according to SGL
8936296071Sdavidcs */
8937296071Sdavidcsstruct ustorm_fcoe_data_place
8938296071Sdavidcs{
8939296071Sdavidcs	struct ustorm_fcoe_data_place_mng cached_mng /* 0xFF value indicated loading SGL */;
8940296071Sdavidcs	struct fcoe_bd_ctx cached_sge[2];
8941296071Sdavidcs};
8942296071Sdavidcs
8943296071Sdavidcs/*
8944296071Sdavidcs * TX processing shall write and RX processing shall read from this section
8945296071Sdavidcs */
8946296071Sdavidcsunion fcoe_u_tce_tx_wr_rx_rd_union
8947296071Sdavidcs{
8948296071Sdavidcs	struct fcoe_abts_info abts /* ABTS information */;
8949296071Sdavidcs	struct fcoe_cleanup_info cleanup /* Cleanup information */;
8950296071Sdavidcs	struct fcoe_fw_tx_seq_ctx tx_seq_ctx /* TX sequence context */;
8951296071Sdavidcs	uint32_t opaque[2];
8952296071Sdavidcs};
8953296071Sdavidcs
8954296071Sdavidcs/*
8955296071Sdavidcs * TX processing shall write and RX processing shall read from this section
8956296071Sdavidcs */
8957296071Sdavidcsstruct fcoe_u_tce_tx_wr_rx_rd
8958296071Sdavidcs{
8959296071Sdavidcs	union fcoe_u_tce_tx_wr_rx_rd_union union_ctx /* FW DATA_OUT/CLEANUP information */;
8960296071Sdavidcs	struct fcoe_tce_tx_wr_rx_rd_const const_ctx /* TX processing shall write and RX shall read from this section */;
8961296071Sdavidcs};
8962296071Sdavidcs
8963296071Sdavidcsstruct ustorm_fcoe_tce
8964296071Sdavidcs{
8965296071Sdavidcs	struct fcoe_u_tce_tx_wr_rx_rd txwr_rxrd /* TX processing shall write and RX shall read from this section */;
8966296071Sdavidcs	struct fcoe_tce_rx_wr_tx_rd rxwr_txrd /* RX processing shall write and TX shall read from this section */;
8967296071Sdavidcs	struct fcoe_tce_rx_only rxwr /* RX processing shall be the only one to read/write to this section */;
8968296071Sdavidcs};
8969296071Sdavidcs
8970296071Sdavidcsstruct ustorm_fcoe_cache_ctx
8971296071Sdavidcs{
8972296071Sdavidcs	uint32_t rsrv0;
8973296071Sdavidcs	struct ustorm_fcoe_data_place data_place;
8974296071Sdavidcs	struct ustorm_fcoe_tce tce /* Task context */;
8975296071Sdavidcs};
8976296071Sdavidcs
8977296071Sdavidcs/*
8978296071Sdavidcs * Ustorm FCoE Storm Context
8979296071Sdavidcs */
8980296071Sdavidcsstruct ustorm_fcoe_st_context
8981296071Sdavidcs{
8982296071Sdavidcs	struct ustorm_fcoe_mng_ctx mng_ctx /* Managing the processing of the flow */;
8983296071Sdavidcs	struct ustorm_fcoe_params fcoe_params /* Align to 128 bytes */;
8984296071Sdavidcs	struct regpair_t cq_base_addr /* CQ current page host address */;
8985296071Sdavidcs	struct regpair_t rq_pbl_base /* PBL host address for RQ */;
8986296071Sdavidcs	struct regpair_t rq_cur_page_addr /* RQ current page host address */;
8987296071Sdavidcs	struct regpair_t confq_pbl_base_addr /* Base address of the CONFQ page list */;
8988296071Sdavidcs	struct regpair_t conn_db_base /* Connection data base address in host memory where RQ producer and CQ arm bit reside in */;
8989296071Sdavidcs	struct regpair_t xfrq_base_addr /* XFRQ base host address */;
8990296071Sdavidcs	struct regpair_t lcq_base_addr /* LCQ base host address */;
8991296071Sdavidcs#if defined(__BIG_ENDIAN)
8992296071Sdavidcs	union fcoe_idx16_field_union rq_cons /* RQ consumer advance for each RQ WQE consuming */;
8993296071Sdavidcs	union fcoe_idx16_field_union rq_prod /* RQ producer update by driver and read by FW (should be initialized to RQ size)  */;
8994296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
8995296071Sdavidcs	union fcoe_idx16_field_union rq_prod /* RQ producer update by driver and read by FW (should be initialized to RQ size)  */;
8996296071Sdavidcs	union fcoe_idx16_field_union rq_cons /* RQ consumer advance for each RQ WQE consuming */;
8997296071Sdavidcs#endif
8998296071Sdavidcs#if defined(__BIG_ENDIAN)
8999296071Sdavidcs	uint16_t xfrq_prod /* XFRQ producer (No consumer is needed since Q can not be overloaded) */;
9000296071Sdavidcs	uint16_t cq_cons /* CQ consumer copy of last update from driver (Q can not be overloaded) */;
9001296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9002296071Sdavidcs	uint16_t cq_cons /* CQ consumer copy of last update from driver (Q can not be overloaded) */;
9003296071Sdavidcs	uint16_t xfrq_prod /* XFRQ producer (No consumer is needed since Q can not be overloaded) */;
9004296071Sdavidcs#endif
9005296071Sdavidcs#if defined(__BIG_ENDIAN)
9006296071Sdavidcs	uint16_t lcq_cons /* lcq consumer */;
9007296071Sdavidcs	uint16_t hc_cram_address /* Host coalescing Cstorm RAM address */;
9008296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9009296071Sdavidcs	uint16_t hc_cram_address /* Host coalescing Cstorm RAM address */;
9010296071Sdavidcs	uint16_t lcq_cons /* lcq consumer */;
9011296071Sdavidcs#endif
9012296071Sdavidcs#if defined(__BIG_ENDIAN)
9013296071Sdavidcs	uint16_t sq_xfrq_lcq_confq_size /* SQ/XFRQ/LCQ/CONFQ size */;
9014296071Sdavidcs	uint16_t confq_prod /* CONFQ producer */;
9015296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9016296071Sdavidcs	uint16_t confq_prod /* CONFQ producer */;
9017296071Sdavidcs	uint16_t sq_xfrq_lcq_confq_size /* SQ/XFRQ/LCQ/CONFQ size */;
9018296071Sdavidcs#endif
9019296071Sdavidcs#if defined(__BIG_ENDIAN)
9020296071Sdavidcs	uint8_t hc_csdm_agg_int /* Host coalescing CSDM aggregative interrupts */;
9021296071Sdavidcs	uint8_t rsrv2;
9022296071Sdavidcs	uint8_t available_rqes /* Available RQEs */;
9023296071Sdavidcs	uint8_t sp_q_flush_cnt /* The remain number of queues to be flushed (in QM) */;
9024296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9025296071Sdavidcs	uint8_t sp_q_flush_cnt /* The remain number of queues to be flushed (in QM) */;
9026296071Sdavidcs	uint8_t available_rqes /* Available RQEs */;
9027296071Sdavidcs	uint8_t rsrv2;
9028296071Sdavidcs	uint8_t hc_csdm_agg_int /* Host coalescing CSDM aggregative interrupts */;
9029296071Sdavidcs#endif
9030296071Sdavidcs#if defined(__BIG_ENDIAN)
9031296071Sdavidcs	uint16_t num_pend_tasks /* Number of pending tasks */;
9032296071Sdavidcs	uint16_t pbf_ack_ram_addr /* PBF TX sequence ACK ram address */;
9033296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9034296071Sdavidcs	uint16_t pbf_ack_ram_addr /* PBF TX sequence ACK ram address */;
9035296071Sdavidcs	uint16_t num_pend_tasks /* Number of pending tasks */;
9036296071Sdavidcs#endif
9037296071Sdavidcs	struct ustorm_fcoe_cache_ctx cache_ctx /* Cached context */;
9038296071Sdavidcs};
9039296071Sdavidcs
9040296071Sdavidcs/*
9041296071Sdavidcs * The FCoE non-aggregative context of Tstorm
9042296071Sdavidcs */
9043296071Sdavidcsstruct tstorm_fcoe_st_context
9044296071Sdavidcs{
9045296071Sdavidcs	struct regpair_t reserved0;
9046296071Sdavidcs	struct regpair_t reserved1;
9047296071Sdavidcs};
9048296071Sdavidcs
9049296071Sdavidcs/*
9050296071Sdavidcs * Ethernet context section
9051296071Sdavidcs */
9052296071Sdavidcsstruct xstorm_fcoe_eth_context_section
9053296071Sdavidcs{
9054296071Sdavidcs#if defined(__BIG_ENDIAN)
9055296071Sdavidcs	uint8_t remote_addr_4 /* Remote Mac Address, used in PBF Header Builder Command */;
9056296071Sdavidcs	uint8_t remote_addr_5 /* Remote Mac Address, used in PBF Header Builder Command */;
9057296071Sdavidcs	uint8_t local_addr_0 /* Local Mac Address, used in PBF Header Builder Command */;
9058296071Sdavidcs	uint8_t local_addr_1 /* Local Mac Address, used in PBF Header Builder Command */;
9059296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9060296071Sdavidcs	uint8_t local_addr_1 /* Local Mac Address, used in PBF Header Builder Command */;
9061296071Sdavidcs	uint8_t local_addr_0 /* Local Mac Address, used in PBF Header Builder Command */;
9062296071Sdavidcs	uint8_t remote_addr_5 /* Remote Mac Address, used in PBF Header Builder Command */;
9063296071Sdavidcs	uint8_t remote_addr_4 /* Remote Mac Address, used in PBF Header Builder Command */;
9064296071Sdavidcs#endif
9065296071Sdavidcs#if defined(__BIG_ENDIAN)
9066296071Sdavidcs	uint8_t remote_addr_0 /* Remote Mac Address, used in PBF Header Builder Command */;
9067296071Sdavidcs	uint8_t remote_addr_1 /* Remote Mac Address, used in PBF Header Builder Command */;
9068296071Sdavidcs	uint8_t remote_addr_2 /* Remote Mac Address, used in PBF Header Builder Command */;
9069296071Sdavidcs	uint8_t remote_addr_3 /* Remote Mac Address, used in PBF Header Builder Command */;
9070296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9071296071Sdavidcs	uint8_t remote_addr_3 /* Remote Mac Address, used in PBF Header Builder Command */;
9072296071Sdavidcs	uint8_t remote_addr_2 /* Remote Mac Address, used in PBF Header Builder Command */;
9073296071Sdavidcs	uint8_t remote_addr_1 /* Remote Mac Address, used in PBF Header Builder Command */;
9074296071Sdavidcs	uint8_t remote_addr_0 /* Remote Mac Address, used in PBF Header Builder Command */;
9075296071Sdavidcs#endif
9076296071Sdavidcs#if defined(__BIG_ENDIAN)
9077296071Sdavidcs	uint16_t reserved_vlan_type /* this field is not an absolute must, but the reseved was here */;
9078296071Sdavidcs	uint16_t params;
9079296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID                                      (0xFFF<<0) /* BitField params	part of PBF Header Builder Command */
9080296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT                                0
9081296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI                                          (0x1<<12) /* BitField params	Canonical format indicator, part of PBF Header Builder Command */
9082296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI_SHIFT                                    12
9083296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY                                     (0x7<<13) /* BitField params	part of PBF Header Builder Command */
9084296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY_SHIFT                               13
9085296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9086296071Sdavidcs	uint16_t params;
9087296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID                                      (0xFFF<<0) /* BitField params	part of PBF Header Builder Command */
9088296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT                                0
9089296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI                                          (0x1<<12) /* BitField params	Canonical format indicator, part of PBF Header Builder Command */
9090296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_CFI_SHIFT                                    12
9091296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY                                     (0x7<<13) /* BitField params	part of PBF Header Builder Command */
9092296071Sdavidcs		#define XSTORM_FCOE_ETH_CONTEXT_SECTION_PRIORITY_SHIFT                               13
9093296071Sdavidcs	uint16_t reserved_vlan_type /* this field is not an absolute must, but the reseved was here */;
9094296071Sdavidcs#endif
9095296071Sdavidcs#if defined(__BIG_ENDIAN)
9096296071Sdavidcs	uint8_t local_addr_2 /* Local Mac Address, used in PBF Header Builder Command */;
9097296071Sdavidcs	uint8_t local_addr_3 /* Local Mac Address, used in PBF Header Builder Command */;
9098296071Sdavidcs	uint8_t local_addr_4 /* Loca lMac Address, used in PBF Header Builder Command */;
9099296071Sdavidcs	uint8_t local_addr_5 /* Local Mac Address, used in PBF Header Builder Command */;
9100296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9101296071Sdavidcs	uint8_t local_addr_5 /* Local Mac Address, used in PBF Header Builder Command */;
9102296071Sdavidcs	uint8_t local_addr_4 /* Loca lMac Address, used in PBF Header Builder Command */;
9103296071Sdavidcs	uint8_t local_addr_3 /* Local Mac Address, used in PBF Header Builder Command */;
9104296071Sdavidcs	uint8_t local_addr_2 /* Local Mac Address, used in PBF Header Builder Command */;
9105296071Sdavidcs#endif
9106296071Sdavidcs};
9107296071Sdavidcs
9108296071Sdavidcs/*
9109296071Sdavidcs * Flags used in FCoE context section - 1 byte
9110296071Sdavidcs */
9111296071Sdavidcsstruct xstorm_fcoe_context_flags
9112296071Sdavidcs{
9113296071Sdavidcs	uint8_t flags;
9114296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_PROC_Q                                           (0x3<<0) /* BitField flags	The current queue in process */
9115296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_PROC_Q_SHIFT                                     0
9116296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_MID_SEQ                                          (0x1<<2) /* BitField flags	Middle of Sequence indication */
9117296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_MID_SEQ_SHIFT                                    2
9118296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_BLOCK_SQ                                         (0x1<<3) /* BitField flags	Indicates whether the SQ is blocked since we are in the middle of ABTS/Cleanup procedure */
9119296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_BLOCK_SQ_SHIFT                                   3
9120296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_REC_SUPPORT                                      (0x1<<4) /* BitField flags	REC support */
9121296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_REC_SUPPORT_SHIFT                                4
9122296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_SQ_TOGGLE                                        (0x1<<5) /* BitField flags	SQ toggle bit */
9123296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_SQ_TOGGLE_SHIFT                                  5
9124296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_XFRQ_TOGGLE                                      (0x1<<6) /* BitField flags	XFRQ toggle bit */
9125296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_XFRQ_TOGGLE_SHIFT                                6
9126296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_VNTAG_VLAN                                       (0x1<<7) /* BitField flags	Are we using VNTag inner vlan - in this case we have to read it on every VNTag version change */
9127296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_B_VNTAG_VLAN_SHIFT                                 7
9128296071Sdavidcs};
9129296071Sdavidcs
9130296071Sdavidcsstruct xstorm_fcoe_tce
9131296071Sdavidcs{
9132296071Sdavidcs	struct fcoe_tce_tx_only txwr /* TX processing shall be the only one to read/write to this section */;
9133296071Sdavidcs	struct fcoe_tce_tx_wr_rx_rd txwr_rxrd /* TX processing shall write and RX processing shall read from this section */;
9134296071Sdavidcs};
9135296071Sdavidcs
9136296071Sdavidcs/*
9137296071Sdavidcs * FCP_DATA parameters required for transmission
9138296071Sdavidcs */
9139296071Sdavidcsstruct xstorm_fcoe_fcp_data
9140296071Sdavidcs{
9141296071Sdavidcs	uint32_t io_rem /* IO remainder */;
9142296071Sdavidcs#if defined(__BIG_ENDIAN)
9143296071Sdavidcs	uint16_t cached_sge_off;
9144296071Sdavidcs	uint8_t cached_num_sges /* Number of SGEs on context */;
9145296071Sdavidcs	uint8_t cached_sge_idx /* 0xFF value indicated loading SGL */;
9146296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9147296071Sdavidcs	uint8_t cached_sge_idx /* 0xFF value indicated loading SGL */;
9148296071Sdavidcs	uint8_t cached_num_sges /* Number of SGEs on context */;
9149296071Sdavidcs	uint16_t cached_sge_off;
9150296071Sdavidcs#endif
9151296071Sdavidcs	uint32_t buf_addr_hi_0 /* Higher buffer host address */;
9152296071Sdavidcs	uint32_t buf_addr_lo_0 /* Lower buffer host address */;
9153296071Sdavidcs#if defined(__BIG_ENDIAN)
9154296071Sdavidcs	uint16_t num_of_pending_tasks /* Num of pending tasks */;
9155296071Sdavidcs	uint16_t buf_len_0 /* Buffer length (in bytes) */;
9156296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9157296071Sdavidcs	uint16_t buf_len_0 /* Buffer length (in bytes) */;
9158296071Sdavidcs	uint16_t num_of_pending_tasks /* Num of pending tasks */;
9159296071Sdavidcs#endif
9160296071Sdavidcs	uint32_t buf_addr_hi_1 /* Higher buffer host address */;
9161296071Sdavidcs	uint32_t buf_addr_lo_1 /* Lower buffer host address */;
9162296071Sdavidcs#if defined(__BIG_ENDIAN)
9163296071Sdavidcs	uint16_t task_pbe_idx_off /* Task pbe index offset */;
9164296071Sdavidcs	uint16_t buf_len_1 /* Buffer length (in bytes) */;
9165296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9166296071Sdavidcs	uint16_t buf_len_1 /* Buffer length (in bytes) */;
9167296071Sdavidcs	uint16_t task_pbe_idx_off /* Task pbe index offset */;
9168296071Sdavidcs#endif
9169296071Sdavidcs	uint32_t buf_addr_hi_2 /* Higher buffer host address */;
9170296071Sdavidcs	uint32_t buf_addr_lo_2 /* Lower buffer host address */;
9171296071Sdavidcs#if defined(__BIG_ENDIAN)
9172296071Sdavidcs	uint16_t ox_id /* OX_ID */;
9173296071Sdavidcs	uint16_t buf_len_2 /* Buffer length (in bytes) */;
9174296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9175296071Sdavidcs	uint16_t buf_len_2 /* Buffer length (in bytes) */;
9176296071Sdavidcs	uint16_t ox_id /* OX_ID */;
9177296071Sdavidcs#endif
9178296071Sdavidcs};
9179296071Sdavidcs
9180296071Sdavidcs/*
9181296071Sdavidcs * Continuation of Flags used in FCoE context section - 1 byte
9182296071Sdavidcs */
9183296071Sdavidcsstruct xstorm_fcoe_context_flags_cont
9184296071Sdavidcs{
9185296071Sdavidcs	uint8_t flags;
9186296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_CONT_B_CONFQ_TOGGLE                                (0x1<<0) /* BitField flags	CONFQ toggle bit */
9187296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_CONT_B_CONFQ_TOGGLE_SHIFT                          0
9188296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_CONT_VLAN_FLAG                                     (0x1<<1) /* BitField flags	Is any inner vlan exist */
9189296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_CONT_VLAN_FLAG_SHIFT                               1
9190296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_CONT_RESERVED                                      (0x3F<<2) /* BitField flags	 */
9191296071Sdavidcs		#define XSTORM_FCOE_CONTEXT_FLAGS_CONT_RESERVED_SHIFT                                2
9192296071Sdavidcs};
9193296071Sdavidcs
9194296071Sdavidcs/*
9195296071Sdavidcs * vlan configuration
9196296071Sdavidcs */
9197296071Sdavidcsstruct xstorm_fcoe_vlan_conf
9198296071Sdavidcs{
9199296071Sdavidcs	uint8_t vlan_conf;
9200296071Sdavidcs		#define XSTORM_FCOE_VLAN_CONF_INNER_VLAN_PRIORITY                                    (0x7<<0) /* BitField vlan_conf	Original inner vlan priority */
9201296071Sdavidcs		#define XSTORM_FCOE_VLAN_CONF_INNER_VLAN_PRIORITY_SHIFT                              0
9202296071Sdavidcs		#define XSTORM_FCOE_VLAN_CONF_INNER_VLAN_FLAG                                        (0x1<<3) /* BitField vlan_conf	Original inner vlan flag */
9203296071Sdavidcs		#define XSTORM_FCOE_VLAN_CONF_INNER_VLAN_FLAG_SHIFT                                  3
9204296071Sdavidcs		#define XSTORM_FCOE_VLAN_CONF_OUTER_VLAN_PRIORITY                                    (0x7<<4) /* BitField vlan_conf	Original outer vlan priority */
9205296071Sdavidcs		#define XSTORM_FCOE_VLAN_CONF_OUTER_VLAN_PRIORITY_SHIFT                              4
9206296071Sdavidcs		#define XSTORM_FCOE_VLAN_CONF_RESERVED                                               (0x1<<7) /* BitField vlan_conf	 */
9207296071Sdavidcs		#define XSTORM_FCOE_VLAN_CONF_RESERVED_SHIFT                                         7
9208296071Sdavidcs};
9209296071Sdavidcs
9210296071Sdavidcs/*
9211296071Sdavidcs * FCoE 16-bits vlan structure
9212296071Sdavidcs */
9213296071Sdavidcsstruct fcoe_vlan_fields
9214296071Sdavidcs{
9215296071Sdavidcs	uint16_t fields;
9216296071Sdavidcs		#define FCOE_VLAN_FIELDS_VID                                                         (0xFFF<<0) /* BitField fields	 */
9217296071Sdavidcs		#define FCOE_VLAN_FIELDS_VID_SHIFT                                                   0
9218296071Sdavidcs		#define FCOE_VLAN_FIELDS_CLI                                                         (0x1<<12) /* BitField fields	 */
9219296071Sdavidcs		#define FCOE_VLAN_FIELDS_CLI_SHIFT                                                   12
9220296071Sdavidcs		#define FCOE_VLAN_FIELDS_PRI                                                         (0x7<<13) /* BitField fields	 */
9221296071Sdavidcs		#define FCOE_VLAN_FIELDS_PRI_SHIFT                                                   13
9222296071Sdavidcs};
9223296071Sdavidcs
9224296071Sdavidcs/*
9225296071Sdavidcs * FCoE 16-bits vlan union
9226296071Sdavidcs */
9227296071Sdavidcsunion fcoe_vlan_field_union
9228296071Sdavidcs{
9229296071Sdavidcs	struct fcoe_vlan_fields fields /* Parameters field */;
9230296071Sdavidcs	uint16_t val /* Global value */;
9231296071Sdavidcs};
9232296071Sdavidcs
9233296071Sdavidcs/*
9234296071Sdavidcs * FCoE 16-bits vlan, vif union
9235296071Sdavidcs */
9236296071Sdavidcsunion fcoe_vlan_vif_field_union
9237296071Sdavidcs{
9238296071Sdavidcs	union fcoe_vlan_field_union vlan /* Vlan */;
9239296071Sdavidcs	uint16_t vif /* VIF */;
9240296071Sdavidcs};
9241296071Sdavidcs
9242296071Sdavidcs/*
9243296071Sdavidcs * FCoE context section
9244296071Sdavidcs */
9245296071Sdavidcsstruct xstorm_fcoe_context_section
9246296071Sdavidcs{
9247296071Sdavidcs#if defined(__BIG_ENDIAN)
9248296071Sdavidcs	uint8_t cs_ctl /* cs ctl */;
9249296071Sdavidcs	uint8_t s_id[3] /* Source ID, received during FLOGI */;
9250296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9251296071Sdavidcs	uint8_t s_id[3] /* Source ID, received during FLOGI */;
9252296071Sdavidcs	uint8_t cs_ctl /* cs ctl */;
9253296071Sdavidcs#endif
9254296071Sdavidcs#if defined(__BIG_ENDIAN)
9255296071Sdavidcs	uint8_t rctl /* rctl */;
9256296071Sdavidcs	uint8_t d_id[3] /* Destination ID, received after inquiry of the fabric network */;
9257296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9258296071Sdavidcs	uint8_t d_id[3] /* Destination ID, received after inquiry of the fabric network */;
9259296071Sdavidcs	uint8_t rctl /* rctl */;
9260296071Sdavidcs#endif
9261296071Sdavidcs#if defined(__BIG_ENDIAN)
9262296071Sdavidcs	uint16_t sq_xfrq_lcq_confq_size /* SQ/XFRQ/LCQ/CONFQ size */;
9263296071Sdavidcs	uint16_t tx_max_fc_pay_len /* The maximum acceptable FC payload size (Buffer-to-buffer Receive Data_Field size) supported by target, received during both FLOGI and PLOGI, minimum value should be taken */;
9264296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9265296071Sdavidcs	uint16_t tx_max_fc_pay_len /* The maximum acceptable FC payload size (Buffer-to-buffer Receive Data_Field size) supported by target, received during both FLOGI and PLOGI, minimum value should be taken */;
9266296071Sdavidcs	uint16_t sq_xfrq_lcq_confq_size /* SQ/XFRQ/LCQ/CONFQ size */;
9267296071Sdavidcs#endif
9268296071Sdavidcs	uint32_t lcq_prod /* LCQ producer value */;
9269296071Sdavidcs#if defined(__BIG_ENDIAN)
9270296071Sdavidcs	uint8_t port_id /* Port ID */;
9271296071Sdavidcs	uint8_t func_id /* Function ID */;
9272296071Sdavidcs	uint8_t seq_id /* SEQ ID counter to be used in transmitted FC header */;
9273296071Sdavidcs	struct xstorm_fcoe_context_flags tx_flags;
9274296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9275296071Sdavidcs	struct xstorm_fcoe_context_flags tx_flags;
9276296071Sdavidcs	uint8_t seq_id /* SEQ ID counter to be used in transmitted FC header */;
9277296071Sdavidcs	uint8_t func_id /* Function ID */;
9278296071Sdavidcs	uint8_t port_id /* Port ID */;
9279296071Sdavidcs#endif
9280296071Sdavidcs#if defined(__BIG_ENDIAN)
9281296071Sdavidcs	uint16_t mtu /* MTU */;
9282296071Sdavidcs	uint8_t func_mode /* Function mode */;
9283296071Sdavidcs	uint8_t vnic_id /* Vnic ID */;
9284296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9285296071Sdavidcs	uint8_t vnic_id /* Vnic ID */;
9286296071Sdavidcs	uint8_t func_mode /* Function mode */;
9287296071Sdavidcs	uint16_t mtu /* MTU */;
9288296071Sdavidcs#endif
9289296071Sdavidcs	struct regpair_t confq_curr_page_addr /* The current page of CONFQ to be processed */;
9290296071Sdavidcs	struct fcoe_cached_wqe cached_wqe[8] /* Up to 8 SQ/XFRQ WQEs read in one shot */;
9291296071Sdavidcs	struct regpair_t lcq_base_addr /* The page address which the LCQ resides in host memory */;
9292296071Sdavidcs	struct xstorm_fcoe_tce tce /* TX section task context */;
9293296071Sdavidcs	struct xstorm_fcoe_fcp_data fcp_data /* The parameters required for FCP_DATA Sequences transmission */;
9294296071Sdavidcs#if defined(__BIG_ENDIAN)
9295296071Sdavidcs	uint8_t tx_max_conc_seqs_c3 /* Maximum concurrent Sequences for Class 3 supported by traget, received during PLOGI */;
9296296071Sdavidcs	struct xstorm_fcoe_context_flags_cont tx_flags_cont;
9297296071Sdavidcs	uint8_t dcb_val /* DCB val - let us know if dcb info changes */;
9298296071Sdavidcs	uint8_t data_pb_cmd_size /* Data pb cmd size */;
9299296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9300296071Sdavidcs	uint8_t data_pb_cmd_size /* Data pb cmd size */;
9301296071Sdavidcs	uint8_t dcb_val /* DCB val - let us know if dcb info changes */;
9302296071Sdavidcs	struct xstorm_fcoe_context_flags_cont tx_flags_cont;
9303296071Sdavidcs	uint8_t tx_max_conc_seqs_c3 /* Maximum concurrent Sequences for Class 3 supported by traget, received during PLOGI */;
9304296071Sdavidcs#endif
9305296071Sdavidcs#if defined(__BIG_ENDIAN)
9306296071Sdavidcs	uint16_t fcoe_tx_stat_params_ram_addr /* stat Ram Addr */;
9307296071Sdavidcs	uint16_t fcoe_tx_fc_seq_ram_addr /* Tx FC sequence Ram Addr */;
9308296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9309296071Sdavidcs	uint16_t fcoe_tx_fc_seq_ram_addr /* Tx FC sequence Ram Addr */;
9310296071Sdavidcs	uint16_t fcoe_tx_stat_params_ram_addr /* stat Ram Addr */;
9311296071Sdavidcs#endif
9312296071Sdavidcs#if defined(__BIG_ENDIAN)
9313296071Sdavidcs	uint8_t fcp_cmd_line_credit;
9314296071Sdavidcs	uint8_t eth_hdr_size /* Ethernet header size without eth type */;
9315296071Sdavidcs	uint16_t pbf_addr /* PBF addr */;
9316296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9317296071Sdavidcs	uint16_t pbf_addr /* PBF addr */;
9318296071Sdavidcs	uint8_t eth_hdr_size /* Ethernet header size without eth type */;
9319296071Sdavidcs	uint8_t fcp_cmd_line_credit;
9320296071Sdavidcs#endif
9321296071Sdavidcs#if defined(__BIG_ENDIAN)
9322296071Sdavidcs	union fcoe_vlan_vif_field_union multi_func_val /* Outer vlan vif union */;
9323296071Sdavidcs	uint8_t page_log_size /* Page log size */;
9324296071Sdavidcs	struct xstorm_fcoe_vlan_conf orig_vlan_conf /* original vlan configuration, used when we switch from dcb enable to dcb disabled */;
9325296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9326296071Sdavidcs	struct xstorm_fcoe_vlan_conf orig_vlan_conf /* original vlan configuration, used when we switch from dcb enable to dcb disabled */;
9327296071Sdavidcs	uint8_t page_log_size /* Page log size */;
9328296071Sdavidcs	union fcoe_vlan_vif_field_union multi_func_val /* Outer vlan vif union */;
9329296071Sdavidcs#endif
9330296071Sdavidcs#if defined(__BIG_ENDIAN)
9331296071Sdavidcs	uint16_t fcp_cmd_frame_size /* FCP_CMD frame size */;
9332296071Sdavidcs	uint16_t pbf_addr_ff /* PBF addr with ff */;
9333296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9334296071Sdavidcs	uint16_t pbf_addr_ff /* PBF addr with ff */;
9335296071Sdavidcs	uint16_t fcp_cmd_frame_size /* FCP_CMD frame size */;
9336296071Sdavidcs#endif
9337296071Sdavidcs#if defined(__BIG_ENDIAN)
9338296071Sdavidcs	uint8_t vlan_num /* Vlan number */;
9339296071Sdavidcs	uint8_t cos /* Cos */;
9340296071Sdavidcs	uint8_t cache_xfrq_cons /* Cache xferq consumer */;
9341296071Sdavidcs	uint8_t cache_sq_cons /* Cache sq consumer */;
9342296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9343296071Sdavidcs	uint8_t cache_sq_cons /* Cache sq consumer */;
9344296071Sdavidcs	uint8_t cache_xfrq_cons /* Cache xferq consumer */;
9345296071Sdavidcs	uint8_t cos /* Cos */;
9346296071Sdavidcs	uint8_t vlan_num /* Vlan number */;
9347296071Sdavidcs#endif
9348296071Sdavidcs	uint32_t verify_tx_seq /* Sequence number of last transmitted sequence in order to verify target did not send FCP_RSP before the actual transmission of PBF from the SGL */;
9349296071Sdavidcs};
9350296071Sdavidcs
9351296071Sdavidcs/*
9352296071Sdavidcs * Xstorm FCoE Storm Context
9353296071Sdavidcs */
9354296071Sdavidcsstruct xstorm_fcoe_st_context
9355296071Sdavidcs{
9356296071Sdavidcs	struct xstorm_fcoe_eth_context_section eth;
9357296071Sdavidcs	struct xstorm_fcoe_context_section fcoe;
9358296071Sdavidcs};
9359296071Sdavidcs
9360296071Sdavidcs/*
9361296071Sdavidcs * Fcoe connection context
9362296071Sdavidcs */
9363296071Sdavidcsstruct fcoe_context
9364296071Sdavidcs{
9365296071Sdavidcs	struct ustorm_fcoe_st_context ustorm_st_context /* Ustorm storm context */;
9366296071Sdavidcs	struct tstorm_fcoe_st_context tstorm_st_context /* Tstorm storm context */;
9367296071Sdavidcs	struct xstorm_fcoe_ag_context xstorm_ag_context /* Xstorm aggregative context */;
9368296071Sdavidcs	struct tstorm_fcoe_ag_context tstorm_ag_context /* Tstorm aggregative context */;
9369296071Sdavidcs	struct ustorm_fcoe_ag_context ustorm_ag_context /* Ustorm aggregative context */;
9370296071Sdavidcs	struct timers_block_context timers_context /* Timers block context */;
9371296071Sdavidcs	struct xstorm_fcoe_st_context xstorm_st_context /* Xstorm storm context */;
9372296071Sdavidcs};
9373296071Sdavidcs
9374296071Sdavidcs
9375296071Sdavidcs/*
9376296071Sdavidcs * FCoE init params passed by driver to FW in FCoE init ramrod $$KEEP_ENDIANNESS$$
9377296071Sdavidcs */
9378296071Sdavidcsstruct fcoe_init_ramrod_params
9379296071Sdavidcs{
9380296071Sdavidcs	struct fcoe_kwqe_init1 init_kwqe1;
9381296071Sdavidcs	struct fcoe_kwqe_init2 init_kwqe2;
9382296071Sdavidcs	struct fcoe_kwqe_init3 init_kwqe3;
9383296071Sdavidcs	struct regpair_t eq_pbl_base /* Physical address of PBL */;
9384296071Sdavidcs	uint32_t eq_pbl_size /* PBL size */;
9385296071Sdavidcs	uint32_t reserved2;
9386296071Sdavidcs	uint16_t eq_prod /* EQ prdocuer */;
9387296071Sdavidcs	uint16_t sb_num /* Status block number */;
9388296071Sdavidcs	uint8_t sb_id /* Status block id (EQ consumer) */;
9389296071Sdavidcs	uint8_t reserved0;
9390296071Sdavidcs	uint16_t reserved1;
9391296071Sdavidcs};
9392296071Sdavidcs
9393296071Sdavidcs
9394296071Sdavidcs/*
9395296071Sdavidcs * FCoE statistics params buffer passed by driver to FW in FCoE statistics ramrod $$KEEP_ENDIANNESS$$
9396296071Sdavidcs */
9397296071Sdavidcsstruct fcoe_stat_ramrod_params
9398296071Sdavidcs{
9399296071Sdavidcs	struct fcoe_kwqe_stat stat_kwqe;
9400296071Sdavidcs};
9401296071Sdavidcs
9402296071Sdavidcs
9403296071Sdavidcs/*
9404296071Sdavidcs * CQ DB CQ producer and pending completion counter
9405296071Sdavidcs */
9406296071Sdavidcsstruct iscsi_cq_db_prod_pnd_cmpltn_cnt
9407296071Sdavidcs{
9408296071Sdavidcs#if defined(__BIG_ENDIAN)
9409296071Sdavidcs	uint16_t cntr /* CQ pending completion counter */;
9410296071Sdavidcs	uint16_t prod /* Ustorm CQ producer , updated by Ustorm */;
9411296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9412296071Sdavidcs	uint16_t prod /* Ustorm CQ producer , updated by Ustorm */;
9413296071Sdavidcs	uint16_t cntr /* CQ pending completion counter */;
9414296071Sdavidcs#endif
9415296071Sdavidcs};
9416296071Sdavidcs
9417296071Sdavidcs/*
9418296071Sdavidcs * CQ DB pending completion ITT array
9419296071Sdavidcs */
9420296071Sdavidcsstruct iscsi_cq_db_prod_pnd_cmpltn_cnt_arr
9421296071Sdavidcs{
9422296071Sdavidcs	struct iscsi_cq_db_prod_pnd_cmpltn_cnt prod_pend_comp[8] /* CQ pending completion ITT array */;
9423296071Sdavidcs};
9424296071Sdavidcs
9425296071Sdavidcs/*
9426296071Sdavidcs * CQ DB pending completion ITT array
9427296071Sdavidcs */
9428296071Sdavidcsstruct iscsi_cq_db_pnd_comp_itt_arr
9429296071Sdavidcs{
9430296071Sdavidcs	uint16_t itt[8] /* CQ pending completion ITT array */;
9431296071Sdavidcs};
9432296071Sdavidcs
9433296071Sdavidcs/*
9434296071Sdavidcs * Cstorm CQ sequence to notify array, updated by driver
9435296071Sdavidcs */
9436296071Sdavidcsstruct iscsi_cq_db_sqn_2_notify_arr
9437296071Sdavidcs{
9438296071Sdavidcs	uint16_t sqn[8] /* Cstorm CQ sequence to notify array, updated by driver */;
9439296071Sdavidcs};
9440296071Sdavidcs
9441296071Sdavidcs/*
9442296071Sdavidcs * CQ DB
9443296071Sdavidcs */
9444296071Sdavidcsstruct iscsi_cq_db
9445296071Sdavidcs{
9446296071Sdavidcs	struct iscsi_cq_db_prod_pnd_cmpltn_cnt_arr cq_u_prod_pend_comp_ctr_arr /* Ustorm CQ producer and pending completion counter array, updated by Ustorm */;
9447296071Sdavidcs	struct iscsi_cq_db_pnd_comp_itt_arr cq_c_pend_comp_itt_arr /* Cstorm CQ pending completion ITT array, updated by Cstorm */;
9448296071Sdavidcs	struct iscsi_cq_db_sqn_2_notify_arr cq_drv_sqn_2_notify_arr /* Cstorm CQ sequence to notify array, updated by driver */;
9449296071Sdavidcs	uint32_t reserved[4] /* 16 byte allignment */;
9450296071Sdavidcs};
9451296071Sdavidcs
9452296071Sdavidcs
9453296071Sdavidcs/*
9454296071Sdavidcs * iSCSI KCQ CQE parameters
9455296071Sdavidcs */
9456296071Sdavidcsunion iscsi_kcqe_params
9457296071Sdavidcs{
9458296071Sdavidcs	uint32_t reserved0[4];
9459296071Sdavidcs};
9460296071Sdavidcs
9461296071Sdavidcs/*
9462296071Sdavidcs * iSCSI KCQ CQE
9463296071Sdavidcs */
9464296071Sdavidcsstruct iscsi_kcqe
9465296071Sdavidcs{
9466296071Sdavidcs	uint32_t iscsi_conn_id /* Drivers connection ID (only 16 bits are used) */;
9467298955Spfg	uint32_t completion_status /* 0=command completed successfully, 1=command failed */;
9468296071Sdavidcs	uint32_t iscsi_conn_context_id /* Context ID of the iSCSI connection */;
9469296071Sdavidcs	union iscsi_kcqe_params params /* command-specific parameters */;
9470296071Sdavidcs#if defined(__BIG_ENDIAN)
9471296071Sdavidcs	uint8_t flags;
9472296071Sdavidcs		#define ISCSI_KCQE_RESERVED0                                                         (0x7<<0) /* BitField flags	 */
9473296071Sdavidcs		#define ISCSI_KCQE_RESERVED0_SHIFT                                                   0
9474296071Sdavidcs		#define ISCSI_KCQE_RAMROD_COMPLETION                                                 (0x1<<3) /* BitField flags	Everest only - indicates whether this KCQE is a ramrod completion */
9475296071Sdavidcs		#define ISCSI_KCQE_RAMROD_COMPLETION_SHIFT                                           3
9476296071Sdavidcs		#define ISCSI_KCQE_LAYER_CODE                                                        (0x7<<4) /* BitField flags	protocol layer (L2,L3,L4,L5,iSCSI) */
9477296071Sdavidcs		#define ISCSI_KCQE_LAYER_CODE_SHIFT                                                  4
9478296071Sdavidcs		#define ISCSI_KCQE_LINKED_WITH_NEXT                                                  (0x1<<7) /* BitField flags	Indicates whether this KCQE is linked with the next KCQE */
9479296071Sdavidcs		#define ISCSI_KCQE_LINKED_WITH_NEXT_SHIFT                                            7
9480296071Sdavidcs	uint8_t op_code /* iSCSI KCQ opcode */;
9481296071Sdavidcs	uint16_t qe_self_seq /* Self identifying sequence number */;
9482296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9483296071Sdavidcs	uint16_t qe_self_seq /* Self identifying sequence number */;
9484296071Sdavidcs	uint8_t op_code /* iSCSI KCQ opcode */;
9485296071Sdavidcs	uint8_t flags;
9486296071Sdavidcs		#define ISCSI_KCQE_RESERVED0                                                         (0x7<<0) /* BitField flags	 */
9487296071Sdavidcs		#define ISCSI_KCQE_RESERVED0_SHIFT                                                   0
9488296071Sdavidcs		#define ISCSI_KCQE_RAMROD_COMPLETION                                                 (0x1<<3) /* BitField flags	Everest only - indicates whether this KCQE is a ramrod completion */
9489296071Sdavidcs		#define ISCSI_KCQE_RAMROD_COMPLETION_SHIFT                                           3
9490296071Sdavidcs		#define ISCSI_KCQE_LAYER_CODE                                                        (0x7<<4) /* BitField flags	protocol layer (L2,L3,L4,L5,iSCSI) */
9491296071Sdavidcs		#define ISCSI_KCQE_LAYER_CODE_SHIFT                                                  4
9492296071Sdavidcs		#define ISCSI_KCQE_LINKED_WITH_NEXT                                                  (0x1<<7) /* BitField flags	Indicates whether this KCQE is linked with the next KCQE */
9493296071Sdavidcs		#define ISCSI_KCQE_LINKED_WITH_NEXT_SHIFT                                            7
9494296071Sdavidcs#endif
9495296071Sdavidcs};
9496296071Sdavidcs
9497296071Sdavidcs
9498296071Sdavidcs/*
9499296071Sdavidcs * iSCSI KWQE header
9500296071Sdavidcs */
9501296071Sdavidcsstruct iscsi_kwqe_header
9502296071Sdavidcs{
9503296071Sdavidcs#if defined(__BIG_ENDIAN)
9504296071Sdavidcs	uint8_t flags;
9505296071Sdavidcs		#define ISCSI_KWQE_HEADER_RESERVED0                                                  (0xF<<0) /* BitField flags	 */
9506296071Sdavidcs		#define ISCSI_KWQE_HEADER_RESERVED0_SHIFT                                            0
9507296071Sdavidcs		#define ISCSI_KWQE_HEADER_LAYER_CODE                                                 (0x7<<4) /* BitField flags	protocol layer (L2,L3,L4,L5,iSCSI) */
9508296071Sdavidcs		#define ISCSI_KWQE_HEADER_LAYER_CODE_SHIFT                                           4
9509296071Sdavidcs		#define ISCSI_KWQE_HEADER_RESERVED1                                                  (0x1<<7) /* BitField flags	 */
9510296071Sdavidcs		#define ISCSI_KWQE_HEADER_RESERVED1_SHIFT                                            7
9511296071Sdavidcs	uint8_t op_code /* iSCSI KWQE opcode */;
9512296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9513296071Sdavidcs	uint8_t op_code /* iSCSI KWQE opcode */;
9514296071Sdavidcs	uint8_t flags;
9515296071Sdavidcs		#define ISCSI_KWQE_HEADER_RESERVED0                                                  (0xF<<0) /* BitField flags	 */
9516296071Sdavidcs		#define ISCSI_KWQE_HEADER_RESERVED0_SHIFT                                            0
9517296071Sdavidcs		#define ISCSI_KWQE_HEADER_LAYER_CODE                                                 (0x7<<4) /* BitField flags	protocol layer (L2,L3,L4,L5,iSCSI) */
9518296071Sdavidcs		#define ISCSI_KWQE_HEADER_LAYER_CODE_SHIFT                                           4
9519296071Sdavidcs		#define ISCSI_KWQE_HEADER_RESERVED1                                                  (0x1<<7) /* BitField flags	 */
9520296071Sdavidcs		#define ISCSI_KWQE_HEADER_RESERVED1_SHIFT                                            7
9521296071Sdavidcs#endif
9522296071Sdavidcs};
9523296071Sdavidcs
9524296071Sdavidcs/*
9525296071Sdavidcs * iSCSI firmware init request 1
9526296071Sdavidcs */
9527296071Sdavidcsstruct iscsi_kwqe_init1
9528296071Sdavidcs{
9529296071Sdavidcs#if defined(__BIG_ENDIAN)
9530296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQ WQE header */;
9531296071Sdavidcs	uint8_t hsi_version /* HSI version number */;
9532296071Sdavidcs	uint8_t num_cqs /* Number of completion queues */;
9533296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9534296071Sdavidcs	uint8_t num_cqs /* Number of completion queues */;
9535296071Sdavidcs	uint8_t hsi_version /* HSI version number */;
9536296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQ WQE header */;
9537296071Sdavidcs#endif
9538296071Sdavidcs	uint32_t dummy_buffer_addr_lo /* Lower 32-bit of dummy buffer - Teton only */;
9539296071Sdavidcs	uint32_t dummy_buffer_addr_hi /* Higher 32-bit of dummy buffer - Teton only */;
9540296071Sdavidcs#if defined(__BIG_ENDIAN)
9541296071Sdavidcs	uint16_t num_ccells_per_conn /* Number of ccells per connection */;
9542296071Sdavidcs	uint16_t num_tasks_per_conn /* Number of tasks per connection */;
9543296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9544296071Sdavidcs	uint16_t num_tasks_per_conn /* Number of tasks per connection */;
9545296071Sdavidcs	uint16_t num_ccells_per_conn /* Number of ccells per connection */;
9546296071Sdavidcs#endif
9547296071Sdavidcs#if defined(__BIG_ENDIAN)
9548296071Sdavidcs	uint16_t sq_wqes_per_page /* Number of work entries in a single page of SQ */;
9549296071Sdavidcs	uint16_t sq_num_wqes /* Number of entries in the Send Queue */;
9550296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9551296071Sdavidcs	uint16_t sq_num_wqes /* Number of entries in the Send Queue */;
9552296071Sdavidcs	uint16_t sq_wqes_per_page /* Number of work entries in a single page of SQ */;
9553296071Sdavidcs#endif
9554296071Sdavidcs#if defined(__BIG_ENDIAN)
9555296071Sdavidcs	uint8_t cq_log_wqes_per_page /* Log of number of work entries in a single page of CQ */;
9556296071Sdavidcs	uint8_t flags;
9557296071Sdavidcs		#define ISCSI_KWQE_INIT1_PAGE_SIZE                                                   (0xF<<0) /* BitField flags	page size code */
9558296071Sdavidcs		#define ISCSI_KWQE_INIT1_PAGE_SIZE_SHIFT                                             0
9559296071Sdavidcs		#define ISCSI_KWQE_INIT1_DELAYED_ACK_ENABLE                                          (0x1<<4) /* BitField flags	if set, delayed ack is enabled */
9560296071Sdavidcs		#define ISCSI_KWQE_INIT1_DELAYED_ACK_ENABLE_SHIFT                                    4
9561296071Sdavidcs		#define ISCSI_KWQE_INIT1_KEEP_ALIVE_ENABLE                                           (0x1<<5) /* BitField flags	if set, keep alive is enabled */
9562296071Sdavidcs		#define ISCSI_KWQE_INIT1_KEEP_ALIVE_ENABLE_SHIFT                                     5
9563296071Sdavidcs		#define ISCSI_KWQE_INIT1_RESERVED1                                                   (0x3<<6) /* BitField flags	 */
9564296071Sdavidcs		#define ISCSI_KWQE_INIT1_RESERVED1_SHIFT                                             6
9565296071Sdavidcs	uint16_t cq_num_wqes /* Number of entries in the Completion Queue */;
9566296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9567296071Sdavidcs	uint16_t cq_num_wqes /* Number of entries in the Completion Queue */;
9568296071Sdavidcs	uint8_t flags;
9569296071Sdavidcs		#define ISCSI_KWQE_INIT1_PAGE_SIZE                                                   (0xF<<0) /* BitField flags	page size code */
9570296071Sdavidcs		#define ISCSI_KWQE_INIT1_PAGE_SIZE_SHIFT                                             0
9571296071Sdavidcs		#define ISCSI_KWQE_INIT1_DELAYED_ACK_ENABLE                                          (0x1<<4) /* BitField flags	if set, delayed ack is enabled */
9572296071Sdavidcs		#define ISCSI_KWQE_INIT1_DELAYED_ACK_ENABLE_SHIFT                                    4
9573296071Sdavidcs		#define ISCSI_KWQE_INIT1_KEEP_ALIVE_ENABLE                                           (0x1<<5) /* BitField flags	if set, keep alive is enabled */
9574296071Sdavidcs		#define ISCSI_KWQE_INIT1_KEEP_ALIVE_ENABLE_SHIFT                                     5
9575296071Sdavidcs		#define ISCSI_KWQE_INIT1_RESERVED1                                                   (0x3<<6) /* BitField flags	 */
9576296071Sdavidcs		#define ISCSI_KWQE_INIT1_RESERVED1_SHIFT                                             6
9577296071Sdavidcs	uint8_t cq_log_wqes_per_page /* Log of number of work entries in a single page of CQ */;
9578296071Sdavidcs#endif
9579296071Sdavidcs#if defined(__BIG_ENDIAN)
9580296071Sdavidcs	uint16_t cq_num_pages /* Number of pages in CQ page table */;
9581296071Sdavidcs	uint16_t sq_num_pages /* Number of pages in SQ page table */;
9582296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9583296071Sdavidcs	uint16_t sq_num_pages /* Number of pages in SQ page table */;
9584296071Sdavidcs	uint16_t cq_num_pages /* Number of pages in CQ page table */;
9585296071Sdavidcs#endif
9586296071Sdavidcs#if defined(__BIG_ENDIAN)
9587296071Sdavidcs	uint16_t rq_buffer_size /* Size of a single buffer (entry) in the RQ */;
9588296071Sdavidcs	uint16_t rq_num_wqes /* Number of entries in the Receive Queue */;
9589296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9590296071Sdavidcs	uint16_t rq_num_wqes /* Number of entries in the Receive Queue */;
9591296071Sdavidcs	uint16_t rq_buffer_size /* Size of a single buffer (entry) in the RQ */;
9592296071Sdavidcs#endif
9593296071Sdavidcs};
9594296071Sdavidcs
9595296071Sdavidcs/*
9596296071Sdavidcs * iSCSI firmware init request 2
9597296071Sdavidcs */
9598296071Sdavidcsstruct iscsi_kwqe_init2
9599296071Sdavidcs{
9600296071Sdavidcs#if defined(__BIG_ENDIAN)
9601296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQ WQE header */;
9602296071Sdavidcs	uint16_t max_cq_sqn /* CQ wraparound value */;
9603296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9604296071Sdavidcs	uint16_t max_cq_sqn /* CQ wraparound value */;
9605296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQ WQE header */;
9606296071Sdavidcs#endif
9607296071Sdavidcs	uint32_t error_bit_map[2] /* bit per error type, 0=error, 1=warning */;
9608296071Sdavidcs	uint32_t tcp_keepalive /* TCP keepalive time in seconds */;
9609296071Sdavidcs	uint32_t reserved1[4];
9610296071Sdavidcs};
9611296071Sdavidcs
9612296071Sdavidcs/*
9613296071Sdavidcs * Initial iSCSI connection offload request 1
9614296071Sdavidcs */
9615296071Sdavidcsstruct iscsi_kwqe_conn_offload1
9616296071Sdavidcs{
9617296071Sdavidcs#if defined(__BIG_ENDIAN)
9618296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQ WQE header */;
9619296071Sdavidcs	uint16_t iscsi_conn_id /* Drivers connection ID. Should be sent in KCQEs to speed-up drivers access to connection data. */;
9620296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9621296071Sdavidcs	uint16_t iscsi_conn_id /* Drivers connection ID. Should be sent in KCQEs to speed-up drivers access to connection data. */;
9622296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQ WQE header */;
9623296071Sdavidcs#endif
9624296071Sdavidcs	uint32_t sq_page_table_addr_lo /* Lower 32-bit of the SQs page table address */;
9625296071Sdavidcs	uint32_t sq_page_table_addr_hi /* Higher 32-bit of the SQs page table address */;
9626296071Sdavidcs	uint32_t cq_page_table_addr_lo /* Lower 32-bit of the CQs page table address */;
9627296071Sdavidcs	uint32_t cq_page_table_addr_hi /* Higher 32-bit of the CQs page table address */;
9628296071Sdavidcs	uint32_t reserved0[3];
9629296071Sdavidcs};
9630296071Sdavidcs
9631296071Sdavidcs/*
9632296071Sdavidcs * iSCSI Page Table Entry (PTE)
9633296071Sdavidcs */
9634296071Sdavidcsstruct iscsi_pte
9635296071Sdavidcs{
9636296071Sdavidcs	uint32_t hi /* Higher 32 bits of address */;
9637296071Sdavidcs	uint32_t lo /* Lower 32 bits of address */;
9638296071Sdavidcs};
9639296071Sdavidcs
9640296071Sdavidcs/*
9641296071Sdavidcs * Initial iSCSI connection offload request 2
9642296071Sdavidcs */
9643296071Sdavidcsstruct iscsi_kwqe_conn_offload2
9644296071Sdavidcs{
9645296071Sdavidcs#if defined(__BIG_ENDIAN)
9646296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQE header */;
9647296071Sdavidcs	uint16_t reserved0;
9648296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9649296071Sdavidcs	uint16_t reserved0;
9650296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQE header */;
9651296071Sdavidcs#endif
9652296071Sdavidcs	uint32_t rq_page_table_addr_lo /* Lower 32-bits of the RQs page table address */;
9653296071Sdavidcs	uint32_t rq_page_table_addr_hi /* Higher 32-bits of the RQs page table address */;
9654296071Sdavidcs	struct iscsi_pte sq_first_pte /* first SQ page table entry (for FW caching) */;
9655296071Sdavidcs	struct iscsi_pte cq_first_pte /* first CQ page table entry (for FW caching) */;
9656296071Sdavidcs	uint32_t num_additional_wqes /* Everest specific - number of offload3 KWQEs that will follow this KWQE */;
9657296071Sdavidcs};
9658296071Sdavidcs
9659296071Sdavidcs/*
9660296071Sdavidcs * Everest specific - Initial iSCSI connection offload request 3
9661296071Sdavidcs */
9662296071Sdavidcsstruct iscsi_kwqe_conn_offload3
9663296071Sdavidcs{
9664296071Sdavidcs#if defined(__BIG_ENDIAN)
9665296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQE header */;
9666296071Sdavidcs	uint16_t reserved0;
9667296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9668296071Sdavidcs	uint16_t reserved0;
9669296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQE header */;
9670296071Sdavidcs#endif
9671296071Sdavidcs	uint32_t reserved1;
9672296071Sdavidcs	struct iscsi_pte qp_first_pte[3] /* first page table entry of some iSCSI ring (for FW caching) */;
9673296071Sdavidcs};
9674296071Sdavidcs
9675296071Sdavidcs/*
9676296071Sdavidcs * iSCSI connection update request
9677296071Sdavidcs */
9678296071Sdavidcsstruct iscsi_kwqe_conn_update
9679296071Sdavidcs{
9680296071Sdavidcs#if defined(__BIG_ENDIAN)
9681296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQE header */;
9682296071Sdavidcs	uint16_t reserved0;
9683296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9684296071Sdavidcs	uint16_t reserved0;
9685296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQE header */;
9686296071Sdavidcs#endif
9687296071Sdavidcs#if defined(__BIG_ENDIAN)
9688296071Sdavidcs	uint8_t session_error_recovery_level /* iSCSI Error Recovery Level negotiated on this connection */;
9689296071Sdavidcs	uint8_t max_outstanding_r2ts /* Maximum number of outstanding R2ts that a target can send for a command */;
9690296071Sdavidcs	uint8_t reserved2;
9691296071Sdavidcs	uint8_t conn_flags;
9692296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_HEADER_DIGEST                                         (0x1<<0) /* BitField conn_flags	0=off, 1=on */
9693296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_HEADER_DIGEST_SHIFT                                   0
9694296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_DATA_DIGEST                                           (0x1<<1) /* BitField conn_flags	0=off, 1=on */
9695296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_DATA_DIGEST_SHIFT                                     1
9696296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_INITIAL_R2T                                           (0x1<<2) /* BitField conn_flags	0=no, 1=yes */
9697296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_INITIAL_R2T_SHIFT                                     2
9698296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_IMMEDIATE_DATA                                        (0x1<<3) /* BitField conn_flags	0=no, 1=yes */
9699296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_IMMEDIATE_DATA_SHIFT                                  3
9700296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_OOO_SUPPORT_MODE                                      (0x3<<4) /* BitField conn_flags	 (use enum tcp_tstorm_ooo) */
9701296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_OOO_SUPPORT_MODE_SHIFT                                4
9702296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_RESERVED1                                             (0x3<<6) /* BitField conn_flags	 */
9703296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_RESERVED1_SHIFT                                       6
9704296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9705296071Sdavidcs	uint8_t conn_flags;
9706296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_HEADER_DIGEST                                         (0x1<<0) /* BitField conn_flags	0=off, 1=on */
9707296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_HEADER_DIGEST_SHIFT                                   0
9708296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_DATA_DIGEST                                           (0x1<<1) /* BitField conn_flags	0=off, 1=on */
9709296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_DATA_DIGEST_SHIFT                                     1
9710296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_INITIAL_R2T                                           (0x1<<2) /* BitField conn_flags	0=no, 1=yes */
9711296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_INITIAL_R2T_SHIFT                                     2
9712296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_IMMEDIATE_DATA                                        (0x1<<3) /* BitField conn_flags	0=no, 1=yes */
9713296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_IMMEDIATE_DATA_SHIFT                                  3
9714296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_OOO_SUPPORT_MODE                                      (0x3<<4) /* BitField conn_flags	 (use enum tcp_tstorm_ooo) */
9715296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_OOO_SUPPORT_MODE_SHIFT                                4
9716296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_RESERVED1                                             (0x3<<6) /* BitField conn_flags	 */
9717296071Sdavidcs		#define ISCSI_KWQE_CONN_UPDATE_RESERVED1_SHIFT                                       6
9718296071Sdavidcs	uint8_t reserved2;
9719296071Sdavidcs	uint8_t max_outstanding_r2ts /* Maximum number of outstanding R2ts that a target can send for a command */;
9720296071Sdavidcs	uint8_t session_error_recovery_level /* iSCSI Error Recovery Level negotiated on this connection */;
9721296071Sdavidcs#endif
9722296071Sdavidcs	uint32_t context_id /* Context ID of the iSCSI connection */;
9723296071Sdavidcs	uint32_t max_send_pdu_length /* Maximum length of a PDU that the target can receive */;
9724296071Sdavidcs	uint32_t max_recv_pdu_length /* Maximum length of a PDU that the Initiator can receive */;
9725296071Sdavidcs	uint32_t first_burst_length /* Maximum length of the immediate and unsolicited data that Initiator can send */;
9726296071Sdavidcs	uint32_t max_burst_length /* Maximum length of the data that Initiator and target can send in one burst */;
9727296071Sdavidcs	uint32_t exp_stat_sn /* Expected Status Serial Number */;
9728296071Sdavidcs};
9729296071Sdavidcs
9730296071Sdavidcs/*
9731296071Sdavidcs * iSCSI destroy connection request
9732296071Sdavidcs */
9733296071Sdavidcsstruct iscsi_kwqe_conn_destroy
9734296071Sdavidcs{
9735296071Sdavidcs#if defined(__BIG_ENDIAN)
9736296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQ WQE header */;
9737296071Sdavidcs	uint16_t iscsi_conn_id /* Drivers connection ID. Should be sent in KCQEs to speed-up drivers access to connection data. */;
9738296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9739296071Sdavidcs	uint16_t iscsi_conn_id /* Drivers connection ID. Should be sent in KCQEs to speed-up drivers access to connection data. */;
9740296071Sdavidcs	struct iscsi_kwqe_header hdr /* KWQ WQE header */;
9741296071Sdavidcs#endif
9742296071Sdavidcs	uint32_t context_id /* Context ID of the iSCSI connection */;
9743296071Sdavidcs	uint32_t reserved1[6];
9744296071Sdavidcs};
9745296071Sdavidcs
9746296071Sdavidcs/*
9747296071Sdavidcs * iSCSI KWQ WQE
9748296071Sdavidcs */
9749296071Sdavidcsunion iscsi_kwqe
9750296071Sdavidcs{
9751296071Sdavidcs	struct iscsi_kwqe_init1 init1;
9752296071Sdavidcs	struct iscsi_kwqe_init2 init2;
9753296071Sdavidcs	struct iscsi_kwqe_conn_offload1 conn_offload1;
9754296071Sdavidcs	struct iscsi_kwqe_conn_offload2 conn_offload2;
9755296071Sdavidcs	struct iscsi_kwqe_conn_offload3 conn_offload3;
9756296071Sdavidcs	struct iscsi_kwqe_conn_update conn_update;
9757296071Sdavidcs	struct iscsi_kwqe_conn_destroy conn_destroy;
9758296071Sdavidcs};
9759296071Sdavidcs
9760296071Sdavidcs
9761296071Sdavidcsstruct iscsi_rq_db
9762296071Sdavidcs{
9763296071Sdavidcs#if defined(__BIG_ENDIAN)
9764296071Sdavidcs	uint16_t reserved1;
9765296071Sdavidcs	uint16_t rq_prod;
9766296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9767296071Sdavidcs	uint16_t rq_prod;
9768296071Sdavidcs	uint16_t reserved1;
9769296071Sdavidcs#endif
9770296071Sdavidcs	uint32_t __fw_hdr[15] /* Used by FW for partial header placement */;
9771296071Sdavidcs};
9772296071Sdavidcs
9773296071Sdavidcs
9774296071Sdavidcsstruct iscsi_sq_db
9775296071Sdavidcs{
9776296071Sdavidcs#if defined(__BIG_ENDIAN)
9777296071Sdavidcs	uint16_t reserved0 /* Pad structure size to 16 bytes */;
9778296071Sdavidcs	uint16_t sq_prod;
9779296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9780296071Sdavidcs	uint16_t sq_prod;
9781296071Sdavidcs	uint16_t reserved0 /* Pad structure size to 16 bytes */;
9782296071Sdavidcs#endif
9783296071Sdavidcs	uint32_t reserved1[3] /* Pad structure size to 16 bytes */;
9784296071Sdavidcs};
9785296071Sdavidcs
9786296071Sdavidcs
9787296071Sdavidcs/*
9788296071Sdavidcs * Tstorm Tcp flags
9789296071Sdavidcs */
9790296071Sdavidcsstruct tstorm_l5cm_tcp_flags
9791296071Sdavidcs{
9792296071Sdavidcs	uint16_t flags;
9793296071Sdavidcs		#define TSTORM_L5CM_TCP_FLAGS_VLAN_ID                                                (0xFFF<<0) /* BitField flags	 */
9794296071Sdavidcs		#define TSTORM_L5CM_TCP_FLAGS_VLAN_ID_SHIFT                                          0
9795296071Sdavidcs		#define TSTORM_L5CM_TCP_FLAGS_DELAYED_ACK_EN                                         (0x1<<12) /* BitField flags	 */
9796296071Sdavidcs		#define TSTORM_L5CM_TCP_FLAGS_DELAYED_ACK_EN_SHIFT                                   12
9797296071Sdavidcs		#define TSTORM_L5CM_TCP_FLAGS_TS_ENABLED                                             (0x1<<13) /* BitField flags	 */
9798296071Sdavidcs		#define TSTORM_L5CM_TCP_FLAGS_TS_ENABLED_SHIFT                                       13
9799296071Sdavidcs		#define TSTORM_L5CM_TCP_FLAGS_RSRV1                                                  (0x3<<14) /* BitField flags	 */
9800296071Sdavidcs		#define TSTORM_L5CM_TCP_FLAGS_RSRV1_SHIFT                                            14
9801296071Sdavidcs};
9802296071Sdavidcs
9803296071Sdavidcs
9804296071Sdavidcs/*
9805296071Sdavidcs * Cstorm iSCSI Storm Context
9806296071Sdavidcs */
9807296071Sdavidcsstruct cstorm_iscsi_st_context
9808296071Sdavidcs{
9809296071Sdavidcs	struct iscsi_cq_db_prod_pnd_cmpltn_cnt_arr cq_c_prod_pend_comp_ctr_arr /* Cstorm CQ producer and CQ pending completion array, updated by Cstorm */;
9810296071Sdavidcs	struct iscsi_cq_db_sqn_2_notify_arr cq_c_prod_sqn_arr /* Cstorm CQ producer sequence, updated by Cstorm */;
9811296071Sdavidcs	struct iscsi_cq_db_sqn_2_notify_arr cq_c_sqn_2_notify_arr /* Event Coalescing CQ sequence to notify driver, copied by Cstorm from CQ DB that is updated by Driver */;
9812296071Sdavidcs	struct regpair_t hq_pbl_base /* HQ PBL base */;
9813296071Sdavidcs	struct regpair_t hq_curr_pbe /* HQ current PBE */;
9814296071Sdavidcs	struct regpair_t task_pbl_base /* Task Context Entry PBL base */;
9815296071Sdavidcs	struct regpair_t cq_db_base /* pointer to CQ DB array. each CQ DB entry consists of CQ PBL, arm bit and idx to notify */;
9816296071Sdavidcs#if defined(__BIG_ENDIAN)
9817296071Sdavidcs	uint16_t hq_bd_itt /* copied from HQ BD */;
9818296071Sdavidcs	uint16_t iscsi_conn_id;
9819296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9820296071Sdavidcs	uint16_t iscsi_conn_id;
9821296071Sdavidcs	uint16_t hq_bd_itt /* copied from HQ BD */;
9822296071Sdavidcs#endif
9823296071Sdavidcs	uint32_t hq_bd_data_segment_len /* copied from HQ BD */;
9824296071Sdavidcs	uint32_t hq_bd_buffer_offset /* copied from HQ BD */;
9825296071Sdavidcs#if defined(__BIG_ENDIAN)
9826296071Sdavidcs	uint8_t rsrv;
9827296071Sdavidcs	uint8_t cq_proc_en_bit_map /* CQ processing enable bit map, 1 bit per CQ */;
9828296071Sdavidcs	uint8_t cq_pend_comp_itt_valid_bit_map /* CQ pending completion ITT valid bit map, 1 bit per CQ */;
9829296071Sdavidcs	uint8_t hq_bd_opcode /* copied from HQ BD */;
9830296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9831296071Sdavidcs	uint8_t hq_bd_opcode /* copied from HQ BD */;
9832296071Sdavidcs	uint8_t cq_pend_comp_itt_valid_bit_map /* CQ pending completion ITT valid bit map, 1 bit per CQ */;
9833296071Sdavidcs	uint8_t cq_proc_en_bit_map /* CQ processing enable bit map, 1 bit per CQ */;
9834296071Sdavidcs	uint8_t rsrv;
9835296071Sdavidcs#endif
9836296071Sdavidcs	uint32_t hq_tcp_seq /* TCP sequence of next BD to release */;
9837296071Sdavidcs#if defined(__BIG_ENDIAN)
9838296071Sdavidcs	uint16_t flags;
9839296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN                                       (0x1<<0) /* BitField flags	 */
9840296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN_SHIFT                                 0
9841296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN                                        (0x1<<1) /* BitField flags	 */
9842296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN_SHIFT                                  1
9843296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID                                     (0x1<<2) /* BitField flags	copied from HQ BD */
9844296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID_SHIFT                               2
9845296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG                                  (0x1<<3) /* BitField flags	copied from HQ BD */
9846296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG_SHIFT                            3
9847296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK                                     (0x1<<4) /* BitField flags	calculated using HQ BD opcode and write flag */
9848296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK_SHIFT                               4
9849296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV                                      (0x7FF<<5) /* BitField flags	 */
9850296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV_SHIFT                                5
9851296071Sdavidcs	uint16_t hq_cons /* HQ consumer */;
9852296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9853296071Sdavidcs	uint16_t hq_cons /* HQ consumer */;
9854296071Sdavidcs	uint16_t flags;
9855296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN                                       (0x1<<0) /* BitField flags	 */
9856296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_DATA_DIGEST_EN_SHIFT                                 0
9857296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN                                        (0x1<<1) /* BitField flags	 */
9858296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HDR_DIGEST_EN_SHIFT                                  1
9859296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID                                     (0x1<<2) /* BitField flags	copied from HQ BD */
9860296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_CTXT_VALID_SHIFT                               2
9861296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG                                  (0x1<<3) /* BitField flags	copied from HQ BD */
9862296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_LCL_CMPLN_FLG_SHIFT                            3
9863296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK                                     (0x1<<4) /* BitField flags	calculated using HQ BD opcode and write flag */
9864296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_HQ_BD_WRITE_TASK_SHIFT                               4
9865296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV                                      (0x7FF<<5) /* BitField flags	 */
9866296071Sdavidcs		#define CSTORM_ISCSI_ST_CONTEXT_CTRL_FLAGS_RSRV_SHIFT                                5
9867296071Sdavidcs#endif
9868296071Sdavidcs	struct regpair_t rsrv1;
9869296071Sdavidcs};
9870296071Sdavidcs
9871296071Sdavidcs
9872296071Sdavidcs/*
9873296071Sdavidcs * SCSI read/write SQ WQE
9874296071Sdavidcs */
9875296071Sdavidcsstruct iscsi_cmd_pdu_hdr_little_endian
9876296071Sdavidcs{
9877296071Sdavidcs#if defined(__BIG_ENDIAN)
9878296071Sdavidcs	uint8_t opcode;
9879296071Sdavidcs	uint8_t op_attr;
9880296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES                                   (0x7<<0) /* BitField op_attr	Attributes of the SCSI command. To be sent with the outgoing command PDU. */
9881296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES_SHIFT                             0
9882296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1                                        (0x3<<3) /* BitField op_attr	 */
9883296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT                                  3
9884296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG                                   (0x1<<5) /* BitField op_attr	Write bit. Initiator is expected to send the data to the target */
9885296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG_SHIFT                             5
9886296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG                                    (0x1<<6) /* BitField op_attr	Read bit. Data from target is expected */
9887296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG_SHIFT                              6
9888296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG                                   (0x1<<7) /* BitField op_attr	Final bit. Firmware can change this bit based on the command before putting it into the outgoing PDU. */
9889296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT                             7
9890296071Sdavidcs	uint16_t rsrv0;
9891296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9892296071Sdavidcs	uint16_t rsrv0;
9893296071Sdavidcs	uint8_t op_attr;
9894296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES                                   (0x7<<0) /* BitField op_attr	Attributes of the SCSI command. To be sent with the outgoing command PDU. */
9895296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_ATTRIBUTES_SHIFT                             0
9896296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1                                        (0x3<<3) /* BitField op_attr	 */
9897296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT                                  3
9898296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG                                   (0x1<<5) /* BitField op_attr	Write bit. Initiator is expected to send the data to the target */
9899296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_WRITE_FLAG_SHIFT                             5
9900296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG                                    (0x1<<6) /* BitField op_attr	Read bit. Data from target is expected */
9901296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_READ_FLAG_SHIFT                              6
9902296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG                                   (0x1<<7) /* BitField op_attr	Final bit. Firmware can change this bit based on the command before putting it into the outgoing PDU. */
9903296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT                             7
9904296071Sdavidcs	uint8_t opcode;
9905296071Sdavidcs#endif
9906296071Sdavidcs	uint32_t data_fields;
9907296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH                          (0xFFFFFF<<0) /* BitField data_fields	 */
9908296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT                    0
9909296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH                             (0xFF<<24) /* BitField data_fields	 */
9910296071Sdavidcs		#define ISCSI_CMD_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT                       24
9911296071Sdavidcs	struct regpair_t lun;
9912296071Sdavidcs	uint32_t itt;
9913296071Sdavidcs	uint32_t expected_data_transfer_length;
9914296071Sdavidcs	uint32_t cmd_sn;
9915296071Sdavidcs	uint32_t exp_stat_sn;
9916296071Sdavidcs	uint32_t scsi_command_block[4];
9917296071Sdavidcs};
9918296071Sdavidcs
9919296071Sdavidcs
9920296071Sdavidcs/*
9921296071Sdavidcs * Buffer per connection, used in Tstorm
9922296071Sdavidcs */
9923296071Sdavidcsstruct iscsi_conn_buf
9924296071Sdavidcs{
9925296071Sdavidcs	struct regpair_t reserved[8];
9926296071Sdavidcs};
9927296071Sdavidcs
9928296071Sdavidcs
9929296071Sdavidcs/*
9930296071Sdavidcs * iSCSI context region, used only in iSCSI
9931296071Sdavidcs */
9932296071Sdavidcsstruct ustorm_iscsi_rq_db
9933296071Sdavidcs{
9934296071Sdavidcs	struct regpair_t pbl_base /* Pointer to the rq page base list. */;
9935296071Sdavidcs	struct regpair_t curr_pbe /* Pointer to the current rq page base. */;
9936296071Sdavidcs};
9937296071Sdavidcs
9938296071Sdavidcs/*
9939296071Sdavidcs * iSCSI context region, used only in iSCSI
9940296071Sdavidcs */
9941296071Sdavidcsstruct ustorm_iscsi_r2tq_db
9942296071Sdavidcs{
9943296071Sdavidcs	struct regpair_t pbl_base /* Pointer to the r2tq page base list. */;
9944296071Sdavidcs	struct regpair_t curr_pbe /* Pointer to the current r2tq page base. */;
9945296071Sdavidcs};
9946296071Sdavidcs
9947296071Sdavidcs/*
9948296071Sdavidcs * iSCSI context region, used only in iSCSI
9949296071Sdavidcs */
9950296071Sdavidcsstruct ustorm_iscsi_cq_db
9951296071Sdavidcs{
9952296071Sdavidcs#if defined(__BIG_ENDIAN)
9953296071Sdavidcs	uint16_t cq_sn /* CQ serial number */;
9954296071Sdavidcs	uint16_t prod /* CQ producer */;
9955296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9956296071Sdavidcs	uint16_t prod /* CQ producer */;
9957296071Sdavidcs	uint16_t cq_sn /* CQ serial number */;
9958296071Sdavidcs#endif
9959296071Sdavidcs	struct regpair_t curr_pbe /* Pointer to the current cq page base. */;
9960296071Sdavidcs};
9961296071Sdavidcs
9962296071Sdavidcs/*
9963296071Sdavidcs * iSCSI context region, used only in iSCSI
9964296071Sdavidcs */
9965296071Sdavidcsstruct rings_db
9966296071Sdavidcs{
9967296071Sdavidcs	struct ustorm_iscsi_rq_db rq /* RQ db. */;
9968296071Sdavidcs	struct ustorm_iscsi_r2tq_db r2tq /* R2TQ db. */;
9969296071Sdavidcs	struct ustorm_iscsi_cq_db cq[8] /* CQ db. */;
9970296071Sdavidcs#if defined(__BIG_ENDIAN)
9971296071Sdavidcs	uint16_t rq_prod /* RQ prod */;
9972296071Sdavidcs	uint16_t r2tq_prod /* R2TQ producer. */;
9973296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9974296071Sdavidcs	uint16_t r2tq_prod /* R2TQ producer. */;
9975296071Sdavidcs	uint16_t rq_prod /* RQ prod */;
9976296071Sdavidcs#endif
9977296071Sdavidcs	struct regpair_t cq_pbl_base /* Pointer to the cq page base list. */;
9978296071Sdavidcs};
9979296071Sdavidcs
9980296071Sdavidcs/*
9981296071Sdavidcs * iSCSI context region, used only in iSCSI
9982296071Sdavidcs */
9983296071Sdavidcsstruct ustorm_iscsi_placement_db
9984296071Sdavidcs{
9985296071Sdavidcs	uint32_t sgl_base_lo /* SGL base address lo */;
9986296071Sdavidcs	uint32_t sgl_base_hi /* SGL base address hi */;
9987296071Sdavidcs	uint32_t local_sge_0_address_hi /* SGE address hi */;
9988296071Sdavidcs	uint32_t local_sge_0_address_lo /* SGE address lo */;
9989296071Sdavidcs#if defined(__BIG_ENDIAN)
9990296071Sdavidcs	uint16_t curr_sge_offset /* Current offset in the SGE */;
9991296071Sdavidcs	uint16_t local_sge_0_size /* SGE size */;
9992296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
9993296071Sdavidcs	uint16_t local_sge_0_size /* SGE size */;
9994296071Sdavidcs	uint16_t curr_sge_offset /* Current offset in the SGE */;
9995296071Sdavidcs#endif
9996296071Sdavidcs	uint32_t local_sge_1_address_hi /* SGE address hi */;
9997296071Sdavidcs	uint32_t local_sge_1_address_lo /* SGE address lo */;
9998296071Sdavidcs#if defined(__BIG_ENDIAN)
9999296071Sdavidcs	uint8_t exp_padding_2b /* Number of padding bytes not yet processed */;
10000296071Sdavidcs	uint8_t nal_len_3b /* Non 4 byte aligned bytes in the previous iteration */;
10001296071Sdavidcs	uint16_t local_sge_1_size /* SGE size */;
10002296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10003296071Sdavidcs	uint16_t local_sge_1_size /* SGE size */;
10004296071Sdavidcs	uint8_t nal_len_3b /* Non 4 byte aligned bytes in the previous iteration */;
10005296071Sdavidcs	uint8_t exp_padding_2b /* Number of padding bytes not yet processed */;
10006296071Sdavidcs#endif
10007296071Sdavidcs#if defined(__BIG_ENDIAN)
10008296071Sdavidcs	uint8_t sgl_size /* Number of SGEs remaining till end of SGL */;
10009296071Sdavidcs	uint8_t local_sge_index_2b /* Index to the local SGE currently used */;
10010296071Sdavidcs	uint16_t reserved7;
10011296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10012296071Sdavidcs	uint16_t reserved7;
10013296071Sdavidcs	uint8_t local_sge_index_2b /* Index to the local SGE currently used */;
10014296071Sdavidcs	uint8_t sgl_size /* Number of SGEs remaining till end of SGL */;
10015296071Sdavidcs#endif
10016296071Sdavidcs	uint32_t rem_pdu /* Number of bytes remaining in PDU */;
10017296071Sdavidcs	uint32_t place_db_bitfield_1;
10018296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_REM_PDU_PAYLOAD                                    (0xFFFFFF<<0) /* BitField place_db_bitfield_1place_db_bitfield_1	Number of bytes remaining in PDU payload */
10019296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_REM_PDU_PAYLOAD_SHIFT                              0
10020296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_CQ_ID                                              (0xFF<<24) /* BitField place_db_bitfield_1place_db_bitfield_1	Temp task context - determines the CQ index for CQE placement */
10021296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_CQ_ID_SHIFT                                        24
10022296071Sdavidcs	uint32_t place_db_bitfield_2;
10023296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_BYTES_2_TRUNCATE                                   (0xFFFFFF<<0) /* BitField place_db_bitfield_2place_db_bitfield_2	Bytes to truncate from the payload. */
10024296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_BYTES_2_TRUNCATE_SHIFT                             0
10025296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_HOST_SGE_INDEX                                     (0xFF<<24) /* BitField place_db_bitfield_2place_db_bitfield_2	Sge index on host */
10026296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_HOST_SGE_INDEX_SHIFT                               24
10027296071Sdavidcs	uint32_t nal;
10028296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_REM_SGE_SIZE                                       (0xFFFFFF<<0) /* BitField nalNon aligned db	Number of bytes remaining in local SGEs */
10029296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_REM_SGE_SIZE_SHIFT                                 0
10030296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_EXP_DIGEST_3B                                      (0xFF<<24) /* BitField nalNon aligned db	Number of digest bytes not yet processed */
10031296071Sdavidcs		#define USTORM_ISCSI_PLACEMENT_DB_EXP_DIGEST_3B_SHIFT                                24
10032296071Sdavidcs};
10033296071Sdavidcs
10034296071Sdavidcs/*
10035296071Sdavidcs * Ustorm iSCSI Storm Context
10036296071Sdavidcs */
10037296071Sdavidcsstruct ustorm_iscsi_st_context
10038296071Sdavidcs{
10039296071Sdavidcs	uint32_t exp_stat_sn /* Expected status sequence number, incremented with each response/middle path/unsolicited received. */;
10040296071Sdavidcs	uint32_t exp_data_sn /* Expected Data sequence number, incremented with each data in */;
10041296071Sdavidcs	struct rings_db ring /* rq, r2tq ,cq */;
10042296071Sdavidcs	struct regpair_t task_pbl_base /* Task PBL base will be read from RAM to context */;
10043296071Sdavidcs	struct regpair_t tce_phy_addr /* Pointer to the task context physical address */;
10044296071Sdavidcs	struct ustorm_iscsi_placement_db place_db;
10045296071Sdavidcs	uint32_t reserved8 /* reserved */;
10046296071Sdavidcs	uint32_t rem_rcv_len /* Temp task context - Remaining bytes to end of task */;
10047296071Sdavidcs#if defined(__BIG_ENDIAN)
10048296071Sdavidcs	uint16_t hdr_itt /* field copied from PDU header */;
10049296071Sdavidcs	uint16_t iscsi_conn_id;
10050296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10051296071Sdavidcs	uint16_t iscsi_conn_id;
10052296071Sdavidcs	uint16_t hdr_itt /* field copied from PDU header */;
10053296071Sdavidcs#endif
10054296071Sdavidcs	uint32_t nal_bytes /* nal bytes read from BRB */;
10055296071Sdavidcs#if defined(__BIG_ENDIAN)
10056296071Sdavidcs	uint8_t hdr_second_byte_union /* field copied from PDU header */;
10057296071Sdavidcs	uint8_t bitfield_0;
10058296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU                                         (0x1<<0) /* BitField bitfield_0bitfield_0	marks that processing of payload has started */
10059296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU_SHIFT                                   0
10060296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BFENCECQE                                            (0x1<<1) /* BitField bitfield_0bitfield_0	marks that fence is need on the next CQE */
10061296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BFENCECQE_SHIFT                                      1
10062296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BRESETCRC                                            (0x1<<2) /* BitField bitfield_0bitfield_0	marks that a RESET should be sent to CRC machine. Used in NAL condition in the beginning of a PDU. */
10063296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BRESETCRC_SHIFT                                      2
10064296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_RESERVED1                                            (0x1F<<3) /* BitField bitfield_0bitfield_0	reserved */
10065296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_RESERVED1_SHIFT                                      3
10066296071Sdavidcs	uint8_t task_pdu_cache_index;
10067296071Sdavidcs	uint8_t task_pbe_cache_index;
10068296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10069296071Sdavidcs	uint8_t task_pbe_cache_index;
10070296071Sdavidcs	uint8_t task_pdu_cache_index;
10071296071Sdavidcs	uint8_t bitfield_0;
10072296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU                                         (0x1<<0) /* BitField bitfield_0bitfield_0	marks that processing of payload has started */
10073296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BMIDDLEOFPDU_SHIFT                                   0
10074296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BFENCECQE                                            (0x1<<1) /* BitField bitfield_0bitfield_0	marks that fence is need on the next CQE */
10075296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BFENCECQE_SHIFT                                      1
10076296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BRESETCRC                                            (0x1<<2) /* BitField bitfield_0bitfield_0	marks that a RESET should be sent to CRC machine. Used in NAL condition in the beginning of a PDU. */
10077296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_BRESETCRC_SHIFT                                      2
10078296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_RESERVED1                                            (0x1F<<3) /* BitField bitfield_0bitfield_0	reserved */
10079296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_RESERVED1_SHIFT                                      3
10080296071Sdavidcs	uint8_t hdr_second_byte_union /* field copied from PDU header */;
10081296071Sdavidcs#endif
10082296071Sdavidcs#if defined(__BIG_ENDIAN)
10083296071Sdavidcs	uint16_t reserved3 /* reserved */;
10084296071Sdavidcs	uint8_t reserved2 /* reserved */;
10085296071Sdavidcs	uint8_t acDecrement /* Manage the AC decrement that should be done by USDM */;
10086296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10087296071Sdavidcs	uint8_t acDecrement /* Manage the AC decrement that should be done by USDM */;
10088296071Sdavidcs	uint8_t reserved2 /* reserved */;
10089296071Sdavidcs	uint16_t reserved3 /* reserved */;
10090296071Sdavidcs#endif
10091296071Sdavidcs	uint32_t task_stat /* counts dataIn for read and holds data outs, r2t for write */;
10092296071Sdavidcs#if defined(__BIG_ENDIAN)
10093296071Sdavidcs	uint8_t hdr_opcode /* field copied from PDU header */;
10094296071Sdavidcs	uint8_t num_cqs /* Number of CQs supported by this connection */;
10095296071Sdavidcs	uint16_t reserved5 /* reserved */;
10096296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10097296071Sdavidcs	uint16_t reserved5 /* reserved */;
10098296071Sdavidcs	uint8_t num_cqs /* Number of CQs supported by this connection */;
10099296071Sdavidcs	uint8_t hdr_opcode /* field copied from PDU header */;
10100296071Sdavidcs#endif
10101296071Sdavidcs	uint32_t negotiated_rx;
10102296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_MAX_RECV_PDU_LENGTH                                  (0xFFFFFF<<0) /* BitField negotiated_rx	 */
10103296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_MAX_RECV_PDU_LENGTH_SHIFT                            0
10104296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_MAX_OUTSTANDING_R2TS                                 (0xFF<<24) /* BitField negotiated_rx	 */
10105296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_MAX_OUTSTANDING_R2TS_SHIFT                           24
10106296071Sdavidcs	uint32_t negotiated_rx_and_flags;
10107296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_MAX_BURST_LENGTH                                     (0xFFFFFF<<0) /* BitField negotiated_rx_and_flags	Negotiated maximum length of sequence */
10108296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_MAX_BURST_LENGTH_SHIFT                               0
10109296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_CQE_POSTED_OR_HEADER_CACHED                        (0x1<<24) /* BitField negotiated_rx_and_flags	Marks that unvalid CQE was already posted or PDU header was cachaed in RAM */
10110296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_CQE_POSTED_OR_HEADER_CACHED_SHIFT                  24
10111296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_HDR_DIGEST_EN                                      (0x1<<25) /* BitField negotiated_rx_and_flags	Header digest support enable */
10112296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_HDR_DIGEST_EN_SHIFT                                25
10113296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_DATA_DIGEST_EN                                     (0x1<<26) /* BitField negotiated_rx_and_flags	Data digest support enable */
10114296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_DATA_DIGEST_EN_SHIFT                               26
10115296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_PROTOCOL_ERROR                                     (0x1<<27) /* BitField negotiated_rx_and_flags	 */
10116296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_PROTOCOL_ERROR_SHIFT                               27
10117296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_TASK_VALID                                         (0x1<<28) /* BitField negotiated_rx_and_flags	temp task context */
10118296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_TASK_VALID_SHIFT                                   28
10119296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_TASK_TYPE                                            (0x3<<29) /* BitField negotiated_rx_and_flags	Task type: 0 = slow-path (non-RW) 1 = read 2 = write */
10120296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_TASK_TYPE_SHIFT                                      29
10121296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_ALL_DATA_ACKED                                     (0x1<<31) /* BitField negotiated_rx_and_flags	Set if all data is acked */
10122296071Sdavidcs		#define USTORM_ISCSI_ST_CONTEXT_B_ALL_DATA_ACKED_SHIFT                               31
10123296071Sdavidcs};
10124296071Sdavidcs
10125296071Sdavidcs/*
10126296071Sdavidcs * TCP context region, shared in TOE, RDMA and ISCSI
10127296071Sdavidcs */
10128296071Sdavidcsstruct tstorm_tcp_st_context_section
10129296071Sdavidcs{
10130296071Sdavidcs	uint32_t flags1;
10131296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_SRTT                                       (0xFFFFFF<<0) /* BitField flags1various state flags	20b only, Smoothed Rount Trip Time */
10132296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_SRTT_SHIFT                                 0
10133296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_PAWS_INVALID                                   (0x1<<24) /* BitField flags1various state flags	PAWS asserted as invalid in KA flow */
10134296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_PAWS_INVALID_SHIFT                             24
10135296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_TIMESTAMP_EXISTS                               (0x1<<25) /* BitField flags1various state flags	Timestamps supported on this connection */
10136296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_TIMESTAMP_EXISTS_SHIFT                         25
10137296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_RESERVED0                                      (0x1<<26) /* BitField flags1various state flags	 */
10138296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_RESERVED0_SHIFT                                26
10139296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_STOP_RX_PAYLOAD                                (0x1<<27) /* BitField flags1various state flags	stop receiving rx payload */
10140296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_STOP_RX_PAYLOAD_SHIFT                          27
10141296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_KA_ENABLED                                     (0x1<<28) /* BitField flags1various state flags	Keep Alive enabled */
10142296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_KA_ENABLED_SHIFT                               28
10143296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_FIRST_RTO_ESTIMATE                             (0x1<<29) /* BitField flags1various state flags	First Retransmition Timout Estimation */
10144296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_FIRST_RTO_ESTIMATE_SHIFT                       29
10145296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_MAX_SEG_RETRANSMIT_EN                          (0x1<<30) /* BitField flags1various state flags	per connection flag, signals whether to check if rt count exceeds max_seg_retransmit */
10146296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_MAX_SEG_RETRANSMIT_EN_SHIFT                    30
10147296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_LAST_ISLE_HAS_FIN                              (0x1<<31) /* BitField flags1various state flags	last isle ends with FIN. FIN is counted as 1 byte for isle end sequence */
10148296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_LAST_ISLE_HAS_FIN_SHIFT                        31
10149296071Sdavidcs	uint32_t flags2;
10150296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_VARIATION                                  (0xFFFFFF<<0) /* BitField flags2various state flags	20b only, Round Trip Time variation */
10151296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_RTT_VARIATION_SHIFT                            0
10152296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_DA_EN                                          (0x1<<24) /* BitField flags2various state flags	 */
10153296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_DA_EN_SHIFT                                    24
10154296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_DA_COUNTER_EN                                  (0x1<<25) /* BitField flags2various state flags	per GOS flags, but duplicated for each context */
10155296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_DA_COUNTER_EN_SHIFT                            25
10156296071Sdavidcs		#define __TSTORM_TCP_ST_CONTEXT_SECTION_KA_PROBE_SENT                                (0x1<<26) /* BitField flags2various state flags	keep alive packet was sent */
10157296071Sdavidcs		#define __TSTORM_TCP_ST_CONTEXT_SECTION_KA_PROBE_SENT_SHIFT                          26
10158296071Sdavidcs		#define __TSTORM_TCP_ST_CONTEXT_SECTION_PERSIST_PROBE_SENT                           (0x1<<27) /* BitField flags2various state flags	persist packet was sent */
10159296071Sdavidcs		#define __TSTORM_TCP_ST_CONTEXT_SECTION_PERSIST_PROBE_SENT_SHIFT                     27
10160296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L2_STATSTICS                            (0x1<<28) /* BitField flags2various state flags	determines wheather or not to update l2 statistics */
10161296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L2_STATSTICS_SHIFT                      28
10162296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L4_STATSTICS                            (0x1<<29) /* BitField flags2various state flags	determines wheather or not to update l4 statistics */
10163296071Sdavidcs		#define TSTORM_TCP_ST_CONTEXT_SECTION_UPDATE_L4_STATSTICS_SHIFT                      29
10164296071Sdavidcs		#define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_RST_ATTACK                         (0x1<<30) /* BitField flags2various state flags	possible blind-in-window RST attack detected */
10165296071Sdavidcs		#define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_RST_ATTACK_SHIFT                   30
10166296071Sdavidcs		#define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_SYN_ATTACK                         (0x1<<31) /* BitField flags2various state flags	possible blind-in-window SYN attack detected */
10167296071Sdavidcs		#define __TSTORM_TCP_ST_CONTEXT_SECTION_IN_WINDOW_SYN_ATTACK_SHIFT                   31
10168296071Sdavidcs#if defined(__BIG_ENDIAN)
10169296071Sdavidcs	uint16_t mss;
10170296071Sdavidcs	uint8_t tcp_sm_state /* 3b only, Tcp state machine state */;
10171296071Sdavidcs	uint8_t rto_exp /* 3b only, Exponential Backoff index */;
10172296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10173296071Sdavidcs	uint8_t rto_exp /* 3b only, Exponential Backoff index */;
10174296071Sdavidcs	uint8_t tcp_sm_state /* 3b only, Tcp state machine state */;
10175296071Sdavidcs	uint16_t mss;
10176296071Sdavidcs#endif
10177296071Sdavidcs	uint32_t rcv_nxt /* Receive sequence: next expected */;
10178296071Sdavidcs	uint32_t timestamp_recent /* last timestamp from segTS */;
10179296071Sdavidcs	uint32_t timestamp_recent_time /* time at which timestamp_recent has been set */;
10180296071Sdavidcs	uint32_t cwnd /* Congestion window */;
10181296071Sdavidcs	uint32_t ss_thresh /* Slow Start Threshold */;
10182296071Sdavidcs	uint32_t cwnd_accum /* Congestion window accumilation */;
10183296071Sdavidcs	uint32_t prev_seg_seq /* Sequence number used for last sndWnd update (was: snd_wnd_l1) */;
10184296071Sdavidcs	uint32_t expected_rel_seq /* the last update of rel_seq */;
10185296071Sdavidcs	uint32_t recover /* Recording of sndMax when we enter retransmit */;
10186296071Sdavidcs#if defined(__BIG_ENDIAN)
10187296071Sdavidcs	uint8_t retransmit_count /* Number of times a packet was retransmitted */;
10188296071Sdavidcs	uint8_t ka_max_probe_count /* Keep Alive maximum probe counter */;
10189296071Sdavidcs	uint8_t persist_probe_count /* Persist probe counter */;
10190296071Sdavidcs	uint8_t ka_probe_count /* Keep Alive probe counter */;
10191296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10192296071Sdavidcs	uint8_t ka_probe_count /* Keep Alive probe counter */;
10193296071Sdavidcs	uint8_t persist_probe_count /* Persist probe counter */;
10194296071Sdavidcs	uint8_t ka_max_probe_count /* Keep Alive maximum probe counter */;
10195296071Sdavidcs	uint8_t retransmit_count /* Number of times a packet was retransmitted */;
10196296071Sdavidcs#endif
10197296071Sdavidcs#if defined(__BIG_ENDIAN)
10198296071Sdavidcs	uint8_t statistics_counter_id /* The ID of the statistics client for counting common/L2 statistics */;
10199296071Sdavidcs	uint8_t ooo_support_mode;
10200296071Sdavidcs	uint8_t snd_wnd_scale /* 4b only, Far-end window (Snd.Wind.Scale) scale */;
10201296071Sdavidcs	uint8_t dup_ack_count /* Duplicate Ack Counter */;
10202296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10203296071Sdavidcs	uint8_t dup_ack_count /* Duplicate Ack Counter */;
10204296071Sdavidcs	uint8_t snd_wnd_scale /* 4b only, Far-end window (Snd.Wind.Scale) scale */;
10205296071Sdavidcs	uint8_t ooo_support_mode;
10206296071Sdavidcs	uint8_t statistics_counter_id /* The ID of the statistics client for counting common/L2 statistics */;
10207296071Sdavidcs#endif
10208296071Sdavidcs	uint32_t retransmit_start_time /* Used by retransmit as a recording of start time */;
10209296071Sdavidcs	uint32_t ka_timeout /* Keep Alive timeout */;
10210296071Sdavidcs	uint32_t ka_interval /* Keep Alive interval */;
10211296071Sdavidcs	uint32_t isle_start_seq /* First Out-of-order isle start sequence */;
10212296071Sdavidcs	uint32_t isle_end_seq /* First Out-of-order isle end sequence */;
10213296071Sdavidcs#if defined(__BIG_ENDIAN)
10214296071Sdavidcs	uint16_t second_isle_address /* address of the second isle (if exists) in internal RAM */;
10215296071Sdavidcs	uint16_t recent_seg_wnd /* Last far end window received (not scaled!) */;
10216296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10217296071Sdavidcs	uint16_t recent_seg_wnd /* Last far end window received (not scaled!) */;
10218296071Sdavidcs	uint16_t second_isle_address /* address of the second isle (if exists) in internal RAM */;
10219296071Sdavidcs#endif
10220296071Sdavidcs#if defined(__BIG_ENDIAN)
10221296071Sdavidcs	uint8_t max_isles_ever_happened /* for statistics only - max number of isles ever happened on this connection */;
10222296071Sdavidcs	uint8_t isles_number /* number of isles */;
10223296071Sdavidcs	uint16_t last_isle_address /* address of the last isle (if exists) in internal RAM */;
10224296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10225296071Sdavidcs	uint16_t last_isle_address /* address of the last isle (if exists) in internal RAM */;
10226296071Sdavidcs	uint8_t isles_number /* number of isles */;
10227296071Sdavidcs	uint8_t max_isles_ever_happened /* for statistics only - max number of isles ever happened on this connection */;
10228296071Sdavidcs#endif
10229296071Sdavidcs	uint32_t max_rt_time;
10230296071Sdavidcs#if defined(__BIG_ENDIAN)
10231296071Sdavidcs	uint16_t lsb_mac_address /* TX source MAC LSB-16 */;
10232296071Sdavidcs	uint16_t vlan_id /* Connection-configured VLAN ID */;
10233296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10234296071Sdavidcs	uint16_t vlan_id /* Connection-configured VLAN ID */;
10235296071Sdavidcs	uint16_t lsb_mac_address /* TX source MAC LSB-16 */;
10236296071Sdavidcs#endif
10237296071Sdavidcs#if defined(__BIG_ENDIAN)
10238296071Sdavidcs	uint16_t msb_mac_address /* TX source MAC MSB-16 */;
10239296071Sdavidcs	uint16_t mid_mac_address /* TX source MAC MID-16 */;
10240296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10241296071Sdavidcs	uint16_t mid_mac_address /* TX source MAC MID-16 */;
10242296071Sdavidcs	uint16_t msb_mac_address /* TX source MAC MSB-16 */;
10243296071Sdavidcs#endif
10244298955Spfg	uint32_t rightmost_received_seq /* The maximum sequence ever received - used for The New Patent */;
10245296071Sdavidcs};
10246296071Sdavidcs
10247296071Sdavidcs/*
10248296071Sdavidcs * Termination variables
10249296071Sdavidcs */
10250296071Sdavidcsstruct iscsi_term_vars
10251296071Sdavidcs{
10252296071Sdavidcs	uint8_t BitMap;
10253296071Sdavidcs		#define ISCSI_TERM_VARS_TCP_STATE                                                    (0xF<<0) /* BitField BitMap	tcp state for the termination process */
10254296071Sdavidcs		#define ISCSI_TERM_VARS_TCP_STATE_SHIFT                                              0
10255296071Sdavidcs		#define ISCSI_TERM_VARS_FIN_RECEIVED_SBIT                                            (0x1<<4) /* BitField BitMap	fin received sticky bit */
10256296071Sdavidcs		#define ISCSI_TERM_VARS_FIN_RECEIVED_SBIT_SHIFT                                      4
10257296071Sdavidcs		#define ISCSI_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT                                     (0x1<<5) /* BitField BitMap	ack on fin received stick bit */
10258296071Sdavidcs		#define ISCSI_TERM_VARS_ACK_ON_FIN_RECEIVED_SBIT_SHIFT                               5
10259296071Sdavidcs		#define ISCSI_TERM_VARS_TERM_ON_CHIP                                                 (0x1<<6) /* BitField BitMap	termination on chip ( option2 ) */
10260296071Sdavidcs		#define ISCSI_TERM_VARS_TERM_ON_CHIP_SHIFT                                           6
10261296071Sdavidcs		#define ISCSI_TERM_VARS_RSRV                                                         (0x1<<7) /* BitField BitMap	 */
10262296071Sdavidcs		#define ISCSI_TERM_VARS_RSRV_SHIFT                                                   7
10263296071Sdavidcs};
10264296071Sdavidcs
10265296071Sdavidcs/*
10266296071Sdavidcs * iSCSI context region, used only in iSCSI
10267296071Sdavidcs */
10268296071Sdavidcsstruct tstorm_iscsi_st_context_section
10269296071Sdavidcs{
10270296071Sdavidcs	uint32_t nalPayload /* Non-aligned payload */;
10271296071Sdavidcs	uint32_t b2nh /* Number of bytes to next iSCSI header */;
10272296071Sdavidcs#if defined(__BIG_ENDIAN)
10273296071Sdavidcs	uint16_t rq_cons /* RQ consumer */;
10274296071Sdavidcs	uint8_t flags;
10275296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN                              (0x1<<0) /* BitField flags	header digest enable, set at login stage */
10276296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN_SHIFT                        0
10277296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN                             (0x1<<1) /* BitField flags	data digest enable, set at login stage */
10278296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN_SHIFT                       1
10279296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER                             (0x1<<2) /* BitField flags	partial header flow indication */
10280296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER_SHIFT                       2
10281296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE                               (0x1<<3) /* BitField flags	 */
10282296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE_SHIFT                         3
10283296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS                              (0x1<<4) /* BitField flags	 */
10284296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS_SHIFT                        4
10285296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN                                       (0x3<<5) /* BitField flags	Non-aligned length */
10286296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN_SHIFT                                 5
10287296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0                                        (0x1<<7) /* BitField flags	 */
10288296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0_SHIFT                                  7
10289296071Sdavidcs	uint8_t hdr_bytes_2_fetch /* Number of bytes left to fetch to complete iSCSI header */;
10290296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10291296071Sdavidcs	uint8_t hdr_bytes_2_fetch /* Number of bytes left to fetch to complete iSCSI header */;
10292296071Sdavidcs	uint8_t flags;
10293296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN                              (0x1<<0) /* BitField flags	header digest enable, set at login stage */
10294296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_HDR_DIGEST_EN_SHIFT                        0
10295296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN                             (0x1<<1) /* BitField flags	data digest enable, set at login stage */
10296296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DATA_DIGEST_EN_SHIFT                       1
10297296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER                             (0x1<<2) /* BitField flags	partial header flow indication */
10298296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_PARTIAL_HEADER_SHIFT                       2
10299296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE                               (0x1<<3) /* BitField flags	 */
10300296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_FULL_FEATURE_SHIFT                         3
10301296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS                              (0x1<<4) /* BitField flags	 */
10302296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_B_DROP_ALL_PDUS_SHIFT                        4
10303296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN                                       (0x3<<5) /* BitField flags	Non-aligned length */
10304296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_NALLEN_SHIFT                                 5
10305296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0                                        (0x1<<7) /* BitField flags	 */
10306296071Sdavidcs		#define TSTORM_ISCSI_ST_CONTEXT_SECTION_RSRV0_SHIFT                                  7
10307296071Sdavidcs	uint16_t rq_cons /* RQ consumer */;
10308296071Sdavidcs#endif
10309296071Sdavidcs	struct regpair_t rq_db_phy_addr;
10310296071Sdavidcs#if defined(__BIG_ENDIAN)
10311296071Sdavidcs	struct iscsi_term_vars term_vars /* Termination variables */;
10312296071Sdavidcs	uint8_t rsrv1;
10313296071Sdavidcs	uint16_t iscsi_conn_id;
10314296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10315296071Sdavidcs	uint16_t iscsi_conn_id;
10316296071Sdavidcs	uint8_t rsrv1;
10317296071Sdavidcs	struct iscsi_term_vars term_vars /* Termination variables */;
10318296071Sdavidcs#endif
10319296071Sdavidcs	uint32_t process_nxt /* next TCP sequence to be processed by the iSCSI layer. */;
10320296071Sdavidcs};
10321296071Sdavidcs
10322296071Sdavidcs/*
10323296071Sdavidcs * The iSCSI non-aggregative context of Tstorm
10324296071Sdavidcs */
10325296071Sdavidcsstruct tstorm_iscsi_st_context
10326296071Sdavidcs{
10327296071Sdavidcs	struct tstorm_tcp_st_context_section tcp /* TCP  context region, shared in TOE, RDMA and iSCSI */;
10328296071Sdavidcs	struct tstorm_iscsi_st_context_section iscsi /* iSCSI context region, used only in iSCSI */;
10329296071Sdavidcs};
10330296071Sdavidcs
10331296071Sdavidcs/*
10332296071Sdavidcs * Ethernet context section, shared in TOE, RDMA and ISCSI
10333296071Sdavidcs */
10334296071Sdavidcsstruct xstorm_eth_context_section
10335296071Sdavidcs{
10336296071Sdavidcs#if defined(__BIG_ENDIAN)
10337296071Sdavidcs	uint8_t remote_addr_4 /* Remote Mac Address, used in PBF Header Builder Command */;
10338296071Sdavidcs	uint8_t remote_addr_5 /* Remote Mac Address, used in PBF Header Builder Command */;
10339296071Sdavidcs	uint8_t local_addr_0 /* Local Mac Address, used in PBF Header Builder Command */;
10340296071Sdavidcs	uint8_t local_addr_1 /* Local Mac Address, used in PBF Header Builder Command */;
10341296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10342296071Sdavidcs	uint8_t local_addr_1 /* Local Mac Address, used in PBF Header Builder Command */;
10343296071Sdavidcs	uint8_t local_addr_0 /* Local Mac Address, used in PBF Header Builder Command */;
10344296071Sdavidcs	uint8_t remote_addr_5 /* Remote Mac Address, used in PBF Header Builder Command */;
10345296071Sdavidcs	uint8_t remote_addr_4 /* Remote Mac Address, used in PBF Header Builder Command */;
10346296071Sdavidcs#endif
10347296071Sdavidcs#if defined(__BIG_ENDIAN)
10348296071Sdavidcs	uint8_t remote_addr_0 /* Remote Mac Address, used in PBF Header Builder Command */;
10349296071Sdavidcs	uint8_t remote_addr_1 /* Remote Mac Address, used in PBF Header Builder Command */;
10350296071Sdavidcs	uint8_t remote_addr_2 /* Remote Mac Address, used in PBF Header Builder Command */;
10351296071Sdavidcs	uint8_t remote_addr_3 /* Remote Mac Address, used in PBF Header Builder Command */;
10352296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10353296071Sdavidcs	uint8_t remote_addr_3 /* Remote Mac Address, used in PBF Header Builder Command */;
10354296071Sdavidcs	uint8_t remote_addr_2 /* Remote Mac Address, used in PBF Header Builder Command */;
10355296071Sdavidcs	uint8_t remote_addr_1 /* Remote Mac Address, used in PBF Header Builder Command */;
10356296071Sdavidcs	uint8_t remote_addr_0 /* Remote Mac Address, used in PBF Header Builder Command */;
10357296071Sdavidcs#endif
10358296071Sdavidcs#if defined(__BIG_ENDIAN)
10359296071Sdavidcs	uint16_t reserved_vlan_type /* this field is not an absolute must, but the reseved was here */;
10360296071Sdavidcs	uint16_t vlan_params;
10361296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID                                           (0xFFF<<0) /* BitField vlan_params	part of PBF Header Builder Command */
10362296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT                                     0
10363296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_CFI                                               (0x1<<12) /* BitField vlan_params	Canonical format indicator, part of PBF Header Builder Command */
10364296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_CFI_SHIFT                                         12
10365296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_PRIORITY                                          (0x7<<13) /* BitField vlan_params	part of PBF Header Builder Command */
10366296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_PRIORITY_SHIFT                                    13
10367296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10368296071Sdavidcs	uint16_t vlan_params;
10369296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID                                           (0xFFF<<0) /* BitField vlan_params	part of PBF Header Builder Command */
10370296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_VLAN_ID_SHIFT                                     0
10371296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_CFI                                               (0x1<<12) /* BitField vlan_params	Canonical format indicator, part of PBF Header Builder Command */
10372296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_CFI_SHIFT                                         12
10373296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_PRIORITY                                          (0x7<<13) /* BitField vlan_params	part of PBF Header Builder Command */
10374296071Sdavidcs		#define XSTORM_ETH_CONTEXT_SECTION_PRIORITY_SHIFT                                    13
10375296071Sdavidcs	uint16_t reserved_vlan_type /* this field is not an absolute must, but the reseved was here */;
10376296071Sdavidcs#endif
10377296071Sdavidcs#if defined(__BIG_ENDIAN)
10378296071Sdavidcs	uint8_t local_addr_2 /* Local Mac Address, used in PBF Header Builder Command */;
10379296071Sdavidcs	uint8_t local_addr_3 /* Local Mac Address, used in PBF Header Builder Command */;
10380296071Sdavidcs	uint8_t local_addr_4 /* Loca lMac Address, used in PBF Header Builder Command */;
10381296071Sdavidcs	uint8_t local_addr_5 /* Local Mac Address, used in PBF Header Builder Command */;
10382296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10383296071Sdavidcs	uint8_t local_addr_5 /* Local Mac Address, used in PBF Header Builder Command */;
10384296071Sdavidcs	uint8_t local_addr_4 /* Loca lMac Address, used in PBF Header Builder Command */;
10385296071Sdavidcs	uint8_t local_addr_3 /* Local Mac Address, used in PBF Header Builder Command */;
10386296071Sdavidcs	uint8_t local_addr_2 /* Local Mac Address, used in PBF Header Builder Command */;
10387296071Sdavidcs#endif
10388296071Sdavidcs};
10389296071Sdavidcs
10390296071Sdavidcs/*
10391296071Sdavidcs * IpV4 context section, shared in TOE, RDMA and ISCSI
10392296071Sdavidcs */
10393296071Sdavidcsstruct xstorm_ip_v4_context_section
10394296071Sdavidcs{
10395296071Sdavidcs#if defined(__BIG_ENDIAN)
10396296071Sdavidcs	uint16_t __pbf_hdr_cmd_rsvd_id;
10397296071Sdavidcs	uint16_t __pbf_hdr_cmd_rsvd_flags_offset;
10398296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10399296071Sdavidcs	uint16_t __pbf_hdr_cmd_rsvd_flags_offset;
10400296071Sdavidcs	uint16_t __pbf_hdr_cmd_rsvd_id;
10401296071Sdavidcs#endif
10402296071Sdavidcs#if defined(__BIG_ENDIAN)
10403296071Sdavidcs	uint8_t __pbf_hdr_cmd_rsvd_ver_ihl;
10404296071Sdavidcs	uint8_t tos /* Type Of Service, used in PBF Header Builder Command */;
10405296071Sdavidcs	uint16_t __pbf_hdr_cmd_rsvd_length;
10406296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10407296071Sdavidcs	uint16_t __pbf_hdr_cmd_rsvd_length;
10408296071Sdavidcs	uint8_t tos /* Type Of Service, used in PBF Header Builder Command */;
10409296071Sdavidcs	uint8_t __pbf_hdr_cmd_rsvd_ver_ihl;
10410296071Sdavidcs#endif
10411296071Sdavidcs	uint32_t ip_local_addr /* used in PBF Header Builder Command */;
10412296071Sdavidcs#if defined(__BIG_ENDIAN)
10413296071Sdavidcs	uint8_t ttl /* Time to live, used in PBF Header Builder Command */;
10414296071Sdavidcs	uint8_t __pbf_hdr_cmd_rsvd_protocol;
10415296071Sdavidcs	uint16_t __pbf_hdr_cmd_rsvd_csum;
10416296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10417296071Sdavidcs	uint16_t __pbf_hdr_cmd_rsvd_csum;
10418296071Sdavidcs	uint8_t __pbf_hdr_cmd_rsvd_protocol;
10419296071Sdavidcs	uint8_t ttl /* Time to live, used in PBF Header Builder Command */;
10420296071Sdavidcs#endif
10421296071Sdavidcs	uint32_t __pbf_hdr_cmd_rsvd_1 /* places the ip_remote_addr field in the proper place in the regpair */;
10422296071Sdavidcs	uint32_t ip_remote_addr /* used in PBF Header Builder Command */;
10423296071Sdavidcs};
10424296071Sdavidcs
10425296071Sdavidcs/*
10426296071Sdavidcs * context section, shared in TOE, RDMA and ISCSI
10427296071Sdavidcs */
10428296071Sdavidcsstruct xstorm_padded_ip_v4_context_section
10429296071Sdavidcs{
10430296071Sdavidcs	struct xstorm_ip_v4_context_section ip_v4;
10431296071Sdavidcs	uint32_t reserved1[4];
10432296071Sdavidcs};
10433296071Sdavidcs
10434296071Sdavidcs/*
10435296071Sdavidcs * IpV6 context section, shared in TOE, RDMA and ISCSI
10436296071Sdavidcs */
10437296071Sdavidcsstruct xstorm_ip_v6_context_section
10438296071Sdavidcs{
10439296071Sdavidcs#if defined(__BIG_ENDIAN)
10440296071Sdavidcs	uint16_t pbf_hdr_cmd_rsvd_payload_len;
10441296071Sdavidcs	uint8_t pbf_hdr_cmd_rsvd_nxt_hdr;
10442296071Sdavidcs	uint8_t hop_limit /* used in PBF Header Builder Command */;
10443296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10444296071Sdavidcs	uint8_t hop_limit /* used in PBF Header Builder Command */;
10445296071Sdavidcs	uint8_t pbf_hdr_cmd_rsvd_nxt_hdr;
10446296071Sdavidcs	uint16_t pbf_hdr_cmd_rsvd_payload_len;
10447296071Sdavidcs#endif
10448296071Sdavidcs	uint32_t priority_flow_label;
10449296071Sdavidcs		#define XSTORM_IP_V6_CONTEXT_SECTION_FLOW_LABEL                                      (0xFFFFF<<0) /* BitField priority_flow_label	used in PBF Header Builder Command */
10450296071Sdavidcs		#define XSTORM_IP_V6_CONTEXT_SECTION_FLOW_LABEL_SHIFT                                0
10451296071Sdavidcs		#define XSTORM_IP_V6_CONTEXT_SECTION_TRAFFIC_CLASS                                   (0xFF<<20) /* BitField priority_flow_label	used in PBF Header Builder Command */
10452296071Sdavidcs		#define XSTORM_IP_V6_CONTEXT_SECTION_TRAFFIC_CLASS_SHIFT                             20
10453296071Sdavidcs		#define XSTORM_IP_V6_CONTEXT_SECTION_PBF_HDR_CMD_RSVD_VER                            (0xF<<28) /* BitField priority_flow_label	 */
10454296071Sdavidcs		#define XSTORM_IP_V6_CONTEXT_SECTION_PBF_HDR_CMD_RSVD_VER_SHIFT                      28
10455296071Sdavidcs	uint32_t ip_local_addr_lo_hi /* second 32 bits of Ip local Address, used in PBF Header Builder Command */;
10456296071Sdavidcs	uint32_t ip_local_addr_lo_lo /* first 32 bits of Ip local Address, used in PBF Header Builder Command */;
10457296071Sdavidcs	uint32_t ip_local_addr_hi_hi /* fourth 32 bits of Ip local Address, used in PBF Header Builder Command */;
10458296071Sdavidcs	uint32_t ip_local_addr_hi_lo /* third 32 bits of Ip local Address, used in PBF Header Builder Command */;
10459296071Sdavidcs	uint32_t ip_remote_addr_lo_hi /* second 32 bits of Ip remoteinsation Address, used in PBF Header Builder Command */;
10460296071Sdavidcs	uint32_t ip_remote_addr_lo_lo /* first 32 bits of Ip remoteinsation Address, used in PBF Header Builder Command */;
10461296071Sdavidcs	uint32_t ip_remote_addr_hi_hi /* fourth 32 bits of Ip remoteinsation Address, used in PBF Header Builder Command */;
10462296071Sdavidcs	uint32_t ip_remote_addr_hi_lo /* third 32 bits of Ip remoteinsation Address, used in PBF Header Builder Command */;
10463296071Sdavidcs};
10464296071Sdavidcs
10465296071Sdavidcsunion xstorm_ip_context_section_types
10466296071Sdavidcs{
10467296071Sdavidcs	struct xstorm_padded_ip_v4_context_section padded_ip_v4;
10468296071Sdavidcs	struct xstorm_ip_v6_context_section ip_v6;
10469296071Sdavidcs};
10470296071Sdavidcs
10471296071Sdavidcs/*
10472296071Sdavidcs * TCP context section, shared in TOE, RDMA and ISCSI
10473296071Sdavidcs */
10474296071Sdavidcsstruct xstorm_tcp_context_section
10475296071Sdavidcs{
10476296071Sdavidcs	uint32_t snd_max;
10477296071Sdavidcs#if defined(__BIG_ENDIAN)
10478296071Sdavidcs	uint16_t remote_port /* used in PBF Header Builder Command */;
10479296071Sdavidcs	uint16_t local_port /* used in PBF Header Builder Command */;
10480296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10481296071Sdavidcs	uint16_t local_port /* used in PBF Header Builder Command */;
10482296071Sdavidcs	uint16_t remote_port /* used in PBF Header Builder Command */;
10483296071Sdavidcs#endif
10484296071Sdavidcs#if defined(__BIG_ENDIAN)
10485296071Sdavidcs	uint8_t original_nagle_1b;
10486296071Sdavidcs	uint8_t ts_enabled /* Only 1 bit is used */;
10487296071Sdavidcs	uint16_t tcp_params;
10488296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE                                 (0xFF<<0) /* BitField tcp_paramsTcp parameters	for ease of pbf command construction */
10489296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE_SHIFT                           0
10490296071Sdavidcs		#define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT                                         (0x1<<8) /* BitField tcp_paramsTcp parameters	 */
10491296071Sdavidcs		#define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT_SHIFT                                   8
10492296071Sdavidcs		#define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED                                     (0x1<<9) /* BitField tcp_paramsTcp parameters	 */
10493296071Sdavidcs		#define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED_SHIFT                               9
10494296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED                                      (0x1<<10) /* BitField tcp_paramsTcp parameters	Selective Ack Enabled */
10495296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED_SHIFT                                10
10496296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV                                     (0x1<<11) /* BitField tcp_paramsTcp parameters	window smaller than initial window was advertised to far end */
10497296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV_SHIFT                               11
10498296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG                                     (0x1<<12) /* BitField tcp_paramsTcp parameters	 */
10499296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT                               12
10500296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED                                  (0x1<<13) /* BitField tcp_paramsTcp parameters	 */
10501296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED_SHIFT                            13
10502296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER                     (0x3<<14) /* BitField tcp_paramsTcp parameters	 */
10503296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER_SHIFT               14
10504296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10505296071Sdavidcs	uint16_t tcp_params;
10506296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE                                 (0xFF<<0) /* BitField tcp_paramsTcp parameters	for ease of pbf command construction */
10507296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_TOTAL_HEADER_SIZE_SHIFT                           0
10508296071Sdavidcs		#define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT                                         (0x1<<8) /* BitField tcp_paramsTcp parameters	 */
10509296071Sdavidcs		#define __XSTORM_TCP_CONTEXT_SECTION_ECT_BIT_SHIFT                                   8
10510296071Sdavidcs		#define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED                                     (0x1<<9) /* BitField tcp_paramsTcp parameters	 */
10511296071Sdavidcs		#define __XSTORM_TCP_CONTEXT_SECTION_ECN_ENABLED_SHIFT                               9
10512296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED                                      (0x1<<10) /* BitField tcp_paramsTcp parameters	Selective Ack Enabled */
10513296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SACK_ENABLED_SHIFT                                10
10514296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV                                     (0x1<<11) /* BitField tcp_paramsTcp parameters	window smaller than initial window was advertised to far end */
10515296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SMALL_WIN_ADV_SHIFT                               11
10516296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG                                     (0x1<<12) /* BitField tcp_paramsTcp parameters	 */
10517296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_FIN_SENT_FLAG_SHIFT                               12
10518296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED                                  (0x1<<13) /* BitField tcp_paramsTcp parameters	 */
10519296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_WINDOW_SATURATED_SHIFT                            13
10520296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER                     (0x3<<14) /* BitField tcp_paramsTcp parameters	 */
10521296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_SLOWPATH_QUEUES_FLUSH_COUNTER_SHIFT               14
10522296071Sdavidcs	uint8_t ts_enabled /* Only 1 bit is used */;
10523296071Sdavidcs	uint8_t original_nagle_1b;
10524296071Sdavidcs#endif
10525296071Sdavidcs#if defined(__BIG_ENDIAN)
10526296071Sdavidcs	uint16_t pseudo_csum /* the precaluclated pseudo checksum header for pbf command construction */;
10527296071Sdavidcs	uint16_t window_scaling_factor /*  local_adv_wnd by this variable to reach the advertised window to far end */;
10528296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10529296071Sdavidcs	uint16_t window_scaling_factor /*  local_adv_wnd by this variable to reach the advertised window to far end */;
10530296071Sdavidcs	uint16_t pseudo_csum /* the precaluclated pseudo checksum header for pbf command construction */;
10531296071Sdavidcs#endif
10532296071Sdavidcs#if defined(__BIG_ENDIAN)
10533296071Sdavidcs	uint16_t reserved2 /* The ID of the statistics client for counting common/L2 statistics */;
10534296071Sdavidcs	uint8_t statistics_counter_id /* The ID of the statistics client for counting common/L2 statistics */;
10535296071Sdavidcs	uint8_t statistics_params;
10536296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS                               (0x1<<0) /* BitField statistics_paramsTcp parameters	set by the driver, determines wheather or not to update l2 statistics */
10537296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS_SHIFT                         0
10538296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS                               (0x1<<1) /* BitField statistics_paramsTcp parameters	set by the driver, determines wheather or not to update l4 statistics */
10539296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS_SHIFT                         1
10540296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_RESERVED                                          (0x3F<<2) /* BitField statistics_paramsTcp parameters	 */
10541296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_RESERVED_SHIFT                                    2
10542296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10543296071Sdavidcs	uint8_t statistics_params;
10544296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS                               (0x1<<0) /* BitField statistics_paramsTcp parameters	set by the driver, determines wheather or not to update l2 statistics */
10545296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L2_STATSTICS_SHIFT                         0
10546296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS                               (0x1<<1) /* BitField statistics_paramsTcp parameters	set by the driver, determines wheather or not to update l4 statistics */
10547296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_UPDATE_L4_STATSTICS_SHIFT                         1
10548296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_RESERVED                                          (0x3F<<2) /* BitField statistics_paramsTcp parameters	 */
10549296071Sdavidcs		#define XSTORM_TCP_CONTEXT_SECTION_RESERVED_SHIFT                                    2
10550296071Sdavidcs	uint8_t statistics_counter_id /* The ID of the statistics client for counting common/L2 statistics */;
10551296071Sdavidcs	uint16_t reserved2 /* The ID of the statistics client for counting common/L2 statistics */;
10552296071Sdavidcs#endif
10553296071Sdavidcs	uint32_t ts_time_diff /* Time Stamp Offload, used in PBF Header Builder Command */;
10554296071Sdavidcs	uint32_t __next_timer_expir /* Last Packet Real Time Clock Stamp */;
10555296071Sdavidcs};
10556296071Sdavidcs
10557296071Sdavidcs/*
10558296071Sdavidcs * Common context section, shared in TOE, RDMA and ISCSI
10559296071Sdavidcs */
10560296071Sdavidcsstruct xstorm_common_context_section
10561296071Sdavidcs{
10562296071Sdavidcs	struct xstorm_eth_context_section ethernet;
10563296071Sdavidcs	union xstorm_ip_context_section_types ip_union;
10564296071Sdavidcs	struct xstorm_tcp_context_section tcp;
10565296071Sdavidcs#if defined(__BIG_ENDIAN)
10566296071Sdavidcs	uint8_t __dcb_val;
10567296071Sdavidcs	uint8_t flags;
10568296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED                              (0x1<<0) /* BitField flagsTcp parameters	part of the tx switching state machine */
10569296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED_SHIFT                        0
10570296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT                                       (0x7<<1) /* BitField flagsTcp parameters	determines to which voq credit will be returned */
10571296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT_SHIFT                                 1
10572296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE                                      (0x1<<4) /* BitField flagsTcp parameters	Flag that states wether inner valn was provided by the OS */
10573296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE_SHIFT                                4
10574296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY                              (0x7<<5) /* BitField flagsTcp parameters	original priority given from the OS */
10575296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY_SHIFT                        5
10576296071Sdavidcs	uint8_t outer_tag_flags;
10577296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_DCB_OUTER_PRI                                  (0x7<<0) /* BitField outer_tag_flagsTcp parameters	Priority of outer tag in case of DCB enabled */
10578296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_DCB_OUTER_PRI_SHIFT                            0
10579296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_OUTER_PRI                                      (0x7<<3) /* BitField outer_tag_flagsTcp parameters	Priority of outer tag in case of DCB disabled */
10580296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_OUTER_PRI_SHIFT                                3
10581296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_RESERVED                                       (0x3<<6) /* BitField outer_tag_flagsTcp parameters	 */
10582296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_RESERVED_SHIFT                                 6
10583296071Sdavidcs	uint8_t ip_version_1b;
10584296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10585296071Sdavidcs	uint8_t ip_version_1b;
10586296071Sdavidcs	uint8_t outer_tag_flags;
10587296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_DCB_OUTER_PRI                                  (0x7<<0) /* BitField outer_tag_flagsTcp parameters	Priority of outer tag in case of DCB enabled */
10588296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_DCB_OUTER_PRI_SHIFT                            0
10589296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_OUTER_PRI                                      (0x7<<3) /* BitField outer_tag_flagsTcp parameters	Priority of outer tag in case of DCB disabled */
10590296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_OUTER_PRI_SHIFT                                3
10591296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_RESERVED                                       (0x3<<6) /* BitField outer_tag_flagsTcp parameters	 */
10592296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_RESERVED_SHIFT                                 6
10593296071Sdavidcs	uint8_t flags;
10594296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED                              (0x1<<0) /* BitField flagsTcp parameters	part of the tx switching state machine */
10595296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_PHYSQ_INITIALIZED_SHIFT                        0
10596296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT                                       (0x7<<1) /* BitField flagsTcp parameters	determines to which voq credit will be returned */
10597296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_PBF_PORT_SHIFT                                 1
10598296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE                                      (0x1<<4) /* BitField flagsTcp parameters	Flag that states wether inner valn was provided by the OS */
10599296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_VLAN_MODE_SHIFT                                4
10600296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY                              (0x7<<5) /* BitField flagsTcp parameters	original priority given from the OS */
10601296071Sdavidcs		#define XSTORM_COMMON_CONTEXT_SECTION_ORIGINAL_PRIORITY_SHIFT                        5
10602296071Sdavidcs	uint8_t __dcb_val;
10603296071Sdavidcs#endif
10604296071Sdavidcs};
10605296071Sdavidcs
10606296071Sdavidcs/*
10607296071Sdavidcs * Flags used in ISCSI context section
10608296071Sdavidcs */
10609296071Sdavidcsstruct xstorm_iscsi_context_flags
10610296071Sdavidcs{
10611296071Sdavidcs	uint8_t flags;
10612296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_IMMEDIATE_DATA                                  (0x1<<0) /* BitField flags	 */
10613296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_IMMEDIATE_DATA_SHIFT                            0
10614296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_INITIAL_R2T                                     (0x1<<1) /* BitField flags	 */
10615296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_INITIAL_R2T_SHIFT                               1
10616296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_HEADER_DIGEST                                (0x1<<2) /* BitField flags	 */
10617296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_HEADER_DIGEST_SHIFT                          2
10618296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_DATA_DIGEST                                  (0x1<<3) /* BitField flags	 */
10619296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_EN_DATA_DIGEST_SHIFT                            3
10620296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_HQ_BD_WRITTEN                                   (0x1<<4) /* BitField flags	 */
10621296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_HQ_BD_WRITTEN_SHIFT                             4
10622296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_LAST_OP_SQ                                      (0x1<<5) /* BitField flags	 */
10623296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_LAST_OP_SQ_SHIFT                                5
10624296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_UPDATE_SND_NXT                                  (0x1<<6) /* BitField flags	 */
10625296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_B_UPDATE_SND_NXT_SHIFT                            6
10626296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_RESERVED4                                         (0x1<<7) /* BitField flags	 */
10627296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_FLAGS_RESERVED4_SHIFT                                   7
10628296071Sdavidcs};
10629296071Sdavidcs
10630296071Sdavidcsstruct iscsi_task_context_entry_x
10631296071Sdavidcs{
10632296071Sdavidcs	uint32_t data_out_buffer_offset;
10633296071Sdavidcs	uint32_t itt;
10634296071Sdavidcs	uint32_t data_sn;
10635296071Sdavidcs};
10636296071Sdavidcs
10637296071Sdavidcsstruct iscsi_task_context_entry_xuc_x_write_only
10638296071Sdavidcs{
10639296071Sdavidcs	uint32_t tx_r2t_sn /* Xstorm increments for every data-out seq sent. */;
10640296071Sdavidcs};
10641296071Sdavidcs
10642296071Sdavidcsstruct iscsi_task_context_entry_xuc_xu_write_both
10643296071Sdavidcs{
10644296071Sdavidcs	uint32_t sgl_base_lo;
10645296071Sdavidcs	uint32_t sgl_base_hi;
10646296071Sdavidcs#if defined(__BIG_ENDIAN)
10647296071Sdavidcs	uint8_t sgl_size;
10648296071Sdavidcs	uint8_t sge_index;
10649296071Sdavidcs	uint16_t sge_offset;
10650296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10651296071Sdavidcs	uint16_t sge_offset;
10652296071Sdavidcs	uint8_t sge_index;
10653296071Sdavidcs	uint8_t sgl_size;
10654296071Sdavidcs#endif
10655296071Sdavidcs};
10656296071Sdavidcs
10657296071Sdavidcs/*
10658296071Sdavidcs * iSCSI context section
10659296071Sdavidcs */
10660296071Sdavidcsstruct xstorm_iscsi_context_section
10661296071Sdavidcs{
10662296071Sdavidcs	uint32_t first_burst_length;
10663296071Sdavidcs	uint32_t max_send_pdu_length;
10664296071Sdavidcs	struct regpair_t sq_pbl_base;
10665296071Sdavidcs	struct regpair_t sq_curr_pbe;
10666296071Sdavidcs	struct regpair_t hq_pbl_base;
10667296071Sdavidcs	struct regpair_t hq_curr_pbe_base;
10668296071Sdavidcs	struct regpair_t r2tq_pbl_base;
10669296071Sdavidcs	struct regpair_t r2tq_curr_pbe_base;
10670296071Sdavidcs	struct regpair_t task_pbl_base;
10671296071Sdavidcs#if defined(__BIG_ENDIAN)
10672296071Sdavidcs	uint16_t data_out_count;
10673296071Sdavidcs	struct xstorm_iscsi_context_flags flags;
10674296071Sdavidcs	uint8_t task_pbl_cache_idx /* All-ones value stands for PBL not cached */;
10675296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10676296071Sdavidcs	uint8_t task_pbl_cache_idx /* All-ones value stands for PBL not cached */;
10677296071Sdavidcs	struct xstorm_iscsi_context_flags flags;
10678296071Sdavidcs	uint16_t data_out_count;
10679296071Sdavidcs#endif
10680296071Sdavidcs	uint32_t seq_more_2_send;
10681296071Sdavidcs	uint32_t pdu_more_2_send;
10682296071Sdavidcs	struct iscsi_task_context_entry_x temp_tce_x;
10683296071Sdavidcs	struct iscsi_task_context_entry_xuc_x_write_only temp_tce_x_wr;
10684296071Sdavidcs	struct iscsi_task_context_entry_xuc_xu_write_both temp_tce_xu_wr;
10685296071Sdavidcs	struct regpair_t lun;
10686296071Sdavidcs	uint32_t exp_data_transfer_len_ttt /* Overloaded with ttt in multi-pdu sequences flow. */;
10687296071Sdavidcs	uint32_t pdu_data_2_rxmit;
10688296071Sdavidcs	uint32_t rxmit_bytes_2_dr;
10689296071Sdavidcs#if defined(__BIG_ENDIAN)
10690296071Sdavidcs	uint16_t rxmit_sge_offset;
10691296071Sdavidcs	uint16_t hq_rxmit_cons;
10692296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10693296071Sdavidcs	uint16_t hq_rxmit_cons;
10694296071Sdavidcs	uint16_t rxmit_sge_offset;
10695296071Sdavidcs#endif
10696296071Sdavidcs#if defined(__BIG_ENDIAN)
10697296071Sdavidcs	uint16_t r2tq_cons;
10698296071Sdavidcs	uint8_t rxmit_flags;
10699296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD                                     (0x1<<0) /* BitField rxmit_flags	 */
10700296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD_SHIFT                               0
10701296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR                                 (0x1<<1) /* BitField rxmit_flags	 */
10702296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR_SHIFT                           1
10703296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU                                 (0x1<<2) /* BitField rxmit_flags	 */
10704296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU_SHIFT                           2
10705296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR                                      (0x1<<3) /* BitField rxmit_flags	 */
10706296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR_SHIFT                                3
10707296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR                                (0x1<<4) /* BitField rxmit_flags	 */
10708296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR_SHIFT                          4
10709296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING                                 (0x3<<5) /* BitField rxmit_flags	 */
10710296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING_SHIFT                           5
10711296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT                         (0x1<<7) /* BitField rxmit_flags	 */
10712296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT_SHIFT                   7
10713296071Sdavidcs	uint8_t rxmit_sge_idx;
10714296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10715296071Sdavidcs	uint8_t rxmit_sge_idx;
10716296071Sdavidcs	uint8_t rxmit_flags;
10717296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD                                     (0x1<<0) /* BitField rxmit_flags	 */
10718296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_NEW_HQ_BD_SHIFT                               0
10719296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR                                 (0x1<<1) /* BitField rxmit_flags	 */
10720296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PDU_HDR_SHIFT                           1
10721296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU                                 (0x1<<2) /* BitField rxmit_flags	 */
10722296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_END_PDU_SHIFT                           2
10723296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR                                      (0x1<<3) /* BitField rxmit_flags	 */
10724296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_DR_SHIFT                                3
10725296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR                                (0x1<<4) /* BitField rxmit_flags	 */
10726296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_START_DR_SHIFT                          4
10727296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING                                 (0x3<<5) /* BitField rxmit_flags	 */
10728296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_RXMIT_PADDING_SHIFT                           5
10729296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT                         (0x1<<7) /* BitField rxmit_flags	 */
10730296071Sdavidcs		#define XSTORM_ISCSI_CONTEXT_SECTION_B_ISCSI_CONT_FAST_RXMIT_SHIFT                   7
10731296071Sdavidcs	uint16_t r2tq_cons;
10732296071Sdavidcs#endif
10733296071Sdavidcs	uint32_t hq_rxmit_tcp_seq;
10734296071Sdavidcs};
10735296071Sdavidcs
10736296071Sdavidcs/*
10737296071Sdavidcs * Xstorm iSCSI Storm Context
10738296071Sdavidcs */
10739296071Sdavidcsstruct xstorm_iscsi_st_context
10740296071Sdavidcs{
10741296071Sdavidcs	struct xstorm_common_context_section common;
10742296071Sdavidcs	struct xstorm_iscsi_context_section iscsi;
10743296071Sdavidcs};
10744296071Sdavidcs
10745296071Sdavidcs/*
10746296071Sdavidcs * Iscsi connection context
10747296071Sdavidcs */
10748296071Sdavidcsstruct iscsi_context
10749296071Sdavidcs{
10750296071Sdavidcs	struct ustorm_iscsi_st_context ustorm_st_context /* Ustorm storm context */;
10751296071Sdavidcs	struct tstorm_iscsi_st_context tstorm_st_context /* Tstorm storm context */;
10752296071Sdavidcs	struct xstorm_iscsi_ag_context xstorm_ag_context /* Xstorm aggregative context */;
10753296071Sdavidcs	struct tstorm_iscsi_ag_context tstorm_ag_context /* Tstorm aggregative context */;
10754296071Sdavidcs	struct cstorm_iscsi_ag_context cstorm_ag_context /* Cstorm aggregative context */;
10755296071Sdavidcs	struct ustorm_iscsi_ag_context ustorm_ag_context /* Ustorm aggregative context */;
10756296071Sdavidcs	struct timers_block_context timers_context /* Timers block context */;
10757296071Sdavidcs	struct regpair_t upb_context /* UPb context */;
10758296071Sdavidcs	struct xstorm_iscsi_st_context xstorm_st_context /* Xstorm storm context */;
10759296071Sdavidcs	struct regpair_t xpb_context /* XPb context (inside the PBF) */;
10760296071Sdavidcs	struct cstorm_iscsi_st_context cstorm_st_context /* Cstorm storm context */;
10761296071Sdavidcs};
10762296071Sdavidcs
10763296071Sdavidcs
10764296071Sdavidcs/*
10765296071Sdavidcs * PDU header of an iSCSI DATA-OUT
10766296071Sdavidcs */
10767296071Sdavidcsstruct iscsi_data_pdu_hdr_little_endian
10768296071Sdavidcs{
10769296071Sdavidcs#if defined(__BIG_ENDIAN)
10770296071Sdavidcs	uint8_t opcode;
10771296071Sdavidcs	uint8_t op_attr;
10772296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1                                       (0x7F<<0) /* BitField op_attr	 */
10773296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT                                 0
10774296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG                                  (0x1<<7) /* BitField op_attr	 */
10775296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT                            7
10776296071Sdavidcs	uint16_t rsrv0;
10777296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10778296071Sdavidcs	uint16_t rsrv0;
10779296071Sdavidcs	uint8_t op_attr;
10780296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1                                       (0x7F<<0) /* BitField op_attr	 */
10781296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_RSRV1_SHIFT                                 0
10782296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG                                  (0x1<<7) /* BitField op_attr	 */
10783296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_FINAL_FLAG_SHIFT                            7
10784296071Sdavidcs	uint8_t opcode;
10785296071Sdavidcs#endif
10786296071Sdavidcs	uint32_t data_fields;
10787296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH                         (0xFFFFFF<<0) /* BitField data_fields	 */
10788296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT                   0
10789296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH                            (0xFF<<24) /* BitField data_fields	 */
10790296071Sdavidcs		#define ISCSI_DATA_PDU_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT                      24
10791296071Sdavidcs	struct regpair_t lun;
10792296071Sdavidcs	uint32_t itt;
10793296071Sdavidcs	uint32_t ttt;
10794296071Sdavidcs	uint32_t rsrv2;
10795296071Sdavidcs	uint32_t exp_stat_sn;
10796296071Sdavidcs	uint32_t rsrv3;
10797296071Sdavidcs	uint32_t data_sn;
10798296071Sdavidcs	uint32_t buffer_offset;
10799296071Sdavidcs	uint32_t rsrv4;
10800296071Sdavidcs};
10801296071Sdavidcs
10802296071Sdavidcs
10803296071Sdavidcs/*
10804296071Sdavidcs * PDU header of an iSCSI login request
10805296071Sdavidcs */
10806296071Sdavidcsstruct iscsi_login_req_hdr_little_endian
10807296071Sdavidcs{
10808296071Sdavidcs#if defined(__BIG_ENDIAN)
10809296071Sdavidcs	uint8_t opcode;
10810296071Sdavidcs	uint8_t op_attr;
10811296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG                                        (0x3<<0) /* BitField op_attr	 */
10812296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG_SHIFT                                  0
10813296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG                                        (0x3<<2) /* BitField op_attr	 */
10814296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG_SHIFT                                  2
10815296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0                                      (0x3<<4) /* BitField op_attr	 */
10816296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0_SHIFT                                4
10817296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG                               (0x1<<6) /* BitField op_attr	 */
10818296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT                         6
10819296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT                                    (0x1<<7) /* BitField op_attr	 */
10820296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT_SHIFT                              7
10821296071Sdavidcs	uint8_t version_max;
10822296071Sdavidcs	uint8_t version_min;
10823296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10824296071Sdavidcs	uint8_t version_min;
10825296071Sdavidcs	uint8_t version_max;
10826296071Sdavidcs	uint8_t op_attr;
10827296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG                                        (0x3<<0) /* BitField op_attr	 */
10828296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_NSG_SHIFT                                  0
10829296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG                                        (0x3<<2) /* BitField op_attr	 */
10830296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CSG_SHIFT                                  2
10831296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0                                      (0x3<<4) /* BitField op_attr	 */
10832296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_RSRV0_SHIFT                                4
10833296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG                               (0x1<<6) /* BitField op_attr	 */
10834296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT                         6
10835296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT                                    (0x1<<7) /* BitField op_attr	 */
10836296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TRANSIT_SHIFT                              7
10837296071Sdavidcs	uint8_t opcode;
10838296071Sdavidcs#endif
10839296071Sdavidcs	uint32_t data_fields;
10840296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH                        (0xFFFFFF<<0) /* BitField data_fields	 */
10841296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT                  0
10842296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH                           (0xFF<<24) /* BitField data_fields	 */
10843296071Sdavidcs		#define ISCSI_LOGIN_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT                     24
10844296071Sdavidcs	uint32_t isid_lo;
10845296071Sdavidcs#if defined(__BIG_ENDIAN)
10846296071Sdavidcs	uint16_t isid_hi;
10847296071Sdavidcs	uint16_t tsih;
10848296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10849296071Sdavidcs	uint16_t tsih;
10850296071Sdavidcs	uint16_t isid_hi;
10851296071Sdavidcs#endif
10852296071Sdavidcs	uint32_t itt;
10853296071Sdavidcs#if defined(__BIG_ENDIAN)
10854296071Sdavidcs	uint16_t cid;
10855296071Sdavidcs	uint16_t rsrv1;
10856296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10857296071Sdavidcs	uint16_t rsrv1;
10858296071Sdavidcs	uint16_t cid;
10859296071Sdavidcs#endif
10860296071Sdavidcs	uint32_t cmd_sn;
10861296071Sdavidcs	uint32_t exp_stat_sn;
10862296071Sdavidcs	uint32_t rsrv2[4];
10863296071Sdavidcs};
10864296071Sdavidcs
10865296071Sdavidcs/*
10866296071Sdavidcs * PDU header of an iSCSI logout request
10867296071Sdavidcs */
10868296071Sdavidcsstruct iscsi_logout_req_hdr_little_endian
10869296071Sdavidcs{
10870296071Sdavidcs#if defined(__BIG_ENDIAN)
10871296071Sdavidcs	uint8_t opcode;
10872296071Sdavidcs	uint8_t op_attr;
10873296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE                               (0x7F<<0) /* BitField op_attr	 */
10874296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE_SHIFT                         0
10875296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1                                   (0x1<<7) /* BitField op_attr	this value must be 1 */
10876296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT                             7
10877296071Sdavidcs	uint16_t rsrv0;
10878296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10879296071Sdavidcs	uint16_t rsrv0;
10880296071Sdavidcs	uint8_t op_attr;
10881296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE                               (0x7F<<0) /* BitField op_attr	 */
10882296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_REASON_CODE_SHIFT                         0
10883296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1                                   (0x1<<7) /* BitField op_attr	this value must be 1 */
10884296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT                             7
10885296071Sdavidcs	uint8_t opcode;
10886296071Sdavidcs#endif
10887296071Sdavidcs	uint32_t data_fields;
10888296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH                       (0xFFFFFF<<0) /* BitField data_fields	 */
10889296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT                 0
10890296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH                          (0xFF<<24) /* BitField data_fields	 */
10891296071Sdavidcs		#define ISCSI_LOGOUT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT                    24
10892296071Sdavidcs	uint32_t rsrv2[2];
10893296071Sdavidcs	uint32_t itt;
10894296071Sdavidcs#if defined(__BIG_ENDIAN)
10895296071Sdavidcs	uint16_t cid;
10896296071Sdavidcs	uint16_t rsrv1;
10897296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10898296071Sdavidcs	uint16_t rsrv1;
10899296071Sdavidcs	uint16_t cid;
10900296071Sdavidcs#endif
10901296071Sdavidcs	uint32_t cmd_sn;
10902296071Sdavidcs	uint32_t exp_stat_sn;
10903296071Sdavidcs	uint32_t rsrv3[4];
10904296071Sdavidcs};
10905296071Sdavidcs
10906296071Sdavidcs/*
10907296071Sdavidcs * PDU header of an iSCSI TMF request
10908296071Sdavidcs */
10909296071Sdavidcsstruct iscsi_tmf_req_hdr_little_endian
10910296071Sdavidcs{
10911296071Sdavidcs#if defined(__BIG_ENDIAN)
10912296071Sdavidcs	uint8_t opcode;
10913296071Sdavidcs	uint8_t op_attr;
10914296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION                                     (0x7F<<0) /* BitField op_attr	 */
10915296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION_SHIFT                               0
10916296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1                                      (0x1<<7) /* BitField op_attr	this value must be 1 */
10917296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT                                7
10918296071Sdavidcs	uint16_t rsrv0;
10919296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10920296071Sdavidcs	uint16_t rsrv0;
10921296071Sdavidcs	uint8_t op_attr;
10922296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION                                     (0x7F<<0) /* BitField op_attr	 */
10923296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_FUNCTION_SHIFT                               0
10924296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1                                      (0x1<<7) /* BitField op_attr	this value must be 1 */
10925296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_RSRV1_1_SHIFT                                7
10926296071Sdavidcs	uint8_t opcode;
10927296071Sdavidcs#endif
10928296071Sdavidcs	uint32_t data_fields;
10929296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH                          (0xFFFFFF<<0) /* BitField data_fields	 */
10930296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT                    0
10931296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH                             (0xFF<<24) /* BitField data_fields	 */
10932296071Sdavidcs		#define ISCSI_TMF_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT                       24
10933296071Sdavidcs	struct regpair_t lun;
10934296071Sdavidcs	uint32_t itt;
10935296071Sdavidcs	uint32_t referenced_task_tag;
10936296071Sdavidcs	uint32_t cmd_sn;
10937296071Sdavidcs	uint32_t exp_stat_sn;
10938296071Sdavidcs	uint32_t ref_cmd_sn;
10939296071Sdavidcs	uint32_t exp_data_sn;
10940296071Sdavidcs	uint32_t rsrv2[2];
10941296071Sdavidcs};
10942296071Sdavidcs
10943296071Sdavidcs/*
10944296071Sdavidcs * PDU header of an iSCSI Text request
10945296071Sdavidcs */
10946296071Sdavidcsstruct iscsi_text_req_hdr_little_endian
10947296071Sdavidcs{
10948296071Sdavidcs#if defined(__BIG_ENDIAN)
10949296071Sdavidcs	uint8_t opcode;
10950296071Sdavidcs	uint8_t op_attr;
10951296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1                                       (0x3F<<0) /* BitField op_attr	 */
10952296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1_SHIFT                                 0
10953296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG                                (0x1<<6) /* BitField op_attr	 */
10954296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT                          6
10955296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL                                       (0x1<<7) /* BitField op_attr	 */
10956296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL_SHIFT                                 7
10957296071Sdavidcs	uint16_t rsrv0;
10958296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10959296071Sdavidcs	uint16_t rsrv0;
10960296071Sdavidcs	uint8_t op_attr;
10961296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1                                       (0x3F<<0) /* BitField op_attr	 */
10962296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_RSRV1_SHIFT                                 0
10963296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG                                (0x1<<6) /* BitField op_attr	 */
10964296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_CONTINUE_FLG_SHIFT                          6
10965296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL                                       (0x1<<7) /* BitField op_attr	 */
10966296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_FINAL_SHIFT                                 7
10967296071Sdavidcs	uint8_t opcode;
10968296071Sdavidcs#endif
10969296071Sdavidcs	uint32_t data_fields;
10970296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH                         (0xFFFFFF<<0) /* BitField data_fields	 */
10971296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT                   0
10972296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH                            (0xFF<<24) /* BitField data_fields	 */
10973296071Sdavidcs		#define ISCSI_TEXT_REQ_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT                      24
10974296071Sdavidcs	struct regpair_t lun;
10975296071Sdavidcs	uint32_t itt;
10976296071Sdavidcs	uint32_t ttt;
10977296071Sdavidcs	uint32_t cmd_sn;
10978296071Sdavidcs	uint32_t exp_stat_sn;
10979296071Sdavidcs	uint32_t rsrv3[4];
10980296071Sdavidcs};
10981296071Sdavidcs
10982296071Sdavidcs/*
10983296071Sdavidcs * PDU header of an iSCSI Nop-Out
10984296071Sdavidcs */
10985296071Sdavidcsstruct iscsi_nop_out_hdr_little_endian
10986296071Sdavidcs{
10987296071Sdavidcs#if defined(__BIG_ENDIAN)
10988296071Sdavidcs	uint8_t opcode;
10989296071Sdavidcs	uint8_t op_attr;
10990296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1                                        (0x7F<<0) /* BitField op_attr	 */
10991296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1_SHIFT                                  0
10992296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1                                      (0x1<<7) /* BitField op_attr	this reserved bit must be set to 1 */
10993296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1_SHIFT                                7
10994296071Sdavidcs	uint16_t rsrv0;
10995296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
10996296071Sdavidcs	uint16_t rsrv0;
10997296071Sdavidcs	uint8_t op_attr;
10998296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1                                        (0x7F<<0) /* BitField op_attr	 */
10999296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV1_SHIFT                                  0
11000296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1                                      (0x1<<7) /* BitField op_attr	this reserved bit must be set to 1 */
11001296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_RSRV2_1_SHIFT                                7
11002296071Sdavidcs	uint8_t opcode;
11003296071Sdavidcs#endif
11004296071Sdavidcs	uint32_t data_fields;
11005296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH                          (0xFFFFFF<<0) /* BitField data_fields	 */
11006296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_DATA_SEGMENT_LENGTH_SHIFT                    0
11007296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH                             (0xFF<<24) /* BitField data_fields	 */
11008296071Sdavidcs		#define ISCSI_NOP_OUT_HDR_LITTLE_ENDIAN_TOTAL_AHS_LENGTH_SHIFT                       24
11009296071Sdavidcs	struct regpair_t lun;
11010296071Sdavidcs	uint32_t itt;
11011296071Sdavidcs	uint32_t ttt;
11012296071Sdavidcs	uint32_t cmd_sn;
11013296071Sdavidcs	uint32_t exp_stat_sn;
11014296071Sdavidcs	uint32_t rsrv3[4];
11015296071Sdavidcs};
11016296071Sdavidcs
11017296071Sdavidcs/*
11018296071Sdavidcs * iscsi pdu headers in little endian form.
11019296071Sdavidcs */
11020296071Sdavidcsunion iscsi_pdu_headers_little_endian
11021296071Sdavidcs{
11022296071Sdavidcs	uint32_t fullHeaderSize[12] /* The full size of the header. protects the union size */;
11023296071Sdavidcs	struct iscsi_cmd_pdu_hdr_little_endian command_pdu_hdr /* PDU header of an iSCSI command - read,write  */;
11024296071Sdavidcs	struct iscsi_data_pdu_hdr_little_endian data_out_pdu_hdr /* PDU header of an iSCSI DATA-IN and DATA-OUT PDU  */;
11025296071Sdavidcs	struct iscsi_login_req_hdr_little_endian login_req_pdu_hdr /* PDU header of an iSCSI Login request */;
11026296071Sdavidcs	struct iscsi_logout_req_hdr_little_endian logout_req_pdu_hdr /* PDU header of an iSCSI Logout request */;
11027296071Sdavidcs	struct iscsi_tmf_req_hdr_little_endian tmf_req_pdu_hdr /* PDU header of an iSCSI TMF request */;
11028296071Sdavidcs	struct iscsi_text_req_hdr_little_endian text_req_pdu_hdr /* PDU header of an iSCSI Text request */;
11029296071Sdavidcs	struct iscsi_nop_out_hdr_little_endian nop_out_pdu_hdr /* PDU header of an iSCSI Nop-Out */;
11030296071Sdavidcs};
11031296071Sdavidcs
11032296071Sdavidcsstruct iscsi_hq_bd
11033296071Sdavidcs{
11034296071Sdavidcs	union iscsi_pdu_headers_little_endian pdu_header;
11035296071Sdavidcs#if defined(__BIG_ENDIAN)
11036296071Sdavidcs	uint16_t reserved1;
11037296071Sdavidcs	uint16_t lcl_cmp_flg;
11038296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
11039296071Sdavidcs	uint16_t lcl_cmp_flg;
11040296071Sdavidcs	uint16_t reserved1;
11041296071Sdavidcs#endif
11042296071Sdavidcs	uint32_t sgl_base_lo;
11043296071Sdavidcs	uint32_t sgl_base_hi;
11044296071Sdavidcs#if defined(__BIG_ENDIAN)
11045296071Sdavidcs	uint8_t sgl_size;
11046296071Sdavidcs	uint8_t sge_index;
11047296071Sdavidcs	uint16_t sge_offset;
11048296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
11049296071Sdavidcs	uint16_t sge_offset;
11050296071Sdavidcs	uint8_t sge_index;
11051296071Sdavidcs	uint8_t sgl_size;
11052296071Sdavidcs#endif
11053296071Sdavidcs};
11054296071Sdavidcs
11055296071Sdavidcs
11056296071Sdavidcs/*
11057296071Sdavidcs * CQE data for L2 OOO connection $$KEEP_ENDIANNESS$$
11058296071Sdavidcs */
11059296071Sdavidcsstruct iscsi_l2_ooo_data
11060296071Sdavidcs{
11061296071Sdavidcs	uint32_t iscsi_cid /* iSCSI context ID  */;
11062296071Sdavidcs	uint8_t drop_isle /* isle number of the first isle to drop */;
11063296071Sdavidcs	uint8_t drop_size /* number of isles to drop */;
11064296071Sdavidcs	uint8_t ooo_opcode /* Out Of Order opcode (use enum tcp_ooo_event */;
11065296071Sdavidcs	uint8_t ooo_isle /* OOO isle number to add the packet to */;
11066296071Sdavidcs	uint8_t reserved[8];
11067296071Sdavidcs};
11068296071Sdavidcs
11069296071Sdavidcs
11070296071Sdavidcsstruct iscsi_task_context_entry_xuc_c_write_only
11071296071Sdavidcs{
11072296071Sdavidcs	uint32_t total_data_acked /* Xstorm inits to zero. C increments. U validates  */;
11073296071Sdavidcs};
11074296071Sdavidcs
11075296071Sdavidcsstruct iscsi_task_context_r2t_table_entry
11076296071Sdavidcs{
11077296071Sdavidcs	uint32_t ttt;
11078296071Sdavidcs	uint32_t desired_data_len;
11079296071Sdavidcs};
11080296071Sdavidcs
11081296071Sdavidcsstruct iscsi_task_context_entry_xuc_u_write_only
11082296071Sdavidcs{
11083296071Sdavidcs	uint32_t exp_r2t_sn /* Xstorm inits to zero. U increments. */;
11084296071Sdavidcs	struct iscsi_task_context_r2t_table_entry r2t_table[4] /* U updates. X reads */;
11085296071Sdavidcs#if defined(__BIG_ENDIAN)
11086296071Sdavidcs	uint16_t data_in_count /* X inits to zero. U increments. */;
11087296071Sdavidcs	uint8_t cq_id /* X inits to zero. U uses. */;
11088296071Sdavidcs	uint8_t valid_1b /* X sets. U resets. */;
11089296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
11090296071Sdavidcs	uint8_t valid_1b /* X sets. U resets. */;
11091296071Sdavidcs	uint8_t cq_id /* X inits to zero. U uses. */;
11092296071Sdavidcs	uint16_t data_in_count /* X inits to zero. U increments. */;
11093296071Sdavidcs#endif
11094296071Sdavidcs};
11095296071Sdavidcs
11096296071Sdavidcsstruct iscsi_task_context_entry_xuc
11097296071Sdavidcs{
11098296071Sdavidcs	struct iscsi_task_context_entry_xuc_c_write_only write_c /* Cstorm only inits data here, without further change by any storm. */;
11099296071Sdavidcs	uint32_t exp_data_transfer_len /* Xstorm only inits data here. */;
11100296071Sdavidcs	struct iscsi_task_context_entry_xuc_x_write_only write_x /* only Xstorm writes data here. */;
11101296071Sdavidcs	uint32_t lun_lo /* Xstorm only inits data here. */;
11102296071Sdavidcs	struct iscsi_task_context_entry_xuc_xu_write_both write_xu /* Both X and U update this struct, but in different flow. */;
11103296071Sdavidcs	uint32_t lun_hi /* Xstorm only inits data here. */;
11104296071Sdavidcs	struct iscsi_task_context_entry_xuc_u_write_only write_u /* Ustorm only inits data here, without further change by any storm. */;
11105296071Sdavidcs};
11106296071Sdavidcs
11107296071Sdavidcsstruct iscsi_task_context_entry_u
11108296071Sdavidcs{
11109296071Sdavidcs	uint32_t exp_r2t_buff_offset;
11110296071Sdavidcs	uint32_t rem_rcv_len;
11111296071Sdavidcs	uint32_t exp_data_sn;
11112296071Sdavidcs};
11113296071Sdavidcs
11114296071Sdavidcsstruct iscsi_task_context_entry
11115296071Sdavidcs{
11116296071Sdavidcs	struct iscsi_task_context_entry_x tce_x;
11117296071Sdavidcs#if defined(__BIG_ENDIAN)
11118296071Sdavidcs	uint16_t data_out_count;
11119296071Sdavidcs	uint16_t rsrv0;
11120296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
11121296071Sdavidcs	uint16_t rsrv0;
11122296071Sdavidcs	uint16_t data_out_count;
11123296071Sdavidcs#endif
11124296071Sdavidcs	struct iscsi_task_context_entry_xuc tce_xuc;
11125296071Sdavidcs	struct iscsi_task_context_entry_u tce_u;
11126296071Sdavidcs	uint32_t rsrv1[7] /* increase the size to 128 bytes */;
11127296071Sdavidcs};
11128296071Sdavidcs
11129296071Sdavidcs
11130296071Sdavidcsstruct iscsi_task_context_entry_xuc_x_init_only
11131296071Sdavidcs{
11132296071Sdavidcs	struct regpair_t lun /* X inits. U validates */;
11133296071Sdavidcs	uint32_t exp_data_transfer_len /* Xstorm inits to SQ WQE data. U validates */;
11134296071Sdavidcs};
11135296071Sdavidcs
11136296071Sdavidcs
11137296071Sdavidcs/*
11138255736Sdavidch * The data afex vif list ramrod need $$KEEP_ENDIANNESS$$
11139255736Sdavidch */
11140255736Sdavidchstruct afex_vif_list_ramrod_data
11141255736Sdavidch{
11142255736Sdavidch	uint8_t afex_vif_list_command /* set get, clear all a VIF list id defined by enum vif_list_rule_kind */;
11143255736Sdavidch	uint8_t func_bit_map /* the function bit map to set */;
11144255736Sdavidch	uint16_t vif_list_index /* the VIF list, in a per pf vector  to add this function to */;
11145255736Sdavidch	uint8_t func_to_clear /* the func id to clear in case of clear func mode */;
11146255736Sdavidch	uint8_t echo;
11147255736Sdavidch	uint16_t reserved1;
11148255736Sdavidch};
11149255736Sdavidch
11150255736Sdavidch
11151255736Sdavidch/*
11152296071Sdavidcs *  $$KEEP_ENDIANNESS$$
11153296071Sdavidcs */
11154296071Sdavidcsstruct c2s_pri_trans_table_entry
11155296071Sdavidcs{
11156296071Sdavidcs	uint8_t val[MAX_VLAN_PRIORITIES] /* Inner to outer vlan priority translation table entry for current PF */;
11157296071Sdavidcs};
11158296071Sdavidcs
11159296071Sdavidcs
11160296071Sdavidcs/*
11161255736Sdavidch * cfc delete event data  $$KEEP_ENDIANNESS$$
11162255736Sdavidch */
11163255736Sdavidchstruct cfc_del_event_data
11164255736Sdavidch{
11165255736Sdavidch	uint32_t cid /* cid of deleted connection */;
11166255736Sdavidch	uint32_t reserved0;
11167255736Sdavidch	uint32_t reserved1;
11168255736Sdavidch};
11169255736Sdavidch
11170255736Sdavidch
11171255736Sdavidch/*
11172255736Sdavidch * per-port SAFC demo variables
11173255736Sdavidch */
11174255736Sdavidchstruct cmng_flags_per_port
11175255736Sdavidch{
11176255736Sdavidch	uint32_t cmng_enables;
11177296071Sdavidcs		#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN                                              (0x1<<0) /* BitField cmng_enablesenables flag for fairness and rate shaping between protocols, vnics and COSes	if set, enable fairness between vnics */
11178296071Sdavidcs		#define CMNG_FLAGS_PER_PORT_FAIRNESS_VN_SHIFT                                        0
11179296071Sdavidcs		#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN                                          (0x1<<1) /* BitField cmng_enablesenables flag for fairness and rate shaping between protocols, vnics and COSes	if set, enable rate shaping between vnics */
11180296071Sdavidcs		#define CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN_SHIFT                                    1
11181296071Sdavidcs		#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS                                             (0x1<<2) /* BitField cmng_enablesenables flag for fairness and rate shaping between protocols, vnics and COSes	if set, enable fairness between COSes */
11182296071Sdavidcs		#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_SHIFT                                       2
11183296071Sdavidcs		#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE                                        (0x1<<3) /* BitField cmng_enablesenables flag for fairness and rate shaping between protocols, vnics and COSes	 (use enum fairness_mode) */
11184296071Sdavidcs		#define CMNG_FLAGS_PER_PORT_FAIRNESS_COS_MODE_SHIFT                                  3
11185296071Sdavidcs		#define __CMNG_FLAGS_PER_PORT_RESERVED0                                              (0xFFFFFFF<<4) /* BitField cmng_enablesenables flag for fairness and rate shaping between protocols, vnics and COSes	reserved */
11186296071Sdavidcs		#define __CMNG_FLAGS_PER_PORT_RESERVED0_SHIFT                                        4
11187255736Sdavidch	uint32_t __reserved1;
11188255736Sdavidch};
11189255736Sdavidch
11190255736Sdavidch
11191255736Sdavidch/*
11192255736Sdavidch * per-port rate shaping variables
11193255736Sdavidch */
11194255736Sdavidchstruct rate_shaping_vars_per_port
11195255736Sdavidch{
11196255736Sdavidch	uint32_t rs_periodic_timeout /* timeout of periodic timer */;
11197255736Sdavidch	uint32_t rs_threshold /* threshold, below which we start to stop queues */;
11198255736Sdavidch};
11199255736Sdavidch
11200255736Sdavidch/*
11201255736Sdavidch * per-port fairness variables
11202255736Sdavidch */
11203255736Sdavidchstruct fairness_vars_per_port
11204255736Sdavidch{
11205255736Sdavidch	uint32_t upper_bound /* Quota for a protocol/vnic */;
11206255736Sdavidch	uint32_t fair_threshold /* almost-empty threshold */;
11207255736Sdavidch	uint32_t fairness_timeout /* timeout of fairness timer */;
11208255736Sdavidch	uint32_t reserved0;
11209255736Sdavidch};
11210255736Sdavidch
11211255736Sdavidch/*
11212255736Sdavidch * per-port SAFC variables
11213255736Sdavidch */
11214255736Sdavidchstruct safc_struct_per_port
11215255736Sdavidch{
11216255736Sdavidch#if defined(__BIG_ENDIAN)
11217255736Sdavidch	uint16_t __reserved1;
11218255736Sdavidch	uint8_t __reserved0;
11219255736Sdavidch	uint8_t safc_timeout_usec /* timeout to stop queues on SAFC pause command */;
11220255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11221255736Sdavidch	uint8_t safc_timeout_usec /* timeout to stop queues on SAFC pause command */;
11222255736Sdavidch	uint8_t __reserved0;
11223255736Sdavidch	uint16_t __reserved1;
11224255736Sdavidch#endif
11225255736Sdavidch	uint8_t cos_to_traffic_types[MAX_COS_NUMBER] /* translate cos to service traffics types */;
11226255736Sdavidch	uint16_t cos_to_pause_mask[NUM_OF_SAFC_BITS] /* QM pause mask for each class of service in the SAFC frame */;
11227255736Sdavidch};
11228255736Sdavidch
11229255736Sdavidch/*
11230255736Sdavidch * Per-port congestion management variables
11231255736Sdavidch */
11232255736Sdavidchstruct cmng_struct_per_port
11233255736Sdavidch{
11234255736Sdavidch	struct rate_shaping_vars_per_port rs_vars;
11235255736Sdavidch	struct fairness_vars_per_port fair_vars;
11236255736Sdavidch	struct safc_struct_per_port safc_vars;
11237255736Sdavidch	struct cmng_flags_per_port flags;
11238255736Sdavidch};
11239255736Sdavidch
11240255736Sdavidch/*
11241255736Sdavidch * a single rate shaping counter. can be used as protocol or vnic counter
11242255736Sdavidch */
11243255736Sdavidchstruct rate_shaping_counter
11244255736Sdavidch{
11245255736Sdavidch	uint32_t quota /* Quota for a protocol/vnic */;
11246255736Sdavidch#if defined(__BIG_ENDIAN)
11247255736Sdavidch	uint16_t __reserved0;
11248255736Sdavidch	uint16_t rate /* Vnic/Protocol rate in units of Mega-bits/sec */;
11249255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11250255736Sdavidch	uint16_t rate /* Vnic/Protocol rate in units of Mega-bits/sec */;
11251255736Sdavidch	uint16_t __reserved0;
11252255736Sdavidch#endif
11253255736Sdavidch};
11254255736Sdavidch
11255255736Sdavidch/*
11256255736Sdavidch * per-vnic rate shaping variables
11257255736Sdavidch */
11258255736Sdavidchstruct rate_shaping_vars_per_vn
11259255736Sdavidch{
11260255736Sdavidch	struct rate_shaping_counter vn_counter /* per-vnic counter */;
11261255736Sdavidch};
11262255736Sdavidch
11263255736Sdavidch/*
11264255736Sdavidch * per-vnic fairness variables
11265255736Sdavidch */
11266255736Sdavidchstruct fairness_vars_per_vn
11267255736Sdavidch{
11268255736Sdavidch	uint32_t cos_credit_delta[MAX_COS_NUMBER] /* used for incrementing the credit */;
11269255736Sdavidch	uint32_t vn_credit_delta /* used for incrementing the credit */;
11270255736Sdavidch	uint32_t __reserved0;
11271255736Sdavidch};
11272255736Sdavidch
11273255736Sdavidch/*
11274255736Sdavidch * cmng port init state
11275255736Sdavidch */
11276255736Sdavidchstruct cmng_vnic
11277255736Sdavidch{
11278255736Sdavidch	struct rate_shaping_vars_per_vn vnic_max_rate[4];
11279255736Sdavidch	struct fairness_vars_per_vn vnic_min_rate[4];
11280255736Sdavidch};
11281255736Sdavidch
11282255736Sdavidch/*
11283255736Sdavidch * cmng port init state
11284255736Sdavidch */
11285255736Sdavidchstruct cmng_init
11286255736Sdavidch{
11287255736Sdavidch	struct cmng_struct_per_port port;
11288255736Sdavidch	struct cmng_vnic vnic;
11289255736Sdavidch};
11290255736Sdavidch
11291255736Sdavidch
11292255736Sdavidch/*
11293255736Sdavidch * driver parameters for congestion management init, all rates are in Mbps
11294255736Sdavidch */
11295255736Sdavidchstruct cmng_init_input
11296255736Sdavidch{
11297255736Sdavidch	uint32_t port_rate;
11298255736Sdavidch	uint16_t vnic_min_rate[4] /* rates are in Mbps */;
11299255736Sdavidch	uint16_t vnic_max_rate[4] /* rates are in Mbps */;
11300255736Sdavidch	uint16_t cos_min_rate[MAX_COS_NUMBER] /* rates are in Mbps */;
11301255736Sdavidch	uint16_t cos_to_pause_mask[MAX_COS_NUMBER];
11302255736Sdavidch	struct cmng_flags_per_port flags;
11303255736Sdavidch};
11304255736Sdavidch
11305255736Sdavidch
11306255736Sdavidch/*
11307255736Sdavidch * Protocol-common command ID for slow path elements
11308255736Sdavidch */
11309255736Sdavidchenum common_spqe_cmd_id
11310255736Sdavidch{
11311255736Sdavidch	RAMROD_CMD_ID_COMMON_UNUSED,
11312255736Sdavidch	RAMROD_CMD_ID_COMMON_FUNCTION_START /* Start a function (for PFs only) */,
11313255736Sdavidch	RAMROD_CMD_ID_COMMON_FUNCTION_STOP /* Stop a function (for PFs only) */,
11314255736Sdavidch	RAMROD_CMD_ID_COMMON_FUNCTION_UPDATE /* niv update function */,
11315255736Sdavidch	RAMROD_CMD_ID_COMMON_CFC_DEL /* Delete a connection from CFC */,
11316255736Sdavidch	RAMROD_CMD_ID_COMMON_CFC_DEL_WB /* Delete a connection from CFC (with write back) */,
11317255736Sdavidch	RAMROD_CMD_ID_COMMON_STAT_QUERY /* Collect statistics counters */,
11318255736Sdavidch	RAMROD_CMD_ID_COMMON_STOP_TRAFFIC /* Stop Tx traffic (before DCB updates) */,
11319255736Sdavidch	RAMROD_CMD_ID_COMMON_START_TRAFFIC /* Start Tx traffic (after DCB updates) */,
11320255736Sdavidch	RAMROD_CMD_ID_COMMON_AFEX_VIF_LISTS /* niv vif lists */,
11321255736Sdavidch	RAMROD_CMD_ID_COMMON_SET_TIMESYNC /* Set Timesync Parameters (E3 Only) */,
11322255736Sdavidch	MAX_COMMON_SPQE_CMD_ID};
11323255736Sdavidch
11324255736Sdavidch
11325255736Sdavidch/*
11326255736Sdavidch * Per-protocol connection types
11327255736Sdavidch */
11328255736Sdavidchenum connection_type
11329255736Sdavidch{
11330255736Sdavidch	ETH_CONNECTION_TYPE /* Ethernet */,
11331255736Sdavidch	TOE_CONNECTION_TYPE /* TOE */,
11332255736Sdavidch	RDMA_CONNECTION_TYPE /* RDMA */,
11333255736Sdavidch	ISCSI_CONNECTION_TYPE /* iSCSI */,
11334255736Sdavidch	FCOE_CONNECTION_TYPE /* FCoE */,
11335255736Sdavidch	RESERVED_CONNECTION_TYPE_0,
11336255736Sdavidch	RESERVED_CONNECTION_TYPE_1,
11337255736Sdavidch	RESERVED_CONNECTION_TYPE_2,
11338255736Sdavidch	NONE_CONNECTION_TYPE /* General- used for common slow path */,
11339255736Sdavidch	MAX_CONNECTION_TYPE};
11340255736Sdavidch
11341255736Sdavidch
11342255736Sdavidch/*
11343255736Sdavidch * Cos modes
11344255736Sdavidch */
11345255736Sdavidchenum cos_mode
11346255736Sdavidch{
11347255736Sdavidch	OVERRIDE_COS /* Firmware deduce cos according to DCB */,
11348255736Sdavidch	STATIC_COS /* Firmware has constant queues per CoS */,
11349255736Sdavidch	FW_WRR /* Firmware keep fairness between different CoSes */,
11350255736Sdavidch	MAX_COS_MODE};
11351255736Sdavidch
11352255736Sdavidch
11353255736Sdavidch/*
11354255736Sdavidch * Dynamic HC counters set by the driver
11355255736Sdavidch */
11356255736Sdavidchstruct hc_dynamic_drv_counter
11357255736Sdavidch{
11358255736Sdavidch	uint32_t val[HC_SB_MAX_DYNAMIC_INDICES] /* 4 bytes * 4 indices = 2 lines */;
11359255736Sdavidch};
11360255736Sdavidch
11361255736Sdavidch/*
11362255736Sdavidch * zone A per-queue data
11363255736Sdavidch */
11364255736Sdavidchstruct cstorm_queue_zone_data
11365255736Sdavidch{
11366255736Sdavidch	struct hc_dynamic_drv_counter hc_dyn_drv_cnt /* 4 bytes * 4 indices = 2 lines */;
11367296071Sdavidcs	struct regpair_t reserved[2];
11368255736Sdavidch};
11369255736Sdavidch
11370255736Sdavidch
11371255736Sdavidch/*
11372255736Sdavidch * Vf-PF channel data in cstorm ram (non-triggered zone)
11373255736Sdavidch */
11374255736Sdavidchstruct vf_pf_channel_zone_data
11375255736Sdavidch{
11376255736Sdavidch	uint32_t msg_addr_lo /* the message address on VF memory */;
11377255736Sdavidch	uint32_t msg_addr_hi /* the message address on VF memory */;
11378255736Sdavidch};
11379255736Sdavidch
11380255736Sdavidch/*
11381255736Sdavidch * zone for VF non-triggered data
11382255736Sdavidch */
11383255736Sdavidchstruct non_trigger_vf_zone
11384255736Sdavidch{
11385255736Sdavidch	struct vf_pf_channel_zone_data vf_pf_channel /* vf-pf channel zone data */;
11386255736Sdavidch};
11387255736Sdavidch
11388255736Sdavidch/*
11389255736Sdavidch * Vf-PF channel trigger zone in cstorm ram
11390255736Sdavidch */
11391255736Sdavidchstruct vf_pf_channel_zone_trigger
11392255736Sdavidch{
11393255736Sdavidch	uint8_t addr_valid /* indicates that a vf-pf message is pending. MUST be set AFTER the message address.  */;
11394255736Sdavidch};
11395255736Sdavidch
11396255736Sdavidch/*
11397255736Sdavidch * zone that triggers the in-bound interrupt
11398255736Sdavidch */
11399255736Sdavidchstruct trigger_vf_zone
11400255736Sdavidch{
11401255736Sdavidch#if defined(__BIG_ENDIAN)
11402255736Sdavidch	uint16_t reserved1;
11403255736Sdavidch	uint8_t reserved0;
11404255736Sdavidch	struct vf_pf_channel_zone_trigger vf_pf_channel;
11405255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11406255736Sdavidch	struct vf_pf_channel_zone_trigger vf_pf_channel;
11407255736Sdavidch	uint8_t reserved0;
11408255736Sdavidch	uint16_t reserved1;
11409255736Sdavidch#endif
11410255736Sdavidch	uint32_t reserved2;
11411255736Sdavidch};
11412255736Sdavidch
11413255736Sdavidch/*
11414255736Sdavidch * zone B per-VF data
11415255736Sdavidch */
11416255736Sdavidchstruct cstorm_vf_zone_data
11417255736Sdavidch{
11418255736Sdavidch	struct non_trigger_vf_zone non_trigger /* zone for VF non-triggered data */;
11419255736Sdavidch	struct trigger_vf_zone trigger /* zone that triggers the in-bound interrupt */;
11420255736Sdavidch};
11421255736Sdavidch
11422255736Sdavidch
11423255736Sdavidch/*
11424255736Sdavidch * Dynamic host coalescing init parameters, per state machine
11425255736Sdavidch */
11426255736Sdavidchstruct dynamic_hc_sm_config
11427255736Sdavidch{
11428255736Sdavidch	uint32_t threshold[3] /* thresholds of number of outstanding bytes */;
11429255736Sdavidch	uint8_t shift_per_protocol[HC_SB_MAX_DYNAMIC_INDICES] /* bytes difference of each protocol is shifted right by this value */;
11430255736Sdavidch	uint8_t hc_timeout0[HC_SB_MAX_DYNAMIC_INDICES] /* timeout for level 0 for each protocol, in units of usec */;
11431255736Sdavidch	uint8_t hc_timeout1[HC_SB_MAX_DYNAMIC_INDICES] /* timeout for level 1 for each protocol, in units of usec */;
11432255736Sdavidch	uint8_t hc_timeout2[HC_SB_MAX_DYNAMIC_INDICES] /* timeout for level 2 for each protocol, in units of usec */;
11433255736Sdavidch	uint8_t hc_timeout3[HC_SB_MAX_DYNAMIC_INDICES] /* timeout for level 3 for each protocol, in units of usec */;
11434255736Sdavidch};
11435255736Sdavidch
11436255736Sdavidch/*
11437255736Sdavidch * Dynamic host coalescing init parameters
11438255736Sdavidch */
11439255736Sdavidchstruct dynamic_hc_config
11440255736Sdavidch{
11441255736Sdavidch	struct dynamic_hc_sm_config sm_config[HC_SB_MAX_SM] /* Configuration per state machine */;
11442255736Sdavidch};
11443255736Sdavidch
11444255736Sdavidch
11445255736Sdavidchstruct e2_integ_data
11446255736Sdavidch{
11447255736Sdavidch#if defined(__BIG_ENDIAN)
11448255736Sdavidch	uint8_t flags;
11449296071Sdavidcs		#define E2_INTEG_DATA_TESTING_EN                                                     (0x1<<0) /* BitField flags	integration testing enabled */
11450296071Sdavidcs		#define E2_INTEG_DATA_TESTING_EN_SHIFT                                               0
11451296071Sdavidcs		#define E2_INTEG_DATA_LB_TX                                                          (0x1<<1) /* BitField flags	flag indicating this connection will transmit on loopback */
11452296071Sdavidcs		#define E2_INTEG_DATA_LB_TX_SHIFT                                                    1
11453296071Sdavidcs		#define E2_INTEG_DATA_COS_TX                                                         (0x1<<2) /* BitField flags	flag indicating this connection will transmit according to cos field */
11454296071Sdavidcs		#define E2_INTEG_DATA_COS_TX_SHIFT                                                   2
11455296071Sdavidcs		#define E2_INTEG_DATA_OPPORTUNISTICQM                                                (0x1<<3) /* BitField flags	flag indicating this connection will activate the opportunistic QM credit flow */
11456296071Sdavidcs		#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT                                          3
11457296071Sdavidcs		#define E2_INTEG_DATA_DPMTESTRELEASEDQ                                               (0x1<<4) /* BitField flags	flag indicating this connection will release the door bell queue (DQ) */
11458296071Sdavidcs		#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT                                         4
11459296071Sdavidcs		#define E2_INTEG_DATA_RESERVED                                                       (0x7<<5) /* BitField flags	 */
11460296071Sdavidcs		#define E2_INTEG_DATA_RESERVED_SHIFT                                                 5
11461255736Sdavidch	uint8_t cos /* cos of the connection (relevant only in cos transmitting connections, when cosTx is set */;
11462255736Sdavidch	uint8_t voq /* voq to return credit on. Normally equal to port (i.e. always 0 in E2 operational connections). in cos tests equal to cos. in loopback tests equal to LB_PORT (=4) */;
11463255736Sdavidch	uint8_t pbf_queue /* pbf queue to transmit on. Normally equal to port (i.e. always 0 in E2 operational connections). in cos tests equal to cos. in loopback tests equal to LB_PORT (=4) */;
11464255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11465255736Sdavidch	uint8_t pbf_queue /* pbf queue to transmit on. Normally equal to port (i.e. always 0 in E2 operational connections). in cos tests equal to cos. in loopback tests equal to LB_PORT (=4) */;
11466255736Sdavidch	uint8_t voq /* voq to return credit on. Normally equal to port (i.e. always 0 in E2 operational connections). in cos tests equal to cos. in loopback tests equal to LB_PORT (=4) */;
11467255736Sdavidch	uint8_t cos /* cos of the connection (relevant only in cos transmitting connections, when cosTx is set */;
11468255736Sdavidch	uint8_t flags;
11469296071Sdavidcs		#define E2_INTEG_DATA_TESTING_EN                                                     (0x1<<0) /* BitField flags	integration testing enabled */
11470296071Sdavidcs		#define E2_INTEG_DATA_TESTING_EN_SHIFT                                               0
11471296071Sdavidcs		#define E2_INTEG_DATA_LB_TX                                                          (0x1<<1) /* BitField flags	flag indicating this connection will transmit on loopback */
11472296071Sdavidcs		#define E2_INTEG_DATA_LB_TX_SHIFT                                                    1
11473296071Sdavidcs		#define E2_INTEG_DATA_COS_TX                                                         (0x1<<2) /* BitField flags	flag indicating this connection will transmit according to cos field */
11474296071Sdavidcs		#define E2_INTEG_DATA_COS_TX_SHIFT                                                   2
11475296071Sdavidcs		#define E2_INTEG_DATA_OPPORTUNISTICQM                                                (0x1<<3) /* BitField flags	flag indicating this connection will activate the opportunistic QM credit flow */
11476296071Sdavidcs		#define E2_INTEG_DATA_OPPORTUNISTICQM_SHIFT                                          3
11477296071Sdavidcs		#define E2_INTEG_DATA_DPMTESTRELEASEDQ                                               (0x1<<4) /* BitField flags	flag indicating this connection will release the door bell queue (DQ) */
11478296071Sdavidcs		#define E2_INTEG_DATA_DPMTESTRELEASEDQ_SHIFT                                         4
11479296071Sdavidcs		#define E2_INTEG_DATA_RESERVED                                                       (0x7<<5) /* BitField flags	 */
11480296071Sdavidcs		#define E2_INTEG_DATA_RESERVED_SHIFT                                                 5
11481255736Sdavidch#endif
11482255736Sdavidch#if defined(__BIG_ENDIAN)
11483255736Sdavidch	uint16_t reserved3;
11484255736Sdavidch	uint8_t reserved2;
11485255736Sdavidch	uint8_t ramEn /* context area reserved for reading enable bit from ram */;
11486255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11487255736Sdavidch	uint8_t ramEn /* context area reserved for reading enable bit from ram */;
11488255736Sdavidch	uint8_t reserved2;
11489255736Sdavidch	uint16_t reserved3;
11490255736Sdavidch#endif
11491255736Sdavidch};
11492255736Sdavidch
11493255736Sdavidch
11494255736Sdavidch/*
11495255736Sdavidch * set mac event data  $$KEEP_ENDIANNESS$$
11496255736Sdavidch */
11497255736Sdavidchstruct eth_event_data
11498255736Sdavidch{
11499255736Sdavidch	uint32_t echo /* set mac echo data to return to driver */;
11500255736Sdavidch	uint32_t reserved0;
11501255736Sdavidch	uint32_t reserved1;
11502255736Sdavidch};
11503255736Sdavidch
11504255736Sdavidch
11505255736Sdavidch/*
11506255736Sdavidch * pf-vf event data  $$KEEP_ENDIANNESS$$
11507255736Sdavidch */
11508255736Sdavidchstruct vf_pf_event_data
11509255736Sdavidch{
11510255736Sdavidch	uint8_t vf_id /* VF ID (0-63) */;
11511255736Sdavidch	uint8_t reserved0;
11512255736Sdavidch	uint16_t reserved1;
11513255736Sdavidch	uint32_t msg_addr_lo /* message address on Vf (low 32 bits) */;
11514255736Sdavidch	uint32_t msg_addr_hi /* message address on Vf (high 32 bits) */;
11515255736Sdavidch};
11516255736Sdavidch
11517255736Sdavidch/*
11518255736Sdavidch * VF FLR event data  $$KEEP_ENDIANNESS$$
11519255736Sdavidch */
11520255736Sdavidchstruct vf_flr_event_data
11521255736Sdavidch{
11522255736Sdavidch	uint8_t vf_id /* VF ID (0-63) */;
11523255736Sdavidch	uint8_t reserved0;
11524255736Sdavidch	uint16_t reserved1;
11525255736Sdavidch	uint32_t reserved2;
11526255736Sdavidch	uint32_t reserved3;
11527255736Sdavidch};
11528255736Sdavidch
11529255736Sdavidch/*
11530255736Sdavidch * malicious VF event data  $$KEEP_ENDIANNESS$$
11531255736Sdavidch */
11532255736Sdavidchstruct malicious_vf_event_data
11533255736Sdavidch{
11534255736Sdavidch	uint8_t vf_id /* VF ID (0-63) */;
11535255736Sdavidch	uint8_t err_id /* reason for malicious notification */;
11536255736Sdavidch	uint16_t reserved1;
11537255736Sdavidch	uint32_t reserved2;
11538255736Sdavidch	uint32_t reserved3;
11539255736Sdavidch};
11540255736Sdavidch
11541255736Sdavidch/*
11542255736Sdavidch * vif list event data  $$KEEP_ENDIANNESS$$
11543255736Sdavidch */
11544255736Sdavidchstruct vif_list_event_data
11545255736Sdavidch{
11546255736Sdavidch	uint8_t func_bit_map /* bit map of pf indice */;
11547255736Sdavidch	uint8_t echo;
11548255736Sdavidch	uint16_t reserved0;
11549255736Sdavidch	uint32_t reserved1;
11550255736Sdavidch	uint32_t reserved2;
11551255736Sdavidch};
11552255736Sdavidch
11553255736Sdavidch/*
11554255736Sdavidch * function update event data  $$KEEP_ENDIANNESS$$
11555255736Sdavidch */
11556255736Sdavidchstruct function_update_event_data
11557255736Sdavidch{
11558255736Sdavidch	uint8_t echo;
11559255736Sdavidch	uint8_t reserved;
11560255736Sdavidch	uint16_t reserved0;
11561255736Sdavidch	uint32_t reserved1;
11562255736Sdavidch	uint32_t reserved2;
11563255736Sdavidch};
11564255736Sdavidch
11565255736Sdavidch/*
11566255736Sdavidch * union for all event ring message types
11567255736Sdavidch */
11568255736Sdavidchunion event_data
11569255736Sdavidch{
11570255736Sdavidch	struct vf_pf_event_data vf_pf_event /* vf-pf event data */;
11571255736Sdavidch	struct eth_event_data eth_event /* set mac event data */;
11572255736Sdavidch	struct cfc_del_event_data cfc_del_event /* cfc delete event data */;
11573255736Sdavidch	struct vf_flr_event_data vf_flr_event /* vf flr event data */;
11574255736Sdavidch	struct malicious_vf_event_data malicious_vf_event /* malicious vf event data */;
11575255736Sdavidch	struct vif_list_event_data vif_list_event /* vif list event data */;
11576255736Sdavidch	struct function_update_event_data function_update_event /* function update event data */;
11577255736Sdavidch};
11578255736Sdavidch
11579255736Sdavidch
11580255736Sdavidch/*
11581255736Sdavidch * per PF event ring data
11582255736Sdavidch */
11583255736Sdavidchstruct event_ring_data
11584255736Sdavidch{
11585296071Sdavidcs	struct regpair_native_t base_addr /* ring base address */;
11586255736Sdavidch#if defined(__BIG_ENDIAN)
11587255736Sdavidch	uint8_t index_id /* index ID within the status block */;
11588255736Sdavidch	uint8_t sb_id /* status block ID */;
11589255736Sdavidch	uint16_t producer /* event ring producer */;
11590255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11591255736Sdavidch	uint16_t producer /* event ring producer */;
11592255736Sdavidch	uint8_t sb_id /* status block ID */;
11593255736Sdavidch	uint8_t index_id /* index ID within the status block */;
11594255736Sdavidch#endif
11595255736Sdavidch	uint32_t reserved0;
11596255736Sdavidch};
11597255736Sdavidch
11598255736Sdavidch
11599255736Sdavidch/*
11600255736Sdavidch * event ring message element (each element is 128 bits) $$KEEP_ENDIANNESS$$
11601255736Sdavidch */
11602255736Sdavidchstruct event_ring_msg
11603255736Sdavidch{
11604255736Sdavidch	uint8_t opcode;
11605255736Sdavidch	uint8_t error /* error on the mesasage */;
11606255736Sdavidch	uint16_t reserved1;
11607255736Sdavidch	union event_data data /* message data (96 bits data) */;
11608255736Sdavidch};
11609255736Sdavidch
11610255736Sdavidch/*
11611255736Sdavidch * event ring next page element (128 bits)
11612255736Sdavidch */
11613255736Sdavidchstruct event_ring_next
11614255736Sdavidch{
11615296071Sdavidcs	struct regpair_t addr /* Address of the next page of the ring */;
11616255736Sdavidch	uint32_t reserved[2];
11617255736Sdavidch};
11618255736Sdavidch
11619255736Sdavidch/*
11620255736Sdavidch * union for event ring element types (each element is 128 bits)
11621255736Sdavidch */
11622255736Sdavidchunion event_ring_elem
11623255736Sdavidch{
11624255736Sdavidch	struct event_ring_msg message /* event ring message */;
11625255736Sdavidch	struct event_ring_next next_page /* event ring next page */;
11626255736Sdavidch};
11627255736Sdavidch
11628255736Sdavidch
11629255736Sdavidch/*
11630255736Sdavidch * Common event ring opcodes
11631255736Sdavidch */
11632255736Sdavidchenum event_ring_opcode
11633255736Sdavidch{
11634255736Sdavidch	EVENT_RING_OPCODE_VF_PF_CHANNEL,
11635255736Sdavidch	EVENT_RING_OPCODE_FUNCTION_START /* Start a function (for PFs only) */,
11636255736Sdavidch	EVENT_RING_OPCODE_FUNCTION_STOP /* Stop a function (for PFs only) */,
11637255736Sdavidch	EVENT_RING_OPCODE_CFC_DEL /* Delete a connection from CFC */,
11638255736Sdavidch	EVENT_RING_OPCODE_CFC_DEL_WB /* Delete a connection from CFC (with write back) */,
11639255736Sdavidch	EVENT_RING_OPCODE_STAT_QUERY /* Collect statistics counters */,
11640255736Sdavidch	EVENT_RING_OPCODE_STOP_TRAFFIC /* Stop Tx traffic (before DCB updates) */,
11641255736Sdavidch	EVENT_RING_OPCODE_START_TRAFFIC /* Start Tx traffic (after DCB updates) */,
11642255736Sdavidch	EVENT_RING_OPCODE_VF_FLR /* VF FLR indication for PF */,
11643255736Sdavidch	EVENT_RING_OPCODE_MALICIOUS_VF /* Malicious VF operation detected */,
11644255736Sdavidch	EVENT_RING_OPCODE_FORWARD_SETUP /* Initialize forward channel */,
11645255736Sdavidch	EVENT_RING_OPCODE_RSS_UPDATE_RULES /* Update RSS configuration */,
11646255736Sdavidch	EVENT_RING_OPCODE_FUNCTION_UPDATE /* function update */,
11647255736Sdavidch	EVENT_RING_OPCODE_AFEX_VIF_LISTS /* event ring opcode niv vif lists */,
11648255736Sdavidch	EVENT_RING_OPCODE_SET_MAC /* Add/remove MAC (in E1x only) */,
11649255736Sdavidch	EVENT_RING_OPCODE_CLASSIFICATION_RULES /* Add/remove MAC or VLAN (in E2/E3 only) */,
11650255736Sdavidch	EVENT_RING_OPCODE_FILTERS_RULES /* Add/remove classification filters for L2 client (in E2/E3 only) */,
11651255736Sdavidch	EVENT_RING_OPCODE_MULTICAST_RULES /* Add/remove multicast classification bin (in E2/E3 only) */,
11652255736Sdavidch	EVENT_RING_OPCODE_SET_TIMESYNC /* Set Timesync Parameters (E3 Only) */,
11653255736Sdavidch	MAX_EVENT_RING_OPCODE};
11654255736Sdavidch
11655255736Sdavidch
11656255736Sdavidch/*
11657255736Sdavidch * Modes for fairness algorithm
11658255736Sdavidch */
11659255736Sdavidchenum fairness_mode
11660255736Sdavidch{
11661255736Sdavidch	FAIRNESS_COS_WRR_MODE /* Weighted round robin mode (used in Google) */,
11662255736Sdavidch	FAIRNESS_COS_ETS_MODE /* ETS mode (used in FCoE) */,
11663255736Sdavidch	MAX_FAIRNESS_MODE};
11664255736Sdavidch
11665255736Sdavidch
11666255736Sdavidch/*
11667255736Sdavidch * Priority and cos $$KEEP_ENDIANNESS$$
11668255736Sdavidch */
11669255736Sdavidchstruct priority_cos
11670255736Sdavidch{
11671255736Sdavidch	uint8_t priority /* Priority */;
11672255736Sdavidch	uint8_t cos /* Cos */;
11673255736Sdavidch	uint16_t reserved1;
11674255736Sdavidch};
11675255736Sdavidch
11676255736Sdavidch/*
11677255736Sdavidch * The data for flow control configuration $$KEEP_ENDIANNESS$$
11678255736Sdavidch */
11679255736Sdavidchstruct flow_control_configuration
11680255736Sdavidch{
11681255736Sdavidch	struct priority_cos traffic_type_to_priority_cos[MAX_TRAFFIC_TYPES] /* traffic_type to priority cos */;
11682255736Sdavidch	uint8_t dcb_enabled /* If DCB mode is enabled then traffic class to priority array is fully initialized and there must be inner VLAN */;
11683255736Sdavidch	uint8_t dcb_version /* DCB version Increase by one on each DCB update */;
11684255736Sdavidch	uint8_t dont_add_pri_0 /* In case, the priority is 0, and the packet has no vlan, the firmware wont add vlan */;
11685255736Sdavidch	uint8_t reserved1;
11686255736Sdavidch	uint32_t reserved2;
11687296071Sdavidcs	uint8_t dcb_outer_pri[MAX_TRAFFIC_TYPES] /* Indicates the updated DCB outer tag priority per protocol */;
11688255736Sdavidch};
11689255736Sdavidch
11690255736Sdavidch
11691255736Sdavidch/*
11692255736Sdavidch *  $$KEEP_ENDIANNESS$$
11693255736Sdavidch */
11694255736Sdavidchstruct function_start_data
11695255736Sdavidch{
11696255736Sdavidch	uint8_t function_mode /* the function mode */;
11697298955Spfg	uint8_t allow_npar_tx_switching /* If set, inter-pf tx switching is allowed in Switch Independent function mode. (E2/E3 Only) */;
11698255736Sdavidch	uint16_t sd_vlan_tag /* value of Vlan in case of switch depended multi-function mode */;
11699255736Sdavidch	uint16_t vif_id /* value of VIF id in case of NIV multi-function mode */;
11700255736Sdavidch	uint8_t path_id;
11701255736Sdavidch	uint8_t network_cos_mode /* The cos mode for network traffic. */;
11702255736Sdavidch	uint8_t dmae_cmd_id /* The DMAE command id to use for FW DMAE transactions */;
11703296071Sdavidcs	uint8_t no_added_tags /* If set, the mfTag length is always zero (used in UFP) */;
11704296071Sdavidcs	uint16_t reserved0;
11705296071Sdavidcs	uint32_t reserved1;
11706296071Sdavidcs	uint8_t inner_clss_vxlan /* Classification type for VXLAN */;
11707296071Sdavidcs	uint8_t inner_clss_l2gre /* If set, classification on the inner MAC/VLAN of L2GRE tunneled packets is enabled */;
11708296071Sdavidcs	uint8_t inner_clss_l2geneve /* If set, classification on the inner MAC/(VLAN or VNI) of L2GENEVE tunneled packets is enabled */;
11709296071Sdavidcs	uint8_t inner_rss /* If set, RSS on the inner headers of tunneled packets is enabled */;
11710296071Sdavidcs	uint16_t vxlan_dst_port /* UDP Destination Port to be recognised as VXLAN tunneled packets (0 is disabled) */;
11711296071Sdavidcs	uint16_t geneve_dst_port /* UDP Destination Port to be recognised as GENEVE tunneled packets (0 is disabled) */;
11712296071Sdavidcs	uint8_t sd_accept_mf_clss_fail /* If set, accept packets that fail Multi-Function Switch-Dependent classification. Only one VNIC on the port can have this set to 1 */;
11713296071Sdavidcs	uint8_t sd_accept_mf_clss_fail_match_ethtype /* If set, accepted packets must match the ethertype of sd_clss_fail_ethtype */;
11714296071Sdavidcs	uint16_t sd_accept_mf_clss_fail_ethtype /* Ethertype to match in the case of sd_accept_mf_clss_fail_match_ethtype */;
11715298955Spfg	uint16_t sd_vlan_eth_type /* Value of ether-type to use in the case of switch dependent multi-function mode. Setting this to 0 uses the default value of 0x8100 */;
11716296071Sdavidcs	uint8_t sd_vlan_force_pri_flg /* If set, the SD Vlan Priority is forced to the value of the sd_vlan_pri_force_val field regardless of the DCB or inband VLAN priority. */;
11717296071Sdavidcs	uint8_t sd_vlan_force_pri_val /* value to force SD Vlan Priority if sd_vlan_pri_force_flg is set */;
11718296071Sdavidcs	uint8_t c2s_pri_tt_valid /* When set, c2s_pri_trans_table is valid */;
11719296071Sdavidcs	uint8_t c2s_pri_default /* This value will be the sVlan pri value in case no Cvlan is present */;
11720296071Sdavidcs	uint8_t reserved2[6];
11721296071Sdavidcs	struct c2s_pri_trans_table_entry c2s_pri_trans_table /* Inner to outer vlan priority translation table entry for current PF */;
11722255736Sdavidch};
11723255736Sdavidch
11724255736Sdavidch
11725255736Sdavidch/*
11726255736Sdavidch *  $$KEEP_ENDIANNESS$$
11727255736Sdavidch */
11728255736Sdavidchstruct function_update_data
11729255736Sdavidch{
11730255736Sdavidch	uint8_t vif_id_change_flg /* If set, vif_id will be checked */;
11731255736Sdavidch	uint8_t afex_default_vlan_change_flg /* If set, afex_default_vlan will be checked */;
11732255736Sdavidch	uint8_t allowed_priorities_change_flg /* If set, allowed_priorities will be checked */;
11733255736Sdavidch	uint8_t network_cos_mode_change_flg /* If set, network_cos_mode will be checked */;
11734255736Sdavidch	uint16_t vif_id /* value of VIF id in case of NIV multi-function mode */;
11735255736Sdavidch	uint16_t afex_default_vlan /* value of default Vlan in case of NIV mf */;
11736255736Sdavidch	uint8_t allowed_priorities /* bit vector of allowed Vlan priorities for this VIF */;
11737255736Sdavidch	uint8_t network_cos_mode /* The cos mode for network traffic. */;
11738255736Sdavidch	uint8_t lb_mode_en_change_flg /* If set, lb_mode_en will be checked */;
11739255736Sdavidch	uint8_t lb_mode_en /* If set, niv loopback mode will be enabled */;
11740255736Sdavidch	uint8_t tx_switch_suspend_change_flg /* If set, tx_switch_suspend will be checked */;
11741255736Sdavidch	uint8_t tx_switch_suspend /* If set, TX switching TO this function will be disabled and packets will be dropped */;
11742255736Sdavidch	uint8_t echo;
11743296071Sdavidcs	uint8_t update_tunn_cfg_flg /* If set, tunneling config for the function will be updated according to the following fields */;
11744296071Sdavidcs	uint8_t inner_clss_vxlan /* Classification type for VXLAN */;
11745296071Sdavidcs	uint8_t inner_clss_l2gre /* If set, classification on the inner MAC/VLAN of L2GRE tunneled packets is enabled */;
11746296071Sdavidcs	uint8_t inner_clss_l2geneve /* If set, classification on the inner MAC/(VLAN or VNI) of L2GENEVE tunneled packets is enabled */;
11747296071Sdavidcs	uint8_t inner_rss /* If set, RSS on the inner headers of tunneled packets is enabled */;
11748296071Sdavidcs	uint16_t vxlan_dst_port /* UDP Destination Port to be recognised as VXLAN tunneled packets (0 is disabled) */;
11749296071Sdavidcs	uint16_t geneve_dst_port /* UDP Destination Port to be recognised as GENEVE tunneled packets (0 is disabled) */;
11750296071Sdavidcs	uint8_t sd_vlan_force_pri_change_flg /* If set, the SD VLAN Priority Fixed configuration is updated from fields sd_vlan_pri_force_flg and sd_vlan_pri_force_val */;
11751296071Sdavidcs	uint8_t sd_vlan_force_pri_flg /* If set, the SD Vlan Priority is forced to the value of the sd_vlan_pri_force_val field regardless of the DCB or inband VLAN priority. */;
11752296071Sdavidcs	uint8_t sd_vlan_force_pri_val /* value to force SD Vlan Priority if sd_vlan_pri_force_flg is set */;
11753296071Sdavidcs	uint8_t sd_vlan_tag_change_flg /* If set, the SD VLAN Tag is changed according to the field sd_vlan_tag */;
11754296071Sdavidcs	uint8_t sd_vlan_eth_type_change_flg /* If set, the SD VLAN Ethertype is changed according to the field sd_vlan_eth_type */;
11755255736Sdavidch	uint8_t reserved1;
11756296071Sdavidcs	uint16_t sd_vlan_tag /* New value of Outer Vlan in case of switch depended multi-function mode */;
11757298955Spfg	uint16_t sd_vlan_eth_type /* New value of ether-type in the case of switch dependent multi-function mode. Setting this to 0 restores the default value of 0x8100 */;
11758296071Sdavidcs	uint16_t reserved0;
11759296071Sdavidcs	uint32_t reserved2;
11760255736Sdavidch};
11761255736Sdavidch
11762255736Sdavidch
11763255736Sdavidch/*
11764255736Sdavidch * FW version stored in the Xstorm RAM
11765255736Sdavidch */
11766255736Sdavidchstruct fw_version
11767255736Sdavidch{
11768255736Sdavidch#if defined(__BIG_ENDIAN)
11769255736Sdavidch	uint8_t engineering /* firmware current engineering version */;
11770255736Sdavidch	uint8_t revision /* firmware current revision version */;
11771255736Sdavidch	uint8_t minor /* firmware current minor version */;
11772255736Sdavidch	uint8_t major /* firmware current major version */;
11773255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11774255736Sdavidch	uint8_t major /* firmware current major version */;
11775255736Sdavidch	uint8_t minor /* firmware current minor version */;
11776255736Sdavidch	uint8_t revision /* firmware current revision version */;
11777255736Sdavidch	uint8_t engineering /* firmware current engineering version */;
11778255736Sdavidch#endif
11779255736Sdavidch	uint32_t flags;
11780296071Sdavidcs		#define FW_VERSION_OPTIMIZED                                                         (0x1<<0) /* BitField flags	if set, this is optimized ASM */
11781296071Sdavidcs		#define FW_VERSION_OPTIMIZED_SHIFT                                                   0
11782296071Sdavidcs		#define FW_VERSION_BIG_ENDIEN                                                        (0x1<<1) /* BitField flags	if set, this is big-endien ASM */
11783296071Sdavidcs		#define FW_VERSION_BIG_ENDIEN_SHIFT                                                  1
11784296071Sdavidcs		#define FW_VERSION_CHIP_VERSION                                                      (0x3<<2) /* BitField flags	0 - E1, 1 - E1H */
11785296071Sdavidcs		#define FW_VERSION_CHIP_VERSION_SHIFT                                                2
11786296071Sdavidcs		#define __FW_VERSION_RESERVED                                                        (0xFFFFFFF<<4) /* BitField flags	 */
11787296071Sdavidcs		#define __FW_VERSION_RESERVED_SHIFT                                                  4
11788255736Sdavidch};
11789255736Sdavidch
11790255736Sdavidch
11791255736Sdavidch/*
11792255736Sdavidch * Dynamic Host-Coalescing - Driver(host) counters
11793255736Sdavidch */
11794255736Sdavidchstruct hc_dynamic_sb_drv_counters
11795255736Sdavidch{
11796255736Sdavidch	uint32_t dynamic_hc_drv_counter[HC_SB_MAX_DYNAMIC_INDICES] /* Dynamic HC counters written by drivers */;
11797255736Sdavidch};
11798255736Sdavidch
11799255736Sdavidch
11800255736Sdavidch/*
11801255736Sdavidch * 2 bytes. configuration/state parameters for a single protocol index
11802255736Sdavidch */
11803255736Sdavidchstruct hc_index_data
11804255736Sdavidch{
11805255736Sdavidch#if defined(__BIG_ENDIAN)
11806255736Sdavidch	uint8_t flags;
11807296071Sdavidcs		#define HC_INDEX_DATA_SM_ID                                                          (0x1<<0) /* BitField flags	Index to a state machine. Can be 0 or 1 */
11808296071Sdavidcs		#define HC_INDEX_DATA_SM_ID_SHIFT                                                    0
11809296071Sdavidcs		#define HC_INDEX_DATA_HC_ENABLED                                                     (0x1<<1) /* BitField flags	if set, host coalescing would be done for this index */
11810296071Sdavidcs		#define HC_INDEX_DATA_HC_ENABLED_SHIFT                                               1
11811296071Sdavidcs		#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED                                             (0x1<<2) /* BitField flags	if set, dynamic HC will be done for this index */
11812296071Sdavidcs		#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT                                       2
11813296071Sdavidcs		#define HC_INDEX_DATA_RESERVE                                                        (0x1F<<3) /* BitField flags	 */
11814296071Sdavidcs		#define HC_INDEX_DATA_RESERVE_SHIFT                                                  3
11815255736Sdavidch	uint8_t timeout /* the timeout values for this index. Units are 4 usec */;
11816255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11817255736Sdavidch	uint8_t timeout /* the timeout values for this index. Units are 4 usec */;
11818255736Sdavidch	uint8_t flags;
11819296071Sdavidcs		#define HC_INDEX_DATA_SM_ID                                                          (0x1<<0) /* BitField flags	Index to a state machine. Can be 0 or 1 */
11820296071Sdavidcs		#define HC_INDEX_DATA_SM_ID_SHIFT                                                    0
11821296071Sdavidcs		#define HC_INDEX_DATA_HC_ENABLED                                                     (0x1<<1) /* BitField flags	if set, host coalescing would be done for this index */
11822296071Sdavidcs		#define HC_INDEX_DATA_HC_ENABLED_SHIFT                                               1
11823296071Sdavidcs		#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED                                             (0x1<<2) /* BitField flags	if set, dynamic HC will be done for this index */
11824296071Sdavidcs		#define HC_INDEX_DATA_DYNAMIC_HC_ENABLED_SHIFT                                       2
11825296071Sdavidcs		#define HC_INDEX_DATA_RESERVE                                                        (0x1F<<3) /* BitField flags	 */
11826296071Sdavidcs		#define HC_INDEX_DATA_RESERVE_SHIFT                                                  3
11827255736Sdavidch#endif
11828255736Sdavidch};
11829255736Sdavidch
11830255736Sdavidch
11831255736Sdavidch/*
11832255736Sdavidch * HC state-machine
11833255736Sdavidch */
11834255736Sdavidchstruct hc_status_block_sm
11835255736Sdavidch{
11836255736Sdavidch#if defined(__BIG_ENDIAN)
11837255736Sdavidch	uint8_t igu_seg_id;
11838255736Sdavidch	uint8_t igu_sb_id /* sb_id within the IGU */;
11839255736Sdavidch	uint8_t timer_value /* Determines the time_to_expire */;
11840255736Sdavidch	uint8_t __flags;
11841255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11842255736Sdavidch	uint8_t __flags;
11843255736Sdavidch	uint8_t timer_value /* Determines the time_to_expire */;
11844255736Sdavidch	uint8_t igu_sb_id /* sb_id within the IGU */;
11845255736Sdavidch	uint8_t igu_seg_id;
11846255736Sdavidch#endif
11847255736Sdavidch	uint32_t time_to_expire /* The time in which it expects to wake up */;
11848255736Sdavidch};
11849255736Sdavidch
11850255736Sdavidch/*
11851255736Sdavidch * hold PCI identification variables- used in various places in firmware
11852255736Sdavidch */
11853255736Sdavidchstruct pci_entity
11854255736Sdavidch{
11855255736Sdavidch#if defined(__BIG_ENDIAN)
11856255736Sdavidch	uint8_t vf_valid /* If set, this is a VF, otherwise it is PF */;
11857255736Sdavidch	uint8_t vf_id /* VF ID (0-63). Value of 0xFF means VF not valid */;
11858255736Sdavidch	uint8_t vnic_id /* Virtual NIC ID (0-3) */;
11859255736Sdavidch	uint8_t pf_id /* PCI physical function number (0-7). The LSB of this field is the port ID */;
11860255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11861255736Sdavidch	uint8_t pf_id /* PCI physical function number (0-7). The LSB of this field is the port ID */;
11862255736Sdavidch	uint8_t vnic_id /* Virtual NIC ID (0-3) */;
11863255736Sdavidch	uint8_t vf_id /* VF ID (0-63). Value of 0xFF means VF not valid */;
11864255736Sdavidch	uint8_t vf_valid /* If set, this is a VF, otherwise it is PF */;
11865255736Sdavidch#endif
11866255736Sdavidch};
11867255736Sdavidch
11868255736Sdavidch/*
11869255736Sdavidch * The fast-path status block meta-data, common to all chips
11870255736Sdavidch */
11871255736Sdavidchstruct hc_sb_data
11872255736Sdavidch{
11873296071Sdavidcs	struct regpair_native_t host_sb_addr /* Host status block address */;
11874255736Sdavidch	struct hc_status_block_sm state_machine[HC_SB_MAX_SM] /* Holds the state machines of the status block */;
11875255736Sdavidch	struct pci_entity p_func /* vnic / port of the status block to be set by the driver */;
11876255736Sdavidch#if defined(__BIG_ENDIAN)
11877255736Sdavidch	uint8_t rsrv0;
11878255736Sdavidch	uint8_t state;
11879255736Sdavidch	uint8_t dhc_qzone_id /* used in E2 only, to specify the HW queue zone ID used for this status block dynamic HC counters */;
11880255736Sdavidch	uint8_t same_igu_sb_1b /* Indicate that both state-machines acts like single sm */;
11881255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11882255736Sdavidch	uint8_t same_igu_sb_1b /* Indicate that both state-machines acts like single sm */;
11883255736Sdavidch	uint8_t dhc_qzone_id /* used in E2 only, to specify the HW queue zone ID used for this status block dynamic HC counters */;
11884255736Sdavidch	uint8_t state;
11885255736Sdavidch	uint8_t rsrv0;
11886255736Sdavidch#endif
11887296071Sdavidcs	struct regpair_native_t rsrv1[2];
11888255736Sdavidch};
11889255736Sdavidch
11890255736Sdavidch
11891255736Sdavidch/*
11892255736Sdavidch * Segment types for host coaslescing
11893255736Sdavidch */
11894255736Sdavidchenum hc_segment
11895255736Sdavidch{
11896255736Sdavidch	HC_REGULAR_SEGMENT,
11897255736Sdavidch	HC_DEFAULT_SEGMENT,
11898255736Sdavidch	MAX_HC_SEGMENT};
11899255736Sdavidch
11900255736Sdavidch
11901255736Sdavidch/*
11902255736Sdavidch * The fast-path status block meta-data
11903255736Sdavidch */
11904255736Sdavidchstruct hc_sp_status_block_data
11905255736Sdavidch{
11906296071Sdavidcs	struct regpair_native_t host_sb_addr /* Host status block address */;
11907255736Sdavidch#if defined(__BIG_ENDIAN)
11908255736Sdavidch	uint8_t rsrv1;
11909255736Sdavidch	uint8_t state;
11910255736Sdavidch	uint8_t igu_seg_id /* segment id of the IGU */;
11911255736Sdavidch	uint8_t igu_sb_id /* sb_id within the IGU */;
11912255736Sdavidch#elif defined(__LITTLE_ENDIAN)
11913255736Sdavidch	uint8_t igu_sb_id /* sb_id within the IGU */;
11914255736Sdavidch	uint8_t igu_seg_id /* segment id of the IGU */;
11915255736Sdavidch	uint8_t state;
11916255736Sdavidch	uint8_t rsrv1;
11917255736Sdavidch#endif
11918255736Sdavidch	struct pci_entity p_func /* vnic / port of the status block to be set by the driver */;
11919255736Sdavidch};
11920255736Sdavidch
11921255736Sdavidch
11922255736Sdavidch/*
11923255736Sdavidch * The fast-path status block meta-data
11924255736Sdavidch */
11925255736Sdavidchstruct hc_status_block_data_e1x
11926255736Sdavidch{
11927255736Sdavidch	struct hc_index_data index_data[HC_SB_MAX_INDICES_E1X] /* configuration/state parameters for a single protocol index */;
11928255736Sdavidch	struct hc_sb_data common /* The fast-path status block meta-data, common to all chips */;
11929255736Sdavidch};
11930255736Sdavidch
11931255736Sdavidch
11932255736Sdavidch/*
11933255736Sdavidch * The fast-path status block meta-data
11934255736Sdavidch */
11935255736Sdavidchstruct hc_status_block_data_e2
11936255736Sdavidch{
11937255736Sdavidch	struct hc_index_data index_data[HC_SB_MAX_INDICES_E2] /* configuration/state parameters for a single protocol index */;
11938255736Sdavidch	struct hc_sb_data common /* The fast-path status block meta-data, common to all chips */;
11939255736Sdavidch};
11940255736Sdavidch
11941255736Sdavidch
11942255736Sdavidch/*
11943255736Sdavidch * IGU block operartion modes (in Everest2)
11944255736Sdavidch */
11945255736Sdavidchenum igu_mode
11946255736Sdavidch{
11947255736Sdavidch	HC_IGU_BC_MODE /* Backward compatible mode */,
11948255736Sdavidch	HC_IGU_NBC_MODE /* Non-backward compatible mode */,
11949255736Sdavidch	MAX_IGU_MODE};
11950255736Sdavidch
11951255736Sdavidch
11952255736Sdavidch/*
11953296071Sdavidcs * Inner Headers Classification Type
11954296071Sdavidcs */
11955296071Sdavidcsenum inner_clss_type
11956296071Sdavidcs{
11957296071Sdavidcs	INNER_CLSS_DISABLED /* Inner Classification Disabled */,
11958296071Sdavidcs	INNER_CLSS_USE_VLAN /* Inner Classification using MAC/Inner VLAN */,
11959296071Sdavidcs	INNER_CLSS_USE_VNI /* Inner Classification using MAC/VNI (Only for VXLAN and GENEVE) */,
11960296071Sdavidcs	MAX_INNER_CLSS_TYPE};
11961296071Sdavidcs
11962296071Sdavidcs
11963296071Sdavidcs/*
11964255736Sdavidch * IP versions
11965255736Sdavidch */
11966255736Sdavidchenum ip_ver
11967255736Sdavidch{
11968255736Sdavidch	IP_V4,
11969255736Sdavidch	IP_V6,
11970255736Sdavidch	MAX_IP_VER};
11971255736Sdavidch
11972255736Sdavidch
11973255736Sdavidch/*
11974255736Sdavidch * Malicious VF error ID
11975255736Sdavidch */
11976255736Sdavidchenum malicious_vf_error_id
11977255736Sdavidch{
11978296071Sdavidcs	MALICIOUS_VF_NO_ERROR /* Zero placeholder value */,
11979255736Sdavidch	VF_PF_CHANNEL_NOT_READY /* Writing to VF/PF channel when it is not ready */,
11980255736Sdavidch	ETH_ILLEGAL_BD_LENGTHS /* TX BD lengths error was detected */,
11981255736Sdavidch	ETH_PACKET_TOO_SHORT /* TX packet is shorter then reported on BDs */,
11982255736Sdavidch	ETH_PAYLOAD_TOO_BIG /* TX packet is greater then MTU */,
11983255736Sdavidch	ETH_ILLEGAL_ETH_TYPE /* TX packet reported without VLAN but eth type is 0x8100 */,
11984255736Sdavidch	ETH_ILLEGAL_LSO_HDR_LEN /* LSO header length on BDs and on hdr_nbd do not match */,
11985255736Sdavidch	ETH_TOO_MANY_BDS /* Tx packet has too many BDs */,
11986255736Sdavidch	ETH_ZERO_HDR_NBDS /* hdr_nbds field is zero */,
11987255736Sdavidch	ETH_START_BD_NOT_SET /* start_bd should be set on first TX BD in packet */,
11988255736Sdavidch	ETH_ILLEGAL_PARSE_NBDS /* Tx packet with parse_nbds field which is not legal */,
11989255736Sdavidch	ETH_IPV6_AND_CHECKSUM /* Tx packet with IP checksum on IPv6 */,
11990255736Sdavidch	ETH_VLAN_FLG_INCORRECT /* Tx packet with incorrect VLAN flag */,
11991255736Sdavidch	ETH_ILLEGAL_LSO_MSS /* Tx LSO packet with illegal MSS value */,
11992255736Sdavidch	ETH_TUNNEL_NOT_SUPPORTED /* Tunneling packets are not supported in current connection */,
11993255736Sdavidch	MAX_MALICIOUS_VF_ERROR_ID};
11994255736Sdavidch
11995255736Sdavidch
11996255736Sdavidch/*
11997255736Sdavidch * Multi-function modes
11998255736Sdavidch */
11999255736Sdavidchenum mf_mode
12000255736Sdavidch{
12001255736Sdavidch	SINGLE_FUNCTION,
12002255736Sdavidch	MULTI_FUNCTION_SD /* Switch dependent (vlan based) */,
12003255736Sdavidch	MULTI_FUNCTION_SI /* Switch independent (mac based) */,
12004255736Sdavidch	MULTI_FUNCTION_AFEX /* Switch dependent (niv based) */,
12005255736Sdavidch	MAX_MF_MODE};
12006255736Sdavidch
12007255736Sdavidch
12008255736Sdavidch/*
12009255736Sdavidch * Protocol-common statistics collected by the Tstorm (per pf) $$KEEP_ENDIANNESS$$
12010255736Sdavidch */
12011255736Sdavidchstruct tstorm_per_pf_stats
12012255736Sdavidch{
12013296071Sdavidcs	struct regpair_t rcv_error_bytes /* number of bytes received with errors */;
12014255736Sdavidch};
12015255736Sdavidch
12016255736Sdavidch/*
12017255736Sdavidch *  $$KEEP_ENDIANNESS$$
12018255736Sdavidch */
12019255736Sdavidchstruct per_pf_stats
12020255736Sdavidch{
12021255736Sdavidch	struct tstorm_per_pf_stats tstorm_pf_statistics;
12022255736Sdavidch};
12023255736Sdavidch
12024255736Sdavidch
12025255736Sdavidch/*
12026255736Sdavidch * Protocol-common statistics collected by the Tstorm (per port) $$KEEP_ENDIANNESS$$
12027255736Sdavidch */
12028255736Sdavidchstruct tstorm_per_port_stats
12029255736Sdavidch{
12030255736Sdavidch	uint32_t mac_discard /* number of packets with mac errors */;
12031255736Sdavidch	uint32_t mac_filter_discard /* the number of good frames dropped because of no perfect match to MAC/VLAN address */;
12032255736Sdavidch	uint32_t brb_truncate_discard /* the number of packtes that were dropped because they were truncated in BRB */;
12033255736Sdavidch	uint32_t mf_tag_discard /* the number of good frames dropped because of no match to the outer vlan/VNtag */;
12034255736Sdavidch	uint32_t packet_drop /* general packet drop conter- incremented for every packet drop */;
12035255736Sdavidch	uint32_t reserved;
12036255736Sdavidch};
12037255736Sdavidch
12038255736Sdavidch/*
12039255736Sdavidch *  $$KEEP_ENDIANNESS$$
12040255736Sdavidch */
12041255736Sdavidchstruct per_port_stats
12042255736Sdavidch{
12043255736Sdavidch	struct tstorm_per_port_stats tstorm_port_statistics;
12044255736Sdavidch};
12045255736Sdavidch
12046255736Sdavidch
12047255736Sdavidch/*
12048255736Sdavidch * Protocol-common statistics collected by the Tstorm (per client) $$KEEP_ENDIANNESS$$
12049255736Sdavidch */
12050255736Sdavidchstruct tstorm_per_queue_stats
12051255736Sdavidch{
12052296071Sdavidcs	struct regpair_t rcv_ucast_bytes /* number of bytes in unicast packets received without errors and pass the filter */;
12053255736Sdavidch	uint32_t rcv_ucast_pkts /* number of unicast packets received without errors and pass the filter */;
12054255736Sdavidch	uint32_t checksum_discard /* number of total packets received with checksum error */;
12055296071Sdavidcs	struct regpair_t rcv_bcast_bytes /* number of bytes in broadcast packets received without errors and pass the filter */;
12056255736Sdavidch	uint32_t rcv_bcast_pkts /* number of packets in broadcast packets received without errors and pass the filter */;
12057255736Sdavidch	uint32_t pkts_too_big_discard /* number of too long packets received */;
12058296071Sdavidcs	struct regpair_t rcv_mcast_bytes /* number of bytes in multicast packets received without errors and pass the filter */;
12059255736Sdavidch	uint32_t rcv_mcast_pkts /* number of packets in multicast packets received without errors and pass the filter */;
12060255736Sdavidch	uint32_t ttl0_discard /* the number of good frames dropped because of TTL=0 */;
12061255736Sdavidch	uint16_t no_buff_discard;
12062255736Sdavidch	uint16_t reserved0;
12063255736Sdavidch	uint32_t reserved1;
12064255736Sdavidch};
12065255736Sdavidch
12066255736Sdavidch/*
12067255736Sdavidch * Protocol-common statistics collected by the Ustorm (per client) $$KEEP_ENDIANNESS$$
12068255736Sdavidch */
12069255736Sdavidchstruct ustorm_per_queue_stats
12070255736Sdavidch{
12071296071Sdavidcs	struct regpair_t ucast_no_buff_bytes /* the number of unicast bytes received from network dropped because of no buffer at host */;
12072296071Sdavidcs	struct regpair_t mcast_no_buff_bytes /* the number of multicast bytes received from network dropped because of no buffer at host */;
12073296071Sdavidcs	struct regpair_t bcast_no_buff_bytes /* the number of broadcast bytes received from network dropped because of no buffer at host */;
12074255736Sdavidch	uint32_t ucast_no_buff_pkts /* the number of unicast frames received from network dropped because of no buffer at host */;
12075255736Sdavidch	uint32_t mcast_no_buff_pkts /* the number of unicast frames received from network dropped because of no buffer at host */;
12076255736Sdavidch	uint32_t bcast_no_buff_pkts /* the number of unicast frames received from network dropped because of no buffer at host */;
12077255736Sdavidch	uint32_t coalesced_pkts /* the number of packets coalesced in all aggregations */;
12078296071Sdavidcs	struct regpair_t coalesced_bytes /* the number of bytes coalesced in all aggregations */;
12079255736Sdavidch	uint32_t coalesced_events /* the number of aggregations */;
12080255736Sdavidch	uint32_t coalesced_aborts /* the number of exception which avoid aggregation */;
12081255736Sdavidch};
12082255736Sdavidch
12083255736Sdavidch/*
12084255736Sdavidch * Protocol-common statistics collected by the Xstorm (per client)  $$KEEP_ENDIANNESS$$
12085255736Sdavidch */
12086255736Sdavidchstruct xstorm_per_queue_stats
12087255736Sdavidch{
12088296071Sdavidcs	struct regpair_t ucast_bytes_sent /* number of total bytes sent without errors */;
12089296071Sdavidcs	struct regpair_t mcast_bytes_sent /* number of total bytes sent without errors */;
12090296071Sdavidcs	struct regpair_t bcast_bytes_sent /* number of total bytes sent without errors */;
12091255736Sdavidch	uint32_t ucast_pkts_sent /* number of total packets sent without errors */;
12092255736Sdavidch	uint32_t mcast_pkts_sent /* number of total packets sent without errors */;
12093255736Sdavidch	uint32_t bcast_pkts_sent /* number of total packets sent without errors */;
12094255736Sdavidch	uint32_t error_drop_pkts /* number of total packets drooped due to errors */;
12095255736Sdavidch};
12096255736Sdavidch
12097255736Sdavidch/*
12098255736Sdavidch *  $$KEEP_ENDIANNESS$$
12099255736Sdavidch */
12100255736Sdavidchstruct per_queue_stats
12101255736Sdavidch{
12102255736Sdavidch	struct tstorm_per_queue_stats tstorm_queue_statistics;
12103255736Sdavidch	struct ustorm_per_queue_stats ustorm_queue_statistics;
12104255736Sdavidch	struct xstorm_per_queue_stats xstorm_queue_statistics;
12105255736Sdavidch};
12106255736Sdavidch
12107255736Sdavidch
12108255736Sdavidch/*
12109255736Sdavidch * FW version stored in first line of pram $$KEEP_ENDIANNESS$$
12110255736Sdavidch */
12111255736Sdavidchstruct pram_fw_version
12112255736Sdavidch{
12113255736Sdavidch	uint8_t major /* firmware current major version */;
12114255736Sdavidch	uint8_t minor /* firmware current minor version */;
12115255736Sdavidch	uint8_t revision /* firmware current revision version */;
12116255736Sdavidch	uint8_t engineering /* firmware current engineering version */;
12117255736Sdavidch	uint8_t flags;
12118296071Sdavidcs		#define PRAM_FW_VERSION_OPTIMIZED                                                    (0x1<<0) /* BitField flags	if set, this is optimized ASM */
12119296071Sdavidcs		#define PRAM_FW_VERSION_OPTIMIZED_SHIFT                                              0
12120296071Sdavidcs		#define PRAM_FW_VERSION_STORM_ID                                                     (0x3<<1) /* BitField flags	storm_id identification */
12121296071Sdavidcs		#define PRAM_FW_VERSION_STORM_ID_SHIFT                                               1
12122296071Sdavidcs		#define PRAM_FW_VERSION_BIG_ENDIEN                                                   (0x1<<3) /* BitField flags	if set, this is big-endien ASM */
12123296071Sdavidcs		#define PRAM_FW_VERSION_BIG_ENDIEN_SHIFT                                             3
12124296071Sdavidcs		#define PRAM_FW_VERSION_CHIP_VERSION                                                 (0x3<<4) /* BitField flags	0 - E1, 1 - E1H */
12125296071Sdavidcs		#define PRAM_FW_VERSION_CHIP_VERSION_SHIFT                                           4
12126296071Sdavidcs		#define __PRAM_FW_VERSION_RESERVED0                                                  (0x3<<6) /* BitField flags	 */
12127296071Sdavidcs		#define __PRAM_FW_VERSION_RESERVED0_SHIFT                                            6
12128255736Sdavidch};
12129255736Sdavidch
12130255736Sdavidch
12131255736Sdavidch/*
12132255736Sdavidch * Ethernet slow path element
12133255736Sdavidch */
12134255736Sdavidchunion protocol_common_specific_data
12135255736Sdavidch{
12136255736Sdavidch	uint8_t protocol_data[8] /* to fix this structure size to 8 bytes */;
12137296071Sdavidcs	struct regpair_t phy_address /* SPE physical address */;
12138296071Sdavidcs	struct regpair_t mac_config_addr /* physical address of the MAC configuration command, as allocated by the driver */;
12139255736Sdavidch	struct afex_vif_list_ramrod_data afex_vif_list_data /* The data afex vif list ramrod need */;
12140255736Sdavidch};
12141255736Sdavidch
12142255736Sdavidch/*
12143255736Sdavidch * The send queue element
12144255736Sdavidch */
12145255736Sdavidchstruct protocol_common_spe
12146255736Sdavidch{
12147296071Sdavidcs	struct spe_hdr_t hdr /* SPE header */;
12148255736Sdavidch	union protocol_common_specific_data data /* data specific to common protocol */;
12149255736Sdavidch};
12150255736Sdavidch
12151255736Sdavidch
12152255736Sdavidch/*
12153255736Sdavidch * The data for the Set Timesync Ramrod $$KEEP_ENDIANNESS$$
12154255736Sdavidch */
12155255736Sdavidchstruct set_timesync_ramrod_data
12156255736Sdavidch{
12157255736Sdavidch	uint8_t drift_adjust_cmd /* Timesync Drift Adjust Command */;
12158255736Sdavidch	uint8_t offset_cmd /* Timesync Offset Command */;
12159255736Sdavidch	uint8_t add_sub_drift_adjust_value /* Whether to add(1)/subtract(0) Drift Adjust Value from the Offset */;
12160255736Sdavidch	uint8_t drift_adjust_value /* Drift Adjust Value (in ns) */;
12161255736Sdavidch	uint32_t drift_adjust_period /* Drift Adjust Period (in us) */;
12162296071Sdavidcs	struct regpair_t offset_delta /* Timesync Offset Delta (in ns) */;
12163255736Sdavidch};
12164255736Sdavidch
12165255736Sdavidch
12166255736Sdavidch/*
12167255736Sdavidch * The send queue element
12168255736Sdavidch */
12169255736Sdavidchstruct slow_path_element
12170255736Sdavidch{
12171296071Sdavidcs	struct spe_hdr_t hdr /* common data for all protocols */;
12172296071Sdavidcs	struct regpair_t protocol_data /* additional data specific to the protocol */;
12173255736Sdavidch};
12174255736Sdavidch
12175255736Sdavidch
12176255736Sdavidch/*
12177255736Sdavidch * Protocol-common statistics counter $$KEEP_ENDIANNESS$$
12178255736Sdavidch */
12179255736Sdavidchstruct stats_counter
12180255736Sdavidch{
12181255736Sdavidch	uint16_t xstats_counter /* xstorm statistics counter */;
12182255736Sdavidch	uint16_t reserved0;
12183255736Sdavidch	uint32_t reserved1;
12184255736Sdavidch	uint16_t tstats_counter /* tstorm statistics counter */;
12185255736Sdavidch	uint16_t reserved2;
12186255736Sdavidch	uint32_t reserved3;
12187255736Sdavidch	uint16_t ustats_counter /* ustorm statistics counter */;
12188255736Sdavidch	uint16_t reserved4;
12189255736Sdavidch	uint32_t reserved5;
12190255736Sdavidch	uint16_t cstats_counter /* ustorm statistics counter */;
12191255736Sdavidch	uint16_t reserved6;
12192255736Sdavidch	uint32_t reserved7;
12193255736Sdavidch};
12194255736Sdavidch
12195255736Sdavidch
12196255736Sdavidch/*
12197255736Sdavidch *  $$KEEP_ENDIANNESS$$
12198255736Sdavidch */
12199255736Sdavidchstruct stats_query_entry
12200255736Sdavidch{
12201255736Sdavidch	uint8_t kind;
12202255736Sdavidch	uint8_t index /* queue index */;
12203255736Sdavidch	uint16_t funcID /* the func the statistic will send to */;
12204255736Sdavidch	uint32_t reserved;
12205296071Sdavidcs	struct regpair_t address /* pxp address */;
12206255736Sdavidch};
12207255736Sdavidch
12208255736Sdavidch/*
12209255736Sdavidch * statistic command $$KEEP_ENDIANNESS$$
12210255736Sdavidch */
12211255736Sdavidchstruct stats_query_cmd_group
12212255736Sdavidch{
12213255736Sdavidch	struct stats_query_entry query[STATS_QUERY_CMD_COUNT];
12214255736Sdavidch};
12215255736Sdavidch
12216255736Sdavidch
12217255736Sdavidch/*
12218255736Sdavidch * statistic command header $$KEEP_ENDIANNESS$$
12219255736Sdavidch */
12220255736Sdavidchstruct stats_query_header
12221255736Sdavidch{
12222255736Sdavidch	uint8_t cmd_num /* command number */;
12223255736Sdavidch	uint8_t reserved0;
12224255736Sdavidch	uint16_t drv_stats_counter;
12225255736Sdavidch	uint32_t reserved1;
12226296071Sdavidcs	struct regpair_t stats_counters_addrs /* stats counter */;
12227255736Sdavidch};
12228255736Sdavidch
12229255736Sdavidch
12230255736Sdavidch/*
12231255736Sdavidch * Types of statistcis query entry
12232255736Sdavidch */
12233255736Sdavidchenum stats_query_type
12234255736Sdavidch{
12235255736Sdavidch	STATS_TYPE_QUEUE,
12236255736Sdavidch	STATS_TYPE_PORT,
12237255736Sdavidch	STATS_TYPE_PF,
12238255736Sdavidch	STATS_TYPE_TOE,
12239255736Sdavidch	STATS_TYPE_FCOE,
12240255736Sdavidch	MAX_STATS_QUERY_TYPE};
12241255736Sdavidch
12242255736Sdavidch
12243255736Sdavidch/*
12244255736Sdavidch * Indicate of the function status block state
12245255736Sdavidch */
12246255736Sdavidchenum status_block_state
12247255736Sdavidch{
12248255736Sdavidch	SB_DISABLED,
12249255736Sdavidch	SB_ENABLED,
12250255736Sdavidch	SB_CLEANED,
12251255736Sdavidch	MAX_STATUS_BLOCK_STATE};
12252255736Sdavidch
12253255736Sdavidch
12254255736Sdavidch/*
12255255736Sdavidch * Storm IDs (including attentions for IGU related enums)
12256255736Sdavidch */
12257255736Sdavidchenum storm_id
12258255736Sdavidch{
12259255736Sdavidch	USTORM_ID,
12260255736Sdavidch	CSTORM_ID,
12261255736Sdavidch	XSTORM_ID,
12262255736Sdavidch	TSTORM_ID,
12263255736Sdavidch	ATTENTION_ID,
12264255736Sdavidch	MAX_STORM_ID};
12265255736Sdavidch
12266255736Sdavidch
12267255736Sdavidch/*
12268255736Sdavidch * Taffic types used in ETS and flow control algorithms
12269255736Sdavidch */
12270255736Sdavidchenum traffic_type
12271255736Sdavidch{
12272255736Sdavidch	LLFC_TRAFFIC_TYPE_NW /* Networking */,
12273255736Sdavidch	LLFC_TRAFFIC_TYPE_FCOE /* FCoE */,
12274255736Sdavidch	LLFC_TRAFFIC_TYPE_ISCSI /* iSCSI */,
12275255736Sdavidch	MAX_TRAFFIC_TYPE};
12276255736Sdavidch
12277255736Sdavidch
12278255736Sdavidch/*
12279255736Sdavidch * zone A per-queue data
12280255736Sdavidch */
12281255736Sdavidchstruct tstorm_queue_zone_data
12282255736Sdavidch{
12283296071Sdavidcs	struct regpair_t reserved[4];
12284255736Sdavidch};
12285255736Sdavidch
12286255736Sdavidch
12287255736Sdavidch/*
12288255736Sdavidch * zone B per-VF data
12289255736Sdavidch */
12290255736Sdavidchstruct tstorm_vf_zone_data
12291255736Sdavidch{
12292296071Sdavidcs	struct regpair_t reserved;
12293255736Sdavidch};
12294255736Sdavidch
12295255736Sdavidch
12296255736Sdavidch/*
12297255736Sdavidch * Add or Subtract Value for Set Timesync Ramrod
12298255736Sdavidch */
12299255736Sdavidchenum ts_add_sub_value
12300255736Sdavidch{
12301255736Sdavidch	TS_SUB_VALUE /* Subtract Value */,
12302255736Sdavidch	TS_ADD_VALUE /* Add Value */,
12303255736Sdavidch	MAX_TS_ADD_SUB_VALUE};
12304255736Sdavidch
12305255736Sdavidch
12306255736Sdavidch/*
12307255736Sdavidch * Drift-Adjust Commands for Set Timesync Ramrod
12308255736Sdavidch */
12309255736Sdavidchenum ts_drift_adjust_cmd
12310255736Sdavidch{
12311255736Sdavidch	TS_DRIFT_ADJUST_KEEP /* Keep Drift-Adjust at current values */,
12312255736Sdavidch	TS_DRIFT_ADJUST_SET /* Set Drift-Adjust */,
12313255736Sdavidch	TS_DRIFT_ADJUST_RESET /* Reset Drift-Adjust */,
12314255736Sdavidch	MAX_TS_DRIFT_ADJUST_CMD};
12315255736Sdavidch
12316255736Sdavidch
12317255736Sdavidch/*
12318255736Sdavidch * Offset Commands for Set Timesync Ramrod
12319255736Sdavidch */
12320255736Sdavidchenum ts_offset_cmd
12321255736Sdavidch{
12322255736Sdavidch	TS_OFFSET_KEEP /* Keep Offset at current values */,
12323255736Sdavidch	TS_OFFSET_INC /* Increase Offset by Offset Delta */,
12324255736Sdavidch	TS_OFFSET_DEC /* Decrease Offset by Offset Delta */,
12325255736Sdavidch	MAX_TS_OFFSET_CMD};
12326255736Sdavidch
12327255736Sdavidch
12328255736Sdavidch/*
12329296071Sdavidcs * Input for measuring Pci Latency
12330296071Sdavidcs */
12331296071Sdavidcsstruct t_measure_pci_latency_ctrl
12332296071Sdavidcs{
12333296071Sdavidcs	struct regpair_t read_addr /* Address to read from */;
12334296071Sdavidcs#if defined(__BIG_ENDIAN)
12335296071Sdavidcs	uint8_t sleep /* Measure including a thread sleep */;
12336296071Sdavidcs	uint8_t enable /* Enable PCI Latency measurements */;
12337296071Sdavidcs	uint8_t func_id /* Function ID */;
12338296071Sdavidcs	uint8_t read_size /* Amount of bytes to read */;
12339296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12340296071Sdavidcs	uint8_t read_size /* Amount of bytes to read */;
12341296071Sdavidcs	uint8_t func_id /* Function ID */;
12342296071Sdavidcs	uint8_t enable /* Enable PCI Latency measurements */;
12343296071Sdavidcs	uint8_t sleep /* Measure including a thread sleep */;
12344296071Sdavidcs#endif
12345296071Sdavidcs#if defined(__BIG_ENDIAN)
12346296071Sdavidcs	uint16_t num_meas /* Number of measurements to make */;
12347296071Sdavidcs	uint8_t reserved;
12348296071Sdavidcs	uint8_t period_10us /* Number of 10s of microseconds to wait between measurements */;
12349296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12350296071Sdavidcs	uint8_t period_10us /* Number of 10s of microseconds to wait between measurements */;
12351296071Sdavidcs	uint8_t reserved;
12352296071Sdavidcs	uint16_t num_meas /* Number of measurements to make */;
12353296071Sdavidcs#endif
12354296071Sdavidcs};
12355296071Sdavidcs
12356296071Sdavidcs
12357296071Sdavidcs/*
12358296071Sdavidcs * Input for measuring Pci Latency
12359296071Sdavidcs */
12360296071Sdavidcsstruct t_measure_pci_latency_data
12361296071Sdavidcs{
12362296071Sdavidcs#if defined(__BIG_ENDIAN)
12363296071Sdavidcs	uint16_t max_time_ns /* Maximum Time for a read (in ns) */;
12364296071Sdavidcs	uint16_t min_time_ns /* Minimum Time for a read (in ns) */;
12365296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12366296071Sdavidcs	uint16_t min_time_ns /* Minimum Time for a read (in ns) */;
12367296071Sdavidcs	uint16_t max_time_ns /* Maximum Time for a read (in ns) */;
12368296071Sdavidcs#endif
12369296071Sdavidcs#if defined(__BIG_ENDIAN)
12370296071Sdavidcs	uint16_t reserved;
12371296071Sdavidcs	uint16_t num_reads /* Number of reads - Used for Average */;
12372296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12373296071Sdavidcs	uint16_t num_reads /* Number of reads - Used for Average */;
12374296071Sdavidcs	uint16_t reserved;
12375296071Sdavidcs#endif
12376296071Sdavidcs	struct regpair_t sum_time_ns /* Sum of all the reads (in ns) - Used for Average */;
12377296071Sdavidcs};
12378296071Sdavidcs
12379296071Sdavidcs
12380296071Sdavidcs/*
12381255736Sdavidch * zone A per-queue data
12382255736Sdavidch */
12383255736Sdavidchstruct ustorm_queue_zone_data
12384255736Sdavidch{
12385255736Sdavidch	struct ustorm_eth_rx_producers eth_rx_producers /* ETH RX rings producers */;
12386296071Sdavidcs	struct regpair_t reserved[3];
12387255736Sdavidch};
12388255736Sdavidch
12389255736Sdavidch
12390255736Sdavidch/*
12391255736Sdavidch * zone B per-VF data
12392255736Sdavidch */
12393255736Sdavidchstruct ustorm_vf_zone_data
12394255736Sdavidch{
12395296071Sdavidcs	struct regpair_t reserved;
12396255736Sdavidch};
12397255736Sdavidch
12398255736Sdavidch
12399255736Sdavidch/*
12400255736Sdavidch * data per VF-PF channel
12401255736Sdavidch */
12402255736Sdavidchstruct vf_pf_channel_data
12403255736Sdavidch{
12404255736Sdavidch#if defined(__BIG_ENDIAN)
12405255736Sdavidch	uint16_t reserved0;
12406255736Sdavidch	uint8_t valid /* flag for channel validity. (cleared when identify a VF as malicious) */;
12407255736Sdavidch	uint8_t state /* channel state (ready / waiting for ack) */;
12408255736Sdavidch#elif defined(__LITTLE_ENDIAN)
12409255736Sdavidch	uint8_t state /* channel state (ready / waiting for ack) */;
12410255736Sdavidch	uint8_t valid /* flag for channel validity. (cleared when identify a VF as malicious) */;
12411255736Sdavidch	uint16_t reserved0;
12412255736Sdavidch#endif
12413255736Sdavidch	uint32_t reserved1;
12414255736Sdavidch};
12415255736Sdavidch
12416255736Sdavidch
12417255736Sdavidch/*
12418255736Sdavidch * State of VF-PF channel
12419255736Sdavidch */
12420255736Sdavidchenum vf_pf_channel_state
12421255736Sdavidch{
12422255736Sdavidch	VF_PF_CHANNEL_STATE_READY /* Channel is ready to accept a message from VF */,
12423255736Sdavidch	VF_PF_CHANNEL_STATE_WAITING_FOR_ACK /* Channel waits for an ACK from PF */,
12424255736Sdavidch	MAX_VF_PF_CHANNEL_STATE};
12425255736Sdavidch
12426255736Sdavidch
12427255736Sdavidch/*
12428255736Sdavidch * vif_list_rule_kind
12429255736Sdavidch */
12430255736Sdavidchenum vif_list_rule_kind
12431255736Sdavidch{
12432255736Sdavidch	VIF_LIST_RULE_SET,
12433255736Sdavidch	VIF_LIST_RULE_GET,
12434255736Sdavidch	VIF_LIST_RULE_CLEAR_ALL,
12435255736Sdavidch	VIF_LIST_RULE_CLEAR_FUNC,
12436255736Sdavidch	MAX_VIF_LIST_RULE_KIND};
12437255736Sdavidch
12438255736Sdavidch
12439255736Sdavidch/*
12440255736Sdavidch * zone A per-queue data
12441255736Sdavidch */
12442255736Sdavidchstruct xstorm_queue_zone_data
12443255736Sdavidch{
12444296071Sdavidcs	struct regpair_t reserved[4];
12445255736Sdavidch};
12446255736Sdavidch
12447255736Sdavidch
12448255736Sdavidch/*
12449255736Sdavidch * zone B per-VF data
12450255736Sdavidch */
12451255736Sdavidchstruct xstorm_vf_zone_data
12452255736Sdavidch{
12453296071Sdavidcs	struct regpair_t reserved;
12454255736Sdavidch};
12455255736Sdavidch
12456255736Sdavidch
12457296071Sdavidcs/*
12458296071Sdavidcs * Out-of-order states
12459296071Sdavidcs */
12460296071Sdavidcsenum tcp_ooo_event
12461296071Sdavidcs{
12462296071Sdavidcs	TCP_EVENT_ADD_PEN=0,
12463296071Sdavidcs	TCP_EVENT_ADD_NEW_ISLE=1,
12464296071Sdavidcs	TCP_EVENT_ADD_ISLE_RIGHT=2,
12465296071Sdavidcs	TCP_EVENT_ADD_ISLE_LEFT=3,
12466296071Sdavidcs	TCP_EVENT_JOIN=4,
12467296071Sdavidcs	TCP_EVENT_NOP=5,
12468296071Sdavidcs	MAX_TCP_OOO_EVENT};
12469296071Sdavidcs
12470296071Sdavidcs
12471296071Sdavidcs/*
12472296071Sdavidcs * OOO support modes
12473296071Sdavidcs */
12474296071Sdavidcsenum tcp_tstorm_ooo
12475296071Sdavidcs{
12476296071Sdavidcs	TCP_TSTORM_OOO_DROP_AND_PROC_ACK,
12477296071Sdavidcs	TCP_TSTORM_OOO_SEND_PURE_ACK,
12478296071Sdavidcs	TCP_TSTORM_OOO_SUPPORTED,
12479296071Sdavidcs	MAX_TCP_TSTORM_OOO};
12480296071Sdavidcs
12481296071Sdavidcs
12482296071Sdavidcs/*
12483296071Sdavidcs * toe statistics collected by the Cstorm (per port)
12484296071Sdavidcs */
12485296071Sdavidcsstruct cstorm_toe_stats
12486296071Sdavidcs{
12487296071Sdavidcs	uint32_t no_tx_cqes /* count the number of time storm find that there are no more CQEs */;
12488296071Sdavidcs	uint32_t reserved;
12489296071Sdavidcs};
12490296071Sdavidcs
12491296071Sdavidcs
12492296071Sdavidcs/*
12493296071Sdavidcs * The toe storm context of Cstorm
12494296071Sdavidcs */
12495296071Sdavidcsstruct cstorm_toe_st_context
12496296071Sdavidcs{
12497296071Sdavidcs	uint32_t bds_ring_page_base_addr_lo /* Base address of next page in host bds ring */;
12498296071Sdavidcs	uint32_t bds_ring_page_base_addr_hi /* Base address of next page in host bds ring */;
12499296071Sdavidcs	uint32_t free_seq /* Sequnce number of the last byte that was free including */;
12500296071Sdavidcs	uint32_t __last_rel_to_notify /* Accumulated release size for the next Chimney completion msg */;
12501296071Sdavidcs#if defined(__BIG_ENDIAN)
12502296071Sdavidcs	uint16_t __rss_params_ram_line /* The ram line containing the rss params */;
12503296071Sdavidcs	uint16_t bd_cons /* The bd s ring consumer  */;
12504296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12505296071Sdavidcs	uint16_t bd_cons /* The bd s ring consumer  */;
12506296071Sdavidcs	uint16_t __rss_params_ram_line /* The ram line containing the rss params */;
12507296071Sdavidcs#endif
12508296071Sdavidcs	uint32_t cpu_id /* CPU id for sending completion for TSS (only 8 bits are used) */;
12509296071Sdavidcs	uint32_t prev_snd_max /* last snd_max that was used for dynamic HC producer update */;
12510296071Sdavidcs	uint32_t __reserved4 /* reserved */;
12511296071Sdavidcs};
12512296071Sdavidcs
12513296071Sdavidcs/*
12514296071Sdavidcs * Cstorm Toe Storm Aligned Context
12515296071Sdavidcs */
12516296071Sdavidcsstruct cstorm_toe_st_aligned_context
12517296071Sdavidcs{
12518296071Sdavidcs	struct cstorm_toe_st_context context /* context */;
12519296071Sdavidcs};
12520296071Sdavidcs
12521296071Sdavidcs
12522296071Sdavidcs/*
12523296071Sdavidcs * prefetched isle bd
12524296071Sdavidcs */
12525296071Sdavidcsstruct ustorm_toe_prefetched_isle_bd
12526296071Sdavidcs{
12527296071Sdavidcs	uint32_t __addr_lo /* receive payload base address  - Single continuous buffer (page) pointer */;
12528296071Sdavidcs	uint32_t __addr_hi /* receive payload base address  - Single continuous buffer (page) pointer */;
12529296071Sdavidcs#if defined(__BIG_ENDIAN)
12530296071Sdavidcs	uint8_t __reserved1 /* reserved */;
12531296071Sdavidcs	uint8_t __isle_num /* isle_number of the pre-fetched BD */;
12532296071Sdavidcs	uint16_t __buf_un_used /* Number of bytes left for placement in the pre fetched  application/grq bd   0 size for buffer is not valid */;
12533296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12534296071Sdavidcs	uint16_t __buf_un_used /* Number of bytes left for placement in the pre fetched  application/grq bd   0 size for buffer is not valid */;
12535296071Sdavidcs	uint8_t __isle_num /* isle_number of the pre-fetched BD */;
12536296071Sdavidcs	uint8_t __reserved1 /* reserved */;
12537296071Sdavidcs#endif
12538296071Sdavidcs};
12539296071Sdavidcs
12540296071Sdavidcs/*
12541296071Sdavidcs * ring params
12542296071Sdavidcs */
12543296071Sdavidcsstruct ustorm_toe_ring_params
12544296071Sdavidcs{
12545296071Sdavidcs	uint32_t rq_cons_addr_lo /* A pointer to the next to consume application bd */;
12546296071Sdavidcs	uint32_t rq_cons_addr_hi /* A pointer to the next to consume application bd */;
12547296071Sdavidcs#if defined(__BIG_ENDIAN)
12548296071Sdavidcs	uint8_t __rq_local_cons /* consumer of the local rq ring */;
12549296071Sdavidcs	uint8_t __rq_local_prod /* producer of the local rq ring */;
12550296071Sdavidcs	uint16_t rq_cons /* RQ consumer is the index of the next to consume application bd */;
12551296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12552296071Sdavidcs	uint16_t rq_cons /* RQ consumer is the index of the next to consume application bd */;
12553296071Sdavidcs	uint8_t __rq_local_prod /* producer of the local rq ring */;
12554296071Sdavidcs	uint8_t __rq_local_cons /* consumer of the local rq ring */;
12555296071Sdavidcs#endif
12556296071Sdavidcs};
12557296071Sdavidcs
12558296071Sdavidcs/*
12559296071Sdavidcs * prefetched bd
12560296071Sdavidcs */
12561296071Sdavidcsstruct ustorm_toe_prefetched_bd
12562296071Sdavidcs{
12563296071Sdavidcs	uint32_t __addr_lo /* receive payload base address  - Single continuous buffer (page) pointer */;
12564296071Sdavidcs	uint32_t __addr_hi /* receive payload base address  - Single continuous buffer (page) pointer */;
12565296071Sdavidcs#if defined(__BIG_ENDIAN)
12566296071Sdavidcs	uint16_t flags;
12567298955Spfg		#define __USTORM_TOE_PREFETCHED_BD_START                                             (0x1<<0) /* BitField flagsbd command flags	this bd is the beginning of an application buffer */
12568296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_START_SHIFT                                       0
12569296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_END                                               (0x1<<1) /* BitField flagsbd command flags	this bd is the end of an application buffer */
12570296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_END_SHIFT                                         1
12571296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_NO_PUSH                                           (0x1<<2) /* BitField flagsbd command flags	this application buffer must not be partially completed */
12572296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_NO_PUSH_SHIFT                                     2
12573296071Sdavidcs		#define USTORM_TOE_PREFETCHED_BD_SPLIT                                               (0x1<<3) /* BitField flagsbd command flags	this application buffer is part of a bigger buffer and this buffer is not the last */
12574296071Sdavidcs		#define USTORM_TOE_PREFETCHED_BD_SPLIT_SHIFT                                         3
12575296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_RESERVED1                                         (0xFFF<<4) /* BitField flagsbd command flags	reserved */
12576296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_RESERVED1_SHIFT                                   4
12577296071Sdavidcs	uint16_t __buf_un_used /* Number of bytes left for placement in the pre fetched  application/grq bd   0 size for buffer is not valid */;
12578296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12579296071Sdavidcs	uint16_t __buf_un_used /* Number of bytes left for placement in the pre fetched  application/grq bd   0 size for buffer is not valid */;
12580296071Sdavidcs	uint16_t flags;
12581298955Spfg		#define __USTORM_TOE_PREFETCHED_BD_START                                             (0x1<<0) /* BitField flagsbd command flags	this bd is the beginning of an application buffer */
12582296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_START_SHIFT                                       0
12583296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_END                                               (0x1<<1) /* BitField flagsbd command flags	this bd is the end of an application buffer */
12584296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_END_SHIFT                                         1
12585296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_NO_PUSH                                           (0x1<<2) /* BitField flagsbd command flags	this application buffer must not be partially completed */
12586296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_NO_PUSH_SHIFT                                     2
12587296071Sdavidcs		#define USTORM_TOE_PREFETCHED_BD_SPLIT                                               (0x1<<3) /* BitField flagsbd command flags	this application buffer is part of a bigger buffer and this buffer is not the last */
12588296071Sdavidcs		#define USTORM_TOE_PREFETCHED_BD_SPLIT_SHIFT                                         3
12589296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_RESERVED1                                         (0xFFF<<4) /* BitField flagsbd command flags	reserved */
12590296071Sdavidcs		#define __USTORM_TOE_PREFETCHED_BD_RESERVED1_SHIFT                                   4
12591296071Sdavidcs#endif
12592296071Sdavidcs};
12593296071Sdavidcs
12594296071Sdavidcs/*
12595296071Sdavidcs * Ustorm Toe Storm Context
12596296071Sdavidcs */
12597296071Sdavidcsstruct ustorm_toe_st_context
12598296071Sdavidcs{
12599296071Sdavidcs	uint32_t __pen_rq_placed /* Number of bytes that were placed in the RQ and not completed yet. */;
12600296071Sdavidcs	uint32_t pen_grq_placed_bytes /* The number of in-order bytes (peninsula) that were placed in the GRQ (excluding bytes that were already  copied  to RQ BDs or RQ dummy BDs) */;
12601296071Sdavidcs#if defined(__BIG_ENDIAN)
12602296071Sdavidcs	uint8_t flags2;
12603296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_IGNORE_GRQ_PUSH                                        (0x1<<0) /* BitField flags2various state flags	we will ignore grq push unless it is ping pong test */
12604296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_IGNORE_GRQ_PUSH_SHIFT                                  0
12605296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_PUSH_FLAG                                              (0x1<<1) /* BitField flags2various state flags	indicates if push timer is set */
12606296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_PUSH_FLAG_SHIFT                                        1
12607296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_RSS_UPDATE_ENABLED                                     (0x1<<2) /* BitField flags2various state flags	indicates if RSS update is supported */
12608296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_RSS_UPDATE_ENABLED_SHIFT                               2
12609296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_RESERVED0                                              (0x1F<<3) /* BitField flags2various state flags	 */
12610296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_RESERVED0_SHIFT                                        3
12611296071Sdavidcs	uint8_t __indirection_shift /* Offset in bits of the cupid of this connection on the 64Bits fetched from internal memoy */;
12612298955Spfg	uint16_t indirection_ram_offset /* address offset in internal memory  from the beginning of the table  consisting the cpu id of this connection (Only 12 bits are used) */;
12613296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12614298955Spfg	uint16_t indirection_ram_offset /* address offset in internal memory  from the beginning of the table  consisting the cpu id of this connection (Only 12 bits are used) */;
12615296071Sdavidcs	uint8_t __indirection_shift /* Offset in bits of the cupid of this connection on the 64Bits fetched from internal memoy */;
12616296071Sdavidcs	uint8_t flags2;
12617296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_IGNORE_GRQ_PUSH                                        (0x1<<0) /* BitField flags2various state flags	we will ignore grq push unless it is ping pong test */
12618296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_IGNORE_GRQ_PUSH_SHIFT                                  0
12619296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_PUSH_FLAG                                              (0x1<<1) /* BitField flags2various state flags	indicates if push timer is set */
12620296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_PUSH_FLAG_SHIFT                                        1
12621296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_RSS_UPDATE_ENABLED                                     (0x1<<2) /* BitField flags2various state flags	indicates if RSS update is supported */
12622296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_RSS_UPDATE_ENABLED_SHIFT                               2
12623296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_RESERVED0                                              (0x1F<<3) /* BitField flags2various state flags	 */
12624296071Sdavidcs		#define USTORM_TOE_ST_CONTEXT_RESERVED0_SHIFT                                        3
12625296071Sdavidcs#endif
12626296071Sdavidcs	uint32_t __rq_available_bytes;
12627296071Sdavidcs#if defined(__BIG_ENDIAN)
12628296071Sdavidcs	uint8_t isles_counter /* signals that dca is enabled */;
12629296071Sdavidcs	uint8_t __push_timer_state /* indicates if push timer is set */;
12630296071Sdavidcs	uint16_t rcv_indication_size /* The chip will release the current GRQ buffer to the driver when it knows that the driver has no knowledge of other GRQ payload that it can indicate and the current GRQ buffer has at least RcvIndicationSize bytes. */;
12631296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12632296071Sdavidcs	uint16_t rcv_indication_size /* The chip will release the current GRQ buffer to the driver when it knows that the driver has no knowledge of other GRQ payload that it can indicate and the current GRQ buffer has at least RcvIndicationSize bytes. */;
12633296071Sdavidcs	uint8_t __push_timer_state /* indicates if push timer is set */;
12634296071Sdavidcs	uint8_t isles_counter /* signals that dca is enabled */;
12635296071Sdavidcs#endif
12636296071Sdavidcs	uint32_t __min_expiration_time /* if the timer will expire before this time it will be considered as a race */;
12637296071Sdavidcs	uint32_t initial_rcv_wnd /* the maximal advertized window */;
12638296071Sdavidcs	uint32_t __bytes_cons /* the last rq_available_bytes producer that was read from host - used to know how many bytes were added */;
12639296071Sdavidcs	uint32_t __prev_consumed_grq_bytes /* the last rq_available_bytes producer that was read from host - used to know how many bytes were added */;
12640298955Spfg	uint32_t prev_rcv_win_right_edge /* siquence of the last bytes that can be received - used to know how many bytes were added */;
12641298955Spfg	uint32_t rcv_nxt /* Receive sequence: next expected - of the right most received packet */;
12642296071Sdavidcs	struct ustorm_toe_prefetched_isle_bd __isle_bd /* prefetched bd for the isle */;
12643296071Sdavidcs	struct ustorm_toe_ring_params pen_ring_params /* peninsula ring params */;
12644296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_0 /* peninsula prefetched bd for the peninsula */;
12645296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_1 /* peninsula prefetched bd for the peninsula */;
12646296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_2 /* peninsula prefetched bd for the peninsula */;
12647296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_3 /* peninsula prefetched bd for the peninsula */;
12648296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_4 /* peninsula prefetched bd for the peninsula */;
12649296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_5 /* peninsula prefetched bd for the peninsula */;
12650296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_6 /* peninsula prefetched bd for the peninsula */;
12651296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_7 /* peninsula prefetched bd for the peninsula */;
12652296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_8 /* peninsula prefetched bd for the peninsula */;
12653296071Sdavidcs	struct ustorm_toe_prefetched_bd __pen_bd_9 /* peninsula prefetched bd for the peninsula */;
12654296071Sdavidcs	uint32_t __reserved3 /* reserved */;
12655296071Sdavidcs};
12656296071Sdavidcs
12657296071Sdavidcs/*
12658296071Sdavidcs * Ustorm Toe Storm Aligned Context
12659296071Sdavidcs */
12660296071Sdavidcsstruct ustorm_toe_st_aligned_context
12661296071Sdavidcs{
12662296071Sdavidcs	struct ustorm_toe_st_context context /* context */;
12663296071Sdavidcs};
12664296071Sdavidcs
12665296071Sdavidcs/*
12666296071Sdavidcs * TOE context region, used only in TOE
12667296071Sdavidcs */
12668296071Sdavidcsstruct tstorm_toe_st_context_section
12669296071Sdavidcs{
12670296071Sdavidcs	uint32_t reserved0[3];
12671296071Sdavidcs};
12672296071Sdavidcs
12673296071Sdavidcs/*
12674296071Sdavidcs * The TOE non-aggregative context of Tstorm
12675296071Sdavidcs */
12676296071Sdavidcsstruct tstorm_toe_st_context
12677296071Sdavidcs{
12678296071Sdavidcs	struct tstorm_tcp_st_context_section tcp /* TCP context region, shared in TOE, RDMA and ISCSI */;
12679296071Sdavidcs	struct tstorm_toe_st_context_section toe /* TOE context region, used only in TOE */;
12680296071Sdavidcs};
12681296071Sdavidcs
12682296071Sdavidcs/*
12683296071Sdavidcs * The TOE non-aggregative aligned context of Tstorm
12684296071Sdavidcs */
12685296071Sdavidcsstruct tstorm_toe_st_aligned_context
12686296071Sdavidcs{
12687296071Sdavidcs	struct tstorm_toe_st_context context /* context */;
12688296071Sdavidcs	uint8_t padding[16] /* padding to 64 byte aligned */;
12689296071Sdavidcs};
12690296071Sdavidcs
12691296071Sdavidcs/*
12692296071Sdavidcs * TOE context section
12693296071Sdavidcs */
12694296071Sdavidcsstruct xstorm_toe_context_section
12695296071Sdavidcs{
12696296071Sdavidcs	uint32_t tx_bd_page_base_lo /* BD page base address at the host for TxBdCons */;
12697296071Sdavidcs	uint32_t tx_bd_page_base_hi /* BD page base address at the host for TxBdCons */;
12698296071Sdavidcs#if defined(__BIG_ENDIAN)
12699296071Sdavidcs	uint16_t tx_bd_offset /* The offset within the BD */;
12700296071Sdavidcs	uint16_t tx_bd_cons /* The transmit BD cons pointer to the host ring */;
12701296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12702296071Sdavidcs	uint16_t tx_bd_cons /* The transmit BD cons pointer to the host ring */;
12703296071Sdavidcs	uint16_t tx_bd_offset /* The offset within the BD */;
12704296071Sdavidcs#endif
12705296071Sdavidcs#if defined(__BIG_ENDIAN)
12706296071Sdavidcs	uint16_t bd_prod;
12707296071Sdavidcs	uint16_t seqMismatchCnt;
12708296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12709296071Sdavidcs	uint16_t seqMismatchCnt;
12710296071Sdavidcs	uint16_t bd_prod;
12711296071Sdavidcs#endif
12712296071Sdavidcs	uint32_t driver_doorbell_info_ptr_lo;
12713296071Sdavidcs	uint32_t driver_doorbell_info_ptr_hi;
12714296071Sdavidcs};
12715296071Sdavidcs
12716296071Sdavidcs/*
12717296071Sdavidcs * Xstorm Toe Storm Context
12718296071Sdavidcs */
12719296071Sdavidcsstruct xstorm_toe_st_context
12720296071Sdavidcs{
12721296071Sdavidcs	struct xstorm_common_context_section common;
12722296071Sdavidcs	struct xstorm_toe_context_section toe;
12723296071Sdavidcs};
12724296071Sdavidcs
12725296071Sdavidcs/*
12726296071Sdavidcs * Xstorm Toe Storm Aligned Context
12727296071Sdavidcs */
12728296071Sdavidcsstruct xstorm_toe_st_aligned_context
12729296071Sdavidcs{
12730296071Sdavidcs	struct xstorm_toe_st_context context /* context */;
12731296071Sdavidcs};
12732296071Sdavidcs
12733296071Sdavidcs/*
12734296071Sdavidcs * Ethernet connection context
12735296071Sdavidcs */
12736296071Sdavidcsstruct toe_context
12737296071Sdavidcs{
12738296071Sdavidcs	struct ustorm_toe_st_aligned_context ustorm_st_context /* Ustorm storm context */;
12739296071Sdavidcs	struct tstorm_toe_st_aligned_context tstorm_st_context /* Tstorm storm context */;
12740296071Sdavidcs	struct xstorm_toe_ag_context xstorm_ag_context /* Xstorm aggregative context */;
12741296071Sdavidcs	struct tstorm_toe_ag_context tstorm_ag_context /* Tstorm aggregative context */;
12742296071Sdavidcs	struct cstorm_toe_ag_context cstorm_ag_context /* Cstorm aggregative context */;
12743296071Sdavidcs	struct ustorm_toe_ag_context ustorm_ag_context /* Ustorm aggregative context */;
12744296071Sdavidcs	struct timers_block_context timers_context /* Timers block context */;
12745296071Sdavidcs	struct xstorm_toe_st_aligned_context xstorm_st_context /* Xstorm storm context */;
12746296071Sdavidcs	struct cstorm_toe_st_aligned_context cstorm_st_context /* Cstorm storm context */;
12747296071Sdavidcs};
12748296071Sdavidcs
12749296071Sdavidcs
12750296071Sdavidcs/*
12751296071Sdavidcs * ramrod data for toe protocol initiate offload ramrod (CQE)
12752296071Sdavidcs */
12753296071Sdavidcsstruct toe_initiate_offload_ramrod_data
12754296071Sdavidcs{
12755296071Sdavidcs	uint32_t flags;
12756296071Sdavidcs		#define TOE_INITIATE_OFFLOAD_RAMROD_DATA_SEARCH_CONFIG_FAILED                        (0x1<<0) /* BitField flags	error in searcher configuration */
12757296071Sdavidcs		#define TOE_INITIATE_OFFLOAD_RAMROD_DATA_SEARCH_CONFIG_FAILED_SHIFT                  0
12758296071Sdavidcs		#define TOE_INITIATE_OFFLOAD_RAMROD_DATA_LICENSE_FAILURE                             (0x1<<1) /* BitField flags	license errors */
12759296071Sdavidcs		#define TOE_INITIATE_OFFLOAD_RAMROD_DATA_LICENSE_FAILURE_SHIFT                       1
12760296071Sdavidcs		#define TOE_INITIATE_OFFLOAD_RAMROD_DATA_RESERVED0                                   (0x3FFFFFFF<<2) /* BitField flags	 */
12761296071Sdavidcs		#define TOE_INITIATE_OFFLOAD_RAMROD_DATA_RESERVED0_SHIFT                             2
12762296071Sdavidcs	uint32_t reserved1;
12763296071Sdavidcs};
12764296071Sdavidcs
12765296071Sdavidcs
12766296071Sdavidcs/*
12767296071Sdavidcs * union for ramrod data for TOE protocol (CQE) (force size of 16 bits)
12768296071Sdavidcs */
12769296071Sdavidcsstruct toe_init_ramrod_data
12770296071Sdavidcs{
12771296071Sdavidcs#if defined(__BIG_ENDIAN)
12772296071Sdavidcs	uint16_t reserved1;
12773296071Sdavidcs	uint8_t reserved0;
12774296071Sdavidcs	uint8_t rss_num /* the rss num in its rqr to complete this ramrod */;
12775296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12776296071Sdavidcs	uint8_t rss_num /* the rss num in its rqr to complete this ramrod */;
12777296071Sdavidcs	uint8_t reserved0;
12778296071Sdavidcs	uint16_t reserved1;
12779296071Sdavidcs#endif
12780296071Sdavidcs	uint32_t reserved2;
12781296071Sdavidcs};
12782296071Sdavidcs
12783296071Sdavidcs
12784296071Sdavidcs/*
12785296071Sdavidcs * next page pointer bd used in toe CQs and tx/rx bd chains
12786296071Sdavidcs */
12787296071Sdavidcsstruct toe_page_addr_bd
12788296071Sdavidcs{
12789296071Sdavidcs	uint32_t addr_lo /* page pointer */;
12790296071Sdavidcs	uint32_t addr_hi /* page pointer */;
12791296071Sdavidcs	uint8_t reserved[8] /* resereved for driver use */;
12792296071Sdavidcs};
12793296071Sdavidcs
12794296071Sdavidcs
12795296071Sdavidcs/*
12796296071Sdavidcs * union for ramrod data for TOE protocol (CQE) (force size of 16 bits)
12797296071Sdavidcs */
12798296071Sdavidcsunion toe_ramrod_data
12799296071Sdavidcs{
12800296071Sdavidcs	struct ramrod_data general;
12801296071Sdavidcs	struct toe_initiate_offload_ramrod_data initiate_offload;
12802296071Sdavidcs};
12803296071Sdavidcs
12804296071Sdavidcs
12805296071Sdavidcs/*
12806296071Sdavidcs * TOE_RX_CQES_OPCODE_RSS_UPD results
12807296071Sdavidcs */
12808296071Sdavidcsenum toe_rss_update_opcode
12809296071Sdavidcs{
12810296071Sdavidcs	TOE_RSS_UPD_QUIET,
12811296071Sdavidcs	TOE_RSS_UPD_SLEEPING,
12812296071Sdavidcs	TOE_RSS_UPD_DELAYED,
12813296071Sdavidcs	MAX_TOE_RSS_UPDATE_OPCODE};
12814296071Sdavidcs
12815296071Sdavidcs
12816296071Sdavidcs/*
12817296071Sdavidcs * union for ramrod data for TOE protocol (CQE) (force size of 16 bits)
12818296071Sdavidcs */
12819296071Sdavidcsstruct toe_rss_update_ramrod_data
12820296071Sdavidcs{
12821296071Sdavidcs	uint8_t indirection_table[128] /* RSS indirection table */;
12822296071Sdavidcs#if defined(__BIG_ENDIAN)
12823296071Sdavidcs	uint16_t reserved0;
12824296071Sdavidcs	uint16_t toe_rss_bitmap /* The bitmap specifies which toe rss chains to complete the ramrod on (0 bitmap is not valid option). The port is gleaned from the CID */;
12825296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12826296071Sdavidcs	uint16_t toe_rss_bitmap /* The bitmap specifies which toe rss chains to complete the ramrod on (0 bitmap is not valid option). The port is gleaned from the CID */;
12827296071Sdavidcs	uint16_t reserved0;
12828296071Sdavidcs#endif
12829296071Sdavidcs	uint32_t reserved1;
12830296071Sdavidcs};
12831296071Sdavidcs
12832296071Sdavidcs
12833296071Sdavidcs/*
12834296071Sdavidcs * The toe Rx Buffer Descriptor
12835296071Sdavidcs */
12836296071Sdavidcsstruct toe_rx_bd
12837296071Sdavidcs{
12838296071Sdavidcs	uint32_t addr_lo /* receive payload base address  - Single continuous buffer (page) pointer */;
12839296071Sdavidcs	uint32_t addr_hi /* receive payload base address  - Single continuous buffer (page) pointer */;
12840296071Sdavidcs#if defined(__BIG_ENDIAN)
12841296071Sdavidcs	uint16_t flags;
12842298955Spfg		#define TOE_RX_BD_START                                                              (0x1<<0) /* BitField flagsbd command flags	this bd is the beginning of an application buffer */
12843296071Sdavidcs		#define TOE_RX_BD_START_SHIFT                                                        0
12844296071Sdavidcs		#define TOE_RX_BD_END                                                                (0x1<<1) /* BitField flagsbd command flags	this bd is the end of an application buffer */
12845296071Sdavidcs		#define TOE_RX_BD_END_SHIFT                                                          1
12846296071Sdavidcs		#define TOE_RX_BD_NO_PUSH                                                            (0x1<<2) /* BitField flagsbd command flags	this application buffer must not be partially completed */
12847296071Sdavidcs		#define TOE_RX_BD_NO_PUSH_SHIFT                                                      2
12848296071Sdavidcs		#define TOE_RX_BD_SPLIT                                                              (0x1<<3) /* BitField flagsbd command flags	this application buffer is part of a bigger buffer and this buffer is not the last */
12849296071Sdavidcs		#define TOE_RX_BD_SPLIT_SHIFT                                                        3
12850296071Sdavidcs		#define TOE_RX_BD_RESERVED1                                                          (0xFFF<<4) /* BitField flagsbd command flags	reserved */
12851296071Sdavidcs		#define TOE_RX_BD_RESERVED1_SHIFT                                                    4
12852296071Sdavidcs	uint16_t size /* Size of the buffer pointed by the BD */;
12853296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12854296071Sdavidcs	uint16_t size /* Size of the buffer pointed by the BD */;
12855296071Sdavidcs	uint16_t flags;
12856298955Spfg		#define TOE_RX_BD_START                                                              (0x1<<0) /* BitField flagsbd command flags	this bd is the beginning of an application buffer */
12857296071Sdavidcs		#define TOE_RX_BD_START_SHIFT                                                        0
12858296071Sdavidcs		#define TOE_RX_BD_END                                                                (0x1<<1) /* BitField flagsbd command flags	this bd is the end of an application buffer */
12859296071Sdavidcs		#define TOE_RX_BD_END_SHIFT                                                          1
12860296071Sdavidcs		#define TOE_RX_BD_NO_PUSH                                                            (0x1<<2) /* BitField flagsbd command flags	this application buffer must not be partially completed */
12861296071Sdavidcs		#define TOE_RX_BD_NO_PUSH_SHIFT                                                      2
12862296071Sdavidcs		#define TOE_RX_BD_SPLIT                                                              (0x1<<3) /* BitField flagsbd command flags	this application buffer is part of a bigger buffer and this buffer is not the last */
12863296071Sdavidcs		#define TOE_RX_BD_SPLIT_SHIFT                                                        3
12864296071Sdavidcs		#define TOE_RX_BD_RESERVED1                                                          (0xFFF<<4) /* BitField flagsbd command flags	reserved */
12865296071Sdavidcs		#define TOE_RX_BD_RESERVED1_SHIFT                                                    4
12866296071Sdavidcs#endif
12867296071Sdavidcs	uint32_t dbg_bytes_prod /* a cyclic parameter that caounts how many byte were available for placement till no not including this bd */;
12868296071Sdavidcs};
12869296071Sdavidcs
12870296071Sdavidcs
12871296071Sdavidcs/*
12872296071Sdavidcs * ramrod data for toe protocol General rx completion
12873296071Sdavidcs */
12874296071Sdavidcsstruct toe_rx_completion_ramrod_data
12875296071Sdavidcs{
12876296071Sdavidcs#if defined(__BIG_ENDIAN)
12877296071Sdavidcs	uint16_t reserved0;
12878296071Sdavidcs	uint16_t hash_value /* information for ustorm to use in completion */;
12879296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12880296071Sdavidcs	uint16_t hash_value /* information for ustorm to use in completion */;
12881296071Sdavidcs	uint16_t reserved0;
12882296071Sdavidcs#endif
12883296071Sdavidcs	uint32_t reserved1;
12884296071Sdavidcs};
12885296071Sdavidcs
12886296071Sdavidcs
12887296071Sdavidcs/*
12888296071Sdavidcs * OOO params in union for TOE rx cqe data
12889296071Sdavidcs */
12890296071Sdavidcsstruct toe_rx_cqe_ooo_params
12891296071Sdavidcs{
12892296071Sdavidcs	uint32_t ooo_params;
12893296071Sdavidcs		#define TOE_RX_CQE_OOO_PARAMS_NBYTES                                                 (0xFFFFFF<<0) /* BitField ooo_paramsdata params for OOO cqe	connection nbytes */
12894296071Sdavidcs		#define TOE_RX_CQE_OOO_PARAMS_NBYTES_SHIFT                                           0
12895296071Sdavidcs		#define TOE_RX_CQE_OOO_PARAMS_ISLE_NUM                                               (0xFF<<24) /* BitField ooo_paramsdata params for OOO cqe	isle number for OOO completions */
12896296071Sdavidcs		#define TOE_RX_CQE_OOO_PARAMS_ISLE_NUM_SHIFT                                         24
12897296071Sdavidcs};
12898296071Sdavidcs
12899296071Sdavidcs/*
12900296071Sdavidcs * in order params in union for TOE rx cqe data
12901296071Sdavidcs */
12902296071Sdavidcsstruct toe_rx_cqe_in_order_params
12903296071Sdavidcs{
12904296071Sdavidcs	uint32_t in_order_params;
12905296071Sdavidcs		#define TOE_RX_CQE_IN_ORDER_PARAMS_NBYTES                                            (0xFFFFFFFF<<0) /* BitField in_order_paramsdata params for in order cqe	connection nbytes */
12906296071Sdavidcs		#define TOE_RX_CQE_IN_ORDER_PARAMS_NBYTES_SHIFT                                      0
12907296071Sdavidcs};
12908296071Sdavidcs
12909296071Sdavidcs/*
12910296071Sdavidcs * union for TOE rx cqe data
12911296071Sdavidcs */
12912296071Sdavidcsunion toe_rx_cqe_data_union
12913296071Sdavidcs{
12914296071Sdavidcs	struct toe_rx_cqe_ooo_params ooo_params /* data params for OOO cqe - nbytes and isle number */;
12915296071Sdavidcs	struct toe_rx_cqe_in_order_params in_order_params /* data params for in order cqe - nbytes */;
12916296071Sdavidcs	uint32_t raw_data /* global data param */;
12917296071Sdavidcs};
12918296071Sdavidcs
12919296071Sdavidcs/*
12920296071Sdavidcs * The toe Rx cq element
12921296071Sdavidcs */
12922296071Sdavidcsstruct toe_rx_cqe
12923296071Sdavidcs{
12924296071Sdavidcs	uint32_t params1;
12925296071Sdavidcs		#define TOE_RX_CQE_CID                                                               (0xFFFFFF<<0) /* BitField params1completion cid and opcode	connection id */
12926296071Sdavidcs		#define TOE_RX_CQE_CID_SHIFT                                                         0
12927296071Sdavidcs		#define TOE_RX_CQE_COMPLETION_OPCODE                                                 (0xFF<<24) /* BitField params1completion cid and opcode	completion opcode - use enum toe_rx_cqe_type or toe_rss_update_opcode */
12928296071Sdavidcs		#define TOE_RX_CQE_COMPLETION_OPCODE_SHIFT                                           24
12929296071Sdavidcs	union toe_rx_cqe_data_union data /* completion cid and opcode */;
12930296071Sdavidcs};
12931296071Sdavidcs
12932296071Sdavidcs
12933296071Sdavidcs/*
12934296071Sdavidcs * toe rx doorbell data in host memory
12935296071Sdavidcs */
12936296071Sdavidcsstruct toe_rx_db_data
12937296071Sdavidcs{
12938298955Spfg	uint32_t rcv_win_right_edge /* siquence of the last bytes that can be received */;
12939296071Sdavidcs	uint32_t bytes_prod /* cyclic counter of posted bytes */;
12940296071Sdavidcs#if defined(__BIG_ENDIAN)
12941296071Sdavidcs	uint8_t reserved1 /* reserved */;
12942296071Sdavidcs	uint8_t flags;
12943296071Sdavidcs		#define TOE_RX_DB_DATA_IGNORE_WND_UPDATES                                            (0x1<<0) /* BitField flags	ustorm ignores window updates when this flag is set */
12944296071Sdavidcs		#define TOE_RX_DB_DATA_IGNORE_WND_UPDATES_SHIFT                                      0
12945296071Sdavidcs		#define TOE_RX_DB_DATA_PARTIAL_FILLED_BUF                                            (0x1<<1) /* BitField flags	indicates if to set push timer due to partially filled receive request after offload */
12946296071Sdavidcs		#define TOE_RX_DB_DATA_PARTIAL_FILLED_BUF_SHIFT                                      1
12947296071Sdavidcs		#define TOE_RX_DB_DATA_RESERVED0                                                     (0x3F<<2) /* BitField flags	 */
12948296071Sdavidcs		#define TOE_RX_DB_DATA_RESERVED0_SHIFT                                               2
12949296071Sdavidcs	uint16_t bds_prod /* cyclic counter of bds to post */;
12950296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
12951296071Sdavidcs	uint16_t bds_prod /* cyclic counter of bds to post */;
12952296071Sdavidcs	uint8_t flags;
12953296071Sdavidcs		#define TOE_RX_DB_DATA_IGNORE_WND_UPDATES                                            (0x1<<0) /* BitField flags	ustorm ignores window updates when this flag is set */
12954296071Sdavidcs		#define TOE_RX_DB_DATA_IGNORE_WND_UPDATES_SHIFT                                      0
12955296071Sdavidcs		#define TOE_RX_DB_DATA_PARTIAL_FILLED_BUF                                            (0x1<<1) /* BitField flags	indicates if to set push timer due to partially filled receive request after offload */
12956296071Sdavidcs		#define TOE_RX_DB_DATA_PARTIAL_FILLED_BUF_SHIFT                                      1
12957296071Sdavidcs		#define TOE_RX_DB_DATA_RESERVED0                                                     (0x3F<<2) /* BitField flags	 */
12958296071Sdavidcs		#define TOE_RX_DB_DATA_RESERVED0_SHIFT                                               2
12959296071Sdavidcs	uint8_t reserved1 /* reserved */;
12960296071Sdavidcs#endif
12961296071Sdavidcs	uint32_t consumed_grq_bytes /* cyclic counter of consumed grq bytes */;
12962296071Sdavidcs};
12963296071Sdavidcs
12964296071Sdavidcs
12965296071Sdavidcs/*
12966296071Sdavidcs * The toe Rx Generic Buffer Descriptor
12967296071Sdavidcs */
12968296071Sdavidcsstruct toe_rx_grq_bd
12969296071Sdavidcs{
12970296071Sdavidcs	uint32_t addr_lo /* receive payload base address  - Single continuous buffer (page) pointer */;
12971296071Sdavidcs	uint32_t addr_hi /* receive payload base address  - Single continuous buffer (page) pointer */;
12972296071Sdavidcs};
12973296071Sdavidcs
12974296071Sdavidcs
12975296071Sdavidcs/*
12976296071Sdavidcs * toe slow path element
12977296071Sdavidcs */
12978296071Sdavidcsunion toe_spe_data
12979296071Sdavidcs{
12980296071Sdavidcs	uint8_t protocol_data[8] /* to fix this structure size to 8 bytes */;
12981296071Sdavidcs	struct regpair_t phys_addr /* used in initiate offload ramrod */;
12982296071Sdavidcs	struct toe_rx_completion_ramrod_data rx_completion /* used in all ramrods that have a general rx completion */;
12983296071Sdavidcs	struct toe_init_ramrod_data toe_init /* used in toe init ramrod */;
12984296071Sdavidcs};
12985296071Sdavidcs
12986296071Sdavidcs/*
12987296071Sdavidcs * toe slow path element
12988296071Sdavidcs */
12989296071Sdavidcsstruct toe_spe
12990296071Sdavidcs{
12991296071Sdavidcs	struct spe_hdr_t hdr /* common data for all protocols */;
12992296071Sdavidcs	union toe_spe_data toe_data /* data specific to toe protocol */;
12993296071Sdavidcs};
12994296071Sdavidcs
12995296071Sdavidcs
12996296071Sdavidcs/*
12997296071Sdavidcs * TOE slow path opcodes (opcode 0 is illegal) - includes commands and completions
12998296071Sdavidcs */
12999296071Sdavidcsenum toe_sq_opcode_type
13000296071Sdavidcs{
13001296071Sdavidcs	CMP_OPCODE_TOE_GA=1,
13002296071Sdavidcs	CMP_OPCODE_TOE_GR=2,
13003296071Sdavidcs	CMP_OPCODE_TOE_GNI=3,
13004296071Sdavidcs	CMP_OPCODE_TOE_GAIR=4,
13005296071Sdavidcs	CMP_OPCODE_TOE_GAIL=5,
13006296071Sdavidcs	CMP_OPCODE_TOE_GRI=6,
13007296071Sdavidcs	CMP_OPCODE_TOE_GJ=7,
13008296071Sdavidcs	CMP_OPCODE_TOE_DGI=8,
13009296071Sdavidcs	CMP_OPCODE_TOE_CMP=9,
13010296071Sdavidcs	CMP_OPCODE_TOE_REL=10,
13011296071Sdavidcs	CMP_OPCODE_TOE_SKP=11,
13012296071Sdavidcs	CMP_OPCODE_TOE_URG=12,
13013296071Sdavidcs	CMP_OPCODE_TOE_RT_TO=13,
13014296071Sdavidcs	CMP_OPCODE_TOE_KA_TO=14,
13015296071Sdavidcs	CMP_OPCODE_TOE_MAX_RT=15,
13016296071Sdavidcs	CMP_OPCODE_TOE_DBT_RE=16,
13017296071Sdavidcs	CMP_OPCODE_TOE_SYN=17,
13018296071Sdavidcs	CMP_OPCODE_TOE_OPT_ERR=18,
13019296071Sdavidcs	CMP_OPCODE_TOE_FW2_TO=19,
13020296071Sdavidcs	CMP_OPCODE_TOE_2WY_CLS=20,
13021296071Sdavidcs	CMP_OPCODE_TOE_TX_CMP=21,
13022296071Sdavidcs	RAMROD_OPCODE_TOE_INIT=32,
13023296071Sdavidcs	RAMROD_OPCODE_TOE_RSS_UPDATE=33,
13024296071Sdavidcs	RAMROD_OPCODE_TOE_TERMINATE_RING=34,
13025296071Sdavidcs	CMP_OPCODE_TOE_RST_RCV=48,
13026296071Sdavidcs	CMP_OPCODE_TOE_FIN_RCV=49,
13027296071Sdavidcs	CMP_OPCODE_TOE_FIN_UPL=50,
13028296071Sdavidcs	CMP_OPCODE_TOE_SRC_ERR=51,
13029296071Sdavidcs	CMP_OPCODE_TOE_LCN_ERR=52,
13030296071Sdavidcs	RAMROD_OPCODE_TOE_INITIATE_OFFLOAD=80,
13031296071Sdavidcs	RAMROD_OPCODE_TOE_SEARCHER_DELETE=81,
13032296071Sdavidcs	RAMROD_OPCODE_TOE_TERMINATE=82,
13033296071Sdavidcs	RAMROD_OPCODE_TOE_QUERY=83,
13034296071Sdavidcs	RAMROD_OPCODE_TOE_RESET_SEND=84,
13035296071Sdavidcs	RAMROD_OPCODE_TOE_INVALIDATE=85,
13036296071Sdavidcs	RAMROD_OPCODE_TOE_EMPTY_RAMROD=86,
13037296071Sdavidcs	RAMROD_OPCODE_TOE_UPDATE=87,
13038296071Sdavidcs	MAX_TOE_SQ_OPCODE_TYPE};
13039296071Sdavidcs
13040296071Sdavidcs
13041296071Sdavidcs/*
13042296071Sdavidcs * Toe statistics collected by the Xstorm (per port)
13043296071Sdavidcs */
13044296071Sdavidcsstruct xstorm_toe_stats_section
13045296071Sdavidcs{
13046296071Sdavidcs	uint32_t tcp_out_segments;
13047296071Sdavidcs	uint32_t tcp_retransmitted_segments;
13048296071Sdavidcs	struct regpair_t ip_out_octets;
13049296071Sdavidcs	uint32_t ip_out_requests;
13050296071Sdavidcs	uint32_t reserved;
13051296071Sdavidcs};
13052296071Sdavidcs
13053296071Sdavidcs/*
13054296071Sdavidcs * Toe statistics collected by the Xstorm (per port)
13055296071Sdavidcs */
13056296071Sdavidcsstruct xstorm_toe_stats
13057296071Sdavidcs{
13058296071Sdavidcs	struct xstorm_toe_stats_section statistics[2] /* 0 - ipv4 , 1 - ipv6 */;
13059296071Sdavidcs	uint32_t reserved[2];
13060296071Sdavidcs};
13061296071Sdavidcs
13062296071Sdavidcs/*
13063296071Sdavidcs * Toe statistics collected by the Tstorm (per port)
13064296071Sdavidcs */
13065296071Sdavidcsstruct tstorm_toe_stats_section
13066296071Sdavidcs{
13067296071Sdavidcs	uint32_t ip_in_receives;
13068296071Sdavidcs	uint32_t ip_in_delivers;
13069296071Sdavidcs	struct regpair_t ip_in_octets;
13070296071Sdavidcs	uint32_t tcp_in_errors /* all discards except discards already counted by Ipv4 stats */;
13071296071Sdavidcs	uint32_t ip_in_header_errors /* IP checksum */;
13072296071Sdavidcs	uint32_t ip_in_discards /* no resources */;
13073296071Sdavidcs	uint32_t ip_in_truncated_packets;
13074296071Sdavidcs};
13075296071Sdavidcs
13076296071Sdavidcs/*
13077296071Sdavidcs * Toe statistics collected by the Tstorm (per port)
13078296071Sdavidcs */
13079296071Sdavidcsstruct tstorm_toe_stats
13080296071Sdavidcs{
13081296071Sdavidcs	struct tstorm_toe_stats_section statistics[2] /* 0 - ipv4 , 1 - ipv6 */;
13082296071Sdavidcs	uint32_t reserved[2];
13083296071Sdavidcs};
13084296071Sdavidcs
13085296071Sdavidcs/*
13086296071Sdavidcs * Eth statistics query structure for the eth_stats_query ramrod
13087296071Sdavidcs */
13088296071Sdavidcsstruct toe_stats_query
13089296071Sdavidcs{
13090296071Sdavidcs	struct xstorm_toe_stats xstorm_toe /* Xstorm Toe statistics structure */;
13091296071Sdavidcs	struct tstorm_toe_stats tstorm_toe /* Tstorm Toe statistics structure */;
13092296071Sdavidcs	struct cstorm_toe_stats cstorm_toe /* Cstorm Toe statistics structure */;
13093296071Sdavidcs};
13094296071Sdavidcs
13095296071Sdavidcs
13096296071Sdavidcs/*
13097296071Sdavidcs * The toe Tx Buffer Descriptor
13098296071Sdavidcs */
13099296071Sdavidcsstruct toe_tx_bd
13100296071Sdavidcs{
13101296071Sdavidcs	uint32_t addr_lo /* tranasmit payload base address  - Single continuous buffer (page) pointer */;
13102296071Sdavidcs	uint32_t addr_hi /* tranasmit payload base address  - Single continuous buffer (page) pointer */;
13103296071Sdavidcs#if defined(__BIG_ENDIAN)
13104296071Sdavidcs	uint16_t flags;
13105296071Sdavidcs		#define TOE_TX_BD_PUSH                                                               (0x1<<0) /* BitField flagsbd command flags	End of data flag */
13106296071Sdavidcs		#define TOE_TX_BD_PUSH_SHIFT                                                         0
13107296071Sdavidcs		#define TOE_TX_BD_NOTIFY                                                             (0x1<<1) /* BitField flagsbd command flags	notify driver with released data bytes including this bd */
13108296071Sdavidcs		#define TOE_TX_BD_NOTIFY_SHIFT                                                       1
13109296071Sdavidcs		#define TOE_TX_BD_FIN                                                                (0x1<<2) /* BitField flagsbd command flags	send fin request */
13110296071Sdavidcs		#define TOE_TX_BD_FIN_SHIFT                                                          2
13111296071Sdavidcs		#define TOE_TX_BD_LARGE_IO                                                           (0x1<<3) /* BitField flagsbd command flags	this bd is part of an application buffer larger than mss */
13112296071Sdavidcs		#define TOE_TX_BD_LARGE_IO_SHIFT                                                     3
13113296071Sdavidcs		#define TOE_TX_BD_RESERVED1                                                          (0xFFF<<4) /* BitField flagsbd command flags	reserved */
13114296071Sdavidcs		#define TOE_TX_BD_RESERVED1_SHIFT                                                    4
13115296071Sdavidcs	uint16_t size /* Size of the data represented by the BD */;
13116296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
13117296071Sdavidcs	uint16_t size /* Size of the data represented by the BD */;
13118296071Sdavidcs	uint16_t flags;
13119296071Sdavidcs		#define TOE_TX_BD_PUSH                                                               (0x1<<0) /* BitField flagsbd command flags	End of data flag */
13120296071Sdavidcs		#define TOE_TX_BD_PUSH_SHIFT                                                         0
13121296071Sdavidcs		#define TOE_TX_BD_NOTIFY                                                             (0x1<<1) /* BitField flagsbd command flags	notify driver with released data bytes including this bd */
13122296071Sdavidcs		#define TOE_TX_BD_NOTIFY_SHIFT                                                       1
13123296071Sdavidcs		#define TOE_TX_BD_FIN                                                                (0x1<<2) /* BitField flagsbd command flags	send fin request */
13124296071Sdavidcs		#define TOE_TX_BD_FIN_SHIFT                                                          2
13125296071Sdavidcs		#define TOE_TX_BD_LARGE_IO                                                           (0x1<<3) /* BitField flagsbd command flags	this bd is part of an application buffer larger than mss */
13126296071Sdavidcs		#define TOE_TX_BD_LARGE_IO_SHIFT                                                     3
13127296071Sdavidcs		#define TOE_TX_BD_RESERVED1                                                          (0xFFF<<4) /* BitField flagsbd command flags	reserved */
13128296071Sdavidcs		#define TOE_TX_BD_RESERVED1_SHIFT                                                    4
13129296071Sdavidcs#endif
13130296071Sdavidcs	uint32_t nextBdStartSeq;
13131296071Sdavidcs};
13132296071Sdavidcs
13133296071Sdavidcs
13134296071Sdavidcs/*
13135296071Sdavidcs * The toe Tx cqe
13136296071Sdavidcs */
13137296071Sdavidcsstruct toe_tx_cqe
13138296071Sdavidcs{
13139296071Sdavidcs	uint32_t params;
13140296071Sdavidcs		#define TOE_TX_CQE_CID                                                               (0xFFFFFF<<0) /* BitField paramscompletion cid and opcode	connection id */
13141296071Sdavidcs		#define TOE_TX_CQE_CID_SHIFT                                                         0
13142296071Sdavidcs		#define TOE_TX_CQE_COMPLETION_OPCODE                                                 (0xFF<<24) /* BitField paramscompletion cid and opcode	completion opcode (use enum toe_tx_cqe_type) */
13143296071Sdavidcs		#define TOE_TX_CQE_COMPLETION_OPCODE_SHIFT                                           24
13144296071Sdavidcs	uint32_t len /* the more2release in Bytes */;
13145296071Sdavidcs};
13146296071Sdavidcs
13147296071Sdavidcs
13148296071Sdavidcs/*
13149296071Sdavidcs * toe tx doorbell data in host memory
13150296071Sdavidcs */
13151296071Sdavidcsstruct toe_tx_db_data
13152296071Sdavidcs{
13153296071Sdavidcs	uint32_t bytes_prod_seq /* greatest sequence the chip can transmit */;
13154296071Sdavidcs#if defined(__BIG_ENDIAN)
13155296071Sdavidcs	uint16_t flags;
13156296071Sdavidcs		#define TOE_TX_DB_DATA_FIN                                                           (0x1<<0) /* BitField flags	flag for post FIN request */
13157296071Sdavidcs		#define TOE_TX_DB_DATA_FIN_SHIFT                                                     0
13158296071Sdavidcs		#define TOE_TX_DB_DATA_FLUSH                                                         (0x1<<1) /* BitField flags	flag for last doorbell - flushing doorbell queue */
13159296071Sdavidcs		#define TOE_TX_DB_DATA_FLUSH_SHIFT                                                   1
13160296071Sdavidcs		#define TOE_TX_DB_DATA_RESERVE                                                       (0x3FFF<<2) /* BitField flags	 */
13161296071Sdavidcs		#define TOE_TX_DB_DATA_RESERVE_SHIFT                                                 2
13162296071Sdavidcs	uint16_t bds_prod /* cyclic counter of posted bds */;
13163296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
13164296071Sdavidcs	uint16_t bds_prod /* cyclic counter of posted bds */;
13165296071Sdavidcs	uint16_t flags;
13166296071Sdavidcs		#define TOE_TX_DB_DATA_FIN                                                           (0x1<<0) /* BitField flags	flag for post FIN request */
13167296071Sdavidcs		#define TOE_TX_DB_DATA_FIN_SHIFT                                                     0
13168296071Sdavidcs		#define TOE_TX_DB_DATA_FLUSH                                                         (0x1<<1) /* BitField flags	flag for last doorbell - flushing doorbell queue */
13169296071Sdavidcs		#define TOE_TX_DB_DATA_FLUSH_SHIFT                                                   1
13170296071Sdavidcs		#define TOE_TX_DB_DATA_RESERVE                                                       (0x3FFF<<2) /* BitField flags	 */
13171296071Sdavidcs		#define TOE_TX_DB_DATA_RESERVE_SHIFT                                                 2
13172296071Sdavidcs#endif
13173296071Sdavidcs};
13174296071Sdavidcs
13175296071Sdavidcs
13176296071Sdavidcs/*
13177296071Sdavidcs * sturct used in update ramrod. Driver notifies chip which fields have changed via the bitmap  $$KEEP_ENDIANNESS$$
13178296071Sdavidcs */
13179296071Sdavidcsstruct toe_update_ramrod_cached_params
13180296071Sdavidcs{
13181296071Sdavidcs	uint16_t changed_fields;
13182296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_DEST_ADDR_CHANGED                            (0x1<<0) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13183296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_DEST_ADDR_CHANGED_SHIFT                      0
13184296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_MSS_CHANGED                                  (0x1<<1) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13185296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_MSS_CHANGED_SHIFT                            1
13186296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_KA_TIMEOUT_CHANGED                           (0x1<<2) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13187296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_KA_TIMEOUT_CHANGED_SHIFT                     2
13188296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_KA_INTERVAL_CHANGED                          (0x1<<3) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13189296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_KA_INTERVAL_CHANGED_SHIFT                    3
13190296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_MAX_RT_CHANGED                               (0x1<<4) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13191296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_MAX_RT_CHANGED_SHIFT                         4
13192296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_RCV_INDICATION_SIZE_CHANGED                  (0x1<<5) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13193296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_RCV_INDICATION_SIZE_CHANGED_SHIFT            5
13194296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_FLOW_LABEL_CHANGED                           (0x1<<6) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13195296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_FLOW_LABEL_CHANGED_SHIFT                     6
13196296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_ENABLE_KEEPALIVE_CHANGED                     (0x1<<7) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13197296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_ENABLE_KEEPALIVE_CHANGED_SHIFT               7
13198296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_ENABLE_NAGLE_CHANGED                         (0x1<<8) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13199296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_ENABLE_NAGLE_CHANGED_SHIFT                   8
13200296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_TTL_CHANGED                                  (0x1<<9) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13201296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_TTL_CHANGED_SHIFT                            9
13202296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_HOP_LIMIT_CHANGED                            (0x1<<10) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13203296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_HOP_LIMIT_CHANGED_SHIFT                      10
13204296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_TOS_CHANGED                                  (0x1<<11) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13205296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_TOS_CHANGED_SHIFT                            11
13206296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_TRAFFIC_CLASS_CHANGED                        (0x1<<12) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13207296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_TRAFFIC_CLASS_CHANGED_SHIFT                  12
13208296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_KA_MAX_PROBE_COUNT_CHANGED                   (0x1<<13) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13209296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_KA_MAX_PROBE_COUNT_CHANGED_SHIFT             13
13210296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_USER_PRIORITY_CHANGED                        (0x1<<14) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13211296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_USER_PRIORITY_CHANGED_SHIFT                  14
13212296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_INITIAL_RCV_WND_CHANGED                      (0x1<<15) /* BitField changed_fieldsbitmap for indicating changed fields	 */
13213296071Sdavidcs		#define TOE_UPDATE_RAMROD_CACHED_PARAMS_INITIAL_RCV_WND_CHANGED_SHIFT                15
13214296071Sdavidcs	uint8_t ka_restart /* Only 1 bit is used */;
13215296071Sdavidcs	uint8_t retransmit_restart /* Only 1 bit is used */;
13216296071Sdavidcs	uint8_t dest_addr[6];
13217296071Sdavidcs	uint16_t mss;
13218296071Sdavidcs	uint32_t ka_timeout;
13219296071Sdavidcs	uint32_t ka_interval;
13220296071Sdavidcs	uint32_t max_rt;
13221296071Sdavidcs	uint32_t flow_label /* Only 20 bits are used */;
13222296071Sdavidcs	uint16_t rcv_indication_size;
13223296071Sdavidcs	uint8_t enable_keepalive /* Only 1 bit is used */;
13224296071Sdavidcs	uint8_t enable_nagle /* Only 1 bit is used */;
13225296071Sdavidcs	uint8_t ttl;
13226296071Sdavidcs	uint8_t hop_limit;
13227296071Sdavidcs	uint8_t tos;
13228296071Sdavidcs	uint8_t traffic_class;
13229296071Sdavidcs	uint8_t ka_max_probe_count;
13230296071Sdavidcs	uint8_t user_priority /* Only 4 bits are used */;
13231296071Sdavidcs	uint16_t reserved2;
13232296071Sdavidcs	uint32_t initial_rcv_wnd;
13233296071Sdavidcs	uint32_t reserved1;
13234296071Sdavidcs};
13235296071Sdavidcs
13236296071Sdavidcs
13237296071Sdavidcs/*
13238296071Sdavidcs * rx rings pause data for E1h only
13239296071Sdavidcs */
13240296071Sdavidcsstruct ustorm_toe_rx_pause_data_e1h
13241296071Sdavidcs{
13242296071Sdavidcs#if defined(__BIG_ENDIAN)
13243296071Sdavidcs	uint16_t grq_thr_low /* number of remaining grqes under which, we send pause message */;
13244296071Sdavidcs	uint16_t cq_thr_low /* number of remaining cqes under which, we send pause message */;
13245296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
13246296071Sdavidcs	uint16_t cq_thr_low /* number of remaining cqes under which, we send pause message */;
13247296071Sdavidcs	uint16_t grq_thr_low /* number of remaining grqes under which, we send pause message */;
13248296071Sdavidcs#endif
13249296071Sdavidcs#if defined(__BIG_ENDIAN)
13250296071Sdavidcs	uint16_t grq_thr_high /* number of remaining grqes above which, we send un-pause message */;
13251296071Sdavidcs	uint16_t cq_thr_high /* number of remaining cqes above which, we send un-pause message */;
13252296071Sdavidcs#elif defined(__LITTLE_ENDIAN)
13253296071Sdavidcs	uint16_t cq_thr_high /* number of remaining cqes above which, we send un-pause message */;
13254296071Sdavidcs	uint16_t grq_thr_high /* number of remaining grqes above which, we send un-pause message */;
13255296071Sdavidcs#endif
13256296071Sdavidcs};
13257296071Sdavidcs
13258296071Sdavidcs
13259255736Sdavidch#endif /* ECORE_HSI_H */
13260255736Sdavidch
13261