1255736Sdavidch/*-
2296071Sdavidcs * Copyright (c) 2007-2017 QLogic Corporation. All rights reserved.
3255736Sdavidch *
4255736Sdavidch * Redistribution and use in source and binary forms, with or without
5255736Sdavidch * modification, are permitted provided that the following conditions
6255736Sdavidch * are met:
7255736Sdavidch *
8255736Sdavidch * 1. Redistributions of source code must retain the above copyright
9255736Sdavidch *    notice, this list of conditions and the following disclaimer.
10255736Sdavidch * 2. Redistributions in binary form must reproduce the above copyright
11255736Sdavidch *    notice, this list of conditions and the following disclaimer in the
12255736Sdavidch *    documentation and/or other materials provided with the distribution.
13255736Sdavidch *
14296071Sdavidcs * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
15255736Sdavidch * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
16255736Sdavidch * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
17255736Sdavidch * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS
18255736Sdavidch * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
19255736Sdavidch * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
20255736Sdavidch * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
21255736Sdavidch * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
22255736Sdavidch * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
23255736Sdavidch * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
24255736Sdavidch * THE POSSIBILITY OF SUCH DAMAGE.
25255736Sdavidch */
26255736Sdavidch
27255736Sdavidch#include <sys/cdefs.h>
28255736Sdavidch__FBSDID("$FreeBSD$");
29255736Sdavidch
30255736Sdavidch#ifndef ECORE_FW_DEFS_H
31255736Sdavidch#define ECORE_FW_DEFS_H
32255736Sdavidch
33255736Sdavidch
34296071Sdavidcs#define CSTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[152].base)
35255736Sdavidch#define CSTORM_ASSERT_LIST_OFFSET(assertListEntry) \
36296071Sdavidcs	(IRO[151].base + ((assertListEntry) * IRO[151].m1))
37255736Sdavidch#define CSTORM_EVENT_RING_DATA_OFFSET(pfId) \
38296071Sdavidcs	(IRO[157].base + (((pfId)>>1) * IRO[157].m1) + (((pfId)&1) * \
39296071Sdavidcs	IRO[157].m2))
40255736Sdavidch#define CSTORM_EVENT_RING_PROD_OFFSET(pfId) \
41296071Sdavidcs	(IRO[158].base + (((pfId)>>1) * IRO[158].m1) + (((pfId)&1) * \
42296071Sdavidcs	IRO[158].m2))
43255736Sdavidch#define CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(funcId) \
44296071Sdavidcs	(IRO[163].base + ((funcId) * IRO[163].m1))
45255736Sdavidch#define CSTORM_FUNC_EN_OFFSET(funcId) \
46296071Sdavidcs	(IRO[153].base + ((funcId) * IRO[153].m1))
47255736Sdavidch#define CSTORM_HC_SYNC_LINE_INDEX_E1X_OFFSET(hcIndex, sbId) \
48296071Sdavidcs	(IRO[143].base + ((hcIndex) * IRO[143].m1) + ((sbId) * IRO[143].m2))
49255736Sdavidch#define CSTORM_HC_SYNC_LINE_INDEX_E2_OFFSET(hcIndex, sbId) \
50296071Sdavidcs	(IRO[142].base + (((hcIndex)>>2) * IRO[142].m1) + (((hcIndex)&3) \
51296071Sdavidcs	* IRO[142].m2) + ((sbId) * IRO[142].m3))
52296071Sdavidcs#define CSTORM_IGU_MODE_OFFSET (IRO[161].base)
53255736Sdavidch#define CSTORM_ISCSI_CQ_SIZE_OFFSET(pfId) \
54296071Sdavidcs	(IRO[323].base + ((pfId) * IRO[323].m1))
55255736Sdavidch#define CSTORM_ISCSI_CQ_SQN_SIZE_OFFSET(pfId) \
56296071Sdavidcs	(IRO[324].base + ((pfId) * IRO[324].m1))
57255736Sdavidch#define CSTORM_ISCSI_EQ_CONS_OFFSET(pfId, iscsiEqId) \
58296071Sdavidcs	(IRO[316].base + ((pfId) * IRO[316].m1) + ((iscsiEqId) * IRO[316].m2))
59255736Sdavidch#define CSTORM_ISCSI_EQ_NEXT_EQE_ADDR_OFFSET(pfId, iscsiEqId) \
60296071Sdavidcs	(IRO[318].base + ((pfId) * IRO[318].m1) + ((iscsiEqId) * IRO[318].m2))
61255736Sdavidch#define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_OFFSET(pfId, iscsiEqId) \
62296071Sdavidcs	(IRO[317].base + ((pfId) * IRO[317].m1) + ((iscsiEqId) * IRO[317].m2))
63255736Sdavidch#define CSTORM_ISCSI_EQ_NEXT_PAGE_ADDR_VALID_OFFSET(pfId, iscsiEqId) \
64296071Sdavidcs	(IRO[319].base + ((pfId) * IRO[319].m1) + ((iscsiEqId) * IRO[319].m2))
65255736Sdavidch#define CSTORM_ISCSI_EQ_PROD_OFFSET(pfId, iscsiEqId) \
66296071Sdavidcs	(IRO[315].base + ((pfId) * IRO[315].m1) + ((iscsiEqId) * IRO[315].m2))
67255736Sdavidch#define CSTORM_ISCSI_EQ_SB_INDEX_OFFSET(pfId, iscsiEqId) \
68296071Sdavidcs	(IRO[321].base + ((pfId) * IRO[321].m1) + ((iscsiEqId) * IRO[321].m2))
69255736Sdavidch#define CSTORM_ISCSI_EQ_SB_NUM_OFFSET(pfId, iscsiEqId) \
70296071Sdavidcs	(IRO[320].base + ((pfId) * IRO[320].m1) + ((iscsiEqId) * IRO[320].m2))
71255736Sdavidch#define CSTORM_ISCSI_HQ_SIZE_OFFSET(pfId) \
72296071Sdavidcs	(IRO[322].base + ((pfId) * IRO[322].m1))
73255736Sdavidch#define CSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
74296071Sdavidcs	(IRO[314].base + ((pfId) * IRO[314].m1))
75255736Sdavidch#define CSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
76296071Sdavidcs	(IRO[313].base + ((pfId) * IRO[313].m1))
77255736Sdavidch#define CSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
78296071Sdavidcs	(IRO[312].base + ((pfId) * IRO[312].m1))
79255736Sdavidch#define CSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
80296071Sdavidcs	(IRO[155].base + ((funcId) * IRO[155].m1))
81255736Sdavidch#define CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(pfId) \
82296071Sdavidcs	(IRO[146].base + ((pfId) * IRO[146].m1))
83255736Sdavidch#define CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(pfId) \
84296071Sdavidcs	(IRO[147].base + ((pfId) * IRO[147].m1))
85255736Sdavidch#define CSTORM_SP_STATUS_BLOCK_OFFSET(pfId) \
86296071Sdavidcs	(IRO[145].base + ((pfId) * IRO[145].m1))
87296071Sdavidcs#define CSTORM_SP_STATUS_BLOCK_SIZE (IRO[145].size)
88255736Sdavidch#define CSTORM_SP_SYNC_BLOCK_OFFSET(pfId) \
89296071Sdavidcs	(IRO[148].base + ((pfId) * IRO[148].m1))
90296071Sdavidcs#define CSTORM_SP_SYNC_BLOCK_SIZE (IRO[148].size)
91255736Sdavidch#define CSTORM_STATUS_BLOCK_DATA_FLAGS_OFFSET(sbId, hcIndex) \
92296071Sdavidcs	(IRO[140].base + ((sbId) * IRO[140].m1) + ((hcIndex) * IRO[140].m2))
93255736Sdavidch#define CSTORM_STATUS_BLOCK_DATA_OFFSET(sbId) \
94296071Sdavidcs	(IRO[137].base + ((sbId) * IRO[137].m1))
95255736Sdavidch#define CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(sbId) \
96296071Sdavidcs	(IRO[138].base + ((sbId) * IRO[138].m1))
97255736Sdavidch#define CSTORM_STATUS_BLOCK_DATA_TIMEOUT_OFFSET(sbId, hcIndex) \
98296071Sdavidcs	(IRO[139].base + ((sbId) * IRO[139].m1) + ((hcIndex) * IRO[139].m2))
99255736Sdavidch#define CSTORM_STATUS_BLOCK_OFFSET(sbId) \
100296071Sdavidcs	(IRO[136].base + ((sbId) * IRO[136].m1))
101296071Sdavidcs#define CSTORM_STATUS_BLOCK_SIZE (IRO[136].size)
102255736Sdavidch#define CSTORM_SYNC_BLOCK_OFFSET(sbId) \
103296071Sdavidcs	(IRO[141].base + ((sbId) * IRO[141].m1))
104296071Sdavidcs#define CSTORM_SYNC_BLOCK_SIZE (IRO[141].size)
105255736Sdavidch#define CSTORM_VF_TO_PF_OFFSET(funcId) \
106296071Sdavidcs	(IRO[154].base + ((funcId) * IRO[154].m1))
107296071Sdavidcs#define TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET (IRO[208].base)
108255736Sdavidch#define TSTORM_APPROXIMATE_MATCH_MULTICAST_FILTERING_OFFSET(pfId) \
109296071Sdavidcs	(IRO[207].base + ((pfId) * IRO[207].m1))
110255736Sdavidch#define TSTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[102].base)
111255736Sdavidch#define TSTORM_ASSERT_LIST_OFFSET(assertListEntry) \
112255736Sdavidch	(IRO[101].base + ((assertListEntry) * IRO[101].m1))
113255736Sdavidch#define TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(pfId) \
114296071Sdavidcs	(IRO[205].base + ((pfId) * IRO[205].m1))
115255736Sdavidch#define TSTORM_FUNC_EN_OFFSET(funcId) \
116296071Sdavidcs	(IRO[107].base + ((funcId) * IRO[107].m1))
117255736Sdavidch#define TSTORM_ISCSI_ERROR_BITMAP_OFFSET(pfId) \
118296071Sdavidcs	(IRO[278].base + ((pfId) * IRO[278].m1))
119255736Sdavidch#define TSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
120296071Sdavidcs	(IRO[277].base + ((pfId) * IRO[277].m1))
121255736Sdavidch#define TSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
122296071Sdavidcs	(IRO[276].base + ((pfId) * IRO[276].m1))
123255736Sdavidch#define TSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
124296071Sdavidcs	(IRO[275].base + ((pfId) * IRO[275].m1))
125255736Sdavidch#define TSTORM_ISCSI_RQ_SIZE_OFFSET(pfId) \
126296071Sdavidcs	(IRO[274].base + ((pfId) * IRO[274].m1))
127255736Sdavidch#define TSTORM_ISCSI_TCP_LOCAL_ADV_WND_OFFSET(pfId) \
128296071Sdavidcs	(IRO[284].base + ((pfId) * IRO[284].m1))
129255736Sdavidch#define TSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(pfId) \
130296071Sdavidcs	(IRO[270].base + ((pfId) * IRO[270].m1))
131255736Sdavidch#define TSTORM_ISCSI_TCP_VARS_LSB_LOCAL_MAC_ADDR_OFFSET(pfId) \
132296071Sdavidcs	(IRO[271].base + ((pfId) * IRO[271].m1))
133255736Sdavidch#define TSTORM_ISCSI_TCP_VARS_MID_LOCAL_MAC_ADDR_OFFSET(pfId) \
134296071Sdavidcs	(IRO[272].base + ((pfId) * IRO[272].m1))
135255736Sdavidch#define TSTORM_ISCSI_TCP_VARS_MSB_LOCAL_MAC_ADDR_OFFSET(pfId) \
136296071Sdavidcs	(IRO[273].base + ((pfId) * IRO[273].m1))
137255736Sdavidch#define TSTORM_MAC_FILTER_CONFIG_OFFSET(pfId) \
138296071Sdavidcs	(IRO[206].base + ((pfId) * IRO[206].m1))
139255736Sdavidch#define TSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
140296071Sdavidcs	(IRO[109].base + ((funcId) * IRO[109].m1))
141255736Sdavidch#define TSTORM_TCP_MAX_CWND_OFFSET(pfId) \
142296071Sdavidcs	(IRO[223].base + ((pfId) * IRO[223].m1))
143255736Sdavidch#define TSTORM_VF_TO_PF_OFFSET(funcId) \
144296071Sdavidcs	(IRO[108].base + ((funcId) * IRO[108].m1))
145296071Sdavidcs#define USTORM_AGG_DATA_OFFSET (IRO[212].base)
146296071Sdavidcs#define USTORM_AGG_DATA_SIZE (IRO[212].size)
147296071Sdavidcs#define USTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[181].base)
148255736Sdavidch#define USTORM_ASSERT_LIST_OFFSET(assertListEntry) \
149296071Sdavidcs	(IRO[180].base + ((assertListEntry) * IRO[180].m1))
150255736Sdavidch#define USTORM_ETH_PAUSE_ENABLED_OFFSET(portId) \
151296071Sdavidcs	(IRO[187].base + ((portId) * IRO[187].m1))
152255736Sdavidch#define USTORM_FCOE_EQ_PROD_OFFSET(pfId) \
153296071Sdavidcs	(IRO[325].base + ((pfId) * IRO[325].m1))
154255736Sdavidch#define USTORM_FUNC_EN_OFFSET(funcId) \
155296071Sdavidcs	(IRO[182].base + ((funcId) * IRO[182].m1))
156255736Sdavidch#define USTORM_ISCSI_CQ_SIZE_OFFSET(pfId) \
157296071Sdavidcs	(IRO[289].base + ((pfId) * IRO[289].m1))
158255736Sdavidch#define USTORM_ISCSI_CQ_SQN_SIZE_OFFSET(pfId) \
159296071Sdavidcs	(IRO[290].base + ((pfId) * IRO[290].m1))
160255736Sdavidch#define USTORM_ISCSI_ERROR_BITMAP_OFFSET(pfId) \
161296071Sdavidcs	(IRO[294].base + ((pfId) * IRO[294].m1))
162255736Sdavidch#define USTORM_ISCSI_GLOBAL_BUF_PHYS_ADDR_OFFSET(pfId) \
163296071Sdavidcs	(IRO[291].base + ((pfId) * IRO[291].m1))
164255736Sdavidch#define USTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
165296071Sdavidcs	(IRO[287].base + ((pfId) * IRO[287].m1))
166255736Sdavidch#define USTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
167296071Sdavidcs	(IRO[286].base + ((pfId) * IRO[286].m1))
168255736Sdavidch#define USTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
169296071Sdavidcs	(IRO[285].base + ((pfId) * IRO[285].m1))
170255736Sdavidch#define USTORM_ISCSI_R2TQ_SIZE_OFFSET(pfId) \
171296071Sdavidcs	(IRO[288].base + ((pfId) * IRO[288].m1))
172255736Sdavidch#define USTORM_ISCSI_RQ_BUFFER_SIZE_OFFSET(pfId) \
173296071Sdavidcs	(IRO[292].base + ((pfId) * IRO[292].m1))
174255736Sdavidch#define USTORM_ISCSI_RQ_SIZE_OFFSET(pfId) \
175296071Sdavidcs	(IRO[293].base + ((pfId) * IRO[293].m1))
176255736Sdavidch#define USTORM_MEM_WORKAROUND_ADDRESS_OFFSET(pfId) \
177296071Sdavidcs	(IRO[186].base + ((pfId) * IRO[186].m1))
178255736Sdavidch#define USTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
179296071Sdavidcs	(IRO[184].base + ((funcId) * IRO[184].m1))
180255736Sdavidch#define USTORM_RX_PRODS_E1X_OFFSET(portId, clientId) \
181296071Sdavidcs	(IRO[215].base + ((portId) * IRO[215].m1) + ((clientId) * \
182296071Sdavidcs	IRO[215].m2))
183255736Sdavidch#define USTORM_RX_PRODS_E2_OFFSET(qzoneId) \
184296071Sdavidcs	(IRO[216].base + ((qzoneId) * IRO[216].m1))
185296071Sdavidcs#define USTORM_TPA_BTR_OFFSET (IRO[213].base)
186296071Sdavidcs#define USTORM_TPA_BTR_SIZE (IRO[213].size)
187255736Sdavidch#define USTORM_VF_TO_PF_OFFSET(funcId) \
188296071Sdavidcs	(IRO[183].base + ((funcId) * IRO[183].m1))
189255736Sdavidch#define XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE (IRO[67].base)
190255736Sdavidch#define XSTORM_AGG_INT_FINAL_CLEANUP_INDEX (IRO[66].base)
191255736Sdavidch#define XSTORM_ASSERT_LIST_INDEX_OFFSET	(IRO[51].base)
192255736Sdavidch#define XSTORM_ASSERT_LIST_OFFSET(assertListEntry) \
193255736Sdavidch	(IRO[50].base + ((assertListEntry) * IRO[50].m1))
194255736Sdavidch#define XSTORM_CMNG_PER_PORT_VARS_OFFSET(portId) \
195255736Sdavidch	(IRO[43].base + ((portId) * IRO[43].m1))
196255736Sdavidch#define XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(pfId) \
197255736Sdavidch	(IRO[45].base + ((pfId) * IRO[45].m1))
198255736Sdavidch#define XSTORM_FUNC_EN_OFFSET(funcId) \
199255736Sdavidch	(IRO[47].base + ((funcId) * IRO[47].m1))
200255736Sdavidch#define XSTORM_ISCSI_HQ_SIZE_OFFSET(pfId) \
201296071Sdavidcs	(IRO[302].base + ((pfId) * IRO[302].m1))
202255736Sdavidch#define XSTORM_ISCSI_LOCAL_MAC_ADDR0_OFFSET(pfId) \
203296071Sdavidcs	(IRO[305].base + ((pfId) * IRO[305].m1))
204255736Sdavidch#define XSTORM_ISCSI_LOCAL_MAC_ADDR1_OFFSET(pfId) \
205296071Sdavidcs	(IRO[306].base + ((pfId) * IRO[306].m1))
206255736Sdavidch#define XSTORM_ISCSI_LOCAL_MAC_ADDR2_OFFSET(pfId) \
207296071Sdavidcs	(IRO[307].base + ((pfId) * IRO[307].m1))
208255736Sdavidch#define XSTORM_ISCSI_LOCAL_MAC_ADDR3_OFFSET(pfId) \
209296071Sdavidcs	(IRO[308].base + ((pfId) * IRO[308].m1))
210255736Sdavidch#define XSTORM_ISCSI_LOCAL_MAC_ADDR4_OFFSET(pfId) \
211296071Sdavidcs	(IRO[309].base + ((pfId) * IRO[309].m1))
212255736Sdavidch#define XSTORM_ISCSI_LOCAL_MAC_ADDR5_OFFSET(pfId) \
213296071Sdavidcs	(IRO[310].base + ((pfId) * IRO[310].m1))
214255736Sdavidch#define XSTORM_ISCSI_LOCAL_VLAN_OFFSET(pfId) \
215296071Sdavidcs	(IRO[311].base + ((pfId) * IRO[311].m1))
216255736Sdavidch#define XSTORM_ISCSI_NUM_OF_TASKS_OFFSET(pfId) \
217296071Sdavidcs	(IRO[301].base + ((pfId) * IRO[301].m1))
218255736Sdavidch#define XSTORM_ISCSI_PAGE_SIZE_LOG_OFFSET(pfId) \
219296071Sdavidcs	(IRO[300].base + ((pfId) * IRO[300].m1))
220255736Sdavidch#define XSTORM_ISCSI_PAGE_SIZE_OFFSET(pfId) \
221296071Sdavidcs	(IRO[299].base + ((pfId) * IRO[299].m1))
222255736Sdavidch#define XSTORM_ISCSI_R2TQ_SIZE_OFFSET(pfId) \
223296071Sdavidcs	(IRO[304].base + ((pfId) * IRO[304].m1))
224255736Sdavidch#define XSTORM_ISCSI_SQ_SIZE_OFFSET(pfId) \
225296071Sdavidcs	(IRO[303].base + ((pfId) * IRO[303].m1))
226255736Sdavidch#define XSTORM_ISCSI_TCP_VARS_ADV_WND_SCL_OFFSET(pfId) \
227296071Sdavidcs	(IRO[298].base + ((pfId) * IRO[298].m1))
228255736Sdavidch#define XSTORM_ISCSI_TCP_VARS_FLAGS_OFFSET(pfId) \
229296071Sdavidcs	(IRO[297].base + ((pfId) * IRO[297].m1))
230255736Sdavidch#define XSTORM_ISCSI_TCP_VARS_TOS_OFFSET(pfId) \
231296071Sdavidcs	(IRO[296].base + ((pfId) * IRO[296].m1))
232255736Sdavidch#define XSTORM_ISCSI_TCP_VARS_TTL_OFFSET(pfId) \
233296071Sdavidcs	(IRO[295].base + ((pfId) * IRO[295].m1))
234255736Sdavidch#define XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(pfId) \
235255736Sdavidch	(IRO[44].base + ((pfId) * IRO[44].m1))
236255736Sdavidch#define XSTORM_RECORD_SLOW_PATH_OFFSET(funcId) \
237255736Sdavidch	(IRO[49].base + ((funcId) * IRO[49].m1))
238255736Sdavidch#define XSTORM_SPQ_DATA_OFFSET(funcId) \
239255736Sdavidch	(IRO[32].base + ((funcId) * IRO[32].m1))
240255736Sdavidch#define XSTORM_SPQ_DATA_SIZE (IRO[32].size)
241255736Sdavidch#define XSTORM_SPQ_PAGE_BASE_OFFSET(funcId) \
242255736Sdavidch	(IRO[30].base + ((funcId) * IRO[30].m1))
243255736Sdavidch#define XSTORM_SPQ_PROD_OFFSET(funcId) \
244255736Sdavidch	(IRO[31].base + ((funcId) * IRO[31].m1))
245255736Sdavidch#define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_ENABLED_OFFSET(portId) \
246296071Sdavidcs	(IRO[217].base + ((portId) * IRO[217].m1))
247255736Sdavidch#define XSTORM_TCP_GLOBAL_DEL_ACK_COUNTER_MAX_COUNT_OFFSET(portId) \
248296071Sdavidcs	(IRO[218].base + ((portId) * IRO[218].m1))
249255736Sdavidch#define XSTORM_TCP_TX_SWS_TIMER_VAL_OFFSET(pfId) \
250296071Sdavidcs	(IRO[220].base + (((pfId)>>1) * IRO[220].m1) + (((pfId)&1) * \
251296071Sdavidcs	IRO[220].m2))
252255736Sdavidch#define XSTORM_VF_TO_PF_OFFSET(funcId) \
253255736Sdavidch	(IRO[48].base + ((funcId) * IRO[48].m1))
254255736Sdavidch#define COMMON_ASM_INVALID_ASSERT_OPCODE (IRO[7].base)
255255736Sdavidch
256255736Sdavidch
257296071Sdavidcs/* eth hsi version */
258296071Sdavidcs#define ETH_FP_HSI_VERSION (ETH_FP_HSI_VER_2)
259296071Sdavidcs
260296071Sdavidcs
261255736Sdavidch/* Ethernet Ring parameters */
262255736Sdavidch#define X_ETH_LOCAL_RING_SIZE 13
263255736Sdavidch#define FIRST_BD_IN_PKT	0
264255736Sdavidch#define PARSE_BD_INDEX 1
265255736Sdavidch#define NUM_OF_ETH_BDS_IN_PAGE ((PAGE_SIZE)/(STRUCT_SIZE(eth_tx_bd)/8))
266255736Sdavidch#define U_ETH_NUM_OF_SGES_TO_FETCH 8
267255736Sdavidch#define U_ETH_MAX_SGES_FOR_PACKET 3
268255736Sdavidch
269255736Sdavidch/* Rx ring params */
270255736Sdavidch#define U_ETH_LOCAL_BD_RING_SIZE 8
271255736Sdavidch#define U_ETH_LOCAL_SGE_RING_SIZE 10
272255736Sdavidch#define U_ETH_SGL_SIZE 8
273255736Sdavidch	/* The fw will padd the buffer with this value, so the IP header \
274255736Sdavidch	will be align to 4 Byte */
275255736Sdavidch#define IP_HEADER_ALIGNMENT_PADDING 2
276255736Sdavidch
277255736Sdavidch#define U_ETH_SGES_PER_PAGE_INVERSE_MASK \
278255736Sdavidch	(0xFFFF - ((PAGE_SIZE/((STRUCT_SIZE(eth_rx_sge))/8))-1))
279255736Sdavidch
280255736Sdavidch#define TU_ETH_CQES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_cqe)/8))
281255736Sdavidch#define U_ETH_BDS_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_bd)/8))
282255736Sdavidch#define U_ETH_SGES_PER_PAGE (PAGE_SIZE/(STRUCT_SIZE(eth_rx_sge)/8))
283255736Sdavidch
284255736Sdavidch#define U_ETH_BDS_PER_PAGE_MASK	(U_ETH_BDS_PER_PAGE-1)
285255736Sdavidch#define U_ETH_CQE_PER_PAGE_MASK	(TU_ETH_CQES_PER_PAGE-1)
286255736Sdavidch#define U_ETH_SGES_PER_PAGE_MASK (U_ETH_SGES_PER_PAGE-1)
287255736Sdavidch
288255736Sdavidch#define U_ETH_UNDEFINED_Q 0xFF
289255736Sdavidch
290255736Sdavidch#define T_ETH_INDIRECTION_TABLE_SIZE 128
291255736Sdavidch#define T_ETH_RSS_KEY 10
292255736Sdavidch#define ETH_NUM_OF_RSS_ENGINES_E2 72
293255736Sdavidch
294255736Sdavidch#define FILTER_RULES_COUNT 16
295255736Sdavidch#define MULTICAST_RULES_COUNT 16
296255736Sdavidch#define CLASSIFY_RULES_COUNT 16
297255736Sdavidch
298255736Sdavidch/*The CRC32 seed, that is used for the hash(reduction) multicast address */
299255736Sdavidch#define ETH_CRC32_HASH_SEED 0x00000000
300255736Sdavidch
301255736Sdavidch#define ETH_CRC32_HASH_BIT_SIZE	(8)
302255736Sdavidch#define ETH_CRC32_HASH_MASK EVAL((1<<ETH_CRC32_HASH_BIT_SIZE)-1)
303255736Sdavidch
304255736Sdavidch/* Maximal L2 clients supported */
305255736Sdavidch#define ETH_MAX_RX_CLIENTS_E1 18
306255736Sdavidch#define ETH_MAX_RX_CLIENTS_E1H 28
307255736Sdavidch#define ETH_MAX_RX_CLIENTS_E2 152
308255736Sdavidch
309255736Sdavidch/* Maximal statistics client Ids */
310255736Sdavidch#define MAX_STAT_COUNTER_ID_E1 36
311255736Sdavidch#define MAX_STAT_COUNTER_ID_E1H	56
312255736Sdavidch#define MAX_STAT_COUNTER_ID_E2 140
313255736Sdavidch
314255736Sdavidch#define MAX_MAC_CREDIT_E1 192 /* Per Chip */
315255736Sdavidch#define MAX_MAC_CREDIT_E1H 256 /* Per Chip */
316255736Sdavidch#define MAX_MAC_CREDIT_E2 272 /* Per Path */
317255736Sdavidch#define MAX_VLAN_CREDIT_E1 0 /* Per Chip */
318255736Sdavidch#define MAX_VLAN_CREDIT_E1H 0 /* Per Chip */
319255736Sdavidch#define MAX_VLAN_CREDIT_E2 272 /* Per Path */
320255736Sdavidch
321255736Sdavidch
322255736Sdavidch/* Maximal aggregation queues supported */
323255736Sdavidch#define ETH_MAX_AGGREGATION_QUEUES_E1 32
324255736Sdavidch#define ETH_MAX_AGGREGATION_QUEUES_E1H_E2 64
325255736Sdavidch
326255736Sdavidch
327255736Sdavidch#define ETH_NUM_OF_MCAST_BINS 256
328255736Sdavidch#define ETH_NUM_OF_MCAST_ENGINES_E2 72
329255736Sdavidch
330255736Sdavidch#define ETH_MIN_RX_CQES_WITHOUT_TPA (MAX_RAMRODS_PER_PORT + 3)
331255736Sdavidch#define ETH_MIN_RX_CQES_WITH_TPA_E1 \
332255736Sdavidch	(ETH_MAX_AGGREGATION_QUEUES_E1 + ETH_MIN_RX_CQES_WITHOUT_TPA)
333255736Sdavidch#define ETH_MIN_RX_CQES_WITH_TPA_E1H_E2 \
334255736Sdavidch	(ETH_MAX_AGGREGATION_QUEUES_E1H_E2 + ETH_MIN_RX_CQES_WITHOUT_TPA)
335255736Sdavidch
336255736Sdavidch#define DISABLE_STATISTIC_COUNTER_ID_VALUE 0
337255736Sdavidch
338255736Sdavidch
339255736Sdavidch/* This file defines HSI constants common to all microcode flows */
340255736Sdavidch
341255736Sdavidch/* offset in bits of protocol in the state context parameter */
342255736Sdavidch#define PROTOCOL_STATE_BIT_OFFSET 6
343255736Sdavidch
344255736Sdavidch#define ETH_STATE (ETH_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
345255736Sdavidch#define TOE_STATE (TOE_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
346255736Sdavidch#define RDMA_STATE (RDMA_CONNECTION_TYPE << PROTOCOL_STATE_BIT_OFFSET)
347255736Sdavidch
348255736Sdavidch/* microcode fixed page page size 4K (chains and ring segments) */
349255736Sdavidch#define MC_PAGE_SIZE 4096
350255736Sdavidch
351255736Sdavidch/* Number of indices per slow-path SB */
352255736Sdavidch#define HC_SP_SB_MAX_INDICES 16 /* The Maximum of all */
353255736Sdavidch
354255736Sdavidch/* Number of indices per SB */
355255736Sdavidch#define HC_SB_MAX_INDICES_E1X 8 /* Multiple of 4 */
356255736Sdavidch#define HC_SB_MAX_INDICES_E2 8 /* Multiple of 4 */
357255736Sdavidch
358255736Sdavidch/* Number of SB */
359255736Sdavidch#define HC_SB_MAX_SB_E1X 32
360255736Sdavidch#define HC_SB_MAX_SB_E2	136 /* include PF */
361255736Sdavidch
362255736Sdavidch/* ID of slow path status block */
363255736Sdavidch#define HC_SP_SB_ID 0xde
364255736Sdavidch
365255736Sdavidch/* Num of State machines */
366255736Sdavidch#define HC_SB_MAX_SM 2 /* Fixed */
367255736Sdavidch
368255736Sdavidch/* Num of dynamic indices */
369255736Sdavidch#define HC_SB_MAX_DYNAMIC_INDICES 4 /* 0..3 fixed */
370255736Sdavidch
371255736Sdavidch/* max number of slow path commands per port */
372255736Sdavidch#define MAX_RAMRODS_PER_PORT 8
373255736Sdavidch
374255736Sdavidch
375255736Sdavidch/**** DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
376255736Sdavidch
377255736Sdavidch/* chip timers frequency constants */
378255736Sdavidch#define TIMERS_TICK_SIZE_CHIP (1e-3)
379255736Sdavidch
380255736Sdavidch/* used in toe: TsRecentAge, MaxRt, and temporarily RTT */
381255736Sdavidch#define TSEMI_CLK1_RESUL_CHIP (1e-3)
382255736Sdavidch
383255736Sdavidch/* temporarily used for RTT */
384255736Sdavidch#define XSEMI_CLK1_RESUL_CHIP (1e-3)
385255736Sdavidch
386255736Sdavidch/* used for Host Coallescing */
387255736Sdavidch#define SDM_TIMER_TICK_RESUL_CHIP (4 * (1e-6))
388296071Sdavidcs#define TSDM_TIMER_TICK_RESUL_CHIP (1 * (1e-6))
389255736Sdavidch
390255736Sdavidch/**** END DEFINES FOR TIMERS/CLOCKS RESOLUTIONS ****/
391255736Sdavidch
392255736Sdavidch#define XSTORM_IP_ID_ROLL_HALF 0x8000
393255736Sdavidch#define XSTORM_IP_ID_ROLL_ALL 0
394255736Sdavidch
395255736Sdavidch/* assert list: number of entries */
396255736Sdavidch#define FW_LOG_LIST_SIZE 50
397255736Sdavidch
398255736Sdavidch#define NUM_OF_SAFC_BITS 16
399255736Sdavidch#define MAX_COS_NUMBER 4
400255736Sdavidch#define MAX_TRAFFIC_TYPES 8
401255736Sdavidch#define MAX_PFC_PRIORITIES 8
402296071Sdavidcs#define MAX_VLAN_PRIORITIES 8
403255736Sdavidch	/* used by array traffic_type_to_priority[] to mark traffic type \
404255736Sdavidch	that is not mapped to priority*/
405255736Sdavidch#define LLFC_TRAFFIC_TYPE_TO_PRIORITY_UNMAPPED 0xFF
406255736Sdavidch
407255736Sdavidch/* Event Ring definitions */
408255736Sdavidch#define C_ERES_PER_PAGE \
409255736Sdavidch	(PAGE_SIZE / BITS_TO_BYTES(STRUCT_SIZE(event_ring_elem)))
410255736Sdavidch#define C_ERE_PER_PAGE_MASK (C_ERES_PER_PAGE - 1)
411255736Sdavidch
412255736Sdavidch/* number of statistic command */
413255736Sdavidch#define STATS_QUERY_CMD_COUNT 16
414255736Sdavidch
415255736Sdavidch/* niv list table size */
416255736Sdavidch#define AFEX_LIST_TABLE_SIZE 4096
417255736Sdavidch
418255736Sdavidch/* invalid VNIC Id. used in VNIC classification */
419255736Sdavidch#define INVALID_VNIC_ID	0xFF
420255736Sdavidch
421255736Sdavidch/* used for indicating an undefined RAM offset in the IRO arrays */
422255736Sdavidch#define UNDEF_IRO 0x80000000
423255736Sdavidch
424255736Sdavidch/* used for defining the amount of FCoE tasks supported for PF */
425255736Sdavidch#define MAX_FCOE_FUNCS_PER_ENGINE 2
426255736Sdavidch#define MAX_NUM_FCOE_TASKS_PER_ENGINE \
427255736Sdavidch	4096 /*Each port can have at max 1 function*/
428255736Sdavidch
429255736Sdavidch
430255736Sdavidch#endif /* ECORE_FW_DEFS_H */
431255736Sdavidch
432