ar5416reg.h revision 225431
1/*
2 * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting
3 * Copyright (c) 2002-2008 Atheros Communications, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 *
17 * $FreeBSD: head/sys/dev/ath/ath_hal/ar5416/ar5416reg.h 225431 2011-09-07 03:00:58Z adrian $
18 */
19#ifndef _DEV_ATH_AR5416REG_H
20#define	_DEV_ATH_AR5416REG_H
21
22#include <dev/ath/ath_hal/ar5212/ar5212reg.h>
23
24/*
25 * Register added starting with the AR5416
26 */
27#define	AR_MIRT			0x0020	/* interrupt rate threshold */
28#define	AR_TIMT			0x0028	/* Tx Interrupt mitigation threshold */
29#define	AR_RIMT			0x002C	/* Rx Interrupt mitigation threshold */
30#define	AR_GTXTO		0x0064	/* global transmit timeout */
31#define	AR_GTTM			0x0068	/* global transmit timeout mode */
32#define	AR_CST			0x006C	/* carrier sense timeout */
33#define	AR_MAC_LED		0x1f04	/* LED control */
34#define	AR_WA			0x4004	/* PCIE work-arounds */
35#define	AR_PCIE_PM_CTRL		0x4014
36#define	AR_AHB_MODE		0x4024	/* AHB mode for dma */
37#define	AR_INTR_SYNC_CAUSE_CLR	0x4028	/* clear interrupt */
38#define	AR_INTR_SYNC_CAUSE	0x4028	/* check pending interrupts */
39#define	AR_INTR_SYNC_ENABLE	0x402c	/* enable interrupts */
40#define	AR_INTR_ASYNC_MASK	0x4030	/* asynchronous interrupt mask */
41#define	AR_INTR_SYNC_MASK	0x4034	/* synchronous interrupt mask */
42#define	AR_INTR_ASYNC_CAUSE	0x4038	/* check pending interrupts */
43#define	AR_INTR_ASYNC_CAUSE_CLR	0x4038	/* clear pending interrupts */
44#define	AR_INTR_ASYNC_ENABLE	0x403c	/* enable interrupts */
45#define	AR5416_PCIE_SERDES	0x4040
46#define	AR5416_PCIE_SERDES2	0x4044
47#define	AR_GPIO_IN_OUT		0x4048	/* GPIO input/output register */
48#define	AR_GPIO_OE_OUT		0x404c	/* GPIO output enable register */
49#define	AR_GPIO_INTR_POL	0x4050	/* GPIO interrupt polarity */
50#define	AR_GPIO_INPUT_EN_VAL	0x4054	/* GPIO input enable and value */
51#define	AR_GPIO_INPUT_MUX1	0x4058
52#define	AR_GPIO_INPUT_MUX2	0x405c
53#define	AR_GPIO_OUTPUT_MUX1	0x4060
54#define	AR_GPIO_OUTPUT_MUX2	0x4064
55#define	AR_GPIO_OUTPUT_MUX3	0x4068
56#define	AR_EEPROM_STATUS_DATA	0x407c
57#define	AR_OBS			0x4080
58
59#ifdef	AH_SUPPORT_AR9130
60#define	AR_RTC_BASE		0x20000
61#else
62#define	AR_RTC_BASE		0x7000
63#endif	/* AH_SUPPORT_AR9130 */
64
65#define	AR_RTC_RC		AR_RTC_BASE + 0x00	/* reset control */
66#define	AR_RTC_PLL_CONTROL	AR_RTC_BASE + 0x14
67#define	AR_RTC_RESET		AR_RTC_BASE + 0x40	/* RTC reset register */
68#define	AR_RTC_STATUS		AR_RTC_BASE + 0x44	/* system sleep status */
69#define	AR_RTC_SLEEP_CLK	AR_RTC_BASE + 0x48
70#define	AR_RTC_FORCE_WAKE	AR_RTC_BASE + 0x4c	/* control MAC force wake */
71#define	AR_RTC_INTR_CAUSE	AR_RTC_BASE + 0x50	/* RTC interrupt cause/clear */
72#define	AR_RTC_INTR_ENABLE	AR_RTC_BASE + 0x54	/* RTC interrupt enable */
73#define	AR_RTC_INTR_MASK	AR_RTC_BASE + 0x58	/* RTC interrupt mask */
74
75#ifdef	AH_SUPPORT_AR9130
76/* RTC_DERIVED_* - only for AR9130 */
77#define	AR_RTC_DERIVED_CLK		(AR_RTC_BASE + 0x0038)
78#define	AR_RTC_DERIVED_CLK_PERIOD	0x0000fffe
79#define	AR_RTC_DERIVED_CLK_PERIOD_S	1
80#endif	/* AH_SUPPORT_AR9130 */
81
82#define	AR_RESET_TSF		0x8020
83
84/*
85 * AR_SLEEP1 / AR_SLEEP2 are in the same place as in
86 * AR5212, however the fields have changed.
87 */
88#define	AR5416_SLEEP1		0x80d4
89#define	AR5416_SLEEP2		0x80d8
90#define	AR_RXFIFO_CFG		0x8114
91#define	AR_PHY_ERR_1		0x812c
92#define	AR_PHY_ERR_MASK_1	0x8130	/* mask for AR_PHY_ERR_1 */
93#define	AR_PHY_ERR_2		0x8134
94#define	AR_PHY_ERR_MASK_2	0x8138	/* mask for AR_PHY_ERR_2 */
95#define	AR_TSFOOR_THRESHOLD	0x813c
96#define	AR_PHY_ERR_3		0x8168
97#define	AR_PHY_ERR_MASK_3	0x816c	/* mask for AR_PHY_ERR_3 */
98#define	AR_TXOP_X		0x81ec	/* txop for legacy non-qos */
99#define	AR_TXOP_0_3		0x81f0	/* txop for various tid's */
100#define	AR_TXOP_4_7		0x81f4
101#define	AR_TXOP_8_11		0x81f8
102#define	AR_TXOP_12_15		0x81fc
103/* generic timers based on tsf - all uS */
104#define	AR_NEXT_TBTT		0x8200
105#define	AR_NEXT_DBA		0x8204
106#define	AR_NEXT_SWBA		0x8208
107#define	AR_NEXT_CFP		0x8208
108#define	AR_NEXT_HCF		0x820C
109#define	AR_NEXT_TIM		0x8210
110#define	AR_NEXT_DTIM		0x8214
111#define	AR_NEXT_QUIET		0x8218
112#define	AR_NEXT_NDP		0x821C
113#define	AR5416_BEACON_PERIOD	0x8220
114#define	AR_DBA_PERIOD		0x8224
115#define	AR_SWBA_PERIOD		0x8228
116#define	AR_HCF_PERIOD		0x822C
117#define	AR_TIM_PERIOD		0x8230
118#define	AR_DTIM_PERIOD		0x8234
119#define	AR_QUIET_PERIOD		0x8238
120#define	AR_NDP_PERIOD		0x823C
121#define	AR_TIMER_MODE		0x8240
122#define	AR_SLP32_MODE		0x8244
123#define	AR_SLP32_WAKE		0x8248
124#define	AR_SLP32_INC		0x824c
125#define	AR_SLP_CNT		0x8250	/* 32kHz cycles with mac asleep */
126#define	AR_SLP_CYCLE_CNT	0x8254	/* absolute number of 32kHz cycles */
127#define	AR_SLP_MIB_CTRL		0x8258
128#define	AR_2040_MODE		0x8318
129#define	AR_EXTRCCNT		0x8328	/* extension channel rx clear count */
130#define	AR_SELFGEN_MASK		0x832c	/* rx and cal chain masks */
131#define	AR_PCU_TXBUF_CTRL	0x8340
132#define	AR_PCU_MISC_MODE2	0x8344
133
134/* DMA & PCI Registers in PCI space (usable during sleep)*/
135#define	AR_RC_AHB		0x00000001	/* AHB reset */
136#define	AR_RC_APB		0x00000002	/* APB reset */
137#define	AR_RC_HOSTIF		0x00000100	/* host interface reset */
138
139#define	AR_MIRT_VAL		0x0000ffff	/* in uS */
140#define	AR_MIRT_VAL_S		16
141
142#define	AR_TIMT_LAST		0x0000ffff	/* Last packet threshold */
143#define	AR_TIMT_LAST_S		0
144#define	AR_TIMT_FIRST		0xffff0000	/* First packet threshold */
145#define	AR_TIMT_FIRST_S		16
146
147#define	AR_RIMT_LAST		0x0000ffff	/* Last packet threshold */
148#define	AR_RIMT_LAST_S		0
149#define	AR_RIMT_FIRST		0xffff0000	/* First packet threshold */
150#define	AR_RIMT_FIRST_S		16
151
152#define	AR_GTXTO_TIMEOUT_COUNTER    0x0000FFFF  // Mask for timeout counter (in TUs)
153#define	AR_GTXTO_TIMEOUT_LIMIT      0xFFFF0000  // Mask for timeout limit (in  TUs)
154#define	AR_GTXTO_TIMEOUT_LIMIT_S    16      // Shift for timeout limit
155
156#define	AR_GTTM_USEC          0x00000001 // usec strobe
157#define	AR_GTTM_IGNORE_IDLE   0x00000002 // ignore channel idle
158#define	AR_GTTM_RESET_IDLE    0x00000004 // reset counter on channel idle low
159#define	AR_GTTM_CST_USEC      0x00000008 // CST usec strobe
160
161#define	AR_CST_TIMEOUT_COUNTER    0x0000FFFF  // Mask for timeout counter (in TUs)
162#define	AR_CST_TIMEOUT_LIMIT      0xFFFF0000  // Mask for timeout limit (in  TUs)
163#define	AR_CST_TIMEOUT_LIMIT_S    16      // Shift for timeout limit
164
165/* MAC tx DMA size config  */
166#define	AR_TXCFG_DMASZ_MASK	0x00000003
167#define	AR_TXCFG_DMASZ_4B	0
168#define	AR_TXCFG_DMASZ_8B	1
169#define	AR_TXCFG_DMASZ_16B	2
170#define	AR_TXCFG_DMASZ_32B	3
171#define	AR_TXCFG_DMASZ_64B	4
172#define	AR_TXCFG_DMASZ_128B	5
173#define	AR_TXCFG_DMASZ_256B	6
174#define	AR_TXCFG_DMASZ_512B	7
175#define	AR_TXCFG_ATIM_TXPOLICY	0x00000800
176
177/* MAC rx DMA size config  */
178#define	AR_RXCFG_DMASZ_MASK	0x00000007
179#define	AR_RXCFG_DMASZ_4B	0
180#define	AR_RXCFG_DMASZ_8B	1
181#define	AR_RXCFG_DMASZ_16B	2
182#define	AR_RXCFG_DMASZ_32B	3
183#define	AR_RXCFG_DMASZ_64B	4
184#define	AR_RXCFG_DMASZ_128B	5
185#define	AR_RXCFG_DMASZ_256B	6
186#define	AR_RXCFG_DMASZ_512B	7
187
188/* MAC Led registers */
189#define	AR_CFG_SCLK_RATE_IND	0x00000003 /* sleep clock indication */
190#define	AR_CFG_SCLK_RATE_IND_S	0
191#define	AR_CFG_SCLK_32MHZ	0x00000000 /* Sleep clock rate */
192#define	AR_CFG_SCLK_4MHZ	0x00000001 /* Sleep clock rate */
193#define	AR_CFG_SCLK_1MHZ	0x00000002 /* Sleep clock rate */
194#define	AR_CFG_SCLK_32KHZ	0x00000003 /* Sleep clock rate */
195#define	AR_MAC_LED_BLINK_SLOW	0x00000008	/* LED slowest blink rate mode */
196#define	AR_MAC_LED_BLINK_THRESH_SEL 0x00000070	/* LED blink threshold select */
197#define	AR_MAC_LED_MODE		0x00000380	/* LED mode select */
198#define	AR_MAC_LED_MODE_S	7
199#define	AR_MAC_LED_MODE_PROP	0	/* Blink prop to filtered tx/rx */
200#define	AR_MAC_LED_MODE_RPROP	1	/* Blink prop to unfiltered tx/rx */
201#define	AR_MAC_LED_MODE_SPLIT	2	/* Blink power for tx/net for rx */
202#define	AR_MAC_LED_MODE_RAND	3	/* Blink randomly */
203#define	AR_MAC_LED_MODE_POWON	5	/* Power LED on (s/w control) */
204#define	AR_MAC_LED_MODE_NETON	6	/* Network LED on (s/w control) */
205#define	AR_MAC_LED_ASSOC	0x00000c00
206#define	AR_MAC_LED_ASSOC_NONE	0x00000000 /* STA is not associated or trying */
207#define	AR_MAC_LED_ASSOC_ACTIVE	0x00000400 /* STA is associated */
208#define	AR_MAC_LED_ASSOC_PEND	0x00000800 /* STA is trying to associate */
209#define	AR_MAC_LED_ASSOC_S	10
210
211#define	AR_WA_UNTIE_RESET_EN	0x00008000	/* ena PCI reset to POR */
212#define	AR_WA_RESET_EN		0x00040000	/* ena AR_WA_UNTIE_RESET_EN */
213#define	AR_WA_ANALOG_SHIFT	0x00100000
214#define	AR_WA_POR_SHORT		0x00200000	/* PCIE phy reset control */
215
216#define	AR_WA_DEFAULT		0x0000073f
217#define	AR9280_WA_DEFAULT	0x0040073f
218#define	AR9285_WA_DEFAULT	0x004a05cb
219
220#define	AR_PCIE_PM_CTRL_ENA	0x00080000
221
222#define	AR_AHB_EXACT_WR_EN	0x00000000	/* write exact bytes */
223#define	AR_AHB_BUF_WR_EN	0x00000001	/* buffer write upto cacheline*/
224#define	AR_AHB_EXACT_RD_EN	0x00000000	/* read exact bytes */
225#define	AR_AHB_CACHELINE_RD_EN	0x00000002	/* read upto end of cacheline */
226#define	AR_AHB_PREFETCH_RD_EN	0x00000004	/* prefetch upto page boundary*/
227#define	AR_AHB_PAGE_SIZE_1K	0x00000000	/* set page-size as 1k */
228#define	AR_AHB_PAGE_SIZE_2K	0x00000008	/* set page-size as 2k */
229#define	AR_AHB_PAGE_SIZE_4K	0x00000010	/* set page-size as 4k */
230/* Kiwi */
231#define	AR_AHB_CUSTOM_BURST_EN	0x000000C0      /* set Custom Burst Mode */
232#define	AR_AHB_CUSTOM_BURST_EN_S		6	/* set Custom Burst Mode */
233#define	AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL	3	/* set both bits in Async FIFO mode */
234
235/* MAC PCU Registers */
236#define	AR_STA_ID1_PRESERVE_SEQNUM	0x20000000 /* Don't replace seq num */
237
238/* Extended PCU DIAG_SW control fields */
239#define	AR_DIAG_DUAL_CHAIN_INFO	0x01000000	/* dual chain channel info */
240#define	AR_DIAG_RX_ABORT	0x02000000	/* abort rx */
241#define	AR_DIAG_SATURATE_CCNT	0x04000000	/* sat. cycle cnts (no shift) */
242#define	AR_DIAG_OBS_PT_SEL2	0x08000000	/* observation point sel */
243#define	AR_DIAG_RXCLEAR_CTL_LOW	0x10000000	/* force rx_clear(ctl) low/busy */
244#define	AR_DIAG_RXCLEAR_EXT_LOW	0x20000000	/* force rx_clear(ext) low/busy */
245
246#define	AR_TXOP_X_VAL	0x000000FF
247
248#define	AR_RESET_TSF_ONCE	0x01000000	/* reset tsf once; self-clears*/
249
250/* Interrupts */
251#define	AR_ISR_TXMINTR		0x00080000	/* Maximum interrupt tx rate */
252#define	AR_ISR_RXMINTR		0x01000000	/* Maximum interrupt rx rate */
253#define	AR_ISR_TXINTM		0x40000000	/* Tx int after mitigation */
254#define	AR_ISR_RXINTM		0x80000000	/* Rx int after mitigation */
255
256#define	AR_ISR_S2_CST		0x00400000	/* Carrier sense timeout */
257#define	AR_ISR_S2_GTT		0x00800000	/* Global transmit timeout */
258#define	AR_ISR_S2_TSFOOR	0x40000000	/* RX TSF out of range */
259
260#define	AR_ISR_S5		0x0098
261#define	AR_ISR_S5_S		0x00d8
262#define	AR_ISR_S5_TIM_TIMER	0x00000010
263
264#define	AR_INTR_SPURIOUS	0xffffffff
265#define	AR_INTR_RTC_IRQ		0x00000001	/* rtc in shutdown state */
266#define	AR_INTR_MAC_IRQ		0x00000002	/* pending mac interrupt */
267#define	AR_INTR_EEP_PROT_ACCESS	0x00000004	/* eeprom protected access */
268#define	AR_INTR_MAC_AWAKE	0x00020000	/* mac is awake */
269#define	AR_INTR_MAC_ASLEEP	0x00040000	/* mac is asleep */
270
271/* Interrupt Mask Registers */
272#define	AR_IMR_TXMINTR		0x00080000	/* Maximum interrupt tx rate */
273#define	AR_IMR_RXMINTR		0x01000000	/* Maximum interrupt rx rate */
274#define	AR_IMR_TXINTM		0x40000000	/* Tx int after mitigation */
275#define	AR_IMR_RXINTM		0x80000000	/* Rx int after mitigation */
276
277#define	AR_IMR_S2_CST		0x00400000	/* Carrier sense timeout */
278#define	AR_IMR_S2_GTT		0x00800000	/* Global transmit timeout */
279
280/* synchronous interrupt signals */
281#define	AR_INTR_SYNC_RTC_IRQ		0x00000001
282#define	AR_INTR_SYNC_MAC_IRQ		0x00000002
283#define	AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS	0x00000004
284#define	AR_INTR_SYNC_APB_TIMEOUT	0x00000008
285#define	AR_INTR_SYNC_PCI_MODE_CONFLICT	0x00000010
286#define	AR_INTR_SYNC_HOST1_FATAL	0x00000020
287#define	AR_INTR_SYNC_HOST1_PERR		0x00000040
288#define	AR_INTR_SYNC_TRCV_FIFO_PERR	0x00000080
289#define	AR_INTR_SYNC_RADM_CPL_EP	0x00000100
290#define	AR_INTR_SYNC_RADM_CPL_DLLP_ABORT	0x00000200
291#define	AR_INTR_SYNC_RADM_CPL_TLP_ABORT	0x00000400
292#define	AR_INTR_SYNC_RADM_CPL_ECRC_ERR	0x00000800
293#define	AR_INTR_SYNC_RADM_CPL_TIMEOUT	0x00001000
294#define	AR_INTR_SYNC_LOCAL_TIMEOUT	0x00002000
295#define	AR_INTR_SYNC_PM_ACCESS		0x00004000
296#define	AR_INTR_SYNC_MAC_AWAKE		0x00008000
297#define	AR_INTR_SYNC_MAC_ASLEEP		0x00010000
298#define	AR_INTR_SYNC_MAC_SLEEP_ACCESS	0x00020000
299#define	AR_INTR_SYNC_ALL		0x0003FFFF
300
301/* default synchronous interrupt signals enabled */
302#define	AR_INTR_SYNC_DEFAULT \
303	(AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR | \
304	 AR_INTR_SYNC_RADM_CPL_EP | AR_INTR_SYNC_RADM_CPL_DLLP_ABORT | \
305	 AR_INTR_SYNC_RADM_CPL_TLP_ABORT | AR_INTR_SYNC_RADM_CPL_ECRC_ERR | \
306	 AR_INTR_SYNC_RADM_CPL_TIMEOUT | AR_INTR_SYNC_LOCAL_TIMEOUT | \
307	 AR_INTR_SYNC_MAC_SLEEP_ACCESS)
308
309#define	AR_INTR_SYNC_MASK_GPIO		0xFFFC0000
310#define	AR_INTR_SYNC_MASK_GPIO_S	18
311
312#define	AR_INTR_SYNC_ENABLE_GPIO	0xFFFC0000
313#define	AR_INTR_SYNC_ENABLE_GPIO_S	18
314
315#define	AR_INTR_ASYNC_MASK_GPIO		0xFFFC0000	/* async int mask */
316#define	AR_INTR_ASYNC_MASK_GPIO_S	18
317
318#define	AR_INTR_ASYNC_CAUSE_GPIO	0xFFFC0000	/* GPIO interrupts */
319#define	AR_INTR_ASYNC_USED	(AR_INTR_MAC_IRQ | AR_INTR_ASYNC_CAUSE_GPIO)
320
321#define	AR_INTR_ASYNC_ENABLE_GPIO	0xFFFC0000	/* enable interrupts */
322#define	AR_INTR_ASYNC_ENABLE_GPIO_S	18
323
324/* RTC registers */
325#define	AR_RTC_RC_M		0x00000003
326#define	AR_RTC_RC_MAC_WARM	0x00000001
327#define	AR_RTC_RC_MAC_COLD	0x00000002
328#ifdef	AH_SUPPORT_AR9130
329#define AR_RTC_RC_COLD_RESET    0x00000004
330#define AR_RTC_RC_WARM_RESET    0x00000008
331#endif	/* AH_SUPPORT_AR9130 */
332#define	AR_RTC_PLL_DIV		0x0000001f
333#define	AR_RTC_PLL_DIV_S	0
334#define	AR_RTC_PLL_DIV2		0x00000020
335#define	AR_RTC_PLL_REFDIV_5	0x000000c0
336
337#define	AR_RTC_SOWL_PLL_DIV		0x000003ff
338#define	AR_RTC_SOWL_PLL_DIV_S		0
339#define	AR_RTC_SOWL_PLL_REFDIV		0x00003C00
340#define	AR_RTC_SOWL_PLL_REFDIV_S	10
341#define	AR_RTC_SOWL_PLL_CLKSEL		0x0000C000
342#define	AR_RTC_SOWL_PLL_CLKSEL_S	14
343
344#define	AR_RTC_RESET_EN		0x00000001	/* Reset RTC bit */
345
346#define	AR_RTC_PM_STATUS_M	0x0000000f	/* Pwr Mgmt Status */
347#ifdef	AH_SUPPORT_AR9130
348#define	AR_RTC_STATUS_M		0x0000000f	/* RTC Status */
349#else
350#define	AR_RTC_STATUS_M		0x0000003f	/* RTC Status */
351#endif	/* AH_SUPPORT_AR9130 */
352#define	AR_RTC_STATUS_SHUTDOWN	0x00000001
353#define	AR_RTC_STATUS_ON	0x00000002
354#define	AR_RTC_STATUS_SLEEP	0x00000004
355#define	AR_RTC_STATUS_WAKEUP	0x00000008
356#define	AR_RTC_STATUS_COLDRESET	0x00000010	/* Not currently used */
357#define	AR_RTC_STATUS_PLLCHANGE	0x00000020	/* Not currently used */
358
359#define	AR_RTC_SLEEP_DERIVED_CLK	0x2
360
361#define	AR_RTC_FORCE_WAKE_EN	0x00000001	/* enable force wake */
362#define	AR_RTC_FORCE_WAKE_ON_INT 0x00000002	/* auto-wake on MAC interrupt */
363
364#define	AR_RTC_PLL_CLKSEL	0x00000300
365#define	AR_RTC_PLL_CLKSEL_S	8
366
367/* AR9280: rf long shift registers */
368#define	AR_AN_RF2G1_CH0         0x7810
369#define	AR_AN_RF5G1_CH0         0x7818
370#define	AR_AN_RF2G1_CH1         0x7834
371#define	AR_AN_RF5G1_CH1         0x783C
372#define	AR_AN_TOP2		0x7894
373#define	AR_AN_SYNTH9            0x7868
374
375#define	AR_AN_RF2G1_CH0_OB      0x03800000
376#define	AR_AN_RF2G1_CH0_OB_S    23
377#define	AR_AN_RF2G1_CH0_DB      0x1C000000
378#define	AR_AN_RF2G1_CH0_DB_S    26
379
380#define	AR_AN_RF5G1_CH0_OB5     0x00070000
381#define	AR_AN_RF5G1_CH0_OB5_S   16
382#define	AR_AN_RF5G1_CH0_DB5     0x00380000
383#define	AR_AN_RF5G1_CH0_DB5_S   19
384
385#define	AR_AN_RF2G1_CH1_OB      0x03800000
386#define	AR_AN_RF2G1_CH1_OB_S    23
387#define	AR_AN_RF2G1_CH1_DB      0x1C000000
388#define	AR_AN_RF2G1_CH1_DB_S    26
389
390#define	AR_AN_RF5G1_CH1_OB5     0x00070000
391#define	AR_AN_RF5G1_CH1_OB5_S   16
392#define	AR_AN_RF5G1_CH1_DB5     0x00380000
393#define	AR_AN_RF5G1_CH1_DB5_S   19
394
395#define AR_AN_TOP1                  0x7890
396#define AR_AN_TOP1_DACIPMODE        0x00040000
397#define AR_AN_TOP1_DACIPMODE_S      18
398
399#define	AR_AN_TOP2_XPABIAS_LVL      0xC0000000
400#define	AR_AN_TOP2_XPABIAS_LVL_S    30
401#define	AR_AN_TOP2_LOCALBIAS        0x00200000
402#define	AR_AN_TOP2_LOCALBIAS_S      21
403#define	AR_AN_TOP2_PWDCLKIND        0x00400000
404#define	AR_AN_TOP2_PWDCLKIND_S      22
405
406#define	AR_AN_SYNTH9_REFDIVA    0xf8000000
407#define	AR_AN_SYNTH9_REFDIVA_S  27
408
409#define	AR9271_AN_RF2G6_OFFS	0x07f00000
410#define	AR9271_AN_RF2G6_OFFS_S	20
411
412/* Sleep control */
413#define	AR5416_SLEEP1_ASSUME_DTIM	0x00080000
414#define	AR5416_SLEEP1_CAB_TIMEOUT	0xFFE00000	/* Cab timeout (TU) */
415#define	AR5416_SLEEP1_CAB_TIMEOUT_S	22
416
417#define	AR5416_SLEEP2_BEACON_TIMEOUT	0xFFE00000	/* Beacon timeout (TU)*/
418#define	AR5416_SLEEP2_BEACON_TIMEOUT_S	22
419
420/* Sleep Registers */
421#define	AR_SLP32_HALFCLK_LATENCY      0x000FFFFF	/* rising <-> falling edge */
422#define	AR_SLP32_ENA		0x00100000
423#define	AR_SLP32_TSF_WRITE_STATUS      0x00200000	/* tsf update in progress */
424
425#define	AR_SLP32_WAKE_XTL_TIME	0x0000FFFF	/* time to wake crystal */
426
427#define	AR_SLP32_TST_INC	0x000FFFFF
428
429#define	AR_SLP_MIB_CLEAR	0x00000001	/* clear pending */
430#define	AR_SLP_MIB_PENDING	0x00000002	/* clear counters */
431
432#define	AR_TIMER_MODE_TBTT		0x00000001
433#define	AR_TIMER_MODE_DBA		0x00000002
434#define	AR_TIMER_MODE_SWBA		0x00000004
435#define	AR_TIMER_MODE_HCF		0x00000008
436#define	AR_TIMER_MODE_TIM		0x00000010
437#define	AR_TIMER_MODE_DTIM		0x00000020
438#define	AR_TIMER_MODE_QUIET		0x00000040
439#define	AR_TIMER_MODE_NDP		0x00000080
440#define	AR_TIMER_MODE_OVERFLOW_INDEX	0x00000700
441#define	AR_TIMER_MODE_OVERFLOW_INDEX_S	8
442#define	AR_TIMER_MODE_THRESH		0xFFFFF000
443#define	AR_TIMER_MODE_THRESH_S		12
444
445/* PCU Misc modes */
446#define	AR_PCU_FORCE_BSSID_MATCH	0x00000001 /* force bssid to match */
447#define	AR_PCU_MIC_NEW_LOC_ENA		0x00000004 /* tx/rx mic keys together */
448#define	AR_PCU_TX_ADD_TSF		0x00000008 /* add tx_tsf + int_tsf */
449#define	AR_PCU_CCK_SIFS_MODE		0x00000010 /* assume 11b sifs */
450#define	AR_PCU_RX_ANT_UPDT		0x00000800 /* KC_RX_ANT_UPDATE */
451#define	AR_PCU_TXOP_TBTT_LIMIT_ENA	0x00001000 /* enforce txop / tbtt */
452#define	AR_PCU_MISS_BCN_IN_SLEEP	0x00004000 /* count bmiss's when sleeping */
453#define	AR_PCU_BUG_12306_FIX_ENA	0x00020000 /* use rx_clear to count sifs */
454#define	AR_PCU_FORCE_QUIET_COLL		0x00040000 /* kill xmit for channel change */
455#define	AR_PCU_TBTT_PROTECT		0x00200000 /* no xmit upto tbtt+20 uS */
456#define	AR_PCU_CLEAR_VMF		0x01000000 /* clear vmf mode (fast cc)*/
457#define	AR_PCU_CLEAR_BA_VALID		0x04000000 /* clear ba state */
458
459#define	AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE		0x00000002
460#define	AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT	0x00000004
461/*
462 * This bit enables the Multicast search based on both MAC Address and Key ID.
463 * If bit is 0, then Multicast search is based on MAC address only.
464 * For Merlin and above only.
465 */
466#define	AR_PCU_MISC_MODE2_ADHOC_MCAST_KEYID_ENABLE	0x00000040
467#define	AR_PCU_MISC_MODE2_ENABLE_AGGWEP	0x00020000	/* Kiwi or later? */
468#define	AR_PCU_MISC_MODE2_HWWAR1	0x00100000
469#define	AR_PCU_MISC_MODE2_HWWAR2	0x02000000
470
471/* For Kiwi */
472#define	AR_MAC_PCU_ASYNC_FIFO_REG3		0x8358
473#define	AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL	0x00000400
474#define	AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET	0x80000000
475
476/* TSF2. For Kiwi only */
477#define	AR_TSF2_L32			0x8390
478#define	AR_TSF2_U32			0x8394
479
480/* MAC Direct Connect Control. For Kiwi only */
481#define	AR_DIRECT_CONNECT		0x83A0
482#define	AR_DC_AP_STA_EN			0x00000001
483
484/* GPIO Interrupt */
485#define	AR_INTR_GPIO		0x3FF00000	/* gpio interrupted */
486#define	AR_INTR_GPIO_S		20
487
488#define	AR_GPIO_OUT_CTRL	0x000003FF	/* 0 = out, 1 = in */
489#define	AR_GPIO_OUT_VAL		0x000FFC00
490#define	AR_GPIO_OUT_VAL_S	10
491#define	AR_GPIO_INTR_CTRL	0x3FF00000
492#define	AR_GPIO_INTR_CTRL_S	20
493
494#define	AR_GPIO_IN_VAL		0x0FFFC000	/* pre-9280 */
495#define	AR_GPIO_IN_VAL_S	14
496#define	AR928X_GPIO_IN_VAL	0x000FFC00
497#define	AR928X_GPIO_IN_VAL_S	10
498#define	AR9285_GPIO_IN_VAL	0x00FFF000
499#define	AR9285_GPIO_IN_VAL_S	12
500
501#define	AR_GPIO_OE_OUT_DRV	0x3	/* 2 bit mask shifted by 2*bitpos */
502#define	AR_GPIO_OE_OUT_DRV_NO	0x0	/* tristate */
503#define	AR_GPIO_OE_OUT_DRV_LOW	0x1	/* drive if low */
504#define	AR_GPIO_OE_OUT_DRV_HI	0x2	/* drive if high */
505#define	AR_GPIO_OE_OUT_DRV_ALL	0x3	/* drive always */
506
507#define	AR_GPIO_INTR_POL_VAL	0x1FFF
508#define	AR_GPIO_INTR_POL_VAL_S	0
509
510#define	AR_GPIO_JTAG_DISABLE	0x00020000
511
512#define	AR_2040_JOINED_RX_CLEAR	0x00000001	/* use ctl + ext rx_clear for cca */
513
514#define	AR_PCU_TXBUF_CTRL_SIZE_MASK	0x7FF
515#define	AR_PCU_TXBUF_CTRL_USABLE_SIZE	0x700
516#define	AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE 0x380
517
518/* IFS, SIFS, slot, etc for Async FIFO mode (Kiwi) */
519#define	AR_D_GBL_IFS_SIFS_ASYNC_FIFO_DUR	0x000003AB
520#define	AR_TIME_OUT_ACK_CTS_ASYNC_FIFO_DUR	0x16001D56
521#define	AR_USEC_ASYNC_FIFO_DUR			0x12e00074
522#define	AR_D_GBL_IFS_SLOT_ASYNC_FIFO_DUR	0x00000420
523#define	AR_D_GBL_IFS_EIFS_ASYNC_FIFO_DUR	0x0000A5EB
524
525/* Used by Kiwi Async FIFO */
526#define	AR_MAC_PCU_LOGIC_ANALYZER		0x8264
527#define	AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768	0x20000000
528
529/* Eeprom defines */
530#define	AR_EEPROM_STATUS_DATA_VAL           0x0000ffff
531#define	AR_EEPROM_STATUS_DATA_VAL_S         0
532#define	AR_EEPROM_STATUS_DATA_BUSY          0x00010000
533#define	AR_EEPROM_STATUS_DATA_BUSY_ACCESS   0x00020000
534#define	AR_EEPROM_STATUS_DATA_PROT_ACCESS   0x00040000
535#define	AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000
536
537/*
538 * AR5212 defines the MAC revision mask as 0xF, but both ath9k and
539 * the Atheros HAL define it as 0x7.
540 *
541 * What this means however is AR5416 silicon revisions have
542 * changed. The below macros are for what is contained in the
543 * lower four bits; if the lower three bits are taken into account
544 * the revisions become 1.0 => 0x0, 2.0 => 0x1, 2.2 => 0x2.
545 */
546
547/* These are the legacy revisions, with a four bit AR_SREV_REVISION mask */
548#define	AR_SREV_REVISION_OWL_10		0x08
549#define	AR_SREV_REVISION_OWL_20		0x09
550#define	AR_SREV_REVISION_OWL_22		0x0a
551
552#define	AR_RAD5133_SREV_MAJOR		0xc0	/* Fowl: 2+5G/3x3 */
553#define	AR_RAD2133_SREV_MAJOR		0xd0	/* Fowl: 2G/3x3   */
554#define	AR_RAD5122_SREV_MAJOR		0xe0	/* Fowl: 5G/2x2   */
555#define	AR_RAD2122_SREV_MAJOR		0xf0	/* Fowl: 2+5G/2x2 */
556
557/* Test macro for owl 1.0 */
558#define	IS_5416V1(_ah)	(AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev == AR_SREV_REVISION_OWL_10)
559#define	IS_5416V2(_ah)	(AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_20)
560#define	IS_5416V2_2(_ah)	(AR_SREV_OWL((_ah)) && AH_PRIVATE((_ah))->ah_macRev == AR_SREV_REVISION_OWL_22)
561
562/* Misc; compatibility with Atheros HAL */
563#define	AR_SREV_5416_V20_OR_LATER(_ah)	(AR_SREV_HOWL((_ah)) || AR_SREV_OWL_20_OR_LATER(_ah))
564#define	AR_SREV_5416_V22_OR_LATER(_ah)	(AR_SREV_HOWL((_ah)) || AR_SREV_OWL_22_OR_LATER(_ah))
565
566/* Expanded Mac Silicon Rev (16 bits starting with Sowl) */
567#define	AR_XSREV_ID		0xFFFFFFFF	/* Chip ID */
568#define	AR_XSREV_ID_S		0
569#define	AR_XSREV_VERSION	0xFFFC0000	/* Chip version */
570#define	AR_XSREV_VERSION_S	18
571#define	AR_XSREV_TYPE		0x0003F000	/* Chip type */
572#define	AR_XSREV_TYPE_S		12
573#define	AR_XSREV_TYPE_CHAIN	0x00001000	/* Chain Mode (1:3 chains,
574						 * 0:2 chains) */
575#define	AR_XSREV_TYPE_HOST_MODE 0x00002000	/* Host Mode (1:PCI, 0:PCIe) */
576#define	AR_XSREV_REVISION	0x00000F00
577#define	AR_XSREV_REVISION_S	8
578
579#define	AR_XSREV_VERSION_OWL_PCI	0x0D
580#define	AR_XSREV_VERSION_OWL_PCIE	0x0C
581
582
583/*
584 * These are from ath9k/Atheros and assume an AR_SREV version mask
585 * of 0x07, rather than 0x0F which is being used in the FreeBSD HAL.
586 * Thus, don't use these values as they're incorrect here; use
587 * AR_SREV_REVISION_OWL_{10,20,22}.
588 */
589#if 0
590#define	AR_XSREV_REVISION_OWL_10	0	/* Owl 1.0 */
591#define	AR_XSREV_REVISION_OWL_20	1	/* Owl 2.0/2.1 */
592#define	AR_XSREV_REVISION_OWL_22	2	/* Owl 2.2 */
593#endif
594
595#define	AR_XSREV_VERSION_HOWL		0x14	/* Howl (AR9130) */
596#define	AR_XSREV_VERSION_SOWL		0x40	/* Sowl (AR9160) */
597#define	AR_XSREV_REVISION_SOWL_10	0	/* Sowl 1.0 */
598#define	AR_XSREV_REVISION_SOWL_11	1	/* Sowl 1.1 */
599#define	AR_XSREV_VERSION_MERLIN		0x80	/* Merlin Version */
600#define	AR_XSREV_REVISION_MERLIN_10	0	/* Merlin 1.0 */
601#define	AR_XSREV_REVISION_MERLIN_20	1	/* Merlin 2.0 */
602#define	AR_XSREV_REVISION_MERLIN_21	2	/* Merlin 2.1 */
603#define	AR_XSREV_VERSION_KITE		0xC0	/* Kite Version */
604#define	AR_XSREV_REVISION_KITE_10	0	/* Kite 1.0 */
605#define	AR_XSREV_REVISION_KITE_11	1	/* Kite 1.1 */
606#define	AR_XSREV_REVISION_KITE_12	2	/* Kite 1.2 */
607#define	AR_XSREV_VERSION_KIWI		0x180	/* Kiwi (AR9287) */
608#define	AR_XSREV_REVISION_KIWI_10	0
609#define	AR_XSREV_REVISION_KIWI_11	1
610#define	AR_XSREV_REVISION_KIWI_12	2
611#define	AR_XSREV_REVISION_KIWI_13	3
612
613/* Owl (AR5416) */
614#define	AR_SREV_OWL(_ah) \
615	((AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_OWL_PCI) || \
616	 (AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_OWL_PCIE))
617
618#define	AR_SREV_OWL_20_OR_LATER(_ah) \
619	((AR_SREV_OWL(_ah) &&						\
620	 AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_20) ||	\
621	 AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_HOWL)
622
623#define	AR_SREV_OWL_22_OR_LATER(_ah) \
624	((AR_SREV_OWL(_ah) &&						\
625	 AH_PRIVATE((_ah))->ah_macRev >= AR_SREV_REVISION_OWL_22) ||	\
626	 AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_HOWL)
627
628/* Howl (AR9130) */
629
630#define AR_SREV_HOWL(_ah) \
631	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_HOWL)
632
633#define	AR_SREV_9100(_ah)	AR_SREV_HOWL(_ah)
634
635/* Sowl (AR9160) */
636
637#define	AR_SREV_SOWL(_ah) \
638	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_SOWL)
639
640#define	AR_SREV_SOWL_10_OR_LATER(_ah) \
641	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL)
642
643#define	AR_SREV_SOWL_11(_ah) \
644	(AR_SREV_SOWL(_ah) && \
645	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_SOWL_11)
646
647/* Merlin (AR9280) */
648
649#define	AR_SREV_MERLIN(_ah) \
650	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_MERLIN)
651
652#define	AR_SREV_MERLIN_10_OR_LATER(_ah)	\
653	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_MERLIN)
654
655#define	AR_SREV_MERLIN_20(_ah) \
656	(AR_SREV_MERLIN(_ah) && \
657	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20)
658
659#define	AR_SREV_MERLIN_20_OR_LATER(_ah) \
660	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_MERLIN) ||	\
661	 (AR_SREV_MERLIN((_ah)) &&						\
662	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20))
663
664/* Kite (AR9285) */
665
666#define	AR_SREV_KITE(_ah) \
667	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KITE)
668
669#define	AR_SREV_KITE_10_OR_LATER(_ah) \
670	(AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_KITE)
671
672#define	AR_SREV_KITE_11(_ah) \
673	(AR_SREV_KITE(ah) && \
674	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_11)
675
676#define	AR_SREV_KITE_11_OR_LATER(_ah) \
677	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_KITE) ||	\
678	 (AR_SREV_KITE((_ah)) &&					\
679	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_11))
680
681#define	AR_SREV_KITE_12(_ah) \
682	(AR_SREV_KITE(ah) && \
683	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KITE_12)
684
685#define	AR_SREV_KITE_12_OR_LATER(_ah) \
686	((AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_KITE) ||	\
687	 (AR_SREV_KITE((_ah)) &&					\
688	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KITE_12))
689
690#define	AR_SREV_9285E_20(_ah) \
691	(AR_SREV_KITE_12_OR_LATER(_ah) && \
692	((OS_REG_READ(_ah, AR_AN_SYNTH9) & 0x7) == 0x1))
693
694#define AR_SREV_KIWI(_ah) \
695	(AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KIWI)
696
697#define AR_SREV_KIWI_11_OR_LATER(_ah) \
698	(AR_SREV_KIWI(_ah) && \
699	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_11)
700
701#define AR_SREV_KIWI_11(_ah) \
702	(AR_SREV_KIWI(_ah) && \
703	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KIWI_11)
704
705#define AR_SREV_KIWI_12(_ah) \
706	(AR_SREV_KIWI(_ah) && \
707	 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_KIWI_12)
708
709#define	AR_SREV_KIWI_12_OR_LATER(_ah) \
710	(AR_SREV_KIWI(_ah) && \
711	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_12)
712
713#define	AR_SREV_KIWI_13_OR_LATER(_ah) \
714	(AR_SREV_KIWI(_ah) && \
715	 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_KIWI_13)
716
717
718/* Not yet implemented chips */
719#define	AR_SREV_9271(_ah)	0
720
721#endif /* _DEV_ATH_AR5416REG_H */
722