ar5416reg.h revision 188976
1/* 2 * Copyright (c) 2002-2008 Sam Leffler, Errno Consulting 3 * Copyright (c) 2002-2008 Atheros Communications, Inc. 4 * 5 * Permission to use, copy, modify, and/or distribute this software for any 6 * purpose with or without fee is hereby granted, provided that the above 7 * copyright notice and this permission notice appear in all copies. 8 * 9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES 10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF 11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR 12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES 13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN 14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF 15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE. 16 * 17 * $FreeBSD: head/sys/dev/ath/ath_hal/ar5416/ar5416reg.h 188976 2009-02-24 00:33:08Z sam $ 18 */ 19#ifndef _DEV_ATH_AR5416REG_H 20#define _DEV_ATH_AR5416REG_H 21 22#include <dev/ath/ath_hal/ar5212/ar5212reg.h> 23 24/* 25 * Register added starting with the AR5416 26 */ 27#define AR_MIRT 0x0020 /* interrupt rate threshold */ 28#define AR_TIMT 0x0028 /* Tx Interrupt mitigation threshold */ 29#define AR_RIMT 0x002C /* Rx Interrupt mitigation threshold */ 30#define AR_GTXTO 0x0064 /* global transmit timeout */ 31#define AR_GTTM 0x0068 /* global transmit timeout mode */ 32#define AR_CST 0x006C /* carrier sense timeout */ 33#define AR_MAC_LED 0x1f04 /* LED control */ 34#define AR_AHB_MODE 0x4024 /* AHB mode for dma */ 35#define AR_INTR_SYNC_CAUSE_CLR 0x4028 /* clear interrupt */ 36#define AR_INTR_SYNC_CAUSE 0x4028 /* check pending interrupts */ 37#define AR_INTR_SYNC_ENABLE 0x402c /* enable interrupts */ 38#define AR_INTR_ASYNC_MASK 0x4030 /* asynchronous interrupt mask */ 39#define AR_INTR_SYNC_MASK 0x4034 /* synchronous interrupt mask */ 40#define AR_INTR_ASYNC_CAUSE 0x4038 /* check pending interrupts */ 41#define AR_INTR_ASYNC_ENABLE 0x403c /* enable interrupts */ 42#define AR5416_PCIE_SERDES 0x4040 43#define AR5416_PCIE_SERDES2 0x4044 44#define AR_GPIO_IN_OUT 0x4048 /* GPIO input/output register */ 45#define AR_GPIO_OE_OUT 0x404c /* GPIO output enable register */ 46#define AR_GPIO_INTR_POL 0x4050 /* GPIO interrupt polarity */ 47#define AR_GPIO_INPUT_EN_VAL 0x4054 /* GPIO input enable and value */ 48#define AR_GPIO_INPUT_MUX1 0x4058 49#define AR_GPIO_INPUT_MUX2 0x405c 50#define AR_GPIO_OUTPUT_MUX1 0x4060 51#define AR_GPIO_OUTPUT_MUX2 0x4064 52#define AR_GPIO_OUTPUT_MUX3 0x4068 53#define AR_EEPROM_STATUS_DATA 0x407c 54#define AR_OBS 0x4080 55#define AR_RTC_RC 0x7000 /* reset control */ 56#define AR_RTC_PLL_CONTROL 0x7014 57#define AR_RTC_RESET 0x7040 /* RTC reset register */ 58#define AR_RTC_STATUS 0x7044 /* system sleep status */ 59#define AR_RTC_SLEEP_CLK 0x7048 60#define AR_RTC_FORCE_WAKE 0x704c /* control MAC force wake */ 61#define AR_RTC_INTR_CAUSE 0x7050 /* RTC interrupt cause/clear */ 62#define AR_RTC_INTR_ENABLE 0x7054 /* RTC interrupt enable */ 63#define AR_RTC_INTR_MASK 0x7058 /* RTC interrupt mask */ 64/* AR9280: rf long shift registers */ 65#define AR_AN_RF2G1_CH0 0x7810 66#define AR_AN_RF5G1_CH0 0x7818 67#define AR_AN_RF2G1_CH1 0x7834 68#define AR_AN_RF5G1_CH1 0x783C 69#define AR_AN_TOP2 0x7894 70#define AR_AN_SYNTH9 0x7868 71#define AR9285_AN_RF2G3 0x7828 72#define AR9285_AN_TOP3 0x786c 73#define AR_RESET_TSF 0x8020 74#define AR_RXFIFO_CFG 0x8114 75#define AR_PHY_ERR_1 0x812c 76#define AR_PHY_ERR_MASK_1 0x8130 /* mask for AR_PHY_ERR_1 */ 77#define AR_PHY_ERR_2 0x8134 78#define AR_PHY_ERR_MASK_2 0x8138 /* mask for AR_PHY_ERR_2 */ 79#define AR_TSFOOR_THRESHOLD 0x813c 80#define AR_PHY_ERR_3 0x8168 81#define AR_PHY_ERR_MASK_3 0x816c /* mask for AR_PHY_ERR_3 */ 82#define AR_TXOP_X 0x81ec /* txop for legacy non-qos */ 83#define AR_TXOP_0_3 0x81f0 /* txop for various tid's */ 84#define AR_TXOP_4_7 0x81f4 85#define AR_TXOP_8_11 0x81f8 86#define AR_TXOP_12_15 0x81fc 87/* generic timers based on tsf - all uS */ 88#define AR_NEXT_TBTT 0x8200 89#define AR_NEXT_DBA 0x8204 90#define AR_NEXT_SWBA 0x8208 91#define AR_NEXT_CFP 0x8208 92#define AR_NEXT_HCF 0x820C 93#define AR_NEXT_TIM 0x8210 94#define AR_NEXT_DTIM 0x8214 95#define AR_NEXT_QUIET 0x8218 96#define AR_NEXT_NDP 0x821C 97#define AR5416_BEACON_PERIOD 0x8220 98#define AR_DBA_PERIOD 0x8224 99#define AR_SWBA_PERIOD 0x8228 100#define AR_HCF_PERIOD 0x822C 101#define AR_TIM_PERIOD 0x8230 102#define AR_DTIM_PERIOD 0x8234 103#define AR_QUIET_PERIOD 0x8238 104#define AR_NDP_PERIOD 0x823C 105#define AR_TIMER_MODE 0x8240 106#define AR_SLP32_MODE 0x8244 107#define AR_SLP32_WAKE 0x8248 108#define AR_SLP32_INC 0x824c 109#define AR_SLP_CNT 0x8250 /* 32kHz cycles with mac asleep */ 110#define AR_SLP_CYCLE_CNT 0x8254 /* absolute number of 32kHz cycles */ 111#define AR_SLP_MIB_CTRL 0x8258 112#define AR_2040_MODE 0x8318 113#define AR_EXTRCCNT 0x8328 /* extension channel rx clear count */ 114#define AR_SELFGEN_MASK 0x832c /* rx and cal chain masks */ 115#define AR_PCU_TXBUF_CTRL 0x8340 116 117/* DMA & PCI Registers in PCI space (usable during sleep)*/ 118#define AR_RC_AHB 0x00000001 /* AHB reset */ 119#define AR_RC_APB 0x00000002 /* APB reset */ 120#define AR_RC_HOSTIF 0x00000100 /* host interface reset */ 121 122#define AR_MIRT_VAL 0x0000ffff /* in uS */ 123#define AR_MIRT_VAL_S 16 124 125#define AR_TIMT_LAST 0x0000ffff /* Last packet threshold */ 126#define AR_TIMT_LAST_S 0 127#define AR_TIMT_FIRST 0xffff0000 /* First packet threshold */ 128#define AR_TIMT_FIRST_S 16 129 130#define AR_RIMT_LAST 0x0000ffff /* Last packet threshold */ 131#define AR_RIMT_LAST_S 0 132#define AR_RIMT_FIRST 0xffff0000 /* First packet threshold */ 133#define AR_RIMT_FIRST_S 16 134 135#define AR_GTXTO_TIMEOUT_COUNTER 0x0000FFFF // Mask for timeout counter (in TUs) 136#define AR_GTXTO_TIMEOUT_LIMIT 0xFFFF0000 // Mask for timeout limit (in TUs) 137#define AR_GTXTO_TIMEOUT_LIMIT_S 16 // Shift for timeout limit 138 139#define AR_GTTM_USEC 0x00000001 // usec strobe 140#define AR_GTTM_IGNORE_IDLE 0x00000002 // ignore channel idle 141#define AR_GTTM_RESET_IDLE 0x00000004 // reset counter on channel idle low 142#define AR_GTTM_CST_USEC 0x00000008 // CST usec strobe 143 144#define AR_CST_TIMEOUT_COUNTER 0x0000FFFF // Mask for timeout counter (in TUs) 145#define AR_CST_TIMEOUT_LIMIT 0xFFFF0000 // Mask for timeout limit (in TUs) 146#define AR_CST_TIMEOUT_LIMIT_S 16 // Shift for timeout limit 147 148/* MAC tx DMA size config */ 149#define AR_TXCFG_DMASZ_MASK 0x00000003 150#define AR_TXCFG_DMASZ_4B 0 151#define AR_TXCFG_DMASZ_8B 1 152#define AR_TXCFG_DMASZ_16B 2 153#define AR_TXCFG_DMASZ_32B 3 154#define AR_TXCFG_DMASZ_64B 4 155#define AR_TXCFG_DMASZ_128B 5 156#define AR_TXCFG_DMASZ_256B 6 157#define AR_TXCFG_DMASZ_512B 7 158#define AR_TXCFG_ATIM_TXPOLICY 0x00000800 159 160/* MAC rx DMA size config */ 161#define AR_RXCFG_DMASZ_MASK 0x00000007 162#define AR_RXCFG_DMASZ_4B 0 163#define AR_RXCFG_DMASZ_8B 1 164#define AR_RXCFG_DMASZ_16B 2 165#define AR_RXCFG_DMASZ_32B 3 166#define AR_RXCFG_DMASZ_64B 4 167#define AR_RXCFG_DMASZ_128B 5 168#define AR_RXCFG_DMASZ_256B 6 169#define AR_RXCFG_DMASZ_512B 7 170 171/* MAC Led registers */ 172#define AR_MAC_LED_BLINK_SLOW 0x00000008 /* LED slowest blink rate mode */ 173#define AR_MAC_LED_BLINK_THRESH_SEL 0x00000070 /* LED blink threshold select */ 174#define AR_MAC_LED_MODE 0x00000380 /* LED mode select */ 175#define AR_MAC_LED_MODE_S 7 176#define AR_MAC_LED_MODE_PROP 0 /* Blink prop to filtered tx/rx */ 177#define AR_MAC_LED_MODE_RPROP 1 /* Blink prop to unfiltered tx/rx */ 178#define AR_MAC_LED_MODE_SPLIT 2 /* Blink power for tx/net for rx */ 179#define AR_MAC_LED_MODE_RAND 3 /* Blink randomly */ 180#define AR_MAC_LED_MODE_POWON 5 /* Power LED on (s/w control) */ 181#define AR_MAC_LED_MODE_NETON 6 /* Network LED on (s/w control) */ 182#define AR_MAC_LED_ASSOC 0x00000c00 183#define AR_MAC_LED_ASSOC_NONE 0x00000000 /* STA is not associated or trying */ 184#define AR_MAC_LED_ASSOC_ACTIVE 0x00000400 /* STA is associated */ 185#define AR_MAC_LED_ASSOC_PEND 0x00000800 /* STA is trying to associate */ 186#define AR_MAC_LED_ASSOC_S 10 187 188#define AR_AHB_EXACT_WR_EN 0x00000000 /* write exact bytes */ 189#define AR_AHB_BUF_WR_EN 0x00000001 /* buffer write upto cacheline*/ 190#define AR_AHB_EXACT_RD_EN 0x00000000 /* read exact bytes */ 191#define AR_AHB_CACHELINE_RD_EN 0x00000002 /* read upto end of cacheline */ 192#define AR_AHB_PREFETCH_RD_EN 0x00000004 /* prefetch upto page boundary*/ 193#define AR_AHB_PAGE_SIZE_1K 0x00000000 /* set page-size as 1k */ 194#define AR_AHB_PAGE_SIZE_2K 0x00000008 /* set page-size as 2k */ 195#define AR_AHB_PAGE_SIZE_4K 0x00000010 /* set page-size as 4k */ 196 197/* MAC PCU Registers */ 198#define AR_STA_ID1_PRESERVE_SEQNUM 0x20000000 /* Don't replace seq num */ 199 200/* Extended PCU DIAG_SW control fields */ 201#define AR_DIAG_DUAL_CHAIN_INFO 0x01000000 /* dual chain channel info */ 202#define AR_DIAG_RX_ABORT 0x02000000 /* abort rx */ 203#define AR_DIAG_SATURATE_CCNT 0x04000000 /* sat. cycle cnts (no shift) */ 204#define AR_DIAG_OBS_PT_SEL2 0x08000000 /* observation point sel */ 205#define AR_DIAG_RXCLEAR_CTL_LOW 0x10000000 /* force rx_clear(ctl) low/busy */ 206#define AR_DIAG_RXCLEAR_EXT_LOW 0x20000000 /* force rx_clear(ext) low/busy */ 207 208#define AR_TXOP_X_VAL 0x000000FF 209 210#define AR_RESET_TSF_ONCE 0x01000000 /* reset tsf once; self-clears*/ 211 212/* Interrupts */ 213#define AR_ISR_TXMINTR 0x00080000 /* Maximum interrupt tx rate */ 214#define AR_ISR_RXMINTR 0x01000000 /* Maximum interrupt rx rate */ 215#define AR_ISR_TXINTM 0x40000000 /* Tx int after mitigation */ 216#define AR_ISR_RXINTM 0x80000000 /* Rx int after mitigation */ 217 218#define AR_ISR_S2_CST 0x00400000 /* Carrier sense timeout */ 219#define AR_ISR_S2_GTT 0x00800000 /* Global transmit timeout */ 220#define AR_ISR_S2_TSFOOR 0x40000000 /* RX TSF out of range */ 221 222#define AR_INTR_SPURIOUS 0xffffffff 223#define AR_INTR_RTC_IRQ 0x00000001 /* rtc in shutdown state */ 224#define AR_INTR_MAC_IRQ 0x00000002 /* pending mac interrupt */ 225#define AR_INTR_EEP_PROT_ACCESS 0x00000004 /* eeprom protected access */ 226#define AR_INTR_MAC_AWAKE 0x00020000 /* mac is awake */ 227#define AR_INTR_MAC_ASLEEP 0x00040000 /* mac is asleep */ 228 229/* Interrupt Mask Registers */ 230#define AR_IMR_TXMINTR 0x00080000 /* Maximum interrupt tx rate */ 231#define AR_IMR_RXMINTR 0x01000000 /* Maximum interrupt rx rate */ 232#define AR_IMR_TXINTM 0x40000000 /* Tx int after mitigation */ 233#define AR_IMR_RXINTM 0x80000000 /* Rx int after mitigation */ 234 235#define AR_IMR_S2_CST 0x00400000 /* Carrier sense timeout */ 236#define AR_IMR_S2_GTT 0x00800000 /* Global transmit timeout */ 237 238/* synchronous interrupt signals */ 239#define AR_INTR_SYNC_RTC_IRQ 0x00000001 240#define AR_INTR_SYNC_MAC_IRQ 0x00000002 241#define AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS 0x00000004 242#define AR_INTR_SYNC_APB_TIMEOUT 0x00000008 243#define AR_INTR_SYNC_PCI_MODE_CONFLICT 0x00000010 244#define AR_INTR_SYNC_HOST1_FATAL 0x00000020 245#define AR_INTR_SYNC_HOST1_PERR 0x00000040 246#define AR_INTR_SYNC_TRCV_FIFO_PERR 0x00000080 247#define AR_INTR_SYNC_RADM_CPL_EP 0x00000100 248#define AR_INTR_SYNC_RADM_CPL_DLLP_ABORT 0x00000200 249#define AR_INTR_SYNC_RADM_CPL_TLP_ABORT 0x00000400 250#define AR_INTR_SYNC_RADM_CPL_ECRC_ERR 0x00000800 251#define AR_INTR_SYNC_RADM_CPL_TIMEOUT 0x00001000 252#define AR_INTR_SYNC_LOCAL_TIMEOUT 0x00002000 253#define AR_INTR_SYNC_PM_ACCESS 0x00004000 254#define AR_INTR_SYNC_MAC_AWAKE 0x00008000 255#define AR_INTR_SYNC_MAC_ASLEEP 0x00010000 256#define AR_INTR_SYNC_MAC_SLEEP_ACCESS 0x00020000 257#define AR_INTR_SYNC_ALL 0x0003FFFF 258 259/* default synchronous interrupt signals enabled */ 260#define AR_INTR_SYNC_DEFAULT \ 261 (AR_INTR_SYNC_HOST1_FATAL | AR_INTR_SYNC_HOST1_PERR | \ 262 AR_INTR_SYNC_RADM_CPL_EP | AR_INTR_SYNC_RADM_CPL_DLLP_ABORT | \ 263 AR_INTR_SYNC_RADM_CPL_TLP_ABORT | AR_INTR_SYNC_RADM_CPL_ECRC_ERR | \ 264 AR_INTR_SYNC_RADM_CPL_TIMEOUT | AR_INTR_SYNC_LOCAL_TIMEOUT | \ 265 AR_INTR_SYNC_MAC_SLEEP_ACCESS) 266 267#define AR_INTR_SYNC_MASK_GPIO 0xFFFC0000 268#define AR_INTR_SYNC_MASK_GPIO_S 18 269 270#define AR_INTR_SYNC_ENABLE_GPIO 0xFFFC0000 271#define AR_INTR_SYNC_ENABLE_GPIO_S 18 272 273#define AR_INTR_ASYNC_MASK_GPIO 0xFFFC0000 /* async int mask */ 274#define AR_INTR_ASYNC_MASK_GPIO_S 18 275 276#define AR_INTR_ASYNC_CAUSE_GPIO 0xFFFC0000 /* GPIO interrupts */ 277#define AR_INTR_ASYNC_USED (AR_INTR_MAC_IRQ | AR_INTR_ASYNC_CAUSE_GPIO) 278 279#define AR_INTR_ASYNC_ENABLE_GPIO 0xFFFC0000 /* enable interrupts */ 280#define AR_INTR_ASYNC_ENABLE_GPIO_S 18 281 282/* RTC registers */ 283#define AR_RTC_RC_M 0x00000003 284#define AR_RTC_RC_MAC_WARM 0x00000001 285#define AR_RTC_RC_MAC_COLD 0x00000002 286#define AR_RTC_PLL_DIV 0x0000001f 287#define AR_RTC_PLL_DIV_S 0 288#define AR_RTC_PLL_DIV2 0x00000020 289#define AR_RTC_PLL_REFDIV_5 0x000000c0 290 291#define AR_RTC_SOWL_PLL_DIV 0x000003ff 292#define AR_RTC_SOWL_PLL_DIV_S 0 293#define AR_RTC_SOWL_PLL_REFDIV 0x00003C00 294#define AR_RTC_SOWL_PLL_REFDIV_S 10 295#define AR_RTC_SOWL_PLL_CLKSEL 0x0000C000 296#define AR_RTC_SOWL_PLL_CLKSEL_S 14 297 298#define AR_RTC_RESET_EN 0x00000001 /* Reset RTC bit */ 299 300#define AR_RTC_PM_STATUS_M 0x0000000f /* Pwr Mgmt Status */ 301#define AR_RTC_STATUS_M 0x0000003f /* RTC Status */ 302#define AR_RTC_STATUS_SHUTDOWN 0x00000001 303#define AR_RTC_STATUS_ON 0x00000002 304#define AR_RTC_STATUS_SLEEP 0x00000004 305#define AR_RTC_STATUS_WAKEUP 0x00000008 306#define AR_RTC_STATUS_COLDRESET 0x00000010 /* Not currently used */ 307#define AR_RTC_STATUS_PLLCHANGE 0x00000020 /* Not currently used */ 308 309#define AR_RTC_SLEEP_DERIVED_CLK 0x2 310 311#define AR_RTC_FORCE_WAKE_EN 0x00000001 /* enable force wake */ 312#define AR_RTC_FORCE_WAKE_ON_INT 0x00000002 /* auto-wake on MAC interrupt */ 313 314#define AR_RTC_PLL_CLKSEL 0x00000300 315#define AR_RTC_PLL_CLKSEL_S 8 316 317/* AR9280: rf long shift registers */ 318#define AR_AN_RF2G1_CH0_OB 0x03800000 319#define AR_AN_RF2G1_CH0_OB_S 23 320#define AR_AN_RF2G1_CH0_DB 0x1C000000 321#define AR_AN_RF2G1_CH0_DB_S 26 322 323#define AR_AN_RF5G1_CH0_OB5 0x00070000 324#define AR_AN_RF5G1_CH0_OB5_S 16 325#define AR_AN_RF5G1_CH0_DB5 0x00380000 326#define AR_AN_RF5G1_CH0_DB5_S 19 327 328#define AR_AN_RF2G1_CH1_OB 0x03800000 329#define AR_AN_RF2G1_CH1_OB_S 23 330#define AR_AN_RF2G1_CH1_DB 0x1C000000 331#define AR_AN_RF2G1_CH1_DB_S 26 332 333#define AR_AN_RF5G1_CH1_OB5 0x00070000 334#define AR_AN_RF5G1_CH1_OB5_S 16 335#define AR_AN_RF5G1_CH1_DB5 0x00380000 336#define AR_AN_RF5G1_CH1_DB5_S 19 337 338#define AR_AN_TOP2_XPABIAS_LVL 0xC0000000 339#define AR_AN_TOP2_XPABIAS_LVL_S 30 340#define AR_AN_TOP2_LOCALBIAS 0x00200000 341#define AR_AN_TOP2_LOCALBIAS_S 21 342#define AR_AN_TOP2_PWDCLKIND 0x00400000 343#define AR_AN_TOP2_PWDCLKIND_S 22 344 345#define AR_AN_SYNTH9_REFDIVA 0xf8000000 346#define AR_AN_SYNTH9_REFDIVA_S 27 347 348/* AR9285 Analog registers */ 349#define AR9285_AN_RF2G3_OB_0 0x00E00000 350#define AR9285_AN_RF2G3_OB_0_S 21 351#define AR9285_AN_RF2G3_OB_1 0x001C0000 352#define AR9285_AN_RF2G3_OB_1_S 18 353#define AR9285_AN_RF2G3_OB_2 0x00038000 354#define AR9285_AN_RF2G3_OB_2_S 15 355#define AR9285_AN_RF2G3_OB_3 0x00007000 356#define AR9285_AN_RF2G3_OB_3_S 12 357#define AR9285_AN_RF2G3_OB_4 0x00000E00 358#define AR9285_AN_RF2G3_OB_4_S 9 359 360#define AR9285_AN_RF2G3_DB1_0 0x000001C0 361#define AR9285_AN_RF2G3_DB1_0_S 6 362#define AR9285_AN_RF2G3_DB1_1 0x00000038 363#define AR9285_AN_RF2G3_DB1_1_S 3 364#define AR9285_AN_RF2G3_DB1_2 0x00000007 365#define AR9285_AN_RF2G3_DB1_2_S 0 366#define AR9285_AN_RF2G4 0x782C 367#define AR9285_AN_RF2G4_DB1_3 0xE0000000 368#define AR9285_AN_RF2G4_DB1_3_S 29 369#define AR9285_AN_RF2G4_DB1_4 0x1C000000 370#define AR9285_AN_RF2G4_DB1_4_S 26 371 372#define AR9285_AN_RF2G4_DB2_0 0x03800000 373#define AR9285_AN_RF2G4_DB2_0_S 23 374#define AR9285_AN_RF2G4_DB2_1 0x00700000 375#define AR9285_AN_RF2G4_DB2_1_S 20 376#define AR9285_AN_RF2G4_DB2_2 0x000E0000 377#define AR9285_AN_RF2G4_DB2_2_S 17 378#define AR9285_AN_RF2G4_DB2_3 0x0001C000 379#define AR9285_AN_RF2G4_DB2_3_S 14 380#define AR9285_AN_RF2G4_DB2_4 0x00003800 381#define AR9285_AN_RF2G4_DB2_4_S 11 382 383#define AR9285_AN_TOP3_XPABIAS_LVL 0x0000000C 384#define AR9285_AN_TOP3_XPABIAS_LVL_S 2 385 386/* Sleep control */ 387#define AR5416_SLEEP1_CAB_TIMEOUT 0xFFE00000 /* Cab timeout (TU) */ 388#define AR5416_SLEEP1_CAB_TIMEOUT_S 22 389 390#define AR5416_SLEEP2_BEACON_TIMEOUT 0xFFE00000 /* Beacon timeout (TU)*/ 391#define AR5416_SLEEP2_BEACON_TIMEOUT_S 22 392 393/* Sleep Registers */ 394#define AR_SLP32_HALFCLK_LATENCY 0x000FFFFF /* rising <-> falling edge */ 395#define AR_SLP32_ENA 0x00100000 396#define AR_SLP32_TSF_WRITE_STATUS 0x00200000 /* tsf update in progress */ 397 398#define AR_SLP32_WAKE_XTL_TIME 0x0000FFFF /* time to wake crystal */ 399 400#define AR_SLP32_TST_INC 0x000FFFFF 401 402#define AR_SLP_MIB_CLEAR 0x00000001 /* clear pending */ 403#define AR_SLP_MIB_PENDING 0x00000002 /* clear counters */ 404 405#define AR_TIMER_MODE_TBTT 0x00000001 406#define AR_TIMER_MODE_DBA 0x00000002 407#define AR_TIMER_MODE_SWBA 0x00000004 408#define AR_TIMER_MODE_HCF 0x00000008 409#define AR_TIMER_MODE_TIM 0x00000010 410#define AR_TIMER_MODE_DTIM 0x00000020 411#define AR_TIMER_MODE_QUIET 0x00000040 412#define AR_TIMER_MODE_NDP 0x00000080 413#define AR_TIMER_MODE_OVERFLOW_INDEX 0x00000700 414#define AR_TIMER_MODE_OVERFLOW_INDEX_S 8 415#define AR_TIMER_MODE_THRESH 0xFFFFF000 416#define AR_TIMER_MODE_THRESH_S 12 417 418/* PCU Misc modes */ 419#define AR_PCU_FORCE_BSSID_MATCH 0x00000001 /* force bssid to match */ 420#define AR_PCU_MIC_NEW_LOC_ENA 0x00000004 /* tx/rx mic keys together */ 421#define AR_PCU_TX_ADD_TSF 0x00000008 /* add tx_tsf + int_tsf */ 422#define AR_PCU_CCK_SIFS_MODE 0x00000010 /* assume 11b sifs */ 423#define AR_PCU_RX_ANT_UPDT 0x00000800 /* KC_RX_ANT_UPDATE */ 424#define AR_PCU_TXOP_TBTT_LIMIT_ENA 0x00001000 /* enforce txop / tbtt */ 425#define AR_PCU_MISS_BCN_IN_SLEEP 0x00004000 /* count bmiss's when sleeping */ 426#define AR_PCU_BUG_12306_FIX_ENA 0x00020000 /* use rx_clear to count sifs */ 427#define AR_PCU_FORCE_QUIET_COLL 0x00040000 /* kill xmit for channel change */ 428#define AR_PCU_TBTT_PROTECT 0x00200000 /* no xmit upto tbtt+20 uS */ 429#define AR_PCU_CLEAR_VMF 0x01000000 /* clear vmf mode (fast cc)*/ 430#define AR_PCU_CLEAR_BA_VALID 0x04000000 /* clear ba state */ 431 432/* GPIO Interrupt */ 433#define AR_INTR_GPIO 0x3FF00000 /* gpio interrupted */ 434#define AR_INTR_GPIO_S 20 435 436#define AR_GPIO_OUT_CTRL 0x000003FF /* 0 = out, 1 = in */ 437#define AR_GPIO_OUT_VAL 0x000FFC00 438#define AR_GPIO_OUT_VAL_S 10 439#define AR_GPIO_INTR_CTRL 0x3FF00000 440#define AR_GPIO_INTR_CTRL_S 20 441 442#define AR_GPIO_IN_VAL 0x0FFFC000 /* pre-9280 */ 443#define AR_GPIO_IN_VAL_S 14 444#define AR928X_GPIO_IN_VAL 0x000FFC00 445#define AR928X_GPIO_IN_VAL_S 10 446#define AR9285_GPIO_IN_VAL 0x00FFF000 447#define AR9285_GPIO_IN_VAL_S 12 448 449#define AR_GPIO_OE_OUT_DRV 0x3 /* 2 bit mask shifted by 2*bitpos */ 450#define AR_GPIO_OE_OUT_DRV_NO 0x0 /* tristate */ 451#define AR_GPIO_OE_OUT_DRV_LOW 0x1 /* drive if low */ 452#define AR_GPIO_OE_OUT_DRV_HI 0x2 /* drive if high */ 453#define AR_GPIO_OE_OUT_DRV_ALL 0x3 /* drive always */ 454 455#define AR_GPIO_INTR_POL_VAL 0x1FFF 456#define AR_GPIO_INTR_POL_VAL_S 0 457 458#define AR_2040_JOINED_RX_CLEAR 0x00000001 /* use ctl + ext rx_clear for cca */ 459 460#define AR_PCU_TXBUF_CTRL_SIZE_MASK 0x7FF 461#define AR_PCU_TXBUF_CTRL_USABLE_SIZE 0x700 462 463/* Eeprom defines */ 464#define AR_EEPROM_STATUS_DATA_VAL 0x0000ffff 465#define AR_EEPROM_STATUS_DATA_VAL_S 0 466#define AR_EEPROM_STATUS_DATA_BUSY 0x00010000 467#define AR_EEPROM_STATUS_DATA_BUSY_ACCESS 0x00020000 468#define AR_EEPROM_STATUS_DATA_PROT_ACCESS 0x00040000 469#define AR_EEPROM_STATUS_DATA_ABSENT_ACCESS 0x00080000 470 471#define AR_SREV_REVISION_OWL_10 0x08 472#define AR_SREV_REVISION_OWL_20 0x09 473#define AR_SREV_REVISION_OWL_22 0x0a 474 475#define AR_RAD5133_SREV_MAJOR 0xc0 /* Fowl: 2+5G/3x3 */ 476#define AR_RAD2133_SREV_MAJOR 0xd0 /* Fowl: 2G/3x3 */ 477#define AR_RAD5122_SREV_MAJOR 0xe0 /* Fowl: 5G/2x2 */ 478#define AR_RAD2122_SREV_MAJOR 0xf0 /* Fowl: 2+5G/2x2 */ 479 480/* Test macro for owl 1.0 */ 481#define IS_5416V1(_ah) ((_ah)->ah_macRev == AR_SREV_REVISION_OWL_10) 482#define IS_5416V2(_ah) ((_ah)->ah_macRev >= AR_SREV_REVISION_OWL_20) 483#define IS_5416V2_2(_ah) ((_ah)->ah_macRev == AR_SREV_REVISION_OWL_22) 484 485/* Expanded Mac Silicon Rev (16 bits starting with Sowl) */ 486#define AR_XSREV_ID 0xFFFFFFFF /* Chip ID */ 487#define AR_XSREV_ID_S 0 488#define AR_XSREV_VERSION 0xFFFC0000 /* Chip version */ 489#define AR_XSREV_VERSION_S 18 490#define AR_XSREV_TYPE 0x0003F000 /* Chip type */ 491#define AR_XSREV_TYPE_S 12 492#define AR_XSREV_TYPE_CHAIN 0x00001000 /* Chain Mode (1:3 chains, 493 * 0:2 chains) */ 494#define AR_XSREV_TYPE_HOST_MODE 0x00002000 /* Host Mode (1:PCI, 0:PCIe) */ 495#define AR_XSREV_REVISION 0x00000F00 496#define AR_XSREV_REVISION_S 8 497 498#define AR_XSREV_VERSION_OWL_PCI 0x0D 499#define AR_XSREV_VERSION_OWL_PCIE 0x0C 500#define AR_XSREV_REVISION_OWL_10 0 /* Owl 1.0 */ 501#define AR_XSREV_REVISION_OWL_20 1 /* Owl 2.0/2.1 */ 502#define AR_XSREV_REVISION_OWL_22 2 /* Owl 2.2 */ 503#define AR_XSREV_VERSION_SOWL 0x40 504#define AR_XSREV_REVISION_SOWL_10 0 /* Sowl 1.0 */ 505#define AR_XSREV_REVISION_SOWL_11 1 /* Sowl 1.1 */ 506#define AR_XSREV_VERSION_MERLIN 0x80 /* Merlin Version */ 507#define AR_XSREV_REVISION_MERLIN_10 0 /* Merlin 1.0 */ 508#define AR_XSREV_REVISION_MERLIN_20 1 /* Merlin 2.0 */ 509#define AR_XSREV_REVISION_MERLIN_21 2 /* Merlin 2.1 */ 510#define AR_XSREV_VERSION_KITE 0xC0 /* Kite Version */ 511#define AR_XSREV_REVISION_KITE_10 0 /* Kite 1.0 */ 512 513#define AR_SREV_OWL_20_OR_LATER(_ah) \ 514 (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL || \ 515 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_OWL_20) 516#define AR_SREV_OWL_22_OR_LATER(_ah) \ 517 (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL || \ 518 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_OWL_22) 519 520#define AR_SREV_SOWL(_ah) \ 521 (AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_SOWL) 522#define AR_SREV_SOWL_10_OR_LATER(_ah) \ 523 (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_SOWL) 524#define AR_SREV_SOWL_11(_ah) \ 525 (AR_SREV_SOWL(_ah) && \ 526 AH_PRIVATE((_ah))->ah_macRev == AR_XSREV_REVISION_SOWL_11) 527 528#define AR_SREV_MERLIN(_ah) \ 529 (AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_MERLIN) 530#define AR_SREV_MERLIN_10_OR_LATER(_ah) \ 531 (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_MERLIN) 532#define AR_SREV_MERLIN_20(_ah) \ 533 (AR_SREV_MERLIN(_ah) && \ 534 AH_PRIVATE((_ah))->ah_macRev >= AR_XSREV_REVISION_MERLIN_20) 535#define AR_SREV_MERLIN_20_OR_LATER(_ah) \ 536 (AR_SREV_MERLIN_20(_ah) || \ 537 AH_PRIVATE((_ah))->ah_macVersion > AR_XSREV_VERSION_MERLIN) 538 539#define AR_SREV_KITE(_ah) \ 540 (AH_PRIVATE((_ah))->ah_macVersion == AR_XSREV_VERSION_KITE) 541#define AR_SREV_KITE_10_OR_LATER(_ah) \ 542 (AH_PRIVATE((_ah))->ah_macVersion >= AR_XSREV_VERSION_KITE) 543#endif /* _DEV_ATH_AR5416REG_H */ 544