ah_internal.h revision 218436
1/*
2 * Copyright (c) 2002-2009 Sam Leffler, Errno Consulting
3 * Copyright (c) 2002-2008 Atheros Communications, Inc.
4 *
5 * Permission to use, copy, modify, and/or distribute this software for any
6 * purpose with or without fee is hereby granted, provided that the above
7 * copyright notice and this permission notice appear in all copies.
8 *
9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
10 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
11 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
12 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
13 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
14 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
15 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
16 *
17 * $FreeBSD: head/sys/dev/ath/ath_hal/ah_internal.h 218436 2011-02-08 12:49:01Z adrian $
18 */
19#ifndef _ATH_AH_INTERAL_H_
20#define _ATH_AH_INTERAL_H_
21/*
22 * Atheros Device Hardware Access Layer (HAL).
23 *
24 * Internal definitions.
25 */
26#define	AH_NULL	0
27#define	AH_MIN(a,b)	((a)<(b)?(a):(b))
28#define	AH_MAX(a,b)	((a)>(b)?(a):(b))
29
30#include <net80211/_ieee80211.h>
31
32#ifndef NBBY
33#define	NBBY	8			/* number of bits/byte */
34#endif
35
36#ifndef roundup
37#define	roundup(x, y)	((((x)+((y)-1))/(y))*(y))  /* to any y */
38#endif
39#ifndef howmany
40#define	howmany(x, y)	(((x)+((y)-1))/(y))
41#endif
42
43#ifndef offsetof
44#define	offsetof(type, field)	((size_t)(&((type *)0)->field))
45#endif
46
47typedef struct {
48	uint16_t	start;		/* first register */
49	uint16_t	end;		/* ending register or zero */
50} HAL_REGRANGE;
51
52typedef struct {
53	uint32_t	addr;		/* regiser address/offset */
54	uint32_t	value;		/* value to write */
55} HAL_REGWRITE;
56
57/*
58 * Transmit power scale factor.
59 *
60 * NB: This is not public because we want to discourage the use of
61 *     scaling; folks should use the tx power limit interface.
62 */
63typedef enum {
64	HAL_TP_SCALE_MAX	= 0,		/* no scaling (default) */
65	HAL_TP_SCALE_50		= 1,		/* 50% of max (-3 dBm) */
66	HAL_TP_SCALE_25		= 2,		/* 25% of max (-6 dBm) */
67	HAL_TP_SCALE_12		= 3,		/* 12% of max (-9 dBm) */
68	HAL_TP_SCALE_MIN	= 4,		/* min, but still on */
69} HAL_TP_SCALE;
70
71typedef enum {
72 	HAL_CAP_RADAR		= 0,		/* Radar capability */
73 	HAL_CAP_AR		= 1,		/* AR capability */
74} HAL_PHYDIAG_CAPS;
75
76/*
77 * Each chip or class of chips registers to offer support.
78 */
79struct ath_hal_chip {
80	const char	*name;
81	const char	*(*probe)(uint16_t vendorid, uint16_t devid);
82	struct ath_hal	*(*attach)(uint16_t devid, HAL_SOFTC,
83			    HAL_BUS_TAG, HAL_BUS_HANDLE, uint16_t *eepromdata,
84			    HAL_STATUS *error);
85};
86#ifndef AH_CHIP
87#define	AH_CHIP(_name, _probe, _attach)				\
88static struct ath_hal_chip _name##_chip = {			\
89	.name		= #_name,				\
90	.probe		= _probe,				\
91	.attach		= _attach				\
92};								\
93OS_DATA_SET(ah_chips, _name##_chip)
94#endif
95
96/*
97 * Each RF backend registers to offer support; this is mostly
98 * used by multi-chip 5212 solutions.  Single-chip solutions
99 * have a fixed idea about which RF to use.
100 */
101struct ath_hal_rf {
102	const char	*name;
103	HAL_BOOL	(*probe)(struct ath_hal *ah);
104	HAL_BOOL	(*attach)(struct ath_hal *ah, HAL_STATUS *ecode);
105};
106#ifndef AH_RF
107#define	AH_RF(_name, _probe, _attach)				\
108static struct ath_hal_rf _name##_rf = {				\
109	.name		= __STRING(_name),			\
110	.probe		= _probe,				\
111	.attach		= _attach				\
112};								\
113OS_DATA_SET(ah_rfs, _name##_rf)
114#endif
115
116struct ath_hal_rf *ath_hal_rfprobe(struct ath_hal *ah, HAL_STATUS *ecode);
117
118/*
119 * Maximum number of internal channels.  Entries are per unique
120 * frequency so this might be need to be increased to handle all
121 * usage cases; typically no more than 32 are really needed but
122 * dynamically allocating the data structures is a bit painful
123 * right now.
124 */
125#ifndef AH_MAXCHAN
126#define	AH_MAXCHAN	96
127#endif
128
129/*
130 * Internal per-channel state.  These are found
131 * using ic_devdata in the ieee80211_channel.
132 */
133typedef struct {
134	uint16_t	channel;	/* h/w frequency, NB: may be mapped */
135	uint8_t		privFlags;
136#define	CHANNEL_IQVALID		0x01	/* IQ calibration valid */
137#define	CHANNEL_ANI_INIT	0x02	/* ANI state initialized */
138#define	CHANNEL_ANI_SETUP	0x04	/* ANI state setup */
139	uint8_t		calValid;	/* bitmask of cal types */
140	int8_t		iCoff;
141	int8_t		qCoff;
142	int16_t		rawNoiseFloor;
143	int16_t		noiseFloorAdjust;
144	uint16_t	mainSpur;	/* cached spur value for this channel */
145} HAL_CHANNEL_INTERNAL;
146
147/* channel requires noise floor check */
148#define	CHANNEL_NFCREQUIRED	IEEE80211_CHAN_PRIV0
149
150/* all full-width channels */
151#define	IEEE80211_CHAN_ALLFULL \
152	(IEEE80211_CHAN_ALL - (IEEE80211_CHAN_HALF | IEEE80211_CHAN_QUARTER))
153#define	IEEE80211_CHAN_ALLTURBOFULL \
154	(IEEE80211_CHAN_ALLTURBO - \
155	 (IEEE80211_CHAN_HALF | IEEE80211_CHAN_QUARTER))
156
157typedef struct {
158	uint32_t	halChanSpreadSupport 		: 1,
159			halSleepAfterBeaconBroken	: 1,
160			halCompressSupport		: 1,
161			halBurstSupport			: 1,
162			halFastFramesSupport		: 1,
163			halChapTuningSupport		: 1,
164			halTurboGSupport		: 1,
165			halTurboPrimeSupport		: 1,
166			halMicAesCcmSupport		: 1,
167			halMicCkipSupport		: 1,
168			halMicTkipSupport		: 1,
169			halTkipMicTxRxKeySupport	: 1,
170			halCipherAesCcmSupport		: 1,
171			halCipherCkipSupport		: 1,
172			halCipherTkipSupport		: 1,
173			halPSPollBroken			: 1,
174			halVEOLSupport			: 1,
175			halBssIdMaskSupport		: 1,
176			halMcastKeySrchSupport		: 1,
177			halTsfAddSupport		: 1,
178			halChanHalfRate			: 1,
179			halChanQuarterRate		: 1,
180			halHTSupport			: 1,
181			halRfSilentSupport		: 1,
182			halHwPhyCounterSupport		: 1,
183			halWowSupport			: 1,
184			halWowMatchPatternExact		: 1,
185			halAutoSleepSupport		: 1,
186			halFastCCSupport		: 1,
187			halBtCoexSupport		: 1;
188	uint32_t	halRxStbcSupport		: 1,
189			halTxStbcSupport		: 1,
190			halGTTSupport			: 1,
191			halCSTSupport			: 1,
192			halRifsRxSupport		: 1,
193			halRifsTxSupport		: 1,
194			halExtChanDfsSupport		: 1,
195			halForcePpmSupport		: 1,
196			halEnhancedPmSupport		: 1,
197			halMbssidAggrSupport		: 1,
198			halBssidMatchSupport		: 1,
199			hal4kbSplitTransSupport		: 1;
200	uint32_t	halWirelessModes;
201	uint16_t	halTotalQueues;
202	uint16_t	halKeyCacheSize;
203	uint16_t	halLow5GhzChan, halHigh5GhzChan;
204	uint16_t	halLow2GhzChan, halHigh2GhzChan;
205	int		halTstampPrecision;
206	int		halRtsAggrLimit;
207	uint8_t		halTxChainMask;
208	uint8_t		halRxChainMask;
209	uint8_t		halNumGpioPins;
210	uint8_t		halNumAntCfg2GHz;
211	uint8_t		halNumAntCfg5GHz;
212	uint32_t	halIntrMask;
213	uint8_t		halTxStreams;
214	uint8_t		halRxStreams;
215} HAL_CAPABILITIES;
216
217struct regDomain;
218
219/*
220 * The ``private area'' follows immediately after the ``public area''
221 * in the data structure returned by ath_hal_attach.  Private data are
222 * used by device-independent code such as the regulatory domain support.
223 * In general, code within the HAL should never depend on data in the
224 * public area.  Instead any public data needed internally should be
225 * shadowed here.
226 *
227 * When declaring a device-specific ath_hal data structure this structure
228 * is assumed to at the front; e.g.
229 *
230 *	struct ath_hal_5212 {
231 *		struct ath_hal_private	ah_priv;
232 *		...
233 *	};
234 *
235 * It might be better to manage the method pointers in this structure
236 * using an indirect pointer to a read-only data structure but this would
237 * disallow class-style method overriding.
238 */
239struct ath_hal_private {
240	struct ath_hal	h;			/* public area */
241
242	/* NB: all methods go first to simplify initialization */
243	HAL_BOOL	(*ah_getChannelEdges)(struct ath_hal*,
244				uint16_t channelFlags,
245				uint16_t *lowChannel, uint16_t *highChannel);
246	u_int		(*ah_getWirelessModes)(struct ath_hal*);
247	HAL_BOOL	(*ah_eepromRead)(struct ath_hal *, u_int off,
248				uint16_t *data);
249	HAL_BOOL	(*ah_eepromWrite)(struct ath_hal *, u_int off,
250				uint16_t data);
251	HAL_BOOL	(*ah_getChipPowerLimits)(struct ath_hal *,
252				struct ieee80211_channel *);
253	int16_t		(*ah_getNfAdjust)(struct ath_hal *,
254				const HAL_CHANNEL_INTERNAL*);
255	void		(*ah_getNoiseFloor)(struct ath_hal *,
256				int16_t nfarray[]);
257
258	void		*ah_eeprom;		/* opaque EEPROM state */
259	uint16_t	ah_eeversion;		/* EEPROM version */
260	void		(*ah_eepromDetach)(struct ath_hal *);
261	HAL_STATUS	(*ah_eepromGet)(struct ath_hal *, int, void *);
262	HAL_BOOL	(*ah_eepromSet)(struct ath_hal *, int, int);
263	uint16_t	(*ah_getSpurChan)(struct ath_hal *, int, HAL_BOOL);
264	HAL_BOOL	(*ah_eepromDiag)(struct ath_hal *, int request,
265			    const void *args, uint32_t argsize,
266			    void **result, uint32_t *resultsize);
267
268	/*
269	 * Device revision information.
270	 */
271	uint16_t	ah_devid;		/* PCI device ID */
272	uint16_t	ah_subvendorid;		/* PCI subvendor ID */
273	uint32_t	ah_macVersion;		/* MAC version id */
274	uint16_t	ah_macRev;		/* MAC revision */
275	uint16_t	ah_phyRev;		/* PHY revision */
276	uint16_t	ah_analog5GhzRev;	/* 2GHz radio revision */
277	uint16_t	ah_analog2GhzRev;	/* 5GHz radio revision */
278	uint8_t		ah_ispcie;		/* PCIE, special treatment */
279
280	HAL_OPMODE	ah_opmode;		/* operating mode from reset */
281	const struct ieee80211_channel *ah_curchan;/* operating channel */
282	HAL_CAPABILITIES ah_caps;		/* device capabilities */
283	uint32_t	ah_diagreg;		/* user-specified AR_DIAG_SW */
284	int16_t		ah_powerLimit;		/* tx power cap */
285	uint16_t	ah_maxPowerLevel;	/* calculated max tx power */
286	u_int		ah_tpScale;		/* tx power scale factor */
287	uint32_t	ah_11nCompat;		/* 11n compat controls */
288
289	/*
290	 * State for regulatory domain handling.
291	 */
292	HAL_REG_DOMAIN	ah_currentRD;		/* EEPROM regulatory domain */
293	HAL_CHANNEL_INTERNAL ah_channels[AH_MAXCHAN]; /* private chan state */
294	u_int		ah_nchan;		/* valid items in ah_channels */
295	const struct regDomain *ah_rd2GHz;	/* reg state for 2G band */
296	const struct regDomain *ah_rd5GHz;	/* reg state for 5G band */
297
298	uint8_t    	ah_coverageClass;   	/* coverage class */
299	/*
300	 * RF Silent handling; setup according to the EEPROM.
301	 */
302	uint16_t	ah_rfsilent;		/* GPIO pin + polarity */
303	HAL_BOOL	ah_rfkillEnabled;	/* enable/disable RfKill */
304	/*
305	 * Diagnostic support for discriminating HIUERR reports.
306	 */
307	uint32_t	ah_fatalState[6];	/* AR_ISR+shadow regs */
308	int		ah_rxornIsFatal;	/* how to treat HAL_INT_RXORN */
309};
310
311#define	AH_PRIVATE(_ah)	((struct ath_hal_private *)(_ah))
312
313#define	ath_hal_getChannelEdges(_ah, _cf, _lc, _hc) \
314	AH_PRIVATE(_ah)->ah_getChannelEdges(_ah, _cf, _lc, _hc)
315#define	ath_hal_getWirelessModes(_ah) \
316	AH_PRIVATE(_ah)->ah_getWirelessModes(_ah)
317#define	ath_hal_eepromRead(_ah, _off, _data) \
318	AH_PRIVATE(_ah)->ah_eepromRead(_ah, _off, _data)
319#define	ath_hal_eepromWrite(_ah, _off, _data) \
320	AH_PRIVATE(_ah)->ah_eepromWrite(_ah, _off, _data)
321#define	ath_hal_gpioCfgOutput(_ah, _gpio, _type) \
322	(_ah)->ah_gpioCfgOutput(_ah, _gpio, _type)
323#define	ath_hal_gpioCfgInput(_ah, _gpio) \
324	(_ah)->ah_gpioCfgInput(_ah, _gpio)
325#define	ath_hal_gpioGet(_ah, _gpio) \
326	(_ah)->ah_gpioGet(_ah, _gpio)
327#define	ath_hal_gpioSet(_ah, _gpio, _val) \
328	(_ah)->ah_gpioSet(_ah, _gpio, _val)
329#define	ath_hal_gpioSetIntr(_ah, _gpio, _ilevel) \
330	(_ah)->ah_gpioSetIntr(_ah, _gpio, _ilevel)
331#define	ath_hal_getpowerlimits(_ah, _chan) \
332	AH_PRIVATE(_ah)->ah_getChipPowerLimits(_ah, _chan)
333#define ath_hal_getNfAdjust(_ah, _c) \
334	AH_PRIVATE(_ah)->ah_getNfAdjust(_ah, _c)
335#define	ath_hal_getNoiseFloor(_ah, _nfArray) \
336	AH_PRIVATE(_ah)->ah_getNoiseFloor(_ah, _nfArray)
337#define	ath_hal_configPCIE(_ah, _reset) \
338	(_ah)->ah_configPCIE(_ah, _reset)
339#define	ath_hal_disablePCIE(_ah) \
340	(_ah)->ah_disablePCIE(_ah)
341#define	ath_hal_setInterrupts(_ah, _mask) \
342	(_ah)->ah_setInterrupts(_ah, _mask)
343
344#define	ath_hal_eepromDetach(_ah) do {				\
345	if (AH_PRIVATE(_ah)->ah_eepromDetach != AH_NULL)	\
346		AH_PRIVATE(_ah)->ah_eepromDetach(_ah);		\
347} while (0)
348#define	ath_hal_eepromGet(_ah, _param, _val) \
349	AH_PRIVATE(_ah)->ah_eepromGet(_ah, _param, _val)
350#define	ath_hal_eepromSet(_ah, _param, _val) \
351	AH_PRIVATE(_ah)->ah_eepromSet(_ah, _param, _val)
352#define	ath_hal_eepromGetFlag(_ah, _param) \
353	(AH_PRIVATE(_ah)->ah_eepromGet(_ah, _param, AH_NULL) == HAL_OK)
354#define ath_hal_getSpurChan(_ah, _ix, _is2G) \
355	AH_PRIVATE(_ah)->ah_getSpurChan(_ah, _ix, _is2G)
356#define	ath_hal_eepromDiag(_ah, _request, _a, _asize, _r, _rsize) \
357	AH_PRIVATE(_ah)->ah_eepromDiag(_ah, _request, _a, _asize,  _r, _rsize)
358
359#ifndef _NET_IF_IEEE80211_H_
360/*
361 * Stuff that would naturally come from _ieee80211.h
362 */
363#define	IEEE80211_ADDR_LEN		6
364
365#define	IEEE80211_WEP_IVLEN			3	/* 24bit */
366#define	IEEE80211_WEP_KIDLEN			1	/* 1 octet */
367#define	IEEE80211_WEP_CRCLEN			4	/* CRC-32 */
368
369#define	IEEE80211_CRC_LEN			4
370
371#define	IEEE80211_MAX_LEN			(2300 + IEEE80211_CRC_LEN + \
372    (IEEE80211_WEP_IVLEN + IEEE80211_WEP_KIDLEN + IEEE80211_WEP_CRCLEN))
373#endif /* _NET_IF_IEEE80211_H_ */
374
375#define HAL_TXQ_USE_LOCKOUT_BKOFF_DIS	0x00000001
376
377#define INIT_AIFS		2
378#define INIT_CWMIN		15
379#define INIT_CWMIN_11B		31
380#define INIT_CWMAX		1023
381#define INIT_SH_RETRY		10
382#define INIT_LG_RETRY		10
383#define INIT_SSH_RETRY		32
384#define INIT_SLG_RETRY		32
385
386typedef struct {
387	uint32_t	tqi_ver;		/* HAL TXQ verson */
388	HAL_TX_QUEUE	tqi_type;		/* hw queue type*/
389	HAL_TX_QUEUE_SUBTYPE tqi_subtype;	/* queue subtype, if applicable */
390	HAL_TX_QUEUE_FLAGS tqi_qflags;		/* queue flags */
391	uint32_t	tqi_priority;
392	uint32_t	tqi_aifs;		/* aifs */
393	uint32_t	tqi_cwmin;		/* cwMin */
394	uint32_t	tqi_cwmax;		/* cwMax */
395	uint16_t	tqi_shretry;		/* frame short retry limit */
396	uint16_t	tqi_lgretry;		/* frame long retry limit */
397	uint32_t	tqi_cbrPeriod;
398	uint32_t	tqi_cbrOverflowLimit;
399	uint32_t	tqi_burstTime;
400	uint32_t	tqi_readyTime;
401	uint32_t	tqi_physCompBuf;
402	uint32_t	tqi_intFlags;		/* flags for internal use */
403} HAL_TX_QUEUE_INFO;
404
405extern	HAL_BOOL ath_hal_setTxQProps(struct ath_hal *ah,
406		HAL_TX_QUEUE_INFO *qi, const HAL_TXQ_INFO *qInfo);
407extern	HAL_BOOL ath_hal_getTxQProps(struct ath_hal *ah,
408		HAL_TXQ_INFO *qInfo, const HAL_TX_QUEUE_INFO *qi);
409
410typedef enum {
411	HAL_ANI_PRESENT,			/* is ANI support present */
412	HAL_ANI_NOISE_IMMUNITY_LEVEL,		/* set level */
413	HAL_ANI_OFDM_WEAK_SIGNAL_DETECTION,	/* enable/disable */
414	HAL_ANI_CCK_WEAK_SIGNAL_THR,		/* enable/disable */
415	HAL_ANI_FIRSTEP_LEVEL,			/* set level */
416	HAL_ANI_SPUR_IMMUNITY_LEVEL,		/* set level */
417	HAL_ANI_MODE = 6,	/* 0 => manual, 1 => auto (XXX do not change) */
418	HAL_ANI_PHYERR_RESET,			/* reset phy error stats */
419} HAL_ANI_CMD;
420
421#define	HAL_SPUR_VAL_MASK		0x3FFF
422#define	HAL_SPUR_CHAN_WIDTH		87
423#define	HAL_BIN_WIDTH_BASE_100HZ	3125
424#define	HAL_BIN_WIDTH_TURBO_100HZ	6250
425#define	HAL_MAX_BINS_ALLOWED		28
426
427#define	IS_CHAN_5GHZ(_c)	((_c)->channel > 4900)
428#define	IS_CHAN_2GHZ(_c)	(!IS_CHAN_5GHZ(_c))
429
430#define	IS_CHAN_IN_PUBLIC_SAFETY_BAND(_c) ((_c) > 4940 && (_c) < 4990)
431
432/*
433 * Deduce if the host cpu has big- or litt-endian byte order.
434 */
435static __inline__ int
436isBigEndian(void)
437{
438	union {
439		int32_t i;
440		char c[4];
441	} u;
442	u.i = 1;
443	return (u.c[0] == 0);
444}
445
446/* unalligned little endian access */
447#define LE_READ_2(p)							\
448	((uint16_t)							\
449	 ((((const uint8_t *)(p))[0]    ) | (((const uint8_t *)(p))[1]<< 8)))
450#define LE_READ_4(p)							\
451	((uint32_t)							\
452	 ((((const uint8_t *)(p))[0]    ) | (((const uint8_t *)(p))[1]<< 8) |\
453	  (((const uint8_t *)(p))[2]<<16) | (((const uint8_t *)(p))[3]<<24)))
454
455/*
456 * Register manipulation macros that expect bit field defines
457 * to follow the convention that an _S suffix is appended for
458 * a shift count, while the field mask has no suffix.
459 */
460#define	SM(_v, _f)	(((_v) << _f##_S) & (_f))
461#define	MS(_v, _f)	(((_v) & (_f)) >> _f##_S)
462#define	OS_REG_RMW_FIELD(_a, _r, _f, _v) \
463	OS_REG_WRITE(_a, _r, \
464		(OS_REG_READ(_a, _r) &~ (_f)) | (((_v) << _f##_S) & (_f)))
465#define	OS_REG_SET_BIT(_a, _r, _f) \
466	OS_REG_WRITE(_a, _r, OS_REG_READ(_a, _r) | (_f))
467#define	OS_REG_CLR_BIT(_a, _r, _f) \
468	OS_REG_WRITE(_a, _r, OS_REG_READ(_a, _r) &~ (_f))
469
470/* Analog register writes may require a delay between each one (eg Merlin?) */
471#define	OS_A_REG_RMW_FIELD(_a, _r, _f, _v) \
472	do { OS_REG_WRITE(_a, _r, (OS_REG_READ(_a, _r) &~ (_f)) | (((_v) << _f##_S) & (_f))) ; OS_DELAY(100); } while (0)
473
474/* system-configurable parameters */
475extern	int ath_hal_dma_beacon_response_time;	/* in TU's */
476extern	int ath_hal_sw_beacon_response_time;	/* in TU's */
477extern	int ath_hal_additional_swba_backoff;	/* in TU's */
478
479/* wait for the register contents to have the specified value */
480extern	HAL_BOOL ath_hal_wait(struct ath_hal *, u_int reg,
481		uint32_t mask, uint32_t val);
482extern	HAL_BOOL ath_hal_waitfor(struct ath_hal *, u_int reg,
483		uint32_t mask, uint32_t val, uint32_t timeout);
484
485/* return the first n bits in val reversed */
486extern	uint32_t ath_hal_reverseBits(uint32_t val, uint32_t n);
487
488/* printf interfaces */
489extern	void ath_hal_printf(struct ath_hal *, const char*, ...)
490		__printflike(2,3);
491extern	void ath_hal_vprintf(struct ath_hal *, const char*, __va_list)
492		__printflike(2, 0);
493extern	const char* ath_hal_ether_sprintf(const uint8_t *mac);
494
495/* allocate and free memory */
496extern	void *ath_hal_malloc(size_t);
497extern	void ath_hal_free(void *);
498
499/* common debugging interfaces */
500#ifdef AH_DEBUG
501#include "ah_debug.h"
502extern	int ath_hal_debug;
503extern	void HALDEBUG(struct ath_hal *ah, u_int mask, const char* fmt, ...)
504	__printflike(3,4);
505#else
506#define HALDEBUG(_ah, __m, _fmt, ...)
507#endif /* AH_DEBUG */
508
509/*
510 * Register logging definitions shared with ardecode.
511 */
512#include "ah_decode.h"
513
514/*
515 * Common assertion interface.  Note: it is a bad idea to generate
516 * an assertion failure for any recoverable event.  Instead catch
517 * the violation and, if possible, fix it up or recover from it; either
518 * with an error return value or a diagnostic messages.  System software
519 * does not panic unless the situation is hopeless.
520 */
521#ifdef AH_ASSERT
522extern	void ath_hal_assert_failed(const char* filename,
523		int lineno, const char* msg);
524
525#define	HALASSERT(_x) do {					\
526	if (!(_x)) {						\
527		ath_hal_assert_failed(__FILE__, __LINE__, #_x);	\
528	}							\
529} while (0)
530#else
531#define	HALASSERT(_x)
532#endif /* AH_ASSERT */
533
534/*
535 * Regulatory domain support.
536 */
537
538/*
539 * Return the max allowed antenna gain and apply any regulatory
540 * domain specific changes.
541 */
542u_int	ath_hal_getantennareduction(struct ath_hal *ah,
543	    const struct ieee80211_channel *chan, u_int twiceGain);
544
545/*
546 * Return the test group for the specific channel based on
547 * the current regulatory setup.
548 */
549u_int	ath_hal_getctl(struct ath_hal *, const struct ieee80211_channel *);
550
551/*
552 * Map a public channel definition to the corresponding
553 * internal data structure.  This implicitly specifies
554 * whether or not the specified channel is ok to use
555 * based on the current regulatory domain constraints.
556 */
557#ifndef AH_DEBUG
558static OS_INLINE HAL_CHANNEL_INTERNAL *
559ath_hal_checkchannel(struct ath_hal *ah, const struct ieee80211_channel *c)
560{
561	HAL_CHANNEL_INTERNAL *cc;
562
563	HALASSERT(c->ic_devdata < AH_PRIVATE(ah)->ah_nchan);
564	cc = &AH_PRIVATE(ah)->ah_channels[c->ic_devdata];
565	HALASSERT(c->ic_freq == cc->channel || IEEE80211_IS_CHAN_GSM(c));
566	return cc;
567}
568#else
569/* NB: non-inline version that checks state */
570HAL_CHANNEL_INTERNAL *ath_hal_checkchannel(struct ath_hal *,
571		const struct ieee80211_channel *);
572#endif /* AH_DEBUG */
573
574/*
575 * Return the h/w frequency for a channel.  This may be
576 * different from ic_freq if this is a GSM device that
577 * takes 2.4GHz frequencies and down-converts them.
578 */
579static OS_INLINE uint16_t
580ath_hal_gethwchannel(struct ath_hal *ah, const struct ieee80211_channel *c)
581{
582	return ath_hal_checkchannel(ah, c)->channel;
583}
584
585/*
586 * Convert between microseconds and core system clocks.
587 */
588extern	u_int ath_hal_mac_clks(struct ath_hal *ah, u_int usecs);
589extern	u_int ath_hal_mac_usec(struct ath_hal *ah, u_int clks);
590
591/*
592 * Generic get/set capability support.  Each chip overrides
593 * this routine to support chip-specific capabilities.
594 */
595extern	HAL_STATUS ath_hal_getcapability(struct ath_hal *ah,
596		HAL_CAPABILITY_TYPE type, uint32_t capability,
597		uint32_t *result);
598extern	HAL_BOOL ath_hal_setcapability(struct ath_hal *ah,
599		HAL_CAPABILITY_TYPE type, uint32_t capability,
600		uint32_t setting, HAL_STATUS *status);
601
602/* The diagnostic codes used to be internally defined here -adrian */
603#include "ah_diagcodes.h"
604
605enum {
606    HAL_BB_HANG_DFS		= 0x0001,
607    HAL_BB_HANG_RIFS		= 0x0002,
608    HAL_BB_HANG_RX_CLEAR	= 0x0004,
609    HAL_BB_HANG_UNKNOWN		= 0x0080,
610
611    HAL_MAC_HANG_SIG1		= 0x0100,
612    HAL_MAC_HANG_SIG2		= 0x0200,
613    HAL_MAC_HANG_UNKNOWN	= 0x8000,
614
615    HAL_BB_HANGS = HAL_BB_HANG_DFS
616		 | HAL_BB_HANG_RIFS
617		 | HAL_BB_HANG_RX_CLEAR
618		 | HAL_BB_HANG_UNKNOWN,
619    HAL_MAC_HANGS = HAL_MAC_HANG_SIG1
620		 | HAL_MAC_HANG_SIG2
621		 | HAL_MAC_HANG_UNKNOWN,
622};
623
624/*
625 * Device revision information.
626 */
627typedef struct {
628	uint16_t	ah_devid;		/* PCI device ID */
629	uint16_t	ah_subvendorid;		/* PCI subvendor ID */
630	uint32_t	ah_macVersion;		/* MAC version id */
631	uint16_t	ah_macRev;		/* MAC revision */
632	uint16_t	ah_phyRev;		/* PHY revision */
633	uint16_t	ah_analog5GhzRev;	/* 2GHz radio revision */
634	uint16_t	ah_analog2GhzRev;	/* 5GHz radio revision */
635} HAL_REVS;
636
637/*
638 * Argument payload for HAL_DIAG_SETKEY.
639 */
640typedef struct {
641	HAL_KEYVAL	dk_keyval;
642	uint16_t	dk_keyix;	/* key index */
643	uint8_t		dk_mac[IEEE80211_ADDR_LEN];
644	int		dk_xor;		/* XOR key data */
645} HAL_DIAG_KEYVAL;
646
647/*
648 * Argument payload for HAL_DIAG_EEWRITE.
649 */
650typedef struct {
651	uint16_t	ee_off;		/* eeprom offset */
652	uint16_t	ee_data;	/* write data */
653} HAL_DIAG_EEVAL;
654
655
656typedef struct {
657	u_int offset;		/* reg offset */
658	uint32_t val;		/* reg value  */
659} HAL_DIAG_REGVAL;
660
661/*
662 * 11n compatibility tweaks.
663 */
664#define	HAL_DIAG_11N_SERVICES	0x00000003
665#define	HAL_DIAG_11N_SERVICES_S	0
666#define	HAL_DIAG_11N_TXSTOMP	0x0000000c
667#define	HAL_DIAG_11N_TXSTOMP_S	2
668
669typedef struct {
670	int		maxNoiseImmunityLevel;	/* [0..4] */
671	int		totalSizeDesired[5];
672	int		coarseHigh[5];
673	int		coarseLow[5];
674	int		firpwr[5];
675
676	int		maxSpurImmunityLevel;	/* [0..7] */
677	int		cycPwrThr1[8];
678
679	int		maxFirstepLevel;	/* [0..2] */
680	int		firstep[3];
681
682	uint32_t	ofdmTrigHigh;
683	uint32_t	ofdmTrigLow;
684	int32_t		cckTrigHigh;
685	int32_t		cckTrigLow;
686	int32_t		rssiThrLow;
687	int32_t		rssiThrHigh;
688
689	int		period;			/* update listen period */
690} HAL_ANI_PARAMS;
691
692extern	HAL_BOOL ath_hal_getdiagstate(struct ath_hal *ah, int request,
693			const void *args, uint32_t argsize,
694			void **result, uint32_t *resultsize);
695
696/*
697 * Setup a h/w rate table for use.
698 */
699extern	void ath_hal_setupratetable(struct ath_hal *ah, HAL_RATE_TABLE *rt);
700
701/*
702 * Common routine for implementing getChanNoise api.
703 */
704int16_t	ath_hal_getChanNoise(struct ath_hal *, const struct ieee80211_channel *);
705
706/*
707 * Initialization support.
708 */
709typedef struct {
710	const uint32_t	*data;
711	int		rows, cols;
712} HAL_INI_ARRAY;
713
714#define	HAL_INI_INIT(_ia, _data, _cols) do {			\
715	(_ia)->data = (const uint32_t *)(_data);		\
716	(_ia)->rows = sizeof(_data) / sizeof((_data)[0]);	\
717	(_ia)->cols = (_cols);					\
718} while (0)
719#define	HAL_INI_VAL(_ia, _r, _c) \
720	((_ia)->data[((_r)*(_ia)->cols) + (_c)])
721
722/*
723 * OS_DELAY() does a PIO READ on the PCI bus which allows
724 * other cards' DMA reads to complete in the middle of our reset.
725 */
726#define DMA_YIELD(x) do {		\
727	if ((++(x) % 64) == 0)		\
728		OS_DELAY(1);		\
729} while (0)
730
731#define HAL_INI_WRITE_ARRAY(ah, regArray, col, regWr) do {             	\
732	int r;								\
733	for (r = 0; r < N(regArray); r++) {				\
734		OS_REG_WRITE(ah, (regArray)[r][0], (regArray)[r][col]);	\
735		DMA_YIELD(regWr);					\
736	}								\
737} while (0)
738
739#define HAL_INI_WRITE_BANK(ah, regArray, bankData, regWr) do {		\
740	int r;								\
741	for (r = 0; r < N(regArray); r++) {				\
742		OS_REG_WRITE(ah, (regArray)[r][0], (bankData)[r]);	\
743		DMA_YIELD(regWr);					\
744	}								\
745} while (0)
746
747extern	int ath_hal_ini_write(struct ath_hal *ah, const HAL_INI_ARRAY *ia,
748		int col, int regWr);
749extern	void ath_hal_ini_bank_setup(uint32_t data[], const HAL_INI_ARRAY *ia,
750		int col);
751extern	int ath_hal_ini_bank_write(struct ath_hal *ah, const HAL_INI_ARRAY *ia,
752		const uint32_t data[], int regWr);
753
754#define	CCK_SIFS_TIME		10
755#define	CCK_PREAMBLE_BITS	144
756#define	CCK_PLCP_BITS		48
757
758#define	OFDM_SIFS_TIME		16
759#define	OFDM_PREAMBLE_TIME	20
760#define	OFDM_PLCP_BITS		22
761#define	OFDM_SYMBOL_TIME	4
762
763#define	OFDM_HALF_SIFS_TIME	32
764#define	OFDM_HALF_PREAMBLE_TIME	40
765#define	OFDM_HALF_PLCP_BITS	22
766#define	OFDM_HALF_SYMBOL_TIME	8
767
768#define	OFDM_QUARTER_SIFS_TIME 		64
769#define	OFDM_QUARTER_PREAMBLE_TIME	80
770#define	OFDM_QUARTER_PLCP_BITS		22
771#define	OFDM_QUARTER_SYMBOL_TIME	16
772
773#define	TURBO_SIFS_TIME		8
774#define	TURBO_PREAMBLE_TIME	14
775#define	TURBO_PLCP_BITS		22
776#define	TURBO_SYMBOL_TIME	4
777
778#define	WLAN_CTRL_FRAME_SIZE	(2+2+6+4)	/* ACK+FCS */
779#endif /* _ATH_AH_INTERAL_H_ */
780