if_ale.c revision 271835
1184870Syongari/*-
2184870Syongari * Copyright (c) 2008, Pyun YongHyeon <yongari@FreeBSD.org>
3184870Syongari * All rights reserved.
4184870Syongari *
5184870Syongari * Redistribution and use in source and binary forms, with or without
6184870Syongari * modification, are permitted provided that the following conditions
7184870Syongari * are met:
8184870Syongari * 1. Redistributions of source code must retain the above copyright
9184870Syongari *    notice unmodified, this list of conditions, and the following
10184870Syongari *    disclaimer.
11184870Syongari * 2. Redistributions in binary form must reproduce the above copyright
12184870Syongari *    notice, this list of conditions and the following disclaimer in the
13184870Syongari *    documentation and/or other materials provided with the distribution.
14184870Syongari *
15184870Syongari * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
16184870Syongari * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
17184870Syongari * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
18184870Syongari * ARE DISCLAIMED.  IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
19184870Syongari * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
20184870Syongari * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
21184870Syongari * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
22184870Syongari * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
23184870Syongari * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
24184870Syongari * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
25184870Syongari * SUCH DAMAGE.
26184870Syongari */
27184870Syongari
28184870Syongari/* Driver for Atheros AR8121/AR8113/AR8114 PCIe Ethernet. */
29184870Syongari
30184870Syongari#include <sys/cdefs.h>
31184870Syongari__FBSDID("$FreeBSD: head/sys/dev/ale/if_ale.c 271835 2014-09-18 21:13:12Z glebius $");
32184870Syongari
33184870Syongari#include <sys/param.h>
34184870Syongari#include <sys/systm.h>
35184870Syongari#include <sys/bus.h>
36184870Syongari#include <sys/endian.h>
37184870Syongari#include <sys/kernel.h>
38184870Syongari#include <sys/malloc.h>
39184870Syongari#include <sys/mbuf.h>
40184870Syongari#include <sys/module.h>
41184870Syongari#include <sys/rman.h>
42184870Syongari#include <sys/queue.h>
43184870Syongari#include <sys/socket.h>
44184870Syongari#include <sys/sockio.h>
45184870Syongari#include <sys/sysctl.h>
46184870Syongari#include <sys/taskqueue.h>
47184870Syongari
48184870Syongari#include <net/bpf.h>
49184870Syongari#include <net/if.h>
50257176Sglebius#include <net/if_var.h>
51184870Syongari#include <net/if_arp.h>
52184870Syongari#include <net/ethernet.h>
53184870Syongari#include <net/if_dl.h>
54184870Syongari#include <net/if_llc.h>
55184870Syongari#include <net/if_media.h>
56184870Syongari#include <net/if_types.h>
57184870Syongari#include <net/if_vlan_var.h>
58184870Syongari
59184870Syongari#include <netinet/in.h>
60184870Syongari#include <netinet/in_systm.h>
61184870Syongari#include <netinet/ip.h>
62184870Syongari#include <netinet/tcp.h>
63184870Syongari
64184870Syongari#include <dev/mii/mii.h>
65184870Syongari#include <dev/mii/miivar.h>
66184870Syongari
67184870Syongari#include <dev/pci/pcireg.h>
68184870Syongari#include <dev/pci/pcivar.h>
69184870Syongari
70184870Syongari#include <machine/bus.h>
71184870Syongari#include <machine/in_cksum.h>
72184870Syongari
73184870Syongari#include <dev/ale/if_alereg.h>
74184870Syongari#include <dev/ale/if_alevar.h>
75184870Syongari
76184870Syongari/* "device miibus" required.  See GENERIC if you get errors here. */
77184870Syongari#include "miibus_if.h"
78184870Syongari
79184870Syongari/* For more information about Tx checksum offload issues see ale_encap(). */
80184870Syongari#define	ALE_CSUM_FEATURES	(CSUM_TCP | CSUM_UDP)
81184870Syongari
82184870SyongariMODULE_DEPEND(ale, pci, 1, 1, 1);
83184870SyongariMODULE_DEPEND(ale, ether, 1, 1, 1);
84184870SyongariMODULE_DEPEND(ale, miibus, 1, 1, 1);
85184870Syongari
86184870Syongari/* Tunables. */
87184870Syongaristatic int msi_disable = 0;
88184870Syongaristatic int msix_disable = 0;
89184870SyongariTUNABLE_INT("hw.ale.msi_disable", &msi_disable);
90184870SyongariTUNABLE_INT("hw.ale.msix_disable", &msix_disable);
91184870Syongari
92184870Syongari/*
93184870Syongari * Devices supported by this driver.
94184870Syongari */
95233888Smariusstatic const struct ale_dev {
96184870Syongari	uint16_t	ale_vendorid;
97184870Syongari	uint16_t	ale_deviceid;
98184870Syongari	const char	*ale_name;
99242625Sdim} ale_devs[] = {
100184870Syongari    { VENDORID_ATHEROS, DEVICEID_ATHEROS_AR81XX,
101184870Syongari    "Atheros AR8121/AR8113/AR8114 PCIe Ethernet" },
102184870Syongari};
103184870Syongari
104184870Syongaristatic int	ale_attach(device_t);
105184870Syongaristatic int	ale_check_boundary(struct ale_softc *);
106184870Syongaristatic int	ale_detach(device_t);
107184870Syongaristatic int	ale_dma_alloc(struct ale_softc *);
108184870Syongaristatic void	ale_dma_free(struct ale_softc *);
109184870Syongaristatic void	ale_dmamap_cb(void *, bus_dma_segment_t *, int, int);
110184870Syongaristatic int	ale_encap(struct ale_softc *, struct mbuf **);
111184870Syongaristatic void	ale_get_macaddr(struct ale_softc *);
112184870Syongaristatic void	ale_init(void *);
113184870Syongaristatic void	ale_init_locked(struct ale_softc *);
114184870Syongaristatic void	ale_init_rx_pages(struct ale_softc *);
115184870Syongaristatic void	ale_init_tx_ring(struct ale_softc *);
116184870Syongaristatic void	ale_int_task(void *, int);
117184870Syongaristatic int	ale_intr(void *);
118184870Syongaristatic int	ale_ioctl(struct ifnet *, u_long, caddr_t);
119184870Syongaristatic void	ale_mac_config(struct ale_softc *);
120184870Syongaristatic int	ale_miibus_readreg(device_t, int, int);
121184870Syongaristatic void	ale_miibus_statchg(device_t);
122184870Syongaristatic int	ale_miibus_writereg(device_t, int, int, int);
123184870Syongaristatic int	ale_mediachange(struct ifnet *);
124184870Syongaristatic void	ale_mediastatus(struct ifnet *, struct ifmediareq *);
125184870Syongaristatic void	ale_phy_reset(struct ale_softc *);
126184870Syongaristatic int	ale_probe(device_t);
127184870Syongaristatic void	ale_reset(struct ale_softc *);
128184870Syongaristatic int	ale_resume(device_t);
129184870Syongaristatic void	ale_rx_update_page(struct ale_softc *, struct ale_rx_page **,
130184870Syongari    uint32_t, uint32_t *);
131184870Syongaristatic void	ale_rxcsum(struct ale_softc *, struct mbuf *, uint32_t);
132184870Syongaristatic int	ale_rxeof(struct ale_softc *sc, int);
133184870Syongaristatic void	ale_rxfilter(struct ale_softc *);
134184870Syongaristatic void	ale_rxvlan(struct ale_softc *);
135184870Syongaristatic void	ale_setlinkspeed(struct ale_softc *);
136184870Syongaristatic void	ale_setwol(struct ale_softc *);
137184870Syongaristatic int	ale_shutdown(device_t);
138184870Syongaristatic void	ale_start(struct ifnet *);
139216925Sjhbstatic void	ale_start_locked(struct ifnet *);
140184870Syongaristatic void	ale_stats_clear(struct ale_softc *);
141184870Syongaristatic void	ale_stats_update(struct ale_softc *);
142184870Syongaristatic void	ale_stop(struct ale_softc *);
143184870Syongaristatic void	ale_stop_mac(struct ale_softc *);
144184870Syongaristatic int	ale_suspend(device_t);
145184870Syongaristatic void	ale_sysctl_node(struct ale_softc *);
146184870Syongaristatic void	ale_tick(void *);
147184870Syongaristatic void	ale_txeof(struct ale_softc *);
148184870Syongaristatic void	ale_watchdog(struct ale_softc *);
149184870Syongaristatic int	sysctl_int_range(SYSCTL_HANDLER_ARGS, int, int);
150184870Syongaristatic int	sysctl_hw_ale_proc_limit(SYSCTL_HANDLER_ARGS);
151184870Syongaristatic int	sysctl_hw_ale_int_mod(SYSCTL_HANDLER_ARGS);
152184870Syongari
153184870Syongaristatic device_method_t ale_methods[] = {
154184870Syongari	/* Device interface. */
155184870Syongari	DEVMETHOD(device_probe,		ale_probe),
156184870Syongari	DEVMETHOD(device_attach,	ale_attach),
157184870Syongari	DEVMETHOD(device_detach,	ale_detach),
158184870Syongari	DEVMETHOD(device_shutdown,	ale_shutdown),
159184870Syongari	DEVMETHOD(device_suspend,	ale_suspend),
160184870Syongari	DEVMETHOD(device_resume,	ale_resume),
161184870Syongari
162184870Syongari	/* MII interface. */
163184870Syongari	DEVMETHOD(miibus_readreg,	ale_miibus_readreg),
164184870Syongari	DEVMETHOD(miibus_writereg,	ale_miibus_writereg),
165184870Syongari	DEVMETHOD(miibus_statchg,	ale_miibus_statchg),
166184870Syongari
167233888Smarius	DEVMETHOD_END
168184870Syongari};
169184870Syongari
170184870Syongaristatic driver_t ale_driver = {
171184870Syongari	"ale",
172184870Syongari	ale_methods,
173184870Syongari	sizeof(struct ale_softc)
174184870Syongari};
175184870Syongari
176184870Syongaristatic devclass_t ale_devclass;
177184870Syongari
178233888SmariusDRIVER_MODULE(ale, pci, ale_driver, ale_devclass, NULL, NULL);
179233888SmariusDRIVER_MODULE(miibus, ale, miibus_driver, miibus_devclass, NULL, NULL);
180184870Syongari
181184870Syongaristatic struct resource_spec ale_res_spec_mem[] = {
182184870Syongari	{ SYS_RES_MEMORY,	PCIR_BAR(0),	RF_ACTIVE },
183184870Syongari	{ -1,			0,		0 }
184184870Syongari};
185184870Syongari
186184870Syongaristatic struct resource_spec ale_irq_spec_legacy[] = {
187184870Syongari	{ SYS_RES_IRQ,		0,		RF_ACTIVE | RF_SHAREABLE },
188184870Syongari	{ -1,			0,		0 }
189184870Syongari};
190184870Syongari
191184870Syongaristatic struct resource_spec ale_irq_spec_msi[] = {
192184870Syongari	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
193184870Syongari	{ -1,			0,		0 }
194184870Syongari};
195184870Syongari
196184870Syongaristatic struct resource_spec ale_irq_spec_msix[] = {
197184870Syongari	{ SYS_RES_IRQ,		1,		RF_ACTIVE },
198184870Syongari	{ -1,			0,		0 }
199184870Syongari};
200184870Syongari
201184870Syongaristatic int
202184870Syongariale_miibus_readreg(device_t dev, int phy, int reg)
203184870Syongari{
204184870Syongari	struct ale_softc *sc;
205184870Syongari	uint32_t v;
206184870Syongari	int i;
207184870Syongari
208184870Syongari	sc = device_get_softc(dev);
209184870Syongari
210184870Syongari	CSR_WRITE_4(sc, ALE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_READ |
211184870Syongari	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
212184870Syongari	for (i = ALE_PHY_TIMEOUT; i > 0; i--) {
213184870Syongari		DELAY(5);
214184870Syongari		v = CSR_READ_4(sc, ALE_MDIO);
215184870Syongari		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
216184870Syongari			break;
217184870Syongari	}
218184870Syongari
219184870Syongari	if (i == 0) {
220184870Syongari		device_printf(sc->ale_dev, "phy read timeout : %d\n", reg);
221184870Syongari		return (0);
222184870Syongari	}
223184870Syongari
224184870Syongari	return ((v & MDIO_DATA_MASK) >> MDIO_DATA_SHIFT);
225184870Syongari}
226184870Syongari
227184870Syongaristatic int
228184870Syongariale_miibus_writereg(device_t dev, int phy, int reg, int val)
229184870Syongari{
230184870Syongari	struct ale_softc *sc;
231184870Syongari	uint32_t v;
232184870Syongari	int i;
233184870Syongari
234184870Syongari	sc = device_get_softc(dev);
235184870Syongari
236184870Syongari	CSR_WRITE_4(sc, ALE_MDIO, MDIO_OP_EXECUTE | MDIO_OP_WRITE |
237184870Syongari	    (val & MDIO_DATA_MASK) << MDIO_DATA_SHIFT |
238184870Syongari	    MDIO_SUP_PREAMBLE | MDIO_CLK_25_4 | MDIO_REG_ADDR(reg));
239184870Syongari	for (i = ALE_PHY_TIMEOUT; i > 0; i--) {
240184870Syongari		DELAY(5);
241184870Syongari		v = CSR_READ_4(sc, ALE_MDIO);
242184870Syongari		if ((v & (MDIO_OP_EXECUTE | MDIO_OP_BUSY)) == 0)
243184870Syongari			break;
244184870Syongari	}
245184870Syongari
246184870Syongari	if (i == 0)
247184870Syongari		device_printf(sc->ale_dev, "phy write timeout : %d\n", reg);
248184870Syongari
249184870Syongari	return (0);
250184870Syongari}
251184870Syongari
252184870Syongaristatic void
253184870Syongariale_miibus_statchg(device_t dev)
254184870Syongari{
255184870Syongari	struct ale_softc *sc;
256233688Syongari	struct mii_data *mii;
257233688Syongari	struct ifnet *ifp;
258233688Syongari	uint32_t reg;
259184870Syongari
260184870Syongari	sc = device_get_softc(dev);
261233688Syongari	mii = device_get_softc(sc->ale_miibus);
262233688Syongari	ifp = sc->ale_ifp;
263233688Syongari	if (mii == NULL || ifp == NULL ||
264233688Syongari	    (ifp->if_drv_flags & IFF_DRV_RUNNING) == 0)
265233688Syongari		return;
266184870Syongari
267233688Syongari	sc->ale_flags &= ~ALE_FLAG_LINK;
268233688Syongari	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
269233688Syongari	    (IFM_ACTIVE | IFM_AVALID)) {
270233688Syongari		switch (IFM_SUBTYPE(mii->mii_media_active)) {
271233688Syongari		case IFM_10_T:
272233688Syongari		case IFM_100_TX:
273233688Syongari			sc->ale_flags |= ALE_FLAG_LINK;
274233688Syongari			break;
275233688Syongari		case IFM_1000_T:
276233688Syongari			if ((sc->ale_flags & ALE_FLAG_FASTETHER) == 0)
277233688Syongari				sc->ale_flags |= ALE_FLAG_LINK;
278233688Syongari			break;
279233688Syongari		default:
280233688Syongari			break;
281233688Syongari		}
282233688Syongari	}
283233688Syongari
284233688Syongari	/* Stop Rx/Tx MACs. */
285233688Syongari	ale_stop_mac(sc);
286233688Syongari
287233688Syongari	/* Program MACs with resolved speed/duplex/flow-control. */
288233688Syongari	if ((sc->ale_flags & ALE_FLAG_LINK) != 0) {
289233688Syongari		ale_mac_config(sc);
290233688Syongari		/* Reenable Tx/Rx MACs. */
291233688Syongari		reg = CSR_READ_4(sc, ALE_MAC_CFG);
292233688Syongari		reg |= MAC_CFG_TX_ENB | MAC_CFG_RX_ENB;
293233688Syongari		CSR_WRITE_4(sc, ALE_MAC_CFG, reg);
294233688Syongari	}
295184870Syongari}
296184870Syongari
297184870Syongaristatic void
298184870Syongariale_mediastatus(struct ifnet *ifp, struct ifmediareq *ifmr)
299184870Syongari{
300184870Syongari	struct ale_softc *sc;
301184870Syongari	struct mii_data *mii;
302184870Syongari
303184870Syongari	sc = ifp->if_softc;
304184870Syongari	ALE_LOCK(sc);
305233689Syongari	if ((ifp->if_flags & IFF_UP) == 0) {
306233689Syongari		ALE_UNLOCK(sc);
307233689Syongari		return;
308233689Syongari	}
309184870Syongari	mii = device_get_softc(sc->ale_miibus);
310184870Syongari
311184870Syongari	mii_pollstat(mii);
312184870Syongari	ifmr->ifm_status = mii->mii_media_status;
313184870Syongari	ifmr->ifm_active = mii->mii_media_active;
314226478Syongari	ALE_UNLOCK(sc);
315184870Syongari}
316184870Syongari
317184870Syongaristatic int
318184870Syongariale_mediachange(struct ifnet *ifp)
319184870Syongari{
320184870Syongari	struct ale_softc *sc;
321184870Syongari	struct mii_data *mii;
322184870Syongari	struct mii_softc *miisc;
323184870Syongari	int error;
324184870Syongari
325184870Syongari	sc = ifp->if_softc;
326184870Syongari	ALE_LOCK(sc);
327184870Syongari	mii = device_get_softc(sc->ale_miibus);
328221407Smarius	LIST_FOREACH(miisc, &mii->mii_phys, mii_list)
329221407Smarius		PHY_RESET(miisc);
330184870Syongari	error = mii_mediachg(mii);
331184870Syongari	ALE_UNLOCK(sc);
332184870Syongari
333184870Syongari	return (error);
334184870Syongari}
335184870Syongari
336184870Syongaristatic int
337184870Syongariale_probe(device_t dev)
338184870Syongari{
339233888Smarius	const struct ale_dev *sp;
340184870Syongari	int i;
341184870Syongari	uint16_t vendor, devid;
342184870Syongari
343184870Syongari	vendor = pci_get_vendor(dev);
344184870Syongari	devid = pci_get_device(dev);
345184870Syongari	sp = ale_devs;
346184870Syongari	for (i = 0; i < sizeof(ale_devs) / sizeof(ale_devs[0]); i++) {
347184870Syongari		if (vendor == sp->ale_vendorid &&
348184870Syongari		    devid == sp->ale_deviceid) {
349184870Syongari			device_set_desc(dev, sp->ale_name);
350184870Syongari			return (BUS_PROBE_DEFAULT);
351184870Syongari		}
352184870Syongari		sp++;
353184870Syongari	}
354184870Syongari
355184870Syongari	return (ENXIO);
356184870Syongari}
357184870Syongari
358184870Syongaristatic void
359184870Syongariale_get_macaddr(struct ale_softc *sc)
360184870Syongari{
361184870Syongari	uint32_t ea[2], reg;
362184870Syongari	int i, vpdc;
363184870Syongari
364184870Syongari	reg = CSR_READ_4(sc, ALE_SPI_CTRL);
365184870Syongari	if ((reg & SPI_VPD_ENB) != 0) {
366184870Syongari		reg &= ~SPI_VPD_ENB;
367184870Syongari		CSR_WRITE_4(sc, ALE_SPI_CTRL, reg);
368184870Syongari	}
369184870Syongari
370219902Sjhb	if (pci_find_cap(sc->ale_dev, PCIY_VPD, &vpdc) == 0) {
371184870Syongari		/*
372184870Syongari		 * PCI VPD capability found, let TWSI reload EEPROM.
373184870Syongari		 * This will set ethernet address of controller.
374184870Syongari		 */
375184870Syongari		CSR_WRITE_4(sc, ALE_TWSI_CTRL, CSR_READ_4(sc, ALE_TWSI_CTRL) |
376184870Syongari		    TWSI_CTRL_SW_LD_START);
377184870Syongari		for (i = 100; i > 0; i--) {
378184870Syongari			DELAY(1000);
379184870Syongari			reg = CSR_READ_4(sc, ALE_TWSI_CTRL);
380184870Syongari			if ((reg & TWSI_CTRL_SW_LD_START) == 0)
381184870Syongari				break;
382184870Syongari		}
383184870Syongari		if (i == 0)
384184870Syongari			device_printf(sc->ale_dev,
385184870Syongari			    "reloading EEPROM timeout!\n");
386184870Syongari	} else {
387184870Syongari		if (bootverbose)
388184870Syongari			device_printf(sc->ale_dev,
389184870Syongari			    "PCI VPD capability not found!\n");
390184870Syongari	}
391184870Syongari
392184870Syongari	ea[0] = CSR_READ_4(sc, ALE_PAR0);
393184870Syongari	ea[1] = CSR_READ_4(sc, ALE_PAR1);
394184870Syongari	sc->ale_eaddr[0] = (ea[1] >> 8) & 0xFF;
395184870Syongari	sc->ale_eaddr[1] = (ea[1] >> 0) & 0xFF;
396184870Syongari	sc->ale_eaddr[2] = (ea[0] >> 24) & 0xFF;
397184870Syongari	sc->ale_eaddr[3] = (ea[0] >> 16) & 0xFF;
398184870Syongari	sc->ale_eaddr[4] = (ea[0] >> 8) & 0xFF;
399184870Syongari	sc->ale_eaddr[5] = (ea[0] >> 0) & 0xFF;
400184870Syongari}
401184870Syongari
402184870Syongaristatic void
403184870Syongariale_phy_reset(struct ale_softc *sc)
404184870Syongari{
405184870Syongari
406184870Syongari	/* Reset magic from Linux. */
407184870Syongari	CSR_WRITE_2(sc, ALE_GPHY_CTRL,
408184870Syongari	    GPHY_CTRL_HIB_EN | GPHY_CTRL_HIB_PULSE | GPHY_CTRL_SEL_ANA_RESET |
409184870Syongari	    GPHY_CTRL_PHY_PLL_ON);
410184870Syongari	DELAY(1000);
411184870Syongari	CSR_WRITE_2(sc, ALE_GPHY_CTRL,
412184870Syongari	    GPHY_CTRL_EXT_RESET | GPHY_CTRL_HIB_EN | GPHY_CTRL_HIB_PULSE |
413184870Syongari	    GPHY_CTRL_SEL_ANA_RESET | GPHY_CTRL_PHY_PLL_ON);
414184870Syongari	DELAY(1000);
415185576Syongari
416185576Syongari#define	ATPHY_DBG_ADDR		0x1D
417185576Syongari#define	ATPHY_DBG_DATA		0x1E
418185576Syongari
419185576Syongari	/* Enable hibernation mode. */
420185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
421185576Syongari	    ATPHY_DBG_ADDR, 0x0B);
422185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
423185576Syongari	    ATPHY_DBG_DATA, 0xBC00);
424185576Syongari	/* Set Class A/B for all modes. */
425185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
426185576Syongari	    ATPHY_DBG_ADDR, 0x00);
427185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
428185576Syongari	    ATPHY_DBG_DATA, 0x02EF);
429185576Syongari	/* Enable 10BT power saving. */
430185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
431185576Syongari	    ATPHY_DBG_ADDR, 0x12);
432185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
433185576Syongari	    ATPHY_DBG_DATA, 0x4C04);
434185576Syongari	/* Adjust 1000T power. */
435185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
436185576Syongari	    ATPHY_DBG_ADDR, 0x04);
437185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
438185576Syongari	    ATPHY_DBG_ADDR, 0x8BBB);
439185576Syongari	/* 10BT center tap voltage. */
440185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
441185576Syongari	    ATPHY_DBG_ADDR, 0x05);
442185576Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
443185576Syongari	    ATPHY_DBG_ADDR, 0x2C46);
444185576Syongari
445185576Syongari#undef	ATPHY_DBG_ADDR
446185576Syongari#undef	ATPHY_DBG_DATA
447185576Syongari	DELAY(1000);
448184870Syongari}
449184870Syongari
450184870Syongaristatic int
451184870Syongariale_attach(device_t dev)
452184870Syongari{
453184870Syongari	struct ale_softc *sc;
454184870Syongari	struct ifnet *ifp;
455184870Syongari	uint16_t burst;
456184870Syongari	int error, i, msic, msixc, pmc;
457184870Syongari	uint32_t rxf_len, txf_len;
458184870Syongari
459184870Syongari	error = 0;
460184870Syongari	sc = device_get_softc(dev);
461184870Syongari	sc->ale_dev = dev;
462184870Syongari
463184870Syongari	mtx_init(&sc->ale_mtx, device_get_nameunit(dev), MTX_NETWORK_LOCK,
464184870Syongari	    MTX_DEF);
465184870Syongari	callout_init_mtx(&sc->ale_tick_ch, &sc->ale_mtx, 0);
466184870Syongari	TASK_INIT(&sc->ale_int_task, 0, ale_int_task, sc);
467184870Syongari
468184870Syongari	/* Map the device. */
469184870Syongari	pci_enable_busmaster(dev);
470184870Syongari	sc->ale_res_spec = ale_res_spec_mem;
471184870Syongari	sc->ale_irq_spec = ale_irq_spec_legacy;
472184870Syongari	error = bus_alloc_resources(dev, sc->ale_res_spec, sc->ale_res);
473184870Syongari	if (error != 0) {
474184870Syongari		device_printf(dev, "cannot allocate memory resources.\n");
475184870Syongari		goto fail;
476184870Syongari	}
477184870Syongari
478184870Syongari	/* Set PHY address. */
479184870Syongari	sc->ale_phyaddr = ALE_PHY_ADDR;
480184870Syongari
481184870Syongari	/* Reset PHY. */
482184870Syongari	ale_phy_reset(sc);
483184870Syongari
484184870Syongari	/* Reset the ethernet controller. */
485184870Syongari	ale_reset(sc);
486184870Syongari
487184870Syongari	/* Get PCI and chip id/revision. */
488184870Syongari	sc->ale_rev = pci_get_revid(dev);
489184870Syongari	if (sc->ale_rev >= 0xF0) {
490184870Syongari		/* L2E Rev. B. AR8114 */
491184870Syongari		sc->ale_flags |= ALE_FLAG_FASTETHER;
492184870Syongari	} else {
493184870Syongari		if ((CSR_READ_4(sc, ALE_PHY_STATUS) & PHY_STATUS_100M) != 0) {
494184870Syongari			/* L1E AR8121 */
495184870Syongari			sc->ale_flags |= ALE_FLAG_JUMBO;
496184870Syongari		} else {
497184870Syongari			/* L2E Rev. A. AR8113 */
498184870Syongari			sc->ale_flags |= ALE_FLAG_FASTETHER;
499184870Syongari		}
500184870Syongari	}
501184870Syongari	/*
502184870Syongari	 * All known controllers seems to require 4 bytes alignment
503184870Syongari	 * of Tx buffers to make Tx checksum offload with custom
504184870Syongari	 * checksum generation method work.
505184870Syongari	 */
506184870Syongari	sc->ale_flags |= ALE_FLAG_TXCSUM_BUG;
507184870Syongari	/*
508184870Syongari	 * All known controllers seems to have issues on Rx checksum
509184870Syongari	 * offload for fragmented IP datagrams.
510184870Syongari	 */
511184870Syongari	sc->ale_flags |= ALE_FLAG_RXCSUM_BUG;
512184870Syongari	/*
513184870Syongari	 * Don't use Tx CMB. It is known to cause RRS update failure
514184870Syongari	 * under certain circumstances. Typical phenomenon of the
515184870Syongari	 * issue would be unexpected sequence number encountered in
516184870Syongari	 * Rx handler.
517184870Syongari	 */
518184870Syongari	sc->ale_flags |= ALE_FLAG_TXCMB_BUG;
519184870Syongari	sc->ale_chip_rev = CSR_READ_4(sc, ALE_MASTER_CFG) >>
520184870Syongari	    MASTER_CHIP_REV_SHIFT;
521184870Syongari	if (bootverbose) {
522184870Syongari		device_printf(dev, "PCI device revision : 0x%04x\n",
523184870Syongari		    sc->ale_rev);
524184870Syongari		device_printf(dev, "Chip id/revision : 0x%04x\n",
525184870Syongari		    sc->ale_chip_rev);
526184870Syongari	}
527184870Syongari	txf_len = CSR_READ_4(sc, ALE_SRAM_TX_FIFO_LEN);
528184870Syongari	rxf_len = CSR_READ_4(sc, ALE_SRAM_RX_FIFO_LEN);
529184870Syongari	/*
530184870Syongari	 * Uninitialized hardware returns an invalid chip id/revision
531184870Syongari	 * as well as 0xFFFFFFFF for Tx/Rx fifo length.
532184870Syongari	 */
533184870Syongari	if (sc->ale_chip_rev == 0xFFFF || txf_len == 0xFFFFFFFF ||
534184870Syongari	    rxf_len == 0xFFFFFFF) {
535184870Syongari		device_printf(dev,"chip revision : 0x%04x, %u Tx FIFO "
536184870Syongari		    "%u Rx FIFO -- not initialized?\n", sc->ale_chip_rev,
537184870Syongari		    txf_len, rxf_len);
538184870Syongari		error = ENXIO;
539184870Syongari		goto fail;
540184870Syongari	}
541184870Syongari	device_printf(dev, "%u Tx FIFO, %u Rx FIFO\n", txf_len, rxf_len);
542184870Syongari
543184870Syongari	/* Allocate IRQ resources. */
544184870Syongari	msixc = pci_msix_count(dev);
545184870Syongari	msic = pci_msi_count(dev);
546184870Syongari	if (bootverbose) {
547184870Syongari		device_printf(dev, "MSIX count : %d\n", msixc);
548184870Syongari		device_printf(dev, "MSI count : %d\n", msic);
549184870Syongari	}
550184870Syongari
551184870Syongari	/* Prefer MSIX over MSI. */
552184870Syongari	if (msix_disable == 0 || msi_disable == 0) {
553184870Syongari		if (msix_disable == 0 && msixc == ALE_MSIX_MESSAGES &&
554184870Syongari		    pci_alloc_msix(dev, &msixc) == 0) {
555241340Syongari			if (msixc == ALE_MSIX_MESSAGES) {
556184870Syongari				device_printf(dev, "Using %d MSIX messages.\n",
557184870Syongari				    msixc);
558184870Syongari				sc->ale_flags |= ALE_FLAG_MSIX;
559184870Syongari				sc->ale_irq_spec = ale_irq_spec_msix;
560184870Syongari			} else
561184870Syongari				pci_release_msi(dev);
562184870Syongari		}
563184870Syongari		if (msi_disable == 0 && (sc->ale_flags & ALE_FLAG_MSIX) == 0 &&
564184870Syongari		    msic == ALE_MSI_MESSAGES &&
565184870Syongari		    pci_alloc_msi(dev, &msic) == 0) {
566184870Syongari			if (msic == ALE_MSI_MESSAGES) {
567184870Syongari				device_printf(dev, "Using %d MSI messages.\n",
568184870Syongari				    msic);
569184870Syongari				sc->ale_flags |= ALE_FLAG_MSI;
570184870Syongari				sc->ale_irq_spec = ale_irq_spec_msi;
571184870Syongari			} else
572184870Syongari				pci_release_msi(dev);
573184870Syongari		}
574184870Syongari	}
575184870Syongari
576184870Syongari	error = bus_alloc_resources(dev, sc->ale_irq_spec, sc->ale_irq);
577184870Syongari	if (error != 0) {
578184870Syongari		device_printf(dev, "cannot allocate IRQ resources.\n");
579184870Syongari		goto fail;
580184870Syongari	}
581184870Syongari
582184870Syongari	/* Get DMA parameters from PCIe device control register. */
583219902Sjhb	if (pci_find_cap(dev, PCIY_EXPRESS, &i) == 0) {
584184870Syongari		sc->ale_flags |= ALE_FLAG_PCIE;
585184870Syongari		burst = pci_read_config(dev, i + 0x08, 2);
586184870Syongari		/* Max read request size. */
587184870Syongari		sc->ale_dma_rd_burst = ((burst >> 12) & 0x07) <<
588184870Syongari		    DMA_CFG_RD_BURST_SHIFT;
589184870Syongari		/* Max payload size. */
590184870Syongari		sc->ale_dma_wr_burst = ((burst >> 5) & 0x07) <<
591184870Syongari		    DMA_CFG_WR_BURST_SHIFT;
592184870Syongari		if (bootverbose) {
593184870Syongari			device_printf(dev, "Read request size : %d bytes.\n",
594184870Syongari			    128 << ((burst >> 12) & 0x07));
595184870Syongari			device_printf(dev, "TLP payload size : %d bytes.\n",
596184870Syongari			    128 << ((burst >> 5) & 0x07));
597184870Syongari		}
598184870Syongari	} else {
599184870Syongari		sc->ale_dma_rd_burst = DMA_CFG_RD_BURST_128;
600184870Syongari		sc->ale_dma_wr_burst = DMA_CFG_WR_BURST_128;
601184870Syongari	}
602184870Syongari
603184870Syongari	/* Create device sysctl node. */
604184870Syongari	ale_sysctl_node(sc);
605184870Syongari
606184870Syongari	if ((error = ale_dma_alloc(sc) != 0))
607184870Syongari		goto fail;
608184870Syongari
609184870Syongari	/* Load station address. */
610184870Syongari	ale_get_macaddr(sc);
611184870Syongari
612184870Syongari	ifp = sc->ale_ifp = if_alloc(IFT_ETHER);
613184870Syongari	if (ifp == NULL) {
614184870Syongari		device_printf(dev, "cannot allocate ifnet structure.\n");
615184870Syongari		error = ENXIO;
616184870Syongari		goto fail;
617184870Syongari	}
618184870Syongari
619184870Syongari	ifp->if_softc = sc;
620184870Syongari	if_initname(ifp, device_get_name(dev), device_get_unit(dev));
621184870Syongari	ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_MULTICAST;
622184870Syongari	ifp->if_ioctl = ale_ioctl;
623184870Syongari	ifp->if_start = ale_start;
624184870Syongari	ifp->if_init = ale_init;
625184870Syongari	ifp->if_snd.ifq_drv_maxlen = ALE_TX_RING_CNT - 1;
626184870Syongari	IFQ_SET_MAXLEN(&ifp->if_snd, ifp->if_snd.ifq_drv_maxlen);
627184870Syongari	IFQ_SET_READY(&ifp->if_snd);
628184870Syongari	ifp->if_capabilities = IFCAP_RXCSUM | IFCAP_TXCSUM | IFCAP_TSO4;
629184870Syongari	ifp->if_hwassist = ALE_CSUM_FEATURES | CSUM_TSO;
630219902Sjhb	if (pci_find_cap(dev, PCIY_PMG, &pmc) == 0) {
631184870Syongari		sc->ale_flags |= ALE_FLAG_PMCAP;
632184870Syongari		ifp->if_capabilities |= IFCAP_WOL_MAGIC | IFCAP_WOL_MCAST;
633184870Syongari	}
634184870Syongari	ifp->if_capenable = ifp->if_capabilities;
635184870Syongari
636184870Syongari	/* Set up MII bus. */
637213893Smarius	error = mii_attach(dev, &sc->ale_miibus, ifp, ale_mediachange,
638213893Smarius	    ale_mediastatus, BMSR_DEFCAPMASK, sc->ale_phyaddr, MII_OFFSET_ANY,
639233888Smarius	    MIIF_DOPAUSE);
640213893Smarius	if (error != 0) {
641213893Smarius		device_printf(dev, "attaching PHYs failed\n");
642184870Syongari		goto fail;
643184870Syongari	}
644184870Syongari
645184870Syongari	ether_ifattach(ifp, sc->ale_eaddr);
646184870Syongari
647184870Syongari	/* VLAN capability setup. */
648204378Syongari	ifp->if_capabilities |= IFCAP_VLAN_MTU | IFCAP_VLAN_HWTAGGING |
649204378Syongari	    IFCAP_VLAN_HWCSUM | IFCAP_VLAN_HWTSO;
650184870Syongari	ifp->if_capenable = ifp->if_capabilities;
651195153Syongari	/*
652195153Syongari	 * Even though controllers supported by ale(3) have Rx checksum
653195153Syongari	 * offload bug the workaround for fragmented frames seemed to
654195153Syongari	 * work so far. However it seems Rx checksum offload does not
655195153Syongari	 * work under certain conditions. So disable Rx checksum offload
656195153Syongari	 * until I find more clue about it but allow users to override it.
657195153Syongari	 */
658195153Syongari	ifp->if_capenable &= ~IFCAP_RXCSUM;
659184870Syongari
660184870Syongari	/* Tell the upper layer(s) we support long frames. */
661270856Sglebius	ifp->if_hdrlen = sizeof(struct ether_vlan_header);
662184870Syongari
663184870Syongari	/* Create local taskq. */
664184870Syongari	sc->ale_tq = taskqueue_create_fast("ale_taskq", M_WAITOK,
665184870Syongari	    taskqueue_thread_enqueue, &sc->ale_tq);
666184870Syongari	if (sc->ale_tq == NULL) {
667184870Syongari		device_printf(dev, "could not create taskqueue.\n");
668184870Syongari		ether_ifdetach(ifp);
669184870Syongari		error = ENXIO;
670184870Syongari		goto fail;
671184870Syongari	}
672184870Syongari	taskqueue_start_threads(&sc->ale_tq, 1, PI_NET, "%s taskq",
673184870Syongari	    device_get_nameunit(sc->ale_dev));
674184870Syongari
675184870Syongari	if ((sc->ale_flags & ALE_FLAG_MSIX) != 0)
676184870Syongari		msic = ALE_MSIX_MESSAGES;
677184870Syongari	else if ((sc->ale_flags & ALE_FLAG_MSI) != 0)
678184870Syongari		msic = ALE_MSI_MESSAGES;
679184870Syongari	else
680184870Syongari		msic = 1;
681184870Syongari	for (i = 0; i < msic; i++) {
682184870Syongari		error = bus_setup_intr(dev, sc->ale_irq[i],
683184870Syongari		    INTR_TYPE_NET | INTR_MPSAFE, ale_intr, NULL, sc,
684184870Syongari		    &sc->ale_intrhand[i]);
685184870Syongari		if (error != 0)
686184870Syongari			break;
687184870Syongari	}
688184870Syongari	if (error != 0) {
689184870Syongari		device_printf(dev, "could not set up interrupt handler.\n");
690184870Syongari		taskqueue_free(sc->ale_tq);
691184870Syongari		sc->ale_tq = NULL;
692184870Syongari		ether_ifdetach(ifp);
693184870Syongari		goto fail;
694184870Syongari	}
695184870Syongari
696184870Syongarifail:
697184870Syongari	if (error != 0)
698184870Syongari		ale_detach(dev);
699184870Syongari
700184870Syongari	return (error);
701184870Syongari}
702184870Syongari
703184870Syongaristatic int
704184870Syongariale_detach(device_t dev)
705184870Syongari{
706184870Syongari	struct ale_softc *sc;
707184870Syongari	struct ifnet *ifp;
708184870Syongari	int i, msic;
709184870Syongari
710184870Syongari	sc = device_get_softc(dev);
711184870Syongari
712184870Syongari	ifp = sc->ale_ifp;
713184870Syongari	if (device_is_attached(dev)) {
714217542Sjhb		ether_ifdetach(ifp);
715184870Syongari		ALE_LOCK(sc);
716184870Syongari		ale_stop(sc);
717184870Syongari		ALE_UNLOCK(sc);
718184870Syongari		callout_drain(&sc->ale_tick_ch);
719184870Syongari		taskqueue_drain(sc->ale_tq, &sc->ale_int_task);
720184870Syongari	}
721184870Syongari
722184870Syongari	if (sc->ale_tq != NULL) {
723184870Syongari		taskqueue_drain(sc->ale_tq, &sc->ale_int_task);
724184870Syongari		taskqueue_free(sc->ale_tq);
725184870Syongari		sc->ale_tq = NULL;
726184870Syongari	}
727184870Syongari
728184870Syongari	if (sc->ale_miibus != NULL) {
729184870Syongari		device_delete_child(dev, sc->ale_miibus);
730184870Syongari		sc->ale_miibus = NULL;
731184870Syongari	}
732184870Syongari	bus_generic_detach(dev);
733184870Syongari	ale_dma_free(sc);
734184870Syongari
735184870Syongari	if (ifp != NULL) {
736184870Syongari		if_free(ifp);
737184870Syongari		sc->ale_ifp = NULL;
738184870Syongari	}
739184870Syongari
740184870Syongari	if ((sc->ale_flags & ALE_FLAG_MSIX) != 0)
741184870Syongari		msic = ALE_MSIX_MESSAGES;
742184870Syongari	else if ((sc->ale_flags & ALE_FLAG_MSI) != 0)
743184870Syongari		msic = ALE_MSI_MESSAGES;
744184870Syongari	else
745184870Syongari		msic = 1;
746184870Syongari	for (i = 0; i < msic; i++) {
747184870Syongari		if (sc->ale_intrhand[i] != NULL) {
748184870Syongari			bus_teardown_intr(dev, sc->ale_irq[i],
749184870Syongari			    sc->ale_intrhand[i]);
750184870Syongari			sc->ale_intrhand[i] = NULL;
751184870Syongari		}
752184870Syongari	}
753184870Syongari
754184870Syongari	bus_release_resources(dev, sc->ale_irq_spec, sc->ale_irq);
755184870Syongari	if ((sc->ale_flags & (ALE_FLAG_MSI | ALE_FLAG_MSIX)) != 0)
756184870Syongari		pci_release_msi(dev);
757184870Syongari	bus_release_resources(dev, sc->ale_res_spec, sc->ale_res);
758184870Syongari	mtx_destroy(&sc->ale_mtx);
759184870Syongari
760184870Syongari	return (0);
761184870Syongari}
762184870Syongari
763184870Syongari#define	ALE_SYSCTL_STAT_ADD32(c, h, n, p, d)	\
764184870Syongari	    SYSCTL_ADD_UINT(c, h, OID_AUTO, n, CTLFLAG_RD, p, 0, d)
765184870Syongari
766217323Smdf#if __FreeBSD_version >= 900030
767184870Syongari#define	ALE_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
768217323Smdf	    SYSCTL_ADD_UQUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
769217323Smdf#elif __FreeBSD_version > 800000
770217323Smdf#define	ALE_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
771184870Syongari	    SYSCTL_ADD_QUAD(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
772184870Syongari#else
773184870Syongari#define	ALE_SYSCTL_STAT_ADD64(c, h, n, p, d)	\
774184870Syongari	    SYSCTL_ADD_ULONG(c, h, OID_AUTO, n, CTLFLAG_RD, p, d)
775184870Syongari#endif
776184870Syongari
777184870Syongaristatic void
778184870Syongariale_sysctl_node(struct ale_softc *sc)
779184870Syongari{
780184870Syongari	struct sysctl_ctx_list *ctx;
781184870Syongari	struct sysctl_oid_list *child, *parent;
782184870Syongari	struct sysctl_oid *tree;
783184870Syongari	struct ale_hw_stats *stats;
784184870Syongari	int error;
785184870Syongari
786184870Syongari	stats = &sc->ale_stats;
787184870Syongari	ctx = device_get_sysctl_ctx(sc->ale_dev);
788184870Syongari	child = SYSCTL_CHILDREN(device_get_sysctl_tree(sc->ale_dev));
789184870Syongari
790184870Syongari	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_rx_mod",
791184870Syongari	    CTLTYPE_INT | CTLFLAG_RW, &sc->ale_int_rx_mod, 0,
792184870Syongari	    sysctl_hw_ale_int_mod, "I", "ale Rx interrupt moderation");
793184870Syongari	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "int_tx_mod",
794184870Syongari	    CTLTYPE_INT | CTLFLAG_RW, &sc->ale_int_tx_mod, 0,
795184870Syongari	    sysctl_hw_ale_int_mod, "I", "ale Tx interrupt moderation");
796184870Syongari	/* Pull in device tunables. */
797184870Syongari	sc->ale_int_rx_mod = ALE_IM_RX_TIMER_DEFAULT;
798184870Syongari	error = resource_int_value(device_get_name(sc->ale_dev),
799184870Syongari	    device_get_unit(sc->ale_dev), "int_rx_mod", &sc->ale_int_rx_mod);
800184870Syongari	if (error == 0) {
801184870Syongari		if (sc->ale_int_rx_mod < ALE_IM_TIMER_MIN ||
802184870Syongari		    sc->ale_int_rx_mod > ALE_IM_TIMER_MAX) {
803184870Syongari			device_printf(sc->ale_dev, "int_rx_mod value out of "
804184870Syongari			    "range; using default: %d\n",
805184870Syongari			    ALE_IM_RX_TIMER_DEFAULT);
806184870Syongari			sc->ale_int_rx_mod = ALE_IM_RX_TIMER_DEFAULT;
807184870Syongari		}
808184870Syongari	}
809184870Syongari	sc->ale_int_tx_mod = ALE_IM_TX_TIMER_DEFAULT;
810184870Syongari	error = resource_int_value(device_get_name(sc->ale_dev),
811184870Syongari	    device_get_unit(sc->ale_dev), "int_tx_mod", &sc->ale_int_tx_mod);
812184870Syongari	if (error == 0) {
813184870Syongari		if (sc->ale_int_tx_mod < ALE_IM_TIMER_MIN ||
814184870Syongari		    sc->ale_int_tx_mod > ALE_IM_TIMER_MAX) {
815184870Syongari			device_printf(sc->ale_dev, "int_tx_mod value out of "
816184870Syongari			    "range; using default: %d\n",
817184870Syongari			    ALE_IM_TX_TIMER_DEFAULT);
818184870Syongari			sc->ale_int_tx_mod = ALE_IM_TX_TIMER_DEFAULT;
819184870Syongari		}
820184870Syongari	}
821184870Syongari	SYSCTL_ADD_PROC(ctx, child, OID_AUTO, "process_limit",
822184870Syongari	    CTLTYPE_INT | CTLFLAG_RW, &sc->ale_process_limit, 0,
823184870Syongari	    sysctl_hw_ale_proc_limit, "I",
824184870Syongari	    "max number of Rx events to process");
825184870Syongari	/* Pull in device tunables. */
826184870Syongari	sc->ale_process_limit = ALE_PROC_DEFAULT;
827184870Syongari	error = resource_int_value(device_get_name(sc->ale_dev),
828184870Syongari	    device_get_unit(sc->ale_dev), "process_limit",
829184870Syongari	    &sc->ale_process_limit);
830184870Syongari	if (error == 0) {
831184870Syongari		if (sc->ale_process_limit < ALE_PROC_MIN ||
832184870Syongari		    sc->ale_process_limit > ALE_PROC_MAX) {
833184870Syongari			device_printf(sc->ale_dev,
834184870Syongari			    "process_limit value out of range; "
835184870Syongari			    "using default: %d\n", ALE_PROC_DEFAULT);
836184870Syongari			sc->ale_process_limit = ALE_PROC_DEFAULT;
837184870Syongari		}
838184870Syongari	}
839184870Syongari
840184870Syongari	/* Misc statistics. */
841184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "reset_brk_seq",
842184870Syongari	    &stats->reset_brk_seq,
843184870Syongari	    "Controller resets due to broken Rx sequnce number");
844184870Syongari
845184870Syongari	tree = SYSCTL_ADD_NODE(ctx, child, OID_AUTO, "stats", CTLFLAG_RD,
846184870Syongari	    NULL, "ATE statistics");
847184870Syongari	parent = SYSCTL_CHILDREN(tree);
848184870Syongari
849184870Syongari	/* Rx statistics. */
850184870Syongari	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "rx", CTLFLAG_RD,
851184870Syongari	    NULL, "Rx MAC statistics");
852184870Syongari	child = SYSCTL_CHILDREN(tree);
853184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
854184870Syongari	    &stats->rx_frames, "Good frames");
855184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
856184870Syongari	    &stats->rx_bcast_frames, "Good broadcast frames");
857184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
858184870Syongari	    &stats->rx_mcast_frames, "Good multicast frames");
859184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
860184870Syongari	    &stats->rx_pause_frames, "Pause control frames");
861184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "control_frames",
862184870Syongari	    &stats->rx_control_frames, "Control frames");
863184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "crc_errs",
864184870Syongari	    &stats->rx_crcerrs, "CRC errors");
865184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
866184870Syongari	    &stats->rx_lenerrs, "Frames with length mismatched");
867184870Syongari	ALE_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
868184870Syongari	    &stats->rx_bytes, "Good octets");
869184870Syongari	ALE_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets",
870184870Syongari	    &stats->rx_bcast_bytes, "Good broadcast octets");
871184870Syongari	ALE_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets",
872184870Syongari	    &stats->rx_mcast_bytes, "Good multicast octets");
873184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "runts",
874184870Syongari	    &stats->rx_runts, "Too short frames");
875184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "fragments",
876184870Syongari	    &stats->rx_fragments, "Fragmented frames");
877184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
878184870Syongari	    &stats->rx_pkts_64, "64 bytes frames");
879184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
880184870Syongari	    &stats->rx_pkts_65_127, "65 to 127 bytes frames");
881184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
882184870Syongari	    &stats->rx_pkts_128_255, "128 to 255 bytes frames");
883184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
884184870Syongari	    &stats->rx_pkts_256_511, "256 to 511 bytes frames");
885184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
886184870Syongari	    &stats->rx_pkts_512_1023, "512 to 1023 bytes frames");
887184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
888184870Syongari	    &stats->rx_pkts_1024_1518, "1024 to 1518 bytes frames");
889184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
890184870Syongari	    &stats->rx_pkts_1519_max, "1519 to max frames");
891184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs",
892184870Syongari	    &stats->rx_pkts_truncated, "Truncated frames due to MTU size");
893184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "fifo_oflows",
894184870Syongari	    &stats->rx_fifo_oflows, "FIFO overflows");
895184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "rrs_errs",
896184870Syongari	    &stats->rx_rrs_errs, "Return status write-back errors");
897184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "align_errs",
898184870Syongari	    &stats->rx_alignerrs, "Alignment errors");
899184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "filtered",
900184870Syongari	    &stats->rx_pkts_filtered,
901184870Syongari	    "Frames dropped due to address filtering");
902184870Syongari
903184870Syongari	/* Tx statistics. */
904184870Syongari	tree = SYSCTL_ADD_NODE(ctx, parent, OID_AUTO, "tx", CTLFLAG_RD,
905184870Syongari	    NULL, "Tx MAC statistics");
906184870Syongari	child = SYSCTL_CHILDREN(tree);
907184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "good_frames",
908184870Syongari	    &stats->tx_frames, "Good frames");
909184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "good_bcast_frames",
910184870Syongari	    &stats->tx_bcast_frames, "Good broadcast frames");
911184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "good_mcast_frames",
912184870Syongari	    &stats->tx_mcast_frames, "Good multicast frames");
913184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "pause_frames",
914184870Syongari	    &stats->tx_pause_frames, "Pause control frames");
915184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "control_frames",
916184870Syongari	    &stats->tx_control_frames, "Control frames");
917184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "excess_defers",
918184870Syongari	    &stats->tx_excess_defer, "Frames with excessive derferrals");
919184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "defers",
920184870Syongari	    &stats->tx_excess_defer, "Frames with derferrals");
921184870Syongari	ALE_SYSCTL_STAT_ADD64(ctx, child, "good_octets",
922184870Syongari	    &stats->tx_bytes, "Good octets");
923184870Syongari	ALE_SYSCTL_STAT_ADD64(ctx, child, "good_bcast_octets",
924184870Syongari	    &stats->tx_bcast_bytes, "Good broadcast octets");
925184870Syongari	ALE_SYSCTL_STAT_ADD64(ctx, child, "good_mcast_octets",
926184870Syongari	    &stats->tx_mcast_bytes, "Good multicast octets");
927184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_64",
928184870Syongari	    &stats->tx_pkts_64, "64 bytes frames");
929184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_65_127",
930184870Syongari	    &stats->tx_pkts_65_127, "65 to 127 bytes frames");
931184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_128_255",
932184870Syongari	    &stats->tx_pkts_128_255, "128 to 255 bytes frames");
933184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_256_511",
934184870Syongari	    &stats->tx_pkts_256_511, "256 to 511 bytes frames");
935184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_512_1023",
936184870Syongari	    &stats->tx_pkts_512_1023, "512 to 1023 bytes frames");
937184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1024_1518",
938184870Syongari	    &stats->tx_pkts_1024_1518, "1024 to 1518 bytes frames");
939184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "frames_1519_max",
940184870Syongari	    &stats->tx_pkts_1519_max, "1519 to max frames");
941184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "single_colls",
942184870Syongari	    &stats->tx_single_colls, "Single collisions");
943184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "multi_colls",
944184870Syongari	    &stats->tx_multi_colls, "Multiple collisions");
945184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "late_colls",
946184870Syongari	    &stats->tx_late_colls, "Late collisions");
947184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "excess_colls",
948184870Syongari	    &stats->tx_excess_colls, "Excessive collisions");
949184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "abort",
950184870Syongari	    &stats->tx_abort, "Aborted frames due to Excessive collisions");
951184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "underruns",
952184870Syongari	    &stats->tx_underrun, "FIFO underruns");
953184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "desc_underruns",
954184870Syongari	    &stats->tx_desc_underrun, "Descriptor write-back errors");
955184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "len_errs",
956184870Syongari	    &stats->tx_lenerrs, "Frames with length mismatched");
957184870Syongari	ALE_SYSCTL_STAT_ADD32(ctx, child, "trunc_errs",
958184870Syongari	    &stats->tx_pkts_truncated, "Truncated frames due to MTU size");
959184870Syongari}
960184870Syongari
961184870Syongari#undef ALE_SYSCTL_STAT_ADD32
962184870Syongari#undef ALE_SYSCTL_STAT_ADD64
963184870Syongari
964184870Syongaristruct ale_dmamap_arg {
965184870Syongari	bus_addr_t	ale_busaddr;
966184870Syongari};
967184870Syongari
968184870Syongaristatic void
969184870Syongariale_dmamap_cb(void *arg, bus_dma_segment_t *segs, int nsegs, int error)
970184870Syongari{
971184870Syongari	struct ale_dmamap_arg *ctx;
972184870Syongari
973184870Syongari	if (error != 0)
974184870Syongari		return;
975184870Syongari
976184870Syongari	KASSERT(nsegs == 1, ("%s: %d segments returned!", __func__, nsegs));
977184870Syongari
978184870Syongari	ctx = (struct ale_dmamap_arg *)arg;
979184870Syongari	ctx->ale_busaddr = segs[0].ds_addr;
980184870Syongari}
981184870Syongari
982184870Syongari/*
983184870Syongari * Tx descriptors/RXF0/CMB DMA blocks share ALE_DESC_ADDR_HI register
984184870Syongari * which specifies high address region of DMA blocks. Therefore these
985184870Syongari * blocks should have the same high address of given 4GB address
986184870Syongari * space(i.e. crossing 4GB boundary is not allowed).
987184870Syongari */
988184870Syongaristatic int
989184870Syongariale_check_boundary(struct ale_softc *sc)
990184870Syongari{
991184870Syongari	bus_addr_t rx_cmb_end[ALE_RX_PAGES], tx_cmb_end;
992184870Syongari	bus_addr_t rx_page_end[ALE_RX_PAGES], tx_ring_end;
993184870Syongari
994184870Syongari	rx_page_end[0] = sc->ale_cdata.ale_rx_page[0].page_paddr +
995184870Syongari	    sc->ale_pagesize;
996184870Syongari	rx_page_end[1] = sc->ale_cdata.ale_rx_page[1].page_paddr +
997184870Syongari	    sc->ale_pagesize;
998184870Syongari	tx_ring_end = sc->ale_cdata.ale_tx_ring_paddr + ALE_TX_RING_SZ;
999184870Syongari	tx_cmb_end = sc->ale_cdata.ale_tx_cmb_paddr + ALE_TX_CMB_SZ;
1000184870Syongari	rx_cmb_end[0] = sc->ale_cdata.ale_rx_page[0].cmb_paddr + ALE_RX_CMB_SZ;
1001184870Syongari	rx_cmb_end[1] = sc->ale_cdata.ale_rx_page[1].cmb_paddr + ALE_RX_CMB_SZ;
1002184870Syongari
1003184870Syongari	if ((ALE_ADDR_HI(tx_ring_end) !=
1004184870Syongari	    ALE_ADDR_HI(sc->ale_cdata.ale_tx_ring_paddr)) ||
1005184870Syongari	    (ALE_ADDR_HI(rx_page_end[0]) !=
1006184870Syongari	    ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[0].page_paddr)) ||
1007184870Syongari	    (ALE_ADDR_HI(rx_page_end[1]) !=
1008184870Syongari	    ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[1].page_paddr)) ||
1009184870Syongari	    (ALE_ADDR_HI(tx_cmb_end) !=
1010184870Syongari	    ALE_ADDR_HI(sc->ale_cdata.ale_tx_cmb_paddr)) ||
1011184870Syongari	    (ALE_ADDR_HI(rx_cmb_end[0]) !=
1012184870Syongari	    ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[0].cmb_paddr)) ||
1013184870Syongari	    (ALE_ADDR_HI(rx_cmb_end[1]) !=
1014184870Syongari	    ALE_ADDR_HI(sc->ale_cdata.ale_rx_page[1].cmb_paddr)))
1015184870Syongari		return (EFBIG);
1016184870Syongari
1017184870Syongari	if ((ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_page_end[0])) ||
1018184870Syongari	    (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_page_end[1])) ||
1019184870Syongari	    (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_cmb_end[0])) ||
1020184870Syongari	    (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(rx_cmb_end[1])) ||
1021184870Syongari	    (ALE_ADDR_HI(tx_ring_end) != ALE_ADDR_HI(tx_cmb_end)))
1022184870Syongari		return (EFBIG);
1023184870Syongari
1024184870Syongari	return (0);
1025184870Syongari}
1026184870Syongari
1027184870Syongaristatic int
1028184870Syongariale_dma_alloc(struct ale_softc *sc)
1029184870Syongari{
1030184870Syongari	struct ale_txdesc *txd;
1031184870Syongari	bus_addr_t lowaddr;
1032184870Syongari	struct ale_dmamap_arg ctx;
1033184870Syongari	int error, guard_size, i;
1034184870Syongari
1035184870Syongari	if ((sc->ale_flags & ALE_FLAG_JUMBO) != 0)
1036184870Syongari		guard_size = ALE_JUMBO_FRAMELEN;
1037184870Syongari	else
1038184870Syongari		guard_size = ALE_MAX_FRAMELEN;
1039184870Syongari	sc->ale_pagesize = roundup(guard_size + ALE_RX_PAGE_SZ,
1040184870Syongari	    ALE_RX_PAGE_ALIGN);
1041184870Syongari	lowaddr = BUS_SPACE_MAXADDR;
1042184870Syongariagain:
1043184870Syongari	/* Create parent DMA tag. */
1044184870Syongari	error = bus_dma_tag_create(
1045184870Syongari	    bus_get_dma_tag(sc->ale_dev), /* parent */
1046184870Syongari	    1, 0,			/* alignment, boundary */
1047184870Syongari	    lowaddr,			/* lowaddr */
1048184870Syongari	    BUS_SPACE_MAXADDR,		/* highaddr */
1049184870Syongari	    NULL, NULL,			/* filter, filterarg */
1050184870Syongari	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1051184870Syongari	    0,				/* nsegments */
1052184870Syongari	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1053184870Syongari	    0,				/* flags */
1054184870Syongari	    NULL, NULL,			/* lockfunc, lockarg */
1055184870Syongari	    &sc->ale_cdata.ale_parent_tag);
1056184870Syongari	if (error != 0) {
1057184870Syongari		device_printf(sc->ale_dev,
1058184870Syongari		    "could not create parent DMA tag.\n");
1059184870Syongari		goto fail;
1060184870Syongari	}
1061184870Syongari
1062184870Syongari	/* Create DMA tag for Tx descriptor ring. */
1063184870Syongari	error = bus_dma_tag_create(
1064184870Syongari	    sc->ale_cdata.ale_parent_tag, /* parent */
1065184870Syongari	    ALE_TX_RING_ALIGN, 0,	/* alignment, boundary */
1066184870Syongari	    BUS_SPACE_MAXADDR,		/* lowaddr */
1067184870Syongari	    BUS_SPACE_MAXADDR,		/* highaddr */
1068184870Syongari	    NULL, NULL,			/* filter, filterarg */
1069184870Syongari	    ALE_TX_RING_SZ,		/* maxsize */
1070184870Syongari	    1,				/* nsegments */
1071184870Syongari	    ALE_TX_RING_SZ,		/* maxsegsize */
1072184870Syongari	    0,				/* flags */
1073184870Syongari	    NULL, NULL,			/* lockfunc, lockarg */
1074184870Syongari	    &sc->ale_cdata.ale_tx_ring_tag);
1075184870Syongari	if (error != 0) {
1076184870Syongari		device_printf(sc->ale_dev,
1077184870Syongari		    "could not create Tx ring DMA tag.\n");
1078184870Syongari		goto fail;
1079184870Syongari	}
1080184870Syongari
1081184870Syongari	/* Create DMA tag for Rx pages. */
1082184870Syongari	for (i = 0; i < ALE_RX_PAGES; i++) {
1083184870Syongari		error = bus_dma_tag_create(
1084184870Syongari		    sc->ale_cdata.ale_parent_tag, /* parent */
1085184870Syongari		    ALE_RX_PAGE_ALIGN, 0,	/* alignment, boundary */
1086184870Syongari		    BUS_SPACE_MAXADDR,		/* lowaddr */
1087184870Syongari		    BUS_SPACE_MAXADDR,		/* highaddr */
1088184870Syongari		    NULL, NULL,			/* filter, filterarg */
1089184870Syongari		    sc->ale_pagesize,		/* maxsize */
1090184870Syongari		    1,				/* nsegments */
1091184870Syongari		    sc->ale_pagesize,		/* maxsegsize */
1092184870Syongari		    0,				/* flags */
1093184870Syongari		    NULL, NULL,			/* lockfunc, lockarg */
1094184870Syongari		    &sc->ale_cdata.ale_rx_page[i].page_tag);
1095184870Syongari		if (error != 0) {
1096184870Syongari			device_printf(sc->ale_dev,
1097184870Syongari			    "could not create Rx page %d DMA tag.\n", i);
1098184870Syongari			goto fail;
1099184870Syongari		}
1100184870Syongari	}
1101184870Syongari
1102184870Syongari	/* Create DMA tag for Tx coalescing message block. */
1103184870Syongari	error = bus_dma_tag_create(
1104184870Syongari	    sc->ale_cdata.ale_parent_tag, /* parent */
1105184870Syongari	    ALE_CMB_ALIGN, 0,		/* alignment, boundary */
1106184870Syongari	    BUS_SPACE_MAXADDR,		/* lowaddr */
1107184870Syongari	    BUS_SPACE_MAXADDR,		/* highaddr */
1108184870Syongari	    NULL, NULL,			/* filter, filterarg */
1109184870Syongari	    ALE_TX_CMB_SZ,		/* maxsize */
1110184870Syongari	    1,				/* nsegments */
1111184870Syongari	    ALE_TX_CMB_SZ,		/* maxsegsize */
1112184870Syongari	    0,				/* flags */
1113184870Syongari	    NULL, NULL,			/* lockfunc, lockarg */
1114184870Syongari	    &sc->ale_cdata.ale_tx_cmb_tag);
1115184870Syongari	if (error != 0) {
1116184870Syongari		device_printf(sc->ale_dev,
1117184870Syongari		    "could not create Tx CMB DMA tag.\n");
1118184870Syongari		goto fail;
1119184870Syongari	}
1120184870Syongari
1121184870Syongari	/* Create DMA tag for Rx coalescing message block. */
1122184870Syongari	for (i = 0; i < ALE_RX_PAGES; i++) {
1123184870Syongari		error = bus_dma_tag_create(
1124184870Syongari		    sc->ale_cdata.ale_parent_tag, /* parent */
1125184870Syongari		    ALE_CMB_ALIGN, 0,		/* alignment, boundary */
1126184870Syongari		    BUS_SPACE_MAXADDR,		/* lowaddr */
1127184870Syongari		    BUS_SPACE_MAXADDR,		/* highaddr */
1128184870Syongari		    NULL, NULL,			/* filter, filterarg */
1129184870Syongari		    ALE_RX_CMB_SZ,		/* maxsize */
1130184870Syongari		    1,				/* nsegments */
1131184870Syongari		    ALE_RX_CMB_SZ,		/* maxsegsize */
1132184870Syongari		    0,				/* flags */
1133184870Syongari		    NULL, NULL,			/* lockfunc, lockarg */
1134184870Syongari		    &sc->ale_cdata.ale_rx_page[i].cmb_tag);
1135184870Syongari		if (error != 0) {
1136184870Syongari			device_printf(sc->ale_dev,
1137184870Syongari			    "could not create Rx page %d CMB DMA tag.\n", i);
1138184870Syongari			goto fail;
1139184870Syongari		}
1140184870Syongari	}
1141184870Syongari
1142184870Syongari	/* Allocate DMA'able memory and load the DMA map for Tx ring. */
1143184870Syongari	error = bus_dmamem_alloc(sc->ale_cdata.ale_tx_ring_tag,
1144184870Syongari	    (void **)&sc->ale_cdata.ale_tx_ring,
1145184870Syongari	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1146184870Syongari	    &sc->ale_cdata.ale_tx_ring_map);
1147184870Syongari	if (error != 0) {
1148184870Syongari		device_printf(sc->ale_dev,
1149184870Syongari		    "could not allocate DMA'able memory for Tx ring.\n");
1150184870Syongari		goto fail;
1151184870Syongari	}
1152184870Syongari	ctx.ale_busaddr = 0;
1153184870Syongari	error = bus_dmamap_load(sc->ale_cdata.ale_tx_ring_tag,
1154184870Syongari	    sc->ale_cdata.ale_tx_ring_map, sc->ale_cdata.ale_tx_ring,
1155184870Syongari	    ALE_TX_RING_SZ, ale_dmamap_cb, &ctx, 0);
1156184870Syongari	if (error != 0 || ctx.ale_busaddr == 0) {
1157184870Syongari		device_printf(sc->ale_dev,
1158184870Syongari		    "could not load DMA'able memory for Tx ring.\n");
1159184870Syongari		goto fail;
1160184870Syongari	}
1161184870Syongari	sc->ale_cdata.ale_tx_ring_paddr = ctx.ale_busaddr;
1162184870Syongari
1163184870Syongari	/* Rx pages. */
1164184870Syongari	for (i = 0; i < ALE_RX_PAGES; i++) {
1165184870Syongari		error = bus_dmamem_alloc(sc->ale_cdata.ale_rx_page[i].page_tag,
1166184870Syongari		    (void **)&sc->ale_cdata.ale_rx_page[i].page_addr,
1167184870Syongari		    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1168184870Syongari		    &sc->ale_cdata.ale_rx_page[i].page_map);
1169184870Syongari		if (error != 0) {
1170184870Syongari			device_printf(sc->ale_dev,
1171184870Syongari			    "could not allocate DMA'able memory for "
1172184870Syongari			    "Rx page %d.\n", i);
1173184870Syongari			goto fail;
1174184870Syongari		}
1175184870Syongari		ctx.ale_busaddr = 0;
1176184870Syongari		error = bus_dmamap_load(sc->ale_cdata.ale_rx_page[i].page_tag,
1177184870Syongari		    sc->ale_cdata.ale_rx_page[i].page_map,
1178184870Syongari		    sc->ale_cdata.ale_rx_page[i].page_addr,
1179184870Syongari		    sc->ale_pagesize, ale_dmamap_cb, &ctx, 0);
1180184870Syongari		if (error != 0 || ctx.ale_busaddr == 0) {
1181184870Syongari			device_printf(sc->ale_dev,
1182184870Syongari			    "could not load DMA'able memory for "
1183184870Syongari			    "Rx page %d.\n", i);
1184184870Syongari			goto fail;
1185184870Syongari		}
1186184870Syongari		sc->ale_cdata.ale_rx_page[i].page_paddr = ctx.ale_busaddr;
1187184870Syongari	}
1188184870Syongari
1189184870Syongari	/* Tx CMB. */
1190184870Syongari	error = bus_dmamem_alloc(sc->ale_cdata.ale_tx_cmb_tag,
1191184870Syongari	    (void **)&sc->ale_cdata.ale_tx_cmb,
1192184870Syongari	    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1193184870Syongari	    &sc->ale_cdata.ale_tx_cmb_map);
1194184870Syongari	if (error != 0) {
1195184870Syongari		device_printf(sc->ale_dev,
1196184870Syongari		    "could not allocate DMA'able memory for Tx CMB.\n");
1197184870Syongari		goto fail;
1198184870Syongari	}
1199184870Syongari	ctx.ale_busaddr = 0;
1200184870Syongari	error = bus_dmamap_load(sc->ale_cdata.ale_tx_cmb_tag,
1201184870Syongari	    sc->ale_cdata.ale_tx_cmb_map, sc->ale_cdata.ale_tx_cmb,
1202184870Syongari	    ALE_TX_CMB_SZ, ale_dmamap_cb, &ctx, 0);
1203184870Syongari	if (error != 0 || ctx.ale_busaddr == 0) {
1204184870Syongari		device_printf(sc->ale_dev,
1205184870Syongari		    "could not load DMA'able memory for Tx CMB.\n");
1206184870Syongari		goto fail;
1207184870Syongari	}
1208184870Syongari	sc->ale_cdata.ale_tx_cmb_paddr = ctx.ale_busaddr;
1209184870Syongari
1210184870Syongari	/* Rx CMB. */
1211184870Syongari	for (i = 0; i < ALE_RX_PAGES; i++) {
1212184870Syongari		error = bus_dmamem_alloc(sc->ale_cdata.ale_rx_page[i].cmb_tag,
1213184870Syongari		    (void **)&sc->ale_cdata.ale_rx_page[i].cmb_addr,
1214184870Syongari		    BUS_DMA_WAITOK | BUS_DMA_ZERO | BUS_DMA_COHERENT,
1215184870Syongari		    &sc->ale_cdata.ale_rx_page[i].cmb_map);
1216184870Syongari		if (error != 0) {
1217184870Syongari			device_printf(sc->ale_dev, "could not allocate "
1218184870Syongari			    "DMA'able memory for Rx page %d CMB.\n", i);
1219184870Syongari			goto fail;
1220184870Syongari		}
1221184870Syongari		ctx.ale_busaddr = 0;
1222184870Syongari		error = bus_dmamap_load(sc->ale_cdata.ale_rx_page[i].cmb_tag,
1223184870Syongari		    sc->ale_cdata.ale_rx_page[i].cmb_map,
1224184870Syongari		    sc->ale_cdata.ale_rx_page[i].cmb_addr,
1225184870Syongari		    ALE_RX_CMB_SZ, ale_dmamap_cb, &ctx, 0);
1226184870Syongari		if (error != 0 || ctx.ale_busaddr == 0) {
1227184870Syongari			device_printf(sc->ale_dev, "could not load DMA'able "
1228184870Syongari			    "memory for Rx page %d CMB.\n", i);
1229184870Syongari			goto fail;
1230184870Syongari		}
1231184870Syongari		sc->ale_cdata.ale_rx_page[i].cmb_paddr = ctx.ale_busaddr;
1232184870Syongari	}
1233184870Syongari
1234184870Syongari	/*
1235184870Syongari	 * Tx descriptors/RXF0/CMB DMA blocks share the same
1236184870Syongari	 * high address region of 64bit DMA address space.
1237184870Syongari	 */
1238184870Syongari	if (lowaddr != BUS_SPACE_MAXADDR_32BIT &&
1239184870Syongari	    (error = ale_check_boundary(sc)) != 0) {
1240184870Syongari		device_printf(sc->ale_dev, "4GB boundary crossed, "
1241184870Syongari		    "switching to 32bit DMA addressing mode.\n");
1242184870Syongari		ale_dma_free(sc);
1243184870Syongari		/*
1244184870Syongari		 * Limit max allowable DMA address space to 32bit
1245184870Syongari		 * and try again.
1246184870Syongari		 */
1247184870Syongari		lowaddr = BUS_SPACE_MAXADDR_32BIT;
1248184870Syongari		goto again;
1249184870Syongari	}
1250184870Syongari
1251184870Syongari	/*
1252184870Syongari	 * Create Tx buffer parent tag.
1253184870Syongari	 * AR81xx allows 64bit DMA addressing of Tx buffers so it
1254184870Syongari	 * needs separate parent DMA tag as parent DMA address space
1255184870Syongari	 * could be restricted to be within 32bit address space by
1256184870Syongari	 * 4GB boundary crossing.
1257184870Syongari	 */
1258184870Syongari	error = bus_dma_tag_create(
1259184870Syongari	    bus_get_dma_tag(sc->ale_dev), /* parent */
1260184870Syongari	    1, 0,			/* alignment, boundary */
1261184870Syongari	    BUS_SPACE_MAXADDR,		/* lowaddr */
1262184870Syongari	    BUS_SPACE_MAXADDR,		/* highaddr */
1263184870Syongari	    NULL, NULL,			/* filter, filterarg */
1264184870Syongari	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsize */
1265184870Syongari	    0,				/* nsegments */
1266184870Syongari	    BUS_SPACE_MAXSIZE_32BIT,	/* maxsegsize */
1267184870Syongari	    0,				/* flags */
1268184870Syongari	    NULL, NULL,			/* lockfunc, lockarg */
1269184870Syongari	    &sc->ale_cdata.ale_buffer_tag);
1270184870Syongari	if (error != 0) {
1271184870Syongari		device_printf(sc->ale_dev,
1272184870Syongari		    "could not create parent buffer DMA tag.\n");
1273184870Syongari		goto fail;
1274184870Syongari	}
1275184870Syongari
1276184870Syongari	/* Create DMA tag for Tx buffers. */
1277184870Syongari	error = bus_dma_tag_create(
1278184870Syongari	    sc->ale_cdata.ale_buffer_tag, /* parent */
1279184870Syongari	    1, 0,			/* alignment, boundary */
1280184870Syongari	    BUS_SPACE_MAXADDR,		/* lowaddr */
1281184870Syongari	    BUS_SPACE_MAXADDR,		/* highaddr */
1282184870Syongari	    NULL, NULL,			/* filter, filterarg */
1283184870Syongari	    ALE_TSO_MAXSIZE,		/* maxsize */
1284184870Syongari	    ALE_MAXTXSEGS,		/* nsegments */
1285184870Syongari	    ALE_TSO_MAXSEGSIZE,		/* maxsegsize */
1286184870Syongari	    0,				/* flags */
1287184870Syongari	    NULL, NULL,			/* lockfunc, lockarg */
1288184870Syongari	    &sc->ale_cdata.ale_tx_tag);
1289184870Syongari	if (error != 0) {
1290184870Syongari		device_printf(sc->ale_dev, "could not create Tx DMA tag.\n");
1291184870Syongari		goto fail;
1292184870Syongari	}
1293184870Syongari
1294184870Syongari	/* Create DMA maps for Tx buffers. */
1295184870Syongari	for (i = 0; i < ALE_TX_RING_CNT; i++) {
1296184870Syongari		txd = &sc->ale_cdata.ale_txdesc[i];
1297184870Syongari		txd->tx_m = NULL;
1298184870Syongari		txd->tx_dmamap = NULL;
1299184870Syongari		error = bus_dmamap_create(sc->ale_cdata.ale_tx_tag, 0,
1300184870Syongari		    &txd->tx_dmamap);
1301184870Syongari		if (error != 0) {
1302184870Syongari			device_printf(sc->ale_dev,
1303184870Syongari			    "could not create Tx dmamap.\n");
1304184870Syongari			goto fail;
1305184870Syongari		}
1306184870Syongari	}
1307184870Syongari
1308184870Syongarifail:
1309184870Syongari	return (error);
1310184870Syongari}
1311184870Syongari
1312184870Syongaristatic void
1313184870Syongariale_dma_free(struct ale_softc *sc)
1314184870Syongari{
1315184870Syongari	struct ale_txdesc *txd;
1316184870Syongari	int i;
1317184870Syongari
1318184870Syongari	/* Tx buffers. */
1319184870Syongari	if (sc->ale_cdata.ale_tx_tag != NULL) {
1320184870Syongari		for (i = 0; i < ALE_TX_RING_CNT; i++) {
1321184870Syongari			txd = &sc->ale_cdata.ale_txdesc[i];
1322184870Syongari			if (txd->tx_dmamap != NULL) {
1323184870Syongari				bus_dmamap_destroy(sc->ale_cdata.ale_tx_tag,
1324184870Syongari				    txd->tx_dmamap);
1325184870Syongari				txd->tx_dmamap = NULL;
1326184870Syongari			}
1327184870Syongari		}
1328184870Syongari		bus_dma_tag_destroy(sc->ale_cdata.ale_tx_tag);
1329184870Syongari		sc->ale_cdata.ale_tx_tag = NULL;
1330184870Syongari	}
1331184870Syongari	/* Tx descriptor ring. */
1332184870Syongari	if (sc->ale_cdata.ale_tx_ring_tag != NULL) {
1333267363Sjhb		if (sc->ale_cdata.ale_tx_ring_paddr != 0)
1334184870Syongari			bus_dmamap_unload(sc->ale_cdata.ale_tx_ring_tag,
1335184870Syongari			    sc->ale_cdata.ale_tx_ring_map);
1336267363Sjhb		if (sc->ale_cdata.ale_tx_ring != NULL)
1337184870Syongari			bus_dmamem_free(sc->ale_cdata.ale_tx_ring_tag,
1338184870Syongari			    sc->ale_cdata.ale_tx_ring,
1339184870Syongari			    sc->ale_cdata.ale_tx_ring_map);
1340267363Sjhb		sc->ale_cdata.ale_tx_ring_paddr = 0;
1341184870Syongari		sc->ale_cdata.ale_tx_ring = NULL;
1342184870Syongari		bus_dma_tag_destroy(sc->ale_cdata.ale_tx_ring_tag);
1343184870Syongari		sc->ale_cdata.ale_tx_ring_tag = NULL;
1344184870Syongari	}
1345184870Syongari	/* Rx page block. */
1346184870Syongari	for (i = 0; i < ALE_RX_PAGES; i++) {
1347184870Syongari		if (sc->ale_cdata.ale_rx_page[i].page_tag != NULL) {
1348267363Sjhb			if (sc->ale_cdata.ale_rx_page[i].page_paddr != 0)
1349184870Syongari				bus_dmamap_unload(
1350184870Syongari				    sc->ale_cdata.ale_rx_page[i].page_tag,
1351184870Syongari				    sc->ale_cdata.ale_rx_page[i].page_map);
1352267363Sjhb			if (sc->ale_cdata.ale_rx_page[i].page_addr != NULL)
1353184870Syongari				bus_dmamem_free(
1354184870Syongari				    sc->ale_cdata.ale_rx_page[i].page_tag,
1355184870Syongari				    sc->ale_cdata.ale_rx_page[i].page_addr,
1356184870Syongari				    sc->ale_cdata.ale_rx_page[i].page_map);
1357267363Sjhb			sc->ale_cdata.ale_rx_page[i].page_paddr = 0;
1358184870Syongari			sc->ale_cdata.ale_rx_page[i].page_addr = NULL;
1359184870Syongari			bus_dma_tag_destroy(
1360184870Syongari			    sc->ale_cdata.ale_rx_page[i].page_tag);
1361184870Syongari			sc->ale_cdata.ale_rx_page[i].page_tag = NULL;
1362184870Syongari		}
1363184870Syongari	}
1364184870Syongari	/* Rx CMB. */
1365184870Syongari	for (i = 0; i < ALE_RX_PAGES; i++) {
1366184870Syongari		if (sc->ale_cdata.ale_rx_page[i].cmb_tag != NULL) {
1367267363Sjhb			if (sc->ale_cdata.ale_rx_page[i].cmb_paddr != 0)
1368184870Syongari				bus_dmamap_unload(
1369184870Syongari				    sc->ale_cdata.ale_rx_page[i].cmb_tag,
1370184870Syongari				    sc->ale_cdata.ale_rx_page[i].cmb_map);
1371267363Sjhb			if (sc->ale_cdata.ale_rx_page[i].cmb_addr != NULL)
1372184870Syongari				bus_dmamem_free(
1373184870Syongari				    sc->ale_cdata.ale_rx_page[i].cmb_tag,
1374184870Syongari				    sc->ale_cdata.ale_rx_page[i].cmb_addr,
1375184870Syongari				    sc->ale_cdata.ale_rx_page[i].cmb_map);
1376267363Sjhb			sc->ale_cdata.ale_rx_page[i].cmb_paddr = 0;
1377184870Syongari			sc->ale_cdata.ale_rx_page[i].cmb_addr = NULL;
1378184870Syongari			bus_dma_tag_destroy(
1379184870Syongari			    sc->ale_cdata.ale_rx_page[i].cmb_tag);
1380184870Syongari			sc->ale_cdata.ale_rx_page[i].cmb_tag = NULL;
1381184870Syongari		}
1382184870Syongari	}
1383184870Syongari	/* Tx CMB. */
1384184870Syongari	if (sc->ale_cdata.ale_tx_cmb_tag != NULL) {
1385267363Sjhb		if (sc->ale_cdata.ale_tx_cmb_paddr != 0)
1386184870Syongari			bus_dmamap_unload(sc->ale_cdata.ale_tx_cmb_tag,
1387184870Syongari			    sc->ale_cdata.ale_tx_cmb_map);
1388267363Sjhb		if (sc->ale_cdata.ale_tx_cmb != NULL)
1389184870Syongari			bus_dmamem_free(sc->ale_cdata.ale_tx_cmb_tag,
1390184870Syongari			    sc->ale_cdata.ale_tx_cmb,
1391184870Syongari			    sc->ale_cdata.ale_tx_cmb_map);
1392267363Sjhb		sc->ale_cdata.ale_tx_cmb_paddr = 0;
1393184870Syongari		sc->ale_cdata.ale_tx_cmb = NULL;
1394184870Syongari		bus_dma_tag_destroy(sc->ale_cdata.ale_tx_cmb_tag);
1395184870Syongari		sc->ale_cdata.ale_tx_cmb_tag = NULL;
1396184870Syongari	}
1397184870Syongari	if (sc->ale_cdata.ale_buffer_tag != NULL) {
1398184870Syongari		bus_dma_tag_destroy(sc->ale_cdata.ale_buffer_tag);
1399184870Syongari		sc->ale_cdata.ale_buffer_tag = NULL;
1400184870Syongari	}
1401184870Syongari	if (sc->ale_cdata.ale_parent_tag != NULL) {
1402184870Syongari		bus_dma_tag_destroy(sc->ale_cdata.ale_parent_tag);
1403184870Syongari		sc->ale_cdata.ale_parent_tag = NULL;
1404184870Syongari	}
1405184870Syongari}
1406184870Syongari
1407184870Syongaristatic int
1408184870Syongariale_shutdown(device_t dev)
1409184870Syongari{
1410184870Syongari
1411184870Syongari	return (ale_suspend(dev));
1412184870Syongari}
1413184870Syongari
1414184870Syongari/*
1415184870Syongari * Note, this driver resets the link speed to 10/100Mbps by
1416184870Syongari * restarting auto-negotiation in suspend/shutdown phase but we
1417184870Syongari * don't know whether that auto-negotiation would succeed or not
1418184870Syongari * as driver has no control after powering off/suspend operation.
1419184870Syongari * If the renegotiation fail WOL may not work. Running at 1Gbps
1420184870Syongari * will draw more power than 375mA at 3.3V which is specified in
1421184870Syongari * PCI specification and that would result in complete
1422184870Syongari * shutdowning power to ethernet controller.
1423184870Syongari *
1424184870Syongari * TODO
1425184870Syongari * Save current negotiated media speed/duplex/flow-control to
1426184870Syongari * softc and restore the same link again after resuming. PHY
1427184870Syongari * handling such as power down/resetting to 100Mbps may be better
1428184870Syongari * handled in suspend method in phy driver.
1429184870Syongari */
1430184870Syongaristatic void
1431184870Syongariale_setlinkspeed(struct ale_softc *sc)
1432184870Syongari{
1433184870Syongari	struct mii_data *mii;
1434184870Syongari	int aneg, i;
1435184870Syongari
1436184870Syongari	mii = device_get_softc(sc->ale_miibus);
1437184870Syongari	mii_pollstat(mii);
1438184870Syongari	aneg = 0;
1439184870Syongari	if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID)) ==
1440184870Syongari	    (IFM_ACTIVE | IFM_AVALID)) {
1441184870Syongari		switch IFM_SUBTYPE(mii->mii_media_active) {
1442184870Syongari		case IFM_10_T:
1443184870Syongari		case IFM_100_TX:
1444184870Syongari			return;
1445184870Syongari		case IFM_1000_T:
1446184870Syongari			aneg++;
1447184870Syongari			break;
1448184870Syongari		default:
1449184870Syongari			break;
1450184870Syongari		}
1451184870Syongari	}
1452184870Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr, MII_100T2CR, 0);
1453184870Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
1454184870Syongari	    MII_ANAR, ANAR_TX_FD | ANAR_TX | ANAR_10_FD | ANAR_10 | ANAR_CSMA);
1455184870Syongari	ale_miibus_writereg(sc->ale_dev, sc->ale_phyaddr,
1456184870Syongari	    MII_BMCR, BMCR_RESET | BMCR_AUTOEN | BMCR_STARTNEG);
1457184870Syongari	DELAY(1000);
1458184870Syongari	if (aneg != 0) {
1459184870Syongari		/*
1460184870Syongari		 * Poll link state until ale(4) get a 10/100Mbps link.
1461184870Syongari		 */
1462184870Syongari		for (i = 0; i < MII_ANEGTICKS_GIGE; i++) {
1463184870Syongari			mii_pollstat(mii);
1464184870Syongari			if ((mii->mii_media_status & (IFM_ACTIVE | IFM_AVALID))
1465184870Syongari			    == (IFM_ACTIVE | IFM_AVALID)) {
1466184870Syongari				switch (IFM_SUBTYPE(
1467184870Syongari				    mii->mii_media_active)) {
1468184870Syongari				case IFM_10_T:
1469184870Syongari				case IFM_100_TX:
1470184870Syongari					ale_mac_config(sc);
1471184870Syongari					return;
1472184870Syongari				default:
1473184870Syongari					break;
1474184870Syongari				}
1475184870Syongari			}
1476184870Syongari			ALE_UNLOCK(sc);
1477184870Syongari			pause("alelnk", hz);
1478184870Syongari			ALE_LOCK(sc);
1479184870Syongari		}
1480184870Syongari		if (i == MII_ANEGTICKS_GIGE)
1481184870Syongari			device_printf(sc->ale_dev,
1482184870Syongari			    "establishing a link failed, WOL may not work!");
1483184870Syongari	}
1484184870Syongari	/*
1485184870Syongari	 * No link, force MAC to have 100Mbps, full-duplex link.
1486184870Syongari	 * This is the last resort and may/may not work.
1487184870Syongari	 */
1488184870Syongari	mii->mii_media_status = IFM_AVALID | IFM_ACTIVE;
1489184870Syongari	mii->mii_media_active = IFM_ETHER | IFM_100_TX | IFM_FDX;
1490184870Syongari	ale_mac_config(sc);
1491184870Syongari}
1492184870Syongari
1493184870Syongaristatic void
1494184870Syongariale_setwol(struct ale_softc *sc)
1495184870Syongari{
1496184870Syongari	struct ifnet *ifp;
1497184870Syongari	uint32_t reg, pmcs;
1498184870Syongari	uint16_t pmstat;
1499184870Syongari	int pmc;
1500184870Syongari
1501184870Syongari	ALE_LOCK_ASSERT(sc);
1502184870Syongari
1503219902Sjhb	if (pci_find_cap(sc->ale_dev, PCIY_PMG, &pmc) != 0) {
1504184870Syongari		/* Disable WOL. */
1505184870Syongari		CSR_WRITE_4(sc, ALE_WOL_CFG, 0);
1506184870Syongari		reg = CSR_READ_4(sc, ALE_PCIE_PHYMISC);
1507184870Syongari		reg |= PCIE_PHYMISC_FORCE_RCV_DET;
1508184870Syongari		CSR_WRITE_4(sc, ALE_PCIE_PHYMISC, reg);
1509184870Syongari		/* Force PHY power down. */
1510184870Syongari		CSR_WRITE_2(sc, ALE_GPHY_CTRL,
1511184870Syongari		    GPHY_CTRL_EXT_RESET | GPHY_CTRL_HIB_EN |
1512184870Syongari		    GPHY_CTRL_HIB_PULSE | GPHY_CTRL_PHY_PLL_ON |
1513184870Syongari		    GPHY_CTRL_SEL_ANA_RESET | GPHY_CTRL_PHY_IDDQ |
1514184870Syongari		    GPHY_CTRL_PCLK_SEL_DIS | GPHY_CTRL_PWDOWN_HW);
1515184870Syongari		return;
1516184870Syongari	}
1517184870Syongari
1518184870Syongari	ifp = sc->ale_ifp;
1519184870Syongari	if ((ifp->if_capenable & IFCAP_WOL) != 0) {
1520184870Syongari		if ((sc->ale_flags & ALE_FLAG_FASTETHER) == 0)
1521184870Syongari			ale_setlinkspeed(sc);
1522184870Syongari	}
1523184870Syongari
1524184870Syongari	pmcs = 0;
1525184870Syongari	if ((ifp->if_capenable & IFCAP_WOL_MAGIC) != 0)
1526184870Syongari		pmcs |= WOL_CFG_MAGIC | WOL_CFG_MAGIC_ENB;
1527184870Syongari	CSR_WRITE_4(sc, ALE_WOL_CFG, pmcs);
1528184870Syongari	reg = CSR_READ_4(sc, ALE_MAC_CFG);
1529184870Syongari	reg &= ~(MAC_CFG_DBG | MAC_CFG_PROMISC | MAC_CFG_ALLMULTI |
1530184870Syongari	    MAC_CFG_BCAST);
1531184870Syongari	if ((ifp->if_capenable & IFCAP_WOL_MCAST) != 0)
1532184870Syongari		reg |= MAC_CFG_ALLMULTI | MAC_CFG_BCAST;
1533184870Syongari	if ((ifp->if_capenable & IFCAP_WOL) != 0)
1534184870Syongari		reg |= MAC_CFG_RX_ENB;
1535184870Syongari	CSR_WRITE_4(sc, ALE_MAC_CFG, reg);
1536184870Syongari
1537184870Syongari	if ((ifp->if_capenable & IFCAP_WOL) == 0) {
1538184870Syongari		/* WOL disabled, PHY power down. */
1539184870Syongari		reg = CSR_READ_4(sc, ALE_PCIE_PHYMISC);
1540184870Syongari		reg |= PCIE_PHYMISC_FORCE_RCV_DET;
1541184870Syongari		CSR_WRITE_4(sc, ALE_PCIE_PHYMISC, reg);
1542184870Syongari		CSR_WRITE_2(sc, ALE_GPHY_CTRL,
1543184870Syongari		    GPHY_CTRL_EXT_RESET | GPHY_CTRL_HIB_EN |
1544184870Syongari		    GPHY_CTRL_HIB_PULSE | GPHY_CTRL_SEL_ANA_RESET |
1545184870Syongari		    GPHY_CTRL_PHY_IDDQ | GPHY_CTRL_PCLK_SEL_DIS |
1546184870Syongari		    GPHY_CTRL_PWDOWN_HW);
1547184870Syongari	}
1548184870Syongari	/* Request PME. */
1549184870Syongari	pmstat = pci_read_config(sc->ale_dev, pmc + PCIR_POWER_STATUS, 2);
1550184870Syongari	pmstat &= ~(PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE);
1551184870Syongari	if ((ifp->if_capenable & IFCAP_WOL) != 0)
1552184870Syongari		pmstat |= PCIM_PSTAT_PME | PCIM_PSTAT_PMEENABLE;
1553184870Syongari	pci_write_config(sc->ale_dev, pmc + PCIR_POWER_STATUS, pmstat, 2);
1554184870Syongari}
1555184870Syongari
1556184870Syongaristatic int
1557184870Syongariale_suspend(device_t dev)
1558184870Syongari{
1559184870Syongari	struct ale_softc *sc;
1560184870Syongari
1561184870Syongari	sc = device_get_softc(dev);
1562184870Syongari
1563184870Syongari	ALE_LOCK(sc);
1564184870Syongari	ale_stop(sc);
1565184870Syongari	ale_setwol(sc);
1566184870Syongari	ALE_UNLOCK(sc);
1567184870Syongari
1568184870Syongari	return (0);
1569184870Syongari}
1570184870Syongari
1571184870Syongaristatic int
1572184870Syongariale_resume(device_t dev)
1573184870Syongari{
1574184870Syongari	struct ale_softc *sc;
1575184870Syongari	struct ifnet *ifp;
1576184870Syongari	int pmc;
1577189379Syongari	uint16_t pmstat;
1578184870Syongari
1579184870Syongari	sc = device_get_softc(dev);
1580184870Syongari
1581184870Syongari	ALE_LOCK(sc);
1582219902Sjhb	if (pci_find_cap(sc->ale_dev, PCIY_PMG, &pmc) == 0) {
1583184870Syongari		/* Disable PME and clear PME status. */
1584184870Syongari		pmstat = pci_read_config(sc->ale_dev,
1585184870Syongari		    pmc + PCIR_POWER_STATUS, 2);
1586184870Syongari		if ((pmstat & PCIM_PSTAT_PMEENABLE) != 0) {
1587184870Syongari			pmstat &= ~PCIM_PSTAT_PMEENABLE;
1588184870Syongari			pci_write_config(sc->ale_dev,
1589184870Syongari			    pmc + PCIR_POWER_STATUS, pmstat, 2);
1590184870Syongari		}
1591184870Syongari	}
1592184870Syongari	/* Reset PHY. */
1593184870Syongari	ale_phy_reset(sc);
1594184870Syongari	ifp = sc->ale_ifp;
1595184870Syongari	if ((ifp->if_flags & IFF_UP) != 0) {
1596184870Syongari		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1597184870Syongari		ale_init_locked(sc);
1598184870Syongari	}
1599184870Syongari	ALE_UNLOCK(sc);
1600184870Syongari
1601184870Syongari	return (0);
1602184870Syongari}
1603184870Syongari
1604184870Syongaristatic int
1605184870Syongariale_encap(struct ale_softc *sc, struct mbuf **m_head)
1606184870Syongari{
1607184870Syongari	struct ale_txdesc *txd, *txd_last;
1608184870Syongari	struct tx_desc *desc;
1609184870Syongari	struct mbuf *m;
1610184870Syongari	struct ip *ip;
1611184870Syongari	struct tcphdr *tcp;
1612184870Syongari	bus_dma_segment_t txsegs[ALE_MAXTXSEGS];
1613184870Syongari	bus_dmamap_t map;
1614207251Syongari	uint32_t cflags, hdrlen, ip_off, poff, vtag;
1615184870Syongari	int error, i, nsegs, prod, si;
1616184870Syongari
1617184870Syongari	ALE_LOCK_ASSERT(sc);
1618184870Syongari
1619184870Syongari	M_ASSERTPKTHDR((*m_head));
1620184870Syongari
1621184870Syongari	m = *m_head;
1622184870Syongari	ip = NULL;
1623184870Syongari	tcp = NULL;
1624184870Syongari	cflags = vtag = 0;
1625184870Syongari	ip_off = poff = 0;
1626184870Syongari	if ((m->m_pkthdr.csum_flags & (ALE_CSUM_FEATURES | CSUM_TSO)) != 0) {
1627184870Syongari		/*
1628184870Syongari		 * AR81xx requires offset of TCP/UDP payload in its Tx
1629184870Syongari		 * descriptor to perform hardware Tx checksum offload.
1630184870Syongari		 * Additionally, TSO requires IP/TCP header size and
1631184870Syongari		 * modification of IP/TCP header in order to make TSO
1632184870Syongari		 * engine work. This kind of operation takes many CPU
1633184870Syongari		 * cycles on FreeBSD so fast host CPU is required to
1634184870Syongari		 * get smooth TSO performance.
1635184870Syongari		 */
1636184870Syongari		struct ether_header *eh;
1637184870Syongari
1638184870Syongari		if (M_WRITABLE(m) == 0) {
1639184870Syongari			/* Get a writable copy. */
1640243857Sglebius			m = m_dup(*m_head, M_NOWAIT);
1641184870Syongari			/* Release original mbufs. */
1642184870Syongari			m_freem(*m_head);
1643184870Syongari			if (m == NULL) {
1644184870Syongari				*m_head = NULL;
1645184870Syongari				return (ENOBUFS);
1646184870Syongari			}
1647184870Syongari			*m_head = m;
1648184870Syongari		}
1649184870Syongari
1650184870Syongari		/*
1651184870Syongari		 * Buggy-controller requires 4 byte aligned Tx buffer
1652184870Syongari		 * to make custom checksum offload work.
1653184870Syongari		 */
1654184870Syongari		if ((sc->ale_flags & ALE_FLAG_TXCSUM_BUG) != 0 &&
1655184870Syongari		    (m->m_pkthdr.csum_flags & ALE_CSUM_FEATURES) != 0 &&
1656184870Syongari		    (mtod(m, intptr_t) & 3) != 0) {
1657243857Sglebius			m = m_defrag(*m_head, M_NOWAIT);
1658184870Syongari			if (m == NULL) {
1659260429Syongari				m_freem(*m_head);
1660184870Syongari				*m_head = NULL;
1661184870Syongari				return (ENOBUFS);
1662184870Syongari			}
1663184870Syongari			*m_head = m;
1664184870Syongari		}
1665184870Syongari
1666184870Syongari		ip_off = sizeof(struct ether_header);
1667184870Syongari		m = m_pullup(m, ip_off);
1668184870Syongari		if (m == NULL) {
1669184870Syongari			*m_head = NULL;
1670184870Syongari			return (ENOBUFS);
1671184870Syongari		}
1672184870Syongari		eh = mtod(m, struct ether_header *);
1673184870Syongari		/*
1674184870Syongari		 * Check if hardware VLAN insertion is off.
1675184870Syongari		 * Additional check for LLC/SNAP frame?
1676184870Syongari		 */
1677184870Syongari		if (eh->ether_type == htons(ETHERTYPE_VLAN)) {
1678184870Syongari			ip_off = sizeof(struct ether_vlan_header);
1679184870Syongari			m = m_pullup(m, ip_off);
1680184870Syongari			if (m == NULL) {
1681184870Syongari				*m_head = NULL;
1682184870Syongari				return (ENOBUFS);
1683184870Syongari			}
1684184870Syongari		}
1685184870Syongari		m = m_pullup(m, ip_off + sizeof(struct ip));
1686184870Syongari		if (m == NULL) {
1687184870Syongari			*m_head = NULL;
1688184870Syongari			return (ENOBUFS);
1689184870Syongari		}
1690184870Syongari		ip = (struct ip *)(mtod(m, char *) + ip_off);
1691184870Syongari		poff = ip_off + (ip->ip_hl << 2);
1692184870Syongari		if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1693184870Syongari			/*
1694184870Syongari			 * XXX
1695184870Syongari			 * AR81xx requires the first descriptor should
1696184870Syongari			 * not include any TCP playload for TSO case.
1697184870Syongari			 * (i.e. ethernet header + IP + TCP header only)
1698184870Syongari			 * m_pullup(9) above will ensure this too.
1699184870Syongari			 * However it's not correct if the first mbuf
1700184870Syongari			 * of the chain does not use cluster.
1701184870Syongari			 */
1702184870Syongari			m = m_pullup(m, poff + sizeof(struct tcphdr));
1703184870Syongari			if (m == NULL) {
1704184870Syongari				*m_head = NULL;
1705184870Syongari				return (ENOBUFS);
1706184870Syongari			}
1707213844Syongari			ip = (struct ip *)(mtod(m, char *) + ip_off);
1708184870Syongari			tcp = (struct tcphdr *)(mtod(m, char *) + poff);
1709207251Syongari			m = m_pullup(m, poff + (tcp->th_off << 2));
1710207251Syongari			if (m == NULL) {
1711207251Syongari				*m_head = NULL;
1712207251Syongari				return (ENOBUFS);
1713207251Syongari			}
1714184870Syongari			/*
1715184870Syongari			 * AR81xx requires IP/TCP header size and offset as
1716184870Syongari			 * well as TCP pseudo checksum which complicates
1717184870Syongari			 * TSO configuration. I guess this comes from the
1718184870Syongari			 * adherence to Microsoft NDIS Large Send
1719184870Syongari			 * specification which requires insertion of
1720184870Syongari			 * pseudo checksum by upper stack. The pseudo
1721184870Syongari			 * checksum that NDIS refers to doesn't include
1722184870Syongari			 * TCP payload length so ale(4) should recompute
1723184870Syongari			 * the pseudo checksum here. Hopefully this wouldn't
1724184870Syongari			 * be much burden on modern CPUs.
1725184870Syongari			 * Reset IP checksum and recompute TCP pseudo
1726184870Syongari			 * checksum as NDIS specification said.
1727184870Syongari			 */
1728184870Syongari			ip->ip_sum = 0;
1729184870Syongari			tcp->th_sum = in_pseudo(ip->ip_src.s_addr,
1730184870Syongari			    ip->ip_dst.s_addr, htons(IPPROTO_TCP));
1731184870Syongari		}
1732184870Syongari		*m_head = m;
1733184870Syongari	}
1734184870Syongari
1735184870Syongari	si = prod = sc->ale_cdata.ale_tx_prod;
1736184870Syongari	txd = &sc->ale_cdata.ale_txdesc[prod];
1737184870Syongari	txd_last = txd;
1738184870Syongari	map = txd->tx_dmamap;
1739184870Syongari
1740184870Syongari	error =  bus_dmamap_load_mbuf_sg(sc->ale_cdata.ale_tx_tag, map,
1741184870Syongari	    *m_head, txsegs, &nsegs, 0);
1742184870Syongari	if (error == EFBIG) {
1743243857Sglebius		m = m_collapse(*m_head, M_NOWAIT, ALE_MAXTXSEGS);
1744184870Syongari		if (m == NULL) {
1745184870Syongari			m_freem(*m_head);
1746184870Syongari			*m_head = NULL;
1747184870Syongari			return (ENOMEM);
1748184870Syongari		}
1749184870Syongari		*m_head = m;
1750184870Syongari		error = bus_dmamap_load_mbuf_sg(sc->ale_cdata.ale_tx_tag, map,
1751184870Syongari		    *m_head, txsegs, &nsegs, 0);
1752184870Syongari		if (error != 0) {
1753184870Syongari			m_freem(*m_head);
1754184870Syongari			*m_head = NULL;
1755184870Syongari			return (error);
1756184870Syongari		}
1757184870Syongari	} else if (error != 0)
1758184870Syongari		return (error);
1759184870Syongari	if (nsegs == 0) {
1760184870Syongari		m_freem(*m_head);
1761184870Syongari		*m_head = NULL;
1762184870Syongari		return (EIO);
1763184870Syongari	}
1764184870Syongari
1765184870Syongari	/* Check descriptor overrun. */
1766207251Syongari	if (sc->ale_cdata.ale_tx_cnt + nsegs >= ALE_TX_RING_CNT - 3) {
1767184870Syongari		bus_dmamap_unload(sc->ale_cdata.ale_tx_tag, map);
1768184870Syongari		return (ENOBUFS);
1769184870Syongari	}
1770184870Syongari	bus_dmamap_sync(sc->ale_cdata.ale_tx_tag, map, BUS_DMASYNC_PREWRITE);
1771184870Syongari
1772184870Syongari	m = *m_head;
1773206876Syongari	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1774206876Syongari		/* Request TSO and set MSS. */
1775206876Syongari		cflags |= ALE_TD_TSO;
1776206876Syongari		cflags |= ((uint32_t)m->m_pkthdr.tso_segsz << ALE_TD_MSS_SHIFT);
1777206876Syongari		/* Set IP/TCP header size. */
1778206876Syongari		cflags |= ip->ip_hl << ALE_TD_IPHDR_LEN_SHIFT;
1779206876Syongari		cflags |= tcp->th_off << ALE_TD_TCPHDR_LEN_SHIFT;
1780206876Syongari	} else if ((m->m_pkthdr.csum_flags & ALE_CSUM_FEATURES) != 0) {
1781184870Syongari		/*
1782184870Syongari		 * AR81xx supports Tx custom checksum offload feature
1783184870Syongari		 * that offloads single 16bit checksum computation.
1784184870Syongari		 * So you can choose one among IP, TCP and UDP.
1785184870Syongari		 * Normally driver sets checksum start/insertion
1786184870Syongari		 * position from the information of TCP/UDP frame as
1787184870Syongari		 * TCP/UDP checksum takes more time than that of IP.
1788184870Syongari		 * However it seems that custom checksum offload
1789184870Syongari		 * requires 4 bytes aligned Tx buffers due to hardware
1790184870Syongari		 * bug.
1791184870Syongari		 * AR81xx also supports explicit Tx checksum computation
1792184870Syongari		 * if it is told that the size of IP header and TCP
1793184870Syongari		 * header(for UDP, the header size does not matter
1794184870Syongari		 * because it's fixed length). However with this scheme
1795184870Syongari		 * TSO does not work so you have to choose one either
1796184870Syongari		 * TSO or explicit Tx checksum offload. I chosen TSO
1797184870Syongari		 * plus custom checksum offload with work-around which
1798184870Syongari		 * will cover most common usage for this consumer
1799184870Syongari		 * ethernet controller. The work-around takes a lot of
1800184870Syongari		 * CPU cycles if Tx buffer is not aligned on 4 bytes
1801184870Syongari		 * boundary, though.
1802184870Syongari		 */
1803184870Syongari		cflags |= ALE_TD_CXSUM;
1804184870Syongari		/* Set checksum start offset. */
1805184870Syongari		cflags |= (poff << ALE_TD_CSUM_PLOADOFFSET_SHIFT);
1806184870Syongari		/* Set checksum insertion position of TCP/UDP. */
1807184870Syongari		cflags |= ((poff + m->m_pkthdr.csum_data) <<
1808184870Syongari		    ALE_TD_CSUM_XSUMOFFSET_SHIFT);
1809184870Syongari	}
1810184870Syongari
1811184870Syongari	/* Configure VLAN hardware tag insertion. */
1812184870Syongari	if ((m->m_flags & M_VLANTAG) != 0) {
1813184870Syongari		vtag = ALE_TX_VLAN_TAG(m->m_pkthdr.ether_vtag);
1814184870Syongari		vtag = ((vtag << ALE_TD_VLAN_SHIFT) & ALE_TD_VLAN_MASK);
1815184870Syongari		cflags |= ALE_TD_INSERT_VLAN_TAG;
1816184870Syongari	}
1817184870Syongari
1818207251Syongari	i = 0;
1819207251Syongari	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1820207251Syongari		/*
1821207251Syongari		 * Make sure the first fragment contains
1822207251Syongari		 * only ethernet and IP/TCP header with options.
1823207251Syongari		 */
1824207251Syongari		hdrlen =  poff + (tcp->th_off << 2);
1825184870Syongari		desc = &sc->ale_cdata.ale_tx_ring[prod];
1826184870Syongari		desc->addr = htole64(txsegs[i].ds_addr);
1827207251Syongari		desc->len = htole32(ALE_TX_BYTES(hdrlen) | vtag);
1828207251Syongari		desc->flags = htole32(cflags);
1829207251Syongari		sc->ale_cdata.ale_tx_cnt++;
1830207251Syongari		ALE_DESC_INC(prod, ALE_TX_RING_CNT);
1831207251Syongari		if (m->m_len - hdrlen > 0) {
1832207251Syongari			/* Handle remaining payload of the first fragment. */
1833207251Syongari			desc = &sc->ale_cdata.ale_tx_ring[prod];
1834207251Syongari			desc->addr = htole64(txsegs[i].ds_addr + hdrlen);
1835207251Syongari			desc->len = htole32(ALE_TX_BYTES(m->m_len - hdrlen) |
1836207251Syongari			    vtag);
1837207251Syongari			desc->flags = htole32(cflags);
1838207251Syongari			sc->ale_cdata.ale_tx_cnt++;
1839207251Syongari			ALE_DESC_INC(prod, ALE_TX_RING_CNT);
1840207251Syongari		}
1841207251Syongari		i = 1;
1842207251Syongari	}
1843207251Syongari	for (; i < nsegs; i++) {
1844207251Syongari		desc = &sc->ale_cdata.ale_tx_ring[prod];
1845207251Syongari		desc->addr = htole64(txsegs[i].ds_addr);
1846184870Syongari		desc->len = htole32(ALE_TX_BYTES(txsegs[i].ds_len) | vtag);
1847184870Syongari		desc->flags = htole32(cflags);
1848184870Syongari		sc->ale_cdata.ale_tx_cnt++;
1849184870Syongari		ALE_DESC_INC(prod, ALE_TX_RING_CNT);
1850184870Syongari	}
1851184870Syongari	/* Update producer index. */
1852184870Syongari	sc->ale_cdata.ale_tx_prod = prod;
1853184870Syongari	/* Set TSO header on the first descriptor. */
1854184870Syongari	if ((m->m_pkthdr.csum_flags & CSUM_TSO) != 0) {
1855184870Syongari		desc = &sc->ale_cdata.ale_tx_ring[si];
1856184870Syongari		desc->flags |= htole32(ALE_TD_TSO_HDR);
1857184870Syongari	}
1858184870Syongari
1859184870Syongari	/* Finally set EOP on the last descriptor. */
1860184870Syongari	prod = (prod + ALE_TX_RING_CNT - 1) % ALE_TX_RING_CNT;
1861184870Syongari	desc = &sc->ale_cdata.ale_tx_ring[prod];
1862184870Syongari	desc->flags |= htole32(ALE_TD_EOP);
1863184870Syongari
1864184870Syongari	/* Swap dmamap of the first and the last. */
1865184870Syongari	txd = &sc->ale_cdata.ale_txdesc[prod];
1866184870Syongari	map = txd_last->tx_dmamap;
1867184870Syongari	txd_last->tx_dmamap = txd->tx_dmamap;
1868184870Syongari	txd->tx_dmamap = map;
1869184870Syongari	txd->tx_m = m;
1870184870Syongari
1871184870Syongari	/* Sync descriptors. */
1872184870Syongari	bus_dmamap_sync(sc->ale_cdata.ale_tx_ring_tag,
1873184870Syongari	    sc->ale_cdata.ale_tx_ring_map,
1874184870Syongari	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1875184870Syongari
1876184870Syongari	return (0);
1877184870Syongari}
1878184870Syongari
1879184870Syongaristatic void
1880216925Sjhbale_start(struct ifnet *ifp)
1881184870Syongari{
1882216925Sjhb        struct ale_softc *sc;
1883184870Syongari
1884216925Sjhb	sc = ifp->if_softc;
1885216925Sjhb	ALE_LOCK(sc);
1886216925Sjhb	ale_start_locked(ifp);
1887216925Sjhb	ALE_UNLOCK(sc);
1888184870Syongari}
1889184870Syongari
1890184870Syongaristatic void
1891216925Sjhbale_start_locked(struct ifnet *ifp)
1892184870Syongari{
1893184870Syongari        struct ale_softc *sc;
1894184870Syongari        struct mbuf *m_head;
1895184870Syongari	int enq;
1896184870Syongari
1897184870Syongari	sc = ifp->if_softc;
1898184870Syongari
1899216925Sjhb	ALE_LOCK_ASSERT(sc);
1900184870Syongari
1901184870Syongari	/* Reclaim transmitted frames. */
1902184870Syongari	if (sc->ale_cdata.ale_tx_cnt >= ALE_TX_DESC_HIWAT)
1903184870Syongari		ale_txeof(sc);
1904184870Syongari
1905184870Syongari	if ((ifp->if_drv_flags & (IFF_DRV_RUNNING | IFF_DRV_OACTIVE)) !=
1906216925Sjhb	    IFF_DRV_RUNNING || (sc->ale_flags & ALE_FLAG_LINK) == 0)
1907184870Syongari		return;
1908184870Syongari
1909184870Syongari	for (enq = 0; !IFQ_DRV_IS_EMPTY(&ifp->if_snd); ) {
1910184870Syongari		IFQ_DRV_DEQUEUE(&ifp->if_snd, m_head);
1911184870Syongari		if (m_head == NULL)
1912184870Syongari			break;
1913184870Syongari		/*
1914184870Syongari		 * Pack the data into the transmit ring. If we
1915184870Syongari		 * don't have room, set the OACTIVE flag and wait
1916184870Syongari		 * for the NIC to drain the ring.
1917184870Syongari		 */
1918184870Syongari		if (ale_encap(sc, &m_head)) {
1919184870Syongari			if (m_head == NULL)
1920184870Syongari				break;
1921184870Syongari			IFQ_DRV_PREPEND(&ifp->if_snd, m_head);
1922184870Syongari			ifp->if_drv_flags |= IFF_DRV_OACTIVE;
1923184870Syongari			break;
1924184870Syongari		}
1925184870Syongari
1926184870Syongari		enq++;
1927184870Syongari		/*
1928184870Syongari		 * If there's a BPF listener, bounce a copy of this frame
1929184870Syongari		 * to him.
1930184870Syongari		 */
1931184870Syongari		ETHER_BPF_MTAP(ifp, m_head);
1932184870Syongari	}
1933184870Syongari
1934184870Syongari	if (enq > 0) {
1935184870Syongari		/* Kick. */
1936184870Syongari		CSR_WRITE_4(sc, ALE_MBOX_TPD_PROD_IDX,
1937184870Syongari		    sc->ale_cdata.ale_tx_prod);
1938184870Syongari		/* Set a timeout in case the chip goes out to lunch. */
1939184870Syongari		sc->ale_watchdog_timer = ALE_TX_TIMEOUT;
1940184870Syongari	}
1941184870Syongari}
1942184870Syongari
1943184870Syongaristatic void
1944184870Syongariale_watchdog(struct ale_softc *sc)
1945184870Syongari{
1946184870Syongari	struct ifnet *ifp;
1947184870Syongari
1948184870Syongari	ALE_LOCK_ASSERT(sc);
1949184870Syongari
1950184870Syongari	if (sc->ale_watchdog_timer == 0 || --sc->ale_watchdog_timer)
1951184870Syongari		return;
1952184870Syongari
1953184870Syongari	ifp = sc->ale_ifp;
1954184870Syongari	if ((sc->ale_flags & ALE_FLAG_LINK) == 0) {
1955184870Syongari		if_printf(sc->ale_ifp, "watchdog timeout (lost link)\n");
1956271835Sglebius		if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
1957184870Syongari		ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1958184870Syongari		ale_init_locked(sc);
1959184870Syongari		return;
1960184870Syongari	}
1961184870Syongari	if_printf(sc->ale_ifp, "watchdog timeout -- resetting\n");
1962271835Sglebius	if_inc_counter(ifp, IFCOUNTER_OERRORS, 1);
1963184870Syongari	ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1964184870Syongari	ale_init_locked(sc);
1965184870Syongari	if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
1966216925Sjhb		ale_start_locked(ifp);
1967184870Syongari}
1968184870Syongari
1969184870Syongaristatic int
1970184870Syongariale_ioctl(struct ifnet *ifp, u_long cmd, caddr_t data)
1971184870Syongari{
1972184870Syongari	struct ale_softc *sc;
1973184870Syongari	struct ifreq *ifr;
1974184870Syongari	struct mii_data *mii;
1975184870Syongari	int error, mask;
1976184870Syongari
1977184870Syongari	sc = ifp->if_softc;
1978184870Syongari	ifr = (struct ifreq *)data;
1979184870Syongari	error = 0;
1980184870Syongari	switch (cmd) {
1981184870Syongari	case SIOCSIFMTU:
1982184870Syongari		if (ifr->ifr_mtu < ETHERMIN || ifr->ifr_mtu > ALE_JUMBO_MTU ||
1983184870Syongari		    ((sc->ale_flags & ALE_FLAG_JUMBO) == 0 &&
1984184870Syongari		    ifr->ifr_mtu > ETHERMTU))
1985184870Syongari			error = EINVAL;
1986184870Syongari		else if (ifp->if_mtu != ifr->ifr_mtu) {
1987184870Syongari			ALE_LOCK(sc);
1988184870Syongari			ifp->if_mtu = ifr->ifr_mtu;
1989184870Syongari			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
1990184870Syongari				ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
1991184870Syongari				ale_init_locked(sc);
1992184870Syongari			}
1993184870Syongari			ALE_UNLOCK(sc);
1994184870Syongari		}
1995184870Syongari		break;
1996184870Syongari	case SIOCSIFFLAGS:
1997184870Syongari		ALE_LOCK(sc);
1998184870Syongari		if ((ifp->if_flags & IFF_UP) != 0) {
1999184870Syongari			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2000184870Syongari				if (((ifp->if_flags ^ sc->ale_if_flags)
2001184870Syongari				    & (IFF_PROMISC | IFF_ALLMULTI)) != 0)
2002184870Syongari					ale_rxfilter(sc);
2003184870Syongari			} else {
2004217542Sjhb				ale_init_locked(sc);
2005184870Syongari			}
2006184870Syongari		} else {
2007184870Syongari			if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2008184870Syongari				ale_stop(sc);
2009184870Syongari		}
2010184870Syongari		sc->ale_if_flags = ifp->if_flags;
2011184870Syongari		ALE_UNLOCK(sc);
2012184870Syongari		break;
2013184870Syongari	case SIOCADDMULTI:
2014184870Syongari	case SIOCDELMULTI:
2015184870Syongari		ALE_LOCK(sc);
2016184870Syongari		if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2017184870Syongari			ale_rxfilter(sc);
2018184870Syongari		ALE_UNLOCK(sc);
2019184870Syongari		break;
2020184870Syongari	case SIOCSIFMEDIA:
2021184870Syongari	case SIOCGIFMEDIA:
2022184870Syongari		mii = device_get_softc(sc->ale_miibus);
2023184870Syongari		error = ifmedia_ioctl(ifp, ifr, &mii->mii_media, cmd);
2024184870Syongari		break;
2025184870Syongari	case SIOCSIFCAP:
2026184870Syongari		ALE_LOCK(sc);
2027184870Syongari		mask = ifr->ifr_reqcap ^ ifp->if_capenable;
2028184870Syongari		if ((mask & IFCAP_TXCSUM) != 0 &&
2029184870Syongari		    (ifp->if_capabilities & IFCAP_TXCSUM) != 0) {
2030184870Syongari			ifp->if_capenable ^= IFCAP_TXCSUM;
2031184870Syongari			if ((ifp->if_capenable & IFCAP_TXCSUM) != 0)
2032184870Syongari				ifp->if_hwassist |= ALE_CSUM_FEATURES;
2033184870Syongari			else
2034184870Syongari				ifp->if_hwassist &= ~ALE_CSUM_FEATURES;
2035184870Syongari		}
2036184870Syongari		if ((mask & IFCAP_RXCSUM) != 0 &&
2037184870Syongari		    (ifp->if_capabilities & IFCAP_RXCSUM) != 0)
2038184870Syongari			ifp->if_capenable ^= IFCAP_RXCSUM;
2039184870Syongari		if ((mask & IFCAP_TSO4) != 0 &&
2040184870Syongari		    (ifp->if_capabilities & IFCAP_TSO4) != 0) {
2041184870Syongari			ifp->if_capenable ^= IFCAP_TSO4;
2042184870Syongari			if ((ifp->if_capenable & IFCAP_TSO4) != 0)
2043184870Syongari				ifp->if_hwassist |= CSUM_TSO;
2044184870Syongari			else
2045184870Syongari				ifp->if_hwassist &= ~CSUM_TSO;
2046184870Syongari		}
2047184870Syongari
2048184870Syongari		if ((mask & IFCAP_WOL_MCAST) != 0 &&
2049184870Syongari		    (ifp->if_capabilities & IFCAP_WOL_MCAST) != 0)
2050184870Syongari			ifp->if_capenable ^= IFCAP_WOL_MCAST;
2051184870Syongari		if ((mask & IFCAP_WOL_MAGIC) != 0 &&
2052184870Syongari		    (ifp->if_capabilities & IFCAP_WOL_MAGIC) != 0)
2053184870Syongari			ifp->if_capenable ^= IFCAP_WOL_MAGIC;
2054184870Syongari		if ((mask & IFCAP_VLAN_HWCSUM) != 0 &&
2055184870Syongari		    (ifp->if_capabilities & IFCAP_VLAN_HWCSUM) != 0)
2056184870Syongari			ifp->if_capenable ^= IFCAP_VLAN_HWCSUM;
2057184870Syongari		if ((mask & IFCAP_VLAN_HWTSO) != 0 &&
2058184870Syongari		    (ifp->if_capabilities & IFCAP_VLAN_HWTSO) != 0)
2059184870Syongari			ifp->if_capenable ^= IFCAP_VLAN_HWTSO;
2060204378Syongari		if ((mask & IFCAP_VLAN_HWTAGGING) != 0 &&
2061204378Syongari		    (ifp->if_capabilities & IFCAP_VLAN_HWTAGGING) != 0) {
2062204378Syongari			ifp->if_capenable ^= IFCAP_VLAN_HWTAGGING;
2063204378Syongari			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0)
2064204378Syongari				ifp->if_capenable &= ~IFCAP_VLAN_HWTSO;
2065204378Syongari			ale_rxvlan(sc);
2066204378Syongari		}
2067184870Syongari		ALE_UNLOCK(sc);
2068184870Syongari		VLAN_CAPABILITIES(ifp);
2069184870Syongari		break;
2070184870Syongari	default:
2071184870Syongari		error = ether_ioctl(ifp, cmd, data);
2072184870Syongari		break;
2073184870Syongari	}
2074184870Syongari
2075184870Syongari	return (error);
2076184870Syongari}
2077184870Syongari
2078184870Syongaristatic void
2079184870Syongariale_mac_config(struct ale_softc *sc)
2080184870Syongari{
2081184870Syongari	struct mii_data *mii;
2082184870Syongari	uint32_t reg;
2083184870Syongari
2084184870Syongari	ALE_LOCK_ASSERT(sc);
2085184870Syongari
2086184870Syongari	mii = device_get_softc(sc->ale_miibus);
2087184870Syongari	reg = CSR_READ_4(sc, ALE_MAC_CFG);
2088184870Syongari	reg &= ~(MAC_CFG_FULL_DUPLEX | MAC_CFG_TX_FC | MAC_CFG_RX_FC |
2089184870Syongari	    MAC_CFG_SPEED_MASK);
2090184870Syongari	/* Reprogram MAC with resolved speed/duplex. */
2091184870Syongari	switch (IFM_SUBTYPE(mii->mii_media_active)) {
2092184870Syongari	case IFM_10_T:
2093184870Syongari	case IFM_100_TX:
2094184870Syongari		reg |= MAC_CFG_SPEED_10_100;
2095184870Syongari		break;
2096184870Syongari	case IFM_1000_T:
2097184870Syongari		reg |= MAC_CFG_SPEED_1000;
2098184870Syongari		break;
2099184870Syongari	}
2100184870Syongari	if ((IFM_OPTIONS(mii->mii_media_active) & IFM_FDX) != 0) {
2101184870Syongari		reg |= MAC_CFG_FULL_DUPLEX;
2102184870Syongari		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_TXPAUSE) != 0)
2103184870Syongari			reg |= MAC_CFG_TX_FC;
2104184870Syongari		if ((IFM_OPTIONS(mii->mii_media_active) & IFM_ETH_RXPAUSE) != 0)
2105184870Syongari			reg |= MAC_CFG_RX_FC;
2106184870Syongari	}
2107184870Syongari	CSR_WRITE_4(sc, ALE_MAC_CFG, reg);
2108184870Syongari}
2109184870Syongari
2110184870Syongaristatic void
2111184870Syongariale_stats_clear(struct ale_softc *sc)
2112184870Syongari{
2113184870Syongari	struct smb sb;
2114184870Syongari	uint32_t *reg;
2115184870Syongari	int i;
2116184870Syongari
2117184870Syongari	for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; reg++) {
2118184870Syongari		CSR_READ_4(sc, ALE_RX_MIB_BASE + i);
2119184870Syongari		i += sizeof(uint32_t);
2120184870Syongari	}
2121184870Syongari	/* Read Tx statistics. */
2122184870Syongari	for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; reg++) {
2123184870Syongari		CSR_READ_4(sc, ALE_TX_MIB_BASE + i);
2124184870Syongari		i += sizeof(uint32_t);
2125184870Syongari	}
2126184870Syongari}
2127184870Syongari
2128184870Syongaristatic void
2129184870Syongariale_stats_update(struct ale_softc *sc)
2130184870Syongari{
2131184870Syongari	struct ale_hw_stats *stat;
2132184870Syongari	struct smb sb, *smb;
2133184870Syongari	struct ifnet *ifp;
2134184870Syongari	uint32_t *reg;
2135184870Syongari	int i;
2136184870Syongari
2137184870Syongari	ALE_LOCK_ASSERT(sc);
2138184870Syongari
2139184870Syongari	ifp = sc->ale_ifp;
2140184870Syongari	stat = &sc->ale_stats;
2141184870Syongari	smb = &sb;
2142184870Syongari
2143184870Syongari	/* Read Rx statistics. */
2144184870Syongari	for (reg = &sb.rx_frames, i = 0; reg <= &sb.rx_pkts_filtered; reg++) {
2145184870Syongari		*reg = CSR_READ_4(sc, ALE_RX_MIB_BASE + i);
2146184870Syongari		i += sizeof(uint32_t);
2147184870Syongari	}
2148184870Syongari	/* Read Tx statistics. */
2149184870Syongari	for (reg = &sb.tx_frames, i = 0; reg <= &sb.tx_mcast_bytes; reg++) {
2150184870Syongari		*reg = CSR_READ_4(sc, ALE_TX_MIB_BASE + i);
2151184870Syongari		i += sizeof(uint32_t);
2152184870Syongari	}
2153184870Syongari
2154184870Syongari	/* Rx stats. */
2155184870Syongari	stat->rx_frames += smb->rx_frames;
2156184870Syongari	stat->rx_bcast_frames += smb->rx_bcast_frames;
2157184870Syongari	stat->rx_mcast_frames += smb->rx_mcast_frames;
2158184870Syongari	stat->rx_pause_frames += smb->rx_pause_frames;
2159184870Syongari	stat->rx_control_frames += smb->rx_control_frames;
2160184870Syongari	stat->rx_crcerrs += smb->rx_crcerrs;
2161184870Syongari	stat->rx_lenerrs += smb->rx_lenerrs;
2162184870Syongari	stat->rx_bytes += smb->rx_bytes;
2163184870Syongari	stat->rx_runts += smb->rx_runts;
2164184870Syongari	stat->rx_fragments += smb->rx_fragments;
2165184870Syongari	stat->rx_pkts_64 += smb->rx_pkts_64;
2166184870Syongari	stat->rx_pkts_65_127 += smb->rx_pkts_65_127;
2167184870Syongari	stat->rx_pkts_128_255 += smb->rx_pkts_128_255;
2168184870Syongari	stat->rx_pkts_256_511 += smb->rx_pkts_256_511;
2169184870Syongari	stat->rx_pkts_512_1023 += smb->rx_pkts_512_1023;
2170184870Syongari	stat->rx_pkts_1024_1518 += smb->rx_pkts_1024_1518;
2171184870Syongari	stat->rx_pkts_1519_max += smb->rx_pkts_1519_max;
2172184870Syongari	stat->rx_pkts_truncated += smb->rx_pkts_truncated;
2173184870Syongari	stat->rx_fifo_oflows += smb->rx_fifo_oflows;
2174184870Syongari	stat->rx_rrs_errs += smb->rx_rrs_errs;
2175184870Syongari	stat->rx_alignerrs += smb->rx_alignerrs;
2176184870Syongari	stat->rx_bcast_bytes += smb->rx_bcast_bytes;
2177184870Syongari	stat->rx_mcast_bytes += smb->rx_mcast_bytes;
2178184870Syongari	stat->rx_pkts_filtered += smb->rx_pkts_filtered;
2179184870Syongari
2180184870Syongari	/* Tx stats. */
2181184870Syongari	stat->tx_frames += smb->tx_frames;
2182184870Syongari	stat->tx_bcast_frames += smb->tx_bcast_frames;
2183184870Syongari	stat->tx_mcast_frames += smb->tx_mcast_frames;
2184184870Syongari	stat->tx_pause_frames += smb->tx_pause_frames;
2185184870Syongari	stat->tx_excess_defer += smb->tx_excess_defer;
2186184870Syongari	stat->tx_control_frames += smb->tx_control_frames;
2187184870Syongari	stat->tx_deferred += smb->tx_deferred;
2188184870Syongari	stat->tx_bytes += smb->tx_bytes;
2189184870Syongari	stat->tx_pkts_64 += smb->tx_pkts_64;
2190184870Syongari	stat->tx_pkts_65_127 += smb->tx_pkts_65_127;
2191184870Syongari	stat->tx_pkts_128_255 += smb->tx_pkts_128_255;
2192184870Syongari	stat->tx_pkts_256_511 += smb->tx_pkts_256_511;
2193184870Syongari	stat->tx_pkts_512_1023 += smb->tx_pkts_512_1023;
2194184870Syongari	stat->tx_pkts_1024_1518 += smb->tx_pkts_1024_1518;
2195184870Syongari	stat->tx_pkts_1519_max += smb->tx_pkts_1519_max;
2196184870Syongari	stat->tx_single_colls += smb->tx_single_colls;
2197184870Syongari	stat->tx_multi_colls += smb->tx_multi_colls;
2198184870Syongari	stat->tx_late_colls += smb->tx_late_colls;
2199184870Syongari	stat->tx_excess_colls += smb->tx_excess_colls;
2200184870Syongari	stat->tx_abort += smb->tx_abort;
2201184870Syongari	stat->tx_underrun += smb->tx_underrun;
2202184870Syongari	stat->tx_desc_underrun += smb->tx_desc_underrun;
2203184870Syongari	stat->tx_lenerrs += smb->tx_lenerrs;
2204184870Syongari	stat->tx_pkts_truncated += smb->tx_pkts_truncated;
2205184870Syongari	stat->tx_bcast_bytes += smb->tx_bcast_bytes;
2206184870Syongari	stat->tx_mcast_bytes += smb->tx_mcast_bytes;
2207184870Syongari
2208184870Syongari	/* Update counters in ifnet. */
2209271835Sglebius	if_inc_counter(ifp, IFCOUNTER_OPACKETS, smb->tx_frames);
2210184870Syongari
2211271835Sglebius	if_inc_counter(ifp, IFCOUNTER_COLLISIONS, smb->tx_single_colls +
2212184870Syongari	    smb->tx_multi_colls * 2 + smb->tx_late_colls +
2213271835Sglebius	    smb->tx_abort * HDPX_CFG_RETRY_DEFAULT);
2214184870Syongari
2215184870Syongari	/*
2216184870Syongari	 * XXX
2217184870Syongari	 * tx_pkts_truncated counter looks suspicious. It constantly
2218184870Syongari	 * increments with no sign of Tx errors. This may indicate
2219184870Syongari	 * the counter name is not correct one so I've removed the
2220184870Syongari	 * counter in output errors.
2221184870Syongari	 */
2222271835Sglebius	if_inc_counter(ifp, IFCOUNTER_OERRORS,
2223271835Sglebius	    smb->tx_abort + smb->tx_late_colls + smb->tx_underrun);
2224184870Syongari
2225271835Sglebius	if_inc_counter(ifp, IFCOUNTER_IPACKETS, smb->rx_frames);
2226184870Syongari
2227271835Sglebius	if_inc_counter(ifp, IFCOUNTER_IERRORS,
2228271835Sglebius	    smb->rx_crcerrs + smb->rx_lenerrs +
2229184870Syongari	    smb->rx_runts + smb->rx_pkts_truncated +
2230184870Syongari	    smb->rx_fifo_oflows + smb->rx_rrs_errs +
2231271835Sglebius	    smb->rx_alignerrs);
2232184870Syongari}
2233184870Syongari
2234184870Syongaristatic int
2235184870Syongariale_intr(void *arg)
2236184870Syongari{
2237184870Syongari	struct ale_softc *sc;
2238184870Syongari	uint32_t status;
2239184870Syongari
2240184870Syongari	sc = (struct ale_softc *)arg;
2241184870Syongari
2242184870Syongari	status = CSR_READ_4(sc, ALE_INTR_STATUS);
2243184870Syongari	if ((status & ALE_INTRS) == 0)
2244184870Syongari		return (FILTER_STRAY);
2245184870Syongari	/* Disable interrupts. */
2246184870Syongari	CSR_WRITE_4(sc, ALE_INTR_STATUS, INTR_DIS_INT);
2247184870Syongari	taskqueue_enqueue(sc->ale_tq, &sc->ale_int_task);
2248184870Syongari
2249184870Syongari	return (FILTER_HANDLED);
2250184870Syongari}
2251184870Syongari
2252184870Syongaristatic void
2253184870Syongariale_int_task(void *arg, int pending)
2254184870Syongari{
2255184870Syongari	struct ale_softc *sc;
2256184870Syongari	struct ifnet *ifp;
2257184870Syongari	uint32_t status;
2258184870Syongari	int more;
2259184870Syongari
2260184870Syongari	sc = (struct ale_softc *)arg;
2261184870Syongari
2262184870Syongari	status = CSR_READ_4(sc, ALE_INTR_STATUS);
2263217542Sjhb	ALE_LOCK(sc);
2264216438Syongari	if (sc->ale_morework != 0)
2265184870Syongari		status |= INTR_RX_PKT;
2266184870Syongari	if ((status & ALE_INTRS) == 0)
2267184870Syongari		goto done;
2268184870Syongari
2269184870Syongari	/* Acknowledge interrupts but still disable interrupts. */
2270184870Syongari	CSR_WRITE_4(sc, ALE_INTR_STATUS, status | INTR_DIS_INT);
2271184870Syongari
2272184870Syongari	ifp = sc->ale_ifp;
2273184870Syongari	more = 0;
2274184870Syongari	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0) {
2275184870Syongari		more = ale_rxeof(sc, sc->ale_process_limit);
2276184870Syongari		if (more == EAGAIN)
2277216438Syongari			sc->ale_morework = 1;
2278184870Syongari		else if (more == EIO) {
2279184870Syongari			sc->ale_stats.reset_brk_seq++;
2280184870Syongari			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2281184870Syongari			ale_init_locked(sc);
2282184870Syongari			ALE_UNLOCK(sc);
2283184870Syongari			return;
2284184870Syongari		}
2285184870Syongari
2286184870Syongari		if ((status & (INTR_DMA_RD_TO_RST | INTR_DMA_WR_TO_RST)) != 0) {
2287184870Syongari			if ((status & INTR_DMA_RD_TO_RST) != 0)
2288184870Syongari				device_printf(sc->ale_dev,
2289184870Syongari				    "DMA read error! -- resetting\n");
2290184870Syongari			if ((status & INTR_DMA_WR_TO_RST) != 0)
2291184870Syongari				device_printf(sc->ale_dev,
2292184870Syongari				    "DMA write error! -- resetting\n");
2293184870Syongari			ifp->if_drv_flags &= ~IFF_DRV_RUNNING;
2294184870Syongari			ale_init_locked(sc);
2295184870Syongari			ALE_UNLOCK(sc);
2296184870Syongari			return;
2297184870Syongari		}
2298184870Syongari		if (!IFQ_DRV_IS_EMPTY(&ifp->if_snd))
2299216925Sjhb			ale_start_locked(ifp);
2300184870Syongari	}
2301184870Syongari
2302184870Syongari	if (more == EAGAIN ||
2303184870Syongari	    (CSR_READ_4(sc, ALE_INTR_STATUS) & ALE_INTRS) != 0) {
2304217542Sjhb		ALE_UNLOCK(sc);
2305184870Syongari		taskqueue_enqueue(sc->ale_tq, &sc->ale_int_task);
2306184870Syongari		return;
2307184870Syongari	}
2308184870Syongari
2309184870Syongaridone:
2310217542Sjhb	ALE_UNLOCK(sc);
2311217542Sjhb
2312184870Syongari	/* Re-enable interrupts. */
2313184870Syongari	CSR_WRITE_4(sc, ALE_INTR_STATUS, 0x7FFFFFFF);
2314184870Syongari}
2315184870Syongari
2316184870Syongaristatic void
2317184870Syongariale_txeof(struct ale_softc *sc)
2318184870Syongari{
2319184870Syongari	struct ifnet *ifp;
2320184870Syongari	struct ale_txdesc *txd;
2321184870Syongari	uint32_t cons, prod;
2322184870Syongari	int prog;
2323184870Syongari
2324184870Syongari	ALE_LOCK_ASSERT(sc);
2325184870Syongari
2326184870Syongari	ifp = sc->ale_ifp;
2327184870Syongari
2328184870Syongari	if (sc->ale_cdata.ale_tx_cnt == 0)
2329184870Syongari		return;
2330184870Syongari
2331184870Syongari	bus_dmamap_sync(sc->ale_cdata.ale_tx_ring_tag,
2332184870Syongari	    sc->ale_cdata.ale_tx_ring_map,
2333184870Syongari	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2334184870Syongari	if ((sc->ale_flags & ALE_FLAG_TXCMB_BUG) == 0) {
2335184870Syongari		bus_dmamap_sync(sc->ale_cdata.ale_tx_cmb_tag,
2336184870Syongari		    sc->ale_cdata.ale_tx_cmb_map,
2337184870Syongari		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2338184870Syongari		prod = *sc->ale_cdata.ale_tx_cmb & TPD_CNT_MASK;
2339184870Syongari	} else
2340184870Syongari		prod = CSR_READ_2(sc, ALE_TPD_CONS_IDX);
2341184870Syongari	cons = sc->ale_cdata.ale_tx_cons;
2342184870Syongari	/*
2343184870Syongari	 * Go through our Tx list and free mbufs for those
2344184870Syongari	 * frames which have been transmitted.
2345184870Syongari	 */
2346184870Syongari	for (prog = 0; cons != prod; prog++,
2347184870Syongari	    ALE_DESC_INC(cons, ALE_TX_RING_CNT)) {
2348184870Syongari		if (sc->ale_cdata.ale_tx_cnt <= 0)
2349184870Syongari			break;
2350184870Syongari		prog++;
2351184870Syongari		ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2352184870Syongari		sc->ale_cdata.ale_tx_cnt--;
2353184870Syongari		txd = &sc->ale_cdata.ale_txdesc[cons];
2354184870Syongari		if (txd->tx_m != NULL) {
2355184870Syongari			/* Reclaim transmitted mbufs. */
2356184870Syongari			bus_dmamap_sync(sc->ale_cdata.ale_tx_tag,
2357184870Syongari			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2358184870Syongari			bus_dmamap_unload(sc->ale_cdata.ale_tx_tag,
2359184870Syongari			    txd->tx_dmamap);
2360184870Syongari			m_freem(txd->tx_m);
2361184870Syongari			txd->tx_m = NULL;
2362184870Syongari		}
2363184870Syongari	}
2364184870Syongari
2365184870Syongari	if (prog > 0) {
2366184870Syongari		sc->ale_cdata.ale_tx_cons = cons;
2367184870Syongari		/*
2368184870Syongari		 * Unarm watchdog timer only when there is no pending
2369184870Syongari		 * Tx descriptors in queue.
2370184870Syongari		 */
2371184870Syongari		if (sc->ale_cdata.ale_tx_cnt == 0)
2372184870Syongari			sc->ale_watchdog_timer = 0;
2373184870Syongari	}
2374184870Syongari}
2375184870Syongari
2376184870Syongaristatic void
2377184870Syongariale_rx_update_page(struct ale_softc *sc, struct ale_rx_page **page,
2378184870Syongari    uint32_t length, uint32_t *prod)
2379184870Syongari{
2380184870Syongari	struct ale_rx_page *rx_page;
2381184870Syongari
2382184870Syongari	rx_page = *page;
2383184870Syongari	/* Update consumer position. */
2384184870Syongari	rx_page->cons += roundup(length + sizeof(struct rx_rs),
2385184870Syongari	    ALE_RX_PAGE_ALIGN);
2386184870Syongari	if (rx_page->cons >= ALE_RX_PAGE_SZ) {
2387184870Syongari		/*
2388184870Syongari		 * End of Rx page reached, let hardware reuse
2389184870Syongari		 * this page.
2390184870Syongari		 */
2391184870Syongari		rx_page->cons = 0;
2392184870Syongari		*rx_page->cmb_addr = 0;
2393184870Syongari		bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map,
2394184870Syongari		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2395184870Syongari		CSR_WRITE_1(sc, ALE_RXF0_PAGE0 + sc->ale_cdata.ale_rx_curp,
2396184870Syongari		    RXF_VALID);
2397184870Syongari		/* Switch to alternate Rx page. */
2398184870Syongari		sc->ale_cdata.ale_rx_curp ^= 1;
2399184870Syongari		rx_page = *page =
2400184870Syongari		    &sc->ale_cdata.ale_rx_page[sc->ale_cdata.ale_rx_curp];
2401184870Syongari		/* Page flipped, sync CMB and Rx page. */
2402184870Syongari		bus_dmamap_sync(rx_page->page_tag, rx_page->page_map,
2403184870Syongari		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2404184870Syongari		bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map,
2405184870Syongari		    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2406184870Syongari		/* Sync completed, cache updated producer index. */
2407184870Syongari		*prod = *rx_page->cmb_addr;
2408184870Syongari	}
2409184870Syongari}
2410184870Syongari
2411184870Syongari
2412184870Syongari/*
2413184870Syongari * It seems that AR81xx controller can compute partial checksum.
2414184870Syongari * The partial checksum value can be used to accelerate checksum
2415184870Syongari * computation for fragmented TCP/UDP packets. Upper network stack
2416184870Syongari * already takes advantage of the partial checksum value in IP
2417184870Syongari * reassembly stage. But I'm not sure the correctness of the
2418184870Syongari * partial hardware checksum assistance due to lack of data sheet.
2419184870Syongari * In addition, the Rx feature of controller that requires copying
2420184870Syongari * for every frames effectively nullifies one of most nice offload
2421184870Syongari * capability of controller.
2422184870Syongari */
2423184870Syongaristatic void
2424184870Syongariale_rxcsum(struct ale_softc *sc, struct mbuf *m, uint32_t status)
2425184870Syongari{
2426184870Syongari	struct ifnet *ifp;
2427184870Syongari	struct ip *ip;
2428184870Syongari	char *p;
2429184870Syongari
2430184870Syongari	ifp = sc->ale_ifp;
2431184870Syongari	m->m_pkthdr.csum_flags |= CSUM_IP_CHECKED;
2432184870Syongari	if ((status & ALE_RD_IPCSUM_NOK) == 0)
2433184870Syongari		m->m_pkthdr.csum_flags |= CSUM_IP_VALID;
2434184870Syongari
2435184870Syongari	if ((sc->ale_flags & ALE_FLAG_RXCSUM_BUG) == 0) {
2436184870Syongari		if (((status & ALE_RD_IPV4_FRAG) == 0) &&
2437184870Syongari		    ((status & (ALE_RD_TCP | ALE_RD_UDP)) != 0) &&
2438184870Syongari		    ((status & ALE_RD_TCP_UDPCSUM_NOK) == 0)) {
2439184870Syongari			m->m_pkthdr.csum_flags |=
2440184870Syongari			    CSUM_DATA_VALID | CSUM_PSEUDO_HDR;
2441184870Syongari			m->m_pkthdr.csum_data = 0xffff;
2442184870Syongari		}
2443184870Syongari	} else {
2444184870Syongari		if ((status & (ALE_RD_TCP | ALE_RD_UDP)) != 0 &&
2445184870Syongari		    (status & ALE_RD_TCP_UDPCSUM_NOK) == 0) {
2446184870Syongari			p = mtod(m, char *);
2447184870Syongari			p += ETHER_HDR_LEN;
2448184870Syongari			if ((status & ALE_RD_802_3) != 0)
2449184870Syongari				p += LLC_SNAPFRAMELEN;
2450184870Syongari			if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) == 0 &&
2451184870Syongari			    (status & ALE_RD_VLAN) != 0)
2452184870Syongari				p += ETHER_VLAN_ENCAP_LEN;
2453184870Syongari			ip = (struct ip *)p;
2454184870Syongari			if (ip->ip_off != 0 && (status & ALE_RD_IPV4_DF) == 0)
2455184870Syongari				return;
2456184870Syongari			m->m_pkthdr.csum_flags |= CSUM_DATA_VALID |
2457184870Syongari			    CSUM_PSEUDO_HDR;
2458184870Syongari			m->m_pkthdr.csum_data = 0xffff;
2459184870Syongari		}
2460184870Syongari	}
2461184870Syongari	/*
2462184870Syongari	 * Don't mark bad checksum for TCP/UDP frames
2463184870Syongari	 * as fragmented frames may always have set
2464184870Syongari	 * bad checksummed bit of frame status.
2465184870Syongari	 */
2466184870Syongari}
2467184870Syongari
2468184870Syongari/* Process received frames. */
2469184870Syongaristatic int
2470184870Syongariale_rxeof(struct ale_softc *sc, int count)
2471184870Syongari{
2472184870Syongari	struct ale_rx_page *rx_page;
2473184870Syongari	struct rx_rs *rs;
2474184870Syongari	struct ifnet *ifp;
2475184870Syongari	struct mbuf *m;
2476184870Syongari	uint32_t length, prod, seqno, status, vtags;
2477184870Syongari	int prog;
2478184870Syongari
2479184870Syongari	ifp = sc->ale_ifp;
2480184870Syongari	rx_page = &sc->ale_cdata.ale_rx_page[sc->ale_cdata.ale_rx_curp];
2481184870Syongari	bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map,
2482184870Syongari	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2483184870Syongari	bus_dmamap_sync(rx_page->page_tag, rx_page->page_map,
2484184870Syongari	    BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2485184870Syongari	/*
2486184870Syongari	 * Don't directly access producer index as hardware may
2487184870Syongari	 * update it while Rx handler is in progress. It would
2488184870Syongari	 * be even better if there is a way to let hardware
2489184870Syongari	 * know how far driver processed its received frames.
2490184870Syongari	 * Alternatively, hardware could provide a way to disable
2491184870Syongari	 * CMB updates until driver acknowledges the end of CMB
2492184870Syongari	 * access.
2493184870Syongari	 */
2494184870Syongari	prod = *rx_page->cmb_addr;
2495184870Syongari	for (prog = 0; prog < count; prog++) {
2496184870Syongari		if (rx_page->cons >= prod)
2497184870Syongari			break;
2498184870Syongari		rs = (struct rx_rs *)(rx_page->page_addr + rx_page->cons);
2499184870Syongari		seqno = ALE_RX_SEQNO(le32toh(rs->seqno));
2500184870Syongari		if (sc->ale_cdata.ale_rx_seqno != seqno) {
2501184870Syongari			/*
2502184870Syongari			 * Normally I believe this should not happen unless
2503184870Syongari			 * severe driver bug or corrupted memory. However
2504184870Syongari			 * it seems to happen under certain conditions which
2505184870Syongari			 * is triggered by abrupt Rx events such as initiation
2506184870Syongari			 * of bulk transfer of remote host. It's not easy to
2507184870Syongari			 * reproduce this and I doubt it could be related
2508184870Syongari			 * with FIFO overflow of hardware or activity of Tx
2509184870Syongari			 * CMB updates. I also remember similar behaviour
2510184870Syongari			 * seen on RealTek 8139 which uses resembling Rx
2511184870Syongari			 * scheme.
2512184870Syongari			 */
2513184870Syongari			if (bootverbose)
2514184870Syongari				device_printf(sc->ale_dev,
2515184870Syongari				    "garbled seq: %u, expected: %u -- "
2516184870Syongari				    "resetting!\n", seqno,
2517184870Syongari				    sc->ale_cdata.ale_rx_seqno);
2518184870Syongari			return (EIO);
2519184870Syongari		}
2520184870Syongari		/* Frame received. */
2521184870Syongari		sc->ale_cdata.ale_rx_seqno++;
2522184870Syongari		length = ALE_RX_BYTES(le32toh(rs->length));
2523184870Syongari		status = le32toh(rs->flags);
2524184870Syongari		if ((status & ALE_RD_ERROR) != 0) {
2525184870Syongari			/*
2526184870Syongari			 * We want to pass the following frames to upper
2527184870Syongari			 * layer regardless of error status of Rx return
2528184870Syongari			 * status.
2529184870Syongari			 *
2530184870Syongari			 *  o IP/TCP/UDP checksum is bad.
2531184870Syongari			 *  o frame length and protocol specific length
2532184870Syongari			 *     does not match.
2533184870Syongari			 */
2534184870Syongari			if ((status & (ALE_RD_CRC | ALE_RD_CODE |
2535184870Syongari			    ALE_RD_DRIBBLE | ALE_RD_RUNT | ALE_RD_OFLOW |
2536184870Syongari			    ALE_RD_TRUNC)) != 0) {
2537184870Syongari				ale_rx_update_page(sc, &rx_page, length, &prod);
2538184870Syongari				continue;
2539184870Syongari			}
2540184870Syongari		}
2541184870Syongari		/*
2542184870Syongari		 * m_devget(9) is major bottle-neck of ale(4)(It comes
2543184870Syongari		 * from hardware limitation). For jumbo frames we could
2544184870Syongari		 * get a slightly better performance if driver use
2545184870Syongari		 * m_getjcl(9) with proper buffer size argument. However
2546184870Syongari		 * that would make code more complicated and I don't
2547184870Syongari		 * think users would expect good Rx performance numbers
2548184870Syongari		 * on these low-end consumer ethernet controller.
2549184870Syongari		 */
2550184870Syongari		m = m_devget((char *)(rs + 1), length - ETHER_CRC_LEN,
2551184870Syongari		    ETHER_ALIGN, ifp, NULL);
2552184870Syongari		if (m == NULL) {
2553271835Sglebius			if_inc_counter(ifp, IFCOUNTER_IQDROPS, 1);
2554184870Syongari			ale_rx_update_page(sc, &rx_page, length, &prod);
2555184870Syongari			continue;
2556184870Syongari		}
2557184870Syongari		if ((ifp->if_capenable & IFCAP_RXCSUM) != 0 &&
2558184870Syongari		    (status & ALE_RD_IPV4) != 0)
2559184870Syongari			ale_rxcsum(sc, m, status);
2560184870Syongari		if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0 &&
2561184870Syongari		    (status & ALE_RD_VLAN) != 0) {
2562184870Syongari			vtags = ALE_RX_VLAN(le32toh(rs->vtags));
2563184870Syongari			m->m_pkthdr.ether_vtag = ALE_RX_VLAN_TAG(vtags);
2564184870Syongari			m->m_flags |= M_VLANTAG;
2565184870Syongari		}
2566184870Syongari
2567184870Syongari		/* Pass it to upper layer. */
2568217542Sjhb		ALE_UNLOCK(sc);
2569184870Syongari		(*ifp->if_input)(ifp, m);
2570217542Sjhb		ALE_LOCK(sc);
2571184870Syongari
2572184870Syongari		ale_rx_update_page(sc, &rx_page, length, &prod);
2573184870Syongari	}
2574184870Syongari
2575184870Syongari	return (count > 0 ? 0 : EAGAIN);
2576184870Syongari}
2577184870Syongari
2578184870Syongaristatic void
2579184870Syongariale_tick(void *arg)
2580184870Syongari{
2581184870Syongari	struct ale_softc *sc;
2582184870Syongari	struct mii_data *mii;
2583184870Syongari
2584184870Syongari	sc = (struct ale_softc *)arg;
2585184870Syongari
2586184870Syongari	ALE_LOCK_ASSERT(sc);
2587184870Syongari
2588184870Syongari	mii = device_get_softc(sc->ale_miibus);
2589184870Syongari	mii_tick(mii);
2590184870Syongari	ale_stats_update(sc);
2591184870Syongari	/*
2592184870Syongari	 * Reclaim Tx buffers that have been transferred. It's not
2593184870Syongari	 * needed here but it would release allocated mbuf chains
2594184870Syongari	 * faster and limit the maximum delay to a hz.
2595184870Syongari	 */
2596184870Syongari	ale_txeof(sc);
2597184870Syongari	ale_watchdog(sc);
2598184870Syongari	callout_reset(&sc->ale_tick_ch, hz, ale_tick, sc);
2599184870Syongari}
2600184870Syongari
2601184870Syongaristatic void
2602184870Syongariale_reset(struct ale_softc *sc)
2603184870Syongari{
2604184870Syongari	uint32_t reg;
2605184870Syongari	int i;
2606184870Syongari
2607184870Syongari	/* Initialize PCIe module. From Linux. */
2608184870Syongari	CSR_WRITE_4(sc, 0x1008, CSR_READ_4(sc, 0x1008) | 0x8000);
2609184870Syongari
2610184870Syongari	CSR_WRITE_4(sc, ALE_MASTER_CFG, MASTER_RESET);
2611184870Syongari	for (i = ALE_RESET_TIMEOUT; i > 0; i--) {
2612184870Syongari		DELAY(10);
2613184870Syongari		if ((CSR_READ_4(sc, ALE_MASTER_CFG) & MASTER_RESET) == 0)
2614184870Syongari			break;
2615184870Syongari	}
2616184870Syongari	if (i == 0)
2617184870Syongari		device_printf(sc->ale_dev, "master reset timeout!\n");
2618184870Syongari
2619184870Syongari	for (i = ALE_RESET_TIMEOUT; i > 0; i--) {
2620184870Syongari		if ((reg = CSR_READ_4(sc, ALE_IDLE_STATUS)) == 0)
2621184870Syongari			break;
2622184870Syongari		DELAY(10);
2623184870Syongari	}
2624184870Syongari
2625184870Syongari	if (i == 0)
2626184870Syongari		device_printf(sc->ale_dev, "reset timeout(0x%08x)!\n", reg);
2627184870Syongari}
2628184870Syongari
2629184870Syongaristatic void
2630184870Syongariale_init(void *xsc)
2631184870Syongari{
2632184870Syongari	struct ale_softc *sc;
2633184870Syongari
2634184870Syongari	sc = (struct ale_softc *)xsc;
2635184870Syongari	ALE_LOCK(sc);
2636184870Syongari	ale_init_locked(sc);
2637184870Syongari	ALE_UNLOCK(sc);
2638184870Syongari}
2639184870Syongari
2640184870Syongaristatic void
2641184870Syongariale_init_locked(struct ale_softc *sc)
2642184870Syongari{
2643184870Syongari	struct ifnet *ifp;
2644184870Syongari	struct mii_data *mii;
2645184870Syongari	uint8_t eaddr[ETHER_ADDR_LEN];
2646184870Syongari	bus_addr_t paddr;
2647184870Syongari	uint32_t reg, rxf_hi, rxf_lo;
2648184870Syongari
2649184870Syongari	ALE_LOCK_ASSERT(sc);
2650184870Syongari
2651184870Syongari	ifp = sc->ale_ifp;
2652184870Syongari	mii = device_get_softc(sc->ale_miibus);
2653184870Syongari
2654184870Syongari	if ((ifp->if_drv_flags & IFF_DRV_RUNNING) != 0)
2655184870Syongari		return;
2656184870Syongari	/*
2657184870Syongari	 * Cancel any pending I/O.
2658184870Syongari	 */
2659184870Syongari	ale_stop(sc);
2660184870Syongari	/*
2661184870Syongari	 * Reset the chip to a known state.
2662184870Syongari	 */
2663184870Syongari	ale_reset(sc);
2664184870Syongari	/* Initialize Tx descriptors, DMA memory blocks. */
2665184870Syongari	ale_init_rx_pages(sc);
2666184870Syongari	ale_init_tx_ring(sc);
2667184870Syongari
2668184870Syongari	/* Reprogram the station address. */
2669184870Syongari	bcopy(IF_LLADDR(ifp), eaddr, ETHER_ADDR_LEN);
2670184870Syongari	CSR_WRITE_4(sc, ALE_PAR0,
2671184870Syongari	    eaddr[2] << 24 | eaddr[3] << 16 | eaddr[4] << 8 | eaddr[5]);
2672184870Syongari	CSR_WRITE_4(sc, ALE_PAR1, eaddr[0] << 8 | eaddr[1]);
2673184870Syongari	/*
2674184870Syongari	 * Clear WOL status and disable all WOL feature as WOL
2675184870Syongari	 * would interfere Rx operation under normal environments.
2676184870Syongari	 */
2677184870Syongari	CSR_READ_4(sc, ALE_WOL_CFG);
2678184870Syongari	CSR_WRITE_4(sc, ALE_WOL_CFG, 0);
2679184870Syongari	/*
2680184870Syongari	 * Set Tx descriptor/RXF0/CMB base addresses. They share
2681184870Syongari	 * the same high address part of DMAable region.
2682184870Syongari	 */
2683184870Syongari	paddr = sc->ale_cdata.ale_tx_ring_paddr;
2684184870Syongari	CSR_WRITE_4(sc, ALE_TPD_ADDR_HI, ALE_ADDR_HI(paddr));
2685184870Syongari	CSR_WRITE_4(sc, ALE_TPD_ADDR_LO, ALE_ADDR_LO(paddr));
2686184870Syongari	CSR_WRITE_4(sc, ALE_TPD_CNT,
2687184870Syongari	    (ALE_TX_RING_CNT << TPD_CNT_SHIFT) & TPD_CNT_MASK);
2688184870Syongari	/* Set Rx page base address, note we use single queue. */
2689184870Syongari	paddr = sc->ale_cdata.ale_rx_page[0].page_paddr;
2690184870Syongari	CSR_WRITE_4(sc, ALE_RXF0_PAGE0_ADDR_LO, ALE_ADDR_LO(paddr));
2691184870Syongari	paddr = sc->ale_cdata.ale_rx_page[1].page_paddr;
2692184870Syongari	CSR_WRITE_4(sc, ALE_RXF0_PAGE1_ADDR_LO, ALE_ADDR_LO(paddr));
2693184870Syongari	/* Set Tx/Rx CMB addresses. */
2694184870Syongari	paddr = sc->ale_cdata.ale_tx_cmb_paddr;
2695184870Syongari	CSR_WRITE_4(sc, ALE_TX_CMB_ADDR_LO, ALE_ADDR_LO(paddr));
2696184870Syongari	paddr = sc->ale_cdata.ale_rx_page[0].cmb_paddr;
2697184870Syongari	CSR_WRITE_4(sc, ALE_RXF0_CMB0_ADDR_LO, ALE_ADDR_LO(paddr));
2698184870Syongari	paddr = sc->ale_cdata.ale_rx_page[1].cmb_paddr;
2699184870Syongari	CSR_WRITE_4(sc, ALE_RXF0_CMB1_ADDR_LO, ALE_ADDR_LO(paddr));
2700184870Syongari	/* Mark RXF0 is valid. */
2701184870Syongari	CSR_WRITE_1(sc, ALE_RXF0_PAGE0, RXF_VALID);
2702184870Syongari	CSR_WRITE_1(sc, ALE_RXF0_PAGE1, RXF_VALID);
2703184870Syongari	/*
2704184870Syongari	 * No need to initialize RFX1/RXF2/RXF3. We don't use
2705184870Syongari	 * multi-queue yet.
2706184870Syongari	 */
2707184870Syongari
2708184870Syongari	/* Set Rx page size, excluding guard frame size. */
2709184870Syongari	CSR_WRITE_4(sc, ALE_RXF_PAGE_SIZE, ALE_RX_PAGE_SZ);
2710184870Syongari	/* Tell hardware that we're ready to load DMA blocks. */
2711184870Syongari	CSR_WRITE_4(sc, ALE_DMA_BLOCK, DMA_BLOCK_LOAD);
2712184870Syongari
2713184870Syongari	/* Set Rx/Tx interrupt trigger threshold. */
2714184870Syongari	CSR_WRITE_4(sc, ALE_INT_TRIG_THRESH, (1 << INT_TRIG_RX_THRESH_SHIFT) |
2715184870Syongari	    (4 << INT_TRIG_TX_THRESH_SHIFT));
2716184870Syongari	/*
2717184870Syongari	 * XXX
2718184870Syongari	 * Set interrupt trigger timer, its purpose and relation
2719184870Syongari	 * with interrupt moderation mechanism is not clear yet.
2720184870Syongari	 */
2721184870Syongari	CSR_WRITE_4(sc, ALE_INT_TRIG_TIMER,
2722184870Syongari	    ((ALE_USECS(10) << INT_TRIG_RX_TIMER_SHIFT) |
2723184870Syongari	    (ALE_USECS(1000) << INT_TRIG_TX_TIMER_SHIFT)));
2724184870Syongari
2725184870Syongari	/* Configure interrupt moderation timer. */
2726184870Syongari	reg = ALE_USECS(sc->ale_int_rx_mod) << IM_TIMER_RX_SHIFT;
2727184870Syongari	reg |= ALE_USECS(sc->ale_int_tx_mod) << IM_TIMER_TX_SHIFT;
2728184870Syongari	CSR_WRITE_4(sc, ALE_IM_TIMER, reg);
2729184870Syongari	reg = CSR_READ_4(sc, ALE_MASTER_CFG);
2730184870Syongari	reg &= ~(MASTER_CHIP_REV_MASK | MASTER_CHIP_ID_MASK);
2731184870Syongari	reg &= ~(MASTER_IM_RX_TIMER_ENB | MASTER_IM_TX_TIMER_ENB);
2732184870Syongari	if (ALE_USECS(sc->ale_int_rx_mod) != 0)
2733184870Syongari		reg |= MASTER_IM_RX_TIMER_ENB;
2734184870Syongari	if (ALE_USECS(sc->ale_int_tx_mod) != 0)
2735184870Syongari		reg |= MASTER_IM_TX_TIMER_ENB;
2736184870Syongari	CSR_WRITE_4(sc, ALE_MASTER_CFG, reg);
2737184870Syongari	CSR_WRITE_2(sc, ALE_INTR_CLR_TIMER, ALE_USECS(1000));
2738184870Syongari
2739184870Syongari	/* Set Maximum frame size of controller. */
2740184870Syongari	if (ifp->if_mtu < ETHERMTU)
2741184870Syongari		sc->ale_max_frame_size = ETHERMTU;
2742184870Syongari	else
2743184870Syongari		sc->ale_max_frame_size = ifp->if_mtu;
2744184870Syongari	sc->ale_max_frame_size += ETHER_HDR_LEN + ETHER_VLAN_ENCAP_LEN +
2745184870Syongari	    ETHER_CRC_LEN;
2746184870Syongari	CSR_WRITE_4(sc, ALE_FRAME_SIZE, sc->ale_max_frame_size);
2747184870Syongari	/* Configure IPG/IFG parameters. */
2748184870Syongari	CSR_WRITE_4(sc, ALE_IPG_IFG_CFG,
2749184870Syongari	    ((IPG_IFG_IPGT_DEFAULT << IPG_IFG_IPGT_SHIFT) & IPG_IFG_IPGT_MASK) |
2750184870Syongari	    ((IPG_IFG_MIFG_DEFAULT << IPG_IFG_MIFG_SHIFT) & IPG_IFG_MIFG_MASK) |
2751184870Syongari	    ((IPG_IFG_IPG1_DEFAULT << IPG_IFG_IPG1_SHIFT) & IPG_IFG_IPG1_MASK) |
2752184870Syongari	    ((IPG_IFG_IPG2_DEFAULT << IPG_IFG_IPG2_SHIFT) & IPG_IFG_IPG2_MASK));
2753184870Syongari	/* Set parameters for half-duplex media. */
2754184870Syongari	CSR_WRITE_4(sc, ALE_HDPX_CFG,
2755184870Syongari	    ((HDPX_CFG_LCOL_DEFAULT << HDPX_CFG_LCOL_SHIFT) &
2756184870Syongari	    HDPX_CFG_LCOL_MASK) |
2757184870Syongari	    ((HDPX_CFG_RETRY_DEFAULT << HDPX_CFG_RETRY_SHIFT) &
2758184870Syongari	    HDPX_CFG_RETRY_MASK) | HDPX_CFG_EXC_DEF_EN |
2759184870Syongari	    ((HDPX_CFG_ABEBT_DEFAULT << HDPX_CFG_ABEBT_SHIFT) &
2760184870Syongari	    HDPX_CFG_ABEBT_MASK) |
2761184870Syongari	    ((HDPX_CFG_JAMIPG_DEFAULT << HDPX_CFG_JAMIPG_SHIFT) &
2762184870Syongari	    HDPX_CFG_JAMIPG_MASK));
2763184870Syongari
2764184870Syongari	/* Configure Tx jumbo frame parameters. */
2765184870Syongari	if ((sc->ale_flags & ALE_FLAG_JUMBO) != 0) {
2766184870Syongari		if (ifp->if_mtu < ETHERMTU)
2767184870Syongari			reg = sc->ale_max_frame_size;
2768184870Syongari		else if (ifp->if_mtu < 6 * 1024)
2769184870Syongari			reg = (sc->ale_max_frame_size * 2) / 3;
2770184870Syongari		else
2771184870Syongari			reg = sc->ale_max_frame_size / 2;
2772184870Syongari		CSR_WRITE_4(sc, ALE_TX_JUMBO_THRESH,
2773184870Syongari		    roundup(reg, TX_JUMBO_THRESH_UNIT) >>
2774184870Syongari		    TX_JUMBO_THRESH_UNIT_SHIFT);
2775184870Syongari	}
2776184870Syongari	/* Configure TxQ. */
2777185577Syongari	reg = (128 << (sc->ale_dma_rd_burst >> DMA_CFG_RD_BURST_SHIFT))
2778185577Syongari	    << TXQ_CFG_TX_FIFO_BURST_SHIFT;
2779184870Syongari	reg |= (TXQ_CFG_TPD_BURST_DEFAULT << TXQ_CFG_TPD_BURST_SHIFT) &
2780184870Syongari	    TXQ_CFG_TPD_BURST_MASK;
2781184870Syongari	CSR_WRITE_4(sc, ALE_TXQ_CFG, reg | TXQ_CFG_ENHANCED_MODE | TXQ_CFG_ENB);
2782184870Syongari
2783184870Syongari	/* Configure Rx jumbo frame & flow control parameters. */
2784184870Syongari	if ((sc->ale_flags & ALE_FLAG_JUMBO) != 0) {
2785184870Syongari		reg = roundup(sc->ale_max_frame_size, RX_JUMBO_THRESH_UNIT);
2786184870Syongari		CSR_WRITE_4(sc, ALE_RX_JUMBO_THRESH,
2787184870Syongari		    (((reg >> RX_JUMBO_THRESH_UNIT_SHIFT) <<
2788184870Syongari		    RX_JUMBO_THRESH_MASK_SHIFT) & RX_JUMBO_THRESH_MASK) |
2789184870Syongari		    ((RX_JUMBO_LKAH_DEFAULT << RX_JUMBO_LKAH_SHIFT) &
2790184870Syongari		    RX_JUMBO_LKAH_MASK));
2791184870Syongari		reg = CSR_READ_4(sc, ALE_SRAM_RX_FIFO_LEN);
2792184870Syongari		rxf_hi = (reg * 7) / 10;
2793184870Syongari		rxf_lo = (reg * 3)/ 10;
2794184870Syongari		CSR_WRITE_4(sc, ALE_RX_FIFO_PAUSE_THRESH,
2795184870Syongari		    ((rxf_lo << RX_FIFO_PAUSE_THRESH_LO_SHIFT) &
2796184870Syongari		    RX_FIFO_PAUSE_THRESH_LO_MASK) |
2797184870Syongari		    ((rxf_hi << RX_FIFO_PAUSE_THRESH_HI_SHIFT) &
2798233888Smarius		    RX_FIFO_PAUSE_THRESH_HI_MASK));
2799184870Syongari	}
2800184870Syongari
2801184870Syongari	/* Disable RSS. */
2802184870Syongari	CSR_WRITE_4(sc, ALE_RSS_IDT_TABLE0, 0);
2803184870Syongari	CSR_WRITE_4(sc, ALE_RSS_CPU, 0);
2804184870Syongari
2805184870Syongari	/* Configure RxQ. */
2806184870Syongari	CSR_WRITE_4(sc, ALE_RXQ_CFG,
2807184870Syongari	    RXQ_CFG_ALIGN_32 | RXQ_CFG_CUT_THROUGH_ENB | RXQ_CFG_ENB);
2808184870Syongari
2809184870Syongari	/* Configure DMA parameters. */
2810184870Syongari	reg = 0;
2811184870Syongari	if ((sc->ale_flags & ALE_FLAG_TXCMB_BUG) == 0)
2812184870Syongari		reg |= DMA_CFG_TXCMB_ENB;
2813184870Syongari	CSR_WRITE_4(sc, ALE_DMA_CFG,
2814184870Syongari	    DMA_CFG_OUT_ORDER | DMA_CFG_RD_REQ_PRI | DMA_CFG_RCB_64 |
2815184870Syongari	    sc->ale_dma_rd_burst | reg |
2816184870Syongari	    sc->ale_dma_wr_burst | DMA_CFG_RXCMB_ENB |
2817184870Syongari	    ((DMA_CFG_RD_DELAY_CNT_DEFAULT << DMA_CFG_RD_DELAY_CNT_SHIFT) &
2818184870Syongari	    DMA_CFG_RD_DELAY_CNT_MASK) |
2819184870Syongari	    ((DMA_CFG_WR_DELAY_CNT_DEFAULT << DMA_CFG_WR_DELAY_CNT_SHIFT) &
2820184870Syongari	    DMA_CFG_WR_DELAY_CNT_MASK));
2821184870Syongari
2822184870Syongari	/*
2823184870Syongari	 * Hardware can be configured to issue SMB interrupt based
2824184870Syongari	 * on programmed interval. Since there is a callout that is
2825184870Syongari	 * invoked for every hz in driver we use that instead of
2826184870Syongari	 * relying on periodic SMB interrupt.
2827184870Syongari	 */
2828184870Syongari	CSR_WRITE_4(sc, ALE_SMB_STAT_TIMER, ALE_USECS(0));
2829184870Syongari	/* Clear MAC statistics. */
2830184870Syongari	ale_stats_clear(sc);
2831184870Syongari
2832184870Syongari	/*
2833184870Syongari	 * Configure Tx/Rx MACs.
2834184870Syongari	 *  - Auto-padding for short frames.
2835184870Syongari	 *  - Enable CRC generation.
2836184870Syongari	 *  Actual reconfiguration of MAC for resolved speed/duplex
2837184870Syongari	 *  is followed after detection of link establishment.
2838184870Syongari	 *  AR81xx always does checksum computation regardless of
2839184870Syongari	 *  MAC_CFG_RXCSUM_ENB bit. In fact, setting the bit will
2840184870Syongari	 *  cause Rx handling issue for fragmented IP datagrams due
2841184870Syongari	 *  to silicon bug.
2842184870Syongari	 */
2843184870Syongari	reg = MAC_CFG_TX_CRC_ENB | MAC_CFG_TX_AUTO_PAD | MAC_CFG_FULL_DUPLEX |
2844184870Syongari	    ((MAC_CFG_PREAMBLE_DEFAULT << MAC_CFG_PREAMBLE_SHIFT) &
2845184870Syongari	    MAC_CFG_PREAMBLE_MASK);
2846184870Syongari	if ((sc->ale_flags & ALE_FLAG_FASTETHER) != 0)
2847184870Syongari		reg |= MAC_CFG_SPEED_10_100;
2848184870Syongari	else
2849184870Syongari		reg |= MAC_CFG_SPEED_1000;
2850184870Syongari	CSR_WRITE_4(sc, ALE_MAC_CFG, reg);
2851184870Syongari
2852184870Syongari	/* Set up the receive filter. */
2853184870Syongari	ale_rxfilter(sc);
2854184870Syongari	ale_rxvlan(sc);
2855184870Syongari
2856184870Syongari	/* Acknowledge all pending interrupts and clear it. */
2857184870Syongari	CSR_WRITE_4(sc, ALE_INTR_MASK, ALE_INTRS);
2858184870Syongari	CSR_WRITE_4(sc, ALE_INTR_STATUS, 0xFFFFFFFF);
2859184870Syongari	CSR_WRITE_4(sc, ALE_INTR_STATUS, 0);
2860184870Syongari
2861233688Syongari	ifp->if_drv_flags |= IFF_DRV_RUNNING;
2862233688Syongari	ifp->if_drv_flags &= ~IFF_DRV_OACTIVE;
2863233688Syongari
2864184870Syongari	sc->ale_flags &= ~ALE_FLAG_LINK;
2865184870Syongari	/* Switch to the current media. */
2866184870Syongari	mii_mediachg(mii);
2867184870Syongari
2868184870Syongari	callout_reset(&sc->ale_tick_ch, hz, ale_tick, sc);
2869184870Syongari}
2870184870Syongari
2871184870Syongaristatic void
2872184870Syongariale_stop(struct ale_softc *sc)
2873184870Syongari{
2874184870Syongari	struct ifnet *ifp;
2875184870Syongari	struct ale_txdesc *txd;
2876184870Syongari	uint32_t reg;
2877184870Syongari	int i;
2878184870Syongari
2879184870Syongari	ALE_LOCK_ASSERT(sc);
2880184870Syongari	/*
2881184870Syongari	 * Mark the interface down and cancel the watchdog timer.
2882184870Syongari	 */
2883184870Syongari	ifp = sc->ale_ifp;
2884184870Syongari	ifp->if_drv_flags &= ~(IFF_DRV_RUNNING | IFF_DRV_OACTIVE);
2885184870Syongari	sc->ale_flags &= ~ALE_FLAG_LINK;
2886184870Syongari	callout_stop(&sc->ale_tick_ch);
2887184870Syongari	sc->ale_watchdog_timer = 0;
2888184870Syongari	ale_stats_update(sc);
2889184870Syongari	/* Disable interrupts. */
2890184870Syongari	CSR_WRITE_4(sc, ALE_INTR_MASK, 0);
2891184870Syongari	CSR_WRITE_4(sc, ALE_INTR_STATUS, 0xFFFFFFFF);
2892184870Syongari	/* Disable queue processing and DMA. */
2893184870Syongari	reg = CSR_READ_4(sc, ALE_TXQ_CFG);
2894184870Syongari	reg &= ~TXQ_CFG_ENB;
2895184870Syongari	CSR_WRITE_4(sc, ALE_TXQ_CFG, reg);
2896184870Syongari	reg = CSR_READ_4(sc, ALE_RXQ_CFG);
2897184870Syongari	reg &= ~RXQ_CFG_ENB;
2898184870Syongari	CSR_WRITE_4(sc, ALE_RXQ_CFG, reg);
2899184870Syongari	reg = CSR_READ_4(sc, ALE_DMA_CFG);
2900184870Syongari	reg &= ~(DMA_CFG_TXCMB_ENB | DMA_CFG_RXCMB_ENB);
2901184870Syongari	CSR_WRITE_4(sc, ALE_DMA_CFG, reg);
2902184870Syongari	DELAY(1000);
2903184870Syongari	/* Stop Rx/Tx MACs. */
2904184870Syongari	ale_stop_mac(sc);
2905184870Syongari	/* Disable interrupts which might be touched in taskq handler. */
2906184870Syongari	CSR_WRITE_4(sc, ALE_INTR_STATUS, 0xFFFFFFFF);
2907184870Syongari
2908184870Syongari	/*
2909184870Syongari	 * Free TX mbufs still in the queues.
2910184870Syongari	 */
2911184870Syongari	for (i = 0; i < ALE_TX_RING_CNT; i++) {
2912184870Syongari		txd = &sc->ale_cdata.ale_txdesc[i];
2913184870Syongari		if (txd->tx_m != NULL) {
2914184870Syongari			bus_dmamap_sync(sc->ale_cdata.ale_tx_tag,
2915184870Syongari			    txd->tx_dmamap, BUS_DMASYNC_POSTWRITE);
2916184870Syongari			bus_dmamap_unload(sc->ale_cdata.ale_tx_tag,
2917184870Syongari			    txd->tx_dmamap);
2918184870Syongari			m_freem(txd->tx_m);
2919184870Syongari			txd->tx_m = NULL;
2920184870Syongari		}
2921184870Syongari        }
2922184870Syongari}
2923184870Syongari
2924184870Syongaristatic void
2925184870Syongariale_stop_mac(struct ale_softc *sc)
2926184870Syongari{
2927184870Syongari	uint32_t reg;
2928184870Syongari	int i;
2929184870Syongari
2930184870Syongari	ALE_LOCK_ASSERT(sc);
2931184870Syongari
2932184870Syongari	reg = CSR_READ_4(sc, ALE_MAC_CFG);
2933184870Syongari	if ((reg & (MAC_CFG_TX_ENB | MAC_CFG_RX_ENB)) != 0) {
2934244341Syongari		reg &= ~(MAC_CFG_TX_ENB | MAC_CFG_RX_ENB);
2935184870Syongari		CSR_WRITE_4(sc, ALE_MAC_CFG, reg);
2936184870Syongari	}
2937184870Syongari
2938184870Syongari	for (i = ALE_TIMEOUT; i > 0; i--) {
2939184870Syongari		reg = CSR_READ_4(sc, ALE_IDLE_STATUS);
2940184870Syongari		if (reg == 0)
2941184870Syongari			break;
2942184870Syongari		DELAY(10);
2943184870Syongari	}
2944184870Syongari	if (i == 0)
2945184870Syongari		device_printf(sc->ale_dev,
2946184870Syongari		    "could not disable Tx/Rx MAC(0x%08x)!\n", reg);
2947184870Syongari}
2948184870Syongari
2949184870Syongaristatic void
2950184870Syongariale_init_tx_ring(struct ale_softc *sc)
2951184870Syongari{
2952184870Syongari	struct ale_txdesc *txd;
2953184870Syongari	int i;
2954184870Syongari
2955184870Syongari	ALE_LOCK_ASSERT(sc);
2956184870Syongari
2957184870Syongari	sc->ale_cdata.ale_tx_prod = 0;
2958184870Syongari	sc->ale_cdata.ale_tx_cons = 0;
2959184870Syongari	sc->ale_cdata.ale_tx_cnt = 0;
2960184870Syongari
2961184870Syongari	bzero(sc->ale_cdata.ale_tx_ring, ALE_TX_RING_SZ);
2962184870Syongari	bzero(sc->ale_cdata.ale_tx_cmb, ALE_TX_CMB_SZ);
2963184870Syongari	for (i = 0; i < ALE_TX_RING_CNT; i++) {
2964184870Syongari		txd = &sc->ale_cdata.ale_txdesc[i];
2965184870Syongari		txd->tx_m = NULL;
2966184870Syongari	}
2967184870Syongari	*sc->ale_cdata.ale_tx_cmb = 0;
2968184870Syongari	bus_dmamap_sync(sc->ale_cdata.ale_tx_cmb_tag,
2969184870Syongari	    sc->ale_cdata.ale_tx_cmb_map,
2970184870Syongari	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2971184870Syongari	bus_dmamap_sync(sc->ale_cdata.ale_tx_ring_tag,
2972184870Syongari	    sc->ale_cdata.ale_tx_ring_map,
2973184870Syongari	    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2974184870Syongari}
2975184870Syongari
2976184870Syongaristatic void
2977184870Syongariale_init_rx_pages(struct ale_softc *sc)
2978184870Syongari{
2979184870Syongari	struct ale_rx_page *rx_page;
2980184870Syongari	int i;
2981184870Syongari
2982184870Syongari	ALE_LOCK_ASSERT(sc);
2983184870Syongari
2984216438Syongari	sc->ale_morework = 0;
2985184870Syongari	sc->ale_cdata.ale_rx_seqno = 0;
2986184870Syongari	sc->ale_cdata.ale_rx_curp = 0;
2987184870Syongari
2988184870Syongari	for (i = 0; i < ALE_RX_PAGES; i++) {
2989184870Syongari		rx_page = &sc->ale_cdata.ale_rx_page[i];
2990184870Syongari		bzero(rx_page->page_addr, sc->ale_pagesize);
2991184870Syongari		bzero(rx_page->cmb_addr, ALE_RX_CMB_SZ);
2992184870Syongari		rx_page->cons = 0;
2993184870Syongari		*rx_page->cmb_addr = 0;
2994184870Syongari		bus_dmamap_sync(rx_page->page_tag, rx_page->page_map,
2995184870Syongari		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2996184870Syongari		bus_dmamap_sync(rx_page->cmb_tag, rx_page->cmb_map,
2997184870Syongari		    BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2998184870Syongari	}
2999184870Syongari}
3000184870Syongari
3001184870Syongaristatic void
3002184870Syongariale_rxvlan(struct ale_softc *sc)
3003184870Syongari{
3004184870Syongari	struct ifnet *ifp;
3005184870Syongari	uint32_t reg;
3006184870Syongari
3007184870Syongari	ALE_LOCK_ASSERT(sc);
3008184870Syongari
3009184870Syongari	ifp = sc->ale_ifp;
3010184870Syongari	reg = CSR_READ_4(sc, ALE_MAC_CFG);
3011184870Syongari	reg &= ~MAC_CFG_VLAN_TAG_STRIP;
3012184870Syongari	if ((ifp->if_capenable & IFCAP_VLAN_HWTAGGING) != 0)
3013184870Syongari		reg |= MAC_CFG_VLAN_TAG_STRIP;
3014184870Syongari	CSR_WRITE_4(sc, ALE_MAC_CFG, reg);
3015184870Syongari}
3016184870Syongari
3017184870Syongaristatic void
3018184870Syongariale_rxfilter(struct ale_softc *sc)
3019184870Syongari{
3020184870Syongari	struct ifnet *ifp;
3021184870Syongari	struct ifmultiaddr *ifma;
3022184870Syongari	uint32_t crc;
3023184870Syongari	uint32_t mchash[2];
3024184870Syongari	uint32_t rxcfg;
3025184870Syongari
3026184870Syongari	ALE_LOCK_ASSERT(sc);
3027184870Syongari
3028184870Syongari	ifp = sc->ale_ifp;
3029184870Syongari
3030184870Syongari	rxcfg = CSR_READ_4(sc, ALE_MAC_CFG);
3031184870Syongari	rxcfg &= ~(MAC_CFG_ALLMULTI | MAC_CFG_BCAST | MAC_CFG_PROMISC);
3032184870Syongari	if ((ifp->if_flags & IFF_BROADCAST) != 0)
3033184870Syongari		rxcfg |= MAC_CFG_BCAST;
3034184870Syongari	if ((ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI)) != 0) {
3035184870Syongari		if ((ifp->if_flags & IFF_PROMISC) != 0)
3036184870Syongari			rxcfg |= MAC_CFG_PROMISC;
3037184870Syongari		if ((ifp->if_flags & IFF_ALLMULTI) != 0)
3038184870Syongari			rxcfg |= MAC_CFG_ALLMULTI;
3039184870Syongari		CSR_WRITE_4(sc, ALE_MAR0, 0xFFFFFFFF);
3040184870Syongari		CSR_WRITE_4(sc, ALE_MAR1, 0xFFFFFFFF);
3041184870Syongari		CSR_WRITE_4(sc, ALE_MAC_CFG, rxcfg);
3042184870Syongari		return;
3043184870Syongari	}
3044184870Syongari
3045184870Syongari	/* Program new filter. */
3046184870Syongari	bzero(mchash, sizeof(mchash));
3047184870Syongari
3048195049Srwatson	if_maddr_rlock(ifp);
3049184870Syongari	TAILQ_FOREACH(ifma, &sc->ale_ifp->if_multiaddrs, ifma_link) {
3050184870Syongari		if (ifma->ifma_addr->sa_family != AF_LINK)
3051184870Syongari			continue;
3052197627Syongari		crc = ether_crc32_be(LLADDR((struct sockaddr_dl *)
3053184870Syongari		    ifma->ifma_addr), ETHER_ADDR_LEN);
3054184870Syongari		mchash[crc >> 31] |= 1 << ((crc >> 26) & 0x1f);
3055184870Syongari	}
3056195049Srwatson	if_maddr_runlock(ifp);
3057184870Syongari
3058184870Syongari	CSR_WRITE_4(sc, ALE_MAR0, mchash[0]);
3059184870Syongari	CSR_WRITE_4(sc, ALE_MAR1, mchash[1]);
3060184870Syongari	CSR_WRITE_4(sc, ALE_MAC_CFG, rxcfg);
3061184870Syongari}
3062184870Syongari
3063184870Syongaristatic int
3064184870Syongarisysctl_int_range(SYSCTL_HANDLER_ARGS, int low, int high)
3065184870Syongari{
3066184870Syongari	int error, value;
3067184870Syongari
3068184870Syongari	if (arg1 == NULL)
3069184870Syongari		return (EINVAL);
3070184870Syongari	value = *(int *)arg1;
3071184870Syongari	error = sysctl_handle_int(oidp, &value, 0, req);
3072184870Syongari	if (error || req->newptr == NULL)
3073184870Syongari		return (error);
3074184870Syongari	if (value < low || value > high)
3075184870Syongari		return (EINVAL);
3076184870Syongari        *(int *)arg1 = value;
3077184870Syongari
3078184870Syongari        return (0);
3079184870Syongari}
3080184870Syongari
3081184870Syongaristatic int
3082184870Syongarisysctl_hw_ale_proc_limit(SYSCTL_HANDLER_ARGS)
3083184870Syongari{
3084184870Syongari	return (sysctl_int_range(oidp, arg1, arg2, req,
3085184870Syongari	    ALE_PROC_MIN, ALE_PROC_MAX));
3086184870Syongari}
3087184870Syongari
3088184870Syongaristatic int
3089184870Syongarisysctl_hw_ale_int_mod(SYSCTL_HANDLER_ARGS)
3090184870Syongari{
3091184870Syongari
3092184870Syongari	return (sysctl_int_range(oidp, arg1, arg2, req,
3093184870Syongari	    ALE_IM_TIMER_MIN, ALE_IM_TIMER_MAX));
3094184870Syongari}
3095