advlib.h revision 60938
118781Sgibbs/* 218781Sgibbs * Definitions for low level routines and data structures 318781Sgibbs * for the Advanced Systems Inc. SCSI controllers chips. 418781Sgibbs * 555945Sgibbs * Copyright (c) 1996-1997, 1999-2000 Justin T. Gibbs. 618781Sgibbs * All rights reserved. 718781Sgibbs * 818781Sgibbs * Redistribution and use in source and binary forms, with or without 918781Sgibbs * modification, are permitted provided that the following conditions 1018781Sgibbs * are met: 1118781Sgibbs * 1. Redistributions of source code must retain the above copyright 1239217Sgibbs * notice, this list of conditions, and the following disclaimer, 1339217Sgibbs * without modification, immediately at the beginning of the file. 1418781Sgibbs * 2. Redistributions in binary form must reproduce the above copyright 1518781Sgibbs * notice, this list of conditions and the following disclaimer in the 1618781Sgibbs * documentation and/or other materials provided with the distribution. 1718781Sgibbs * 3. The name of the author may not be used to endorse or promote products 1818781Sgibbs * derived from this software without specific prior written permission. 1918781Sgibbs * 2018781Sgibbs * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND 2118781Sgibbs * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE 2218781Sgibbs * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE 2318781Sgibbs * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR 2418781Sgibbs * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL 2518781Sgibbs * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS 2618781Sgibbs * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 2718781Sgibbs * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 2818781Sgibbs * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 2918781Sgibbs * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 3018781Sgibbs * SUCH DAMAGE. 3118781Sgibbs * 3250477Speter * $FreeBSD: head/sys/dev/advansys/advlib.h 60938 2000-05-26 02:09:24Z jake $ 3318781Sgibbs */ 3418781Sgibbs/* 3518781Sgibbs * Ported from: 3618781Sgibbs * advansys.c - Linux Host Driver for AdvanSys SCSI Adapters 3718781Sgibbs * 3818781Sgibbs * Copyright (c) 1995-1996 Advanced System Products, Inc. 3918781Sgibbs * All Rights Reserved. 4018781Sgibbs * 4118781Sgibbs * Redistribution and use in source and binary forms, with or without 4218781Sgibbs * modification, are permitted provided that redistributions of source 4318781Sgibbs * code retain the above copyright notice and this comment without 4418781Sgibbs * modification. 4518781Sgibbs */ 4618781Sgibbs 4739217Sgibbs#ifndef _ADVLIB_H_ 4839217Sgibbs#define _ADVLIB_H_ 4939217Sgibbs 5039217Sgibbs#include <sys/queue.h> 5139217Sgibbs 5239217Sgibbsstruct cam_path; 5351164Sgibbsunion ccb; 5439217Sgibbs 5518781Sgibbstypedef u_int8_t target_bit_vector; 5618781Sgibbs#define TARGET_BIT_VECTOR_SET -1 5739217Sgibbs#define ADV_SCSI_ID_BITS 3 5839217Sgibbs#define ADV_MAX_TID 7 5939217Sgibbs#define ADV_MAX_LUN 7 6018781Sgibbs 6118781Sgibbs/* Enumeration of board types */ 6218781Sgibbstypedef enum { 6318781Sgibbs ADV_NONE = 0x000, 6439217Sgibbs ADV_ISA = 0x001, 6539217Sgibbs ADV_ISAPNP = 0x003, 6639217Sgibbs ADV_VL = 0x004, 6739217Sgibbs ADV_EISA = 0x008, 6839217Sgibbs ADV_PCI = 0x010, 6939217Sgibbs ADV_MCA = 0x020, 7039217Sgibbs ADV_PCMCIA = 0x040, 7139217Sgibbs ADV_ULTRA = 0x100, 7239217Sgibbs ADV_WIDE = 0x200, 7339217Sgibbs ADV_WIDE32 = 0x400 7439217Sgibbs} adv_btype; 7518781Sgibbs 7618781Sgibbstypedef enum { 7755945Sgibbs ADV_STATE_NONE = 0x00, 7855945Sgibbs ADV_RESOURCE_SHORTAGE = 0x01, 7955945Sgibbs ADV_IN_TIMEOUT = 0x02, 8055945Sgibbs ADV_BUSDMA_BLOCK = 0x04, 8155945Sgibbs ADV_BUSDMA_BLOCK_CLEARED = 0x08 8255945Sgibbs 8339217Sgibbs} adv_state; 8418781Sgibbs 8539217Sgibbstypedef enum { 8639217Sgibbs ACCB_FREE = 0x00, 8739217Sgibbs ACCB_ACTIVE = 0x01, 8839217Sgibbs ACCB_ABORT_QUEUED = 0x02, 8955945Sgibbs ACCB_RECOVERY_CCB = 0x04 9039217Sgibbs} adv_ccb_state; 9139217Sgibbs 9239217Sgibbsstruct adv_ccb_info { 9339217Sgibbs adv_ccb_state state; 9439217Sgibbs bus_dmamap_t dmamap; 9555945Sgibbs union ccb* ccb; 9660938Sjake SLIST_ENTRY(adv_ccb_info) links; 9739217Sgibbs}; 9839217Sgibbs 9939217Sgibbs#define ccb_cinfo_ptr spriv_ptr0 10039217Sgibbs 10118781Sgibbs#define ADV_SYN_XFER_NO 8 10218781Sgibbs#define ADV_SYN_MAX_OFFSET 0x0F 10318781Sgibbs#define ADV_DEF_SDTR_OFFSET 0x0F 10418781Sgibbs#define ADV_DEF_SDTR_INDEX 0x00 10539217Sgibbs#define ADV_OVERRUN_BSIZE 0x00000040 10618781Sgibbs#define ADV_MAX_CDB_LEN 12 10718781Sgibbs#define ADV_MAX_SENSE_LEN 32 10818781Sgibbs#define ADV_MIN_SENSE_LEN 14 10918781Sgibbs 11018781Sgibbs#define ADV_TIDLUN_TO_IX(tid, lun) ((tid) | ((lun) << ADV_SCSI_ID_BITS) ) 11139217Sgibbs#define ADV_TID_TO_TARGET_MASK(tid) (0x01 << (tid)) 11239217Sgibbs#define ADV_TIX_TO_TARGET_MASK(tix) (0x01 << ((tix) & ADV_MAX_TID)) 11318781Sgibbs#define ADV_TIX_TO_TID(tix) ((tix) & ADV_MAX_TID) 11418781Sgibbs#define ADV_TID_TO_TIX(tid) ((tid) & ADV_MAX_TID) 11518781Sgibbs#define ADV_TIX_TO_LUN(tix) (((tix) >> ADV_SCSI_ID_BITS) & ADV_MAX_LUN ) 11618781Sgibbs 11718781Sgibbs 11818781Sgibbs/* 11918781Sgibbs * XXX 12018781Sgibbs * PnP port addresses 12118781Sgibbs * I believe that these are standard PnP address and should be replaced 12218781Sgibbs * by the values in a central ISA PnP header file when we get one. 12318781Sgibbs */ 12418781Sgibbs#define ADV_ISA_PNP_PORT_ADDR (0x279) 12518781Sgibbs#define ADV_ISA_PNP_PORT_WRITE (ADV_ISA_PNP_PORT_ADDR+0x800) 12639217Sgibbs 12718781Sgibbs/* 12818781Sgibbs * Board Signatures 12918781Sgibbs */ 13039217Sgibbs#define ADV_SIGNATURE_WORD 0x0000 13139217Sgibbs#define ADV_1000_ID0W 0x04C1 13239217Sgibbs#define ADV_1000_ID0W_FIX 0x00C1 13318781Sgibbs 13439217Sgibbs#define ADV_SIGNATURE_BYTE 0x0001 13539217Sgibbs#define ADV_1000_ID1B 0x25 13618781Sgibbs 13739217Sgibbs#define ADV_REG_IH 0x0002 13839217Sgibbs#define ADV_INS_HALTINT 0x6281 13939217Sgibbs#define ADV_INS_HALT 0x6280 14039217Sgibbs#define ADV_INS_SINT 0x6200 14139217Sgibbs#define ADV_INS_RFLAG_WTM 0x7380 14239217Sgibbs 14339217Sgibbs#define ADV_CONFIG_LSW 0x0002 14439217Sgibbs#define ADV_CFG_LSW_ISA_DMA_CHANNEL 0x0003 14539217Sgibbs#define ADV_CFG_LSW_HOST_INT_ON 0x0020 14639217Sgibbs#define ADV_CFG_LSW_BIOS_ON 0x0040 14739217Sgibbs#define ADV_CFG_LSW_VERA_BURST_ON 0x0080 14839217Sgibbs#define ADV_CFG_LSW_SCSI_PARITY_ON 0x0800 14939217Sgibbs#define ADV_CFG_LSW_SCSIID 0x0700 15039217Sgibbs#define ADV_CFG_LSW_SCSIID_SHIFT 8 15139217Sgibbs#define ADV_CONFIG_SCSIID(cfg) ((cfg >> ADV_CFG_LSW_SCSIID_SHIFT) & ADV_MAX_TID) 15239217Sgibbs 15318781Sgibbs/* 15418781Sgibbs * Chip Revision Number 15518781Sgibbs */ 15618781Sgibbs#define ADV_NONEISA_CHIP_REVISION 0x0003 15718781Sgibbs#define ADV_CHIP_MIN_VER_VL 0x01 15818781Sgibbs#define ADV_CHIP_MAX_VER_VL 0x07 15918781Sgibbs#define ADV_CHIP_MIN_VER_PCI 0x09 16018781Sgibbs#define ADV_CHIP_MAX_VER_PCI 0x0F 16118781Sgibbs#define ADV_CHIP_VER_PCI_BIT 0x08 16239217Sgibbs#define ADV_CHIP_VER_PCI_ULTRA_3150 (ADV_CHIP_VER_PCI_BIT | 0x02) 16339217Sgibbs#define ADV_CHIP_VER_PCI_ULTRA_3050 (ADV_CHIP_VER_PCI_BIT | 0x03) 16418781Sgibbs#define ADV_CHIP_MIN_VER_ISA 0x11 16518781Sgibbs#define ADV_CHIP_MIN_VER_ISA_PNP 0x21 16618781Sgibbs#define ADV_CHIP_MAX_VER_ISA 0x27 16718781Sgibbs#define ADV_CHIP_VER_ISA_BIT 0x30 16818781Sgibbs#define ADV_CHIP_VER_ISAPNP_BIT 0x20 16918781Sgibbs#define ADV_CHIP_VER_ASYN_BUG 0x21 17018781Sgibbs#define ADV_CHIP_MIN_VER_EISA 0x41 17118781Sgibbs#define ADV_CHIP_MAX_VER_EISA 0x47 17218781Sgibbs#define ADV_CHIP_VER_EISA_BIT 0x40 17318781Sgibbs 17439217Sgibbs#define ADV_CONFIG_MSW 0x0004 17539217Sgibbs#define ADV_CFG_MSW_SCSI_TARGET_ON 0x0080 17639217Sgibbs#define ADV_CFG_MSW_LRAM_8BITS_ON 0x0800 17739217Sgibbs#define ADV_CFG_MSW_CLR_MASK 0x30C0 17818781Sgibbs 17939217Sgibbs#define ADV_EEPROM_DATA 0x0006 18039217Sgibbs 18139217Sgibbs#define ADV_EEPROM_CMD 0x0007 18239217Sgibbs#define ADV_EEPROM_CMD_READ 0x80 18339217Sgibbs#define ADV_EEPROM_CMD_WRITE 0x40 18439217Sgibbs#define ADV_EEPROM_CMD_WRITE_ENABLE 0x30 18539217Sgibbs#define ADV_EEPROM_CMD_WRITE_DISABLE 0x00 18639217Sgibbs 18739217Sgibbs#define ADV_DMA_SPEED 0x0007 18839217Sgibbs#define ADV_DEF_ISA_DMA_SPEED 4 18939217Sgibbs#define ADV_REG_FLAG 0x0007 19039217Sgibbs 19139217Sgibbs#define ADV_LRAM_DATA 0x0008 19239217Sgibbs 19339217Sgibbs#define ADV_LRAM_ADDR 0x000A 19439217Sgibbs 19539217Sgibbs#define ADV_SYN_OFFSET 0x000B 19639217Sgibbs 19739217Sgibbs#define ADV_REG_PROG_COUNTER 0x000C 19839217Sgibbs#define ADV_MCODE_START_ADDR 0x0080 19939217Sgibbs 20039217Sgibbs#define ADV_REG_IFC 0x000D 20139217Sgibbs#define ADV_IFC_REG_LOCK 0x00 20239217Sgibbs#define ADV_IFC_REG_UNLOCK 0x09 20339217Sgibbs#define ADV_IFC_WR_EN_FILTER 0x10 20439217Sgibbs#define ADV_IFC_RD_NO_EEPROM 0x10 20539217Sgibbs#define ADV_IFC_SLEW_RATE 0x20 20639217Sgibbs#define ADV_IFC_ACT_NEG 0x40 20739217Sgibbs#define ADV_IFC_INP_FILTER 0x80 20839217Sgibbs#define ADV_IFC_INIT_DEFAULT (ADV_IFC_ACT_NEG | ADV_IFC_REG_UNLOCK) 20918781Sgibbs 21018781Sgibbs#define ADV_CHIP_STATUS 0x000E 21118781Sgibbs#define ADV_CSW_TEST1 0x8000 21218781Sgibbs#define ADV_CSW_AUTO_CONFIG 0x4000 21318781Sgibbs#define ADV_CSW_RESERVED1 0x2000 21418781Sgibbs#define ADV_CSW_IRQ_WRITTEN 0x1000 21518781Sgibbs#define ADV_CSW_33MHZ_SELECTED 0x0800 21618781Sgibbs#define ADV_CSW_TEST2 0x0400 21718781Sgibbs#define ADV_CSW_TEST3 0x0200 21818781Sgibbs#define ADV_CSW_RESERVED2 0x0100 21918781Sgibbs#define ADV_CSW_DMA_DONE 0x0080 22018781Sgibbs#define ADV_CSW_FIFO_RDY 0x0040 22118781Sgibbs#define ADV_CSW_EEP_READ_DONE 0x0020 22218781Sgibbs#define ADV_CSW_HALTED 0x0010 22318781Sgibbs#define ADV_CSW_SCSI_RESET_ACTIVE 0x0008 22418781Sgibbs#define ADV_CSW_PARITY_ERR 0x0004 22518781Sgibbs#define ADV_CSW_SCSI_RESET_LATCH 0x0002 22618781Sgibbs#define ADV_CSW_INT_PENDING 0x0001 22718781Sgibbs/* 22818781Sgibbs * XXX I don't understand the relevence of the naming 22918781Sgibbs * convention change here. What does CIW stand for? 23018781Sgibbs * Perhaps this is to differentiate read and write 23118781Sgibbs * values? 23218781Sgibbs */ 23318781Sgibbs#define ADV_CIW_INT_ACK 0x0100 23418781Sgibbs#define ADV_CIW_TEST1 0x0200 23518781Sgibbs#define ADV_CIW_TEST2 0x0400 23618781Sgibbs#define ADV_CIW_SEL_33MHZ 0x0800 23718781Sgibbs#define ADV_CIW_IRQ_ACT 0x1000 23839217Sgibbs#define ADV_CIW_CLR_SCSI_RESET_INT 0x1000 23918781Sgibbs 24039217Sgibbs#define ADV_CHIP_CTRL 0x000F 24139217Sgibbs#define ADV_CC_CHIP_RESET 0x80 24239217Sgibbs#define ADV_CC_SCSI_RESET 0x40 24339217Sgibbs#define ADV_CC_HALT 0x20 24439217Sgibbs#define ADV_CC_SINGLE_STEP 0x10 24539217Sgibbs#define ADV_CC_DMA_ENABLE 0x08 24639217Sgibbs#define ADV_CC_TEST 0x04 24739217Sgibbs#define ADV_CC_BANK_ONE 0x02 24839217Sgibbs#define ADV_CC_DIAG 0x01 24918781Sgibbs 25039217Sgibbs#define ADV_HALTCODE_W 0x0040 25139217Sgibbs#define ADV_STOP_CODE_B 0x0034 25239217Sgibbs#define ADV_STOP_REQ_RISC_STOP 0x01 25339217Sgibbs#define ADV_STOP_ACK_RISC_STOP 0x03 25439217Sgibbs#define ADV_STOP_CLEAN_UP_BUSY_Q 0x10 25539217Sgibbs#define ADV_STOP_CLEAN_UP_DISC_Q 0x20 25639217Sgibbs#define ADV_STOP_HOST_REQ_RISC_HALT 0x40 25718781Sgibbs 25818781Sgibbs/* 25918781Sgibbs * EEPROM routine constants 26018781Sgibbs * XXX What about wide controllers? 26118781Sgibbs * Surely they have space for 8 more targets. 26218781Sgibbs */ 26318781Sgibbs#define ADV_EEPROM_CFG_BEG_VL 2 26418781Sgibbs#define ADV_EEPROM_MAX_ADDR_VL 15 26518781Sgibbs#define ADV_EEPROM_CFG_BEG 32 26618781Sgibbs#define ADV_EEPROM_MAX_ADDR 45 26718781Sgibbs#define ADV_EEPROM_MAX_RETRY 20 26818781Sgibbs 26918781Sgibbsstruct adv_eeprom_config { 27018781Sgibbs u_int16_t cfg_lsw; 27118781Sgibbs 27218781Sgibbs u_int16_t cfg_msw; 27318781Sgibbs 27418781Sgibbs u_int8_t init_sdtr; 27518781Sgibbs u_int8_t disc_enable; 27618781Sgibbs 27718781Sgibbs u_int8_t use_cmd_qng; 27818781Sgibbs u_int8_t start_motor; 27918781Sgibbs 28018781Sgibbs u_int8_t max_total_qng; 28118781Sgibbs u_int8_t max_tag_qng; 28218781Sgibbs 28318781Sgibbs u_int8_t bios_scan; 28418781Sgibbs u_int8_t power_up_wait; 28518781Sgibbs 28618781Sgibbs u_int8_t no_scam; 28718781Sgibbs u_int8_t scsi_id_dma_speed; 28818781Sgibbs#define EEPROM_SCSI_ID_MASK 0x0F 28918781Sgibbs#define EEPROM_DMA_SPEED_MASK 0xF0 29039217Sgibbs#define EEPROM_DMA_SPEED(ep) \ 29139217Sgibbs (((ep).scsi_id_dma_speed & EEPROM_DMA_SPEED_MASK) >> 4) 29239217Sgibbs#define EEPROM_SET_DMA_SPEED(ep, speed) \ 29339217Sgibbs (ep).scsi_id_dma_speed &= ~EEPROM_DMA_SPEED_MASK; \ 29439217Sgibbs (ep).scsi_id_dma_speed |= \ 29539217Sgibbs (((speed) << 4) & EEPROM_DMA_SPEED_MASK) 29618781Sgibbs#define EEPROM_SCSIID(ep) ((ep).scsi_id_dma_speed & EEPROM_SCSI_ID_MASK) 29739217Sgibbs#define EEPROM_SET_SCSIID(ep, id) \ 29839217Sgibbs (ep).scsi_id_dma_speed &= ~EEPROM_SCSI_ID_MASK; \ 29939217Sgibbs (ep).scsi_id_dma_speed |= ((id) & EEPROM_SCSI_ID_MASK) 30018781Sgibbs u_int8_t sdtr_data[8]; 30118781Sgibbs u_int8_t adapter_info[6]; 30218781Sgibbs 30318781Sgibbs u_int16_t cntl; 30418781Sgibbs 30518781Sgibbs u_int16_t chksum; 30618781Sgibbs}; 30718781Sgibbs 30839217Sgibbs/* Bank 1 */ 30939217Sgibbs#define ADV_SEQ_ACCUM 0x0000 31039217Sgibbs#define ADV_QUEUE_ELEMENT_INDEX 0x0001 31139217Sgibbs#define ADV_SEQ_INSTRUCTION_HOLD 0x0002 31239217Sgibbs#define ADV_QUEUE_ELEMENT_POINTER 0x0003 31339217Sgibbs#define ADV_HOST_DATA_FIFO_L 0x0004 31439217Sgibbs#define ADV_HOST_SCSIID 0x0005 31539217Sgibbs#define ADV_HOST_DATA_FIFO_H 0x0006 31639217Sgibbs#define ADV_SCSI_CONTROL 0x0009 31739217Sgibbs#define SC_SEL 0x80 31839217Sgibbs#define SC_BSY 0x40 31939217Sgibbs#define SC_ACK 0x20 32039217Sgibbs#define SC_REQ 0x10 32139217Sgibbs#define SC_ATN 0x08 32239217Sgibbs#define SC_IO 0x04 32339217Sgibbs#define SC_CD 0x02 32439217Sgibbs#define SC_MSG 0x01 32539217Sgibbs#define ADV_SCSIDATL 0x000B 32639217Sgibbs#define ADV_DMA_TRANSFER_CNT 0x000C 32739217Sgibbs#define ADV_DMA_TRANSFER_CNT1 0x000E 32839217Sgibbs 32918781Sgibbs/* 33018781Sgibbs * Instruction data and code segment addresses, 33118781Sgibbs * and transaction address translation (queues). 33218781Sgibbs * All addresses refer to on board LRAM. 33318781Sgibbs */ 33418781Sgibbs#define ADV_DATA_SEC_BEG 0x0080 33518781Sgibbs#define ADV_DATA_SEC_END 0x0080 33618781Sgibbs#define ADV_CODE_SEC_BEG 0x0080 33718781Sgibbs#define ADV_CODE_SEC_END 0x0080 33818781Sgibbs#define ADV_QADR_BEG 0x4000 33918781Sgibbs#define ADV_QADR_END 0x7FFF 34018781Sgibbs#define ADV_QLAST_ADR 0x7FC0 34118781Sgibbs#define ADV_QBLK_SIZE 0x40 34218781Sgibbs#define ADV_BIOS_DATA_QBEG 0xF8 34318781Sgibbs#define ADV_MAX_QNO 0xF8 34418781Sgibbs#define ADV_QADR_USED (ADV_MAX_QNO * 64) 34518781Sgibbs#define ADV_QNO_TO_QADDR(q_no) ((ADV_QADR_BEG) + ((u_int16_t)(q_no) << 6)) 34618781Sgibbs 34718781Sgibbs#define ADV_MIN_ACTIVE_QNO 0x01 34818781Sgibbs#define ADV_QLINK_END 0xFF 34918781Sgibbs 35018781Sgibbs#define ADV_MAX_SG_QUEUE 5 35118781Sgibbs#define ADV_SG_LIST_PER_Q 7 35218781Sgibbs#define ADV_MAX_SG_LIST (1 + ((ADV_SG_LIST_PER_Q) * (ADV_MAX_SG_QUEUE))) 35318781Sgibbs 35418781Sgibbs#define ADV_MIN_REMAIN_Q 0x02 35539217Sgibbs#define ADV_DEF_MAX_TOTAL_QNG 0xF0 35618781Sgibbs#define ADV_MIN_TAG_Q_PER_DVC 0x04 35718781Sgibbs#define ADV_DEF_TAG_Q_PER_DVC 0x04 35818781Sgibbs#define ADV_MIN_FREE_Q ADV_MIN_REMAIN_Q 35918781Sgibbs#define ADV_MIN_TOTAL_QNG ((ADV_MAX_SG_QUEUE)+(ADV_MIN_FREE_Q)) 36018781Sgibbs#define ADV_MAX_TOTAL_QNG 240 36118781Sgibbs#define ADV_MAX_INRAM_TAG_QNG 16 36218781Sgibbs#define ADV_MAX_PCI_INRAM_TOTAL_QNG 20 36339217Sgibbs#define ADV_MAX_PCI_ULTRA_INRAM_TOTAL_QNG 16 36439217Sgibbs#define ADV_MAX_PCI_ULTRA_INRAM_TAG_QNG 8 36518781Sgibbs 36618781Sgibbs#define ADV_DEF_IRQ_NO 10 36718781Sgibbs#define ADV_MAX_IRQ_NO 15 36818781Sgibbs#define ADV_MIN_IRQ_NO 10 36918781Sgibbs 37018781Sgibbs#define ADV_SCSIQ_CPY_BEG 4 37118781Sgibbs#define ADV_SCSIQ_SGHD_CPY_BEG 2 37218781Sgibbs 37339217Sgibbs/* SCSIQ Microcode representation offsets */ 37418781Sgibbs#define ADV_SCSIQ_B_FWD 0 37518781Sgibbs#define ADV_SCSIQ_B_BWD 1 37618781Sgibbs#define ADV_SCSIQ_B_STATUS 2 37718781Sgibbs#define ADV_SCSIQ_B_QNO 3 37818781Sgibbs#define ADV_SCSIQ_B_CNTL 4 37918781Sgibbs#define ADV_SCSIQ_B_SG_QUEUE_CNT 5 38039217Sgibbs#define ADV_SCSIQ_B_LIST_CNT 6 38139217Sgibbs#define ADV_SCSIQ_B_CUR_LIST_CNT 7 38239217Sgibbs#define ADV_SCSIQ_D_DATA_ADDR 8 38339217Sgibbs#define ADV_SCSIQ_D_DATA_CNT 12 38439217Sgibbs#define ADV_SCSIQ_B_SENSE_LEN 20 38539217Sgibbs#define ADV_SCSIQ_DONE_INFO_BEG 22 38655945Sgibbs#define ADV_SCSIQ_D_CINFO_IDX 22 38739217Sgibbs#define ADV_SCSIQ_B_TARGET_IX 26 38839217Sgibbs#define ADV_SCSIQ_B_CDB_LEN 28 38939217Sgibbs#define ADV_SCSIQ_B_TAG_CODE 29 39039217Sgibbs#define ADV_SCSIQ_W_VM_ID 30 39139217Sgibbs#define ADV_SCSIQ_DONE_STATUS 32 39239217Sgibbs#define ADV_SCSIQ_HOST_STATUS 33 39339217Sgibbs#define ADV_SCSIQ_SCSI_STATUS 34 39439217Sgibbs#define ADV_SCSIQ_CDB_BEG 36 39555945Sgibbs#define ADV_SCSIQ_B_FIRST_SG_QK_QP 48 39639217Sgibbs#define ADV_SCSIQ_B_SG_WK_QP 49 39739217Sgibbs#define ADV_SCSIQ_B_SG_WK_IX 50 39855945Sgibbs#define ADV_SCSIQ_W_ALT_DC1 52 39939217Sgibbs#define ADV_SCSIQ_DW_REMAIN_XFER_ADDR 56 40039217Sgibbs#define ADV_SCSIQ_DW_REMAIN_XFER_CNT 60 40118781Sgibbs 40218781Sgibbs/* LRAM Offsets */ 40318781Sgibbs#define ADVV_MSGOUT_BEG 0x0000 40418781Sgibbs#define ADVV_MSGOUT_SDTR_PERIOD (ADVV_MSGOUT_BEG+3) 40518781Sgibbs#define ADVV_MSGOUT_SDTR_OFFSET (ADVV_MSGOUT_BEG+4) 40618781Sgibbs 40739217Sgibbs#define ADVV_BREAK_SAVED_CODE 0x0006 40839217Sgibbs 40918781Sgibbs#define ADVV_MSGIN_BEG (ADVV_MSGOUT_BEG+8) 41018781Sgibbs#define ADVV_MSGIN_SDTR_PERIOD (ADVV_MSGIN_BEG+3) 41118781Sgibbs#define ADVV_MSGIN_SDTR_OFFSET (ADVV_MSGIN_BEG+4) 41218781Sgibbs 41318781Sgibbs#define ADVV_SDTR_DATA_BEG (ADVV_MSGIN_BEG+8) 41418781Sgibbs#define ADVV_SDTR_DONE_BEG (ADVV_SDTR_DATA_BEG+8) 41518781Sgibbs#define ADVV_MAX_DVC_QNG_BEG 0x0020 41618781Sgibbs 41739217Sgibbs#define ADVV_BREAK_ADDR 0x0028 41839217Sgibbs#define ADVV_BREAK_NOTIFY_COUNT 0x002A 41939217Sgibbs#define ADVV_BREAK_CONTROL 0x002C 42039217Sgibbs#define ADVV_BREAK_HIT_COUNT 0x002E 42139217Sgibbs 42218781Sgibbs#define ADVV_ASCDVC_ERR_CODE_W 0x0030 42318781Sgibbs#define ADVV_MCODE_CHKSUM_W 0x0032 42418781Sgibbs#define ADVV_MCODE_SIZE_W 0x0034 42518781Sgibbs#define ADVV_STOP_CODE_B 0x0036 42618781Sgibbs#define ADVV_DVC_ERR_CODE_B 0x0037 42718781Sgibbs 42818781Sgibbs#define ADVV_OVERRUN_PADDR_D 0x0038 42918781Sgibbs#define ADVV_OVERRUN_BSIZE_D 0x003C 43018781Sgibbs 43118781Sgibbs#define ADVV_HALTCODE_W 0x0040 43239217Sgibbs#define ADV_HALT_EXTMSG_IN 0x8000 43339217Sgibbs#define ADV_HALT_CHK_CONDITION 0x8100 43439217Sgibbs#define ADV_HALT_SS_QUEUE_FULL 0x8200 43539217Sgibbs#define ADV_HALT_DISABLE_ASYN_USE_SYN_FIX 0x8300 43639217Sgibbs#define ADV_HALT_ENABLE_ASYN_USE_SYN_FIX 0x8400 43739217Sgibbs#define ADV_HALT_SDTR_REJECTED 0x4000 43855945Sgibbs#define ADV_HALT_HOST_COPY_SG_LIST_TO_RISC 0x2000 43918781Sgibbs 44018781Sgibbs#define ADVV_CHKSUM_W 0x0042 44118781Sgibbs#define ADVV_MC_DATE_W 0x0044 44218781Sgibbs#define ADVV_MC_VER_W 0x0046 44318781Sgibbs#define ADVV_NEXTRDY_B 0x0048 44418781Sgibbs#define ADVV_DONENEXT_B 0x0049 44518781Sgibbs#define ADVV_USE_TAGGED_QNG_B 0x004A 44618781Sgibbs#define ADVV_SCSIBUSY_B 0x004B 44739217Sgibbs#define ADVV_Q_DONE_IN_PROGRESS_B 0x004C 44818781Sgibbs#define ADVV_CURCDB_B 0x004D 44918781Sgibbs#define ADVV_RCLUN_B 0x004E 45018781Sgibbs#define ADVV_BUSY_QHEAD_B 0x004F 45118781Sgibbs#define ADVV_DISC1_QHEAD_B 0x0050 45218781Sgibbs 45318781Sgibbs#define ADVV_DISC_ENABLE_B 0x0052 45418781Sgibbs#define ADVV_CAN_TAGGED_QNG_B 0x0053 45518781Sgibbs#define ADVV_HOSTSCSI_ID_B 0x0055 45618781Sgibbs#define ADVV_MCODE_CNTL_B 0x0056 45718781Sgibbs#define ADVV_NULL_TARGET_B 0x0057 45818781Sgibbs 45918781Sgibbs#define ADVV_FREE_Q_HEAD_W 0x0058 46018781Sgibbs#define ADVV_DONE_Q_TAIL_W 0x005A 46118781Sgibbs#define ADVV_FREE_Q_HEAD_B (ADVV_FREE_Q_HEAD_W+1) 46218781Sgibbs#define ADVV_DONE_Q_TAIL_B (ADVV_DONE_Q_TAIL_W+1) 46318781Sgibbs 46418781Sgibbs#define ADVV_HOST_FLAG_B 0x005D 46518781Sgibbs#define ADV_HOST_FLAG_IN_ISR 0x01 46618781Sgibbs#define ADV_HOST_FLAG_ACK_INT 0x02 46718781Sgibbs 46818781Sgibbs 46918781Sgibbs#define ADVV_TOTAL_READY_Q_B 0x0064 47018781Sgibbs#define ADVV_VER_SERIAL_B 0x0065 47118781Sgibbs#define ADVV_HALTCODE_SAVED_W 0x0066 47218781Sgibbs#define ADVV_WTM_FLAG_B 0x0068 47318781Sgibbs#define ADVV_RISC_FLAG_B 0x006A 47418781Sgibbs#define ADV_RISC_FLAG_GEN_INT 0x01 47518781Sgibbs#define ADV_RISC_FLAG_REQ_SG_LIST 0x02 47618781Sgibbs 47718781Sgibbs#define ADVV_REQ_SG_LIST_QP 0x006B 47839217Sgibbs 47939217Sgibbs#define ADV_TRANS_CUR 0x01 /* Modify current neogtiation status */ 48039217Sgibbs#define ADV_TRANS_ACTIVE 0x03 /* Assume this is the active target */ 48139217Sgibbs#define ADV_TRANS_GOAL 0x04 /* Modify negotiation goal */ 48239217Sgibbs#define ADV_TRANS_USER 0x08 /* Modify user negotiation settings */ 48339217Sgibbs 48439217Sgibbsstruct adv_transinfo { 48539217Sgibbs u_int8_t period; 48639217Sgibbs u_int8_t offset; 48739217Sgibbs}; 48839217Sgibbs 48939217Sgibbsstruct adv_target_transinfo { 49039217Sgibbs struct adv_transinfo current; 49139217Sgibbs struct adv_transinfo goal; 49239217Sgibbs struct adv_transinfo user; 49339217Sgibbs}; 49439217Sgibbs 49559082Snyanstruct adv_softc { 49659082Snyan device_t dev; 49755945Sgibbs bus_space_tag_t tag; 49855945Sgibbs bus_space_handle_t bsh; 49955945Sgibbs struct cam_sim *sim; 50060938Sjake LIST_HEAD(, ccb_hdr) pending_ccbs; 50155945Sgibbs struct adv_ccb_info *ccb_infos; 50260938Sjake SLIST_HEAD(, adv_ccb_info) free_ccb_infos; 50355945Sgibbs bus_dma_tag_t parent_dmat; 50455945Sgibbs bus_dma_tag_t buffer_dmat; 50555945Sgibbs bus_dma_tag_t sense_dmat; 50655945Sgibbs bus_dmamap_t sense_dmamap; 50739217Sgibbs struct scsi_sense_data *sense_buffers; 50855945Sgibbs bus_addr_t sense_physbase; 50955945Sgibbs bus_addr_t overrun_physbase; 51055945Sgibbs adv_btype type; 51155945Sgibbs struct adv_target_transinfo tinfo[8]; 51255945Sgibbs target_bit_vector fix_asyn_xfer; 51355945Sgibbs target_bit_vector fix_asyn_xfer_always; 51455945Sgibbs target_bit_vector disc_enable; 51555945Sgibbs target_bit_vector user_disc_enable; 51655945Sgibbs target_bit_vector cmd_qng_enabled; 51755945Sgibbs target_bit_vector user_cmd_qng_enabled; 51855945Sgibbs u_int16_t control; 51918781Sgibbs#define ADV_CNTL_INITIATOR 0x0001 52018781Sgibbs#define ADV_CNTL_BIOS_GT_1GB 0x0002 52118781Sgibbs#define ADV_CNTL_BIOS_GT_2_DISK 0x0004 52218781Sgibbs#define ADV_CNTL_BIOS_REMOVABLE 0x0008 52318781Sgibbs#define ADV_CNTL_NO_SCAM 0x0010 52418781Sgibbs#define ADV_CNTL_INT_MULTI_Q 0x0080 52518781Sgibbs#define ADV_CNTL_NO_LUN_SUPPORT 0x0040 52618781Sgibbs#define ADV_CNTL_NO_VERIFY_COPY 0x0100 52718781Sgibbs#define ADV_CNTL_RESET_SCSI 0x0200 52818781Sgibbs#define ADV_CNTL_INIT_INQUIRY 0x0400 52918781Sgibbs#define ADV_CNTL_INIT_VERBOSE 0x0800 53018781Sgibbs#define ADV_CNTL_SCSI_PARITY 0x1000 53118781Sgibbs#define ADV_CNTL_BURST_MODE 0x2000 53239217Sgibbs#define ADV_CNTL_SDTR_ENABLE_ULTRA 0x4000 53318781Sgibbs 53455945Sgibbs u_int16_t bug_fix_control; 53539217Sgibbs#define ADV_BUG_FIX_IF_NOT_DWB 0x0001 53639217Sgibbs#define ADV_BUG_FIX_ASYN_USE_SYN 0x0002 53718781Sgibbs 53855945Sgibbs adv_state state; 53939217Sgibbs struct cam_path *path; 54055945Sgibbs int unit; 54155945Sgibbs int init_level; 54255945Sgibbs u_int32_t max_dma_addr; 54355945Sgibbs u_int32_t max_dma_count; 54455945Sgibbs u_int8_t isa_dma_speed; 54555945Sgibbs u_int8_t isa_dma_channel; 54655945Sgibbs u_int8_t scsi_id; 54755945Sgibbs u_int8_t chip_version; 54855945Sgibbs u_int8_t max_tags_per_target; 54955945Sgibbs u_int8_t max_openings; 55055945Sgibbs u_int8_t cur_active; 55155945Sgibbs u_int8_t openings_needed; 55255945Sgibbs u_int8_t ccb_infos_allocated; 55339217Sgibbs u_int8_t *sdtr_period_tbl; 55455945Sgibbs u_int8_t sdtr_period_tbl_size; 55518781Sgibbs}; 55618781Sgibbs 55718781Sgibbs/* 55818781Sgibbs * Structures for talking to the RISC engine. 55918781Sgibbs */ 56018781Sgibbsstruct adv_scsiq_1 { 56118781Sgibbs u_int8_t status; 56218781Sgibbs#define QS_FREE 0x00 56318781Sgibbs#define QS_READY 0x01 56418781Sgibbs#define QS_DISC1 0x02 56518781Sgibbs#define QS_DISC2 0x04 56618781Sgibbs#define QS_BUSY 0x08 56718781Sgibbs#define QS_ABORTED 0x40 56818781Sgibbs#define QS_DONE 0x80 56918781Sgibbs 57018781Sgibbs u_int8_t q_no; /* 57118781Sgibbs * Queue ID of the first queue 57218781Sgibbs * used in this transaction. 57318781Sgibbs */ 57418781Sgibbs u_int8_t cntl; 57518781Sgibbs#define QC_NO_CALLBACK 0x01 57618781Sgibbs#define QC_SG_SWAP_QUEUE 0x02 57718781Sgibbs#define QC_SG_HEAD 0x04 57818781Sgibbs#define QC_DATA_IN 0x08 57918781Sgibbs#define QC_DATA_OUT 0x10 58018781Sgibbs#define QC_URGENT 0x20 58118781Sgibbs#define QC_MSG_OUT 0x40 58218781Sgibbs#define QC_REQ_SENSE 0x80 58318781Sgibbs 58418781Sgibbs u_int8_t sg_queue_cnt; /* Number of SG entries */ 58518781Sgibbs 58618781Sgibbs u_int8_t target_id; /* target id as a bit vector */ 58718781Sgibbs u_int8_t target_lun; /* LUN - taken from our xs */ 58818781Sgibbs 58918781Sgibbs u_int32_t data_addr; /* 59018781Sgibbs * physical addres of first 59118781Sgibbs * (possibly only) segment 59218781Sgibbs * to transfer. 59318781Sgibbs */ 59418781Sgibbs u_int32_t data_cnt; /* 59518781Sgibbs * byte count of the first 59618781Sgibbs * (possibly only) segment 59718781Sgibbs * to transfer. 59818781Sgibbs */ 59918781Sgibbs u_int32_t sense_addr; /* 60018781Sgibbs * physical address of the sense 60118781Sgibbs * buffer. 60218781Sgibbs */ 60318781Sgibbs u_int8_t sense_len; /* length of sense buffer */ 60439217Sgibbs u_int8_t extra_bytes; 60518781Sgibbs}; 60618781Sgibbs 60718781Sgibbsstruct adv_scsiq_2 { 60855945Sgibbs u_int32_t ccb_index; /* Index to our CCB Info */ 60918781Sgibbs u_int8_t target_ix; /* Combined TID and LUN */ 61018781Sgibbs 61118781Sgibbs u_int8_t flag; 61218781Sgibbs u_int8_t cdb_len; /* 61318781Sgibbs * Number of bytes in the SCSI 61418781Sgibbs * command to execute. 61518781Sgibbs */ 61618781Sgibbs u_int8_t tag_code; /* 61718781Sgibbs * Tag type for this transaction 61818781Sgibbs * (SIMPLE, ORDERED, HEAD ) 61918781Sgibbs */ 62039217Sgibbs#define ADV_TAG_FLAG_EXTRA_BYTES 0x10 62139217Sgibbs#define ADV_TAG_FLAG_DISABLE_DISCONNECT 0x04 62239217Sgibbs#define ADV_TAG_FLAG_DISABLE_ASYN_USE_SYN_FIX 0x08 62339217Sgibbs#define ADV_TAG_FLAG_DISABLE_CHK_COND_INT_HOST 0x40 62418781Sgibbs 62518781Sgibbs u_int16_t vm_id; 62618781Sgibbs}; 62718781Sgibbs 62818781Sgibbsstruct adv_scsiq_3 { 62918781Sgibbs u_int8_t done_stat; 63018781Sgibbs#define QD_IN_PROGRESS 0x00 63118781Sgibbs#define QD_NO_ERROR 0x01 63218781Sgibbs#define QD_ABORTED_BY_HOST 0x02 63318781Sgibbs#define QD_WITH_ERROR 0x04 63418781Sgibbs#define QD_INVALID_REQUEST 0x80 63518781Sgibbs#define QD_INVALID_HOST_NUM 0x81 63618781Sgibbs#define QD_INVALID_DEVICE 0x82 63718781Sgibbs#define QD_ERR_INTERNAL 0xFF 63818781Sgibbs 63918781Sgibbs u_int8_t host_stat; 64018781Sgibbs#define QHSTA_NO_ERROR 0x00 64118781Sgibbs#define QHSTA_M_SEL_TIMEOUT 0x11 64218781Sgibbs#define QHSTA_M_DATA_OVER_RUN 0x12 64318781Sgibbs#define QHSTA_M_DATA_UNDER_RUN 0x12 64418781Sgibbs#define QHSTA_M_UNEXPECTED_BUS_FREE 0x13 64518781Sgibbs#define QHSTA_M_BAD_BUS_PHASE_SEQ 0x14 64618781Sgibbs 64718781Sgibbs#define QHSTA_D_QDONE_SG_LIST_CORRUPTED 0x21 64818781Sgibbs#define QHSTA_D_ASC_DVC_ERROR_CODE_SET 0x22 64918781Sgibbs#define QHSTA_D_HOST_ABORT_FAILED 0x23 65018781Sgibbs#define QHSTA_D_EXE_SCSI_Q_FAILED 0x24 65118781Sgibbs#define QHSTA_D_EXE_SCSI_Q_BUSY_TIMEOUT 0x25 65218781Sgibbs#define QHSTA_D_ASPI_NO_BUF_POOL 0x26 65318781Sgibbs 65418781Sgibbs#define QHSTA_M_WTM_TIMEOUT 0x41 65518781Sgibbs#define QHSTA_M_BAD_CMPL_STATUS_IN 0x42 65618781Sgibbs#define QHSTA_M_NO_AUTO_REQ_SENSE 0x43 65718781Sgibbs#define QHSTA_M_AUTO_REQ_SENSE_FAIL 0x44 65818781Sgibbs#define QHSTA_M_TARGET_STATUS_BUSY 0x45 65918781Sgibbs#define QHSTA_M_BAD_TAG_CODE 0x46 66018781Sgibbs 66118781Sgibbs#define QHSTA_M_BAD_QUEUE_FULL_OR_BUSY 0x47 66239217Sgibbs#define QHSTA_M_HUNG_REQ_SCSI_BUS_RESET 0x48 66318781Sgibbs 66418781Sgibbs#define QHSTA_D_LRAM_CMP_ERROR 0x81 66518781Sgibbs 66618781Sgibbs#define QHSTA_M_MICRO_CODE_ERROR_HALT 0xA1 66718781Sgibbs 66818781Sgibbs u_int8_t scsi_stat; 66918781Sgibbs u_int8_t scsi_msg; 67018781Sgibbs}; 67118781Sgibbs 67218781Sgibbsstruct adv_scsiq_4 { 67318781Sgibbs u_int8_t cdb[ADV_MAX_CDB_LEN]; 67418781Sgibbs u_int8_t y_first_sg_list_qp; 67518781Sgibbs u_int8_t y_working_sg_qp; 67618781Sgibbs u_int8_t y_working_sg_ix; 67739217Sgibbs u_int8_t y_res; 67818781Sgibbs u_int16_t x_req_count; 67918781Sgibbs u_int16_t x_reconnect_rtn; 68018781Sgibbs u_int32_t x_saved_data_addr; 68118781Sgibbs u_int32_t x_saved_data_cnt; 68218781Sgibbs}; 68318781Sgibbs 68418781Sgibbsstruct adv_q_done_info { 68518781Sgibbs struct adv_scsiq_2 d2; 68618781Sgibbs struct adv_scsiq_3 d3; 68718781Sgibbs u_int8_t q_status; 68818781Sgibbs u_int8_t q_no; 68918781Sgibbs u_int8_t cntl; 69018781Sgibbs u_int8_t sense_len; 69139217Sgibbs u_int8_t extra_bytes; 69218781Sgibbs u_int8_t res; 69318781Sgibbs u_int32_t remain_bytes; 69418781Sgibbs}; 69518781Sgibbs 69618781Sgibbsstruct adv_sg_entry { 69718781Sgibbs u_int32_t addr; 69818781Sgibbs u_int32_t bytes; 69918781Sgibbs}; 70018781Sgibbs 70118781Sgibbsstruct adv_sg_head { 70239217Sgibbs u_int16_t entry_cnt; /* 70339217Sgibbs * Number of SG entries 70439217Sgibbs * in this list 70539217Sgibbs */ 70618781Sgibbs 70739217Sgibbs u_int16_t queue_cnt; /* 70839217Sgibbs * Number of queues required 70939217Sgibbs * to store entry_cnt 71039217Sgibbs * SG entries. 71118781Sgibbs */ 71218781Sgibbs 71339217Sgibbs u_int16_t entry_to_copy; /* 71439217Sgibbs * Number of SG entries to 71539217Sgibbs * copy to the board. 71618781Sgibbs */ 71739217Sgibbs u_int16_t res; 71839217Sgibbs struct adv_sg_entry *sg_list; 71918781Sgibbs}; 72018781Sgibbs 72118781Sgibbs#define QCX_SORT (0x0001) 72218781Sgibbs#define QCX_COALEASE (0x0002) 72318781Sgibbs 72418781Sgibbsstruct adv_scsi_q { 72518781Sgibbs struct adv_scsiq_1 q1; 72618781Sgibbs struct adv_scsiq_2 q2; 72739217Sgibbs u_int8_t *cdbptr; /* 72818781Sgibbs * Pointer to the SCSI command 72918781Sgibbs * to execute. 73018781Sgibbs */ 73118781Sgibbs 73218781Sgibbs struct adv_sg_head *sg_head; /* 73318781Sgibbs * Pointer to possible SG list 73418781Sgibbs */ 73518781Sgibbs}; 73618781Sgibbs 73718781Sgibbsstruct adv_scsi_req_q { 73818781Sgibbs struct adv_scsiq_1 r1; 73918781Sgibbs struct adv_scsiq_2 r2; 74018781Sgibbs u_int8_t *cdbptr; 74118781Sgibbs struct adv_sg_head *sg_head; 74218781Sgibbs u_int8_t *sense_ptr; 74318781Sgibbs struct adv_scsiq_3 r3; 74418781Sgibbs u_int8_t cdb[ADV_MAX_CDB_LEN]; 74518781Sgibbs u_int8_t sense[ADV_MIN_SENSE_LEN]; 74618781Sgibbs}; 74718781Sgibbs 74818781Sgibbsstruct adv_risc_q { 74918781Sgibbs u_int8_t fwd; 75018781Sgibbs u_int8_t bwd; 75118781Sgibbs struct adv_scsiq_1 i1; 75218781Sgibbs struct adv_scsiq_2 i2; 75318781Sgibbs struct adv_scsiq_3 i3; 75418781Sgibbs struct adv_scsiq_4 i4; 75518781Sgibbs}; 75618781Sgibbs 75718781Sgibbsstruct adv_sg_list_q { 75818781Sgibbs u_int8_t seq_no; 75918781Sgibbs u_int8_t q_no; 76018781Sgibbs u_int8_t cntl; 76118781Sgibbs#define QCSG_SG_XFER_LIST 0x02 76218781Sgibbs#define QCSG_SG_XFER_MORE 0x04 76318781Sgibbs#define QCSG_SG_XFER_END 0x08 76418781Sgibbs 76518781Sgibbs u_int8_t sg_head_qp; 76618781Sgibbs u_int8_t sg_list_cnt; 76718781Sgibbs u_int8_t sg_cur_list_cnt; 76818781Sgibbs}; 76918781Sgibbs#define ADV_SGQ_B_SG_CNTL 4 77018781Sgibbs#define ADV_SGQ_B_SG_HEAD_QP 5 77118781Sgibbs#define ADV_SGQ_B_SG_LIST_CNT 6 77218781Sgibbs#define ADV_SGQ_B_SG_CUR_LIST_CNT 7 77318781Sgibbs#define ADV_SGQ_LIST_BEG 8 77418781Sgibbs 77518781Sgibbsstruct asc_risc_sg_list_q { 77618781Sgibbs u_int8_t fwd; 77718781Sgibbs u_int8_t bwd; 77818781Sgibbs struct adv_sg_list_q sg; 77939217Sgibbs struct adv_sg_entry sg_list[ADV_SG_LIST_PER_Q]; 78018781Sgibbs}; 78118781Sgibbs 78239217Sgibbs/* Chip Register functions */ 78339217Sgibbsvoid adv_set_bank(struct adv_softc *adv, u_int8_t bank); 78418781Sgibbs 78518781Sgibbs/* LRAM routines */ 78639217Sgibbsu_int8_t adv_read_lram_8(struct adv_softc *adv, u_int16_t addr); 78739217Sgibbsvoid adv_write_lram_8(struct adv_softc *adv, u_int16_t addr, 78839217Sgibbs u_int8_t value); 78939217Sgibbsu_int16_t adv_read_lram_16(struct adv_softc *adv, u_int16_t addr); 79039217Sgibbsvoid adv_write_lram_16(struct adv_softc *adv, u_int16_t addr, 79139217Sgibbs u_int16_t value); 79218781Sgibbs 79318781Sgibbs/* Intialization */ 79439217Sgibbsint adv_find_signature(bus_space_tag_t tag, bus_space_handle_t bsh); 79539217Sgibbsvoid adv_lib_init(struct adv_softc *adv); 79618781Sgibbs 79739217Sgibbsu_int16_t adv_get_eeprom_config(struct adv_softc *adv, 79839217Sgibbs struct adv_eeprom_config *eeprom_config); 79939217Sgibbsint adv_set_eeprom_config(struct adv_softc *adv, 80039217Sgibbs struct adv_eeprom_config *eeprom_config); 80155945Sgibbsint adv_reset_chip(struct adv_softc *adv, int reset_bus); 80239217Sgibbsint adv_test_external_lram(struct adv_softc* adv); 80339217Sgibbsint adv_init_lram_and_mcode(struct adv_softc *adv); 80439217Sgibbsu_int8_t adv_get_chip_irq(struct adv_softc *adv); 80539217Sgibbsu_int8_t adv_set_chip_irq(struct adv_softc *adv, u_int8_t irq_no); 80639217Sgibbsvoid adv_set_chip_scsiid(struct adv_softc *adv, int new_id); 80739217Sgibbs 80818781Sgibbs/* Queue handling and execution */ 80939217Sgibbsint adv_execute_scsi_queue(struct adv_softc *adv, 81039217Sgibbs struct adv_scsi_q *scsiq, 81139217Sgibbs u_int32_t datalen); 81239217Sgibbsu_int8_t adv_copy_lram_doneq(struct adv_softc *adv, u_int16_t q_addr, 81339217Sgibbs struct adv_q_done_info *scsiq, u_int32_t max_dma_count); 81418781Sgibbs 81518781Sgibbs/* Chip Control */ 81639217Sgibbsint adv_start_chip(struct adv_softc *adv); 81739217Sgibbsvoid adv_start_execution(struct adv_softc *adv); 81839217Sgibbsint adv_stop_execution(struct adv_softc *adv); 81955945Sgibbsint adv_stop_chip(struct adv_softc *adv); 82039217Sgibbsint adv_is_chip_halted(struct adv_softc *adv); 82118781Sgibbs 82218781Sgibbs/* Interrupt processing */ 82339217Sgibbsvoid adv_ack_interrupt(struct adv_softc *adv); 82439217Sgibbsvoid adv_isr_chip_halted(struct adv_softc *adv); 82539217Sgibbs 82639217Sgibbs/* SDTR Conversion */ 82739217Sgibbsvoid adv_set_syncrate(struct adv_softc *adv, struct cam_path *path, 82839217Sgibbs u_int target_id, u_int period, u_int offset, 82939217Sgibbs u_int type); 83039217Sgibbsvoid adv_sdtr_to_period_offset(struct adv_softc *adv, 83139217Sgibbs u_int8_t sync_data, u_int8_t *period, 83239217Sgibbs u_int8_t *offset, int tid); 83339217Sgibbsu_int8_t adv_period_offset_to_sdtr(struct adv_softc *adv, u_int *period, 83439217Sgibbs u_int *offset, int tid); 83539217Sgibbs 83639217Sgibbs/* Error recovery */ 83745964Sgibbsunion ccb; 83839217Sgibbsint adv_abort_ccb(struct adv_softc *adv, int target, int lun, 83939217Sgibbs union ccb *ccb, u_int32_t status, int queued_only); 84055945Sgibbsint adv_reset_bus(struct adv_softc *adv, int initiate_reset); 84139217Sgibbs 84239217Sgibbs/* Async event callback */ 84339217Sgibbsvoid advasync(void *callback_arg, u_int32_t code, 84439217Sgibbs struct cam_path *path, void *arg); 84539217Sgibbs 84639217Sgibbs#define ADV_INB(adv, offset) \ 84739217Sgibbs bus_space_read_1((adv)->tag, (adv)->bsh, offset) 84839217Sgibbs#define ADV_INW(adv, offset) \ 84939217Sgibbs bus_space_read_2((adv)->tag, (adv)->bsh, offset) 85039217Sgibbs#define ADV_INSB(adv, offset, valp, count) \ 85139217Sgibbs bus_space_read_multi_1((adv)->tag, (adv)->bsh, offset, valp, count) 85239217Sgibbs 85339217Sgibbs/* These controllers seem to have problems with PIO on some fast processors */ 85439217Sgibbsstatic __inline void ADV_INSW(struct adv_softc *, u_int, u_int16_t *, u_int); 85539217Sgibbsstatic __inline void 85639217SgibbsADV_INSW(struct adv_softc *adv, u_int offset, u_int16_t *valp, u_int count) 85739217Sgibbs{ 85839217Sgibbs while (count--) 85939217Sgibbs *valp++ = bus_space_read_2(adv->tag, adv->bsh, offset); 86039217Sgibbs} 86139217Sgibbs 86239217Sgibbs#define ADV_OUTB(adv, offset, val) \ 86339217Sgibbs bus_space_write_1((adv)->tag, (adv)->bsh, offset, val) 86439217Sgibbs#define ADV_OUTW(adv, offset, val) \ 86539217Sgibbs bus_space_write_2((adv)->tag, (adv)->bsh, offset, val) 86639217Sgibbs 86739217Sgibbs/* These controllers seem to have problems with PIO on some fast processors */ 86839217Sgibbsstatic __inline void ADV_OUTSW(struct adv_softc *, u_int, u_int16_t *, u_int); 86939217Sgibbsstatic __inline void 87039217SgibbsADV_OUTSW(struct adv_softc *adv, u_int offset, u_int16_t *valp, u_int count) 87139217Sgibbs{ 87239217Sgibbs while (count--) 87339217Sgibbs bus_space_write_2(adv->tag, adv->bsh, offset, *valp++); 87439217Sgibbs} 87539217Sgibbs 87639217Sgibbs#endif /* _ADVLIB_H_ */ 877