crb_machdep.c revision 185513
1171626Scognet/* $NetBSD: hpc_machdep.c,v 1.70 2003/09/16 08:18:22 agc Exp $ */ 2171626Scognet 3171626Scognet/*- 4171626Scognet * Copyright (c) 1994-1998 Mark Brinicombe. 5171626Scognet * Copyright (c) 1994 Brini. 6171626Scognet * All rights reserved. 7171626Scognet * 8171626Scognet * This code is derived from software written for Brini by Mark Brinicombe 9171626Scognet * 10171626Scognet * Redistribution and use in source and binary forms, with or without 11171626Scognet * modification, are permitted provided that the following conditions 12171626Scognet * are met: 13171626Scognet * 1. Redistributions of source code must retain the above copyright 14171626Scognet * notice, this list of conditions and the following disclaimer. 15171626Scognet * 2. Redistributions in binary form must reproduce the above copyright 16171626Scognet * notice, this list of conditions and the following disclaimer in the 17171626Scognet * documentation and/or other materials provided with the distribution. 18171626Scognet * 3. All advertising materials mentioning features or use of this software 19171626Scognet * must display the following acknowledgement: 20171626Scognet * This product includes software developed by Brini. 21171626Scognet * 4. The name of the company nor the name of the author may be used to 22171626Scognet * endorse or promote products derived from this software without specific 23171626Scognet * prior written permission. 24171626Scognet * 25171626Scognet * THIS SOFTWARE IS PROVIDED BY BRINI ``AS IS'' AND ANY EXPRESS OR IMPLIED 26171626Scognet * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF 27171626Scognet * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. 28171626Scognet * IN NO EVENT SHALL BRINI OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, 29171626Scognet * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES 30171626Scognet * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR 31171626Scognet * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) 32171626Scognet * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT 33171626Scognet * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY 34171626Scognet * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF 35171626Scognet * SUCH DAMAGE. 36171626Scognet * 37171626Scognet * RiscBSD kernel project 38171626Scognet * 39171626Scognet * machdep.c 40171626Scognet * 41171626Scognet * Machine dependant functions for kernel setup 42171626Scognet * 43171626Scognet * This file needs a lot of work. 44171626Scognet * 45171626Scognet * Created : 17/09/94 46171626Scognet */ 47171626Scognet 48171626Scognet#include "opt_msgbuf.h" 49171626Scognet 50171626Scognet#include <sys/cdefs.h> 51171626Scognet__FBSDID("$FreeBSD: head/sys/arm/xscale/i8134x/crb_machdep.c 185513 2008-12-01 10:16:25Z stas $"); 52171626Scognet 53171626Scognet#define _ARM32_BUS_DMA_PRIVATE 54171626Scognet#include <sys/param.h> 55171626Scognet#include <sys/systm.h> 56171626Scognet#include <sys/sysproto.h> 57171626Scognet#include <sys/signalvar.h> 58171626Scognet#include <sys/imgact.h> 59171626Scognet#include <sys/kernel.h> 60171626Scognet#include <sys/ktr.h> 61171626Scognet#include <sys/linker.h> 62171626Scognet#include <sys/lock.h> 63171626Scognet#include <sys/malloc.h> 64171626Scognet#include <sys/mutex.h> 65171626Scognet#include <sys/pcpu.h> 66171626Scognet#include <sys/proc.h> 67171626Scognet#include <sys/ptrace.h> 68171626Scognet#include <sys/cons.h> 69171626Scognet#include <sys/bio.h> 70171626Scognet#include <sys/bus.h> 71171626Scognet#include <sys/buf.h> 72171626Scognet#include <sys/exec.h> 73171626Scognet#include <sys/kdb.h> 74171626Scognet#include <sys/msgbuf.h> 75171626Scognet#include <machine/reg.h> 76171626Scognet#include <machine/cpu.h> 77171626Scognet 78171626Scognet#include <vm/vm.h> 79171626Scognet#include <vm/pmap.h> 80171626Scognet#include <vm/vm_object.h> 81171626Scognet#include <vm/vm_page.h> 82171626Scognet#include <vm/vm_pager.h> 83171626Scognet#include <vm/vm_map.h> 84171626Scognet#include <vm/vnode_pager.h> 85171626Scognet#include <machine/pmap.h> 86171626Scognet#include <machine/vmparam.h> 87171626Scognet#include <machine/pcb.h> 88171626Scognet#include <machine/undefined.h> 89171626Scognet#include <machine/machdep.h> 90171626Scognet#include <machine/metadata.h> 91171626Scognet#include <machine/armreg.h> 92171626Scognet#include <machine/bus.h> 93171626Scognet#include <sys/reboot.h> 94171626Scognet 95171626Scognet 96171626Scognet#include <arm/xscale/i80321/i80321var.h> /* For i80321_calibrate_delay() */ 97171626Scognet 98171626Scognet#include <arm/xscale/i8134x/i81342reg.h> 99171626Scognet#include <arm/xscale/i8134x/i81342var.h> 100171626Scognet#include <arm/xscale/i8134x/obiovar.h> 101171626Scognet 102171626Scognet 103171626Scognet#define KERNEL_PT_SYS 0 /* Page table for mapping proc0 zero page */ 104171626Scognet#define KERNEL_PT_IOPXS 1 105171626Scognet#define KERNEL_PT_BEFOREKERN 2 106171626Scognet#define KERNEL_PT_AFKERNEL 3 /* L2 table for mapping after kernel */ 107171626Scognet#define KERNEL_PT_AFKERNEL_NUM 9 108171626Scognet 109171626Scognet/* this should be evenly divisable by PAGE_SIZE / L2_TABLE_SIZE_REAL (or 4) */ 110171626Scognet#define NUM_KERNEL_PTS (KERNEL_PT_AFKERNEL + KERNEL_PT_AFKERNEL_NUM) 111171626Scognet 112171626Scognet/* Define various stack sizes in pages */ 113171626Scognet#define IRQ_STACK_SIZE 1 114171626Scognet#define ABT_STACK_SIZE 1 115171626Scognet#define UND_STACK_SIZE 1 116171626Scognet 117171626Scognetextern u_int data_abort_handler_address; 118171626Scognetextern u_int prefetch_abort_handler_address; 119171626Scognetextern u_int undefined_handler_address; 120171626Scognet 121171626Scognetstruct pv_addr kernel_pt_table[NUM_KERNEL_PTS]; 122171626Scognetextern int *end; 123171626Scognet 124171626Scognetstruct pcpu __pcpu; 125171626Scognetstruct pcpu *pcpup = &__pcpu; 126171626Scognet 127171626Scognet/* Physical and virtual addresses for some global pages */ 128171626Scognet 129171626Scognetvm_paddr_t phys_avail[10]; 130171626Scognetvm_paddr_t dump_avail[4]; 131171626Scognetvm_offset_t physical_pages; 132171626Scognet 133171626Scognetstruct pv_addr systempage; 134171626Scognetstruct pv_addr msgbufpv; 135171626Scognetstruct pv_addr irqstack; 136171626Scognetstruct pv_addr undstack; 137171626Scognetstruct pv_addr abtstack; 138171626Scognetstruct pv_addr kernelstack; 139171626Scognet 140171626Scognetstatic struct trapframe proc0_tf; 141171626Scognet 142171626Scognet/* Static device mappings. */ 143171626Scognetstatic const struct pmap_devmap iq81342_devmap[] = { 144171626Scognet { 145171626Scognet IOP34X_VADDR, 146171626Scognet IOP34X_HWADDR, 147171626Scognet IOP34X_SIZE, 148171626Scognet VM_PROT_READ|VM_PROT_WRITE, 149171626Scognet PTE_NOCACHE, 150171626Scognet }, 151171626Scognet { 152171626Scognet /* 153171626Scognet * Cheat and map a whole section, this will bring 154171626Scognet * both PCI-X and PCI-E outbound I/O 155171626Scognet */ 156171626Scognet IOP34X_PCIX_OIOBAR_VADDR &~ (0x100000 - 1), 157171626Scognet IOP34X_PCIX_OIOBAR &~ (0x100000 - 1), 158171626Scognet 0x100000, 159171626Scognet VM_PROT_READ|VM_PROT_WRITE, 160171626Scognet PTE_NOCACHE, 161171626Scognet }, 162172297Scognet { 163172297Scognet IOP34X_PCE1_VADDR, 164172297Scognet IOP34X_PCE1, 165172297Scognet IOP34X_PCE1_SIZE, 166172297Scognet VM_PROT_READ|VM_PROT_WRITE, 167172297Scognet PTE_NOCACHE, 168172297Scognet }, 169171626Scognet { 170171626Scognet 0, 171171626Scognet 0, 172171626Scognet 0, 173171626Scognet 0, 174171626Scognet 0, 175171626Scognet } 176171626Scognet}; 177171626Scognet 178171626Scognet#define SDRAM_START 0x00000000 179171626Scognet 180171626Scognetextern vm_offset_t xscale_cache_clean_addr; 181171626Scognet 182171626Scognetvoid * 183171626Scognetinitarm(void *arg, void *arg2) 184171626Scognet{ 185171626Scognet struct pv_addr kernel_l1pt; 186177883Simp int loop, i; 187171626Scognet u_int l1pagetable; 188171626Scognet vm_offset_t freemempos; 189171626Scognet vm_offset_t freemem_pt; 190171626Scognet vm_offset_t afterkern; 191171626Scognet vm_offset_t freemem_after; 192171626Scognet vm_offset_t lastaddr; 193171626Scognet uint32_t memsize, memstart; 194171626Scognet 195171626Scognet set_cpufuncs(); 196177883Simp lastaddr = fake_preload_metadata(); 197171626Scognet pcpu_init(pcpup, 0, sizeof(struct pcpu)); 198171626Scognet PCPU_SET(curthread, &thread0); 199171626Scognet 200171626Scognet freemempos = 0x00200000; 201171626Scognet /* Define a macro to simplify memory allocation */ 202171626Scognet#define valloc_pages(var, np) \ 203171626Scognet alloc_pages((var).pv_pa, (np)); \ 204171626Scognet (var).pv_va = (var).pv_pa + 0xc0000000; 205171626Scognet 206171626Scognet#define alloc_pages(var, np) \ 207171626Scognet freemempos -= (np * PAGE_SIZE); \ 208171626Scognet (var) = freemempos; \ 209171626Scognet memset((char *)(var), 0, ((np) * PAGE_SIZE)); 210171626Scognet 211171626Scognet while (((freemempos - L1_TABLE_SIZE) & (L1_TABLE_SIZE - 1)) != 0) 212171626Scognet freemempos -= PAGE_SIZE; 213171626Scognet valloc_pages(kernel_l1pt, L1_TABLE_SIZE / PAGE_SIZE); 214171626Scognet for (loop = 0; loop < NUM_KERNEL_PTS; ++loop) { 215171626Scognet if (!(loop % (PAGE_SIZE / L2_TABLE_SIZE_REAL))) { 216171626Scognet valloc_pages(kernel_pt_table[loop], 217171626Scognet L2_TABLE_SIZE / PAGE_SIZE); 218171626Scognet } else { 219171626Scognet kernel_pt_table[loop].pv_pa = freemempos + 220171626Scognet (loop % (PAGE_SIZE / L2_TABLE_SIZE_REAL)) * 221171626Scognet L2_TABLE_SIZE_REAL; 222171626Scognet kernel_pt_table[loop].pv_va = 223171626Scognet kernel_pt_table[loop].pv_pa + 0xc0000000; 224171626Scognet } 225171626Scognet } 226171626Scognet freemem_pt = freemempos; 227171626Scognet freemempos = 0x00100000; 228171626Scognet /* 229171626Scognet * Allocate a page for the system page mapped to V0x00000000 230171626Scognet * This page will just contain the system vectors and can be 231171626Scognet * shared by all processes. 232171626Scognet */ 233171626Scognet valloc_pages(systempage, 1); 234171626Scognet 235171626Scognet /* Allocate stacks for all modes */ 236171626Scognet valloc_pages(irqstack, IRQ_STACK_SIZE); 237171626Scognet valloc_pages(abtstack, ABT_STACK_SIZE); 238171626Scognet valloc_pages(undstack, UND_STACK_SIZE); 239171626Scognet valloc_pages(kernelstack, KSTACK_PAGES); 240171626Scognet valloc_pages(msgbufpv, round_page(MSGBUF_SIZE) / PAGE_SIZE); 241171626Scognet#ifdef ARM_USE_SMALL_ALLOC 242171626Scognet freemempos -= PAGE_SIZE; 243171626Scognet freemem_pt = trunc_page(freemem_pt); 244171626Scognet freemem_after = freemempos - ((freemem_pt - 0x00100000) / 245171626Scognet PAGE_SIZE) * sizeof(struct arm_small_page); 246171626Scognet arm_add_smallalloc_pages((void *)(freemem_after + 0xc0000000) 247171626Scognet , (void *)0xc0100000, freemem_pt - 0x00100000, 1); 248171626Scognet freemem_after -= ((freemem_after - 0x00001000) / PAGE_SIZE) * 249171626Scognet sizeof(struct arm_small_page); 250171626Scognet#if 0 251171626Scognet arm_add_smallalloc_pages((void *)(freemem_after + 0xc0000000) 252171626Scognet , (void *)0xc0001000, trunc_page(freemem_after) - 0x00001000, 0); 253171626Scognet#endif 254171626Scognet freemempos = trunc_page(freemem_after); 255171626Scognet freemempos -= PAGE_SIZE; 256171626Scognet#endif 257171626Scognet /* 258171626Scognet * Now we start construction of the L1 page table 259171626Scognet * We start by mapping the L2 page tables into the L1. 260171626Scognet * This means that we can replace L1 mappings later on if necessary 261171626Scognet */ 262171626Scognet l1pagetable = kernel_l1pt.pv_va; 263171626Scognet 264171626Scognet /* Map the L2 pages tables in the L1 page table */ 265171626Scognet pmap_link_l2pt(l1pagetable, ARM_VECTORS_HIGH & ~(0x00100000 - 1), 266171626Scognet &kernel_pt_table[KERNEL_PT_SYS]); 267171626Scognet pmap_map_chunk(l1pagetable, KERNBASE, SDRAM_START, 0x100000, 268171626Scognet VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 269171626Scognet 270171626Scognet pmap_map_chunk(l1pagetable, KERNBASE + 0x100000, SDRAM_START + 0x100000, 271171626Scognet 0x100000, VM_PROT_READ|VM_PROT_WRITE, PTE_PAGETABLE); 272171626Scognet 273171626Scognet pmap_map_chunk(l1pagetable, KERNBASE + 0x200000, SDRAM_START + 0x200000, 274171626Scognet (((uint32_t)(lastaddr) - KERNBASE - 0x200000) + L1_S_SIZE) & ~(L1_S_SIZE - 1), 275171626Scognet VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 276171626Scognet freemem_after = ((int)lastaddr + PAGE_SIZE) & ~(PAGE_SIZE - 1); 277171626Scognet afterkern = round_page(((vm_offset_t)lastaddr + L1_S_SIZE) & ~(L1_S_SIZE 278171626Scognet - 1)); 279171626Scognet for (i = 0; i < KERNEL_PT_AFKERNEL_NUM; i++) { 280171626Scognet pmap_link_l2pt(l1pagetable, afterkern + i * 0x00100000, 281171626Scognet &kernel_pt_table[KERNEL_PT_AFKERNEL + i]); 282171626Scognet } 283171626Scognet 284171626Scognet 285171626Scognet#ifdef ARM_USE_SMALL_ALLOC 286171626Scognet if ((freemem_after + 2 * PAGE_SIZE) <= afterkern) { 287171626Scognet arm_add_smallalloc_pages((void *)(freemem_after), 288171626Scognet (void*)(freemem_after + PAGE_SIZE), 289171626Scognet afterkern - (freemem_after + PAGE_SIZE), 0); 290171626Scognet 291171626Scognet } 292171626Scognet#endif 293171626Scognet 294171626Scognet /* Map the vector page. */ 295171626Scognet pmap_map_entry(l1pagetable, ARM_VECTORS_HIGH, systempage.pv_pa, 296171626Scognet VM_PROT_READ|VM_PROT_WRITE, PTE_CACHE); 297171626Scognet pmap_devmap_bootstrap(l1pagetable, iq81342_devmap); 298171626Scognet /* 299171626Scognet * Give the XScale global cache clean code an appropriately 300171626Scognet * sized chunk of unmapped VA space starting at 0xff000000 301171626Scognet * (our device mappings end before this address). 302171626Scognet */ 303171626Scognet xscale_cache_clean_addr = 0xff000000U; 304171626Scognet 305171626Scognet cpu_domains((DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)) | DOMAIN_CLIENT); 306171626Scognet setttb(kernel_l1pt.pv_pa); 307171626Scognet cpu_tlb_flushID(); 308171626Scognet cpu_domains(DOMAIN_CLIENT << (PMAP_DOMAIN_KERNEL*2)); 309171626Scognet /* 310171626Scognet * Pages were allocated during the secondary bootstrap for the 311171626Scognet * stacks for different CPU modes. 312171626Scognet * We must now set the r13 registers in the different CPU modes to 313171626Scognet * point to these stacks. 314171626Scognet * Since the ARM stacks use STMFD etc. we must set r13 to the top end 315171626Scognet * of the stack memory. 316171626Scognet */ 317171626Scognet 318171626Scognet 319171626Scognet set_stackptr(PSR_IRQ32_MODE, 320171626Scognet irqstack.pv_va + IRQ_STACK_SIZE * PAGE_SIZE); 321171626Scognet set_stackptr(PSR_ABT32_MODE, 322171626Scognet abtstack.pv_va + ABT_STACK_SIZE * PAGE_SIZE); 323171626Scognet set_stackptr(PSR_UND32_MODE, 324171626Scognet undstack.pv_va + UND_STACK_SIZE * PAGE_SIZE); 325171626Scognet 326171626Scognet 327171626Scognet 328171626Scognet /* 329171626Scognet * We must now clean the cache again.... 330171626Scognet * Cleaning may be done by reading new data to displace any 331171626Scognet * dirty data in the cache. This will have happened in setttb() 332171626Scognet * but since we are boot strapping the addresses used for the read 333171626Scognet * may have just been remapped and thus the cache could be out 334171626Scognet * of sync. A re-clean after the switch will cure this. 335185513Sstas * After booting there are no gross relocations of the kernel thus 336171626Scognet * this problem will not occur after initarm(). 337171626Scognet */ 338171626Scognet cpu_idcache_wbinv_all(); 339171626Scognet i80321_calibrate_delay(); 340171626Scognet i81342_sdram_bounds(&obio_bs_tag, IOP34X_VADDR, &memstart, &memsize); 341171626Scognet physmem = memsize / PAGE_SIZE; 342171626Scognet cninit(); 343171626Scognet /* Set stack for exception handlers */ 344171626Scognet 345171626Scognet data_abort_handler_address = (u_int)data_abort_handler; 346171626Scognet prefetch_abort_handler_address = (u_int)prefetch_abort_handler; 347171626Scognet undefined_handler_address = (u_int)undefinedinstruction_bounce; 348171626Scognet undefined_init(); 349171626Scognet 350173361Skib proc_linkup0(&proc0, &thread0); 351171626Scognet thread0.td_kstack = kernelstack.pv_va; 352171626Scognet thread0.td_pcb = (struct pcb *) 353171626Scognet (thread0.td_kstack + KSTACK_PAGES * PAGE_SIZE) - 1; 354171626Scognet thread0.td_pcb->pcb_flags = 0; 355171626Scognet thread0.td_frame = &proc0_tf; 356171626Scognet pcpup->pc_curpcb = thread0.td_pcb; 357171626Scognet 358171626Scognet arm_vector_init(ARM_VECTORS_HIGH, ARM_VEC_ALL); 359171626Scognet 360171626Scognet pmap_curmaxkvaddr = afterkern + PAGE_SIZE; 361171626Scognet /* 362171626Scognet * ARM_USE_SMALL_ALLOC uses dump_avail, so it must be filled before 363171626Scognet * calling pmap_bootstrap. 364171626Scognet */ 365171626Scognet dump_avail[0] = 0x00000000; 366171626Scognet dump_avail[1] = 0x00000000 + memsize; 367171626Scognet dump_avail[2] = 0; 368171626Scognet dump_avail[3] = 0; 369171626Scognet 370171626Scognet pmap_bootstrap(pmap_curmaxkvaddr, 371171626Scognet 0xd0000000, &kernel_l1pt); 372171626Scognet msgbufp = (void*)msgbufpv.pv_va; 373171626Scognet msgbufinit(msgbufp, MSGBUF_SIZE); 374171626Scognet mutex_init(); 375171626Scognet 376171626Scognet i = 0; 377171626Scognet#ifdef ARM_USE_SMALL_ALLOC 378171626Scognet phys_avail[i++] = 0x00000000; 379171626Scognet phys_avail[i++] = 0x00001000; /* 380171626Scognet *XXX: Gross hack to get our 381171626Scognet * pages in the vm_page_array 382171626Scognet . */ 383171626Scognet#endif 384171626Scognet phys_avail[i++] = round_page(virtual_avail - KERNBASE + SDRAM_START); 385171626Scognet phys_avail[i++] = trunc_page(0x00000000 + memsize - 1); 386171626Scognet phys_avail[i++] = 0; 387171626Scognet phys_avail[i] = 0; 388171626Scognet 389171626Scognet /* Do basic tuning, hz etc */ 390171626Scognet init_param1(); 391171626Scognet init_param2(physmem); 392171626Scognet kdb_init(); 393171626Scognet return ((void *)(kernelstack.pv_va + USPACE_SVC_STACK_TOP - 394171626Scognet sizeof(struct pcb))); 395171626Scognet} 396