X86InstrInfo.cpp revision 327952
1234353Sdim//===-- X86InstrInfo.cpp - X86 Instruction Information --------------------===//
2193323Sed//
3193323Sed//                     The LLVM Compiler Infrastructure
4193323Sed//
5193323Sed// This file is distributed under the University of Illinois Open Source
6193323Sed// License. See LICENSE.TXT for details.
7193323Sed//
8193323Sed//===----------------------------------------------------------------------===//
9193323Sed//
10193323Sed// This file contains the X86 implementation of the TargetInstrInfo class.
11193323Sed//
12193323Sed//===----------------------------------------------------------------------===//
13193323Sed
14193323Sed#include "X86InstrInfo.h"
15193323Sed#include "X86.h"
16193323Sed#include "X86InstrBuilder.h"
17193323Sed#include "X86MachineFunctionInfo.h"
18193323Sed#include "X86Subtarget.h"
19193323Sed#include "X86TargetMachine.h"
20193323Sed#include "llvm/ADT/STLExtras.h"
21309124Sdim#include "llvm/CodeGen/LivePhysRegs.h"
22249423Sdim#include "llvm/CodeGen/LiveVariables.h"
23193323Sed#include "llvm/CodeGen/MachineConstantPool.h"
24239462Sdim#include "llvm/CodeGen/MachineDominators.h"
25193323Sed#include "llvm/CodeGen/MachineFrameInfo.h"
26193323Sed#include "llvm/CodeGen/MachineInstrBuilder.h"
27309124Sdim#include "llvm/CodeGen/MachineModuleInfo.h"
28193323Sed#include "llvm/CodeGen/MachineRegisterInfo.h"
29261991Sdim#include "llvm/CodeGen/StackMaps.h"
30249423Sdim#include "llvm/IR/DerivedTypes.h"
31280031Sdim#include "llvm/IR/Function.h"
32249423Sdim#include "llvm/IR/LLVMContext.h"
33234353Sdim#include "llvm/MC/MCAsmInfo.h"
34276479Sdim#include "llvm/MC/MCExpr.h"
35207618Srdivacky#include "llvm/MC/MCInst.h"
36193323Sed#include "llvm/Support/CommandLine.h"
37202375Srdivacky#include "llvm/Support/Debug.h"
38198090Srdivacky#include "llvm/Support/ErrorHandling.h"
39198090Srdivacky#include "llvm/Support/raw_ostream.h"
40193323Sed#include "llvm/Target/TargetOptions.h"
41199481Srdivacky
42276479Sdimusing namespace llvm;
43276479Sdim
44276479Sdim#define DEBUG_TYPE "x86-instr-info"
45276479Sdim
46261991Sdim#define GET_INSTRINFO_CTOR_DTOR
47224145Sdim#include "X86GenInstrInfo.inc"
48224145Sdim
49198090Srdivackystatic cl::opt<bool>
50327952Sdim    NoFusing("disable-spill-fusing",
51327952Sdim             cl::desc("Disable fusing of spill code into instructions"),
52327952Sdim             cl::Hidden);
53198090Srdivackystatic cl::opt<bool>
54198090SrdivackyPrintFailedFusing("print-failed-fuse-candidates",
55198090Srdivacky                  cl::desc("Print instructions that the allocator wants to"
56198090Srdivacky                           " fuse, but the X86 backend currently can't"),
57198090Srdivacky                  cl::Hidden);
58198090Srdivackystatic cl::opt<bool>
59198090SrdivackyReMatPICStubLoad("remat-pic-stub-load",
60198090Srdivacky                 cl::desc("Re-materialize load from stub in PIC mode"),
61198090Srdivacky                 cl::init(false), cl::Hidden);
62309124Sdimstatic cl::opt<unsigned>
63309124SdimPartialRegUpdateClearance("partial-reg-update-clearance",
64309124Sdim                          cl::desc("Clearance between two register writes "
65309124Sdim                                   "for inserting XOR to avoid partial "
66309124Sdim                                   "register update"),
67309124Sdim                          cl::init(64), cl::Hidden);
68309124Sdimstatic cl::opt<unsigned>
69309124SdimUndefRegClearance("undef-reg-clearance",
70309124Sdim                  cl::desc("How many idle instructions we would like before "
71309124Sdim                           "certain undef register reads"),
72314564Sdim                  cl::init(128), cl::Hidden);
73193323Sed
74226633Sdimenum {
75226633Sdim  // Select which memory operand is being unfolded.
76239462Sdim  // (stored in bits 0 - 3)
77226633Sdim  TB_INDEX_0    = 0,
78226633Sdim  TB_INDEX_1    = 1,
79226633Sdim  TB_INDEX_2    = 2,
80239462Sdim  TB_INDEX_3    = 3,
81280031Sdim  TB_INDEX_4    = 4,
82239462Sdim  TB_INDEX_MASK = 0xf,
83226633Sdim
84239462Sdim  // Do not insert the reverse map (MemOp -> RegOp) into the table.
85239462Sdim  // This may be needed because there is a many -> one mapping.
86239462Sdim  TB_NO_REVERSE   = 1 << 4,
87239462Sdim
88239462Sdim  // Do not insert the forward map (RegOp -> MemOp) into the table.
89239462Sdim  // This is needed for Native Client, which prohibits branch
90239462Sdim  // instructions from using a memory operand.
91239462Sdim  TB_NO_FORWARD   = 1 << 5,
92239462Sdim
93239462Sdim  TB_FOLDED_LOAD  = 1 << 6,
94239462Sdim  TB_FOLDED_STORE = 1 << 7,
95239462Sdim
96226633Sdim  // Minimum alignment required for load/store.
97226633Sdim  // Used for RegOp->MemOp conversion.
98226633Sdim  // (stored in bits 8 - 15)
99226633Sdim  TB_ALIGN_SHIFT = 8,
100226633Sdim  TB_ALIGN_NONE  =    0 << TB_ALIGN_SHIFT,
101226633Sdim  TB_ALIGN_16    =   16 << TB_ALIGN_SHIFT,
102226633Sdim  TB_ALIGN_32    =   32 << TB_ALIGN_SHIFT,
103261991Sdim  TB_ALIGN_64    =   64 << TB_ALIGN_SHIFT,
104239462Sdim  TB_ALIGN_MASK  = 0xff << TB_ALIGN_SHIFT
105226633Sdim};
106226633Sdim
107288943Sdimstruct X86MemoryFoldTableEntry {
108234353Sdim  uint16_t RegOp;
109234353Sdim  uint16_t MemOp;
110239462Sdim  uint16_t Flags;
111234353Sdim};
112234353Sdim
113261991Sdim// Pin the vtable to this file.
114261991Sdimvoid X86InstrInfo::anchor() {}
115261991Sdim
116276479SdimX86InstrInfo::X86InstrInfo(X86Subtarget &STI)
117296417Sdim    : X86GenInstrInfo((STI.isTarget64BitLP64() ? X86::ADJCALLSTACKDOWN64
118296417Sdim                                               : X86::ADJCALLSTACKDOWN32),
119296417Sdim                      (STI.isTarget64BitLP64() ? X86::ADJCALLSTACKUP64
120296417Sdim                                               : X86::ADJCALLSTACKUP32),
121309124Sdim                      X86::CATCHRET,
122309124Sdim                      (STI.is64Bit() ? X86::RETQ : X86::RETL)),
123288943Sdim      Subtarget(STI), RI(STI.getTargetTriple()) {
124218893Sdim
125288943Sdim  static const X86MemoryFoldTableEntry MemoryFoldTable2Addr[] = {
126327952Sdim    { X86::ADC16ri,     X86::ADC16mi,    0 },
127327952Sdim    { X86::ADC16ri8,    X86::ADC16mi8,   0 },
128327952Sdim    { X86::ADC16rr,     X86::ADC16mr,    0 },
129226633Sdim    { X86::ADC32ri,     X86::ADC32mi,    0 },
130226633Sdim    { X86::ADC32ri8,    X86::ADC32mi8,   0 },
131226633Sdim    { X86::ADC32rr,     X86::ADC32mr,    0 },
132226633Sdim    { X86::ADC64ri32,   X86::ADC64mi32,  0 },
133226633Sdim    { X86::ADC64ri8,    X86::ADC64mi8,   0 },
134226633Sdim    { X86::ADC64rr,     X86::ADC64mr,    0 },
135327952Sdim    { X86::ADC8ri,      X86::ADC8mi,     0 },
136327952Sdim    { X86::ADC8ri8,     X86::ADC8mi8,    0 },
137327952Sdim    { X86::ADC8rr,      X86::ADC8mr,     0 },
138226633Sdim    { X86::ADD16ri,     X86::ADD16mi,    0 },
139226633Sdim    { X86::ADD16ri8,    X86::ADD16mi8,   0 },
140226633Sdim    { X86::ADD16ri_DB,  X86::ADD16mi,    TB_NO_REVERSE },
141226633Sdim    { X86::ADD16ri8_DB, X86::ADD16mi8,   TB_NO_REVERSE },
142226633Sdim    { X86::ADD16rr,     X86::ADD16mr,    0 },
143226633Sdim    { X86::ADD16rr_DB,  X86::ADD16mr,    TB_NO_REVERSE },
144226633Sdim    { X86::ADD32ri,     X86::ADD32mi,    0 },
145226633Sdim    { X86::ADD32ri8,    X86::ADD32mi8,   0 },
146226633Sdim    { X86::ADD32ri_DB,  X86::ADD32mi,    TB_NO_REVERSE },
147226633Sdim    { X86::ADD32ri8_DB, X86::ADD32mi8,   TB_NO_REVERSE },
148226633Sdim    { X86::ADD32rr,     X86::ADD32mr,    0 },
149226633Sdim    { X86::ADD32rr_DB,  X86::ADD32mr,    TB_NO_REVERSE },
150226633Sdim    { X86::ADD64ri32,   X86::ADD64mi32,  0 },
151226633Sdim    { X86::ADD64ri8,    X86::ADD64mi8,   0 },
152226633Sdim    { X86::ADD64ri32_DB,X86::ADD64mi32,  TB_NO_REVERSE },
153226633Sdim    { X86::ADD64ri8_DB, X86::ADD64mi8,   TB_NO_REVERSE },
154226633Sdim    { X86::ADD64rr,     X86::ADD64mr,    0 },
155226633Sdim    { X86::ADD64rr_DB,  X86::ADD64mr,    TB_NO_REVERSE },
156226633Sdim    { X86::ADD8ri,      X86::ADD8mi,     0 },
157327952Sdim    { X86::ADD8ri8,     X86::ADD8mi8,    0 },
158226633Sdim    { X86::ADD8rr,      X86::ADD8mr,     0 },
159226633Sdim    { X86::AND16ri,     X86::AND16mi,    0 },
160226633Sdim    { X86::AND16ri8,    X86::AND16mi8,   0 },
161226633Sdim    { X86::AND16rr,     X86::AND16mr,    0 },
162226633Sdim    { X86::AND32ri,     X86::AND32mi,    0 },
163226633Sdim    { X86::AND32ri8,    X86::AND32mi8,   0 },
164226633Sdim    { X86::AND32rr,     X86::AND32mr,    0 },
165226633Sdim    { X86::AND64ri32,   X86::AND64mi32,  0 },
166226633Sdim    { X86::AND64ri8,    X86::AND64mi8,   0 },
167226633Sdim    { X86::AND64rr,     X86::AND64mr,    0 },
168226633Sdim    { X86::AND8ri,      X86::AND8mi,     0 },
169327952Sdim    { X86::AND8ri8,     X86::AND8mi8,    0 },
170226633Sdim    { X86::AND8rr,      X86::AND8mr,     0 },
171327952Sdim    { X86::BTC16ri8,    X86::BTC16mi8,   0 },
172327952Sdim    { X86::BTC32ri8,    X86::BTC32mi8,   0 },
173327952Sdim    { X86::BTC64ri8,    X86::BTC64mi8,   0 },
174327952Sdim    { X86::BTR16ri8,    X86::BTR16mi8,   0 },
175327952Sdim    { X86::BTR32ri8,    X86::BTR32mi8,   0 },
176327952Sdim    { X86::BTR64ri8,    X86::BTR64mi8,   0 },
177327952Sdim    { X86::BTS16ri8,    X86::BTS16mi8,   0 },
178327952Sdim    { X86::BTS32ri8,    X86::BTS32mi8,   0 },
179327952Sdim    { X86::BTS64ri8,    X86::BTS64mi8,   0 },
180226633Sdim    { X86::DEC16r,      X86::DEC16m,     0 },
181226633Sdim    { X86::DEC32r,      X86::DEC32m,     0 },
182226633Sdim    { X86::DEC64r,      X86::DEC64m,     0 },
183226633Sdim    { X86::DEC8r,       X86::DEC8m,      0 },
184226633Sdim    { X86::INC16r,      X86::INC16m,     0 },
185226633Sdim    { X86::INC32r,      X86::INC32m,     0 },
186226633Sdim    { X86::INC64r,      X86::INC64m,     0 },
187226633Sdim    { X86::INC8r,       X86::INC8m,      0 },
188226633Sdim    { X86::NEG16r,      X86::NEG16m,     0 },
189226633Sdim    { X86::NEG32r,      X86::NEG32m,     0 },
190226633Sdim    { X86::NEG64r,      X86::NEG64m,     0 },
191226633Sdim    { X86::NEG8r,       X86::NEG8m,      0 },
192226633Sdim    { X86::NOT16r,      X86::NOT16m,     0 },
193226633Sdim    { X86::NOT32r,      X86::NOT32m,     0 },
194226633Sdim    { X86::NOT64r,      X86::NOT64m,     0 },
195226633Sdim    { X86::NOT8r,       X86::NOT8m,      0 },
196226633Sdim    { X86::OR16ri,      X86::OR16mi,     0 },
197226633Sdim    { X86::OR16ri8,     X86::OR16mi8,    0 },
198226633Sdim    { X86::OR16rr,      X86::OR16mr,     0 },
199226633Sdim    { X86::OR32ri,      X86::OR32mi,     0 },
200226633Sdim    { X86::OR32ri8,     X86::OR32mi8,    0 },
201226633Sdim    { X86::OR32rr,      X86::OR32mr,     0 },
202226633Sdim    { X86::OR64ri32,    X86::OR64mi32,   0 },
203226633Sdim    { X86::OR64ri8,     X86::OR64mi8,    0 },
204226633Sdim    { X86::OR64rr,      X86::OR64mr,     0 },
205226633Sdim    { X86::OR8ri,       X86::OR8mi,      0 },
206327952Sdim    { X86::OR8ri8,      X86::OR8mi8,     0 },
207226633Sdim    { X86::OR8rr,       X86::OR8mr,      0 },
208327952Sdim    { X86::RCL16r1,     X86::RCL16m1,    0 },
209327952Sdim    { X86::RCL16rCL,    X86::RCL16mCL,   0 },
210327952Sdim    { X86::RCL16ri,     X86::RCL16mi,    0 },
211327952Sdim    { X86::RCL32r1,     X86::RCL32m1,    0 },
212327952Sdim    { X86::RCL32rCL,    X86::RCL32mCL,   0 },
213327952Sdim    { X86::RCL32ri,     X86::RCL32mi,    0 },
214327952Sdim    { X86::RCL64r1,     X86::RCL64m1,    0 },
215327952Sdim    { X86::RCL64rCL,    X86::RCL64mCL,   0 },
216327952Sdim    { X86::RCL64ri,     X86::RCL64mi,    0 },
217327952Sdim    { X86::RCL8r1,      X86::RCL8m1,     0 },
218327952Sdim    { X86::RCL8rCL,     X86::RCL8mCL,    0 },
219327952Sdim    { X86::RCL8ri,      X86::RCL8mi,     0 },
220327952Sdim    { X86::RCR16r1,     X86::RCR16m1,    0 },
221327952Sdim    { X86::RCR16rCL,    X86::RCR16mCL,   0 },
222327952Sdim    { X86::RCR16ri,     X86::RCR16mi,    0 },
223327952Sdim    { X86::RCR32r1,     X86::RCR32m1,    0 },
224327952Sdim    { X86::RCR32rCL,    X86::RCR32mCL,   0 },
225327952Sdim    { X86::RCR32ri,     X86::RCR32mi,    0 },
226327952Sdim    { X86::RCR64r1,     X86::RCR64m1,    0 },
227327952Sdim    { X86::RCR64rCL,    X86::RCR64mCL,   0 },
228327952Sdim    { X86::RCR64ri,     X86::RCR64mi,    0 },
229327952Sdim    { X86::RCR8r1,      X86::RCR8m1,     0 },
230327952Sdim    { X86::RCR8rCL,     X86::RCR8mCL,    0 },
231327952Sdim    { X86::RCR8ri,      X86::RCR8mi,     0 },
232226633Sdim    { X86::ROL16r1,     X86::ROL16m1,    0 },
233226633Sdim    { X86::ROL16rCL,    X86::ROL16mCL,   0 },
234226633Sdim    { X86::ROL16ri,     X86::ROL16mi,    0 },
235226633Sdim    { X86::ROL32r1,     X86::ROL32m1,    0 },
236226633Sdim    { X86::ROL32rCL,    X86::ROL32mCL,   0 },
237226633Sdim    { X86::ROL32ri,     X86::ROL32mi,    0 },
238226633Sdim    { X86::ROL64r1,     X86::ROL64m1,    0 },
239226633Sdim    { X86::ROL64rCL,    X86::ROL64mCL,   0 },
240226633Sdim    { X86::ROL64ri,     X86::ROL64mi,    0 },
241226633Sdim    { X86::ROL8r1,      X86::ROL8m1,     0 },
242226633Sdim    { X86::ROL8rCL,     X86::ROL8mCL,    0 },
243226633Sdim    { X86::ROL8ri,      X86::ROL8mi,     0 },
244226633Sdim    { X86::ROR16r1,     X86::ROR16m1,    0 },
245226633Sdim    { X86::ROR16rCL,    X86::ROR16mCL,   0 },
246226633Sdim    { X86::ROR16ri,     X86::ROR16mi,    0 },
247226633Sdim    { X86::ROR32r1,     X86::ROR32m1,    0 },
248226633Sdim    { X86::ROR32rCL,    X86::ROR32mCL,   0 },
249226633Sdim    { X86::ROR32ri,     X86::ROR32mi,    0 },
250226633Sdim    { X86::ROR64r1,     X86::ROR64m1,    0 },
251226633Sdim    { X86::ROR64rCL,    X86::ROR64mCL,   0 },
252226633Sdim    { X86::ROR64ri,     X86::ROR64mi,    0 },
253226633Sdim    { X86::ROR8r1,      X86::ROR8m1,     0 },
254226633Sdim    { X86::ROR8rCL,     X86::ROR8mCL,    0 },
255226633Sdim    { X86::ROR8ri,      X86::ROR8mi,     0 },
256226633Sdim    { X86::SAR16r1,     X86::SAR16m1,    0 },
257226633Sdim    { X86::SAR16rCL,    X86::SAR16mCL,   0 },
258226633Sdim    { X86::SAR16ri,     X86::SAR16mi,    0 },
259226633Sdim    { X86::SAR32r1,     X86::SAR32m1,    0 },
260226633Sdim    { X86::SAR32rCL,    X86::SAR32mCL,   0 },
261226633Sdim    { X86::SAR32ri,     X86::SAR32mi,    0 },
262226633Sdim    { X86::SAR64r1,     X86::SAR64m1,    0 },
263226633Sdim    { X86::SAR64rCL,    X86::SAR64mCL,   0 },
264226633Sdim    { X86::SAR64ri,     X86::SAR64mi,    0 },
265226633Sdim    { X86::SAR8r1,      X86::SAR8m1,     0 },
266226633Sdim    { X86::SAR8rCL,     X86::SAR8mCL,    0 },
267226633Sdim    { X86::SAR8ri,      X86::SAR8mi,     0 },
268327952Sdim    { X86::SBB16ri,     X86::SBB16mi,    0 },
269327952Sdim    { X86::SBB16ri8,    X86::SBB16mi8,   0 },
270327952Sdim    { X86::SBB16rr,     X86::SBB16mr,    0 },
271226633Sdim    { X86::SBB32ri,     X86::SBB32mi,    0 },
272226633Sdim    { X86::SBB32ri8,    X86::SBB32mi8,   0 },
273226633Sdim    { X86::SBB32rr,     X86::SBB32mr,    0 },
274226633Sdim    { X86::SBB64ri32,   X86::SBB64mi32,  0 },
275226633Sdim    { X86::SBB64ri8,    X86::SBB64mi8,   0 },
276226633Sdim    { X86::SBB64rr,     X86::SBB64mr,    0 },
277327952Sdim    { X86::SBB8ri,      X86::SBB8mi,     0 },
278327952Sdim    { X86::SBB8ri8,     X86::SBB8mi8,    0 },
279327952Sdim    { X86::SBB8rr,      X86::SBB8mr,     0 },
280314564Sdim    { X86::SHL16r1,     X86::SHL16m1,    0 },
281226633Sdim    { X86::SHL16rCL,    X86::SHL16mCL,   0 },
282226633Sdim    { X86::SHL16ri,     X86::SHL16mi,    0 },
283314564Sdim    { X86::SHL32r1,     X86::SHL32m1,    0 },
284226633Sdim    { X86::SHL32rCL,    X86::SHL32mCL,   0 },
285226633Sdim    { X86::SHL32ri,     X86::SHL32mi,    0 },
286314564Sdim    { X86::SHL64r1,     X86::SHL64m1,    0 },
287226633Sdim    { X86::SHL64rCL,    X86::SHL64mCL,   0 },
288226633Sdim    { X86::SHL64ri,     X86::SHL64mi,    0 },
289314564Sdim    { X86::SHL8r1,      X86::SHL8m1,     0 },
290226633Sdim    { X86::SHL8rCL,     X86::SHL8mCL,    0 },
291226633Sdim    { X86::SHL8ri,      X86::SHL8mi,     0 },
292226633Sdim    { X86::SHLD16rrCL,  X86::SHLD16mrCL, 0 },
293226633Sdim    { X86::SHLD16rri8,  X86::SHLD16mri8, 0 },
294226633Sdim    { X86::SHLD32rrCL,  X86::SHLD32mrCL, 0 },
295226633Sdim    { X86::SHLD32rri8,  X86::SHLD32mri8, 0 },
296226633Sdim    { X86::SHLD64rrCL,  X86::SHLD64mrCL, 0 },
297226633Sdim    { X86::SHLD64rri8,  X86::SHLD64mri8, 0 },
298226633Sdim    { X86::SHR16r1,     X86::SHR16m1,    0 },
299226633Sdim    { X86::SHR16rCL,    X86::SHR16mCL,   0 },
300226633Sdim    { X86::SHR16ri,     X86::SHR16mi,    0 },
301226633Sdim    { X86::SHR32r1,     X86::SHR32m1,    0 },
302226633Sdim    { X86::SHR32rCL,    X86::SHR32mCL,   0 },
303226633Sdim    { X86::SHR32ri,     X86::SHR32mi,    0 },
304226633Sdim    { X86::SHR64r1,     X86::SHR64m1,    0 },
305226633Sdim    { X86::SHR64rCL,    X86::SHR64mCL,   0 },
306226633Sdim    { X86::SHR64ri,     X86::SHR64mi,    0 },
307226633Sdim    { X86::SHR8r1,      X86::SHR8m1,     0 },
308226633Sdim    { X86::SHR8rCL,     X86::SHR8mCL,    0 },
309226633Sdim    { X86::SHR8ri,      X86::SHR8mi,     0 },
310226633Sdim    { X86::SHRD16rrCL,  X86::SHRD16mrCL, 0 },
311226633Sdim    { X86::SHRD16rri8,  X86::SHRD16mri8, 0 },
312226633Sdim    { X86::SHRD32rrCL,  X86::SHRD32mrCL, 0 },
313226633Sdim    { X86::SHRD32rri8,  X86::SHRD32mri8, 0 },
314226633Sdim    { X86::SHRD64rrCL,  X86::SHRD64mrCL, 0 },
315226633Sdim    { X86::SHRD64rri8,  X86::SHRD64mri8, 0 },
316226633Sdim    { X86::SUB16ri,     X86::SUB16mi,    0 },
317226633Sdim    { X86::SUB16ri8,    X86::SUB16mi8,   0 },
318226633Sdim    { X86::SUB16rr,     X86::SUB16mr,    0 },
319226633Sdim    { X86::SUB32ri,     X86::SUB32mi,    0 },
320226633Sdim    { X86::SUB32ri8,    X86::SUB32mi8,   0 },
321226633Sdim    { X86::SUB32rr,     X86::SUB32mr,    0 },
322226633Sdim    { X86::SUB64ri32,   X86::SUB64mi32,  0 },
323226633Sdim    { X86::SUB64ri8,    X86::SUB64mi8,   0 },
324226633Sdim    { X86::SUB64rr,     X86::SUB64mr,    0 },
325226633Sdim    { X86::SUB8ri,      X86::SUB8mi,     0 },
326327952Sdim    { X86::SUB8ri8,     X86::SUB8mi8,    0 },
327226633Sdim    { X86::SUB8rr,      X86::SUB8mr,     0 },
328226633Sdim    { X86::XOR16ri,     X86::XOR16mi,    0 },
329226633Sdim    { X86::XOR16ri8,    X86::XOR16mi8,   0 },
330226633Sdim    { X86::XOR16rr,     X86::XOR16mr,    0 },
331226633Sdim    { X86::XOR32ri,     X86::XOR32mi,    0 },
332226633Sdim    { X86::XOR32ri8,    X86::XOR32mi8,   0 },
333226633Sdim    { X86::XOR32rr,     X86::XOR32mr,    0 },
334226633Sdim    { X86::XOR64ri32,   X86::XOR64mi32,  0 },
335226633Sdim    { X86::XOR64ri8,    X86::XOR64mi8,   0 },
336226633Sdim    { X86::XOR64rr,     X86::XOR64mr,    0 },
337226633Sdim    { X86::XOR8ri,      X86::XOR8mi,     0 },
338327952Sdim    { X86::XOR8ri8,     X86::XOR8mi8,    0 },
339226633Sdim    { X86::XOR8rr,      X86::XOR8mr,     0 }
340193323Sed  };
341193323Sed
342288943Sdim  for (X86MemoryFoldTableEntry Entry : MemoryFoldTable2Addr) {
343226633Sdim    AddTableEntry(RegOp2MemOpTable2Addr, MemOp2RegOpTable,
344288943Sdim                  Entry.RegOp, Entry.MemOp,
345226633Sdim                  // Index 0, folded load and store, no alignment requirement.
346288943Sdim                  Entry.Flags | TB_INDEX_0 | TB_FOLDED_LOAD | TB_FOLDED_STORE);
347193323Sed  }
348193323Sed
349288943Sdim  static const X86MemoryFoldTableEntry MemoryFoldTable0[] = {
350226633Sdim    { X86::BT16ri8,     X86::BT16mi8,       TB_FOLDED_LOAD },
351226633Sdim    { X86::BT32ri8,     X86::BT32mi8,       TB_FOLDED_LOAD },
352226633Sdim    { X86::BT64ri8,     X86::BT64mi8,       TB_FOLDED_LOAD },
353226633Sdim    { X86::CALL32r,     X86::CALL32m,       TB_FOLDED_LOAD },
354226633Sdim    { X86::CALL64r,     X86::CALL64m,       TB_FOLDED_LOAD },
355226633Sdim    { X86::CMP16ri,     X86::CMP16mi,       TB_FOLDED_LOAD },
356226633Sdim    { X86::CMP16ri8,    X86::CMP16mi8,      TB_FOLDED_LOAD },
357226633Sdim    { X86::CMP16rr,     X86::CMP16mr,       TB_FOLDED_LOAD },
358226633Sdim    { X86::CMP32ri,     X86::CMP32mi,       TB_FOLDED_LOAD },
359226633Sdim    { X86::CMP32ri8,    X86::CMP32mi8,      TB_FOLDED_LOAD },
360226633Sdim    { X86::CMP32rr,     X86::CMP32mr,       TB_FOLDED_LOAD },
361226633Sdim    { X86::CMP64ri32,   X86::CMP64mi32,     TB_FOLDED_LOAD },
362226633Sdim    { X86::CMP64ri8,    X86::CMP64mi8,      TB_FOLDED_LOAD },
363226633Sdim    { X86::CMP64rr,     X86::CMP64mr,       TB_FOLDED_LOAD },
364226633Sdim    { X86::CMP8ri,      X86::CMP8mi,        TB_FOLDED_LOAD },
365226633Sdim    { X86::CMP8rr,      X86::CMP8mr,        TB_FOLDED_LOAD },
366226633Sdim    { X86::DIV16r,      X86::DIV16m,        TB_FOLDED_LOAD },
367226633Sdim    { X86::DIV32r,      X86::DIV32m,        TB_FOLDED_LOAD },
368226633Sdim    { X86::DIV64r,      X86::DIV64m,        TB_FOLDED_LOAD },
369226633Sdim    { X86::DIV8r,       X86::DIV8m,         TB_FOLDED_LOAD },
370249423Sdim    { X86::EXTRACTPSrr, X86::EXTRACTPSmr,   TB_FOLDED_STORE },
371226633Sdim    { X86::IDIV16r,     X86::IDIV16m,       TB_FOLDED_LOAD },
372226633Sdim    { X86::IDIV32r,     X86::IDIV32m,       TB_FOLDED_LOAD },
373226633Sdim    { X86::IDIV64r,     X86::IDIV64m,       TB_FOLDED_LOAD },
374226633Sdim    { X86::IDIV8r,      X86::IDIV8m,        TB_FOLDED_LOAD },
375226633Sdim    { X86::IMUL16r,     X86::IMUL16m,       TB_FOLDED_LOAD },
376226633Sdim    { X86::IMUL32r,     X86::IMUL32m,       TB_FOLDED_LOAD },
377226633Sdim    { X86::IMUL64r,     X86::IMUL64m,       TB_FOLDED_LOAD },
378226633Sdim    { X86::IMUL8r,      X86::IMUL8m,        TB_FOLDED_LOAD },
379226633Sdim    { X86::JMP32r,      X86::JMP32m,        TB_FOLDED_LOAD },
380226633Sdim    { X86::JMP64r,      X86::JMP64m,        TB_FOLDED_LOAD },
381226633Sdim    { X86::MOV16ri,     X86::MOV16mi,       TB_FOLDED_STORE },
382226633Sdim    { X86::MOV16rr,     X86::MOV16mr,       TB_FOLDED_STORE },
383226633Sdim    { X86::MOV32ri,     X86::MOV32mi,       TB_FOLDED_STORE },
384226633Sdim    { X86::MOV32rr,     X86::MOV32mr,       TB_FOLDED_STORE },
385226633Sdim    { X86::MOV64ri32,   X86::MOV64mi32,     TB_FOLDED_STORE },
386226633Sdim    { X86::MOV64rr,     X86::MOV64mr,       TB_FOLDED_STORE },
387226633Sdim    { X86::MOV8ri,      X86::MOV8mi,        TB_FOLDED_STORE },
388226633Sdim    { X86::MOV8rr,      X86::MOV8mr,        TB_FOLDED_STORE },
389226633Sdim    { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, TB_FOLDED_STORE },
390226633Sdim    { X86::MOVAPDrr,    X86::MOVAPDmr,      TB_FOLDED_STORE | TB_ALIGN_16 },
391226633Sdim    { X86::MOVAPSrr,    X86::MOVAPSmr,      TB_FOLDED_STORE | TB_ALIGN_16 },
392226633Sdim    { X86::MOVDQArr,    X86::MOVDQAmr,      TB_FOLDED_STORE | TB_ALIGN_16 },
393314564Sdim    { X86::MOVDQUrr,    X86::MOVDQUmr,      TB_FOLDED_STORE },
394226633Sdim    { X86::MOVPDI2DIrr, X86::MOVPDI2DImr,   TB_FOLDED_STORE },
395226633Sdim    { X86::MOVPQIto64rr,X86::MOVPQI2QImr,   TB_FOLDED_STORE },
396226633Sdim    { X86::MOVSDto64rr, X86::MOVSDto64mr,   TB_FOLDED_STORE },
397226633Sdim    { X86::MOVSS2DIrr,  X86::MOVSS2DImr,    TB_FOLDED_STORE },
398226633Sdim    { X86::MOVUPDrr,    X86::MOVUPDmr,      TB_FOLDED_STORE },
399226633Sdim    { X86::MOVUPSrr,    X86::MOVUPSmr,      TB_FOLDED_STORE },
400226633Sdim    { X86::MUL16r,      X86::MUL16m,        TB_FOLDED_LOAD },
401226633Sdim    { X86::MUL32r,      X86::MUL32m,        TB_FOLDED_LOAD },
402226633Sdim    { X86::MUL64r,      X86::MUL64m,        TB_FOLDED_LOAD },
403226633Sdim    { X86::MUL8r,       X86::MUL8m,         TB_FOLDED_LOAD },
404288943Sdim    { X86::PEXTRDrr,    X86::PEXTRDmr,      TB_FOLDED_STORE },
405288943Sdim    { X86::PEXTRQrr,    X86::PEXTRQmr,      TB_FOLDED_STORE },
406296417Sdim    { X86::PUSH16r,     X86::PUSH16rmm,     TB_FOLDED_LOAD },
407296417Sdim    { X86::PUSH32r,     X86::PUSH32rmm,     TB_FOLDED_LOAD },
408296417Sdim    { X86::PUSH64r,     X86::PUSH64rmm,     TB_FOLDED_LOAD },
409226633Sdim    { X86::SETAEr,      X86::SETAEm,        TB_FOLDED_STORE },
410226633Sdim    { X86::SETAr,       X86::SETAm,         TB_FOLDED_STORE },
411226633Sdim    { X86::SETBEr,      X86::SETBEm,        TB_FOLDED_STORE },
412226633Sdim    { X86::SETBr,       X86::SETBm,         TB_FOLDED_STORE },
413226633Sdim    { X86::SETEr,       X86::SETEm,         TB_FOLDED_STORE },
414226633Sdim    { X86::SETGEr,      X86::SETGEm,        TB_FOLDED_STORE },
415226633Sdim    { X86::SETGr,       X86::SETGm,         TB_FOLDED_STORE },
416226633Sdim    { X86::SETLEr,      X86::SETLEm,        TB_FOLDED_STORE },
417226633Sdim    { X86::SETLr,       X86::SETLm,         TB_FOLDED_STORE },
418226633Sdim    { X86::SETNEr,      X86::SETNEm,        TB_FOLDED_STORE },
419226633Sdim    { X86::SETNOr,      X86::SETNOm,        TB_FOLDED_STORE },
420226633Sdim    { X86::SETNPr,      X86::SETNPm,        TB_FOLDED_STORE },
421226633Sdim    { X86::SETNSr,      X86::SETNSm,        TB_FOLDED_STORE },
422226633Sdim    { X86::SETOr,       X86::SETOm,         TB_FOLDED_STORE },
423226633Sdim    { X86::SETPr,       X86::SETPm,         TB_FOLDED_STORE },
424226633Sdim    { X86::SETSr,       X86::SETSm,         TB_FOLDED_STORE },
425226633Sdim    { X86::TAILJMPr,    X86::TAILJMPm,      TB_FOLDED_LOAD },
426226633Sdim    { X86::TAILJMPr64,  X86::TAILJMPm64,    TB_FOLDED_LOAD },
427288943Sdim    { X86::TAILJMPr64_REX, X86::TAILJMPm64_REX, TB_FOLDED_LOAD },
428226633Sdim    { X86::TEST16ri,    X86::TEST16mi,      TB_FOLDED_LOAD },
429327952Sdim    { X86::TEST16rr,    X86::TEST16mr,      TB_FOLDED_LOAD },
430226633Sdim    { X86::TEST32ri,    X86::TEST32mi,      TB_FOLDED_LOAD },
431327952Sdim    { X86::TEST32rr,    X86::TEST32mr,      TB_FOLDED_LOAD },
432226633Sdim    { X86::TEST64ri32,  X86::TEST64mi32,    TB_FOLDED_LOAD },
433327952Sdim    { X86::TEST64rr,    X86::TEST64mr,      TB_FOLDED_LOAD },
434226633Sdim    { X86::TEST8ri,     X86::TEST8mi,       TB_FOLDED_LOAD },
435327952Sdim    { X86::TEST8rr,     X86::TEST8mr,       TB_FOLDED_LOAD },
436288943Sdim
437226633Sdim    // AVX 128-bit versions of foldable instructions
438249423Sdim    { X86::VEXTRACTPSrr,X86::VEXTRACTPSmr,  TB_FOLDED_STORE  },
439234353Sdim    { X86::VEXTRACTF128rr, X86::VEXTRACTF128mr, TB_FOLDED_STORE | TB_ALIGN_16 },
440226633Sdim    { X86::VMOVAPDrr,   X86::VMOVAPDmr,     TB_FOLDED_STORE | TB_ALIGN_16 },
441226633Sdim    { X86::VMOVAPSrr,   X86::VMOVAPSmr,     TB_FOLDED_STORE | TB_ALIGN_16 },
442226633Sdim    { X86::VMOVDQArr,   X86::VMOVDQAmr,     TB_FOLDED_STORE | TB_ALIGN_16 },
443314564Sdim    { X86::VMOVDQUrr,   X86::VMOVDQUmr,     TB_FOLDED_STORE },
444226633Sdim    { X86::VMOVPDI2DIrr,X86::VMOVPDI2DImr,  TB_FOLDED_STORE },
445226633Sdim    { X86::VMOVPQIto64rr, X86::VMOVPQI2QImr,TB_FOLDED_STORE },
446226633Sdim    { X86::VMOVSDto64rr,X86::VMOVSDto64mr,  TB_FOLDED_STORE },
447226633Sdim    { X86::VMOVSS2DIrr, X86::VMOVSS2DImr,   TB_FOLDED_STORE },
448226633Sdim    { X86::VMOVUPDrr,   X86::VMOVUPDmr,     TB_FOLDED_STORE },
449226633Sdim    { X86::VMOVUPSrr,   X86::VMOVUPSmr,     TB_FOLDED_STORE },
450288943Sdim    { X86::VPEXTRDrr,   X86::VPEXTRDmr,     TB_FOLDED_STORE },
451288943Sdim    { X86::VPEXTRQrr,   X86::VPEXTRQmr,     TB_FOLDED_STORE },
452288943Sdim
453226633Sdim    // AVX 256-bit foldable instructions
454234353Sdim    { X86::VEXTRACTI128rr, X86::VEXTRACTI128mr, TB_FOLDED_STORE | TB_ALIGN_16 },
455226633Sdim    { X86::VMOVAPDYrr,  X86::VMOVAPDYmr,    TB_FOLDED_STORE | TB_ALIGN_32 },
456226633Sdim    { X86::VMOVAPSYrr,  X86::VMOVAPSYmr,    TB_FOLDED_STORE | TB_ALIGN_32 },
457226633Sdim    { X86::VMOVDQAYrr,  X86::VMOVDQAYmr,    TB_FOLDED_STORE | TB_ALIGN_32 },
458314564Sdim    { X86::VMOVDQUYrr,  X86::VMOVDQUYmr,    TB_FOLDED_STORE },
459226633Sdim    { X86::VMOVUPDYrr,  X86::VMOVUPDYmr,    TB_FOLDED_STORE },
460261991Sdim    { X86::VMOVUPSYrr,  X86::VMOVUPSYmr,    TB_FOLDED_STORE },
461288943Sdim
462261991Sdim    // AVX-512 foldable instructions
463314564Sdim    { X86::VEXTRACTF32x4Zrr,X86::VEXTRACTF32x4Zmr, TB_FOLDED_STORE },
464314564Sdim    { X86::VEXTRACTF32x8Zrr,X86::VEXTRACTF32x8Zmr, TB_FOLDED_STORE },
465314564Sdim    { X86::VEXTRACTF64x2Zrr,X86::VEXTRACTF64x2Zmr, TB_FOLDED_STORE },
466314564Sdim    { X86::VEXTRACTF64x4Zrr,X86::VEXTRACTF64x4Zmr, TB_FOLDED_STORE },
467314564Sdim    { X86::VEXTRACTI32x4Zrr,X86::VEXTRACTI32x4Zmr, TB_FOLDED_STORE },
468314564Sdim    { X86::VEXTRACTI32x8Zrr,X86::VEXTRACTI32x8Zmr, TB_FOLDED_STORE },
469314564Sdim    { X86::VEXTRACTI64x2Zrr,X86::VEXTRACTI64x2Zmr, TB_FOLDED_STORE },
470314564Sdim    { X86::VEXTRACTI64x4Zrr,X86::VEXTRACTI64x4Zmr, TB_FOLDED_STORE },
471314564Sdim    { X86::VEXTRACTPSZrr,   X86::VEXTRACTPSZmr,    TB_FOLDED_STORE },
472280031Sdim    { X86::VMOVAPDZrr,      X86::VMOVAPDZmr,    TB_FOLDED_STORE | TB_ALIGN_64 },
473280031Sdim    { X86::VMOVAPSZrr,      X86::VMOVAPSZmr,    TB_FOLDED_STORE | TB_ALIGN_64 },
474280031Sdim    { X86::VMOVDQA32Zrr,    X86::VMOVDQA32Zmr,  TB_FOLDED_STORE | TB_ALIGN_64 },
475280031Sdim    { X86::VMOVDQA64Zrr,    X86::VMOVDQA64Zmr,  TB_FOLDED_STORE | TB_ALIGN_64 },
476280031Sdim    { X86::VMOVDQU8Zrr,     X86::VMOVDQU8Zmr,   TB_FOLDED_STORE },
477280031Sdim    { X86::VMOVDQU16Zrr,    X86::VMOVDQU16Zmr,  TB_FOLDED_STORE },
478280031Sdim    { X86::VMOVDQU32Zrr,    X86::VMOVDQU32Zmr,  TB_FOLDED_STORE },
479280031Sdim    { X86::VMOVDQU64Zrr,    X86::VMOVDQU64Zmr,  TB_FOLDED_STORE },
480321369Sdim    { X86::VMOVPDI2DIZrr,   X86::VMOVPDI2DIZmr, TB_FOLDED_STORE },
481321369Sdim    { X86::VMOVPQIto64Zrr,  X86::VMOVPQI2QIZmr, TB_FOLDED_STORE },
482321369Sdim    { X86::VMOVSDto64Zrr,   X86::VMOVSDto64Zmr, TB_FOLDED_STORE },
483321369Sdim    { X86::VMOVSS2DIZrr,    X86::VMOVSS2DIZmr,  TB_FOLDED_STORE },
484321369Sdim    { X86::VMOVUPDZrr,      X86::VMOVUPDZmr,    TB_FOLDED_STORE },
485321369Sdim    { X86::VMOVUPSZrr,      X86::VMOVUPSZmr,    TB_FOLDED_STORE },
486321369Sdim    { X86::VPEXTRDZrr,      X86::VPEXTRDZmr,    TB_FOLDED_STORE },
487321369Sdim    { X86::VPEXTRQZrr,      X86::VPEXTRQZmr,    TB_FOLDED_STORE },
488314564Sdim    { X86::VPMOVDBZrr,      X86::VPMOVDBZmr,    TB_FOLDED_STORE },
489314564Sdim    { X86::VPMOVDWZrr,      X86::VPMOVDWZmr,    TB_FOLDED_STORE },
490314564Sdim    { X86::VPMOVQDZrr,      X86::VPMOVQDZmr,    TB_FOLDED_STORE },
491314564Sdim    { X86::VPMOVQWZrr,      X86::VPMOVQWZmr,    TB_FOLDED_STORE },
492314564Sdim    { X86::VPMOVWBZrr,      X86::VPMOVWBZmr,    TB_FOLDED_STORE },
493314564Sdim    { X86::VPMOVSDBZrr,     X86::VPMOVSDBZmr,   TB_FOLDED_STORE },
494314564Sdim    { X86::VPMOVSDWZrr,     X86::VPMOVSDWZmr,   TB_FOLDED_STORE },
495314564Sdim    { X86::VPMOVSQDZrr,     X86::VPMOVSQDZmr,   TB_FOLDED_STORE },
496314564Sdim    { X86::VPMOVSQWZrr,     X86::VPMOVSQWZmr,   TB_FOLDED_STORE },
497314564Sdim    { X86::VPMOVSWBZrr,     X86::VPMOVSWBZmr,   TB_FOLDED_STORE },
498314564Sdim    { X86::VPMOVUSDBZrr,    X86::VPMOVUSDBZmr,  TB_FOLDED_STORE },
499314564Sdim    { X86::VPMOVUSDWZrr,    X86::VPMOVUSDWZmr,  TB_FOLDED_STORE },
500314564Sdim    { X86::VPMOVUSQDZrr,    X86::VPMOVUSQDZmr,  TB_FOLDED_STORE },
501314564Sdim    { X86::VPMOVUSQWZrr,    X86::VPMOVUSQWZmr,  TB_FOLDED_STORE },
502314564Sdim    { X86::VPMOVUSWBZrr,    X86::VPMOVUSWBZmr,  TB_FOLDED_STORE },
503288943Sdim
504280031Sdim    // AVX-512 foldable instructions (256-bit versions)
505314564Sdim    { X86::VEXTRACTF32x4Z256rr,X86::VEXTRACTF32x4Z256mr, TB_FOLDED_STORE },
506314564Sdim    { X86::VEXTRACTF64x2Z256rr,X86::VEXTRACTF64x2Z256mr, TB_FOLDED_STORE },
507314564Sdim    { X86::VEXTRACTI32x4Z256rr,X86::VEXTRACTI32x4Z256mr, TB_FOLDED_STORE },
508314564Sdim    { X86::VEXTRACTI64x2Z256rr,X86::VEXTRACTI64x2Z256mr, TB_FOLDED_STORE },
509280031Sdim    { X86::VMOVAPDZ256rr,      X86::VMOVAPDZ256mr,    TB_FOLDED_STORE | TB_ALIGN_32 },
510280031Sdim    { X86::VMOVAPSZ256rr,      X86::VMOVAPSZ256mr,    TB_FOLDED_STORE | TB_ALIGN_32 },
511280031Sdim    { X86::VMOVDQA32Z256rr,    X86::VMOVDQA32Z256mr,  TB_FOLDED_STORE | TB_ALIGN_32 },
512280031Sdim    { X86::VMOVDQA64Z256rr,    X86::VMOVDQA64Z256mr,  TB_FOLDED_STORE | TB_ALIGN_32 },
513280031Sdim    { X86::VMOVUPDZ256rr,      X86::VMOVUPDZ256mr,    TB_FOLDED_STORE },
514280031Sdim    { X86::VMOVUPSZ256rr,      X86::VMOVUPSZ256mr,    TB_FOLDED_STORE },
515280031Sdim    { X86::VMOVDQU8Z256rr,     X86::VMOVDQU8Z256mr,   TB_FOLDED_STORE },
516280031Sdim    { X86::VMOVDQU16Z256rr,    X86::VMOVDQU16Z256mr,  TB_FOLDED_STORE },
517280031Sdim    { X86::VMOVDQU32Z256rr,    X86::VMOVDQU32Z256mr,  TB_FOLDED_STORE },
518280031Sdim    { X86::VMOVDQU64Z256rr,    X86::VMOVDQU64Z256mr,  TB_FOLDED_STORE },
519314564Sdim    { X86::VPMOVDWZ256rr,      X86::VPMOVDWZ256mr,    TB_FOLDED_STORE },
520314564Sdim    { X86::VPMOVQDZ256rr,      X86::VPMOVQDZ256mr,    TB_FOLDED_STORE },
521314564Sdim    { X86::VPMOVWBZ256rr,      X86::VPMOVWBZ256mr,    TB_FOLDED_STORE },
522314564Sdim    { X86::VPMOVSDWZ256rr,     X86::VPMOVSDWZ256mr,   TB_FOLDED_STORE },
523314564Sdim    { X86::VPMOVSQDZ256rr,     X86::VPMOVSQDZ256mr,   TB_FOLDED_STORE },
524314564Sdim    { X86::VPMOVSWBZ256rr,     X86::VPMOVSWBZ256mr,   TB_FOLDED_STORE },
525314564Sdim    { X86::VPMOVUSDWZ256rr,    X86::VPMOVUSDWZ256mr,  TB_FOLDED_STORE },
526314564Sdim    { X86::VPMOVUSQDZ256rr,    X86::VPMOVUSQDZ256mr,  TB_FOLDED_STORE },
527314564Sdim    { X86::VPMOVUSWBZ256rr,    X86::VPMOVUSWBZ256mr,  TB_FOLDED_STORE },
528288943Sdim
529280031Sdim    // AVX-512 foldable instructions (128-bit versions)
530280031Sdim    { X86::VMOVAPDZ128rr,      X86::VMOVAPDZ128mr,    TB_FOLDED_STORE | TB_ALIGN_16 },
531280031Sdim    { X86::VMOVAPSZ128rr,      X86::VMOVAPSZ128mr,    TB_FOLDED_STORE | TB_ALIGN_16 },
532280031Sdim    { X86::VMOVDQA32Z128rr,    X86::VMOVDQA32Z128mr,  TB_FOLDED_STORE | TB_ALIGN_16 },
533280031Sdim    { X86::VMOVDQA64Z128rr,    X86::VMOVDQA64Z128mr,  TB_FOLDED_STORE | TB_ALIGN_16 },
534280031Sdim    { X86::VMOVUPDZ128rr,      X86::VMOVUPDZ128mr,    TB_FOLDED_STORE },
535280031Sdim    { X86::VMOVUPSZ128rr,      X86::VMOVUPSZ128mr,    TB_FOLDED_STORE },
536280031Sdim    { X86::VMOVDQU8Z128rr,     X86::VMOVDQU8Z128mr,   TB_FOLDED_STORE },
537280031Sdim    { X86::VMOVDQU16Z128rr,    X86::VMOVDQU16Z128mr,  TB_FOLDED_STORE },
538280031Sdim    { X86::VMOVDQU32Z128rr,    X86::VMOVDQU32Z128mr,  TB_FOLDED_STORE },
539288943Sdim    { X86::VMOVDQU64Z128rr,    X86::VMOVDQU64Z128mr,  TB_FOLDED_STORE },
540288943Sdim
541288943Sdim    // F16C foldable instructions
542288943Sdim    { X86::VCVTPS2PHrr,        X86::VCVTPS2PHmr,      TB_FOLDED_STORE },
543288943Sdim    { X86::VCVTPS2PHYrr,       X86::VCVTPS2PHYmr,     TB_FOLDED_STORE }
544193323Sed  };
545193323Sed
546288943Sdim  for (X86MemoryFoldTableEntry Entry : MemoryFoldTable0) {
547226633Sdim    AddTableEntry(RegOp2MemOpTable0, MemOp2RegOpTable,
548288943Sdim                  Entry.RegOp, Entry.MemOp, TB_INDEX_0 | Entry.Flags);
549193323Sed  }
550193323Sed
551288943Sdim  static const X86MemoryFoldTableEntry MemoryFoldTable1[] = {
552288943Sdim    { X86::BSF16rr,         X86::BSF16rm,             0 },
553288943Sdim    { X86::BSF32rr,         X86::BSF32rm,             0 },
554288943Sdim    { X86::BSF64rr,         X86::BSF64rm,             0 },
555288943Sdim    { X86::BSR16rr,         X86::BSR16rm,             0 },
556288943Sdim    { X86::BSR32rr,         X86::BSR32rm,             0 },
557288943Sdim    { X86::BSR64rr,         X86::BSR64rm,             0 },
558226633Sdim    { X86::CMP16rr,         X86::CMP16rm,             0 },
559226633Sdim    { X86::CMP32rr,         X86::CMP32rm,             0 },
560226633Sdim    { X86::CMP64rr,         X86::CMP64rm,             0 },
561226633Sdim    { X86::CMP8rr,          X86::CMP8rm,              0 },
562327952Sdim    { X86::CVTDQ2PDrr,      X86::CVTDQ2PDrm,          TB_NO_REVERSE },
563327952Sdim    { X86::CVTDQ2PSrr,      X86::CVTDQ2PSrm,          TB_ALIGN_16 },
564327952Sdim    { X86::CVTPD2DQrr,      X86::CVTPD2DQrm,          TB_ALIGN_16 },
565327952Sdim    { X86::CVTPD2PSrr,      X86::CVTPD2PSrm,          TB_ALIGN_16 },
566327952Sdim    { X86::CVTPS2DQrr,      X86::CVTPS2DQrm,          TB_ALIGN_16 },
567327952Sdim    { X86::CVTPS2PDrr,      X86::CVTPS2PDrm,          TB_NO_REVERSE },
568327952Sdim    { X86::CVTSD2SI64rr_Int, X86::CVTSD2SI64rm_Int,   TB_NO_REVERSE },
569327952Sdim    { X86::CVTSD2SIrr_Int,  X86::CVTSD2SIrm_Int,      TB_NO_REVERSE },
570226633Sdim    { X86::CVTSD2SSrr,      X86::CVTSD2SSrm,          0 },
571327952Sdim    { X86::CVTSI642SDrr,    X86::CVTSI642SDrm,        0 },
572226633Sdim    { X86::CVTSI2SDrr,      X86::CVTSI2SDrm,          0 },
573327952Sdim    { X86::CVTSI642SSrr,    X86::CVTSI642SSrm,        0 },
574226633Sdim    { X86::CVTSI2SSrr,      X86::CVTSI2SSrm,          0 },
575226633Sdim    { X86::CVTSS2SDrr,      X86::CVTSS2SDrm,          0 },
576327952Sdim    { X86::CVTSS2SI64rr_Int, X86::CVTSS2SI64rm_Int,   TB_NO_REVERSE },
577327952Sdim    { X86::CVTSS2SIrr_Int,  X86::CVTSS2SIrm_Int,      TB_NO_REVERSE },
578327952Sdim    { X86::CVTTPD2DQrr,     X86::CVTTPD2DQrm,         TB_ALIGN_16 },
579327952Sdim    { X86::CVTTPS2DQrr,     X86::CVTTPS2DQrm,         TB_ALIGN_16 },
580226633Sdim    { X86::CVTTSD2SI64rr,   X86::CVTTSD2SI64rm,       0 },
581327952Sdim    { X86::CVTTSD2SI64rr_Int,X86::CVTTSD2SI64rm_Int,  TB_NO_REVERSE },
582226633Sdim    { X86::CVTTSD2SIrr,     X86::CVTTSD2SIrm,         0 },
583327952Sdim    { X86::CVTTSD2SIrr_Int, X86::CVTTSD2SIrm_Int,     TB_NO_REVERSE },
584327952Sdim    { X86::CVTTSS2SI64rr_Int,X86::CVTTSS2SI64rm_Int,  TB_NO_REVERSE },
585327952Sdim    { X86::CVTTSS2SIrr_Int, X86::CVTTSS2SIrm_Int,     TB_NO_REVERSE },
586226633Sdim    { X86::CVTTSS2SI64rr,   X86::CVTTSS2SI64rm,       0 },
587226633Sdim    { X86::CVTTSS2SIrr,     X86::CVTTSS2SIrm,         0 },
588226633Sdim    { X86::IMUL16rri,       X86::IMUL16rmi,           0 },
589226633Sdim    { X86::IMUL16rri8,      X86::IMUL16rmi8,          0 },
590226633Sdim    { X86::IMUL32rri,       X86::IMUL32rmi,           0 },
591226633Sdim    { X86::IMUL32rri8,      X86::IMUL32rmi8,          0 },
592226633Sdim    { X86::IMUL64rri32,     X86::IMUL64rmi32,         0 },
593226633Sdim    { X86::IMUL64rri8,      X86::IMUL64rmi8,          0 },
594314564Sdim    { X86::Int_COMISDrr,    X86::Int_COMISDrm,        TB_NO_REVERSE },
595314564Sdim    { X86::Int_COMISSrr,    X86::Int_COMISSrm,        TB_NO_REVERSE },
596314564Sdim    { X86::Int_UCOMISDrr,   X86::Int_UCOMISDrm,       TB_NO_REVERSE },
597314564Sdim    { X86::Int_UCOMISSrr,   X86::Int_UCOMISSrm,       TB_NO_REVERSE },
598226633Sdim    { X86::MOV16rr,         X86::MOV16rm,             0 },
599226633Sdim    { X86::MOV32rr,         X86::MOV32rm,             0 },
600226633Sdim    { X86::MOV64rr,         X86::MOV64rm,             0 },
601226633Sdim    { X86::MOV64toPQIrr,    X86::MOVQI2PQIrm,         0 },
602226633Sdim    { X86::MOV64toSDrr,     X86::MOV64toSDrm,         0 },
603226633Sdim    { X86::MOV8rr,          X86::MOV8rm,              0 },
604226633Sdim    { X86::MOVAPDrr,        X86::MOVAPDrm,            TB_ALIGN_16 },
605226633Sdim    { X86::MOVAPSrr,        X86::MOVAPSrm,            TB_ALIGN_16 },
606314564Sdim    { X86::MOVDDUPrr,       X86::MOVDDUPrm,           TB_NO_REVERSE },
607226633Sdim    { X86::MOVDI2PDIrr,     X86::MOVDI2PDIrm,         0 },
608226633Sdim    { X86::MOVDI2SSrr,      X86::MOVDI2SSrm,          0 },
609226633Sdim    { X86::MOVDQArr,        X86::MOVDQArm,            TB_ALIGN_16 },
610314564Sdim    { X86::MOVDQUrr,        X86::MOVDQUrm,            0 },
611226633Sdim    { X86::MOVSHDUPrr,      X86::MOVSHDUPrm,          TB_ALIGN_16 },
612226633Sdim    { X86::MOVSLDUPrr,      X86::MOVSLDUPrm,          TB_ALIGN_16 },
613226633Sdim    { X86::MOVSX16rr8,      X86::MOVSX16rm8,          0 },
614226633Sdim    { X86::MOVSX32rr16,     X86::MOVSX32rm16,         0 },
615226633Sdim    { X86::MOVSX32rr8,      X86::MOVSX32rm8,          0 },
616226633Sdim    { X86::MOVSX64rr16,     X86::MOVSX64rm16,         0 },
617226633Sdim    { X86::MOVSX64rr32,     X86::MOVSX64rm32,         0 },
618226633Sdim    { X86::MOVSX64rr8,      X86::MOVSX64rm8,          0 },
619314564Sdim    { X86::MOVUPDrr,        X86::MOVUPDrm,            0 },
620226633Sdim    { X86::MOVUPSrr,        X86::MOVUPSrm,            0 },
621314564Sdim    { X86::MOVZPQILo2PQIrr, X86::MOVQI2PQIrm,         TB_NO_REVERSE },
622226633Sdim    { X86::MOVZX16rr8,      X86::MOVZX16rm8,          0 },
623226633Sdim    { X86::MOVZX32rr16,     X86::MOVZX32rm16,         0 },
624226633Sdim    { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8,   0 },
625226633Sdim    { X86::MOVZX32rr8,      X86::MOVZX32rm8,          0 },
626314564Sdim    { X86::PABSBrr,         X86::PABSBrm,             TB_ALIGN_16 },
627314564Sdim    { X86::PABSDrr,         X86::PABSDrm,             TB_ALIGN_16 },
628314564Sdim    { X86::PABSWrr,         X86::PABSWrm,             TB_ALIGN_16 },
629288943Sdim    { X86::PCMPESTRIrr,     X86::PCMPESTRIrm,         TB_ALIGN_16 },
630288943Sdim    { X86::PCMPESTRM128rr,  X86::PCMPESTRM128rm,      TB_ALIGN_16 },
631288943Sdim    { X86::PCMPISTRIrr,     X86::PCMPISTRIrm,         TB_ALIGN_16 },
632288943Sdim    { X86::PCMPISTRM128rr,  X86::PCMPISTRM128rm,      TB_ALIGN_16 },
633288943Sdim    { X86::PHMINPOSUWrr128, X86::PHMINPOSUWrm128,     TB_ALIGN_16 },
634314564Sdim    { X86::PMOVSXBDrr,      X86::PMOVSXBDrm,          TB_NO_REVERSE },
635314564Sdim    { X86::PMOVSXBQrr,      X86::PMOVSXBQrm,          TB_NO_REVERSE },
636314564Sdim    { X86::PMOVSXBWrr,      X86::PMOVSXBWrm,          TB_NO_REVERSE },
637314564Sdim    { X86::PMOVSXDQrr,      X86::PMOVSXDQrm,          TB_NO_REVERSE },
638314564Sdim    { X86::PMOVSXWDrr,      X86::PMOVSXWDrm,          TB_NO_REVERSE },
639314564Sdim    { X86::PMOVSXWQrr,      X86::PMOVSXWQrm,          TB_NO_REVERSE },
640314564Sdim    { X86::PMOVZXBDrr,      X86::PMOVZXBDrm,          TB_NO_REVERSE },
641314564Sdim    { X86::PMOVZXBQrr,      X86::PMOVZXBQrm,          TB_NO_REVERSE },
642314564Sdim    { X86::PMOVZXBWrr,      X86::PMOVZXBWrm,          TB_NO_REVERSE },
643314564Sdim    { X86::PMOVZXDQrr,      X86::PMOVZXDQrm,          TB_NO_REVERSE },
644314564Sdim    { X86::PMOVZXWDrr,      X86::PMOVZXWDrm,          TB_NO_REVERSE },
645314564Sdim    { X86::PMOVZXWQrr,      X86::PMOVZXWQrm,          TB_NO_REVERSE },
646226633Sdim    { X86::PSHUFDri,        X86::PSHUFDmi,            TB_ALIGN_16 },
647226633Sdim    { X86::PSHUFHWri,       X86::PSHUFHWmi,           TB_ALIGN_16 },
648226633Sdim    { X86::PSHUFLWri,       X86::PSHUFLWmi,           TB_ALIGN_16 },
649288943Sdim    { X86::PTESTrr,         X86::PTESTrm,             TB_ALIGN_16 },
650226633Sdim    { X86::RCPPSr,          X86::RCPPSm,              TB_ALIGN_16 },
651288943Sdim    { X86::RCPSSr,          X86::RCPSSm,              0 },
652314564Sdim    { X86::RCPSSr_Int,      X86::RCPSSm_Int,          TB_NO_REVERSE },
653288943Sdim    { X86::ROUNDPDr,        X86::ROUNDPDm,            TB_ALIGN_16 },
654288943Sdim    { X86::ROUNDPSr,        X86::ROUNDPSm,            TB_ALIGN_16 },
655314564Sdim    { X86::ROUNDSDr,        X86::ROUNDSDm,            0 },
656314564Sdim    { X86::ROUNDSSr,        X86::ROUNDSSm,            0 },
657226633Sdim    { X86::RSQRTPSr,        X86::RSQRTPSm,            TB_ALIGN_16 },
658226633Sdim    { X86::RSQRTSSr,        X86::RSQRTSSm,            0 },
659314564Sdim    { X86::RSQRTSSr_Int,    X86::RSQRTSSm_Int,        TB_NO_REVERSE },
660226633Sdim    { X86::SQRTPDr,         X86::SQRTPDm,             TB_ALIGN_16 },
661226633Sdim    { X86::SQRTPSr,         X86::SQRTPSm,             TB_ALIGN_16 },
662226633Sdim    { X86::SQRTSDr,         X86::SQRTSDm,             0 },
663314564Sdim    { X86::SQRTSDr_Int,     X86::SQRTSDm_Int,         TB_NO_REVERSE },
664226633Sdim    { X86::SQRTSSr,         X86::SQRTSSm,             0 },
665314564Sdim    { X86::SQRTSSr_Int,     X86::SQRTSSm_Int,         TB_NO_REVERSE },
666193323Sed    // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
667226633Sdim    { X86::UCOMISDrr,       X86::UCOMISDrm,           0 },
668226633Sdim    { X86::UCOMISSrr,       X86::UCOMISSrm,           0 },
669288943Sdim
670288943Sdim    // MMX version of foldable instructions
671288943Sdim    { X86::MMX_CVTPD2PIirr,   X86::MMX_CVTPD2PIirm,   0 },
672288943Sdim    { X86::MMX_CVTPI2PDirr,   X86::MMX_CVTPI2PDirm,   0 },
673288943Sdim    { X86::MMX_CVTPS2PIirr,   X86::MMX_CVTPS2PIirm,   0 },
674288943Sdim    { X86::MMX_CVTTPD2PIirr,  X86::MMX_CVTTPD2PIirm,  0 },
675288943Sdim    { X86::MMX_CVTTPS2PIirr,  X86::MMX_CVTTPS2PIirm,  0 },
676288943Sdim    { X86::MMX_MOVD64to64rr,  X86::MMX_MOVQ64rm,      0 },
677288943Sdim    { X86::MMX_PABSBrr64,     X86::MMX_PABSBrm64,     0 },
678288943Sdim    { X86::MMX_PABSDrr64,     X86::MMX_PABSDrm64,     0 },
679288943Sdim    { X86::MMX_PABSWrr64,     X86::MMX_PABSWrm64,     0 },
680288943Sdim    { X86::MMX_PSHUFWri,      X86::MMX_PSHUFWmi,      0 },
681288943Sdim
682288943Sdim    // 3DNow! version of foldable instructions
683288943Sdim    { X86::PF2IDrr,         X86::PF2IDrm,             0 },
684288943Sdim    { X86::PF2IWrr,         X86::PF2IWrm,             0 },
685288943Sdim    { X86::PFRCPrr,         X86::PFRCPrm,             0 },
686288943Sdim    { X86::PFRSQRTrr,       X86::PFRSQRTrm,           0 },
687288943Sdim    { X86::PI2FDrr,         X86::PI2FDrm,             0 },
688288943Sdim    { X86::PI2FWrr,         X86::PI2FWrm,             0 },
689288943Sdim    { X86::PSWAPDrr,        X86::PSWAPDrm,            0 },
690288943Sdim
691226633Sdim    // AVX 128-bit versions of foldable instructions
692314564Sdim    { X86::Int_VCOMISDrr,   X86::Int_VCOMISDrm,       TB_NO_REVERSE },
693314564Sdim    { X86::Int_VCOMISSrr,   X86::Int_VCOMISSrm,       TB_NO_REVERSE },
694314564Sdim    { X86::Int_VUCOMISDrr,  X86::Int_VUCOMISDrm,      TB_NO_REVERSE },
695314564Sdim    { X86::Int_VUCOMISSrr,  X86::Int_VUCOMISSrm,      TB_NO_REVERSE },
696239462Sdim    { X86::VCVTTSD2SI64rr,  X86::VCVTTSD2SI64rm,      0 },
697327952Sdim    { X86::VCVTTSD2SI64rr_Int,X86::VCVTTSD2SI64rm_Int,TB_NO_REVERSE },
698239462Sdim    { X86::VCVTTSD2SIrr,    X86::VCVTTSD2SIrm,        0 },
699327952Sdim    { X86::VCVTTSD2SIrr_Int,X86::VCVTTSD2SIrm_Int,    TB_NO_REVERSE },
700239462Sdim    { X86::VCVTTSS2SI64rr,  X86::VCVTTSS2SI64rm,      0 },
701327952Sdim    { X86::VCVTTSS2SI64rr_Int,X86::VCVTTSS2SI64rm_Int,TB_NO_REVERSE },
702239462Sdim    { X86::VCVTTSS2SIrr,    X86::VCVTTSS2SIrm,        0 },
703327952Sdim    { X86::VCVTTSS2SIrr_Int,X86::VCVTTSS2SIrm_Int,    TB_NO_REVERSE },
704327952Sdim    { X86::VCVTSD2SI64rr_Int, X86::VCVTSD2SI64rm_Int, TB_NO_REVERSE },
705327952Sdim    { X86::VCVTSD2SIrr_Int,   X86::VCVTSD2SIrm_Int,   TB_NO_REVERSE },
706327952Sdim    { X86::VCVTSS2SI64rr_Int, X86::VCVTSS2SI64rm_Int, TB_NO_REVERSE },
707327952Sdim    { X86::VCVTSS2SIrr_Int, X86::VCVTSS2SIrm_Int,     TB_NO_REVERSE },
708314564Sdim    { X86::VCVTDQ2PDrr,     X86::VCVTDQ2PDrm,         TB_NO_REVERSE },
709280031Sdim    { X86::VCVTDQ2PSrr,     X86::VCVTDQ2PSrm,         0 },
710314564Sdim    { X86::VCVTPD2DQrr,     X86::VCVTPD2DQrm,         0 },
711314564Sdim    { X86::VCVTPD2PSrr,     X86::VCVTPD2PSrm,         0 },
712280031Sdim    { X86::VCVTPS2DQrr,     X86::VCVTPS2DQrm,         0 },
713314564Sdim    { X86::VCVTPS2PDrr,     X86::VCVTPS2PDrm,         TB_NO_REVERSE },
714314564Sdim    { X86::VCVTTPD2DQrr,    X86::VCVTTPD2DQrm,        0 },
715280031Sdim    { X86::VCVTTPS2DQrr,    X86::VCVTTPS2DQrm,        0 },
716226633Sdim    { X86::VMOV64toPQIrr,   X86::VMOVQI2PQIrm,        0 },
717226633Sdim    { X86::VMOV64toSDrr,    X86::VMOV64toSDrm,        0 },
718226633Sdim    { X86::VMOVAPDrr,       X86::VMOVAPDrm,           TB_ALIGN_16 },
719226633Sdim    { X86::VMOVAPSrr,       X86::VMOVAPSrm,           TB_ALIGN_16 },
720314564Sdim    { X86::VMOVDDUPrr,      X86::VMOVDDUPrm,          TB_NO_REVERSE },
721226633Sdim    { X86::VMOVDI2PDIrr,    X86::VMOVDI2PDIrm,        0 },
722226633Sdim    { X86::VMOVDI2SSrr,     X86::VMOVDI2SSrm,         0 },
723226633Sdim    { X86::VMOVDQArr,       X86::VMOVDQArm,           TB_ALIGN_16 },
724314564Sdim    { X86::VMOVDQUrr,       X86::VMOVDQUrm,           0 },
725288943Sdim    { X86::VMOVSLDUPrr,     X86::VMOVSLDUPrm,         0 },
726288943Sdim    { X86::VMOVSHDUPrr,     X86::VMOVSHDUPrm,         0 },
727249423Sdim    { X86::VMOVUPDrr,       X86::VMOVUPDrm,           0 },
728226633Sdim    { X86::VMOVUPSrr,       X86::VMOVUPSrm,           0 },
729314564Sdim    { X86::VMOVZPQILo2PQIrr,X86::VMOVQI2PQIrm,        TB_NO_REVERSE },
730314564Sdim    { X86::VPABSBrr,        X86::VPABSBrm,            0 },
731314564Sdim    { X86::VPABSDrr,        X86::VPABSDrm,            0 },
732314564Sdim    { X86::VPABSWrr,        X86::VPABSWrm,            0 },
733288943Sdim    { X86::VPCMPESTRIrr,    X86::VPCMPESTRIrm,        0 },
734288943Sdim    { X86::VPCMPESTRM128rr, X86::VPCMPESTRM128rm,     0 },
735288943Sdim    { X86::VPCMPISTRIrr,    X86::VPCMPISTRIrm,        0 },
736288943Sdim    { X86::VPCMPISTRM128rr, X86::VPCMPISTRM128rm,     0 },
737288943Sdim    { X86::VPHMINPOSUWrr128, X86::VPHMINPOSUWrm128,   0 },
738249423Sdim    { X86::VPERMILPDri,     X86::VPERMILPDmi,         0 },
739249423Sdim    { X86::VPERMILPSri,     X86::VPERMILPSmi,         0 },
740314564Sdim    { X86::VPMOVSXBDrr,     X86::VPMOVSXBDrm,         TB_NO_REVERSE },
741314564Sdim    { X86::VPMOVSXBQrr,     X86::VPMOVSXBQrm,         TB_NO_REVERSE },
742314564Sdim    { X86::VPMOVSXBWrr,     X86::VPMOVSXBWrm,         TB_NO_REVERSE },
743314564Sdim    { X86::VPMOVSXDQrr,     X86::VPMOVSXDQrm,         TB_NO_REVERSE },
744314564Sdim    { X86::VPMOVSXWDrr,     X86::VPMOVSXWDrm,         TB_NO_REVERSE },
745314564Sdim    { X86::VPMOVSXWQrr,     X86::VPMOVSXWQrm,         TB_NO_REVERSE },
746314564Sdim    { X86::VPMOVZXBDrr,     X86::VPMOVZXBDrm,         TB_NO_REVERSE },
747314564Sdim    { X86::VPMOVZXBQrr,     X86::VPMOVZXBQrm,         TB_NO_REVERSE },
748314564Sdim    { X86::VPMOVZXBWrr,     X86::VPMOVZXBWrm,         TB_NO_REVERSE },
749314564Sdim    { X86::VPMOVZXDQrr,     X86::VPMOVZXDQrm,         TB_NO_REVERSE },
750314564Sdim    { X86::VPMOVZXWDrr,     X86::VPMOVZXWDrm,         TB_NO_REVERSE },
751314564Sdim    { X86::VPMOVZXWQrr,     X86::VPMOVZXWQrm,         TB_NO_REVERSE },
752249423Sdim    { X86::VPSHUFDri,       X86::VPSHUFDmi,           0 },
753249423Sdim    { X86::VPSHUFHWri,      X86::VPSHUFHWmi,          0 },
754249423Sdim    { X86::VPSHUFLWri,      X86::VPSHUFLWmi,          0 },
755288943Sdim    { X86::VPTESTrr,        X86::VPTESTrm,            0 },
756249423Sdim    { X86::VRCPPSr,         X86::VRCPPSm,             0 },
757288943Sdim    { X86::VROUNDPDr,       X86::VROUNDPDm,           0 },
758288943Sdim    { X86::VROUNDPSr,       X86::VROUNDPSm,           0 },
759249423Sdim    { X86::VRSQRTPSr,       X86::VRSQRTPSm,           0 },
760249423Sdim    { X86::VSQRTPDr,        X86::VSQRTPDm,            0 },
761249423Sdim    { X86::VSQRTPSr,        X86::VSQRTPSm,            0 },
762288943Sdim    { X86::VTESTPDrr,       X86::VTESTPDrm,           0 },
763288943Sdim    { X86::VTESTPSrr,       X86::VTESTPSrm,           0 },
764226633Sdim    { X86::VUCOMISDrr,      X86::VUCOMISDrm,          0 },
765226633Sdim    { X86::VUCOMISSrr,      X86::VUCOMISSrm,          0 },
766239462Sdim
767226633Sdim    // AVX 256-bit foldable instructions
768327952Sdim    { X86::VCVTDQ2PDYrr,    X86::VCVTDQ2PDYrm,        0 },
769280031Sdim    { X86::VCVTDQ2PSYrr,    X86::VCVTDQ2PSYrm,        0 },
770280031Sdim    { X86::VCVTPD2DQYrr,    X86::VCVTPD2DQYrm,        0 },
771280031Sdim    { X86::VCVTPD2PSYrr,    X86::VCVTPD2PSYrm,        0 },
772280031Sdim    { X86::VCVTPS2DQYrr,    X86::VCVTPS2DQYrm,        0 },
773327952Sdim    { X86::VCVTPS2PDYrr,    X86::VCVTPS2PDYrm,        0 },
774280031Sdim    { X86::VCVTTPD2DQYrr,   X86::VCVTTPD2DQYrm,       0 },
775280031Sdim    { X86::VCVTTPS2DQYrr,   X86::VCVTTPS2DQYrm,       0 },
776226633Sdim    { X86::VMOVAPDYrr,      X86::VMOVAPDYrm,          TB_ALIGN_32 },
777226633Sdim    { X86::VMOVAPSYrr,      X86::VMOVAPSYrm,          TB_ALIGN_32 },
778288943Sdim    { X86::VMOVDDUPYrr,     X86::VMOVDDUPYrm,         0 },
779234353Sdim    { X86::VMOVDQAYrr,      X86::VMOVDQAYrm,          TB_ALIGN_32 },
780314564Sdim    { X86::VMOVDQUYrr,      X86::VMOVDQUYrm,          0 },
781288943Sdim    { X86::VMOVSLDUPYrr,    X86::VMOVSLDUPYrm,        0 },
782288943Sdim    { X86::VMOVSHDUPYrr,    X86::VMOVSHDUPYrm,        0 },
783226633Sdim    { X86::VMOVUPDYrr,      X86::VMOVUPDYrm,          0 },
784234353Sdim    { X86::VMOVUPSYrr,      X86::VMOVUPSYrm,          0 },
785249423Sdim    { X86::VPERMILPDYri,    X86::VPERMILPDYmi,        0 },
786249423Sdim    { X86::VPERMILPSYri,    X86::VPERMILPSYmi,        0 },
787288943Sdim    { X86::VPTESTYrr,       X86::VPTESTYrm,           0 },
788280031Sdim    { X86::VRCPPSYr,        X86::VRCPPSYm,            0 },
789288943Sdim    { X86::VROUNDYPDr,      X86::VROUNDYPDm,          0 },
790288943Sdim    { X86::VROUNDYPSr,      X86::VROUNDYPSm,          0 },
791280031Sdim    { X86::VRSQRTPSYr,      X86::VRSQRTPSYm,          0 },
792280031Sdim    { X86::VSQRTPDYr,       X86::VSQRTPDYm,           0 },
793280031Sdim    { X86::VSQRTPSYr,       X86::VSQRTPSYm,           0 },
794288943Sdim    { X86::VTESTPDYrr,      X86::VTESTPDYrm,          0 },
795288943Sdim    { X86::VTESTPSYrr,      X86::VTESTPSYrm,          0 },
796288943Sdim
797288943Sdim    // AVX2 foldable instructions
798288943Sdim
799288943Sdim    // VBROADCASTS{SD}rr register instructions were an AVX2 addition while the
800288943Sdim    // VBROADCASTS{SD}rm memory instructions were available from AVX1.
801288943Sdim    // TB_NO_REVERSE prevents unfolding from introducing an illegal instruction
802288943Sdim    // on AVX1 targets. The VPBROADCAST instructions are all AVX2 instructions
803288943Sdim    // so they don't need an equivalent limitation.
804288943Sdim    { X86::VBROADCASTSSrr,  X86::VBROADCASTSSrm,      TB_NO_REVERSE },
805280031Sdim    { X86::VBROADCASTSSYrr, X86::VBROADCASTSSYrm,     TB_NO_REVERSE },
806280031Sdim    { X86::VBROADCASTSDYrr, X86::VBROADCASTSDYrm,     TB_NO_REVERSE },
807314564Sdim    { X86::VPABSBYrr,       X86::VPABSBYrm,           0 },
808314564Sdim    { X86::VPABSDYrr,       X86::VPABSDYrm,           0 },
809314564Sdim    { X86::VPABSWYrr,       X86::VPABSWYrm,           0 },
810314564Sdim    { X86::VPBROADCASTBrr,  X86::VPBROADCASTBrm,      TB_NO_REVERSE },
811314564Sdim    { X86::VPBROADCASTBYrr, X86::VPBROADCASTBYrm,     TB_NO_REVERSE },
812314564Sdim    { X86::VPBROADCASTDrr,  X86::VPBROADCASTDrm,      TB_NO_REVERSE },
813314564Sdim    { X86::VPBROADCASTDYrr, X86::VPBROADCASTDYrm,     TB_NO_REVERSE },
814314564Sdim    { X86::VPBROADCASTQrr,  X86::VPBROADCASTQrm,      TB_NO_REVERSE },
815314564Sdim    { X86::VPBROADCASTQYrr, X86::VPBROADCASTQYrm,     TB_NO_REVERSE },
816314564Sdim    { X86::VPBROADCASTWrr,  X86::VPBROADCASTWrm,      TB_NO_REVERSE },
817314564Sdim    { X86::VPBROADCASTWYrr, X86::VPBROADCASTWYrm,     TB_NO_REVERSE },
818288943Sdim    { X86::VPERMPDYri,      X86::VPERMPDYmi,          0 },
819288943Sdim    { X86::VPERMQYri,       X86::VPERMQYmi,           0 },
820314564Sdim    { X86::VPMOVSXBDYrr,    X86::VPMOVSXBDYrm,        TB_NO_REVERSE },
821314564Sdim    { X86::VPMOVSXBQYrr,    X86::VPMOVSXBQYrm,        TB_NO_REVERSE },
822288943Sdim    { X86::VPMOVSXBWYrr,    X86::VPMOVSXBWYrm,        0 },
823288943Sdim    { X86::VPMOVSXDQYrr,    X86::VPMOVSXDQYrm,        0 },
824288943Sdim    { X86::VPMOVSXWDYrr,    X86::VPMOVSXWDYrm,        0 },
825314564Sdim    { X86::VPMOVSXWQYrr,    X86::VPMOVSXWQYrm,        TB_NO_REVERSE },
826314564Sdim    { X86::VPMOVZXBDYrr,    X86::VPMOVZXBDYrm,        TB_NO_REVERSE },
827314564Sdim    { X86::VPMOVZXBQYrr,    X86::VPMOVZXBQYrm,        TB_NO_REVERSE },
828288943Sdim    { X86::VPMOVZXBWYrr,    X86::VPMOVZXBWYrm,        0 },
829288943Sdim    { X86::VPMOVZXDQYrr,    X86::VPMOVZXDQYrm,        0 },
830288943Sdim    { X86::VPMOVZXWDYrr,    X86::VPMOVZXWDYrm,        0 },
831314564Sdim    { X86::VPMOVZXWQYrr,    X86::VPMOVZXWQYrm,        TB_NO_REVERSE },
832249423Sdim    { X86::VPSHUFDYri,      X86::VPSHUFDYmi,          0 },
833249423Sdim    { X86::VPSHUFHWYri,     X86::VPSHUFHWYmi,         0 },
834249423Sdim    { X86::VPSHUFLWYri,     X86::VPSHUFLWYmi,         0 },
835243830Sdim
836288943Sdim    // XOP foldable instructions
837288943Sdim    { X86::VFRCZPDrr,          X86::VFRCZPDrm,        0 },
838288943Sdim    { X86::VFRCZPDrrY,         X86::VFRCZPDrmY,       0 },
839288943Sdim    { X86::VFRCZPSrr,          X86::VFRCZPSrm,        0 },
840288943Sdim    { X86::VFRCZPSrrY,         X86::VFRCZPSrmY,       0 },
841288943Sdim    { X86::VFRCZSDrr,          X86::VFRCZSDrm,        0 },
842288943Sdim    { X86::VFRCZSSrr,          X86::VFRCZSSrm,        0 },
843288943Sdim    { X86::VPHADDBDrr,         X86::VPHADDBDrm,       0 },
844288943Sdim    { X86::VPHADDBQrr,         X86::VPHADDBQrm,       0 },
845288943Sdim    { X86::VPHADDBWrr,         X86::VPHADDBWrm,       0 },
846288943Sdim    { X86::VPHADDDQrr,         X86::VPHADDDQrm,       0 },
847288943Sdim    { X86::VPHADDWDrr,         X86::VPHADDWDrm,       0 },
848288943Sdim    { X86::VPHADDWQrr,         X86::VPHADDWQrm,       0 },
849288943Sdim    { X86::VPHADDUBDrr,        X86::VPHADDUBDrm,      0 },
850288943Sdim    { X86::VPHADDUBQrr,        X86::VPHADDUBQrm,      0 },
851288943Sdim    { X86::VPHADDUBWrr,        X86::VPHADDUBWrm,      0 },
852288943Sdim    { X86::VPHADDUDQrr,        X86::VPHADDUDQrm,      0 },
853288943Sdim    { X86::VPHADDUWDrr,        X86::VPHADDUWDrm,      0 },
854288943Sdim    { X86::VPHADDUWQrr,        X86::VPHADDUWQrm,      0 },
855288943Sdim    { X86::VPHSUBBWrr,         X86::VPHSUBBWrm,       0 },
856288943Sdim    { X86::VPHSUBDQrr,         X86::VPHSUBDQrm,       0 },
857288943Sdim    { X86::VPHSUBWDrr,         X86::VPHSUBWDrm,       0 },
858288943Sdim    { X86::VPROTBri,           X86::VPROTBmi,         0 },
859288943Sdim    { X86::VPROTBrr,           X86::VPROTBmr,         0 },
860288943Sdim    { X86::VPROTDri,           X86::VPROTDmi,         0 },
861288943Sdim    { X86::VPROTDrr,           X86::VPROTDmr,         0 },
862288943Sdim    { X86::VPROTQri,           X86::VPROTQmi,         0 },
863288943Sdim    { X86::VPROTQrr,           X86::VPROTQmr,         0 },
864288943Sdim    { X86::VPROTWri,           X86::VPROTWmi,         0 },
865288943Sdim    { X86::VPROTWrr,           X86::VPROTWmr,         0 },
866288943Sdim    { X86::VPSHABrr,           X86::VPSHABmr,         0 },
867288943Sdim    { X86::VPSHADrr,           X86::VPSHADmr,         0 },
868288943Sdim    { X86::VPSHAQrr,           X86::VPSHAQmr,         0 },
869288943Sdim    { X86::VPSHAWrr,           X86::VPSHAWmr,         0 },
870288943Sdim    { X86::VPSHLBrr,           X86::VPSHLBmr,         0 },
871288943Sdim    { X86::VPSHLDrr,           X86::VPSHLDmr,         0 },
872288943Sdim    { X86::VPSHLQrr,           X86::VPSHLQmr,         0 },
873288943Sdim    { X86::VPSHLWrr,           X86::VPSHLWmr,         0 },
874288943Sdim
875321369Sdim    // LWP foldable instructions
876321369Sdim    { X86::LWPINS32rri,        X86::LWPINS32rmi,      0 },
877321369Sdim    { X86::LWPINS64rri,        X86::LWPINS64rmi,      0 },
878321369Sdim    { X86::LWPVAL32rri,        X86::LWPVAL32rmi,      0 },
879321369Sdim    { X86::LWPVAL64rri,        X86::LWPVAL64rmi,      0 },
880321369Sdim
881261991Sdim    // BMI/BMI2/LZCNT/POPCNT/TBM foldable instructions
882249423Sdim    { X86::BEXTR32rr,       X86::BEXTR32rm,           0 },
883249423Sdim    { X86::BEXTR64rr,       X86::BEXTR64rm,           0 },
884261991Sdim    { X86::BEXTRI32ri,      X86::BEXTRI32mi,          0 },
885261991Sdim    { X86::BEXTRI64ri,      X86::BEXTRI64mi,          0 },
886261991Sdim    { X86::BLCFILL32rr,     X86::BLCFILL32rm,         0 },
887261991Sdim    { X86::BLCFILL64rr,     X86::BLCFILL64rm,         0 },
888261991Sdim    { X86::BLCI32rr,        X86::BLCI32rm,            0 },
889261991Sdim    { X86::BLCI64rr,        X86::BLCI64rm,            0 },
890261991Sdim    { X86::BLCIC32rr,       X86::BLCIC32rm,           0 },
891261991Sdim    { X86::BLCIC64rr,       X86::BLCIC64rm,           0 },
892261991Sdim    { X86::BLCMSK32rr,      X86::BLCMSK32rm,          0 },
893261991Sdim    { X86::BLCMSK64rr,      X86::BLCMSK64rm,          0 },
894261991Sdim    { X86::BLCS32rr,        X86::BLCS32rm,            0 },
895261991Sdim    { X86::BLCS64rr,        X86::BLCS64rm,            0 },
896261991Sdim    { X86::BLSFILL32rr,     X86::BLSFILL32rm,         0 },
897261991Sdim    { X86::BLSFILL64rr,     X86::BLSFILL64rm,         0 },
898249423Sdim    { X86::BLSI32rr,        X86::BLSI32rm,            0 },
899249423Sdim    { X86::BLSI64rr,        X86::BLSI64rm,            0 },
900261991Sdim    { X86::BLSIC32rr,       X86::BLSIC32rm,           0 },
901261991Sdim    { X86::BLSIC64rr,       X86::BLSIC64rm,           0 },
902249423Sdim    { X86::BLSMSK32rr,      X86::BLSMSK32rm,          0 },
903249423Sdim    { X86::BLSMSK64rr,      X86::BLSMSK64rm,          0 },
904249423Sdim    { X86::BLSR32rr,        X86::BLSR32rm,            0 },
905249423Sdim    { X86::BLSR64rr,        X86::BLSR64rm,            0 },
906249423Sdim    { X86::BZHI32rr,        X86::BZHI32rm,            0 },
907249423Sdim    { X86::BZHI64rr,        X86::BZHI64rm,            0 },
908249423Sdim    { X86::LZCNT16rr,       X86::LZCNT16rm,           0 },
909249423Sdim    { X86::LZCNT32rr,       X86::LZCNT32rm,           0 },
910249423Sdim    { X86::LZCNT64rr,       X86::LZCNT64rm,           0 },
911249423Sdim    { X86::POPCNT16rr,      X86::POPCNT16rm,          0 },
912249423Sdim    { X86::POPCNT32rr,      X86::POPCNT32rm,          0 },
913249423Sdim    { X86::POPCNT64rr,      X86::POPCNT64rm,          0 },
914243830Sdim    { X86::RORX32ri,        X86::RORX32mi,            0 },
915243830Sdim    { X86::RORX64ri,        X86::RORX64mi,            0 },
916243830Sdim    { X86::SARX32rr,        X86::SARX32rm,            0 },
917243830Sdim    { X86::SARX64rr,        X86::SARX64rm,            0 },
918243830Sdim    { X86::SHRX32rr,        X86::SHRX32rm,            0 },
919243830Sdim    { X86::SHRX64rr,        X86::SHRX64rm,            0 },
920243830Sdim    { X86::SHLX32rr,        X86::SHLX32rm,            0 },
921243830Sdim    { X86::SHLX64rr,        X86::SHLX64rm,            0 },
922261991Sdim    { X86::T1MSKC32rr,      X86::T1MSKC32rm,          0 },
923261991Sdim    { X86::T1MSKC64rr,      X86::T1MSKC64rm,          0 },
924249423Sdim    { X86::TZCNT16rr,       X86::TZCNT16rm,           0 },
925249423Sdim    { X86::TZCNT32rr,       X86::TZCNT32rm,           0 },
926249423Sdim    { X86::TZCNT64rr,       X86::TZCNT64rm,           0 },
927261991Sdim    { X86::TZMSK32rr,       X86::TZMSK32rm,           0 },
928261991Sdim    { X86::TZMSK64rr,       X86::TZMSK64rm,           0 },
929261991Sdim
930261991Sdim    // AVX-512 foldable instructions
931314564Sdim    { X86::VBROADCASTSSZr,   X86::VBROADCASTSSZm,     TB_NO_REVERSE },
932314564Sdim    { X86::VBROADCASTSDZr,   X86::VBROADCASTSDZm,     TB_NO_REVERSE },
933327952Sdim    { X86::VCVTDQ2PDZrr,     X86::VCVTDQ2PDZrm,       0 },
934327952Sdim    { X86::VCVTPD2PSZrr,     X86::VCVTPD2PSZrm,       0 },
935327952Sdim    { X86::VCVTUDQ2PDZrr,    X86::VCVTUDQ2PDZrm,      0 },
936309124Sdim    { X86::VMOV64toPQIZrr,   X86::VMOVQI2PQIZrm,      0 },
937321369Sdim    { X86::VMOV64toSDZrr,    X86::VMOV64toSDZrm,      0 },
938321369Sdim    { X86::VMOVDI2PDIZrr,    X86::VMOVDI2PDIZrm,      0 },
939309124Sdim    { X86::VMOVDI2SSZrr,     X86::VMOVDI2SSZrm,       0 },
940309124Sdim    { X86::VMOVAPDZrr,       X86::VMOVAPDZrm,         TB_ALIGN_64 },
941309124Sdim    { X86::VMOVAPSZrr,       X86::VMOVAPSZrm,         TB_ALIGN_64 },
942309124Sdim    { X86::VMOVDQA32Zrr,     X86::VMOVDQA32Zrm,       TB_ALIGN_64 },
943309124Sdim    { X86::VMOVDQA64Zrr,     X86::VMOVDQA64Zrm,       TB_ALIGN_64 },
944309124Sdim    { X86::VMOVDQU8Zrr,      X86::VMOVDQU8Zrm,        0 },
945309124Sdim    { X86::VMOVDQU16Zrr,     X86::VMOVDQU16Zrm,       0 },
946309124Sdim    { X86::VMOVDQU32Zrr,     X86::VMOVDQU32Zrm,       0 },
947309124Sdim    { X86::VMOVDQU64Zrr,     X86::VMOVDQU64Zrm,       0 },
948309124Sdim    { X86::VMOVUPDZrr,       X86::VMOVUPDZrm,         0 },
949309124Sdim    { X86::VMOVUPSZrr,       X86::VMOVUPSZrm,         0 },
950321369Sdim    { X86::VMOVZPQILo2PQIZrr,X86::VMOVQI2PQIZrm,      TB_NO_REVERSE },
951321369Sdim    { X86::VPABSBZrr,        X86::VPABSBZrm,          0 },
952309124Sdim    { X86::VPABSDZrr,        X86::VPABSDZrm,          0 },
953309124Sdim    { X86::VPABSQZrr,        X86::VPABSQZrm,          0 },
954321369Sdim    { X86::VPABSWZrr,        X86::VPABSWZrm,          0 },
955321369Sdim    { X86::VPCONFLICTDZrr,   X86::VPCONFLICTDZrm,     0 },
956321369Sdim    { X86::VPCONFLICTQZrr,   X86::VPCONFLICTQZrm,     0 },
957314564Sdim    { X86::VPERMILPDZri,     X86::VPERMILPDZmi,       0 },
958314564Sdim    { X86::VPERMILPSZri,     X86::VPERMILPSZmi,       0 },
959314564Sdim    { X86::VPERMPDZri,       X86::VPERMPDZmi,         0 },
960314564Sdim    { X86::VPERMQZri,        X86::VPERMQZmi,          0 },
961321369Sdim    { X86::VPLZCNTDZrr,      X86::VPLZCNTDZrm,        0 },
962321369Sdim    { X86::VPLZCNTQZrr,      X86::VPLZCNTQZrm,        0 },
963314564Sdim    { X86::VPMOVSXBDZrr,     X86::VPMOVSXBDZrm,       0 },
964314564Sdim    { X86::VPMOVSXBQZrr,     X86::VPMOVSXBQZrm,       TB_NO_REVERSE },
965314564Sdim    { X86::VPMOVSXBWZrr,     X86::VPMOVSXBWZrm,       0 },
966314564Sdim    { X86::VPMOVSXDQZrr,     X86::VPMOVSXDQZrm,       0 },
967314564Sdim    { X86::VPMOVSXWDZrr,     X86::VPMOVSXWDZrm,       0 },
968314564Sdim    { X86::VPMOVSXWQZrr,     X86::VPMOVSXWQZrm,       0 },
969314564Sdim    { X86::VPMOVZXBDZrr,     X86::VPMOVZXBDZrm,       0 },
970314564Sdim    { X86::VPMOVZXBQZrr,     X86::VPMOVZXBQZrm,       TB_NO_REVERSE },
971314564Sdim    { X86::VPMOVZXBWZrr,     X86::VPMOVZXBWZrm,       0 },
972314564Sdim    { X86::VPMOVZXDQZrr,     X86::VPMOVZXDQZrm,       0 },
973314564Sdim    { X86::VPMOVZXWDZrr,     X86::VPMOVZXWDZrm,       0 },
974314564Sdim    { X86::VPMOVZXWQZrr,     X86::VPMOVZXWQZrm,       0 },
975321369Sdim    { X86::VPOPCNTDZrr,      X86::VPOPCNTDZrm,        0 },
976321369Sdim    { X86::VPOPCNTQZrr,      X86::VPOPCNTQZrm,        0 },
977314564Sdim    { X86::VPSHUFDZri,       X86::VPSHUFDZmi,         0 },
978314564Sdim    { X86::VPSHUFHWZri,      X86::VPSHUFHWZmi,        0 },
979314564Sdim    { X86::VPSHUFLWZri,      X86::VPSHUFLWZmi,        0 },
980327952Sdim    { X86::VPSLLDQZrr,       X86::VPSLLDQZrm,         0 },
981321369Sdim    { X86::VPSLLDZri,        X86::VPSLLDZmi,          0 },
982321369Sdim    { X86::VPSLLQZri,        X86::VPSLLQZmi,          0 },
983321369Sdim    { X86::VPSLLWZri,        X86::VPSLLWZmi,          0 },
984321369Sdim    { X86::VPSRADZri,        X86::VPSRADZmi,          0 },
985321369Sdim    { X86::VPSRAQZri,        X86::VPSRAQZmi,          0 },
986321369Sdim    { X86::VPSRAWZri,        X86::VPSRAWZmi,          0 },
987327952Sdim    { X86::VPSRLDQZrr,       X86::VPSRLDQZrm,         0 },
988321369Sdim    { X86::VPSRLDZri,        X86::VPSRLDZmi,          0 },
989321369Sdim    { X86::VPSRLQZri,        X86::VPSRLQZmi,          0 },
990321369Sdim    { X86::VPSRLWZri,        X86::VPSRLWZmi,          0 },
991288943Sdim
992280031Sdim    // AVX-512 foldable instructions (256-bit versions)
993314564Sdim    { X86::VBROADCASTSSZ256r,    X86::VBROADCASTSSZ256m,    TB_NO_REVERSE },
994314564Sdim    { X86::VBROADCASTSDZ256r,    X86::VBROADCASTSDZ256m,    TB_NO_REVERSE },
995327952Sdim    { X86::VCVTDQ2PDZ256rr,      X86::VCVTDQ2PDZ256rm,      0 },
996327952Sdim    { X86::VCVTPD2PSZ256rr,      X86::VCVTPD2PSZ256rm,      0 },
997327952Sdim    { X86::VCVTUDQ2PDZ256rr,     X86::VCVTUDQ2PDZ256rm,     0 },
998309124Sdim    { X86::VMOVAPDZ256rr,        X86::VMOVAPDZ256rm,        TB_ALIGN_32 },
999309124Sdim    { X86::VMOVAPSZ256rr,        X86::VMOVAPSZ256rm,        TB_ALIGN_32 },
1000309124Sdim    { X86::VMOVDQA32Z256rr,      X86::VMOVDQA32Z256rm,      TB_ALIGN_32 },
1001309124Sdim    { X86::VMOVDQA64Z256rr,      X86::VMOVDQA64Z256rm,      TB_ALIGN_32 },
1002309124Sdim    { X86::VMOVDQU8Z256rr,       X86::VMOVDQU8Z256rm,       0 },
1003309124Sdim    { X86::VMOVDQU16Z256rr,      X86::VMOVDQU16Z256rm,      0 },
1004309124Sdim    { X86::VMOVDQU32Z256rr,      X86::VMOVDQU32Z256rm,      0 },
1005309124Sdim    { X86::VMOVDQU64Z256rr,      X86::VMOVDQU64Z256rm,      0 },
1006309124Sdim    { X86::VMOVUPDZ256rr,        X86::VMOVUPDZ256rm,        0 },
1007309124Sdim    { X86::VMOVUPSZ256rr,        X86::VMOVUPSZ256rm,        0 },
1008321369Sdim    { X86::VPABSBZ256rr,         X86::VPABSBZ256rm,         0 },
1009321369Sdim    { X86::VPABSDZ256rr,         X86::VPABSDZ256rm,         0 },
1010321369Sdim    { X86::VPABSQZ256rr,         X86::VPABSQZ256rm,         0 },
1011321369Sdim    { X86::VPABSWZ256rr,         X86::VPABSWZ256rm,         0 },
1012321369Sdim    { X86::VPCONFLICTDZ256rr,    X86::VPCONFLICTDZ256rm,    0 },
1013321369Sdim    { X86::VPCONFLICTQZ256rr,    X86::VPCONFLICTQZ256rm,    0 },
1014314564Sdim    { X86::VPERMILPDZ256ri,      X86::VPERMILPDZ256mi,      0 },
1015314564Sdim    { X86::VPERMILPSZ256ri,      X86::VPERMILPSZ256mi,      0 },
1016314564Sdim    { X86::VPERMPDZ256ri,        X86::VPERMPDZ256mi,        0 },
1017314564Sdim    { X86::VPERMQZ256ri,         X86::VPERMQZ256mi,         0 },
1018321369Sdim    { X86::VPLZCNTDZ256rr,       X86::VPLZCNTDZ256rm,       0 },
1019321369Sdim    { X86::VPLZCNTQZ256rr,       X86::VPLZCNTQZ256rm,       0 },
1020314564Sdim    { X86::VPMOVSXBDZ256rr,      X86::VPMOVSXBDZ256rm,      TB_NO_REVERSE },
1021314564Sdim    { X86::VPMOVSXBQZ256rr,      X86::VPMOVSXBQZ256rm,      TB_NO_REVERSE },
1022314564Sdim    { X86::VPMOVSXBWZ256rr,      X86::VPMOVSXBWZ256rm,      0 },
1023314564Sdim    { X86::VPMOVSXDQZ256rr,      X86::VPMOVSXDQZ256rm,      0 },
1024314564Sdim    { X86::VPMOVSXWDZ256rr,      X86::VPMOVSXWDZ256rm,      0 },
1025314564Sdim    { X86::VPMOVSXWQZ256rr,      X86::VPMOVSXWQZ256rm,      TB_NO_REVERSE },
1026314564Sdim    { X86::VPMOVZXBDZ256rr,      X86::VPMOVZXBDZ256rm,      TB_NO_REVERSE },
1027314564Sdim    { X86::VPMOVZXBQZ256rr,      X86::VPMOVZXBQZ256rm,      TB_NO_REVERSE },
1028314564Sdim    { X86::VPMOVZXBWZ256rr,      X86::VPMOVZXBWZ256rm,      0 },
1029314564Sdim    { X86::VPMOVZXDQZ256rr,      X86::VPMOVZXDQZ256rm,      0 },
1030314564Sdim    { X86::VPMOVZXWDZ256rr,      X86::VPMOVZXWDZ256rm,      0 },
1031314564Sdim    { X86::VPMOVZXWQZ256rr,      X86::VPMOVZXWQZ256rm,      TB_NO_REVERSE },
1032314564Sdim    { X86::VPSHUFDZ256ri,        X86::VPSHUFDZ256mi,        0 },
1033314564Sdim    { X86::VPSHUFHWZ256ri,       X86::VPSHUFHWZ256mi,       0 },
1034314564Sdim    { X86::VPSHUFLWZ256ri,       X86::VPSHUFLWZ256mi,       0 },
1035321369Sdim    { X86::VPSLLDQZ256rr,        X86::VPSLLDQZ256rm,        0 },
1036321369Sdim    { X86::VPSLLDZ256ri,         X86::VPSLLDZ256mi,         0 },
1037321369Sdim    { X86::VPSLLQZ256ri,         X86::VPSLLQZ256mi,         0 },
1038321369Sdim    { X86::VPSLLWZ256ri,         X86::VPSLLWZ256mi,         0 },
1039321369Sdim    { X86::VPSRADZ256ri,         X86::VPSRADZ256mi,         0 },
1040321369Sdim    { X86::VPSRAQZ256ri,         X86::VPSRAQZ256mi,         0 },
1041321369Sdim    { X86::VPSRAWZ256ri,         X86::VPSRAWZ256mi,         0 },
1042321369Sdim    { X86::VPSRLDQZ256rr,        X86::VPSRLDQZ256rm,        0 },
1043321369Sdim    { X86::VPSRLDZ256ri,         X86::VPSRLDZ256mi,         0 },
1044321369Sdim    { X86::VPSRLQZ256ri,         X86::VPSRLQZ256mi,         0 },
1045321369Sdim    { X86::VPSRLWZ256ri,         X86::VPSRLWZ256mi,         0 },
1046288943Sdim
1047309124Sdim    // AVX-512 foldable instructions (128-bit versions)
1048314564Sdim    { X86::VBROADCASTSSZ128r,    X86::VBROADCASTSSZ128m,    TB_NO_REVERSE },
1049327952Sdim    { X86::VCVTDQ2PDZ128rr,      X86::VCVTDQ2PDZ128rm,      TB_NO_REVERSE },
1050327952Sdim    { X86::VCVTPD2PSZ128rr,      X86::VCVTPD2PSZ128rm,      0 },
1051327952Sdim    { X86::VCVTUDQ2PDZ128rr,     X86::VCVTUDQ2PDZ128rm,     TB_NO_REVERSE },
1052309124Sdim    { X86::VMOVAPDZ128rr,        X86::VMOVAPDZ128rm,        TB_ALIGN_16 },
1053309124Sdim    { X86::VMOVAPSZ128rr,        X86::VMOVAPSZ128rm,        TB_ALIGN_16 },
1054309124Sdim    { X86::VMOVDQA32Z128rr,      X86::VMOVDQA32Z128rm,      TB_ALIGN_16 },
1055309124Sdim    { X86::VMOVDQA64Z128rr,      X86::VMOVDQA64Z128rm,      TB_ALIGN_16 },
1056309124Sdim    { X86::VMOVDQU8Z128rr,       X86::VMOVDQU8Z128rm,       0 },
1057309124Sdim    { X86::VMOVDQU16Z128rr,      X86::VMOVDQU16Z128rm,      0 },
1058309124Sdim    { X86::VMOVDQU32Z128rr,      X86::VMOVDQU32Z128rm,      0 },
1059309124Sdim    { X86::VMOVDQU64Z128rr,      X86::VMOVDQU64Z128rm,      0 },
1060309124Sdim    { X86::VMOVUPDZ128rr,        X86::VMOVUPDZ128rm,        0 },
1061309124Sdim    { X86::VMOVUPSZ128rr,        X86::VMOVUPSZ128rm,        0 },
1062321369Sdim    { X86::VPABSBZ128rr,         X86::VPABSBZ128rm,         0 },
1063321369Sdim    { X86::VPABSDZ128rr,         X86::VPABSDZ128rm,         0 },
1064321369Sdim    { X86::VPABSQZ128rr,         X86::VPABSQZ128rm,         0 },
1065321369Sdim    { X86::VPABSWZ128rr,         X86::VPABSWZ128rm,         0 },
1066321369Sdim    { X86::VPCONFLICTDZ128rr,    X86::VPCONFLICTDZ128rm,    0 },
1067321369Sdim    { X86::VPCONFLICTQZ128rr,    X86::VPCONFLICTQZ128rm,    0 },
1068314564Sdim    { X86::VPERMILPDZ128ri,      X86::VPERMILPDZ128mi,      0 },
1069314564Sdim    { X86::VPERMILPSZ128ri,      X86::VPERMILPSZ128mi,      0 },
1070321369Sdim    { X86::VPLZCNTDZ128rr,       X86::VPLZCNTDZ128rm,       0 },
1071321369Sdim    { X86::VPLZCNTQZ128rr,       X86::VPLZCNTQZ128rm,       0 },
1072314564Sdim    { X86::VPMOVSXBDZ128rr,      X86::VPMOVSXBDZ128rm,      TB_NO_REVERSE },
1073314564Sdim    { X86::VPMOVSXBQZ128rr,      X86::VPMOVSXBQZ128rm,      TB_NO_REVERSE },
1074314564Sdim    { X86::VPMOVSXBWZ128rr,      X86::VPMOVSXBWZ128rm,      TB_NO_REVERSE },
1075314564Sdim    { X86::VPMOVSXDQZ128rr,      X86::VPMOVSXDQZ128rm,      TB_NO_REVERSE },
1076314564Sdim    { X86::VPMOVSXWDZ128rr,      X86::VPMOVSXWDZ128rm,      TB_NO_REVERSE },
1077314564Sdim    { X86::VPMOVSXWQZ128rr,      X86::VPMOVSXWQZ128rm,      TB_NO_REVERSE },
1078314564Sdim    { X86::VPMOVZXBDZ128rr,      X86::VPMOVZXBDZ128rm,      TB_NO_REVERSE },
1079314564Sdim    { X86::VPMOVZXBQZ128rr,      X86::VPMOVZXBQZ128rm,      TB_NO_REVERSE },
1080314564Sdim    { X86::VPMOVZXBWZ128rr,      X86::VPMOVZXBWZ128rm,      TB_NO_REVERSE },
1081314564Sdim    { X86::VPMOVZXDQZ128rr,      X86::VPMOVZXDQZ128rm,      TB_NO_REVERSE },
1082314564Sdim    { X86::VPMOVZXWDZ128rr,      X86::VPMOVZXWDZ128rm,      TB_NO_REVERSE },
1083314564Sdim    { X86::VPMOVZXWQZ128rr,      X86::VPMOVZXWQZ128rm,      TB_NO_REVERSE },
1084314564Sdim    { X86::VPSHUFDZ128ri,        X86::VPSHUFDZ128mi,        0 },
1085314564Sdim    { X86::VPSHUFHWZ128ri,       X86::VPSHUFHWZ128mi,       0 },
1086314564Sdim    { X86::VPSHUFLWZ128ri,       X86::VPSHUFLWZ128mi,       0 },
1087321369Sdim    { X86::VPSLLDQZ128rr,        X86::VPSLLDQZ128rm,        0 },
1088321369Sdim    { X86::VPSLLDZ128ri,         X86::VPSLLDZ128mi,         0 },
1089321369Sdim    { X86::VPSLLQZ128ri,         X86::VPSLLQZ128mi,         0 },
1090321369Sdim    { X86::VPSLLWZ128ri,         X86::VPSLLWZ128mi,         0 },
1091321369Sdim    { X86::VPSRADZ128ri,         X86::VPSRADZ128mi,         0 },
1092321369Sdim    { X86::VPSRAQZ128ri,         X86::VPSRAQZ128mi,         0 },
1093321369Sdim    { X86::VPSRAWZ128ri,         X86::VPSRAWZ128mi,         0 },
1094321369Sdim    { X86::VPSRLDQZ128rr,        X86::VPSRLDQZ128rm,        0 },
1095321369Sdim    { X86::VPSRLDZ128ri,         X86::VPSRLDZ128mi,         0 },
1096321369Sdim    { X86::VPSRLQZ128ri,         X86::VPSRLQZ128mi,         0 },
1097321369Sdim    { X86::VPSRLWZ128ri,         X86::VPSRLWZ128mi,         0 },
1098314564Sdim
1099288943Sdim    // F16C foldable instructions
1100288943Sdim    { X86::VCVTPH2PSrr,        X86::VCVTPH2PSrm,            0 },
1101288943Sdim    { X86::VCVTPH2PSYrr,       X86::VCVTPH2PSYrm,           0 },
1102288943Sdim
1103261991Sdim    // AES foldable instructions
1104261991Sdim    { X86::AESIMCrr,              X86::AESIMCrm,              TB_ALIGN_16 },
1105261991Sdim    { X86::AESKEYGENASSIST128rr,  X86::AESKEYGENASSIST128rm,  TB_ALIGN_16 },
1106288943Sdim    { X86::VAESIMCrr,             X86::VAESIMCrm,             0 },
1107288943Sdim    { X86::VAESKEYGENASSIST128rr, X86::VAESKEYGENASSIST128rm, 0 }
1108193323Sed  };
1109193323Sed
1110288943Sdim  for (X86MemoryFoldTableEntry Entry : MemoryFoldTable1) {
1111226633Sdim    AddTableEntry(RegOp2MemOpTable1, MemOp2RegOpTable,
1112288943Sdim                  Entry.RegOp, Entry.MemOp,
1113226633Sdim                  // Index 1, folded load
1114288943Sdim                  Entry.Flags | TB_INDEX_1 | TB_FOLDED_LOAD);
1115193323Sed  }
1116193323Sed
1117288943Sdim  static const X86MemoryFoldTableEntry MemoryFoldTable2[] = {
1118226633Sdim    { X86::ADC32rr,         X86::ADC32rm,       0 },
1119226633Sdim    { X86::ADC64rr,         X86::ADC64rm,       0 },
1120226633Sdim    { X86::ADD16rr,         X86::ADD16rm,       0 },
1121226633Sdim    { X86::ADD16rr_DB,      X86::ADD16rm,       TB_NO_REVERSE },
1122226633Sdim    { X86::ADD32rr,         X86::ADD32rm,       0 },
1123226633Sdim    { X86::ADD32rr_DB,      X86::ADD32rm,       TB_NO_REVERSE },
1124226633Sdim    { X86::ADD64rr,         X86::ADD64rm,       0 },
1125226633Sdim    { X86::ADD64rr_DB,      X86::ADD64rm,       TB_NO_REVERSE },
1126226633Sdim    { X86::ADD8rr,          X86::ADD8rm,        0 },
1127226633Sdim    { X86::ADDPDrr,         X86::ADDPDrm,       TB_ALIGN_16 },
1128226633Sdim    { X86::ADDPSrr,         X86::ADDPSrm,       TB_ALIGN_16 },
1129226633Sdim    { X86::ADDSDrr,         X86::ADDSDrm,       0 },
1130314564Sdim    { X86::ADDSDrr_Int,     X86::ADDSDrm_Int,   TB_NO_REVERSE },
1131226633Sdim    { X86::ADDSSrr,         X86::ADDSSrm,       0 },
1132314564Sdim    { X86::ADDSSrr_Int,     X86::ADDSSrm_Int,   TB_NO_REVERSE },
1133226633Sdim    { X86::ADDSUBPDrr,      X86::ADDSUBPDrm,    TB_ALIGN_16 },
1134226633Sdim    { X86::ADDSUBPSrr,      X86::ADDSUBPSrm,    TB_ALIGN_16 },
1135226633Sdim    { X86::AND16rr,         X86::AND16rm,       0 },
1136226633Sdim    { X86::AND32rr,         X86::AND32rm,       0 },
1137226633Sdim    { X86::AND64rr,         X86::AND64rm,       0 },
1138226633Sdim    { X86::AND8rr,          X86::AND8rm,        0 },
1139226633Sdim    { X86::ANDNPDrr,        X86::ANDNPDrm,      TB_ALIGN_16 },
1140226633Sdim    { X86::ANDNPSrr,        X86::ANDNPSrm,      TB_ALIGN_16 },
1141226633Sdim    { X86::ANDPDrr,         X86::ANDPDrm,       TB_ALIGN_16 },
1142226633Sdim    { X86::ANDPSrr,         X86::ANDPSrm,       TB_ALIGN_16 },
1143234353Sdim    { X86::BLENDPDrri,      X86::BLENDPDrmi,    TB_ALIGN_16 },
1144234353Sdim    { X86::BLENDPSrri,      X86::BLENDPSrmi,    TB_ALIGN_16 },
1145234353Sdim    { X86::BLENDVPDrr0,     X86::BLENDVPDrm0,   TB_ALIGN_16 },
1146234353Sdim    { X86::BLENDVPSrr0,     X86::BLENDVPSrm0,   TB_ALIGN_16 },
1147226633Sdim    { X86::CMOVA16rr,       X86::CMOVA16rm,     0 },
1148226633Sdim    { X86::CMOVA32rr,       X86::CMOVA32rm,     0 },
1149226633Sdim    { X86::CMOVA64rr,       X86::CMOVA64rm,     0 },
1150226633Sdim    { X86::CMOVAE16rr,      X86::CMOVAE16rm,    0 },
1151226633Sdim    { X86::CMOVAE32rr,      X86::CMOVAE32rm,    0 },
1152226633Sdim    { X86::CMOVAE64rr,      X86::CMOVAE64rm,    0 },
1153226633Sdim    { X86::CMOVB16rr,       X86::CMOVB16rm,     0 },
1154226633Sdim    { X86::CMOVB32rr,       X86::CMOVB32rm,     0 },
1155226633Sdim    { X86::CMOVB64rr,       X86::CMOVB64rm,     0 },
1156226633Sdim    { X86::CMOVBE16rr,      X86::CMOVBE16rm,    0 },
1157226633Sdim    { X86::CMOVBE32rr,      X86::CMOVBE32rm,    0 },
1158226633Sdim    { X86::CMOVBE64rr,      X86::CMOVBE64rm,    0 },
1159226633Sdim    { X86::CMOVE16rr,       X86::CMOVE16rm,     0 },
1160226633Sdim    { X86::CMOVE32rr,       X86::CMOVE32rm,     0 },
1161226633Sdim    { X86::CMOVE64rr,       X86::CMOVE64rm,     0 },
1162226633Sdim    { X86::CMOVG16rr,       X86::CMOVG16rm,     0 },
1163226633Sdim    { X86::CMOVG32rr,       X86::CMOVG32rm,     0 },
1164226633Sdim    { X86::CMOVG64rr,       X86::CMOVG64rm,     0 },
1165226633Sdim    { X86::CMOVGE16rr,      X86::CMOVGE16rm,    0 },
1166226633Sdim    { X86::CMOVGE32rr,      X86::CMOVGE32rm,    0 },
1167226633Sdim    { X86::CMOVGE64rr,      X86::CMOVGE64rm,    0 },
1168226633Sdim    { X86::CMOVL16rr,       X86::CMOVL16rm,     0 },
1169226633Sdim    { X86::CMOVL32rr,       X86::CMOVL32rm,     0 },
1170226633Sdim    { X86::CMOVL64rr,       X86::CMOVL64rm,     0 },
1171226633Sdim    { X86::CMOVLE16rr,      X86::CMOVLE16rm,    0 },
1172226633Sdim    { X86::CMOVLE32rr,      X86::CMOVLE32rm,    0 },
1173226633Sdim    { X86::CMOVLE64rr,      X86::CMOVLE64rm,    0 },
1174226633Sdim    { X86::CMOVNE16rr,      X86::CMOVNE16rm,    0 },
1175226633Sdim    { X86::CMOVNE32rr,      X86::CMOVNE32rm,    0 },
1176226633Sdim    { X86::CMOVNE64rr,      X86::CMOVNE64rm,    0 },
1177226633Sdim    { X86::CMOVNO16rr,      X86::CMOVNO16rm,    0 },
1178226633Sdim    { X86::CMOVNO32rr,      X86::CMOVNO32rm,    0 },
1179226633Sdim    { X86::CMOVNO64rr,      X86::CMOVNO64rm,    0 },
1180226633Sdim    { X86::CMOVNP16rr,      X86::CMOVNP16rm,    0 },
1181226633Sdim    { X86::CMOVNP32rr,      X86::CMOVNP32rm,    0 },
1182226633Sdim    { X86::CMOVNP64rr,      X86::CMOVNP64rm,    0 },
1183226633Sdim    { X86::CMOVNS16rr,      X86::CMOVNS16rm,    0 },
1184226633Sdim    { X86::CMOVNS32rr,      X86::CMOVNS32rm,    0 },
1185226633Sdim    { X86::CMOVNS64rr,      X86::CMOVNS64rm,    0 },
1186226633Sdim    { X86::CMOVO16rr,       X86::CMOVO16rm,     0 },
1187226633Sdim    { X86::CMOVO32rr,       X86::CMOVO32rm,     0 },
1188226633Sdim    { X86::CMOVO64rr,       X86::CMOVO64rm,     0 },
1189226633Sdim    { X86::CMOVP16rr,       X86::CMOVP16rm,     0 },
1190226633Sdim    { X86::CMOVP32rr,       X86::CMOVP32rm,     0 },
1191226633Sdim    { X86::CMOVP64rr,       X86::CMOVP64rm,     0 },
1192226633Sdim    { X86::CMOVS16rr,       X86::CMOVS16rm,     0 },
1193226633Sdim    { X86::CMOVS32rr,       X86::CMOVS32rm,     0 },
1194226633Sdim    { X86::CMOVS64rr,       X86::CMOVS64rm,     0 },
1195226633Sdim    { X86::CMPPDrri,        X86::CMPPDrmi,      TB_ALIGN_16 },
1196226633Sdim    { X86::CMPPSrri,        X86::CMPPSrmi,      TB_ALIGN_16 },
1197226633Sdim    { X86::CMPSDrr,         X86::CMPSDrm,       0 },
1198327952Sdim    { X86::CMPSDrr_Int,     X86::CMPSDrm_Int,   TB_NO_REVERSE },
1199226633Sdim    { X86::CMPSSrr,         X86::CMPSSrm,       0 },
1200327952Sdim    { X86::CMPSSrr_Int,     X86::CMPSSrm_Int,   TB_NO_REVERSE },
1201288943Sdim    { X86::CRC32r32r32,     X86::CRC32r32m32,   0 },
1202288943Sdim    { X86::CRC32r64r64,     X86::CRC32r64m64,   0 },
1203327952Sdim    { X86::CVTSD2SSrr_Int,  X86::CVTSD2SSrm_Int,      TB_NO_REVERSE },
1204327952Sdim    { X86::CVTSS2SDrr_Int,  X86::CVTSS2SDrm_Int,      TB_NO_REVERSE },
1205226633Sdim    { X86::DIVPDrr,         X86::DIVPDrm,       TB_ALIGN_16 },
1206226633Sdim    { X86::DIVPSrr,         X86::DIVPSrm,       TB_ALIGN_16 },
1207226633Sdim    { X86::DIVSDrr,         X86::DIVSDrm,       0 },
1208314564Sdim    { X86::DIVSDrr_Int,     X86::DIVSDrm_Int,   TB_NO_REVERSE },
1209226633Sdim    { X86::DIVSSrr,         X86::DIVSSrm,       0 },
1210314564Sdim    { X86::DIVSSrr_Int,     X86::DIVSSrm_Int,   TB_NO_REVERSE },
1211288943Sdim    { X86::DPPDrri,         X86::DPPDrmi,       TB_ALIGN_16 },
1212288943Sdim    { X86::DPPSrri,         X86::DPPSrmi,       TB_ALIGN_16 },
1213226633Sdim    { X86::HADDPDrr,        X86::HADDPDrm,      TB_ALIGN_16 },
1214226633Sdim    { X86::HADDPSrr,        X86::HADDPSrm,      TB_ALIGN_16 },
1215226633Sdim    { X86::HSUBPDrr,        X86::HSUBPDrm,      TB_ALIGN_16 },
1216226633Sdim    { X86::HSUBPSrr,        X86::HSUBPSrm,      TB_ALIGN_16 },
1217226633Sdim    { X86::IMUL16rr,        X86::IMUL16rm,      0 },
1218226633Sdim    { X86::IMUL32rr,        X86::IMUL32rm,      0 },
1219226633Sdim    { X86::IMUL64rr,        X86::IMUL64rm,      0 },
1220327952Sdim    { X86::CVTSI642SDrr_Int,X86::CVTSI642SDrm_Int,    0 },
1221327952Sdim    { X86::CVTSI2SDrr_Int,  X86::CVTSI2SDrm_Int,      0 },
1222327952Sdim    { X86::CVTSI642SSrr_Int,X86::CVTSI642SSrm_Int,    0 },
1223327952Sdim    { X86::CVTSI2SSrr_Int,  X86::CVTSI2SSrm_Int,      0 },
1224226633Sdim    { X86::MAXPDrr,         X86::MAXPDrm,       TB_ALIGN_16 },
1225314564Sdim    { X86::MAXCPDrr,        X86::MAXCPDrm,      TB_ALIGN_16 },
1226226633Sdim    { X86::MAXPSrr,         X86::MAXPSrm,       TB_ALIGN_16 },
1227314564Sdim    { X86::MAXCPSrr,        X86::MAXCPSrm,      TB_ALIGN_16 },
1228226633Sdim    { X86::MAXSDrr,         X86::MAXSDrm,       0 },
1229314564Sdim    { X86::MAXCSDrr,        X86::MAXCSDrm,      0 },
1230314564Sdim    { X86::MAXSDrr_Int,     X86::MAXSDrm_Int,   TB_NO_REVERSE },
1231226633Sdim    { X86::MAXSSrr,         X86::MAXSSrm,       0 },
1232314564Sdim    { X86::MAXCSSrr,        X86::MAXCSSrm,      0 },
1233314564Sdim    { X86::MAXSSrr_Int,     X86::MAXSSrm_Int,   TB_NO_REVERSE },
1234226633Sdim    { X86::MINPDrr,         X86::MINPDrm,       TB_ALIGN_16 },
1235314564Sdim    { X86::MINCPDrr,        X86::MINCPDrm,      TB_ALIGN_16 },
1236226633Sdim    { X86::MINPSrr,         X86::MINPSrm,       TB_ALIGN_16 },
1237314564Sdim    { X86::MINCPSrr,        X86::MINCPSrm,      TB_ALIGN_16 },
1238226633Sdim    { X86::MINSDrr,         X86::MINSDrm,       0 },
1239314564Sdim    { X86::MINCSDrr,        X86::MINCSDrm,      0 },
1240314564Sdim    { X86::MINSDrr_Int,     X86::MINSDrm_Int,   TB_NO_REVERSE },
1241226633Sdim    { X86::MINSSrr,         X86::MINSSrm,       0 },
1242314564Sdim    { X86::MINCSSrr,        X86::MINCSSrm,      0 },
1243314564Sdim    { X86::MINSSrr_Int,     X86::MINSSrm_Int,   TB_NO_REVERSE },
1244309124Sdim    { X86::MOVLHPSrr,       X86::MOVHPSrm,      TB_NO_REVERSE },
1245234353Sdim    { X86::MPSADBWrri,      X86::MPSADBWrmi,    TB_ALIGN_16 },
1246226633Sdim    { X86::MULPDrr,         X86::MULPDrm,       TB_ALIGN_16 },
1247226633Sdim    { X86::MULPSrr,         X86::MULPSrm,       TB_ALIGN_16 },
1248226633Sdim    { X86::MULSDrr,         X86::MULSDrm,       0 },
1249314564Sdim    { X86::MULSDrr_Int,     X86::MULSDrm_Int,   TB_NO_REVERSE },
1250226633Sdim    { X86::MULSSrr,         X86::MULSSrm,       0 },
1251314564Sdim    { X86::MULSSrr_Int,     X86::MULSSrm_Int,   TB_NO_REVERSE },
1252226633Sdim    { X86::OR16rr,          X86::OR16rm,        0 },
1253226633Sdim    { X86::OR32rr,          X86::OR32rm,        0 },
1254226633Sdim    { X86::OR64rr,          X86::OR64rm,        0 },
1255226633Sdim    { X86::OR8rr,           X86::OR8rm,         0 },
1256226633Sdim    { X86::ORPDrr,          X86::ORPDrm,        TB_ALIGN_16 },
1257226633Sdim    { X86::ORPSrr,          X86::ORPSrm,        TB_ALIGN_16 },
1258226633Sdim    { X86::PACKSSDWrr,      X86::PACKSSDWrm,    TB_ALIGN_16 },
1259226633Sdim    { X86::PACKSSWBrr,      X86::PACKSSWBrm,    TB_ALIGN_16 },
1260234353Sdim    { X86::PACKUSDWrr,      X86::PACKUSDWrm,    TB_ALIGN_16 },
1261226633Sdim    { X86::PACKUSWBrr,      X86::PACKUSWBrm,    TB_ALIGN_16 },
1262226633Sdim    { X86::PADDBrr,         X86::PADDBrm,       TB_ALIGN_16 },
1263226633Sdim    { X86::PADDDrr,         X86::PADDDrm,       TB_ALIGN_16 },
1264226633Sdim    { X86::PADDQrr,         X86::PADDQrm,       TB_ALIGN_16 },
1265226633Sdim    { X86::PADDSBrr,        X86::PADDSBrm,      TB_ALIGN_16 },
1266226633Sdim    { X86::PADDSWrr,        X86::PADDSWrm,      TB_ALIGN_16 },
1267234353Sdim    { X86::PADDUSBrr,       X86::PADDUSBrm,     TB_ALIGN_16 },
1268234353Sdim    { X86::PADDUSWrr,       X86::PADDUSWrm,     TB_ALIGN_16 },
1269226633Sdim    { X86::PADDWrr,         X86::PADDWrm,       TB_ALIGN_16 },
1270309124Sdim    { X86::PALIGNRrri,      X86::PALIGNRrmi,    TB_ALIGN_16 },
1271226633Sdim    { X86::PANDNrr,         X86::PANDNrm,       TB_ALIGN_16 },
1272226633Sdim    { X86::PANDrr,          X86::PANDrm,        TB_ALIGN_16 },
1273226633Sdim    { X86::PAVGBrr,         X86::PAVGBrm,       TB_ALIGN_16 },
1274226633Sdim    { X86::PAVGWrr,         X86::PAVGWrm,       TB_ALIGN_16 },
1275288943Sdim    { X86::PBLENDVBrr0,     X86::PBLENDVBrm0,   TB_ALIGN_16 },
1276234353Sdim    { X86::PBLENDWrri,      X86::PBLENDWrmi,    TB_ALIGN_16 },
1277288943Sdim    { X86::PCLMULQDQrr,     X86::PCLMULQDQrm,   TB_ALIGN_16 },
1278226633Sdim    { X86::PCMPEQBrr,       X86::PCMPEQBrm,     TB_ALIGN_16 },
1279226633Sdim    { X86::PCMPEQDrr,       X86::PCMPEQDrm,     TB_ALIGN_16 },
1280234353Sdim    { X86::PCMPEQQrr,       X86::PCMPEQQrm,     TB_ALIGN_16 },
1281226633Sdim    { X86::PCMPEQWrr,       X86::PCMPEQWrm,     TB_ALIGN_16 },
1282226633Sdim    { X86::PCMPGTBrr,       X86::PCMPGTBrm,     TB_ALIGN_16 },
1283226633Sdim    { X86::PCMPGTDrr,       X86::PCMPGTDrm,     TB_ALIGN_16 },
1284234353Sdim    { X86::PCMPGTQrr,       X86::PCMPGTQrm,     TB_ALIGN_16 },
1285226633Sdim    { X86::PCMPGTWrr,       X86::PCMPGTWrm,     TB_ALIGN_16 },
1286234353Sdim    { X86::PHADDDrr,        X86::PHADDDrm,      TB_ALIGN_16 },
1287234353Sdim    { X86::PHADDWrr,        X86::PHADDWrm,      TB_ALIGN_16 },
1288234353Sdim    { X86::PHADDSWrr128,    X86::PHADDSWrm128,  TB_ALIGN_16 },
1289234353Sdim    { X86::PHSUBDrr,        X86::PHSUBDrm,      TB_ALIGN_16 },
1290234353Sdim    { X86::PHSUBSWrr128,    X86::PHSUBSWrm128,  TB_ALIGN_16 },
1291234353Sdim    { X86::PHSUBWrr,        X86::PHSUBWrm,      TB_ALIGN_16 },
1292288943Sdim    { X86::PINSRBrr,        X86::PINSRBrm,      0 },
1293288943Sdim    { X86::PINSRDrr,        X86::PINSRDrm,      0 },
1294288943Sdim    { X86::PINSRQrr,        X86::PINSRQrm,      0 },
1295288943Sdim    { X86::PINSRWrri,       X86::PINSRWrmi,     0 },
1296314564Sdim    { X86::PMADDUBSWrr,     X86::PMADDUBSWrm,   TB_ALIGN_16 },
1297226633Sdim    { X86::PMADDWDrr,       X86::PMADDWDrm,     TB_ALIGN_16 },
1298321369Sdim    { X86::PMAXSBrr,        X86::PMAXSBrm,      TB_ALIGN_16 },
1299321369Sdim    { X86::PMAXSDrr,        X86::PMAXSDrm,      TB_ALIGN_16 },
1300226633Sdim    { X86::PMAXSWrr,        X86::PMAXSWrm,      TB_ALIGN_16 },
1301226633Sdim    { X86::PMAXUBrr,        X86::PMAXUBrm,      TB_ALIGN_16 },
1302321369Sdim    { X86::PMAXUDrr,        X86::PMAXUDrm,      TB_ALIGN_16 },
1303321369Sdim    { X86::PMAXUWrr,        X86::PMAXUWrm,      TB_ALIGN_16 },
1304321369Sdim    { X86::PMINSBrr,        X86::PMINSBrm,      TB_ALIGN_16 },
1305321369Sdim    { X86::PMINSDrr,        X86::PMINSDrm,      TB_ALIGN_16 },
1306226633Sdim    { X86::PMINSWrr,        X86::PMINSWrm,      TB_ALIGN_16 },
1307226633Sdim    { X86::PMINUBrr,        X86::PMINUBrm,      TB_ALIGN_16 },
1308249423Sdim    { X86::PMINUDrr,        X86::PMINUDrm,      TB_ALIGN_16 },
1309249423Sdim    { X86::PMINUWrr,        X86::PMINUWrm,      TB_ALIGN_16 },
1310226633Sdim    { X86::PMULDQrr,        X86::PMULDQrm,      TB_ALIGN_16 },
1311314564Sdim    { X86::PMULHRSWrr,      X86::PMULHRSWrm,    TB_ALIGN_16 },
1312226633Sdim    { X86::PMULHUWrr,       X86::PMULHUWrm,     TB_ALIGN_16 },
1313226633Sdim    { X86::PMULHWrr,        X86::PMULHWrm,      TB_ALIGN_16 },
1314226633Sdim    { X86::PMULLDrr,        X86::PMULLDrm,      TB_ALIGN_16 },
1315226633Sdim    { X86::PMULLWrr,        X86::PMULLWrm,      TB_ALIGN_16 },
1316226633Sdim    { X86::PMULUDQrr,       X86::PMULUDQrm,     TB_ALIGN_16 },
1317226633Sdim    { X86::PORrr,           X86::PORrm,         TB_ALIGN_16 },
1318226633Sdim    { X86::PSADBWrr,        X86::PSADBWrm,      TB_ALIGN_16 },
1319234353Sdim    { X86::PSHUFBrr,        X86::PSHUFBrm,      TB_ALIGN_16 },
1320309124Sdim    { X86::PSIGNBrr128,     X86::PSIGNBrm128,   TB_ALIGN_16 },
1321309124Sdim    { X86::PSIGNWrr128,     X86::PSIGNWrm128,   TB_ALIGN_16 },
1322309124Sdim    { X86::PSIGNDrr128,     X86::PSIGNDrm128,   TB_ALIGN_16 },
1323226633Sdim    { X86::PSLLDrr,         X86::PSLLDrm,       TB_ALIGN_16 },
1324226633Sdim    { X86::PSLLQrr,         X86::PSLLQrm,       TB_ALIGN_16 },
1325226633Sdim    { X86::PSLLWrr,         X86::PSLLWrm,       TB_ALIGN_16 },
1326226633Sdim    { X86::PSRADrr,         X86::PSRADrm,       TB_ALIGN_16 },
1327226633Sdim    { X86::PSRAWrr,         X86::PSRAWrm,       TB_ALIGN_16 },
1328226633Sdim    { X86::PSRLDrr,         X86::PSRLDrm,       TB_ALIGN_16 },
1329226633Sdim    { X86::PSRLQrr,         X86::PSRLQrm,       TB_ALIGN_16 },
1330226633Sdim    { X86::PSRLWrr,         X86::PSRLWrm,       TB_ALIGN_16 },
1331226633Sdim    { X86::PSUBBrr,         X86::PSUBBrm,       TB_ALIGN_16 },
1332226633Sdim    { X86::PSUBDrr,         X86::PSUBDrm,       TB_ALIGN_16 },
1333288943Sdim    { X86::PSUBQrr,         X86::PSUBQrm,       TB_ALIGN_16 },
1334226633Sdim    { X86::PSUBSBrr,        X86::PSUBSBrm,      TB_ALIGN_16 },
1335226633Sdim    { X86::PSUBSWrr,        X86::PSUBSWrm,      TB_ALIGN_16 },
1336288943Sdim    { X86::PSUBUSBrr,       X86::PSUBUSBrm,     TB_ALIGN_16 },
1337288943Sdim    { X86::PSUBUSWrr,       X86::PSUBUSWrm,     TB_ALIGN_16 },
1338226633Sdim    { X86::PSUBWrr,         X86::PSUBWrm,       TB_ALIGN_16 },
1339226633Sdim    { X86::PUNPCKHBWrr,     X86::PUNPCKHBWrm,   TB_ALIGN_16 },
1340226633Sdim    { X86::PUNPCKHDQrr,     X86::PUNPCKHDQrm,   TB_ALIGN_16 },
1341226633Sdim    { X86::PUNPCKHQDQrr,    X86::PUNPCKHQDQrm,  TB_ALIGN_16 },
1342226633Sdim    { X86::PUNPCKHWDrr,     X86::PUNPCKHWDrm,   TB_ALIGN_16 },
1343226633Sdim    { X86::PUNPCKLBWrr,     X86::PUNPCKLBWrm,   TB_ALIGN_16 },
1344226633Sdim    { X86::PUNPCKLDQrr,     X86::PUNPCKLDQrm,   TB_ALIGN_16 },
1345226633Sdim    { X86::PUNPCKLQDQrr,    X86::PUNPCKLQDQrm,  TB_ALIGN_16 },
1346226633Sdim    { X86::PUNPCKLWDrr,     X86::PUNPCKLWDrm,   TB_ALIGN_16 },
1347226633Sdim    { X86::PXORrr,          X86::PXORrm,        TB_ALIGN_16 },
1348314564Sdim    { X86::ROUNDSDr_Int,    X86::ROUNDSDm_Int,  TB_NO_REVERSE },
1349314564Sdim    { X86::ROUNDSSr_Int,    X86::ROUNDSSm_Int,  TB_NO_REVERSE },
1350226633Sdim    { X86::SBB32rr,         X86::SBB32rm,       0 },
1351226633Sdim    { X86::SBB64rr,         X86::SBB64rm,       0 },
1352226633Sdim    { X86::SHUFPDrri,       X86::SHUFPDrmi,     TB_ALIGN_16 },
1353226633Sdim    { X86::SHUFPSrri,       X86::SHUFPSrmi,     TB_ALIGN_16 },
1354226633Sdim    { X86::SUB16rr,         X86::SUB16rm,       0 },
1355226633Sdim    { X86::SUB32rr,         X86::SUB32rm,       0 },
1356226633Sdim    { X86::SUB64rr,         X86::SUB64rm,       0 },
1357226633Sdim    { X86::SUB8rr,          X86::SUB8rm,        0 },
1358226633Sdim    { X86::SUBPDrr,         X86::SUBPDrm,       TB_ALIGN_16 },
1359226633Sdim    { X86::SUBPSrr,         X86::SUBPSrm,       TB_ALIGN_16 },
1360226633Sdim    { X86::SUBSDrr,         X86::SUBSDrm,       0 },
1361314564Sdim    { X86::SUBSDrr_Int,     X86::SUBSDrm_Int,   TB_NO_REVERSE },
1362226633Sdim    { X86::SUBSSrr,         X86::SUBSSrm,       0 },
1363314564Sdim    { X86::SUBSSrr_Int,     X86::SUBSSrm_Int,   TB_NO_REVERSE },
1364193323Sed    // FIXME: TEST*rr -> swapped operand of TEST*mr.
1365226633Sdim    { X86::UNPCKHPDrr,      X86::UNPCKHPDrm,    TB_ALIGN_16 },
1366226633Sdim    { X86::UNPCKHPSrr,      X86::UNPCKHPSrm,    TB_ALIGN_16 },
1367226633Sdim    { X86::UNPCKLPDrr,      X86::UNPCKLPDrm,    TB_ALIGN_16 },
1368226633Sdim    { X86::UNPCKLPSrr,      X86::UNPCKLPSrm,    TB_ALIGN_16 },
1369226633Sdim    { X86::XOR16rr,         X86::XOR16rm,       0 },
1370226633Sdim    { X86::XOR32rr,         X86::XOR32rm,       0 },
1371226633Sdim    { X86::XOR64rr,         X86::XOR64rm,       0 },
1372226633Sdim    { X86::XOR8rr,          X86::XOR8rm,        0 },
1373226633Sdim    { X86::XORPDrr,         X86::XORPDrm,       TB_ALIGN_16 },
1374226633Sdim    { X86::XORPSrr,         X86::XORPSrm,       TB_ALIGN_16 },
1375288943Sdim
1376288943Sdim    // MMX version of foldable instructions
1377288943Sdim    { X86::MMX_CVTPI2PSirr,   X86::MMX_CVTPI2PSirm,   0 },
1378288943Sdim    { X86::MMX_PACKSSDWirr,   X86::MMX_PACKSSDWirm,   0 },
1379288943Sdim    { X86::MMX_PACKSSWBirr,   X86::MMX_PACKSSWBirm,   0 },
1380288943Sdim    { X86::MMX_PACKUSWBirr,   X86::MMX_PACKUSWBirm,   0 },
1381288943Sdim    { X86::MMX_PADDBirr,      X86::MMX_PADDBirm,      0 },
1382288943Sdim    { X86::MMX_PADDDirr,      X86::MMX_PADDDirm,      0 },
1383288943Sdim    { X86::MMX_PADDQirr,      X86::MMX_PADDQirm,      0 },
1384288943Sdim    { X86::MMX_PADDSBirr,     X86::MMX_PADDSBirm,     0 },
1385288943Sdim    { X86::MMX_PADDSWirr,     X86::MMX_PADDSWirm,     0 },
1386288943Sdim    { X86::MMX_PADDUSBirr,    X86::MMX_PADDUSBirm,    0 },
1387288943Sdim    { X86::MMX_PADDUSWirr,    X86::MMX_PADDUSWirm,    0 },
1388288943Sdim    { X86::MMX_PADDWirr,      X86::MMX_PADDWirm,      0 },
1389288943Sdim    { X86::MMX_PALIGNR64irr,  X86::MMX_PALIGNR64irm,  0 },
1390288943Sdim    { X86::MMX_PANDNirr,      X86::MMX_PANDNirm,      0 },
1391288943Sdim    { X86::MMX_PANDirr,       X86::MMX_PANDirm,       0 },
1392288943Sdim    { X86::MMX_PAVGBirr,      X86::MMX_PAVGBirm,      0 },
1393288943Sdim    { X86::MMX_PAVGWirr,      X86::MMX_PAVGWirm,      0 },
1394288943Sdim    { X86::MMX_PCMPEQBirr,    X86::MMX_PCMPEQBirm,    0 },
1395288943Sdim    { X86::MMX_PCMPEQDirr,    X86::MMX_PCMPEQDirm,    0 },
1396288943Sdim    { X86::MMX_PCMPEQWirr,    X86::MMX_PCMPEQWirm,    0 },
1397288943Sdim    { X86::MMX_PCMPGTBirr,    X86::MMX_PCMPGTBirm,    0 },
1398288943Sdim    { X86::MMX_PCMPGTDirr,    X86::MMX_PCMPGTDirm,    0 },
1399288943Sdim    { X86::MMX_PCMPGTWirr,    X86::MMX_PCMPGTWirm,    0 },
1400288943Sdim    { X86::MMX_PHADDSWrr64,   X86::MMX_PHADDSWrm64,   0 },
1401288943Sdim    { X86::MMX_PHADDWrr64,    X86::MMX_PHADDWrm64,    0 },
1402288943Sdim    { X86::MMX_PHADDrr64,     X86::MMX_PHADDrm64,     0 },
1403288943Sdim    { X86::MMX_PHSUBDrr64,    X86::MMX_PHSUBDrm64,    0 },
1404288943Sdim    { X86::MMX_PHSUBSWrr64,   X86::MMX_PHSUBSWrm64,   0 },
1405288943Sdim    { X86::MMX_PHSUBWrr64,    X86::MMX_PHSUBWrm64,    0 },
1406288943Sdim    { X86::MMX_PINSRWirri,    X86::MMX_PINSRWirmi,    0 },
1407288943Sdim    { X86::MMX_PMADDUBSWrr64, X86::MMX_PMADDUBSWrm64, 0 },
1408288943Sdim    { X86::MMX_PMADDWDirr,    X86::MMX_PMADDWDirm,    0 },
1409288943Sdim    { X86::MMX_PMAXSWirr,     X86::MMX_PMAXSWirm,     0 },
1410288943Sdim    { X86::MMX_PMAXUBirr,     X86::MMX_PMAXUBirm,     0 },
1411288943Sdim    { X86::MMX_PMINSWirr,     X86::MMX_PMINSWirm,     0 },
1412288943Sdim    { X86::MMX_PMINUBirr,     X86::MMX_PMINUBirm,     0 },
1413288943Sdim    { X86::MMX_PMULHRSWrr64,  X86::MMX_PMULHRSWrm64,  0 },
1414288943Sdim    { X86::MMX_PMULHUWirr,    X86::MMX_PMULHUWirm,    0 },
1415288943Sdim    { X86::MMX_PMULHWirr,     X86::MMX_PMULHWirm,     0 },
1416288943Sdim    { X86::MMX_PMULLWirr,     X86::MMX_PMULLWirm,     0 },
1417288943Sdim    { X86::MMX_PMULUDQirr,    X86::MMX_PMULUDQirm,    0 },
1418288943Sdim    { X86::MMX_PORirr,        X86::MMX_PORirm,        0 },
1419288943Sdim    { X86::MMX_PSADBWirr,     X86::MMX_PSADBWirm,     0 },
1420288943Sdim    { X86::MMX_PSHUFBrr64,    X86::MMX_PSHUFBrm64,    0 },
1421288943Sdim    { X86::MMX_PSIGNBrr64,    X86::MMX_PSIGNBrm64,    0 },
1422288943Sdim    { X86::MMX_PSIGNDrr64,    X86::MMX_PSIGNDrm64,    0 },
1423288943Sdim    { X86::MMX_PSIGNWrr64,    X86::MMX_PSIGNWrm64,    0 },
1424288943Sdim    { X86::MMX_PSLLDrr,       X86::MMX_PSLLDrm,       0 },
1425288943Sdim    { X86::MMX_PSLLQrr,       X86::MMX_PSLLQrm,       0 },
1426288943Sdim    { X86::MMX_PSLLWrr,       X86::MMX_PSLLWrm,       0 },
1427288943Sdim    { X86::MMX_PSRADrr,       X86::MMX_PSRADrm,       0 },
1428288943Sdim    { X86::MMX_PSRAWrr,       X86::MMX_PSRAWrm,       0 },
1429288943Sdim    { X86::MMX_PSRLDrr,       X86::MMX_PSRLDrm,       0 },
1430288943Sdim    { X86::MMX_PSRLQrr,       X86::MMX_PSRLQrm,       0 },
1431288943Sdim    { X86::MMX_PSRLWrr,       X86::MMX_PSRLWrm,       0 },
1432288943Sdim    { X86::MMX_PSUBBirr,      X86::MMX_PSUBBirm,      0 },
1433288943Sdim    { X86::MMX_PSUBDirr,      X86::MMX_PSUBDirm,      0 },
1434288943Sdim    { X86::MMX_PSUBQirr,      X86::MMX_PSUBQirm,      0 },
1435288943Sdim    { X86::MMX_PSUBSBirr,     X86::MMX_PSUBSBirm,     0 },
1436288943Sdim    { X86::MMX_PSUBSWirr,     X86::MMX_PSUBSWirm,     0 },
1437288943Sdim    { X86::MMX_PSUBUSBirr,    X86::MMX_PSUBUSBirm,    0 },
1438288943Sdim    { X86::MMX_PSUBUSWirr,    X86::MMX_PSUBUSWirm,    0 },
1439288943Sdim    { X86::MMX_PSUBWirr,      X86::MMX_PSUBWirm,      0 },
1440288943Sdim    { X86::MMX_PUNPCKHBWirr,  X86::MMX_PUNPCKHBWirm,  0 },
1441288943Sdim    { X86::MMX_PUNPCKHDQirr,  X86::MMX_PUNPCKHDQirm,  0 },
1442288943Sdim    { X86::MMX_PUNPCKHWDirr,  X86::MMX_PUNPCKHWDirm,  0 },
1443288943Sdim    { X86::MMX_PUNPCKLBWirr,  X86::MMX_PUNPCKLBWirm,  0 },
1444288943Sdim    { X86::MMX_PUNPCKLDQirr,  X86::MMX_PUNPCKLDQirm,  0 },
1445288943Sdim    { X86::MMX_PUNPCKLWDirr,  X86::MMX_PUNPCKLWDirm,  0 },
1446288943Sdim    { X86::MMX_PXORirr,       X86::MMX_PXORirm,       0 },
1447288943Sdim
1448288943Sdim    // 3DNow! version of foldable instructions
1449288943Sdim    { X86::PAVGUSBrr,         X86::PAVGUSBrm,         0 },
1450288943Sdim    { X86::PFACCrr,           X86::PFACCrm,           0 },
1451288943Sdim    { X86::PFADDrr,           X86::PFADDrm,           0 },
1452288943Sdim    { X86::PFCMPEQrr,         X86::PFCMPEQrm,         0 },
1453288943Sdim    { X86::PFCMPGErr,         X86::PFCMPGErm,         0 },
1454288943Sdim    { X86::PFCMPGTrr,         X86::PFCMPGTrm,         0 },
1455288943Sdim    { X86::PFMAXrr,           X86::PFMAXrm,           0 },
1456288943Sdim    { X86::PFMINrr,           X86::PFMINrm,           0 },
1457288943Sdim    { X86::PFMULrr,           X86::PFMULrm,           0 },
1458288943Sdim    { X86::PFNACCrr,          X86::PFNACCrm,          0 },
1459288943Sdim    { X86::PFPNACCrr,         X86::PFPNACCrm,         0 },
1460288943Sdim    { X86::PFRCPIT1rr,        X86::PFRCPIT1rm,        0 },
1461288943Sdim    { X86::PFRCPIT2rr,        X86::PFRCPIT2rm,        0 },
1462288943Sdim    { X86::PFRSQIT1rr,        X86::PFRSQIT1rm,        0 },
1463288943Sdim    { X86::PFSUBrr,           X86::PFSUBrm,           0 },
1464288943Sdim    { X86::PFSUBRrr,          X86::PFSUBRrm,          0 },
1465288943Sdim    { X86::PMULHRWrr,         X86::PMULHRWrm,         0 },
1466288943Sdim
1467226633Sdim    // AVX 128-bit versions of foldable instructions
1468327952Sdim    { X86::VCVTSI642SDrr,     X86::VCVTSI642SDrm,      0 },
1469327952Sdim    { X86::VCVTSI642SDrr_Int, X86::VCVTSI642SDrm_Int,  0 },
1470226633Sdim    { X86::VCVTSI2SDrr,       X86::VCVTSI2SDrm,        0 },
1471327952Sdim    { X86::VCVTSI2SDrr_Int,   X86::VCVTSI2SDrm_Int,    0 },
1472327952Sdim    { X86::VCVTSI642SSrr,     X86::VCVTSI642SSrm,      0 },
1473327952Sdim    { X86::VCVTSI642SSrr_Int, X86::VCVTSI642SSrm_Int,  0 },
1474226633Sdim    { X86::VCVTSI2SSrr,       X86::VCVTSI2SSrm,        0 },
1475327952Sdim    { X86::VCVTSI2SSrr_Int,   X86::VCVTSI2SSrm_Int,    0 },
1476249423Sdim    { X86::VADDPDrr,          X86::VADDPDrm,           0 },
1477249423Sdim    { X86::VADDPSrr,          X86::VADDPSrm,           0 },
1478226633Sdim    { X86::VADDSDrr,          X86::VADDSDrm,           0 },
1479314564Sdim    { X86::VADDSDrr_Int,      X86::VADDSDrm_Int,       TB_NO_REVERSE },
1480226633Sdim    { X86::VADDSSrr,          X86::VADDSSrm,           0 },
1481314564Sdim    { X86::VADDSSrr_Int,      X86::VADDSSrm_Int,       TB_NO_REVERSE },
1482249423Sdim    { X86::VADDSUBPDrr,       X86::VADDSUBPDrm,        0 },
1483249423Sdim    { X86::VADDSUBPSrr,       X86::VADDSUBPSrm,        0 },
1484249423Sdim    { X86::VANDNPDrr,         X86::VANDNPDrm,          0 },
1485249423Sdim    { X86::VANDNPSrr,         X86::VANDNPSrm,          0 },
1486249423Sdim    { X86::VANDPDrr,          X86::VANDPDrm,           0 },
1487249423Sdim    { X86::VANDPSrr,          X86::VANDPSrm,           0 },
1488249423Sdim    { X86::VBLENDPDrri,       X86::VBLENDPDrmi,        0 },
1489249423Sdim    { X86::VBLENDPSrri,       X86::VBLENDPSrmi,        0 },
1490249423Sdim    { X86::VBLENDVPDrr,       X86::VBLENDVPDrm,        0 },
1491249423Sdim    { X86::VBLENDVPSrr,       X86::VBLENDVPSrm,        0 },
1492249423Sdim    { X86::VCMPPDrri,         X86::VCMPPDrmi,          0 },
1493249423Sdim    { X86::VCMPPSrri,         X86::VCMPPSrmi,          0 },
1494226633Sdim    { X86::VCMPSDrr,          X86::VCMPSDrm,           0 },
1495327952Sdim    { X86::VCMPSDrr_Int,      X86::VCMPSDrm_Int,       TB_NO_REVERSE },
1496226633Sdim    { X86::VCMPSSrr,          X86::VCMPSSrm,           0 },
1497327952Sdim    { X86::VCMPSSrr_Int,      X86::VCMPSSrm_Int,       TB_NO_REVERSE },
1498249423Sdim    { X86::VDIVPDrr,          X86::VDIVPDrm,           0 },
1499249423Sdim    { X86::VDIVPSrr,          X86::VDIVPSrm,           0 },
1500226633Sdim    { X86::VDIVSDrr,          X86::VDIVSDrm,           0 },
1501314564Sdim    { X86::VDIVSDrr_Int,      X86::VDIVSDrm_Int,       TB_NO_REVERSE },
1502226633Sdim    { X86::VDIVSSrr,          X86::VDIVSSrm,           0 },
1503314564Sdim    { X86::VDIVSSrr_Int,      X86::VDIVSSrm_Int,       TB_NO_REVERSE },
1504288943Sdim    { X86::VDPPDrri,          X86::VDPPDrmi,           0 },
1505288943Sdim    { X86::VDPPSrri,          X86::VDPPSrmi,           0 },
1506249423Sdim    { X86::VHADDPDrr,         X86::VHADDPDrm,          0 },
1507249423Sdim    { X86::VHADDPSrr,         X86::VHADDPSrm,          0 },
1508249423Sdim    { X86::VHSUBPDrr,         X86::VHSUBPDrm,          0 },
1509249423Sdim    { X86::VHSUBPSrr,         X86::VHSUBPSrm,          0 },
1510314564Sdim    { X86::VMAXCPDrr,         X86::VMAXCPDrm,          0 },
1511314564Sdim    { X86::VMAXCPSrr,         X86::VMAXCPSrm,          0 },
1512314564Sdim    { X86::VMAXCSDrr,         X86::VMAXCSDrm,          0 },
1513314564Sdim    { X86::VMAXCSSrr,         X86::VMAXCSSrm,          0 },
1514249423Sdim    { X86::VMAXPDrr,          X86::VMAXPDrm,           0 },
1515249423Sdim    { X86::VMAXPSrr,          X86::VMAXPSrm,           0 },
1516226633Sdim    { X86::VMAXSDrr,          X86::VMAXSDrm,           0 },
1517314564Sdim    { X86::VMAXSDrr_Int,      X86::VMAXSDrm_Int,       TB_NO_REVERSE },
1518226633Sdim    { X86::VMAXSSrr,          X86::VMAXSSrm,           0 },
1519314564Sdim    { X86::VMAXSSrr_Int,      X86::VMAXSSrm_Int,       TB_NO_REVERSE },
1520314564Sdim    { X86::VMINCPDrr,         X86::VMINCPDrm,          0 },
1521314564Sdim    { X86::VMINCPSrr,         X86::VMINCPSrm,          0 },
1522314564Sdim    { X86::VMINCSDrr,         X86::VMINCSDrm,          0 },
1523314564Sdim    { X86::VMINCSSrr,         X86::VMINCSSrm,          0 },
1524249423Sdim    { X86::VMINPDrr,          X86::VMINPDrm,           0 },
1525249423Sdim    { X86::VMINPSrr,          X86::VMINPSrm,           0 },
1526226633Sdim    { X86::VMINSDrr,          X86::VMINSDrm,           0 },
1527314564Sdim    { X86::VMINSDrr_Int,      X86::VMINSDrm_Int,       TB_NO_REVERSE },
1528226633Sdim    { X86::VMINSSrr,          X86::VMINSSrm,           0 },
1529314564Sdim    { X86::VMINSSrr_Int,      X86::VMINSSrm_Int,       TB_NO_REVERSE },
1530309124Sdim    { X86::VMOVLHPSrr,        X86::VMOVHPSrm,          TB_NO_REVERSE },
1531249423Sdim    { X86::VMPSADBWrri,       X86::VMPSADBWrmi,        0 },
1532249423Sdim    { X86::VMULPDrr,          X86::VMULPDrm,           0 },
1533249423Sdim    { X86::VMULPSrr,          X86::VMULPSrm,           0 },
1534226633Sdim    { X86::VMULSDrr,          X86::VMULSDrm,           0 },
1535314564Sdim    { X86::VMULSDrr_Int,      X86::VMULSDrm_Int,       TB_NO_REVERSE },
1536226633Sdim    { X86::VMULSSrr,          X86::VMULSSrm,           0 },
1537314564Sdim    { X86::VMULSSrr_Int,      X86::VMULSSrm_Int,       TB_NO_REVERSE },
1538249423Sdim    { X86::VORPDrr,           X86::VORPDrm,            0 },
1539249423Sdim    { X86::VORPSrr,           X86::VORPSrm,            0 },
1540249423Sdim    { X86::VPACKSSDWrr,       X86::VPACKSSDWrm,        0 },
1541249423Sdim    { X86::VPACKSSWBrr,       X86::VPACKSSWBrm,        0 },
1542249423Sdim    { X86::VPACKUSDWrr,       X86::VPACKUSDWrm,        0 },
1543249423Sdim    { X86::VPACKUSWBrr,       X86::VPACKUSWBrm,        0 },
1544249423Sdim    { X86::VPADDBrr,          X86::VPADDBrm,           0 },
1545249423Sdim    { X86::VPADDDrr,          X86::VPADDDrm,           0 },
1546249423Sdim    { X86::VPADDQrr,          X86::VPADDQrm,           0 },
1547249423Sdim    { X86::VPADDSBrr,         X86::VPADDSBrm,          0 },
1548249423Sdim    { X86::VPADDSWrr,         X86::VPADDSWrm,          0 },
1549249423Sdim    { X86::VPADDUSBrr,        X86::VPADDUSBrm,         0 },
1550249423Sdim    { X86::VPADDUSWrr,        X86::VPADDUSWrm,         0 },
1551249423Sdim    { X86::VPADDWrr,          X86::VPADDWrm,           0 },
1552309124Sdim    { X86::VPALIGNRrri,       X86::VPALIGNRrmi,        0 },
1553249423Sdim    { X86::VPANDNrr,          X86::VPANDNrm,           0 },
1554249423Sdim    { X86::VPANDrr,           X86::VPANDrm,            0 },
1555249423Sdim    { X86::VPAVGBrr,          X86::VPAVGBrm,           0 },
1556249423Sdim    { X86::VPAVGWrr,          X86::VPAVGWrm,           0 },
1557288943Sdim    { X86::VPBLENDVBrr,       X86::VPBLENDVBrm,        0 },
1558249423Sdim    { X86::VPBLENDWrri,       X86::VPBLENDWrmi,        0 },
1559288943Sdim    { X86::VPCLMULQDQrr,      X86::VPCLMULQDQrm,       0 },
1560249423Sdim    { X86::VPCMPEQBrr,        X86::VPCMPEQBrm,         0 },
1561249423Sdim    { X86::VPCMPEQDrr,        X86::VPCMPEQDrm,         0 },
1562249423Sdim    { X86::VPCMPEQQrr,        X86::VPCMPEQQrm,         0 },
1563249423Sdim    { X86::VPCMPEQWrr,        X86::VPCMPEQWrm,         0 },
1564249423Sdim    { X86::VPCMPGTBrr,        X86::VPCMPGTBrm,         0 },
1565249423Sdim    { X86::VPCMPGTDrr,        X86::VPCMPGTDrm,         0 },
1566249423Sdim    { X86::VPCMPGTQrr,        X86::VPCMPGTQrm,         0 },
1567249423Sdim    { X86::VPCMPGTWrr,        X86::VPCMPGTWrm,         0 },
1568249423Sdim    { X86::VPHADDDrr,         X86::VPHADDDrm,          0 },
1569249423Sdim    { X86::VPHADDSWrr128,     X86::VPHADDSWrm128,      0 },
1570249423Sdim    { X86::VPHADDWrr,         X86::VPHADDWrm,          0 },
1571249423Sdim    { X86::VPHSUBDrr,         X86::VPHSUBDrm,          0 },
1572249423Sdim    { X86::VPHSUBSWrr128,     X86::VPHSUBSWrm128,      0 },
1573249423Sdim    { X86::VPHSUBWrr,         X86::VPHSUBWrm,          0 },
1574249423Sdim    { X86::VPERMILPDrr,       X86::VPERMILPDrm,        0 },
1575249423Sdim    { X86::VPERMILPSrr,       X86::VPERMILPSrm,        0 },
1576288943Sdim    { X86::VPINSRBrr,         X86::VPINSRBrm,          0 },
1577288943Sdim    { X86::VPINSRDrr,         X86::VPINSRDrm,          0 },
1578288943Sdim    { X86::VPINSRQrr,         X86::VPINSRQrm,          0 },
1579249423Sdim    { X86::VPINSRWrri,        X86::VPINSRWrmi,         0 },
1580314564Sdim    { X86::VPMADDUBSWrr,      X86::VPMADDUBSWrm,       0 },
1581249423Sdim    { X86::VPMADDWDrr,        X86::VPMADDWDrm,         0 },
1582321369Sdim    { X86::VPMAXSBrr,         X86::VPMAXSBrm,          0 },
1583321369Sdim    { X86::VPMAXSDrr,         X86::VPMAXSDrm,          0 },
1584249423Sdim    { X86::VPMAXSWrr,         X86::VPMAXSWrm,          0 },
1585249423Sdim    { X86::VPMAXUBrr,         X86::VPMAXUBrm,          0 },
1586321369Sdim    { X86::VPMAXUDrr,         X86::VPMAXUDrm,          0 },
1587321369Sdim    { X86::VPMAXUWrr,         X86::VPMAXUWrm,          0 },
1588321369Sdim    { X86::VPMINSBrr,         X86::VPMINSBrm,          0 },
1589321369Sdim    { X86::VPMINSDrr,         X86::VPMINSDrm,          0 },
1590249423Sdim    { X86::VPMINSWrr,         X86::VPMINSWrm,          0 },
1591249423Sdim    { X86::VPMINUBrr,         X86::VPMINUBrm,          0 },
1592249423Sdim    { X86::VPMINUDrr,         X86::VPMINUDrm,          0 },
1593249423Sdim    { X86::VPMINUWrr,         X86::VPMINUWrm,          0 },
1594249423Sdim    { X86::VPMULDQrr,         X86::VPMULDQrm,          0 },
1595314564Sdim    { X86::VPMULHRSWrr,       X86::VPMULHRSWrm,        0 },
1596249423Sdim    { X86::VPMULHUWrr,        X86::VPMULHUWrm,         0 },
1597249423Sdim    { X86::VPMULHWrr,         X86::VPMULHWrm,          0 },
1598249423Sdim    { X86::VPMULLDrr,         X86::VPMULLDrm,          0 },
1599249423Sdim    { X86::VPMULLWrr,         X86::VPMULLWrm,          0 },
1600249423Sdim    { X86::VPMULUDQrr,        X86::VPMULUDQrm,         0 },
1601249423Sdim    { X86::VPORrr,            X86::VPORrm,             0 },
1602249423Sdim    { X86::VPSADBWrr,         X86::VPSADBWrm,          0 },
1603249423Sdim    { X86::VPSHUFBrr,         X86::VPSHUFBrm,          0 },
1604309124Sdim    { X86::VPSIGNBrr128,      X86::VPSIGNBrm128,       0 },
1605309124Sdim    { X86::VPSIGNWrr128,      X86::VPSIGNWrm128,       0 },
1606309124Sdim    { X86::VPSIGNDrr128,      X86::VPSIGNDrm128,       0 },
1607249423Sdim    { X86::VPSLLDrr,          X86::VPSLLDrm,           0 },
1608249423Sdim    { X86::VPSLLQrr,          X86::VPSLLQrm,           0 },
1609249423Sdim    { X86::VPSLLWrr,          X86::VPSLLWrm,           0 },
1610249423Sdim    { X86::VPSRADrr,          X86::VPSRADrm,           0 },
1611249423Sdim    { X86::VPSRAWrr,          X86::VPSRAWrm,           0 },
1612249423Sdim    { X86::VPSRLDrr,          X86::VPSRLDrm,           0 },
1613249423Sdim    { X86::VPSRLQrr,          X86::VPSRLQrm,           0 },
1614249423Sdim    { X86::VPSRLWrr,          X86::VPSRLWrm,           0 },
1615249423Sdim    { X86::VPSUBBrr,          X86::VPSUBBrm,           0 },
1616249423Sdim    { X86::VPSUBDrr,          X86::VPSUBDrm,           0 },
1617288943Sdim    { X86::VPSUBQrr,          X86::VPSUBQrm,           0 },
1618249423Sdim    { X86::VPSUBSBrr,         X86::VPSUBSBrm,          0 },
1619249423Sdim    { X86::VPSUBSWrr,         X86::VPSUBSWrm,          0 },
1620288943Sdim    { X86::VPSUBUSBrr,        X86::VPSUBUSBrm,         0 },
1621288943Sdim    { X86::VPSUBUSWrr,        X86::VPSUBUSWrm,         0 },
1622249423Sdim    { X86::VPSUBWrr,          X86::VPSUBWrm,           0 },
1623249423Sdim    { X86::VPUNPCKHBWrr,      X86::VPUNPCKHBWrm,       0 },
1624249423Sdim    { X86::VPUNPCKHDQrr,      X86::VPUNPCKHDQrm,       0 },
1625249423Sdim    { X86::VPUNPCKHQDQrr,     X86::VPUNPCKHQDQrm,      0 },
1626249423Sdim    { X86::VPUNPCKHWDrr,      X86::VPUNPCKHWDrm,       0 },
1627249423Sdim    { X86::VPUNPCKLBWrr,      X86::VPUNPCKLBWrm,       0 },
1628249423Sdim    { X86::VPUNPCKLDQrr,      X86::VPUNPCKLDQrm,       0 },
1629249423Sdim    { X86::VPUNPCKLQDQrr,     X86::VPUNPCKLQDQrm,      0 },
1630249423Sdim    { X86::VPUNPCKLWDrr,      X86::VPUNPCKLWDrm,       0 },
1631249423Sdim    { X86::VPXORrr,           X86::VPXORrm,            0 },
1632314564Sdim    { X86::VRCPSSr,           X86::VRCPSSm,            0 },
1633314564Sdim    { X86::VRCPSSr_Int,       X86::VRCPSSm_Int,        TB_NO_REVERSE },
1634314564Sdim    { X86::VRSQRTSSr,         X86::VRSQRTSSm,          0 },
1635314564Sdim    { X86::VRSQRTSSr_Int,     X86::VRSQRTSSm_Int,      TB_NO_REVERSE },
1636288943Sdim    { X86::VROUNDSDr,         X86::VROUNDSDm,          0 },
1637314564Sdim    { X86::VROUNDSDr_Int,     X86::VROUNDSDm_Int,      TB_NO_REVERSE },
1638288943Sdim    { X86::VROUNDSSr,         X86::VROUNDSSm,          0 },
1639314564Sdim    { X86::VROUNDSSr_Int,     X86::VROUNDSSm_Int,      TB_NO_REVERSE },
1640249423Sdim    { X86::VSHUFPDrri,        X86::VSHUFPDrmi,         0 },
1641249423Sdim    { X86::VSHUFPSrri,        X86::VSHUFPSrmi,         0 },
1642314564Sdim    { X86::VSQRTSDr,          X86::VSQRTSDm,           0 },
1643314564Sdim    { X86::VSQRTSDr_Int,      X86::VSQRTSDm_Int,       TB_NO_REVERSE },
1644314564Sdim    { X86::VSQRTSSr,          X86::VSQRTSSm,           0 },
1645314564Sdim    { X86::VSQRTSSr_Int,      X86::VSQRTSSm_Int,       TB_NO_REVERSE },
1646249423Sdim    { X86::VSUBPDrr,          X86::VSUBPDrm,           0 },
1647249423Sdim    { X86::VSUBPSrr,          X86::VSUBPSrm,           0 },
1648226633Sdim    { X86::VSUBSDrr,          X86::VSUBSDrm,           0 },
1649314564Sdim    { X86::VSUBSDrr_Int,      X86::VSUBSDrm_Int,       TB_NO_REVERSE },
1650226633Sdim    { X86::VSUBSSrr,          X86::VSUBSSrm,           0 },
1651314564Sdim    { X86::VSUBSSrr_Int,      X86::VSUBSSrm_Int,       TB_NO_REVERSE },
1652249423Sdim    { X86::VUNPCKHPDrr,       X86::VUNPCKHPDrm,        0 },
1653249423Sdim    { X86::VUNPCKHPSrr,       X86::VUNPCKHPSrm,        0 },
1654249423Sdim    { X86::VUNPCKLPDrr,       X86::VUNPCKLPDrm,        0 },
1655249423Sdim    { X86::VUNPCKLPSrr,       X86::VUNPCKLPSrm,        0 },
1656249423Sdim    { X86::VXORPDrr,          X86::VXORPDrm,           0 },
1657249423Sdim    { X86::VXORPSrr,          X86::VXORPSrm,           0 },
1658288943Sdim
1659234353Sdim    // AVX 256-bit foldable instructions
1660249423Sdim    { X86::VADDPDYrr,         X86::VADDPDYrm,          0 },
1661249423Sdim    { X86::VADDPSYrr,         X86::VADDPSYrm,          0 },
1662249423Sdim    { X86::VADDSUBPDYrr,      X86::VADDSUBPDYrm,       0 },
1663249423Sdim    { X86::VADDSUBPSYrr,      X86::VADDSUBPSYrm,       0 },
1664249423Sdim    { X86::VANDNPDYrr,        X86::VANDNPDYrm,         0 },
1665249423Sdim    { X86::VANDNPSYrr,        X86::VANDNPSYrm,         0 },
1666249423Sdim    { X86::VANDPDYrr,         X86::VANDPDYrm,          0 },
1667249423Sdim    { X86::VANDPSYrr,         X86::VANDPSYrm,          0 },
1668249423Sdim    { X86::VBLENDPDYrri,      X86::VBLENDPDYrmi,       0 },
1669249423Sdim    { X86::VBLENDPSYrri,      X86::VBLENDPSYrmi,       0 },
1670249423Sdim    { X86::VBLENDVPDYrr,      X86::VBLENDVPDYrm,       0 },
1671249423Sdim    { X86::VBLENDVPSYrr,      X86::VBLENDVPSYrm,       0 },
1672249423Sdim    { X86::VCMPPDYrri,        X86::VCMPPDYrmi,         0 },
1673249423Sdim    { X86::VCMPPSYrri,        X86::VCMPPSYrmi,         0 },
1674249423Sdim    { X86::VDIVPDYrr,         X86::VDIVPDYrm,          0 },
1675249423Sdim    { X86::VDIVPSYrr,         X86::VDIVPSYrm,          0 },
1676288943Sdim    { X86::VDPPSYrri,         X86::VDPPSYrmi,          0 },
1677249423Sdim    { X86::VHADDPDYrr,        X86::VHADDPDYrm,         0 },
1678249423Sdim    { X86::VHADDPSYrr,        X86::VHADDPSYrm,         0 },
1679249423Sdim    { X86::VHSUBPDYrr,        X86::VHSUBPDYrm,         0 },
1680249423Sdim    { X86::VHSUBPSYrr,        X86::VHSUBPSYrm,         0 },
1681249423Sdim    { X86::VINSERTF128rr,     X86::VINSERTF128rm,      0 },
1682314564Sdim    { X86::VMAXCPDYrr,        X86::VMAXCPDYrm,         0 },
1683314564Sdim    { X86::VMAXCPSYrr,        X86::VMAXCPSYrm,         0 },
1684249423Sdim    { X86::VMAXPDYrr,         X86::VMAXPDYrm,          0 },
1685249423Sdim    { X86::VMAXPSYrr,         X86::VMAXPSYrm,          0 },
1686314564Sdim    { X86::VMINCPDYrr,        X86::VMINCPDYrm,         0 },
1687314564Sdim    { X86::VMINCPSYrr,        X86::VMINCPSYrm,         0 },
1688249423Sdim    { X86::VMINPDYrr,         X86::VMINPDYrm,          0 },
1689249423Sdim    { X86::VMINPSYrr,         X86::VMINPSYrm,          0 },
1690249423Sdim    { X86::VMULPDYrr,         X86::VMULPDYrm,          0 },
1691249423Sdim    { X86::VMULPSYrr,         X86::VMULPSYrm,          0 },
1692249423Sdim    { X86::VORPDYrr,          X86::VORPDYrm,           0 },
1693249423Sdim    { X86::VORPSYrr,          X86::VORPSYrm,           0 },
1694249423Sdim    { X86::VPERM2F128rr,      X86::VPERM2F128rm,       0 },
1695249423Sdim    { X86::VPERMILPDYrr,      X86::VPERMILPDYrm,       0 },
1696249423Sdim    { X86::VPERMILPSYrr,      X86::VPERMILPSYrm,       0 },
1697249423Sdim    { X86::VSHUFPDYrri,       X86::VSHUFPDYrmi,        0 },
1698249423Sdim    { X86::VSHUFPSYrri,       X86::VSHUFPSYrmi,        0 },
1699249423Sdim    { X86::VSUBPDYrr,         X86::VSUBPDYrm,          0 },
1700249423Sdim    { X86::VSUBPSYrr,         X86::VSUBPSYrm,          0 },
1701249423Sdim    { X86::VUNPCKHPDYrr,      X86::VUNPCKHPDYrm,       0 },
1702249423Sdim    { X86::VUNPCKHPSYrr,      X86::VUNPCKHPSYrm,       0 },
1703249423Sdim    { X86::VUNPCKLPDYrr,      X86::VUNPCKLPDYrm,       0 },
1704249423Sdim    { X86::VUNPCKLPSYrr,      X86::VUNPCKLPSYrm,       0 },
1705249423Sdim    { X86::VXORPDYrr,         X86::VXORPDYrm,          0 },
1706249423Sdim    { X86::VXORPSYrr,         X86::VXORPSYrm,          0 },
1707288943Sdim
1708234353Sdim    // AVX2 foldable instructions
1709249423Sdim    { X86::VINSERTI128rr,     X86::VINSERTI128rm,      0 },
1710249423Sdim    { X86::VPACKSSDWYrr,      X86::VPACKSSDWYrm,       0 },
1711249423Sdim    { X86::VPACKSSWBYrr,      X86::VPACKSSWBYrm,       0 },
1712249423Sdim    { X86::VPACKUSDWYrr,      X86::VPACKUSDWYrm,       0 },
1713249423Sdim    { X86::VPACKUSWBYrr,      X86::VPACKUSWBYrm,       0 },
1714249423Sdim    { X86::VPADDBYrr,         X86::VPADDBYrm,          0 },
1715249423Sdim    { X86::VPADDDYrr,         X86::VPADDDYrm,          0 },
1716249423Sdim    { X86::VPADDQYrr,         X86::VPADDQYrm,          0 },
1717249423Sdim    { X86::VPADDSBYrr,        X86::VPADDSBYrm,         0 },
1718249423Sdim    { X86::VPADDSWYrr,        X86::VPADDSWYrm,         0 },
1719249423Sdim    { X86::VPADDUSBYrr,       X86::VPADDUSBYrm,        0 },
1720249423Sdim    { X86::VPADDUSWYrr,       X86::VPADDUSWYrm,        0 },
1721249423Sdim    { X86::VPADDWYrr,         X86::VPADDWYrm,          0 },
1722309124Sdim    { X86::VPALIGNRYrri,      X86::VPALIGNRYrmi,       0 },
1723249423Sdim    { X86::VPANDNYrr,         X86::VPANDNYrm,          0 },
1724249423Sdim    { X86::VPANDYrr,          X86::VPANDYrm,           0 },
1725249423Sdim    { X86::VPAVGBYrr,         X86::VPAVGBYrm,          0 },
1726249423Sdim    { X86::VPAVGWYrr,         X86::VPAVGWYrm,          0 },
1727249423Sdim    { X86::VPBLENDDrri,       X86::VPBLENDDrmi,        0 },
1728249423Sdim    { X86::VPBLENDDYrri,      X86::VPBLENDDYrmi,       0 },
1729288943Sdim    { X86::VPBLENDVBYrr,      X86::VPBLENDVBYrm,       0 },
1730249423Sdim    { X86::VPBLENDWYrri,      X86::VPBLENDWYrmi,       0 },
1731249423Sdim    { X86::VPCMPEQBYrr,       X86::VPCMPEQBYrm,        0 },
1732249423Sdim    { X86::VPCMPEQDYrr,       X86::VPCMPEQDYrm,        0 },
1733249423Sdim    { X86::VPCMPEQQYrr,       X86::VPCMPEQQYrm,        0 },
1734249423Sdim    { X86::VPCMPEQWYrr,       X86::VPCMPEQWYrm,        0 },
1735249423Sdim    { X86::VPCMPGTBYrr,       X86::VPCMPGTBYrm,        0 },
1736249423Sdim    { X86::VPCMPGTDYrr,       X86::VPCMPGTDYrm,        0 },
1737249423Sdim    { X86::VPCMPGTQYrr,       X86::VPCMPGTQYrm,        0 },
1738249423Sdim    { X86::VPCMPGTWYrr,       X86::VPCMPGTWYrm,        0 },
1739249423Sdim    { X86::VPERM2I128rr,      X86::VPERM2I128rm,       0 },
1740249423Sdim    { X86::VPERMDYrr,         X86::VPERMDYrm,          0 },
1741249423Sdim    { X86::VPERMPSYrr,        X86::VPERMPSYrm,         0 },
1742249423Sdim    { X86::VPHADDDYrr,        X86::VPHADDDYrm,         0 },
1743249423Sdim    { X86::VPHADDSWrr256,     X86::VPHADDSWrm256,      0 },
1744249423Sdim    { X86::VPHADDWYrr,        X86::VPHADDWYrm,         0 },
1745249423Sdim    { X86::VPHSUBDYrr,        X86::VPHSUBDYrm,         0 },
1746249423Sdim    { X86::VPHSUBSWrr256,     X86::VPHSUBSWrm256,      0 },
1747249423Sdim    { X86::VPHSUBWYrr,        X86::VPHSUBWYrm,         0 },
1748314564Sdim    { X86::VPMADDUBSWYrr,     X86::VPMADDUBSWYrm,      0 },
1749249423Sdim    { X86::VPMADDWDYrr,       X86::VPMADDWDYrm,        0 },
1750321369Sdim    { X86::VPMAXSBYrr,        X86::VPMAXSBYrm,         0 },
1751321369Sdim    { X86::VPMAXSDYrr,        X86::VPMAXSDYrm,         0 },
1752249423Sdim    { X86::VPMAXSWYrr,        X86::VPMAXSWYrm,         0 },
1753249423Sdim    { X86::VPMAXUBYrr,        X86::VPMAXUBYrm,         0 },
1754321369Sdim    { X86::VPMAXUDYrr,        X86::VPMAXUDYrm,         0 },
1755321369Sdim    { X86::VPMAXUWYrr,        X86::VPMAXUWYrm,         0 },
1756321369Sdim    { X86::VPMINSBYrr,        X86::VPMINSBYrm,         0 },
1757321369Sdim    { X86::VPMINSDYrr,        X86::VPMINSDYrm,         0 },
1758249423Sdim    { X86::VPMINSWYrr,        X86::VPMINSWYrm,         0 },
1759249423Sdim    { X86::VPMINUBYrr,        X86::VPMINUBYrm,         0 },
1760249423Sdim    { X86::VPMINUDYrr,        X86::VPMINUDYrm,         0 },
1761249423Sdim    { X86::VPMINUWYrr,        X86::VPMINUWYrm,         0 },
1762249423Sdim    { X86::VMPSADBWYrri,      X86::VMPSADBWYrmi,       0 },
1763249423Sdim    { X86::VPMULDQYrr,        X86::VPMULDQYrm,         0 },
1764314564Sdim    { X86::VPMULHRSWYrr,      X86::VPMULHRSWYrm,       0 },
1765249423Sdim    { X86::VPMULHUWYrr,       X86::VPMULHUWYrm,        0 },
1766249423Sdim    { X86::VPMULHWYrr,        X86::VPMULHWYrm,         0 },
1767249423Sdim    { X86::VPMULLDYrr,        X86::VPMULLDYrm,         0 },
1768249423Sdim    { X86::VPMULLWYrr,        X86::VPMULLWYrm,         0 },
1769249423Sdim    { X86::VPMULUDQYrr,       X86::VPMULUDQYrm,        0 },
1770249423Sdim    { X86::VPORYrr,           X86::VPORYrm,            0 },
1771249423Sdim    { X86::VPSADBWYrr,        X86::VPSADBWYrm,         0 },
1772249423Sdim    { X86::VPSHUFBYrr,        X86::VPSHUFBYrm,         0 },
1773309124Sdim    { X86::VPSIGNBYrr256,     X86::VPSIGNBYrm256,      0 },
1774309124Sdim    { X86::VPSIGNWYrr256,     X86::VPSIGNWYrm256,      0 },
1775309124Sdim    { X86::VPSIGNDYrr256,     X86::VPSIGNDYrm256,      0 },
1776249423Sdim    { X86::VPSLLDYrr,         X86::VPSLLDYrm,          0 },
1777249423Sdim    { X86::VPSLLQYrr,         X86::VPSLLQYrm,          0 },
1778249423Sdim    { X86::VPSLLWYrr,         X86::VPSLLWYrm,          0 },
1779249423Sdim    { X86::VPSLLVDrr,         X86::VPSLLVDrm,          0 },
1780249423Sdim    { X86::VPSLLVDYrr,        X86::VPSLLVDYrm,         0 },
1781249423Sdim    { X86::VPSLLVQrr,         X86::VPSLLVQrm,          0 },
1782249423Sdim    { X86::VPSLLVQYrr,        X86::VPSLLVQYrm,         0 },
1783249423Sdim    { X86::VPSRADYrr,         X86::VPSRADYrm,          0 },
1784249423Sdim    { X86::VPSRAWYrr,         X86::VPSRAWYrm,          0 },
1785249423Sdim    { X86::VPSRAVDrr,         X86::VPSRAVDrm,          0 },
1786249423Sdim    { X86::VPSRAVDYrr,        X86::VPSRAVDYrm,         0 },
1787249423Sdim    { X86::VPSRLDYrr,         X86::VPSRLDYrm,          0 },
1788249423Sdim    { X86::VPSRLQYrr,         X86::VPSRLQYrm,          0 },
1789249423Sdim    { X86::VPSRLWYrr,         X86::VPSRLWYrm,          0 },
1790249423Sdim    { X86::VPSRLVDrr,         X86::VPSRLVDrm,          0 },
1791249423Sdim    { X86::VPSRLVDYrr,        X86::VPSRLVDYrm,         0 },
1792249423Sdim    { X86::VPSRLVQrr,         X86::VPSRLVQrm,          0 },
1793249423Sdim    { X86::VPSRLVQYrr,        X86::VPSRLVQYrm,         0 },
1794249423Sdim    { X86::VPSUBBYrr,         X86::VPSUBBYrm,          0 },
1795249423Sdim    { X86::VPSUBDYrr,         X86::VPSUBDYrm,          0 },
1796288943Sdim    { X86::VPSUBQYrr,         X86::VPSUBQYrm,          0 },
1797249423Sdim    { X86::VPSUBSBYrr,        X86::VPSUBSBYrm,         0 },
1798249423Sdim    { X86::VPSUBSWYrr,        X86::VPSUBSWYrm,         0 },
1799288943Sdim    { X86::VPSUBUSBYrr,       X86::VPSUBUSBYrm,        0 },
1800288943Sdim    { X86::VPSUBUSWYrr,       X86::VPSUBUSWYrm,        0 },
1801249423Sdim    { X86::VPSUBWYrr,         X86::VPSUBWYrm,          0 },
1802249423Sdim    { X86::VPUNPCKHBWYrr,     X86::VPUNPCKHBWYrm,      0 },
1803249423Sdim    { X86::VPUNPCKHDQYrr,     X86::VPUNPCKHDQYrm,      0 },
1804249423Sdim    { X86::VPUNPCKHQDQYrr,    X86::VPUNPCKHQDQYrm,     0 },
1805249423Sdim    { X86::VPUNPCKHWDYrr,     X86::VPUNPCKHWDYrm,      0 },
1806249423Sdim    { X86::VPUNPCKLBWYrr,     X86::VPUNPCKLBWYrm,      0 },
1807249423Sdim    { X86::VPUNPCKLDQYrr,     X86::VPUNPCKLDQYrm,      0 },
1808249423Sdim    { X86::VPUNPCKLQDQYrr,    X86::VPUNPCKLQDQYrm,     0 },
1809249423Sdim    { X86::VPUNPCKLWDYrr,     X86::VPUNPCKLWDYrm,      0 },
1810249423Sdim    { X86::VPXORYrr,          X86::VPXORYrm,           0 },
1811243830Sdim
1812243830Sdim    // FMA4 foldable patterns
1813288943Sdim    { X86::VFMADDSS4rr,       X86::VFMADDSS4mr,        TB_ALIGN_NONE },
1814314564Sdim    { X86::VFMADDSS4rr_Int,   X86::VFMADDSS4mr_Int,    TB_NO_REVERSE },
1815288943Sdim    { X86::VFMADDSD4rr,       X86::VFMADDSD4mr,        TB_ALIGN_NONE },
1816314564Sdim    { X86::VFMADDSD4rr_Int,   X86::VFMADDSD4mr_Int,    TB_NO_REVERSE },
1817288943Sdim    { X86::VFMADDPS4rr,       X86::VFMADDPS4mr,        TB_ALIGN_NONE },
1818288943Sdim    { X86::VFMADDPD4rr,       X86::VFMADDPD4mr,        TB_ALIGN_NONE },
1819314564Sdim    { X86::VFMADDPS4Yrr,      X86::VFMADDPS4Ymr,       TB_ALIGN_NONE },
1820314564Sdim    { X86::VFMADDPD4Yrr,      X86::VFMADDPD4Ymr,       TB_ALIGN_NONE },
1821288943Sdim    { X86::VFNMADDSS4rr,      X86::VFNMADDSS4mr,       TB_ALIGN_NONE },
1822314564Sdim    { X86::VFNMADDSS4rr_Int,  X86::VFNMADDSS4mr_Int,   TB_NO_REVERSE },
1823288943Sdim    { X86::VFNMADDSD4rr,      X86::VFNMADDSD4mr,       TB_ALIGN_NONE },
1824314564Sdim    { X86::VFNMADDSD4rr_Int,  X86::VFNMADDSD4mr_Int,   TB_NO_REVERSE },
1825288943Sdim    { X86::VFNMADDPS4rr,      X86::VFNMADDPS4mr,       TB_ALIGN_NONE },
1826288943Sdim    { X86::VFNMADDPD4rr,      X86::VFNMADDPD4mr,       TB_ALIGN_NONE },
1827314564Sdim    { X86::VFNMADDPS4Yrr,     X86::VFNMADDPS4Ymr,      TB_ALIGN_NONE },
1828314564Sdim    { X86::VFNMADDPD4Yrr,     X86::VFNMADDPD4Ymr,      TB_ALIGN_NONE },
1829288943Sdim    { X86::VFMSUBSS4rr,       X86::VFMSUBSS4mr,        TB_ALIGN_NONE },
1830314564Sdim    { X86::VFMSUBSS4rr_Int,   X86::VFMSUBSS4mr_Int,    TB_NO_REVERSE },
1831288943Sdim    { X86::VFMSUBSD4rr,       X86::VFMSUBSD4mr,        TB_ALIGN_NONE },
1832314564Sdim    { X86::VFMSUBSD4rr_Int,   X86::VFMSUBSD4mr_Int,    TB_NO_REVERSE },
1833288943Sdim    { X86::VFMSUBPS4rr,       X86::VFMSUBPS4mr,        TB_ALIGN_NONE },
1834288943Sdim    { X86::VFMSUBPD4rr,       X86::VFMSUBPD4mr,        TB_ALIGN_NONE },
1835314564Sdim    { X86::VFMSUBPS4Yrr,      X86::VFMSUBPS4Ymr,       TB_ALIGN_NONE },
1836314564Sdim    { X86::VFMSUBPD4Yrr,      X86::VFMSUBPD4Ymr,       TB_ALIGN_NONE },
1837288943Sdim    { X86::VFNMSUBSS4rr,      X86::VFNMSUBSS4mr,       TB_ALIGN_NONE },
1838314564Sdim    { X86::VFNMSUBSS4rr_Int,  X86::VFNMSUBSS4mr_Int,   TB_NO_REVERSE },
1839288943Sdim    { X86::VFNMSUBSD4rr,      X86::VFNMSUBSD4mr,       TB_ALIGN_NONE },
1840314564Sdim    { X86::VFNMSUBSD4rr_Int,  X86::VFNMSUBSD4mr_Int,   TB_NO_REVERSE },
1841288943Sdim    { X86::VFNMSUBPS4rr,      X86::VFNMSUBPS4mr,       TB_ALIGN_NONE },
1842288943Sdim    { X86::VFNMSUBPD4rr,      X86::VFNMSUBPD4mr,       TB_ALIGN_NONE },
1843314564Sdim    { X86::VFNMSUBPS4Yrr,     X86::VFNMSUBPS4Ymr,      TB_ALIGN_NONE },
1844314564Sdim    { X86::VFNMSUBPD4Yrr,     X86::VFNMSUBPD4Ymr,      TB_ALIGN_NONE },
1845288943Sdim    { X86::VFMADDSUBPS4rr,    X86::VFMADDSUBPS4mr,     TB_ALIGN_NONE },
1846288943Sdim    { X86::VFMADDSUBPD4rr,    X86::VFMADDSUBPD4mr,     TB_ALIGN_NONE },
1847314564Sdim    { X86::VFMADDSUBPS4Yrr,   X86::VFMADDSUBPS4Ymr,    TB_ALIGN_NONE },
1848314564Sdim    { X86::VFMADDSUBPD4Yrr,   X86::VFMADDSUBPD4Ymr,    TB_ALIGN_NONE },
1849288943Sdim    { X86::VFMSUBADDPS4rr,    X86::VFMSUBADDPS4mr,     TB_ALIGN_NONE },
1850288943Sdim    { X86::VFMSUBADDPD4rr,    X86::VFMSUBADDPD4mr,     TB_ALIGN_NONE },
1851314564Sdim    { X86::VFMSUBADDPS4Yrr,   X86::VFMSUBADDPS4Ymr,    TB_ALIGN_NONE },
1852314564Sdim    { X86::VFMSUBADDPD4Yrr,   X86::VFMSUBADDPD4Ymr,    TB_ALIGN_NONE },
1853243830Sdim
1854288943Sdim    // XOP foldable instructions
1855309124Sdim    { X86::VPCMOVrrr,         X86::VPCMOVrmr,           0 },
1856321369Sdim    { X86::VPCMOVYrrr,        X86::VPCMOVYrmr,          0 },
1857288943Sdim    { X86::VPCOMBri,          X86::VPCOMBmi,            0 },
1858288943Sdim    { X86::VPCOMDri,          X86::VPCOMDmi,            0 },
1859288943Sdim    { X86::VPCOMQri,          X86::VPCOMQmi,            0 },
1860288943Sdim    { X86::VPCOMWri,          X86::VPCOMWmi,            0 },
1861288943Sdim    { X86::VPCOMUBri,         X86::VPCOMUBmi,           0 },
1862288943Sdim    { X86::VPCOMUDri,         X86::VPCOMUDmi,           0 },
1863288943Sdim    { X86::VPCOMUQri,         X86::VPCOMUQmi,           0 },
1864288943Sdim    { X86::VPCOMUWri,         X86::VPCOMUWmi,           0 },
1865288943Sdim    { X86::VPERMIL2PDrr,      X86::VPERMIL2PDmr,        0 },
1866321369Sdim    { X86::VPERMIL2PDYrr,     X86::VPERMIL2PDYmr,       0 },
1867288943Sdim    { X86::VPERMIL2PSrr,      X86::VPERMIL2PSmr,        0 },
1868321369Sdim    { X86::VPERMIL2PSYrr,     X86::VPERMIL2PSYmr,       0 },
1869288943Sdim    { X86::VPMACSDDrr,        X86::VPMACSDDrm,          0 },
1870288943Sdim    { X86::VPMACSDQHrr,       X86::VPMACSDQHrm,         0 },
1871288943Sdim    { X86::VPMACSDQLrr,       X86::VPMACSDQLrm,         0 },
1872288943Sdim    { X86::VPMACSSDDrr,       X86::VPMACSSDDrm,         0 },
1873288943Sdim    { X86::VPMACSSDQHrr,      X86::VPMACSSDQHrm,        0 },
1874288943Sdim    { X86::VPMACSSDQLrr,      X86::VPMACSSDQLrm,        0 },
1875288943Sdim    { X86::VPMACSSWDrr,       X86::VPMACSSWDrm,         0 },
1876288943Sdim    { X86::VPMACSSWWrr,       X86::VPMACSSWWrm,         0 },
1877288943Sdim    { X86::VPMACSWDrr,        X86::VPMACSWDrm,          0 },
1878288943Sdim    { X86::VPMACSWWrr,        X86::VPMACSWWrm,          0 },
1879288943Sdim    { X86::VPMADCSSWDrr,      X86::VPMADCSSWDrm,        0 },
1880288943Sdim    { X86::VPMADCSWDrr,       X86::VPMADCSWDrm,         0 },
1881309124Sdim    { X86::VPPERMrrr,         X86::VPPERMrmr,           0 },
1882288943Sdim    { X86::VPROTBrr,          X86::VPROTBrm,            0 },
1883288943Sdim    { X86::VPROTDrr,          X86::VPROTDrm,            0 },
1884288943Sdim    { X86::VPROTQrr,          X86::VPROTQrm,            0 },
1885288943Sdim    { X86::VPROTWrr,          X86::VPROTWrm,            0 },
1886288943Sdim    { X86::VPSHABrr,          X86::VPSHABrm,            0 },
1887288943Sdim    { X86::VPSHADrr,          X86::VPSHADrm,            0 },
1888288943Sdim    { X86::VPSHAQrr,          X86::VPSHAQrm,            0 },
1889288943Sdim    { X86::VPSHAWrr,          X86::VPSHAWrm,            0 },
1890288943Sdim    { X86::VPSHLBrr,          X86::VPSHLBrm,            0 },
1891288943Sdim    { X86::VPSHLDrr,          X86::VPSHLDrm,            0 },
1892288943Sdim    { X86::VPSHLQrr,          X86::VPSHLQrm,            0 },
1893288943Sdim    { X86::VPSHLWrr,          X86::VPSHLWrm,            0 },
1894288943Sdim
1895243830Sdim    // BMI/BMI2 foldable instructions
1896249423Sdim    { X86::ANDN32rr,          X86::ANDN32rm,            0 },
1897249423Sdim    { X86::ANDN64rr,          X86::ANDN64rm,            0 },
1898243830Sdim    { X86::MULX32rr,          X86::MULX32rm,            0 },
1899243830Sdim    { X86::MULX64rr,          X86::MULX64rm,            0 },
1900249423Sdim    { X86::PDEP32rr,          X86::PDEP32rm,            0 },
1901249423Sdim    { X86::PDEP64rr,          X86::PDEP64rm,            0 },
1902249423Sdim    { X86::PEXT32rr,          X86::PEXT32rm,            0 },
1903249423Sdim    { X86::PEXT64rr,          X86::PEXT64rm,            0 },
1904261991Sdim
1905296417Sdim    // ADX foldable instructions
1906296417Sdim    { X86::ADCX32rr,          X86::ADCX32rm,            0 },
1907296417Sdim    { X86::ADCX64rr,          X86::ADCX64rm,            0 },
1908296417Sdim    { X86::ADOX32rr,          X86::ADOX32rm,            0 },
1909296417Sdim    { X86::ADOX64rr,          X86::ADOX64rm,            0 },
1910296417Sdim
1911261991Sdim    // AVX-512 foldable instructions
1912314564Sdim    { X86::VADDPDZrr,         X86::VADDPDZrm,           0 },
1913261991Sdim    { X86::VADDPSZrr,         X86::VADDPSZrm,           0 },
1914314564Sdim    { X86::VADDSDZrr,         X86::VADDSDZrm,           0 },
1915314564Sdim    { X86::VADDSDZrr_Int,     X86::VADDSDZrm_Int,       TB_NO_REVERSE },
1916309124Sdim    { X86::VADDSSZrr,         X86::VADDSSZrm,           0 },
1917314564Sdim    { X86::VADDSSZrr_Int,     X86::VADDSSZrm_Int,       TB_NO_REVERSE },
1918314564Sdim    { X86::VALIGNDZrri,       X86::VALIGNDZrmi,         0 },
1919314564Sdim    { X86::VALIGNQZrri,       X86::VALIGNQZrmi,         0 },
1920314564Sdim    { X86::VANDNPDZrr,        X86::VANDNPDZrm,          0 },
1921314564Sdim    { X86::VANDNPSZrr,        X86::VANDNPSZrm,          0 },
1922314564Sdim    { X86::VANDPDZrr,         X86::VANDPDZrm,           0 },
1923314564Sdim    { X86::VANDPSZrr,         X86::VANDPSZrm,           0 },
1924314564Sdim    { X86::VCMPPDZrri,        X86::VCMPPDZrmi,          0 },
1925314564Sdim    { X86::VCMPPSZrri,        X86::VCMPPSZrmi,          0 },
1926314564Sdim    { X86::VCMPSDZrr,         X86::VCMPSDZrm,           0 },
1927314564Sdim    { X86::VCMPSDZrr_Int,     X86::VCMPSDZrm_Int,       TB_NO_REVERSE },
1928314564Sdim    { X86::VCMPSSZrr,         X86::VCMPSSZrm,           0 },
1929314564Sdim    { X86::VCMPSSZrr_Int,     X86::VCMPSSZrm_Int,       TB_NO_REVERSE },
1930314564Sdim    { X86::VDIVPDZrr,         X86::VDIVPDZrm,           0 },
1931261991Sdim    { X86::VDIVPSZrr,         X86::VDIVPSZrm,           0 },
1932314564Sdim    { X86::VDIVSDZrr,         X86::VDIVSDZrm,           0 },
1933314564Sdim    { X86::VDIVSDZrr_Int,     X86::VDIVSDZrm_Int,       TB_NO_REVERSE },
1934309124Sdim    { X86::VDIVSSZrr,         X86::VDIVSSZrm,           0 },
1935314564Sdim    { X86::VDIVSSZrr_Int,     X86::VDIVSSZrm_Int,       TB_NO_REVERSE },
1936314564Sdim    { X86::VINSERTF32x4Zrr,   X86::VINSERTF32x4Zrm,     0 },
1937314564Sdim    { X86::VINSERTF32x8Zrr,   X86::VINSERTF32x8Zrm,     0 },
1938314564Sdim    { X86::VINSERTF64x2Zrr,   X86::VINSERTF64x2Zrm,     0 },
1939314564Sdim    { X86::VINSERTF64x4Zrr,   X86::VINSERTF64x4Zrm,     0 },
1940314564Sdim    { X86::VINSERTI32x4Zrr,   X86::VINSERTI32x4Zrm,     0 },
1941314564Sdim    { X86::VINSERTI32x8Zrr,   X86::VINSERTI32x8Zrm,     0 },
1942314564Sdim    { X86::VINSERTI64x2Zrr,   X86::VINSERTI64x2Zrm,     0 },
1943314564Sdim    { X86::VINSERTI64x4Zrr,   X86::VINSERTI64x4Zrm,     0 },
1944314564Sdim    { X86::VMAXCPDZrr,        X86::VMAXCPDZrm,          0 },
1945314564Sdim    { X86::VMAXCPSZrr,        X86::VMAXCPSZrm,          0 },
1946314564Sdim    { X86::VMAXCSDZrr,        X86::VMAXCSDZrm,          0 },
1947314564Sdim    { X86::VMAXCSSZrr,        X86::VMAXCSSZrm,          0 },
1948314564Sdim    { X86::VMAXPDZrr,         X86::VMAXPDZrm,           0 },
1949314564Sdim    { X86::VMAXPSZrr,         X86::VMAXPSZrm,           0 },
1950314564Sdim    { X86::VMAXSDZrr,         X86::VMAXSDZrm,           0 },
1951314564Sdim    { X86::VMAXSDZrr_Int,     X86::VMAXSDZrm_Int,       TB_NO_REVERSE },
1952314564Sdim    { X86::VMAXSSZrr,         X86::VMAXSSZrm,           0 },
1953314564Sdim    { X86::VMAXSSZrr_Int,     X86::VMAXSSZrm_Int,       TB_NO_REVERSE },
1954314564Sdim    { X86::VMINCPDZrr,        X86::VMINCPDZrm,          0 },
1955314564Sdim    { X86::VMINCPSZrr,        X86::VMINCPSZrm,          0 },
1956314564Sdim    { X86::VMINCSDZrr,        X86::VMINCSDZrm,          0 },
1957314564Sdim    { X86::VMINCSSZrr,        X86::VMINCSSZrm,          0 },
1958314564Sdim    { X86::VMINPDZrr,         X86::VMINPDZrm,           0 },
1959261991Sdim    { X86::VMINPSZrr,         X86::VMINPSZrm,           0 },
1960314564Sdim    { X86::VMINSDZrr,         X86::VMINSDZrm,           0 },
1961314564Sdim    { X86::VMINSDZrr_Int,     X86::VMINSDZrm_Int,       TB_NO_REVERSE },
1962314564Sdim    { X86::VMINSSZrr,         X86::VMINSSZrm,           0 },
1963314564Sdim    { X86::VMINSSZrr_Int,     X86::VMINSSZrm_Int,       TB_NO_REVERSE },
1964321369Sdim    { X86::VMOVLHPSZrr,       X86::VMOVHPSZ128rm,       TB_NO_REVERSE },
1965314564Sdim    { X86::VMULPDZrr,         X86::VMULPDZrm,           0 },
1966314564Sdim    { X86::VMULPSZrr,         X86::VMULPSZrm,           0 },
1967314564Sdim    { X86::VMULSDZrr,         X86::VMULSDZrm,           0 },
1968314564Sdim    { X86::VMULSDZrr_Int,     X86::VMULSDZrm_Int,       TB_NO_REVERSE },
1969314564Sdim    { X86::VMULSSZrr,         X86::VMULSSZrm,           0 },
1970314564Sdim    { X86::VMULSSZrr_Int,     X86::VMULSSZrm_Int,       TB_NO_REVERSE },
1971314564Sdim    { X86::VORPDZrr,          X86::VORPDZrm,            0 },
1972314564Sdim    { X86::VORPSZrr,          X86::VORPSZrm,            0 },
1973321369Sdim    { X86::VPACKSSDWZrr,      X86::VPACKSSDWZrm,        0 },
1974321369Sdim    { X86::VPACKSSWBZrr,      X86::VPACKSSWBZrm,        0 },
1975321369Sdim    { X86::VPACKUSDWZrr,      X86::VPACKUSDWZrm,        0 },
1976321369Sdim    { X86::VPACKUSWBZrr,      X86::VPACKUSWBZrm,        0 },
1977314564Sdim    { X86::VPADDBZrr,         X86::VPADDBZrm,           0 },
1978276479Sdim    { X86::VPADDDZrr,         X86::VPADDDZrm,           0 },
1979276479Sdim    { X86::VPADDQZrr,         X86::VPADDQZrm,           0 },
1980314564Sdim    { X86::VPADDSBZrr,        X86::VPADDSBZrm,          0 },
1981314564Sdim    { X86::VPADDSWZrr,        X86::VPADDSWZrm,          0 },
1982314564Sdim    { X86::VPADDUSBZrr,       X86::VPADDUSBZrm,         0 },
1983314564Sdim    { X86::VPADDUSWZrr,       X86::VPADDUSWZrm,         0 },
1984314564Sdim    { X86::VPADDWZrr,         X86::VPADDWZrm,           0 },
1985314564Sdim    { X86::VPALIGNRZrri,      X86::VPALIGNRZrmi,        0 },
1986314564Sdim    { X86::VPANDDZrr,         X86::VPANDDZrm,           0 },
1987314564Sdim    { X86::VPANDNDZrr,        X86::VPANDNDZrm,          0 },
1988314564Sdim    { X86::VPANDNQZrr,        X86::VPANDNQZrm,          0 },
1989314564Sdim    { X86::VPANDQZrr,         X86::VPANDQZrm,           0 },
1990321369Sdim    { X86::VPAVGBZrr,         X86::VPAVGBZrm,           0 },
1991321369Sdim    { X86::VPAVGWZrr,         X86::VPAVGWZrm,           0 },
1992314564Sdim    { X86::VPCMPBZrri,        X86::VPCMPBZrmi,          0 },
1993314564Sdim    { X86::VPCMPDZrri,        X86::VPCMPDZrmi,          0 },
1994314564Sdim    { X86::VPCMPEQBZrr,       X86::VPCMPEQBZrm,         0 },
1995314564Sdim    { X86::VPCMPEQDZrr,       X86::VPCMPEQDZrm,         0 },
1996314564Sdim    { X86::VPCMPEQQZrr,       X86::VPCMPEQQZrm,         0 },
1997314564Sdim    { X86::VPCMPEQWZrr,       X86::VPCMPEQWZrm,         0 },
1998314564Sdim    { X86::VPCMPGTBZrr,       X86::VPCMPGTBZrm,         0 },
1999314564Sdim    { X86::VPCMPGTDZrr,       X86::VPCMPGTDZrm,         0 },
2000314564Sdim    { X86::VPCMPGTQZrr,       X86::VPCMPGTQZrm,         0 },
2001314564Sdim    { X86::VPCMPGTWZrr,       X86::VPCMPGTWZrm,         0 },
2002314564Sdim    { X86::VPCMPQZrri,        X86::VPCMPQZrmi,          0 },
2003314564Sdim    { X86::VPCMPUBZrri,       X86::VPCMPUBZrmi,         0 },
2004314564Sdim    { X86::VPCMPUDZrri,       X86::VPCMPUDZrmi,         0 },
2005314564Sdim    { X86::VPCMPUQZrri,       X86::VPCMPUQZrmi,         0 },
2006314564Sdim    { X86::VPCMPUWZrri,       X86::VPCMPUWZrmi,         0 },
2007314564Sdim    { X86::VPCMPWZrri,        X86::VPCMPWZrmi,          0 },
2008314564Sdim    { X86::VPERMBZrr,         X86::VPERMBZrm,           0 },
2009314564Sdim    { X86::VPERMDZrr,         X86::VPERMDZrm,           0 },
2010314564Sdim    { X86::VPERMILPDZrr,      X86::VPERMILPDZrm,        0 },
2011314564Sdim    { X86::VPERMILPSZrr,      X86::VPERMILPSZrm,        0 },
2012314564Sdim    { X86::VPERMPDZrr,        X86::VPERMPDZrm,          0 },
2013261991Sdim    { X86::VPERMPSZrr,        X86::VPERMPSZrm,          0 },
2014314564Sdim    { X86::VPERMQZrr,         X86::VPERMQZrm,           0 },
2015314564Sdim    { X86::VPERMWZrr,         X86::VPERMWZrm,           0 },
2016321369Sdim    { X86::VPINSRBZrr,        X86::VPINSRBZrm,          0 },
2017321369Sdim    { X86::VPINSRDZrr,        X86::VPINSRDZrm,          0 },
2018321369Sdim    { X86::VPINSRQZrr,        X86::VPINSRQZrm,          0 },
2019321369Sdim    { X86::VPINSRWZrr,        X86::VPINSRWZrm,          0 },
2020314564Sdim    { X86::VPMADDUBSWZrr,     X86::VPMADDUBSWZrm,       0 },
2021314564Sdim    { X86::VPMADDWDZrr,       X86::VPMADDWDZrm,         0 },
2022321369Sdim    { X86::VPMAXSBZrr,        X86::VPMAXSBZrm,          0 },
2023276479Sdim    { X86::VPMAXSDZrr,        X86::VPMAXSDZrm,          0 },
2024276479Sdim    { X86::VPMAXSQZrr,        X86::VPMAXSQZrm,          0 },
2025321369Sdim    { X86::VPMAXSWZrr,        X86::VPMAXSWZrm,          0 },
2026321369Sdim    { X86::VPMAXUBZrr,        X86::VPMAXUBZrm,          0 },
2027276479Sdim    { X86::VPMAXUDZrr,        X86::VPMAXUDZrm,          0 },
2028276479Sdim    { X86::VPMAXUQZrr,        X86::VPMAXUQZrm,          0 },
2029321369Sdim    { X86::VPMAXUWZrr,        X86::VPMAXUWZrm,          0 },
2030321369Sdim    { X86::VPMINSBZrr,        X86::VPMINSBZrm,          0 },
2031276479Sdim    { X86::VPMINSDZrr,        X86::VPMINSDZrm,          0 },
2032276479Sdim    { X86::VPMINSQZrr,        X86::VPMINSQZrm,          0 },
2033321369Sdim    { X86::VPMINSWZrr,        X86::VPMINSWZrm,          0 },
2034321369Sdim    { X86::VPMINUBZrr,        X86::VPMINUBZrm,          0 },
2035276479Sdim    { X86::VPMINUDZrr,        X86::VPMINUDZrm,          0 },
2036276479Sdim    { X86::VPMINUQZrr,        X86::VPMINUQZrm,          0 },
2037321369Sdim    { X86::VPMINUWZrr,        X86::VPMINUWZrm,          0 },
2038276479Sdim    { X86::VPMULDQZrr,        X86::VPMULDQZrm,          0 },
2039321369Sdim    { X86::VPMULLDZrr,        X86::VPMULLDZrm,          0 },
2040321369Sdim    { X86::VPMULLQZrr,        X86::VPMULLQZrm,          0 },
2041321369Sdim    { X86::VPMULLWZrr,        X86::VPMULLWZrm,          0 },
2042314564Sdim    { X86::VPMULUDQZrr,       X86::VPMULUDQZrm,         0 },
2043314564Sdim    { X86::VPORDZrr,          X86::VPORDZrm,            0 },
2044314564Sdim    { X86::VPORQZrr,          X86::VPORQZrm,            0 },
2045327952Sdim    { X86::VPSADBWZrr,        X86::VPSADBWZrm,          0 },
2046314564Sdim    { X86::VPSHUFBZrr,        X86::VPSHUFBZrm,          0 },
2047321369Sdim    { X86::VPSLLDZrr,         X86::VPSLLDZrm,           0 },
2048321369Sdim    { X86::VPSLLQZrr,         X86::VPSLLQZrm,           0 },
2049261991Sdim    { X86::VPSLLVDZrr,        X86::VPSLLVDZrm,          0 },
2050261991Sdim    { X86::VPSLLVQZrr,        X86::VPSLLVQZrm,          0 },
2051321369Sdim    { X86::VPSLLVWZrr,        X86::VPSLLVWZrm,          0 },
2052321369Sdim    { X86::VPSLLWZrr,         X86::VPSLLWZrm,           0 },
2053321369Sdim    { X86::VPSRADZrr,         X86::VPSRADZrm,           0 },
2054321369Sdim    { X86::VPSRAQZrr,         X86::VPSRAQZrm,           0 },
2055261991Sdim    { X86::VPSRAVDZrr,        X86::VPSRAVDZrm,          0 },
2056321369Sdim    { X86::VPSRAVQZrr,        X86::VPSRAVQZrm,          0 },
2057321369Sdim    { X86::VPSRAVWZrr,        X86::VPSRAVWZrm,          0 },
2058321369Sdim    { X86::VPSRAWZrr,         X86::VPSRAWZrm,           0 },
2059321369Sdim    { X86::VPSRLDZrr,         X86::VPSRLDZrm,           0 },
2060321369Sdim    { X86::VPSRLQZrr,         X86::VPSRLQZrm,           0 },
2061261991Sdim    { X86::VPSRLVDZrr,        X86::VPSRLVDZrm,          0 },
2062261991Sdim    { X86::VPSRLVQZrr,        X86::VPSRLVQZrm,          0 },
2063321369Sdim    { X86::VPSRLVWZrr,        X86::VPSRLVWZrm,          0 },
2064321369Sdim    { X86::VPSRLWZrr,         X86::VPSRLWZrm,           0 },
2065314564Sdim    { X86::VPSUBBZrr,         X86::VPSUBBZrm,           0 },
2066276479Sdim    { X86::VPSUBDZrr,         X86::VPSUBDZrm,           0 },
2067276479Sdim    { X86::VPSUBQZrr,         X86::VPSUBQZrm,           0 },
2068314564Sdim    { X86::VPSUBSBZrr,        X86::VPSUBSBZrm,          0 },
2069314564Sdim    { X86::VPSUBSWZrr,        X86::VPSUBSWZrm,          0 },
2070314564Sdim    { X86::VPSUBUSBZrr,       X86::VPSUBUSBZrm,         0 },
2071314564Sdim    { X86::VPSUBUSWZrr,       X86::VPSUBUSWZrm,         0 },
2072314564Sdim    { X86::VPSUBWZrr,         X86::VPSUBWZrm,           0 },
2073314564Sdim    { X86::VPUNPCKHBWZrr,     X86::VPUNPCKHBWZrm,       0 },
2074314564Sdim    { X86::VPUNPCKHDQZrr,     X86::VPUNPCKHDQZrm,       0 },
2075314564Sdim    { X86::VPUNPCKHQDQZrr,    X86::VPUNPCKHQDQZrm,      0 },
2076314564Sdim    { X86::VPUNPCKHWDZrr,     X86::VPUNPCKHWDZrm,       0 },
2077314564Sdim    { X86::VPUNPCKLBWZrr,     X86::VPUNPCKLBWZrm,       0 },
2078314564Sdim    { X86::VPUNPCKLDQZrr,     X86::VPUNPCKLDQZrm,       0 },
2079314564Sdim    { X86::VPUNPCKLQDQZrr,    X86::VPUNPCKLQDQZrm,      0 },
2080314564Sdim    { X86::VPUNPCKLWDZrr,     X86::VPUNPCKLWDZrm,       0 },
2081314564Sdim    { X86::VPXORDZrr,         X86::VPXORDZrm,           0 },
2082314564Sdim    { X86::VPXORQZrr,         X86::VPXORQZrm,           0 },
2083261991Sdim    { X86::VSHUFPDZrri,       X86::VSHUFPDZrmi,         0 },
2084261991Sdim    { X86::VSHUFPSZrri,       X86::VSHUFPSZrmi,         0 },
2085314564Sdim    { X86::VSUBPDZrr,         X86::VSUBPDZrm,           0 },
2086314564Sdim    { X86::VSUBPSZrr,         X86::VSUBPSZrm,           0 },
2087314564Sdim    { X86::VSUBSDZrr,         X86::VSUBSDZrm,           0 },
2088314564Sdim    { X86::VSUBSDZrr_Int,     X86::VSUBSDZrm_Int,       TB_NO_REVERSE },
2089314564Sdim    { X86::VSUBSSZrr,         X86::VSUBSSZrm,           0 },
2090314564Sdim    { X86::VSUBSSZrr_Int,     X86::VSUBSSZrm_Int,       TB_NO_REVERSE },
2091314564Sdim    { X86::VUNPCKHPDZrr,      X86::VUNPCKHPDZrm,        0 },
2092314564Sdim    { X86::VUNPCKHPSZrr,      X86::VUNPCKHPSZrm,        0 },
2093314564Sdim    { X86::VUNPCKLPDZrr,      X86::VUNPCKLPDZrm,        0 },
2094314564Sdim    { X86::VUNPCKLPSZrr,      X86::VUNPCKLPSZrm,        0 },
2095314564Sdim    { X86::VXORPDZrr,         X86::VXORPDZrm,           0 },
2096314564Sdim    { X86::VXORPSZrr,         X86::VXORPSZrm,           0 },
2097261991Sdim
2098280031Sdim    // AVX-512{F,VL} foldable instructions
2099280031Sdim    { X86::VADDPDZ128rr,      X86::VADDPDZ128rm,        0 },
2100280031Sdim    { X86::VADDPDZ256rr,      X86::VADDPDZ256rm,        0 },
2101280031Sdim    { X86::VADDPSZ128rr,      X86::VADDPSZ128rm,        0 },
2102280031Sdim    { X86::VADDPSZ256rr,      X86::VADDPSZ256rm,        0 },
2103314564Sdim    { X86::VALIGNDZ128rri,    X86::VALIGNDZ128rmi,      0 },
2104314564Sdim    { X86::VALIGNDZ256rri,    X86::VALIGNDZ256rmi,      0 },
2105314564Sdim    { X86::VALIGNQZ128rri,    X86::VALIGNQZ128rmi,      0 },
2106314564Sdim    { X86::VALIGNQZ256rri,    X86::VALIGNQZ256rmi,      0 },
2107314564Sdim    { X86::VANDNPDZ128rr,     X86::VANDNPDZ128rm,       0 },
2108314564Sdim    { X86::VANDNPDZ256rr,     X86::VANDNPDZ256rm,       0 },
2109314564Sdim    { X86::VANDNPSZ128rr,     X86::VANDNPSZ128rm,       0 },
2110314564Sdim    { X86::VANDNPSZ256rr,     X86::VANDNPSZ256rm,       0 },
2111314564Sdim    { X86::VANDPDZ128rr,      X86::VANDPDZ128rm,        0 },
2112314564Sdim    { X86::VANDPDZ256rr,      X86::VANDPDZ256rm,        0 },
2113314564Sdim    { X86::VANDPSZ128rr,      X86::VANDPSZ128rm,        0 },
2114314564Sdim    { X86::VANDPSZ256rr,      X86::VANDPSZ256rm,        0 },
2115314564Sdim    { X86::VCMPPDZ128rri,     X86::VCMPPDZ128rmi,       0 },
2116314564Sdim    { X86::VCMPPDZ256rri,     X86::VCMPPDZ256rmi,       0 },
2117314564Sdim    { X86::VCMPPSZ128rri,     X86::VCMPPSZ128rmi,       0 },
2118314564Sdim    { X86::VCMPPSZ256rri,     X86::VCMPPSZ256rmi,       0 },
2119314564Sdim    { X86::VDIVPDZ128rr,      X86::VDIVPDZ128rm,        0 },
2120314564Sdim    { X86::VDIVPDZ256rr,      X86::VDIVPDZ256rm,        0 },
2121314564Sdim    { X86::VDIVPSZ128rr,      X86::VDIVPSZ128rm,        0 },
2122314564Sdim    { X86::VDIVPSZ256rr,      X86::VDIVPSZ256rm,        0 },
2123314564Sdim    { X86::VINSERTF32x4Z256rr,X86::VINSERTF32x4Z256rm,  0 },
2124314564Sdim    { X86::VINSERTF64x2Z256rr,X86::VINSERTF64x2Z256rm,  0 },
2125314564Sdim    { X86::VINSERTI32x4Z256rr,X86::VINSERTI32x4Z256rm,  0 },
2126314564Sdim    { X86::VINSERTI64x2Z256rr,X86::VINSERTI64x2Z256rm,  0 },
2127314564Sdim    { X86::VMAXCPDZ128rr,     X86::VMAXCPDZ128rm,       0 },
2128314564Sdim    { X86::VMAXCPDZ256rr,     X86::VMAXCPDZ256rm,       0 },
2129314564Sdim    { X86::VMAXCPSZ128rr,     X86::VMAXCPSZ128rm,       0 },
2130314564Sdim    { X86::VMAXCPSZ256rr,     X86::VMAXCPSZ256rm,       0 },
2131314564Sdim    { X86::VMAXPDZ128rr,      X86::VMAXPDZ128rm,        0 },
2132314564Sdim    { X86::VMAXPDZ256rr,      X86::VMAXPDZ256rm,        0 },
2133314564Sdim    { X86::VMAXPSZ128rr,      X86::VMAXPSZ128rm,        0 },
2134314564Sdim    { X86::VMAXPSZ256rr,      X86::VMAXPSZ256rm,        0 },
2135314564Sdim    { X86::VMINCPDZ128rr,     X86::VMINCPDZ128rm,       0 },
2136314564Sdim    { X86::VMINCPDZ256rr,     X86::VMINCPDZ256rm,       0 },
2137314564Sdim    { X86::VMINCPSZ128rr,     X86::VMINCPSZ128rm,       0 },
2138314564Sdim    { X86::VMINCPSZ256rr,     X86::VMINCPSZ256rm,       0 },
2139314564Sdim    { X86::VMINPDZ128rr,      X86::VMINPDZ128rm,        0 },
2140314564Sdim    { X86::VMINPDZ256rr,      X86::VMINPDZ256rm,        0 },
2141314564Sdim    { X86::VMINPSZ128rr,      X86::VMINPSZ128rm,        0 },
2142314564Sdim    { X86::VMINPSZ256rr,      X86::VMINPSZ256rm,        0 },
2143314564Sdim    { X86::VMULPDZ128rr,      X86::VMULPDZ128rm,        0 },
2144314564Sdim    { X86::VMULPDZ256rr,      X86::VMULPDZ256rm,        0 },
2145314564Sdim    { X86::VMULPSZ128rr,      X86::VMULPSZ128rm,        0 },
2146314564Sdim    { X86::VMULPSZ256rr,      X86::VMULPSZ256rm,        0 },
2147314564Sdim    { X86::VORPDZ128rr,       X86::VORPDZ128rm,         0 },
2148314564Sdim    { X86::VORPDZ256rr,       X86::VORPDZ256rm,         0 },
2149314564Sdim    { X86::VORPSZ128rr,       X86::VORPSZ128rm,         0 },
2150314564Sdim    { X86::VORPSZ256rr,       X86::VORPSZ256rm,         0 },
2151321369Sdim    { X86::VPACKSSDWZ256rr,   X86::VPACKSSDWZ256rm,     0 },
2152321369Sdim    { X86::VPACKSSDWZ128rr,   X86::VPACKSSDWZ128rm,     0 },
2153321369Sdim    { X86::VPACKSSWBZ256rr,   X86::VPACKSSWBZ256rm,     0 },
2154321369Sdim    { X86::VPACKSSWBZ128rr,   X86::VPACKSSWBZ128rm,     0 },
2155321369Sdim    { X86::VPACKUSDWZ256rr,   X86::VPACKUSDWZ256rm,     0 },
2156321369Sdim    { X86::VPACKUSDWZ128rr,   X86::VPACKUSDWZ128rm,     0 },
2157321369Sdim    { X86::VPACKUSWBZ256rr,   X86::VPACKUSWBZ256rm,     0 },
2158321369Sdim    { X86::VPACKUSWBZ128rr,   X86::VPACKUSWBZ128rm,     0 },
2159314564Sdim    { X86::VPADDBZ128rr,      X86::VPADDBZ128rm,        0 },
2160314564Sdim    { X86::VPADDBZ256rr,      X86::VPADDBZ256rm,        0 },
2161314564Sdim    { X86::VPADDDZ128rr,      X86::VPADDDZ128rm,        0 },
2162314564Sdim    { X86::VPADDDZ256rr,      X86::VPADDDZ256rm,        0 },
2163314564Sdim    { X86::VPADDQZ128rr,      X86::VPADDQZ128rm,        0 },
2164314564Sdim    { X86::VPADDQZ256rr,      X86::VPADDQZ256rm,        0 },
2165314564Sdim    { X86::VPADDSBZ128rr,     X86::VPADDSBZ128rm,       0 },
2166314564Sdim    { X86::VPADDSBZ256rr,     X86::VPADDSBZ256rm,       0 },
2167314564Sdim    { X86::VPADDSWZ128rr,     X86::VPADDSWZ128rm,       0 },
2168314564Sdim    { X86::VPADDSWZ256rr,     X86::VPADDSWZ256rm,       0 },
2169314564Sdim    { X86::VPADDUSBZ128rr,    X86::VPADDUSBZ128rm,      0 },
2170314564Sdim    { X86::VPADDUSBZ256rr,    X86::VPADDUSBZ256rm,      0 },
2171314564Sdim    { X86::VPADDUSWZ128rr,    X86::VPADDUSWZ128rm,      0 },
2172314564Sdim    { X86::VPADDUSWZ256rr,    X86::VPADDUSWZ256rm,      0 },
2173314564Sdim    { X86::VPADDWZ128rr,      X86::VPADDWZ128rm,        0 },
2174314564Sdim    { X86::VPADDWZ256rr,      X86::VPADDWZ256rm,        0 },
2175314564Sdim    { X86::VPALIGNRZ128rri,   X86::VPALIGNRZ128rmi,     0 },
2176314564Sdim    { X86::VPALIGNRZ256rri,   X86::VPALIGNRZ256rmi,     0 },
2177314564Sdim    { X86::VPANDDZ128rr,      X86::VPANDDZ128rm,        0 },
2178314564Sdim    { X86::VPANDDZ256rr,      X86::VPANDDZ256rm,        0 },
2179314564Sdim    { X86::VPANDNDZ128rr,     X86::VPANDNDZ128rm,       0 },
2180314564Sdim    { X86::VPANDNDZ256rr,     X86::VPANDNDZ256rm,       0 },
2181314564Sdim    { X86::VPANDNQZ128rr,     X86::VPANDNQZ128rm,       0 },
2182314564Sdim    { X86::VPANDNQZ256rr,     X86::VPANDNQZ256rm,       0 },
2183314564Sdim    { X86::VPANDQZ128rr,      X86::VPANDQZ128rm,        0 },
2184314564Sdim    { X86::VPANDQZ256rr,      X86::VPANDQZ256rm,        0 },
2185321369Sdim    { X86::VPAVGBZ128rr,      X86::VPAVGBZ128rm,        0 },
2186321369Sdim    { X86::VPAVGBZ256rr,      X86::VPAVGBZ256rm,        0 },
2187321369Sdim    { X86::VPAVGWZ128rr,      X86::VPAVGWZ128rm,        0 },
2188321369Sdim    { X86::VPAVGWZ256rr,      X86::VPAVGWZ256rm,        0 },
2189314564Sdim    { X86::VPCMPBZ128rri,     X86::VPCMPBZ128rmi,       0 },
2190314564Sdim    { X86::VPCMPBZ256rri,     X86::VPCMPBZ256rmi,       0 },
2191314564Sdim    { X86::VPCMPDZ128rri,     X86::VPCMPDZ128rmi,       0 },
2192314564Sdim    { X86::VPCMPDZ256rri,     X86::VPCMPDZ256rmi,       0 },
2193314564Sdim    { X86::VPCMPEQBZ128rr,    X86::VPCMPEQBZ128rm,      0 },
2194314564Sdim    { X86::VPCMPEQBZ256rr,    X86::VPCMPEQBZ256rm,      0 },
2195314564Sdim    { X86::VPCMPEQDZ128rr,    X86::VPCMPEQDZ128rm,      0 },
2196314564Sdim    { X86::VPCMPEQDZ256rr,    X86::VPCMPEQDZ256rm,      0 },
2197314564Sdim    { X86::VPCMPEQQZ128rr,    X86::VPCMPEQQZ128rm,      0 },
2198314564Sdim    { X86::VPCMPEQQZ256rr,    X86::VPCMPEQQZ256rm,      0 },
2199314564Sdim    { X86::VPCMPEQWZ128rr,    X86::VPCMPEQWZ128rm,      0 },
2200314564Sdim    { X86::VPCMPEQWZ256rr,    X86::VPCMPEQWZ256rm,      0 },
2201314564Sdim    { X86::VPCMPGTBZ128rr,    X86::VPCMPGTBZ128rm,      0 },
2202314564Sdim    { X86::VPCMPGTBZ256rr,    X86::VPCMPGTBZ256rm,      0 },
2203314564Sdim    { X86::VPCMPGTDZ128rr,    X86::VPCMPGTDZ128rm,      0 },
2204314564Sdim    { X86::VPCMPGTDZ256rr,    X86::VPCMPGTDZ256rm,      0 },
2205314564Sdim    { X86::VPCMPGTQZ128rr,    X86::VPCMPGTQZ128rm,      0 },
2206314564Sdim    { X86::VPCMPGTQZ256rr,    X86::VPCMPGTQZ256rm,      0 },
2207314564Sdim    { X86::VPCMPGTWZ128rr,    X86::VPCMPGTWZ128rm,      0 },
2208314564Sdim    { X86::VPCMPGTWZ256rr,    X86::VPCMPGTWZ256rm,      0 },
2209314564Sdim    { X86::VPCMPQZ128rri,     X86::VPCMPQZ128rmi,       0 },
2210314564Sdim    { X86::VPCMPQZ256rri,     X86::VPCMPQZ256rmi,       0 },
2211314564Sdim    { X86::VPCMPUBZ128rri,    X86::VPCMPUBZ128rmi,      0 },
2212314564Sdim    { X86::VPCMPUBZ256rri,    X86::VPCMPUBZ256rmi,      0 },
2213314564Sdim    { X86::VPCMPUDZ128rri,    X86::VPCMPUDZ128rmi,      0 },
2214314564Sdim    { X86::VPCMPUDZ256rri,    X86::VPCMPUDZ256rmi,      0 },
2215314564Sdim    { X86::VPCMPUQZ128rri,    X86::VPCMPUQZ128rmi,      0 },
2216314564Sdim    { X86::VPCMPUQZ256rri,    X86::VPCMPUQZ256rmi,      0 },
2217314564Sdim    { X86::VPCMPUWZ128rri,    X86::VPCMPUWZ128rmi,      0 },
2218314564Sdim    { X86::VPCMPUWZ256rri,    X86::VPCMPUWZ256rmi,      0 },
2219314564Sdim    { X86::VPCMPWZ128rri,     X86::VPCMPWZ128rmi,       0 },
2220314564Sdim    { X86::VPCMPWZ256rri,     X86::VPCMPWZ256rmi,       0 },
2221314564Sdim    { X86::VPERMBZ128rr,      X86::VPERMBZ128rm,        0 },
2222314564Sdim    { X86::VPERMBZ256rr,      X86::VPERMBZ256rm,        0 },
2223314564Sdim    { X86::VPERMDZ256rr,      X86::VPERMDZ256rm,        0 },
2224314564Sdim    { X86::VPERMILPDZ128rr,   X86::VPERMILPDZ128rm,     0 },
2225314564Sdim    { X86::VPERMILPDZ256rr,   X86::VPERMILPDZ256rm,     0 },
2226314564Sdim    { X86::VPERMILPSZ128rr,   X86::VPERMILPSZ128rm,     0 },
2227314564Sdim    { X86::VPERMILPSZ256rr,   X86::VPERMILPSZ256rm,     0 },
2228314564Sdim    { X86::VPERMPDZ256rr,     X86::VPERMPDZ256rm,       0 },
2229314564Sdim    { X86::VPERMPSZ256rr,     X86::VPERMPSZ256rm,       0 },
2230314564Sdim    { X86::VPERMQZ256rr,      X86::VPERMQZ256rm,        0 },
2231314564Sdim    { X86::VPERMWZ128rr,      X86::VPERMWZ128rm,        0 },
2232314564Sdim    { X86::VPERMWZ256rr,      X86::VPERMWZ256rm,        0 },
2233314564Sdim    { X86::VPMADDUBSWZ128rr,  X86::VPMADDUBSWZ128rm,    0 },
2234314564Sdim    { X86::VPMADDUBSWZ256rr,  X86::VPMADDUBSWZ256rm,    0 },
2235314564Sdim    { X86::VPMADDWDZ128rr,    X86::VPMADDWDZ128rm,      0 },
2236314564Sdim    { X86::VPMADDWDZ256rr,    X86::VPMADDWDZ256rm,      0 },
2237321369Sdim    { X86::VPMAXSBZ128rr,     X86::VPMAXSBZ128rm,       0 },
2238321369Sdim    { X86::VPMAXSBZ256rr,     X86::VPMAXSBZ256rm,       0 },
2239321369Sdim    { X86::VPMAXSDZ128rr,     X86::VPMAXSDZ128rm,       0 },
2240321369Sdim    { X86::VPMAXSDZ256rr,     X86::VPMAXSDZ256rm,       0 },
2241321369Sdim    { X86::VPMAXSQZ128rr,     X86::VPMAXSQZ128rm,       0 },
2242321369Sdim    { X86::VPMAXSQZ256rr,     X86::VPMAXSQZ256rm,       0 },
2243321369Sdim    { X86::VPMAXSWZ128rr,     X86::VPMAXSWZ128rm,       0 },
2244321369Sdim    { X86::VPMAXSWZ256rr,     X86::VPMAXSWZ256rm,       0 },
2245321369Sdim    { X86::VPMAXUBZ128rr,     X86::VPMAXUBZ128rm,       0 },
2246321369Sdim    { X86::VPMAXUBZ256rr,     X86::VPMAXUBZ256rm,       0 },
2247321369Sdim    { X86::VPMAXUDZ128rr,     X86::VPMAXUDZ128rm,       0 },
2248321369Sdim    { X86::VPMAXUDZ256rr,     X86::VPMAXUDZ256rm,       0 },
2249321369Sdim    { X86::VPMAXUQZ128rr,     X86::VPMAXUQZ128rm,       0 },
2250321369Sdim    { X86::VPMAXUQZ256rr,     X86::VPMAXUQZ256rm,       0 },
2251321369Sdim    { X86::VPMAXUWZ128rr,     X86::VPMAXUWZ128rm,       0 },
2252321369Sdim    { X86::VPMAXUWZ256rr,     X86::VPMAXUWZ256rm,       0 },
2253321369Sdim    { X86::VPMINSBZ128rr,     X86::VPMINSBZ128rm,       0 },
2254321369Sdim    { X86::VPMINSBZ256rr,     X86::VPMINSBZ256rm,       0 },
2255321369Sdim    { X86::VPMINSDZ128rr,     X86::VPMINSDZ128rm,       0 },
2256321369Sdim    { X86::VPMINSDZ256rr,     X86::VPMINSDZ256rm,       0 },
2257321369Sdim    { X86::VPMINSQZ128rr,     X86::VPMINSQZ128rm,       0 },
2258321369Sdim    { X86::VPMINSQZ256rr,     X86::VPMINSQZ256rm,       0 },
2259321369Sdim    { X86::VPMINSWZ128rr,     X86::VPMINSWZ128rm,       0 },
2260321369Sdim    { X86::VPMINSWZ256rr,     X86::VPMINSWZ256rm,       0 },
2261321369Sdim    { X86::VPMINUBZ128rr,     X86::VPMINUBZ128rm,       0 },
2262321369Sdim    { X86::VPMINUBZ256rr,     X86::VPMINUBZ256rm,       0 },
2263321369Sdim    { X86::VPMINUDZ128rr,     X86::VPMINUDZ128rm,       0 },
2264321369Sdim    { X86::VPMINUDZ256rr,     X86::VPMINUDZ256rm,       0 },
2265321369Sdim    { X86::VPMINUQZ128rr,     X86::VPMINUQZ128rm,       0 },
2266321369Sdim    { X86::VPMINUQZ256rr,     X86::VPMINUQZ256rm,       0 },
2267321369Sdim    { X86::VPMINUWZ128rr,     X86::VPMINUWZ128rm,       0 },
2268321369Sdim    { X86::VPMINUWZ256rr,     X86::VPMINUWZ256rm,       0 },
2269321369Sdim    { X86::VPMULDQZ128rr,     X86::VPMULDQZ128rm,       0 },
2270321369Sdim    { X86::VPMULDQZ256rr,     X86::VPMULDQZ256rm,       0 },
2271321369Sdim    { X86::VPMULLDZ128rr,     X86::VPMULLDZ128rm,       0 },
2272321369Sdim    { X86::VPMULLDZ256rr,     X86::VPMULLDZ256rm,       0 },
2273321369Sdim    { X86::VPMULLQZ128rr,     X86::VPMULLQZ128rm,       0 },
2274321369Sdim    { X86::VPMULLQZ256rr,     X86::VPMULLQZ256rm,       0 },
2275321369Sdim    { X86::VPMULLWZ128rr,     X86::VPMULLWZ128rm,       0 },
2276321369Sdim    { X86::VPMULLWZ256rr,     X86::VPMULLWZ256rm,       0 },
2277321369Sdim    { X86::VPMULUDQZ128rr,    X86::VPMULUDQZ128rm,      0 },
2278321369Sdim    { X86::VPMULUDQZ256rr,    X86::VPMULUDQZ256rm,      0 },
2279314564Sdim    { X86::VPORDZ128rr,       X86::VPORDZ128rm,         0 },
2280314564Sdim    { X86::VPORDZ256rr,       X86::VPORDZ256rm,         0 },
2281314564Sdim    { X86::VPORQZ128rr,       X86::VPORQZ128rm,         0 },
2282314564Sdim    { X86::VPORQZ256rr,       X86::VPORQZ256rm,         0 },
2283321369Sdim    { X86::VPSADBWZ128rr,     X86::VPSADBWZ128rm,       0 },
2284321369Sdim    { X86::VPSADBWZ256rr,     X86::VPSADBWZ256rm,       0 },
2285314564Sdim    { X86::VPSHUFBZ128rr,     X86::VPSHUFBZ128rm,       0 },
2286314564Sdim    { X86::VPSHUFBZ256rr,     X86::VPSHUFBZ256rm,       0 },
2287321369Sdim    { X86::VPSLLDZ128rr,      X86::VPSLLDZ128rm,        0 },
2288321369Sdim    { X86::VPSLLDZ256rr,      X86::VPSLLDZ256rm,        0 },
2289321369Sdim    { X86::VPSLLQZ128rr,      X86::VPSLLQZ128rm,        0 },
2290321369Sdim    { X86::VPSLLQZ256rr,      X86::VPSLLQZ256rm,        0 },
2291321369Sdim    { X86::VPSLLVDZ128rr,     X86::VPSLLVDZ128rm,       0 },
2292321369Sdim    { X86::VPSLLVDZ256rr,     X86::VPSLLVDZ256rm,       0 },
2293321369Sdim    { X86::VPSLLVQZ128rr,     X86::VPSLLVQZ128rm,       0 },
2294321369Sdim    { X86::VPSLLVQZ256rr,     X86::VPSLLVQZ256rm,       0 },
2295321369Sdim    { X86::VPSLLVWZ128rr,     X86::VPSLLVWZ128rm,       0 },
2296321369Sdim    { X86::VPSLLVWZ256rr,     X86::VPSLLVWZ256rm,       0 },
2297321369Sdim    { X86::VPSLLWZ128rr,      X86::VPSLLWZ128rm,        0 },
2298321369Sdim    { X86::VPSLLWZ256rr,      X86::VPSLLWZ256rm,        0 },
2299321369Sdim    { X86::VPSRADZ128rr,      X86::VPSRADZ128rm,        0 },
2300321369Sdim    { X86::VPSRADZ256rr,      X86::VPSRADZ256rm,        0 },
2301321369Sdim    { X86::VPSRAQZ128rr,      X86::VPSRAQZ128rm,        0 },
2302321369Sdim    { X86::VPSRAQZ256rr,      X86::VPSRAQZ256rm,        0 },
2303321369Sdim    { X86::VPSRAVDZ128rr,     X86::VPSRAVDZ128rm,       0 },
2304321369Sdim    { X86::VPSRAVDZ256rr,     X86::VPSRAVDZ256rm,       0 },
2305321369Sdim    { X86::VPSRAVQZ128rr,     X86::VPSRAVQZ128rm,       0 },
2306321369Sdim    { X86::VPSRAVQZ256rr,     X86::VPSRAVQZ256rm,       0 },
2307321369Sdim    { X86::VPSRAVWZ128rr,     X86::VPSRAVWZ128rm,       0 },
2308321369Sdim    { X86::VPSRAVWZ256rr,     X86::VPSRAVWZ256rm,       0 },
2309321369Sdim    { X86::VPSRAWZ128rr,      X86::VPSRAWZ128rm,        0 },
2310321369Sdim    { X86::VPSRAWZ256rr,      X86::VPSRAWZ256rm,        0 },
2311321369Sdim    { X86::VPSRLDZ128rr,      X86::VPSRLDZ128rm,        0 },
2312321369Sdim    { X86::VPSRLDZ256rr,      X86::VPSRLDZ256rm,        0 },
2313321369Sdim    { X86::VPSRLQZ128rr,      X86::VPSRLQZ128rm,        0 },
2314321369Sdim    { X86::VPSRLQZ256rr,      X86::VPSRLQZ256rm,        0 },
2315321369Sdim    { X86::VPSRLVDZ128rr,     X86::VPSRLVDZ128rm,       0 },
2316321369Sdim    { X86::VPSRLVDZ256rr,     X86::VPSRLVDZ256rm,       0 },
2317321369Sdim    { X86::VPSRLVQZ128rr,     X86::VPSRLVQZ128rm,       0 },
2318321369Sdim    { X86::VPSRLVQZ256rr,     X86::VPSRLVQZ256rm,       0 },
2319321369Sdim    { X86::VPSRLVWZ128rr,     X86::VPSRLVWZ128rm,       0 },
2320321369Sdim    { X86::VPSRLVWZ256rr,     X86::VPSRLVWZ256rm,       0 },
2321321369Sdim    { X86::VPSRLWZ128rr,      X86::VPSRLWZ128rm,        0 },
2322321369Sdim    { X86::VPSRLWZ256rr,      X86::VPSRLWZ256rm,        0 },
2323314564Sdim    { X86::VPSUBBZ128rr,      X86::VPSUBBZ128rm,        0 },
2324314564Sdim    { X86::VPSUBBZ256rr,      X86::VPSUBBZ256rm,        0 },
2325314564Sdim    { X86::VPSUBDZ128rr,      X86::VPSUBDZ128rm,        0 },
2326314564Sdim    { X86::VPSUBDZ256rr,      X86::VPSUBDZ256rm,        0 },
2327314564Sdim    { X86::VPSUBQZ128rr,      X86::VPSUBQZ128rm,        0 },
2328314564Sdim    { X86::VPSUBQZ256rr,      X86::VPSUBQZ256rm,        0 },
2329314564Sdim    { X86::VPSUBSBZ128rr,     X86::VPSUBSBZ128rm,       0 },
2330314564Sdim    { X86::VPSUBSBZ256rr,     X86::VPSUBSBZ256rm,       0 },
2331314564Sdim    { X86::VPSUBSWZ128rr,     X86::VPSUBSWZ128rm,       0 },
2332314564Sdim    { X86::VPSUBSWZ256rr,     X86::VPSUBSWZ256rm,       0 },
2333314564Sdim    { X86::VPSUBUSBZ128rr,    X86::VPSUBUSBZ128rm,      0 },
2334314564Sdim    { X86::VPSUBUSBZ256rr,    X86::VPSUBUSBZ256rm,      0 },
2335314564Sdim    { X86::VPSUBUSWZ128rr,    X86::VPSUBUSWZ128rm,      0 },
2336314564Sdim    { X86::VPSUBUSWZ256rr,    X86::VPSUBUSWZ256rm,      0 },
2337314564Sdim    { X86::VPSUBWZ128rr,      X86::VPSUBWZ128rm,        0 },
2338314564Sdim    { X86::VPSUBWZ256rr,      X86::VPSUBWZ256rm,        0 },
2339314564Sdim    { X86::VPUNPCKHBWZ128rr,  X86::VPUNPCKHBWZ128rm,    0 },
2340314564Sdim    { X86::VPUNPCKHBWZ256rr,  X86::VPUNPCKHBWZ256rm,    0 },
2341314564Sdim    { X86::VPUNPCKHDQZ128rr,  X86::VPUNPCKHDQZ128rm,    0 },
2342314564Sdim    { X86::VPUNPCKHDQZ256rr,  X86::VPUNPCKHDQZ256rm,    0 },
2343314564Sdim    { X86::VPUNPCKHQDQZ128rr, X86::VPUNPCKHQDQZ128rm,   0 },
2344314564Sdim    { X86::VPUNPCKHQDQZ256rr, X86::VPUNPCKHQDQZ256rm,   0 },
2345314564Sdim    { X86::VPUNPCKHWDZ128rr,  X86::VPUNPCKHWDZ128rm,    0 },
2346314564Sdim    { X86::VPUNPCKHWDZ256rr,  X86::VPUNPCKHWDZ256rm,    0 },
2347314564Sdim    { X86::VPUNPCKLBWZ128rr,  X86::VPUNPCKLBWZ128rm,    0 },
2348314564Sdim    { X86::VPUNPCKLBWZ256rr,  X86::VPUNPCKLBWZ256rm,    0 },
2349314564Sdim    { X86::VPUNPCKLDQZ128rr,  X86::VPUNPCKLDQZ128rm,    0 },
2350314564Sdim    { X86::VPUNPCKLDQZ256rr,  X86::VPUNPCKLDQZ256rm,    0 },
2351314564Sdim    { X86::VPUNPCKLQDQZ128rr, X86::VPUNPCKLQDQZ128rm,   0 },
2352314564Sdim    { X86::VPUNPCKLQDQZ256rr, X86::VPUNPCKLQDQZ256rm,   0 },
2353314564Sdim    { X86::VPUNPCKLWDZ128rr,  X86::VPUNPCKLWDZ128rm,    0 },
2354314564Sdim    { X86::VPUNPCKLWDZ256rr,  X86::VPUNPCKLWDZ256rm,    0 },
2355314564Sdim    { X86::VPXORDZ128rr,      X86::VPXORDZ128rm,        0 },
2356314564Sdim    { X86::VPXORDZ256rr,      X86::VPXORDZ256rm,        0 },
2357314564Sdim    { X86::VPXORQZ128rr,      X86::VPXORQZ128rm,        0 },
2358314564Sdim    { X86::VPXORQZ256rr,      X86::VPXORQZ256rm,        0 },
2359321369Sdim    { X86::VSHUFPDZ128rri,    X86::VSHUFPDZ128rmi,      0 },
2360321369Sdim    { X86::VSHUFPDZ256rri,    X86::VSHUFPDZ256rmi,      0 },
2361321369Sdim    { X86::VSHUFPSZ128rri,    X86::VSHUFPSZ128rmi,      0 },
2362321369Sdim    { X86::VSHUFPSZ256rri,    X86::VSHUFPSZ256rmi,      0 },
2363314564Sdim    { X86::VSUBPDZ128rr,      X86::VSUBPDZ128rm,        0 },
2364314564Sdim    { X86::VSUBPDZ256rr,      X86::VSUBPDZ256rm,        0 },
2365314564Sdim    { X86::VSUBPSZ128rr,      X86::VSUBPSZ128rm,        0 },
2366314564Sdim    { X86::VSUBPSZ256rr,      X86::VSUBPSZ256rm,        0 },
2367314564Sdim    { X86::VUNPCKHPDZ128rr,   X86::VUNPCKHPDZ128rm,     0 },
2368314564Sdim    { X86::VUNPCKHPDZ256rr,   X86::VUNPCKHPDZ256rm,     0 },
2369314564Sdim    { X86::VUNPCKHPSZ128rr,   X86::VUNPCKHPSZ128rm,     0 },
2370314564Sdim    { X86::VUNPCKHPSZ256rr,   X86::VUNPCKHPSZ256rm,     0 },
2371314564Sdim    { X86::VUNPCKLPDZ128rr,   X86::VUNPCKLPDZ128rm,     0 },
2372314564Sdim    { X86::VUNPCKLPDZ256rr,   X86::VUNPCKLPDZ256rm,     0 },
2373314564Sdim    { X86::VUNPCKLPSZ128rr,   X86::VUNPCKLPSZ128rm,     0 },
2374314564Sdim    { X86::VUNPCKLPSZ256rr,   X86::VUNPCKLPSZ256rm,     0 },
2375314564Sdim    { X86::VXORPDZ128rr,      X86::VXORPDZ128rm,        0 },
2376314564Sdim    { X86::VXORPDZ256rr,      X86::VXORPDZ256rm,        0 },
2377314564Sdim    { X86::VXORPSZ128rr,      X86::VXORPSZ128rm,        0 },
2378314564Sdim    { X86::VXORPSZ256rr,      X86::VXORPSZ256rm,        0 },
2379280031Sdim
2380314564Sdim    // AVX-512 masked foldable instructions
2381321369Sdim    { X86::VBROADCASTSSZrkz,  X86::VBROADCASTSSZmkz,    TB_NO_REVERSE },
2382321369Sdim    { X86::VBROADCASTSDZrkz,  X86::VBROADCASTSDZmkz,    TB_NO_REVERSE },
2383321369Sdim    { X86::VPABSBZrrkz,       X86::VPABSBZrmkz,         0 },
2384321369Sdim    { X86::VPABSDZrrkz,       X86::VPABSDZrmkz,         0 },
2385321369Sdim    { X86::VPABSQZrrkz,       X86::VPABSQZrmkz,         0 },
2386321369Sdim    { X86::VPABSWZrrkz,       X86::VPABSWZrmkz,         0 },
2387321369Sdim    { X86::VPCONFLICTDZrrkz,  X86::VPCONFLICTDZrmkz,    0 },
2388321369Sdim    { X86::VPCONFLICTQZrrkz,  X86::VPCONFLICTQZrmkz,    0 },
2389314564Sdim    { X86::VPERMILPDZrikz,    X86::VPERMILPDZmikz,      0 },
2390314564Sdim    { X86::VPERMILPSZrikz,    X86::VPERMILPSZmikz,      0 },
2391314564Sdim    { X86::VPERMPDZrikz,      X86::VPERMPDZmikz,        0 },
2392314564Sdim    { X86::VPERMQZrikz,       X86::VPERMQZmikz,         0 },
2393321369Sdim    { X86::VPLZCNTDZrrkz,     X86::VPLZCNTDZrmkz,       0 },
2394321369Sdim    { X86::VPLZCNTQZrrkz,     X86::VPLZCNTQZrmkz,       0 },
2395314564Sdim    { X86::VPMOVSXBDZrrkz,    X86::VPMOVSXBDZrmkz,      0 },
2396314564Sdim    { X86::VPMOVSXBQZrrkz,    X86::VPMOVSXBQZrmkz,      TB_NO_REVERSE },
2397314564Sdim    { X86::VPMOVSXBWZrrkz,    X86::VPMOVSXBWZrmkz,      0 },
2398314564Sdim    { X86::VPMOVSXDQZrrkz,    X86::VPMOVSXDQZrmkz,      0 },
2399314564Sdim    { X86::VPMOVSXWDZrrkz,    X86::VPMOVSXWDZrmkz,      0 },
2400314564Sdim    { X86::VPMOVSXWQZrrkz,    X86::VPMOVSXWQZrmkz,      0 },
2401314564Sdim    { X86::VPMOVZXBDZrrkz,    X86::VPMOVZXBDZrmkz,      0 },
2402314564Sdim    { X86::VPMOVZXBQZrrkz,    X86::VPMOVZXBQZrmkz,      TB_NO_REVERSE },
2403314564Sdim    { X86::VPMOVZXBWZrrkz,    X86::VPMOVZXBWZrmkz,      0 },
2404314564Sdim    { X86::VPMOVZXDQZrrkz,    X86::VPMOVZXDQZrmkz,      0 },
2405314564Sdim    { X86::VPMOVZXWDZrrkz,    X86::VPMOVZXWDZrmkz,      0 },
2406314564Sdim    { X86::VPMOVZXWQZrrkz,    X86::VPMOVZXWQZrmkz,      0 },
2407321369Sdim    { X86::VPOPCNTDZrrkz,     X86::VPOPCNTDZrmkz,       0 },
2408321369Sdim    { X86::VPOPCNTQZrrkz,     X86::VPOPCNTQZrmkz,       0 },
2409314564Sdim    { X86::VPSHUFDZrikz,      X86::VPSHUFDZmikz,        0 },
2410314564Sdim    { X86::VPSHUFHWZrikz,     X86::VPSHUFHWZmikz,       0 },
2411314564Sdim    { X86::VPSHUFLWZrikz,     X86::VPSHUFLWZmikz,       0 },
2412321369Sdim    { X86::VPSLLDZrikz,       X86::VPSLLDZmikz,         0 },
2413321369Sdim    { X86::VPSLLQZrikz,       X86::VPSLLQZmikz,         0 },
2414321369Sdim    { X86::VPSLLWZrikz,       X86::VPSLLWZmikz,         0 },
2415321369Sdim    { X86::VPSRADZrikz,       X86::VPSRADZmikz,         0 },
2416321369Sdim    { X86::VPSRAQZrikz,       X86::VPSRAQZmikz,         0 },
2417321369Sdim    { X86::VPSRAWZrikz,       X86::VPSRAWZmikz,         0 },
2418321369Sdim    { X86::VPSRLDZrikz,       X86::VPSRLDZmikz,         0 },
2419321369Sdim    { X86::VPSRLQZrikz,       X86::VPSRLQZmikz,         0 },
2420321369Sdim    { X86::VPSRLWZrikz,       X86::VPSRLWZmikz,         0 },
2421314564Sdim
2422314564Sdim    // AVX-512VL 256-bit masked foldable instructions
2423321369Sdim    { X86::VBROADCASTSDZ256rkz,  X86::VBROADCASTSDZ256mkz,      TB_NO_REVERSE },
2424321369Sdim    { X86::VBROADCASTSSZ256rkz,  X86::VBROADCASTSSZ256mkz,      TB_NO_REVERSE },
2425321369Sdim    { X86::VPABSBZ256rrkz,    X86::VPABSBZ256rmkz,      0 },
2426321369Sdim    { X86::VPABSDZ256rrkz,    X86::VPABSDZ256rmkz,      0 },
2427321369Sdim    { X86::VPABSQZ256rrkz,    X86::VPABSQZ256rmkz,      0 },
2428321369Sdim    { X86::VPABSWZ256rrkz,    X86::VPABSWZ256rmkz,      0 },
2429321369Sdim    { X86::VPCONFLICTDZ256rrkz, X86::VPCONFLICTDZ256rmkz, 0 },
2430321369Sdim    { X86::VPCONFLICTQZ256rrkz, X86::VPCONFLICTQZ256rmkz, 0 },
2431314564Sdim    { X86::VPERMILPDZ256rikz, X86::VPERMILPDZ256mikz,   0 },
2432314564Sdim    { X86::VPERMILPSZ256rikz, X86::VPERMILPSZ256mikz,   0 },
2433314564Sdim    { X86::VPERMPDZ256rikz,   X86::VPERMPDZ256mikz,     0 },
2434314564Sdim    { X86::VPERMQZ256rikz,    X86::VPERMQZ256mikz,      0 },
2435321369Sdim    { X86::VPLZCNTDZ256rrkz,  X86::VPLZCNTDZ256rmkz,    0 },
2436321369Sdim    { X86::VPLZCNTQZ256rrkz,  X86::VPLZCNTQZ256rmkz,    0 },
2437314564Sdim    { X86::VPMOVSXBDZ256rrkz, X86::VPMOVSXBDZ256rmkz,   TB_NO_REVERSE },
2438314564Sdim    { X86::VPMOVSXBQZ256rrkz, X86::VPMOVSXBQZ256rmkz,   TB_NO_REVERSE },
2439314564Sdim    { X86::VPMOVSXBWZ256rrkz, X86::VPMOVSXBWZ256rmkz,   0 },
2440314564Sdim    { X86::VPMOVSXDQZ256rrkz, X86::VPMOVSXDQZ256rmkz,   0 },
2441314564Sdim    { X86::VPMOVSXWDZ256rrkz, X86::VPMOVSXWDZ256rmkz,   0 },
2442314564Sdim    { X86::VPMOVSXWQZ256rrkz, X86::VPMOVSXWQZ256rmkz,   TB_NO_REVERSE },
2443314564Sdim    { X86::VPMOVZXBDZ256rrkz, X86::VPMOVZXBDZ256rmkz,   TB_NO_REVERSE },
2444314564Sdim    { X86::VPMOVZXBQZ256rrkz, X86::VPMOVZXBQZ256rmkz,   TB_NO_REVERSE },
2445314564Sdim    { X86::VPMOVZXBWZ256rrkz, X86::VPMOVZXBWZ256rmkz,   0 },
2446314564Sdim    { X86::VPMOVZXDQZ256rrkz, X86::VPMOVZXDQZ256rmkz,   0 },
2447314564Sdim    { X86::VPMOVZXWDZ256rrkz, X86::VPMOVZXWDZ256rmkz,   0 },
2448314564Sdim    { X86::VPMOVZXWQZ256rrkz, X86::VPMOVZXWQZ256rmkz,   TB_NO_REVERSE },
2449314564Sdim    { X86::VPSHUFDZ256rikz,   X86::VPSHUFDZ256mikz,     0 },
2450314564Sdim    { X86::VPSHUFHWZ256rikz,  X86::VPSHUFHWZ256mikz,    0 },
2451314564Sdim    { X86::VPSHUFLWZ256rikz,  X86::VPSHUFLWZ256mikz,    0 },
2452321369Sdim    { X86::VPSLLDZ256rikz,    X86::VPSLLDZ256mikz,      0 },
2453321369Sdim    { X86::VPSLLQZ256rikz,    X86::VPSLLQZ256mikz,      0 },
2454321369Sdim    { X86::VPSLLWZ256rikz,    X86::VPSLLWZ256mikz,      0 },
2455321369Sdim    { X86::VPSRADZ256rikz,    X86::VPSRADZ256mikz,      0 },
2456321369Sdim    { X86::VPSRAQZ256rikz,    X86::VPSRAQZ256mikz,      0 },
2457321369Sdim    { X86::VPSRAWZ256rikz,    X86::VPSRAWZ256mikz,      0 },
2458321369Sdim    { X86::VPSRLDZ256rikz,    X86::VPSRLDZ256mikz,      0 },
2459321369Sdim    { X86::VPSRLQZ256rikz,    X86::VPSRLQZ256mikz,      0 },
2460321369Sdim    { X86::VPSRLWZ256rikz,    X86::VPSRLWZ256mikz,      0 },
2461314564Sdim
2462314564Sdim    // AVX-512VL 128-bit masked foldable instructions
2463321369Sdim    { X86::VBROADCASTSSZ128rkz,  X86::VBROADCASTSSZ128mkz,      TB_NO_REVERSE },
2464321369Sdim    { X86::VPABSBZ128rrkz,    X86::VPABSBZ128rmkz,      0 },
2465321369Sdim    { X86::VPABSDZ128rrkz,    X86::VPABSDZ128rmkz,      0 },
2466321369Sdim    { X86::VPABSQZ128rrkz,    X86::VPABSQZ128rmkz,      0 },
2467321369Sdim    { X86::VPABSWZ128rrkz,    X86::VPABSWZ128rmkz,      0 },
2468321369Sdim    { X86::VPCONFLICTDZ128rrkz, X86::VPCONFLICTDZ128rmkz, 0 },
2469321369Sdim    { X86::VPCONFLICTQZ128rrkz, X86::VPCONFLICTQZ128rmkz, 0 },
2470314564Sdim    { X86::VPERMILPDZ128rikz, X86::VPERMILPDZ128mikz,   0 },
2471314564Sdim    { X86::VPERMILPSZ128rikz, X86::VPERMILPSZ128mikz,   0 },
2472321369Sdim    { X86::VPLZCNTDZ128rrkz,  X86::VPLZCNTDZ128rmkz,    0 },
2473321369Sdim    { X86::VPLZCNTQZ128rrkz,  X86::VPLZCNTQZ128rmkz,    0 },
2474314564Sdim    { X86::VPMOVSXBDZ128rrkz, X86::VPMOVSXBDZ128rmkz,   TB_NO_REVERSE },
2475314564Sdim    { X86::VPMOVSXBQZ128rrkz, X86::VPMOVSXBQZ128rmkz,   TB_NO_REVERSE },
2476314564Sdim    { X86::VPMOVSXBWZ128rrkz, X86::VPMOVSXBWZ128rmkz,   TB_NO_REVERSE },
2477314564Sdim    { X86::VPMOVSXDQZ128rrkz, X86::VPMOVSXDQZ128rmkz,   TB_NO_REVERSE },
2478314564Sdim    { X86::VPMOVSXWDZ128rrkz, X86::VPMOVSXWDZ128rmkz,   TB_NO_REVERSE },
2479314564Sdim    { X86::VPMOVSXWQZ128rrkz, X86::VPMOVSXWQZ128rmkz,   TB_NO_REVERSE },
2480314564Sdim    { X86::VPMOVZXBDZ128rrkz, X86::VPMOVZXBDZ128rmkz,   TB_NO_REVERSE },
2481314564Sdim    { X86::VPMOVZXBQZ128rrkz, X86::VPMOVZXBQZ128rmkz,   TB_NO_REVERSE },
2482314564Sdim    { X86::VPMOVZXBWZ128rrkz, X86::VPMOVZXBWZ128rmkz,   TB_NO_REVERSE },
2483314564Sdim    { X86::VPMOVZXDQZ128rrkz, X86::VPMOVZXDQZ128rmkz,   TB_NO_REVERSE },
2484314564Sdim    { X86::VPMOVZXWDZ128rrkz, X86::VPMOVZXWDZ128rmkz,   TB_NO_REVERSE },
2485314564Sdim    { X86::VPMOVZXWQZ128rrkz, X86::VPMOVZXWQZ128rmkz,   TB_NO_REVERSE },
2486314564Sdim    { X86::VPSHUFDZ128rikz,   X86::VPSHUFDZ128mikz,     0 },
2487314564Sdim    { X86::VPSHUFHWZ128rikz,  X86::VPSHUFHWZ128mikz,    0 },
2488314564Sdim    { X86::VPSHUFLWZ128rikz,  X86::VPSHUFLWZ128mikz,    0 },
2489321369Sdim    { X86::VPSLLDZ128rikz,    X86::VPSLLDZ128mikz,      0 },
2490321369Sdim    { X86::VPSLLQZ128rikz,    X86::VPSLLQZ128mikz,      0 },
2491321369Sdim    { X86::VPSLLWZ128rikz,    X86::VPSLLWZ128mikz,      0 },
2492321369Sdim    { X86::VPSRADZ128rikz,    X86::VPSRADZ128mikz,      0 },
2493321369Sdim    { X86::VPSRAQZ128rikz,    X86::VPSRAQZ128mikz,      0 },
2494321369Sdim    { X86::VPSRAWZ128rikz,    X86::VPSRAWZ128mikz,      0 },
2495321369Sdim    { X86::VPSRLDZ128rikz,    X86::VPSRLDZ128mikz,      0 },
2496321369Sdim    { X86::VPSRLQZ128rikz,    X86::VPSRLQZ128mikz,      0 },
2497321369Sdim    { X86::VPSRLWZ128rikz,    X86::VPSRLWZ128mikz,      0 },
2498314564Sdim
2499261991Sdim    // AES foldable instructions
2500261991Sdim    { X86::AESDECLASTrr,      X86::AESDECLASTrm,        TB_ALIGN_16 },
2501261991Sdim    { X86::AESDECrr,          X86::AESDECrm,            TB_ALIGN_16 },
2502261991Sdim    { X86::AESENCLASTrr,      X86::AESENCLASTrm,        TB_ALIGN_16 },
2503261991Sdim    { X86::AESENCrr,          X86::AESENCrm,            TB_ALIGN_16 },
2504288943Sdim    { X86::VAESDECLASTrr,     X86::VAESDECLASTrm,       0 },
2505288943Sdim    { X86::VAESDECrr,         X86::VAESDECrm,           0 },
2506288943Sdim    { X86::VAESENCLASTrr,     X86::VAESENCLASTrm,       0 },
2507288943Sdim    { X86::VAESENCrr,         X86::VAESENCrm,           0 },
2508261991Sdim
2509261991Sdim    // SHA foldable instructions
2510261991Sdim    { X86::SHA1MSG1rr,        X86::SHA1MSG1rm,          TB_ALIGN_16 },
2511261991Sdim    { X86::SHA1MSG2rr,        X86::SHA1MSG2rm,          TB_ALIGN_16 },
2512261991Sdim    { X86::SHA1NEXTErr,       X86::SHA1NEXTErm,         TB_ALIGN_16 },
2513261991Sdim    { X86::SHA1RNDS4rri,      X86::SHA1RNDS4rmi,        TB_ALIGN_16 },
2514261991Sdim    { X86::SHA256MSG1rr,      X86::SHA256MSG1rm,        TB_ALIGN_16 },
2515261991Sdim    { X86::SHA256MSG2rr,      X86::SHA256MSG2rm,        TB_ALIGN_16 },
2516288943Sdim    { X86::SHA256RNDS2rr,     X86::SHA256RNDS2rm,       TB_ALIGN_16 }
2517193323Sed  };
2518193323Sed
2519288943Sdim  for (X86MemoryFoldTableEntry Entry : MemoryFoldTable2) {
2520226633Sdim    AddTableEntry(RegOp2MemOpTable2, MemOp2RegOpTable,
2521288943Sdim                  Entry.RegOp, Entry.MemOp,
2522226633Sdim                  // Index 2, folded load
2523288943Sdim                  Entry.Flags | TB_INDEX_2 | TB_FOLDED_LOAD);
2524226633Sdim  }
2525239462Sdim
2526288943Sdim  static const X86MemoryFoldTableEntry MemoryFoldTable3[] = {
2527243830Sdim    // FMA4 foldable patterns
2528288943Sdim    { X86::VFMADDSS4rr,           X86::VFMADDSS4rm,           TB_ALIGN_NONE },
2529314564Sdim    { X86::VFMADDSS4rr_Int,       X86::VFMADDSS4rm_Int,       TB_NO_REVERSE },
2530288943Sdim    { X86::VFMADDSD4rr,           X86::VFMADDSD4rm,           TB_ALIGN_NONE },
2531314564Sdim    { X86::VFMADDSD4rr_Int,       X86::VFMADDSD4rm_Int,       TB_NO_REVERSE },
2532288943Sdim    { X86::VFMADDPS4rr,           X86::VFMADDPS4rm,           TB_ALIGN_NONE },
2533288943Sdim    { X86::VFMADDPD4rr,           X86::VFMADDPD4rm,           TB_ALIGN_NONE },
2534314564Sdim    { X86::VFMADDPS4Yrr,          X86::VFMADDPS4Yrm,          TB_ALIGN_NONE },
2535314564Sdim    { X86::VFMADDPD4Yrr,          X86::VFMADDPD4Yrm,          TB_ALIGN_NONE },
2536288943Sdim    { X86::VFNMADDSS4rr,          X86::VFNMADDSS4rm,          TB_ALIGN_NONE },
2537314564Sdim    { X86::VFNMADDSS4rr_Int,      X86::VFNMADDSS4rm_Int,      TB_NO_REVERSE },
2538288943Sdim    { X86::VFNMADDSD4rr,          X86::VFNMADDSD4rm,          TB_ALIGN_NONE },
2539314564Sdim    { X86::VFNMADDSD4rr_Int,      X86::VFNMADDSD4rm_Int,      TB_NO_REVERSE },
2540288943Sdim    { X86::VFNMADDPS4rr,          X86::VFNMADDPS4rm,          TB_ALIGN_NONE },
2541288943Sdim    { X86::VFNMADDPD4rr,          X86::VFNMADDPD4rm,          TB_ALIGN_NONE },
2542314564Sdim    { X86::VFNMADDPS4Yrr,         X86::VFNMADDPS4Yrm,         TB_ALIGN_NONE },
2543314564Sdim    { X86::VFNMADDPD4Yrr,         X86::VFNMADDPD4Yrm,         TB_ALIGN_NONE },
2544288943Sdim    { X86::VFMSUBSS4rr,           X86::VFMSUBSS4rm,           TB_ALIGN_NONE },
2545314564Sdim    { X86::VFMSUBSS4rr_Int,       X86::VFMSUBSS4rm_Int,       TB_NO_REVERSE },
2546288943Sdim    { X86::VFMSUBSD4rr,           X86::VFMSUBSD4rm,           TB_ALIGN_NONE },
2547314564Sdim    { X86::VFMSUBSD4rr_Int,       X86::VFMSUBSD4rm_Int,       TB_NO_REVERSE },
2548288943Sdim    { X86::VFMSUBPS4rr,           X86::VFMSUBPS4rm,           TB_ALIGN_NONE },
2549288943Sdim    { X86::VFMSUBPD4rr,           X86::VFMSUBPD4rm,           TB_ALIGN_NONE },
2550314564Sdim    { X86::VFMSUBPS4Yrr,          X86::VFMSUBPS4Yrm,          TB_ALIGN_NONE },
2551314564Sdim    { X86::VFMSUBPD4Yrr,          X86::VFMSUBPD4Yrm,          TB_ALIGN_NONE },
2552288943Sdim    { X86::VFNMSUBSS4rr,          X86::VFNMSUBSS4rm,          TB_ALIGN_NONE },
2553314564Sdim    { X86::VFNMSUBSS4rr_Int,      X86::VFNMSUBSS4rm_Int,      TB_NO_REVERSE },
2554288943Sdim    { X86::VFNMSUBSD4rr,          X86::VFNMSUBSD4rm,          TB_ALIGN_NONE },
2555314564Sdim    { X86::VFNMSUBSD4rr_Int,      X86::VFNMSUBSD4rm_Int,      TB_NO_REVERSE },
2556288943Sdim    { X86::VFNMSUBPS4rr,          X86::VFNMSUBPS4rm,          TB_ALIGN_NONE },
2557288943Sdim    { X86::VFNMSUBPD4rr,          X86::VFNMSUBPD4rm,          TB_ALIGN_NONE },
2558314564Sdim    { X86::VFNMSUBPS4Yrr,         X86::VFNMSUBPS4Yrm,         TB_ALIGN_NONE },
2559314564Sdim    { X86::VFNMSUBPD4Yrr,         X86::VFNMSUBPD4Yrm,         TB_ALIGN_NONE },
2560288943Sdim    { X86::VFMADDSUBPS4rr,        X86::VFMADDSUBPS4rm,        TB_ALIGN_NONE },
2561288943Sdim    { X86::VFMADDSUBPD4rr,        X86::VFMADDSUBPD4rm,        TB_ALIGN_NONE },
2562314564Sdim    { X86::VFMADDSUBPS4Yrr,       X86::VFMADDSUBPS4Yrm,       TB_ALIGN_NONE },
2563314564Sdim    { X86::VFMADDSUBPD4Yrr,       X86::VFMADDSUBPD4Yrm,       TB_ALIGN_NONE },
2564288943Sdim    { X86::VFMSUBADDPS4rr,        X86::VFMSUBADDPS4rm,        TB_ALIGN_NONE },
2565288943Sdim    { X86::VFMSUBADDPD4rr,        X86::VFMSUBADDPD4rm,        TB_ALIGN_NONE },
2566314564Sdim    { X86::VFMSUBADDPS4Yrr,       X86::VFMSUBADDPS4Yrm,       TB_ALIGN_NONE },
2567314564Sdim    { X86::VFMSUBADDPD4Yrr,       X86::VFMSUBADDPD4Yrm,       TB_ALIGN_NONE },
2568288943Sdim
2569288943Sdim    // XOP foldable instructions
2570309124Sdim    { X86::VPCMOVrrr,             X86::VPCMOVrrm,             0 },
2571321369Sdim    { X86::VPCMOVYrrr,            X86::VPCMOVYrrm,            0 },
2572288943Sdim    { X86::VPERMIL2PDrr,          X86::VPERMIL2PDrm,          0 },
2573321369Sdim    { X86::VPERMIL2PDYrr,         X86::VPERMIL2PDYrm,         0 },
2574288943Sdim    { X86::VPERMIL2PSrr,          X86::VPERMIL2PSrm,          0 },
2575321369Sdim    { X86::VPERMIL2PSYrr,         X86::VPERMIL2PSYrm,         0 },
2576309124Sdim    { X86::VPPERMrrr,             X86::VPPERMrrm,             0 },
2577288943Sdim
2578314564Sdim    // AVX-512 instructions with 3 source operands.
2579314564Sdim    { X86::VPERMI2Brr,            X86::VPERMI2Brm,            0 },
2580314564Sdim    { X86::VPERMI2Drr,            X86::VPERMI2Drm,            0 },
2581314564Sdim    { X86::VPERMI2PSrr,           X86::VPERMI2PSrm,           0 },
2582314564Sdim    { X86::VPERMI2PDrr,           X86::VPERMI2PDrm,           0 },
2583314564Sdim    { X86::VPERMI2Qrr,            X86::VPERMI2Qrm,            0 },
2584314564Sdim    { X86::VPERMI2Wrr,            X86::VPERMI2Wrm,            0 },
2585314564Sdim    { X86::VPERMT2Brr,            X86::VPERMT2Brm,            0 },
2586314564Sdim    { X86::VPERMT2Drr,            X86::VPERMT2Drm,            0 },
2587314564Sdim    { X86::VPERMT2PSrr,           X86::VPERMT2PSrm,           0 },
2588314564Sdim    { X86::VPERMT2PDrr,           X86::VPERMT2PDrm,           0 },
2589314564Sdim    { X86::VPERMT2Qrr,            X86::VPERMT2Qrm,            0 },
2590314564Sdim    { X86::VPERMT2Wrr,            X86::VPERMT2Wrm,            0 },
2591327952Sdim    { X86::VPMADD52HUQZr,         X86::VPMADD52HUQZm,         0 },
2592327952Sdim    { X86::VPMADD52LUQZr,         X86::VPMADD52LUQZm,         0 },
2593314564Sdim    { X86::VPTERNLOGDZrri,        X86::VPTERNLOGDZrmi,        0 },
2594314564Sdim    { X86::VPTERNLOGQZrri,        X86::VPTERNLOGQZrmi,        0 },
2595314564Sdim
2596314564Sdim    // AVX-512VL 256-bit instructions with 3 source operands.
2597314564Sdim    { X86::VPERMI2B256rr,         X86::VPERMI2B256rm,         0 },
2598314564Sdim    { X86::VPERMI2D256rr,         X86::VPERMI2D256rm,         0 },
2599314564Sdim    { X86::VPERMI2PD256rr,        X86::VPERMI2PD256rm,        0 },
2600314564Sdim    { X86::VPERMI2PS256rr,        X86::VPERMI2PS256rm,        0 },
2601314564Sdim    { X86::VPERMI2Q256rr,         X86::VPERMI2Q256rm,         0 },
2602314564Sdim    { X86::VPERMI2W256rr,         X86::VPERMI2W256rm,         0 },
2603314564Sdim    { X86::VPERMT2B256rr,         X86::VPERMT2B256rm,         0 },
2604314564Sdim    { X86::VPERMT2D256rr,         X86::VPERMT2D256rm,         0 },
2605314564Sdim    { X86::VPERMT2PD256rr,        X86::VPERMT2PD256rm,        0 },
2606314564Sdim    { X86::VPERMT2PS256rr,        X86::VPERMT2PS256rm,        0 },
2607314564Sdim    { X86::VPERMT2Q256rr,         X86::VPERMT2Q256rm,         0 },
2608314564Sdim    { X86::VPERMT2W256rr,         X86::VPERMT2W256rm,         0 },
2609327952Sdim    { X86::VPMADD52HUQZ256r,      X86::VPMADD52HUQZ256m,      0 },
2610327952Sdim    { X86::VPMADD52LUQZ256r,      X86::VPMADD52LUQZ256m,      0 },
2611314564Sdim    { X86::VPTERNLOGDZ256rri,     X86::VPTERNLOGDZ256rmi,     0 },
2612314564Sdim    { X86::VPTERNLOGQZ256rri,     X86::VPTERNLOGQZ256rmi,     0 },
2613314564Sdim
2614314564Sdim    // AVX-512VL 128-bit instructions with 3 source operands.
2615314564Sdim    { X86::VPERMI2B128rr,         X86::VPERMI2B128rm,         0 },
2616314564Sdim    { X86::VPERMI2D128rr,         X86::VPERMI2D128rm,         0 },
2617314564Sdim    { X86::VPERMI2PD128rr,        X86::VPERMI2PD128rm,        0 },
2618314564Sdim    { X86::VPERMI2PS128rr,        X86::VPERMI2PS128rm,        0 },
2619314564Sdim    { X86::VPERMI2Q128rr,         X86::VPERMI2Q128rm,         0 },
2620314564Sdim    { X86::VPERMI2W128rr,         X86::VPERMI2W128rm,         0 },
2621314564Sdim    { X86::VPERMT2B128rr,         X86::VPERMT2B128rm,         0 },
2622314564Sdim    { X86::VPERMT2D128rr,         X86::VPERMT2D128rm,         0 },
2623314564Sdim    { X86::VPERMT2PD128rr,        X86::VPERMT2PD128rm,        0 },
2624314564Sdim    { X86::VPERMT2PS128rr,        X86::VPERMT2PS128rm,        0 },
2625314564Sdim    { X86::VPERMT2Q128rr,         X86::VPERMT2Q128rm,         0 },
2626314564Sdim    { X86::VPERMT2W128rr,         X86::VPERMT2W128rm,         0 },
2627327952Sdim    { X86::VPMADD52HUQZ128r,      X86::VPMADD52HUQZ128m,      0 },
2628327952Sdim    { X86::VPMADD52LUQZ128r,      X86::VPMADD52LUQZ128m,      0 },
2629314564Sdim    { X86::VPTERNLOGDZ128rri,     X86::VPTERNLOGDZ128rmi,     0 },
2630314564Sdim    { X86::VPTERNLOGQZ128rri,     X86::VPTERNLOGQZ128rmi,     0 },
2631314564Sdim
2632314564Sdim    // AVX-512 masked instructions
2633314564Sdim    { X86::VADDPDZrrkz,           X86::VADDPDZrmkz,           0 },
2634280031Sdim    { X86::VADDPSZrrkz,           X86::VADDPSZrmkz,           0 },
2635321369Sdim    { X86::VADDSDZrr_Intkz,       X86::VADDSDZrm_Intkz,       TB_NO_REVERSE },
2636321369Sdim    { X86::VADDSSZrr_Intkz,       X86::VADDSSZrm_Intkz,       TB_NO_REVERSE },
2637314564Sdim    { X86::VALIGNDZrrikz,         X86::VALIGNDZrmikz,         0 },
2638314564Sdim    { X86::VALIGNQZrrikz,         X86::VALIGNQZrmikz,         0 },
2639314564Sdim    { X86::VANDNPDZrrkz,          X86::VANDNPDZrmkz,          0 },
2640314564Sdim    { X86::VANDNPSZrrkz,          X86::VANDNPSZrmkz,          0 },
2641314564Sdim    { X86::VANDPDZrrkz,           X86::VANDPDZrmkz,           0 },
2642314564Sdim    { X86::VANDPSZrrkz,           X86::VANDPSZrmkz,           0 },
2643314564Sdim    { X86::VDIVPDZrrkz,           X86::VDIVPDZrmkz,           0 },
2644280031Sdim    { X86::VDIVPSZrrkz,           X86::VDIVPSZrmkz,           0 },
2645321369Sdim    { X86::VDIVSDZrr_Intkz,       X86::VDIVSDZrm_Intkz,       TB_NO_REVERSE },
2646321369Sdim    { X86::VDIVSSZrr_Intkz,       X86::VDIVSSZrm_Intkz,       TB_NO_REVERSE },
2647314564Sdim    { X86::VINSERTF32x4Zrrkz,     X86::VINSERTF32x4Zrmkz,     0 },
2648314564Sdim    { X86::VINSERTF32x8Zrrkz,     X86::VINSERTF32x8Zrmkz,     0 },
2649314564Sdim    { X86::VINSERTF64x2Zrrkz,     X86::VINSERTF64x2Zrmkz,     0 },
2650314564Sdim    { X86::VINSERTF64x4Zrrkz,     X86::VINSERTF64x4Zrmkz,     0 },
2651314564Sdim    { X86::VINSERTI32x4Zrrkz,     X86::VINSERTI32x4Zrmkz,     0 },
2652314564Sdim    { X86::VINSERTI32x8Zrrkz,     X86::VINSERTI32x8Zrmkz,     0 },
2653314564Sdim    { X86::VINSERTI64x2Zrrkz,     X86::VINSERTI64x2Zrmkz,     0 },
2654314564Sdim    { X86::VINSERTI64x4Zrrkz,     X86::VINSERTI64x4Zrmkz,     0 },
2655314564Sdim    { X86::VMAXCPDZrrkz,          X86::VMAXCPDZrmkz,          0 },
2656314564Sdim    { X86::VMAXCPSZrrkz,          X86::VMAXCPSZrmkz,          0 },
2657314564Sdim    { X86::VMAXPDZrrkz,           X86::VMAXPDZrmkz,           0 },
2658314564Sdim    { X86::VMAXPSZrrkz,           X86::VMAXPSZrmkz,           0 },
2659321369Sdim    { X86::VMAXSDZrr_Intkz,       X86::VMAXSDZrm_Intkz,       0 },
2660321369Sdim    { X86::VMAXSSZrr_Intkz,       X86::VMAXSSZrm_Intkz,       0 },
2661314564Sdim    { X86::VMINCPDZrrkz,          X86::VMINCPDZrmkz,          0 },
2662314564Sdim    { X86::VMINCPSZrrkz,          X86::VMINCPSZrmkz,          0 },
2663314564Sdim    { X86::VMINPDZrrkz,           X86::VMINPDZrmkz,           0 },
2664280031Sdim    { X86::VMINPSZrrkz,           X86::VMINPSZrmkz,           0 },
2665321369Sdim    { X86::VMINSDZrr_Intkz,       X86::VMINSDZrm_Intkz,       0 },
2666321369Sdim    { X86::VMINSSZrr_Intkz,       X86::VMINSSZrm_Intkz,       0 },
2667314564Sdim    { X86::VMULPDZrrkz,           X86::VMULPDZrmkz,           0 },
2668314564Sdim    { X86::VMULPSZrrkz,           X86::VMULPSZrmkz,           0 },
2669321369Sdim    { X86::VMULSDZrr_Intkz,       X86::VMULSDZrm_Intkz,       TB_NO_REVERSE },
2670321369Sdim    { X86::VMULSSZrr_Intkz,       X86::VMULSSZrm_Intkz,       TB_NO_REVERSE },
2671314564Sdim    { X86::VORPDZrrkz,            X86::VORPDZrmkz,            0 },
2672314564Sdim    { X86::VORPSZrrkz,            X86::VORPSZrmkz,            0 },
2673321369Sdim    { X86::VPACKSSDWZrrkz,        X86::VPACKSSDWZrmkz,        0 },
2674321369Sdim    { X86::VPACKSSWBZrrkz,        X86::VPACKSSWBZrmkz,        0 },
2675321369Sdim    { X86::VPACKUSDWZrrkz,        X86::VPACKUSDWZrmkz,        0 },
2676321369Sdim    { X86::VPACKUSWBZrrkz,        X86::VPACKUSWBZrmkz,        0 },
2677314564Sdim    { X86::VPADDBZrrkz,           X86::VPADDBZrmkz,           0 },
2678314564Sdim    { X86::VPADDDZrrkz,           X86::VPADDDZrmkz,           0 },
2679314564Sdim    { X86::VPADDQZrrkz,           X86::VPADDQZrmkz,           0 },
2680314564Sdim    { X86::VPADDSBZrrkz,          X86::VPADDSBZrmkz,          0 },
2681314564Sdim    { X86::VPADDSWZrrkz,          X86::VPADDSWZrmkz,          0 },
2682314564Sdim    { X86::VPADDUSBZrrkz,         X86::VPADDUSBZrmkz,         0 },
2683314564Sdim    { X86::VPADDUSWZrrkz,         X86::VPADDUSWZrmkz,         0 },
2684314564Sdim    { X86::VPADDWZrrkz,           X86::VPADDWZrmkz,           0 },
2685314564Sdim    { X86::VPALIGNRZrrikz,        X86::VPALIGNRZrmikz,        0 },
2686314564Sdim    { X86::VPANDDZrrkz,           X86::VPANDDZrmkz,           0 },
2687314564Sdim    { X86::VPANDNDZrrkz,          X86::VPANDNDZrmkz,          0 },
2688314564Sdim    { X86::VPANDNQZrrkz,          X86::VPANDNQZrmkz,          0 },
2689314564Sdim    { X86::VPANDQZrrkz,           X86::VPANDQZrmkz,           0 },
2690321369Sdim    { X86::VPAVGBZrrkz,           X86::VPAVGBZrmkz,           0 },
2691321369Sdim    { X86::VPAVGWZrrkz,           X86::VPAVGWZrmkz,           0 },
2692314564Sdim    { X86::VPERMBZrrkz,           X86::VPERMBZrmkz,           0 },
2693314564Sdim    { X86::VPERMDZrrkz,           X86::VPERMDZrmkz,           0 },
2694314564Sdim    { X86::VPERMILPDZrrkz,        X86::VPERMILPDZrmkz,        0 },
2695314564Sdim    { X86::VPERMILPSZrrkz,        X86::VPERMILPSZrmkz,        0 },
2696314564Sdim    { X86::VPERMPDZrrkz,          X86::VPERMPDZrmkz,          0 },
2697314564Sdim    { X86::VPERMPSZrrkz,          X86::VPERMPSZrmkz,          0 },
2698314564Sdim    { X86::VPERMQZrrkz,           X86::VPERMQZrmkz,           0 },
2699314564Sdim    { X86::VPERMWZrrkz,           X86::VPERMWZrmkz,           0 },
2700314564Sdim    { X86::VPMADDUBSWZrrkz,       X86::VPMADDUBSWZrmkz,       0 },
2701314564Sdim    { X86::VPMADDWDZrrkz,         X86::VPMADDWDZrmkz,         0 },
2702321369Sdim    { X86::VPMAXSBZrrkz,          X86::VPMAXSBZrmkz,          0 },
2703321369Sdim    { X86::VPMAXSDZrrkz,          X86::VPMAXSDZrmkz,          0 },
2704321369Sdim    { X86::VPMAXSQZrrkz,          X86::VPMAXSQZrmkz,          0 },
2705321369Sdim    { X86::VPMAXSWZrrkz,          X86::VPMAXSWZrmkz,          0 },
2706321369Sdim    { X86::VPMAXUBZrrkz,          X86::VPMAXUBZrmkz,          0 },
2707321369Sdim    { X86::VPMAXUDZrrkz,          X86::VPMAXUDZrmkz,          0 },
2708321369Sdim    { X86::VPMAXUQZrrkz,          X86::VPMAXUQZrmkz,          0 },
2709321369Sdim    { X86::VPMAXUWZrrkz,          X86::VPMAXUWZrmkz,          0 },
2710321369Sdim    { X86::VPMINSBZrrkz,          X86::VPMINSBZrmkz,          0 },
2711321369Sdim    { X86::VPMINSDZrrkz,          X86::VPMINSDZrmkz,          0 },
2712321369Sdim    { X86::VPMINSQZrrkz,          X86::VPMINSQZrmkz,          0 },
2713321369Sdim    { X86::VPMINSWZrrkz,          X86::VPMINSWZrmkz,          0 },
2714321369Sdim    { X86::VPMINUBZrrkz,          X86::VPMINUBZrmkz,          0 },
2715321369Sdim    { X86::VPMINUDZrrkz,          X86::VPMINUDZrmkz,          0 },
2716321369Sdim    { X86::VPMINUQZrrkz,          X86::VPMINUQZrmkz,          0 },
2717321369Sdim    { X86::VPMINUWZrrkz,          X86::VPMINUWZrmkz,          0 },
2718321369Sdim    { X86::VPMULLDZrrkz,          X86::VPMULLDZrmkz,          0 },
2719321369Sdim    { X86::VPMULLQZrrkz,          X86::VPMULLQZrmkz,          0 },
2720321369Sdim    { X86::VPMULLWZrrkz,          X86::VPMULLWZrmkz,          0 },
2721321369Sdim    { X86::VPMULDQZrrkz,          X86::VPMULDQZrmkz,          0 },
2722321369Sdim    { X86::VPMULUDQZrrkz,         X86::VPMULUDQZrmkz,         0 },
2723314564Sdim    { X86::VPORDZrrkz,            X86::VPORDZrmkz,            0 },
2724314564Sdim    { X86::VPORQZrrkz,            X86::VPORQZrmkz,            0 },
2725314564Sdim    { X86::VPSHUFBZrrkz,          X86::VPSHUFBZrmkz,          0 },
2726321369Sdim    { X86::VPSLLDZrrkz,           X86::VPSLLDZrmkz,           0 },
2727321369Sdim    { X86::VPSLLQZrrkz,           X86::VPSLLQZrmkz,           0 },
2728321369Sdim    { X86::VPSLLVDZrrkz,          X86::VPSLLVDZrmkz,          0 },
2729321369Sdim    { X86::VPSLLVQZrrkz,          X86::VPSLLVQZrmkz,          0 },
2730321369Sdim    { X86::VPSLLVWZrrkz,          X86::VPSLLVWZrmkz,          0 },
2731321369Sdim    { X86::VPSLLWZrrkz,           X86::VPSLLWZrmkz,           0 },
2732321369Sdim    { X86::VPSRADZrrkz,           X86::VPSRADZrmkz,           0 },
2733321369Sdim    { X86::VPSRAQZrrkz,           X86::VPSRAQZrmkz,           0 },
2734321369Sdim    { X86::VPSRAVDZrrkz,          X86::VPSRAVDZrmkz,          0 },
2735321369Sdim    { X86::VPSRAVQZrrkz,          X86::VPSRAVQZrmkz,          0 },
2736321369Sdim    { X86::VPSRAVWZrrkz,          X86::VPSRAVWZrmkz,          0 },
2737321369Sdim    { X86::VPSRAWZrrkz,           X86::VPSRAWZrmkz,           0 },
2738321369Sdim    { X86::VPSRLDZrrkz,           X86::VPSRLDZrmkz,           0 },
2739321369Sdim    { X86::VPSRLQZrrkz,           X86::VPSRLQZrmkz,           0 },
2740321369Sdim    { X86::VPSRLVDZrrkz,          X86::VPSRLVDZrmkz,          0 },
2741321369Sdim    { X86::VPSRLVQZrrkz,          X86::VPSRLVQZrmkz,          0 },
2742321369Sdim    { X86::VPSRLVWZrrkz,          X86::VPSRLVWZrmkz,          0 },
2743321369Sdim    { X86::VPSRLWZrrkz,           X86::VPSRLWZrmkz,           0 },
2744314564Sdim    { X86::VPSUBBZrrkz,           X86::VPSUBBZrmkz,           0 },
2745314564Sdim    { X86::VPSUBDZrrkz,           X86::VPSUBDZrmkz,           0 },
2746314564Sdim    { X86::VPSUBQZrrkz,           X86::VPSUBQZrmkz,           0 },
2747314564Sdim    { X86::VPSUBSBZrrkz,          X86::VPSUBSBZrmkz,          0 },
2748314564Sdim    { X86::VPSUBSWZrrkz,          X86::VPSUBSWZrmkz,          0 },
2749314564Sdim    { X86::VPSUBUSBZrrkz,         X86::VPSUBUSBZrmkz,         0 },
2750314564Sdim    { X86::VPSUBUSWZrrkz,         X86::VPSUBUSWZrmkz,         0 },
2751314564Sdim    { X86::VPSUBWZrrkz,           X86::VPSUBWZrmkz,           0 },
2752314564Sdim    { X86::VPUNPCKHBWZrrkz,       X86::VPUNPCKHBWZrmkz,       0 },
2753314564Sdim    { X86::VPUNPCKHDQZrrkz,       X86::VPUNPCKHDQZrmkz,       0 },
2754314564Sdim    { X86::VPUNPCKHQDQZrrkz,      X86::VPUNPCKHQDQZrmkz,      0 },
2755314564Sdim    { X86::VPUNPCKHWDZrrkz,       X86::VPUNPCKHWDZrmkz,       0 },
2756314564Sdim    { X86::VPUNPCKLBWZrrkz,       X86::VPUNPCKLBWZrmkz,       0 },
2757314564Sdim    { X86::VPUNPCKLDQZrrkz,       X86::VPUNPCKLDQZrmkz,       0 },
2758314564Sdim    { X86::VPUNPCKLQDQZrrkz,      X86::VPUNPCKLQDQZrmkz,      0 },
2759314564Sdim    { X86::VPUNPCKLWDZrrkz,       X86::VPUNPCKLWDZrmkz,       0 },
2760314564Sdim    { X86::VPXORDZrrkz,           X86::VPXORDZrmkz,           0 },
2761314564Sdim    { X86::VPXORQZrrkz,           X86::VPXORQZrmkz,           0 },
2762321369Sdim    { X86::VSHUFPDZrrikz,         X86::VSHUFPDZrmikz,         0 },
2763321369Sdim    { X86::VSHUFPSZrrikz,         X86::VSHUFPSZrmikz,         0 },
2764314564Sdim    { X86::VSUBPDZrrkz,           X86::VSUBPDZrmkz,           0 },
2765314564Sdim    { X86::VSUBPSZrrkz,           X86::VSUBPSZrmkz,           0 },
2766321369Sdim    { X86::VSUBSDZrr_Intkz,       X86::VSUBSDZrm_Intkz,       TB_NO_REVERSE },
2767321369Sdim    { X86::VSUBSSZrr_Intkz,       X86::VSUBSSZrm_Intkz,       TB_NO_REVERSE },
2768314564Sdim    { X86::VUNPCKHPDZrrkz,        X86::VUNPCKHPDZrmkz,        0 },
2769314564Sdim    { X86::VUNPCKHPSZrrkz,        X86::VUNPCKHPSZrmkz,        0 },
2770314564Sdim    { X86::VUNPCKLPDZrrkz,        X86::VUNPCKLPDZrmkz,        0 },
2771314564Sdim    { X86::VUNPCKLPSZrrkz,        X86::VUNPCKLPSZrmkz,        0 },
2772314564Sdim    { X86::VXORPDZrrkz,           X86::VXORPDZrmkz,           0 },
2773314564Sdim    { X86::VXORPSZrrkz,           X86::VXORPSZrmkz,           0 },
2774314564Sdim
2775314564Sdim    // AVX-512{F,VL} masked arithmetic instructions 256-bit
2776314564Sdim    { X86::VADDPDZ256rrkz,        X86::VADDPDZ256rmkz,        0 },
2777280031Sdim    { X86::VADDPSZ256rrkz,        X86::VADDPSZ256rmkz,        0 },
2778314564Sdim    { X86::VALIGNDZ256rrikz,      X86::VALIGNDZ256rmikz,      0 },
2779314564Sdim    { X86::VALIGNQZ256rrikz,      X86::VALIGNQZ256rmikz,      0 },
2780314564Sdim    { X86::VANDNPDZ256rrkz,       X86::VANDNPDZ256rmkz,       0 },
2781314564Sdim    { X86::VANDNPSZ256rrkz,       X86::VANDNPSZ256rmkz,       0 },
2782314564Sdim    { X86::VANDPDZ256rrkz,        X86::VANDPDZ256rmkz,        0 },
2783314564Sdim    { X86::VANDPSZ256rrkz,        X86::VANDPSZ256rmkz,        0 },
2784314564Sdim    { X86::VDIVPDZ256rrkz,        X86::VDIVPDZ256rmkz,        0 },
2785280031Sdim    { X86::VDIVPSZ256rrkz,        X86::VDIVPSZ256rmkz,        0 },
2786314564Sdim    { X86::VINSERTF32x4Z256rrkz,  X86::VINSERTF32x4Z256rmkz,  0 },
2787314564Sdim    { X86::VINSERTF64x2Z256rrkz,  X86::VINSERTF64x2Z256rmkz,  0 },
2788314564Sdim    { X86::VINSERTI32x4Z256rrkz,  X86::VINSERTI32x4Z256rmkz,  0 },
2789314564Sdim    { X86::VINSERTI64x2Z256rrkz,  X86::VINSERTI64x2Z256rmkz,  0 },
2790314564Sdim    { X86::VMAXCPDZ256rrkz,       X86::VMAXCPDZ256rmkz,       0 },
2791314564Sdim    { X86::VMAXCPSZ256rrkz,       X86::VMAXCPSZ256rmkz,       0 },
2792314564Sdim    { X86::VMAXPDZ256rrkz,        X86::VMAXPDZ256rmkz,        0 },
2793314564Sdim    { X86::VMAXPSZ256rrkz,        X86::VMAXPSZ256rmkz,        0 },
2794314564Sdim    { X86::VMINCPDZ256rrkz,       X86::VMINCPDZ256rmkz,       0 },
2795314564Sdim    { X86::VMINCPSZ256rrkz,       X86::VMINCPSZ256rmkz,       0 },
2796314564Sdim    { X86::VMINPDZ256rrkz,        X86::VMINPDZ256rmkz,        0 },
2797280031Sdim    { X86::VMINPSZ256rrkz,        X86::VMINPSZ256rmkz,        0 },
2798314564Sdim    { X86::VMULPDZ256rrkz,        X86::VMULPDZ256rmkz,        0 },
2799314564Sdim    { X86::VMULPSZ256rrkz,        X86::VMULPSZ256rmkz,        0 },
2800314564Sdim    { X86::VORPDZ256rrkz,         X86::VORPDZ256rmkz,         0 },
2801314564Sdim    { X86::VORPSZ256rrkz,         X86::VORPSZ256rmkz,         0 },
2802321369Sdim    { X86::VPACKSSDWZ256rrkz,     X86::VPACKSSDWZ256rmkz,     0 },
2803321369Sdim    { X86::VPACKSSWBZ256rrkz,     X86::VPACKSSWBZ256rmkz,     0 },
2804321369Sdim    { X86::VPACKUSDWZ256rrkz,     X86::VPACKUSDWZ256rmkz,     0 },
2805321369Sdim    { X86::VPACKUSWBZ256rrkz,     X86::VPACKUSWBZ256rmkz,     0 },
2806314564Sdim    { X86::VPADDBZ256rrkz,        X86::VPADDBZ256rmkz,        0 },
2807314564Sdim    { X86::VPADDDZ256rrkz,        X86::VPADDDZ256rmkz,        0 },
2808314564Sdim    { X86::VPADDQZ256rrkz,        X86::VPADDQZ256rmkz,        0 },
2809314564Sdim    { X86::VPADDSBZ256rrkz,       X86::VPADDSBZ256rmkz,       0 },
2810314564Sdim    { X86::VPADDSWZ256rrkz,       X86::VPADDSWZ256rmkz,       0 },
2811314564Sdim    { X86::VPADDUSBZ256rrkz,      X86::VPADDUSBZ256rmkz,      0 },
2812314564Sdim    { X86::VPADDUSWZ256rrkz,      X86::VPADDUSWZ256rmkz,      0 },
2813314564Sdim    { X86::VPADDWZ256rrkz,        X86::VPADDWZ256rmkz,        0 },
2814314564Sdim    { X86::VPALIGNRZ256rrikz,     X86::VPALIGNRZ256rmikz,     0 },
2815314564Sdim    { X86::VPANDDZ256rrkz,        X86::VPANDDZ256rmkz,        0 },
2816314564Sdim    { X86::VPANDNDZ256rrkz,       X86::VPANDNDZ256rmkz,       0 },
2817314564Sdim    { X86::VPANDNQZ256rrkz,       X86::VPANDNQZ256rmkz,       0 },
2818314564Sdim    { X86::VPANDQZ256rrkz,        X86::VPANDQZ256rmkz,        0 },
2819321369Sdim    { X86::VPAVGBZ256rrkz,        X86::VPAVGBZ256rmkz,        0 },
2820321369Sdim    { X86::VPAVGWZ256rrkz,        X86::VPAVGWZ256rmkz,        0 },
2821314564Sdim    { X86::VPERMBZ256rrkz,        X86::VPERMBZ256rmkz,        0 },
2822314564Sdim    { X86::VPERMDZ256rrkz,        X86::VPERMDZ256rmkz,        0 },
2823314564Sdim    { X86::VPERMILPDZ256rrkz,     X86::VPERMILPDZ256rmkz,     0 },
2824314564Sdim    { X86::VPERMILPSZ256rrkz,     X86::VPERMILPSZ256rmkz,     0 },
2825314564Sdim    { X86::VPERMPDZ256rrkz,       X86::VPERMPDZ256rmkz,       0 },
2826314564Sdim    { X86::VPERMPSZ256rrkz,       X86::VPERMPSZ256rmkz,       0 },
2827314564Sdim    { X86::VPERMQZ256rrkz,        X86::VPERMQZ256rmkz,        0 },
2828314564Sdim    { X86::VPERMWZ256rrkz,        X86::VPERMWZ256rmkz,        0 },
2829314564Sdim    { X86::VPMADDUBSWZ256rrkz,    X86::VPMADDUBSWZ256rmkz,    0 },
2830314564Sdim    { X86::VPMADDWDZ256rrkz,      X86::VPMADDWDZ256rmkz,      0 },
2831321369Sdim    { X86::VPMAXSBZ256rrkz,       X86::VPMAXSBZ256rmkz,       0 },
2832321369Sdim    { X86::VPMAXSDZ256rrkz,       X86::VPMAXSDZ256rmkz,       0 },
2833321369Sdim    { X86::VPMAXSQZ256rrkz,       X86::VPMAXSQZ256rmkz,       0 },
2834321369Sdim    { X86::VPMAXSWZ256rrkz,       X86::VPMAXSWZ256rmkz,       0 },
2835321369Sdim    { X86::VPMAXUBZ256rrkz,       X86::VPMAXUBZ256rmkz,       0 },
2836321369Sdim    { X86::VPMAXUDZ256rrkz,       X86::VPMAXUDZ256rmkz,       0 },
2837321369Sdim    { X86::VPMAXUQZ256rrkz,       X86::VPMAXUQZ256rmkz,       0 },
2838321369Sdim    { X86::VPMAXUWZ256rrkz,       X86::VPMAXUWZ256rmkz,       0 },
2839321369Sdim    { X86::VPMINSBZ256rrkz,       X86::VPMINSBZ256rmkz,       0 },
2840321369Sdim    { X86::VPMINSDZ256rrkz,       X86::VPMINSDZ256rmkz,       0 },
2841321369Sdim    { X86::VPMINSQZ256rrkz,       X86::VPMINSQZ256rmkz,       0 },
2842321369Sdim    { X86::VPMINSWZ256rrkz,       X86::VPMINSWZ256rmkz,       0 },
2843321369Sdim    { X86::VPMINUBZ256rrkz,       X86::VPMINUBZ256rmkz,       0 },
2844321369Sdim    { X86::VPMINUDZ256rrkz,       X86::VPMINUDZ256rmkz,       0 },
2845321369Sdim    { X86::VPMINUQZ256rrkz,       X86::VPMINUQZ256rmkz,       0 },
2846321369Sdim    { X86::VPMINUWZ256rrkz,       X86::VPMINUWZ256rmkz,       0 },
2847321369Sdim    { X86::VPMULDQZ256rrkz,       X86::VPMULDQZ256rmkz,       0 },
2848321369Sdim    { X86::VPMULLDZ256rrkz,       X86::VPMULLDZ256rmkz,       0 },
2849321369Sdim    { X86::VPMULLQZ256rrkz,       X86::VPMULLQZ256rmkz,       0 },
2850321369Sdim    { X86::VPMULLWZ256rrkz,       X86::VPMULLWZ256rmkz,       0 },
2851321369Sdim    { X86::VPMULUDQZ256rrkz,      X86::VPMULUDQZ256rmkz,      0 },
2852314564Sdim    { X86::VPORDZ256rrkz,         X86::VPORDZ256rmkz,         0 },
2853314564Sdim    { X86::VPORQZ256rrkz,         X86::VPORQZ256rmkz,         0 },
2854314564Sdim    { X86::VPSHUFBZ256rrkz,       X86::VPSHUFBZ256rmkz,       0 },
2855321369Sdim    { X86::VPSLLDZ256rrkz,        X86::VPSLLDZ256rmkz,        0 },
2856321369Sdim    { X86::VPSLLQZ256rrkz,        X86::VPSLLQZ256rmkz,        0 },
2857321369Sdim    { X86::VPSLLVDZ256rrkz,       X86::VPSLLVDZ256rmkz,       0 },
2858321369Sdim    { X86::VPSLLVQZ256rrkz,       X86::VPSLLVQZ256rmkz,       0 },
2859321369Sdim    { X86::VPSLLVWZ256rrkz,       X86::VPSLLVWZ256rmkz,       0 },
2860321369Sdim    { X86::VPSLLWZ256rrkz,        X86::VPSLLWZ256rmkz,        0 },
2861321369Sdim    { X86::VPSRADZ256rrkz,        X86::VPSRADZ256rmkz,        0 },
2862321369Sdim    { X86::VPSRAQZ256rrkz,        X86::VPSRAQZ256rmkz,        0 },
2863321369Sdim    { X86::VPSRAVDZ256rrkz,       X86::VPSRAVDZ256rmkz,       0 },
2864321369Sdim    { X86::VPSRAVQZ256rrkz,       X86::VPSRAVQZ256rmkz,       0 },
2865321369Sdim    { X86::VPSRAVWZ256rrkz,       X86::VPSRAVWZ256rmkz,       0 },
2866321369Sdim    { X86::VPSRAWZ256rrkz,        X86::VPSRAWZ256rmkz,        0 },
2867321369Sdim    { X86::VPSRLDZ256rrkz,        X86::VPSRLDZ256rmkz,        0 },
2868321369Sdim    { X86::VPSRLQZ256rrkz,        X86::VPSRLQZ256rmkz,        0 },
2869321369Sdim    { X86::VPSRLVDZ256rrkz,       X86::VPSRLVDZ256rmkz,       0 },
2870321369Sdim    { X86::VPSRLVQZ256rrkz,       X86::VPSRLVQZ256rmkz,       0 },
2871321369Sdim    { X86::VPSRLVWZ256rrkz,       X86::VPSRLVWZ256rmkz,       0 },
2872321369Sdim    { X86::VPSRLWZ256rrkz,        X86::VPSRLWZ256rmkz,        0 },
2873314564Sdim    { X86::VPSUBBZ256rrkz,        X86::VPSUBBZ256rmkz,        0 },
2874314564Sdim    { X86::VPSUBDZ256rrkz,        X86::VPSUBDZ256rmkz,        0 },
2875314564Sdim    { X86::VPSUBQZ256rrkz,        X86::VPSUBQZ256rmkz,        0 },
2876314564Sdim    { X86::VPSUBSBZ256rrkz,       X86::VPSUBSBZ256rmkz,       0 },
2877314564Sdim    { X86::VPSUBSWZ256rrkz,       X86::VPSUBSWZ256rmkz,       0 },
2878314564Sdim    { X86::VPSUBUSBZ256rrkz,      X86::VPSUBUSBZ256rmkz,      0 },
2879314564Sdim    { X86::VPSUBUSWZ256rrkz,      X86::VPSUBUSWZ256rmkz,      0 },
2880314564Sdim    { X86::VPSUBWZ256rrkz,        X86::VPSUBWZ256rmkz,        0 },
2881314564Sdim    { X86::VPUNPCKHBWZ256rrkz,    X86::VPUNPCKHBWZ256rmkz,    0 },
2882314564Sdim    { X86::VPUNPCKHDQZ256rrkz,    X86::VPUNPCKHDQZ256rmkz,    0 },
2883314564Sdim    { X86::VPUNPCKHQDQZ256rrkz,   X86::VPUNPCKHQDQZ256rmkz,   0 },
2884314564Sdim    { X86::VPUNPCKHWDZ256rrkz,    X86::VPUNPCKHWDZ256rmkz,    0 },
2885314564Sdim    { X86::VPUNPCKLBWZ256rrkz,    X86::VPUNPCKLBWZ256rmkz,    0 },
2886314564Sdim    { X86::VPUNPCKLDQZ256rrkz,    X86::VPUNPCKLDQZ256rmkz,    0 },
2887314564Sdim    { X86::VPUNPCKLQDQZ256rrkz,   X86::VPUNPCKLQDQZ256rmkz,   0 },
2888314564Sdim    { X86::VPUNPCKLWDZ256rrkz,    X86::VPUNPCKLWDZ256rmkz,    0 },
2889314564Sdim    { X86::VPXORDZ256rrkz,        X86::VPXORDZ256rmkz,        0 },
2890314564Sdim    { X86::VPXORQZ256rrkz,        X86::VPXORQZ256rmkz,        0 },
2891321369Sdim    { X86::VSHUFPDZ256rrikz,      X86::VSHUFPDZ256rmikz,      0 },
2892321369Sdim    { X86::VSHUFPSZ256rrikz,      X86::VSHUFPSZ256rmikz,      0 },
2893314564Sdim    { X86::VSUBPDZ256rrkz,        X86::VSUBPDZ256rmkz,        0 },
2894314564Sdim    { X86::VSUBPSZ256rrkz,        X86::VSUBPSZ256rmkz,        0 },
2895314564Sdim    { X86::VUNPCKHPDZ256rrkz,     X86::VUNPCKHPDZ256rmkz,     0 },
2896314564Sdim    { X86::VUNPCKHPSZ256rrkz,     X86::VUNPCKHPSZ256rmkz,     0 },
2897314564Sdim    { X86::VUNPCKLPDZ256rrkz,     X86::VUNPCKLPDZ256rmkz,     0 },
2898314564Sdim    { X86::VUNPCKLPSZ256rrkz,     X86::VUNPCKLPSZ256rmkz,     0 },
2899314564Sdim    { X86::VXORPDZ256rrkz,        X86::VXORPDZ256rmkz,        0 },
2900314564Sdim    { X86::VXORPSZ256rrkz,        X86::VXORPSZ256rmkz,        0 },
2901314564Sdim
2902314564Sdim    // AVX-512{F,VL} masked arithmetic instructions 128-bit
2903314564Sdim    { X86::VADDPDZ128rrkz,        X86::VADDPDZ128rmkz,        0 },
2904280031Sdim    { X86::VADDPSZ128rrkz,        X86::VADDPSZ128rmkz,        0 },
2905314564Sdim    { X86::VALIGNDZ128rrikz,      X86::VALIGNDZ128rmikz,      0 },
2906314564Sdim    { X86::VALIGNQZ128rrikz,      X86::VALIGNQZ128rmikz,      0 },
2907314564Sdim    { X86::VANDNPDZ128rrkz,       X86::VANDNPDZ128rmkz,       0 },
2908314564Sdim    { X86::VANDNPSZ128rrkz,       X86::VANDNPSZ128rmkz,       0 },
2909314564Sdim    { X86::VANDPDZ128rrkz,        X86::VANDPDZ128rmkz,        0 },
2910314564Sdim    { X86::VANDPSZ128rrkz,        X86::VANDPSZ128rmkz,        0 },
2911314564Sdim    { X86::VDIVPDZ128rrkz,        X86::VDIVPDZ128rmkz,        0 },
2912280031Sdim    { X86::VDIVPSZ128rrkz,        X86::VDIVPSZ128rmkz,        0 },
2913314564Sdim    { X86::VMAXCPDZ128rrkz,       X86::VMAXCPDZ128rmkz,       0 },
2914314564Sdim    { X86::VMAXCPSZ128rrkz,       X86::VMAXCPSZ128rmkz,       0 },
2915314564Sdim    { X86::VMAXPDZ128rrkz,        X86::VMAXPDZ128rmkz,        0 },
2916314564Sdim    { X86::VMAXPSZ128rrkz,        X86::VMAXPSZ128rmkz,        0 },
2917314564Sdim    { X86::VMINCPDZ128rrkz,       X86::VMINCPDZ128rmkz,       0 },
2918314564Sdim    { X86::VMINCPSZ128rrkz,       X86::VMINCPSZ128rmkz,       0 },
2919314564Sdim    { X86::VMINPDZ128rrkz,        X86::VMINPDZ128rmkz,        0 },
2920280031Sdim    { X86::VMINPSZ128rrkz,        X86::VMINPSZ128rmkz,        0 },
2921314564Sdim    { X86::VMULPDZ128rrkz,        X86::VMULPDZ128rmkz,        0 },
2922314564Sdim    { X86::VMULPSZ128rrkz,        X86::VMULPSZ128rmkz,        0 },
2923314564Sdim    { X86::VORPDZ128rrkz,         X86::VORPDZ128rmkz,         0 },
2924314564Sdim    { X86::VORPSZ128rrkz,         X86::VORPSZ128rmkz,         0 },
2925321369Sdim    { X86::VPACKSSDWZ128rrkz,     X86::VPACKSSDWZ128rmkz,     0 },
2926321369Sdim    { X86::VPACKSSWBZ128rrkz,     X86::VPACKSSWBZ128rmkz,     0 },
2927321369Sdim    { X86::VPACKUSDWZ128rrkz,     X86::VPACKUSDWZ128rmkz,     0 },
2928321369Sdim    { X86::VPACKUSWBZ128rrkz,     X86::VPACKUSWBZ128rmkz,     0 },
2929314564Sdim    { X86::VPADDBZ128rrkz,        X86::VPADDBZ128rmkz,        0 },
2930314564Sdim    { X86::VPADDDZ128rrkz,        X86::VPADDDZ128rmkz,        0 },
2931314564Sdim    { X86::VPADDQZ128rrkz,        X86::VPADDQZ128rmkz,        0 },
2932314564Sdim    { X86::VPADDSBZ128rrkz,       X86::VPADDSBZ128rmkz,       0 },
2933314564Sdim    { X86::VPADDSWZ128rrkz,       X86::VPADDSWZ128rmkz,       0 },
2934314564Sdim    { X86::VPADDUSBZ128rrkz,      X86::VPADDUSBZ128rmkz,      0 },
2935314564Sdim    { X86::VPADDUSWZ128rrkz,      X86::VPADDUSWZ128rmkz,      0 },
2936314564Sdim    { X86::VPADDWZ128rrkz,        X86::VPADDWZ128rmkz,        0 },
2937314564Sdim    { X86::VPALIGNRZ128rrikz,     X86::VPALIGNRZ128rmikz,     0 },
2938314564Sdim    { X86::VPANDDZ128rrkz,        X86::VPANDDZ128rmkz,        0 },
2939314564Sdim    { X86::VPANDNDZ128rrkz,       X86::VPANDNDZ128rmkz,       0 },
2940314564Sdim    { X86::VPANDNQZ128rrkz,       X86::VPANDNQZ128rmkz,       0 },
2941314564Sdim    { X86::VPANDQZ128rrkz,        X86::VPANDQZ128rmkz,        0 },
2942321369Sdim    { X86::VPAVGBZ128rrkz,        X86::VPAVGBZ128rmkz,        0 },
2943321369Sdim    { X86::VPAVGWZ128rrkz,        X86::VPAVGWZ128rmkz,        0 },
2944314564Sdim    { X86::VPERMBZ128rrkz,        X86::VPERMBZ128rmkz,        0 },
2945314564Sdim    { X86::VPERMILPDZ128rrkz,     X86::VPERMILPDZ128rmkz,     0 },
2946314564Sdim    { X86::VPERMILPSZ128rrkz,     X86::VPERMILPSZ128rmkz,     0 },
2947314564Sdim    { X86::VPERMWZ128rrkz,        X86::VPERMWZ128rmkz,        0 },
2948314564Sdim    { X86::VPMADDUBSWZ128rrkz,    X86::VPMADDUBSWZ128rmkz,    0 },
2949314564Sdim    { X86::VPMADDWDZ128rrkz,      X86::VPMADDWDZ128rmkz,      0 },
2950321369Sdim    { X86::VPMAXSBZ128rrkz,       X86::VPMAXSBZ128rmkz,       0 },
2951321369Sdim    { X86::VPMAXSDZ128rrkz,       X86::VPMAXSDZ128rmkz,       0 },
2952321369Sdim    { X86::VPMAXSQZ128rrkz,       X86::VPMAXSQZ128rmkz,       0 },
2953321369Sdim    { X86::VPMAXSWZ128rrkz,       X86::VPMAXSWZ128rmkz,       0 },
2954321369Sdim    { X86::VPMAXUBZ128rrkz,       X86::VPMAXUBZ128rmkz,       0 },
2955321369Sdim    { X86::VPMAXUDZ128rrkz,       X86::VPMAXUDZ128rmkz,       0 },
2956321369Sdim    { X86::VPMAXUQZ128rrkz,       X86::VPMAXUQZ128rmkz,       0 },
2957321369Sdim    { X86::VPMAXUWZ128rrkz,       X86::VPMAXUWZ128rmkz,       0 },
2958321369Sdim    { X86::VPMINSBZ128rrkz,       X86::VPMINSBZ128rmkz,       0 },
2959321369Sdim    { X86::VPMINSDZ128rrkz,       X86::VPMINSDZ128rmkz,       0 },
2960321369Sdim    { X86::VPMINSQZ128rrkz,       X86::VPMINSQZ128rmkz,       0 },
2961321369Sdim    { X86::VPMINSWZ128rrkz,       X86::VPMINSWZ128rmkz,       0 },
2962321369Sdim    { X86::VPMINUBZ128rrkz,       X86::VPMINUBZ128rmkz,       0 },
2963321369Sdim    { X86::VPMINUDZ128rrkz,       X86::VPMINUDZ128rmkz,       0 },
2964321369Sdim    { X86::VPMINUQZ128rrkz,       X86::VPMINUQZ128rmkz,       0 },
2965321369Sdim    { X86::VPMINUWZ128rrkz,       X86::VPMINUWZ128rmkz,       0 },
2966321369Sdim    { X86::VPMULDQZ128rrkz,       X86::VPMULDQZ128rmkz,       0 },
2967321369Sdim    { X86::VPMULLDZ128rrkz,       X86::VPMULLDZ128rmkz,       0 },
2968321369Sdim    { X86::VPMULLQZ128rrkz,       X86::VPMULLQZ128rmkz,       0 },
2969321369Sdim    { X86::VPMULLWZ128rrkz,       X86::VPMULLWZ128rmkz,       0 },
2970321369Sdim    { X86::VPMULUDQZ128rrkz,      X86::VPMULUDQZ128rmkz,      0 },
2971314564Sdim    { X86::VPORDZ128rrkz,         X86::VPORDZ128rmkz,         0 },
2972314564Sdim    { X86::VPORQZ128rrkz,         X86::VPORQZ128rmkz,         0 },
2973314564Sdim    { X86::VPSHUFBZ128rrkz,       X86::VPSHUFBZ128rmkz,       0 },
2974321369Sdim    { X86::VPSLLDZ128rrkz,        X86::VPSLLDZ128rmkz,        0 },
2975321369Sdim    { X86::VPSLLQZ128rrkz,        X86::VPSLLQZ128rmkz,        0 },
2976321369Sdim    { X86::VPSLLVDZ128rrkz,       X86::VPSLLVDZ128rmkz,       0 },
2977321369Sdim    { X86::VPSLLVQZ128rrkz,       X86::VPSLLVQZ128rmkz,       0 },
2978321369Sdim    { X86::VPSLLVWZ128rrkz,       X86::VPSLLVWZ128rmkz,       0 },
2979321369Sdim    { X86::VPSLLWZ128rrkz,        X86::VPSLLWZ128rmkz,        0 },
2980321369Sdim    { X86::VPSRADZ128rrkz,        X86::VPSRADZ128rmkz,        0 },
2981321369Sdim    { X86::VPSRAQZ128rrkz,        X86::VPSRAQZ128rmkz,        0 },
2982321369Sdim    { X86::VPSRAVDZ128rrkz,       X86::VPSRAVDZ128rmkz,       0 },
2983321369Sdim    { X86::VPSRAVQZ128rrkz,       X86::VPSRAVQZ128rmkz,       0 },
2984321369Sdim    { X86::VPSRAVWZ128rrkz,       X86::VPSRAVWZ128rmkz,       0 },
2985321369Sdim    { X86::VPSRAWZ128rrkz,        X86::VPSRAWZ128rmkz,        0 },
2986321369Sdim    { X86::VPSRLDZ128rrkz,        X86::VPSRLDZ128rmkz,        0 },
2987321369Sdim    { X86::VPSRLQZ128rrkz,        X86::VPSRLQZ128rmkz,        0 },
2988321369Sdim    { X86::VPSRLVDZ128rrkz,       X86::VPSRLVDZ128rmkz,       0 },
2989321369Sdim    { X86::VPSRLVQZ128rrkz,       X86::VPSRLVQZ128rmkz,       0 },
2990321369Sdim    { X86::VPSRLVWZ128rrkz,       X86::VPSRLVWZ128rmkz,       0 },
2991321369Sdim    { X86::VPSRLWZ128rrkz,        X86::VPSRLWZ128rmkz,        0 },
2992314564Sdim    { X86::VPSUBBZ128rrkz,        X86::VPSUBBZ128rmkz,        0 },
2993314564Sdim    { X86::VPSUBDZ128rrkz,        X86::VPSUBDZ128rmkz,        0 },
2994314564Sdim    { X86::VPSUBQZ128rrkz,        X86::VPSUBQZ128rmkz,        0 },
2995314564Sdim    { X86::VPSUBSBZ128rrkz,       X86::VPSUBSBZ128rmkz,       0 },
2996314564Sdim    { X86::VPSUBSWZ128rrkz,       X86::VPSUBSWZ128rmkz,       0 },
2997314564Sdim    { X86::VPSUBUSBZ128rrkz,      X86::VPSUBUSBZ128rmkz,      0 },
2998314564Sdim    { X86::VPSUBUSWZ128rrkz,      X86::VPSUBUSWZ128rmkz,      0 },
2999314564Sdim    { X86::VPSUBWZ128rrkz,        X86::VPSUBWZ128rmkz,        0 },
3000314564Sdim    { X86::VPUNPCKHBWZ128rrkz,    X86::VPUNPCKHBWZ128rmkz,    0 },
3001314564Sdim    { X86::VPUNPCKHDQZ128rrkz,    X86::VPUNPCKHDQZ128rmkz,    0 },
3002314564Sdim    { X86::VPUNPCKHQDQZ128rrkz,   X86::VPUNPCKHQDQZ128rmkz,   0 },
3003314564Sdim    { X86::VPUNPCKHWDZ128rrkz,    X86::VPUNPCKHWDZ128rmkz,    0 },
3004314564Sdim    { X86::VPUNPCKLBWZ128rrkz,    X86::VPUNPCKLBWZ128rmkz,    0 },
3005314564Sdim    { X86::VPUNPCKLDQZ128rrkz,    X86::VPUNPCKLDQZ128rmkz,    0 },
3006314564Sdim    { X86::VPUNPCKLQDQZ128rrkz,   X86::VPUNPCKLQDQZ128rmkz,   0 },
3007314564Sdim    { X86::VPUNPCKLWDZ128rrkz,    X86::VPUNPCKLWDZ128rmkz,    0 },
3008314564Sdim    { X86::VPXORDZ128rrkz,        X86::VPXORDZ128rmkz,        0 },
3009314564Sdim    { X86::VPXORQZ128rrkz,        X86::VPXORQZ128rmkz,        0 },
3010321369Sdim    { X86::VSHUFPDZ128rrikz,      X86::VSHUFPDZ128rmikz,      0 },
3011321369Sdim    { X86::VSHUFPSZ128rrikz,      X86::VSHUFPSZ128rmikz,      0 },
3012314564Sdim    { X86::VSUBPDZ128rrkz,        X86::VSUBPDZ128rmkz,        0 },
3013314564Sdim    { X86::VSUBPSZ128rrkz,        X86::VSUBPSZ128rmkz,        0 },
3014314564Sdim    { X86::VUNPCKHPDZ128rrkz,     X86::VUNPCKHPDZ128rmkz,     0 },
3015314564Sdim    { X86::VUNPCKHPSZ128rrkz,     X86::VUNPCKHPSZ128rmkz,     0 },
3016314564Sdim    { X86::VUNPCKLPDZ128rrkz,     X86::VUNPCKLPDZ128rmkz,     0 },
3017314564Sdim    { X86::VUNPCKLPSZ128rrkz,     X86::VUNPCKLPSZ128rmkz,     0 },
3018314564Sdim    { X86::VXORPDZ128rrkz,        X86::VXORPDZ128rmkz,        0 },
3019314564Sdim    { X86::VXORPSZ128rrkz,        X86::VXORPSZ128rmkz,        0 },
3020314564Sdim
3021314564Sdim    // AVX-512 masked foldable instructions
3022321369Sdim    { X86::VBROADCASTSSZrk,       X86::VBROADCASTSSZmk,       TB_NO_REVERSE },
3023321369Sdim    { X86::VBROADCASTSDZrk,       X86::VBROADCASTSDZmk,       TB_NO_REVERSE },
3024321369Sdim    { X86::VPABSBZrrk,            X86::VPABSBZrmk,            0 },
3025321369Sdim    { X86::VPABSDZrrk,            X86::VPABSDZrmk,            0 },
3026321369Sdim    { X86::VPABSQZrrk,            X86::VPABSQZrmk,            0 },
3027321369Sdim    { X86::VPABSWZrrk,            X86::VPABSWZrmk,            0 },
3028321369Sdim    { X86::VPCONFLICTDZrrk,       X86::VPCONFLICTDZrmk,       0 },
3029321369Sdim    { X86::VPCONFLICTQZrrk,       X86::VPCONFLICTQZrmk,       0 },
3030314564Sdim    { X86::VPERMILPDZrik,         X86::VPERMILPDZmik,         0 },
3031314564Sdim    { X86::VPERMILPSZrik,         X86::VPERMILPSZmik,         0 },
3032314564Sdim    { X86::VPERMPDZrik,           X86::VPERMPDZmik,           0 },
3033314564Sdim    { X86::VPERMQZrik,            X86::VPERMQZmik,            0 },
3034321369Sdim    { X86::VPLZCNTDZrrk,          X86::VPLZCNTDZrmk,          0 },
3035321369Sdim    { X86::VPLZCNTQZrrk,          X86::VPLZCNTQZrmk,          0 },
3036314564Sdim    { X86::VPMOVSXBDZrrk,         X86::VPMOVSXBDZrmk,         0 },
3037314564Sdim    { X86::VPMOVSXBQZrrk,         X86::VPMOVSXBQZrmk,         TB_NO_REVERSE },
3038314564Sdim    { X86::VPMOVSXBWZrrk,         X86::VPMOVSXBWZrmk,         0 },
3039314564Sdim    { X86::VPMOVSXDQZrrk,         X86::VPMOVSXDQZrmk,         0 },
3040314564Sdim    { X86::VPMOVSXWDZrrk,         X86::VPMOVSXWDZrmk,         0 },
3041314564Sdim    { X86::VPMOVSXWQZrrk,         X86::VPMOVSXWQZrmk,         0 },
3042314564Sdim    { X86::VPMOVZXBDZrrk,         X86::VPMOVZXBDZrmk,         0 },
3043314564Sdim    { X86::VPMOVZXBQZrrk,         X86::VPMOVZXBQZrmk,         TB_NO_REVERSE },
3044314564Sdim    { X86::VPMOVZXBWZrrk,         X86::VPMOVZXBWZrmk,         0 },
3045314564Sdim    { X86::VPMOVZXDQZrrk,         X86::VPMOVZXDQZrmk,         0 },
3046314564Sdim    { X86::VPMOVZXWDZrrk,         X86::VPMOVZXWDZrmk,         0 },
3047314564Sdim    { X86::VPMOVZXWQZrrk,         X86::VPMOVZXWQZrmk,         0 },
3048321369Sdim    { X86::VPOPCNTDZrrk,          X86::VPOPCNTDZrmk,          0 },
3049321369Sdim    { X86::VPOPCNTQZrrk,          X86::VPOPCNTQZrmk,          0 },
3050314564Sdim    { X86::VPSHUFDZrik,           X86::VPSHUFDZmik,           0 },
3051314564Sdim    { X86::VPSHUFHWZrik,          X86::VPSHUFHWZmik,          0 },
3052314564Sdim    { X86::VPSHUFLWZrik,          X86::VPSHUFLWZmik,          0 },
3053321369Sdim    { X86::VPSLLDZrik,            X86::VPSLLDZmik,            0 },
3054321369Sdim    { X86::VPSLLQZrik,            X86::VPSLLQZmik,            0 },
3055321369Sdim    { X86::VPSLLWZrik,            X86::VPSLLWZmik,            0 },
3056321369Sdim    { X86::VPSRADZrik,            X86::VPSRADZmik,            0 },
3057321369Sdim    { X86::VPSRAQZrik,            X86::VPSRAQZmik,            0 },
3058321369Sdim    { X86::VPSRAWZrik,            X86::VPSRAWZmik,            0 },
3059321369Sdim    { X86::VPSRLDZrik,            X86::VPSRLDZmik,            0 },
3060321369Sdim    { X86::VPSRLQZrik,            X86::VPSRLQZmik,            0 },
3061321369Sdim    { X86::VPSRLWZrik,            X86::VPSRLWZmik,            0 },
3062314564Sdim
3063314564Sdim    // AVX-512VL 256-bit masked foldable instructions
3064321369Sdim    { X86::VBROADCASTSSZ256rk,    X86::VBROADCASTSSZ256mk,    TB_NO_REVERSE },
3065321369Sdim    { X86::VBROADCASTSDZ256rk,    X86::VBROADCASTSDZ256mk,    TB_NO_REVERSE },
3066321369Sdim    { X86::VPABSBZ256rrk,         X86::VPABSBZ256rmk,         0 },
3067321369Sdim    { X86::VPABSDZ256rrk,         X86::VPABSDZ256rmk,         0 },
3068321369Sdim    { X86::VPABSQZ256rrk,         X86::VPABSQZ256rmk,         0 },
3069321369Sdim    { X86::VPABSWZ256rrk,         X86::VPABSWZ256rmk,         0 },
3070321369Sdim    { X86::VPCONFLICTDZ256rrk,    X86::VPCONFLICTDZ256rmk,    0 },
3071321369Sdim    { X86::VPCONFLICTQZ256rrk,    X86::VPCONFLICTQZ256rmk,    0 },
3072314564Sdim    { X86::VPERMILPDZ256rik,      X86::VPERMILPDZ256mik,      0 },
3073314564Sdim    { X86::VPERMILPSZ256rik,      X86::VPERMILPSZ256mik,      0 },
3074314564Sdim    { X86::VPERMPDZ256rik,        X86::VPERMPDZ256mik,        0 },
3075314564Sdim    { X86::VPERMQZ256rik,         X86::VPERMQZ256mik,         0 },
3076321369Sdim    { X86::VPLZCNTDZ256rrk,       X86::VPLZCNTDZ256rmk,       0 },
3077321369Sdim    { X86::VPLZCNTQZ256rrk,       X86::VPLZCNTQZ256rmk,       0 },
3078314564Sdim    { X86::VPMOVSXBDZ256rrk,      X86::VPMOVSXBDZ256rmk,      TB_NO_REVERSE },
3079314564Sdim    { X86::VPMOVSXBQZ256rrk,      X86::VPMOVSXBQZ256rmk,      TB_NO_REVERSE },
3080314564Sdim    { X86::VPMOVSXBWZ256rrk,      X86::VPMOVSXBWZ256rmk,      0 },
3081314564Sdim    { X86::VPMOVSXDQZ256rrk,      X86::VPMOVSXDQZ256rmk,      0 },
3082314564Sdim    { X86::VPMOVSXWDZ256rrk,      X86::VPMOVSXWDZ256rmk,      0 },
3083314564Sdim    { X86::VPMOVSXWQZ256rrk,      X86::VPMOVSXWQZ256rmk,      TB_NO_REVERSE },
3084314564Sdim    { X86::VPMOVZXBDZ256rrk,      X86::VPMOVZXBDZ256rmk,      TB_NO_REVERSE },
3085314564Sdim    { X86::VPMOVZXBQZ256rrk,      X86::VPMOVZXBQZ256rmk,      TB_NO_REVERSE },
3086314564Sdim    { X86::VPMOVZXBWZ256rrk,      X86::VPMOVZXBWZ256rmk,      0 },
3087314564Sdim    { X86::VPMOVZXDQZ256rrk,      X86::VPMOVZXDQZ256rmk,      0 },
3088314564Sdim    { X86::VPMOVZXWDZ256rrk,      X86::VPMOVZXWDZ256rmk,      0 },
3089314564Sdim    { X86::VPMOVZXWQZ256rrk,      X86::VPMOVZXWQZ256rmk,      TB_NO_REVERSE },
3090314564Sdim    { X86::VPSHUFDZ256rik,        X86::VPSHUFDZ256mik,        0 },
3091314564Sdim    { X86::VPSHUFHWZ256rik,       X86::VPSHUFHWZ256mik,       0 },
3092314564Sdim    { X86::VPSHUFLWZ256rik,       X86::VPSHUFLWZ256mik,       0 },
3093321369Sdim    { X86::VPSLLDZ256rik,         X86::VPSLLDZ256mik,         0 },
3094321369Sdim    { X86::VPSLLQZ256rik,         X86::VPSLLQZ256mik,         0 },
3095321369Sdim    { X86::VPSLLWZ256rik,         X86::VPSLLWZ256mik,         0 },
3096321369Sdim    { X86::VPSRADZ256rik,         X86::VPSRADZ256mik,         0 },
3097321369Sdim    { X86::VPSRAQZ256rik,         X86::VPSRAQZ256mik,         0 },
3098321369Sdim    { X86::VPSRAWZ256rik,         X86::VPSRAWZ256mik,         0 },
3099321369Sdim    { X86::VPSRLDZ256rik,         X86::VPSRLDZ256mik,         0 },
3100321369Sdim    { X86::VPSRLQZ256rik,         X86::VPSRLQZ256mik,         0 },
3101321369Sdim    { X86::VPSRLWZ256rik,         X86::VPSRLWZ256mik,         0 },
3102314564Sdim
3103314564Sdim    // AVX-512VL 128-bit masked foldable instructions
3104321369Sdim    { X86::VBROADCASTSSZ128rk,    X86::VBROADCASTSSZ128mk,    TB_NO_REVERSE },
3105321369Sdim    { X86::VPABSBZ128rrk,         X86::VPABSBZ128rmk,         0 },
3106321369Sdim    { X86::VPABSDZ128rrk,         X86::VPABSDZ128rmk,         0 },
3107321369Sdim    { X86::VPABSQZ128rrk,         X86::VPABSQZ128rmk,         0 },
3108321369Sdim    { X86::VPABSWZ128rrk,         X86::VPABSWZ128rmk,         0 },
3109321369Sdim    { X86::VPCONFLICTDZ128rrk,    X86::VPCONFLICTDZ128rmk,    0 },
3110321369Sdim    { X86::VPCONFLICTQZ128rrk,    X86::VPCONFLICTQZ128rmk,    0 },
3111314564Sdim    { X86::VPERMILPDZ128rik,      X86::VPERMILPDZ128mik,      0 },
3112314564Sdim    { X86::VPERMILPSZ128rik,      X86::VPERMILPSZ128mik,      0 },
3113321369Sdim    { X86::VPLZCNTDZ128rrk,       X86::VPLZCNTDZ128rmk,       0 },
3114321369Sdim    { X86::VPLZCNTQZ128rrk,       X86::VPLZCNTQZ128rmk,       0 },
3115314564Sdim    { X86::VPMOVSXBDZ128rrk,      X86::VPMOVSXBDZ128rmk,      TB_NO_REVERSE },
3116314564Sdim    { X86::VPMOVSXBQZ128rrk,      X86::VPMOVSXBQZ128rmk,      TB_NO_REVERSE },
3117314564Sdim    { X86::VPMOVSXBWZ128rrk,      X86::VPMOVSXBWZ128rmk,      TB_NO_REVERSE },
3118314564Sdim    { X86::VPMOVSXDQZ128rrk,      X86::VPMOVSXDQZ128rmk,      TB_NO_REVERSE },
3119314564Sdim    { X86::VPMOVSXWDZ128rrk,      X86::VPMOVSXWDZ128rmk,      TB_NO_REVERSE },
3120314564Sdim    { X86::VPMOVSXWQZ128rrk,      X86::VPMOVSXWQZ128rmk,      TB_NO_REVERSE },
3121314564Sdim    { X86::VPMOVZXBDZ128rrk,      X86::VPMOVZXBDZ128rmk,      TB_NO_REVERSE },
3122314564Sdim    { X86::VPMOVZXBQZ128rrk,      X86::VPMOVZXBQZ128rmk,      TB_NO_REVERSE },
3123314564Sdim    { X86::VPMOVZXBWZ128rrk,      X86::VPMOVZXBWZ128rmk,      TB_NO_REVERSE },
3124314564Sdim    { X86::VPMOVZXDQZ128rrk,      X86::VPMOVZXDQZ128rmk,      TB_NO_REVERSE },
3125314564Sdim    { X86::VPMOVZXWDZ128rrk,      X86::VPMOVZXWDZ128rmk,      TB_NO_REVERSE },
3126314564Sdim    { X86::VPMOVZXWQZ128rrk,      X86::VPMOVZXWQZ128rmk,      TB_NO_REVERSE },
3127314564Sdim    { X86::VPSHUFDZ128rik,        X86::VPSHUFDZ128mik,        0 },
3128314564Sdim    { X86::VPSHUFHWZ128rik,       X86::VPSHUFHWZ128mik,       0 },
3129314564Sdim    { X86::VPSHUFLWZ128rik,       X86::VPSHUFLWZ128mik,       0 },
3130321369Sdim    { X86::VPSLLDZ128rik,         X86::VPSLLDZ128mik,         0 },
3131321369Sdim    { X86::VPSLLQZ128rik,         X86::VPSLLQZ128mik,         0 },
3132321369Sdim    { X86::VPSLLWZ128rik,         X86::VPSLLWZ128mik,         0 },
3133321369Sdim    { X86::VPSRADZ128rik,         X86::VPSRADZ128mik,         0 },
3134321369Sdim    { X86::VPSRAQZ128rik,         X86::VPSRAQZ128mik,         0 },
3135321369Sdim    { X86::VPSRAWZ128rik,         X86::VPSRAWZ128mik,         0 },
3136321369Sdim    { X86::VPSRLDZ128rik,         X86::VPSRLDZ128mik,         0 },
3137321369Sdim    { X86::VPSRLQZ128rik,         X86::VPSRLQZ128mik,         0 },
3138321369Sdim    { X86::VPSRLWZ128rik,         X86::VPSRLWZ128mik,         0 },
3139321369Sdim
3140321369Sdim    // AVX-512 masked compare instructions
3141321369Sdim    { X86::VCMPPDZ128rrik,        X86::VCMPPDZ128rmik,        0 },
3142321369Sdim    { X86::VCMPPSZ128rrik,        X86::VCMPPSZ128rmik,        0 },
3143321369Sdim    { X86::VCMPPDZ256rrik,        X86::VCMPPDZ256rmik,        0 },
3144321369Sdim    { X86::VCMPPSZ256rrik,        X86::VCMPPSZ256rmik,        0 },
3145321369Sdim    { X86::VCMPPDZrrik,           X86::VCMPPDZrmik,           0 },
3146321369Sdim    { X86::VCMPPSZrrik,           X86::VCMPPSZrmik,           0 },
3147321369Sdim    { X86::VCMPSDZrr_Intk,        X86::VCMPSDZrm_Intk,        TB_NO_REVERSE },
3148321369Sdim    { X86::VCMPSSZrr_Intk,        X86::VCMPSSZrm_Intk,        TB_NO_REVERSE },
3149321369Sdim    { X86::VPCMPBZ128rrik,        X86::VPCMPBZ128rmik,        0 },
3150321369Sdim    { X86::VPCMPBZ256rrik,        X86::VPCMPBZ256rmik,        0 },
3151321369Sdim    { X86::VPCMPBZrrik,           X86::VPCMPBZrmik,           0 },
3152321369Sdim    { X86::VPCMPDZ128rrik,        X86::VPCMPDZ128rmik,        0 },
3153321369Sdim    { X86::VPCMPDZ256rrik,        X86::VPCMPDZ256rmik,        0 },
3154321369Sdim    { X86::VPCMPDZrrik,           X86::VPCMPDZrmik,           0 },
3155321369Sdim    { X86::VPCMPEQBZ128rrk,       X86::VPCMPEQBZ128rmk,       0 },
3156321369Sdim    { X86::VPCMPEQBZ256rrk,       X86::VPCMPEQBZ256rmk,       0 },
3157321369Sdim    { X86::VPCMPEQBZrrk,          X86::VPCMPEQBZrmk,          0 },
3158321369Sdim    { X86::VPCMPEQDZ128rrk,       X86::VPCMPEQDZ128rmk,       0 },
3159321369Sdim    { X86::VPCMPEQDZ256rrk,       X86::VPCMPEQDZ256rmk,       0 },
3160321369Sdim    { X86::VPCMPEQDZrrk,          X86::VPCMPEQDZrmk,          0 },
3161321369Sdim    { X86::VPCMPEQQZ128rrk,       X86::VPCMPEQQZ128rmk,       0 },
3162321369Sdim    { X86::VPCMPEQQZ256rrk,       X86::VPCMPEQQZ256rmk,       0 },
3163321369Sdim    { X86::VPCMPEQQZrrk,          X86::VPCMPEQQZrmk,          0 },
3164321369Sdim    { X86::VPCMPEQWZ128rrk,       X86::VPCMPEQWZ128rmk,       0 },
3165321369Sdim    { X86::VPCMPEQWZ256rrk,       X86::VPCMPEQWZ256rmk,       0 },
3166321369Sdim    { X86::VPCMPEQWZrrk,          X86::VPCMPEQWZrmk,          0 },
3167321369Sdim    { X86::VPCMPGTBZ128rrk,       X86::VPCMPGTBZ128rmk,       0 },
3168321369Sdim    { X86::VPCMPGTBZ256rrk,       X86::VPCMPGTBZ256rmk,       0 },
3169321369Sdim    { X86::VPCMPGTBZrrk,          X86::VPCMPGTBZrmk,          0 },
3170321369Sdim    { X86::VPCMPGTDZ128rrk,       X86::VPCMPGTDZ128rmk,       0 },
3171321369Sdim    { X86::VPCMPGTDZ256rrk,       X86::VPCMPGTDZ256rmk,       0 },
3172321369Sdim    { X86::VPCMPGTDZrrk,          X86::VPCMPGTDZrmk,          0 },
3173321369Sdim    { X86::VPCMPGTQZ128rrk,       X86::VPCMPGTQZ128rmk,       0 },
3174321369Sdim    { X86::VPCMPGTQZ256rrk,       X86::VPCMPGTQZ256rmk,       0 },
3175321369Sdim    { X86::VPCMPGTQZrrk,          X86::VPCMPGTQZrmk,          0 },
3176321369Sdim    { X86::VPCMPGTWZ128rrk,       X86::VPCMPGTWZ128rmk,       0 },
3177321369Sdim    { X86::VPCMPGTWZ256rrk,       X86::VPCMPGTWZ256rmk,       0 },
3178321369Sdim    { X86::VPCMPGTWZrrk,          X86::VPCMPGTWZrmk,          0 },
3179321369Sdim    { X86::VPCMPQZ128rrik,        X86::VPCMPQZ128rmik,        0 },
3180321369Sdim    { X86::VPCMPQZ256rrik,        X86::VPCMPQZ256rmik,        0 },
3181321369Sdim    { X86::VPCMPQZrrik,           X86::VPCMPQZrmik,           0 },
3182321369Sdim    { X86::VPCMPUBZ128rrik,       X86::VPCMPUBZ128rmik,       0 },
3183321369Sdim    { X86::VPCMPUBZ256rrik,       X86::VPCMPUBZ256rmik,       0 },
3184321369Sdim    { X86::VPCMPUBZrrik,          X86::VPCMPUBZrmik,          0 },
3185321369Sdim    { X86::VPCMPUDZ128rrik,       X86::VPCMPUDZ128rmik,       0 },
3186321369Sdim    { X86::VPCMPUDZ256rrik,       X86::VPCMPUDZ256rmik,       0 },
3187321369Sdim    { X86::VPCMPUDZrrik,          X86::VPCMPUDZrmik,          0 },
3188321369Sdim    { X86::VPCMPUQZ128rrik,       X86::VPCMPUQZ128rmik,       0 },
3189321369Sdim    { X86::VPCMPUQZ256rrik,       X86::VPCMPUQZ256rmik,       0 },
3190321369Sdim    { X86::VPCMPUQZrrik,          X86::VPCMPUQZrmik,          0 },
3191321369Sdim    { X86::VPCMPUWZ128rrik,       X86::VPCMPUWZ128rmik,       0 },
3192321369Sdim    { X86::VPCMPUWZ256rrik,       X86::VPCMPUWZ256rmik,       0 },
3193321369Sdim    { X86::VPCMPUWZrrik,          X86::VPCMPUWZrmik,          0 },
3194321369Sdim    { X86::VPCMPWZ128rrik,        X86::VPCMPWZ128rmik,        0 },
3195321369Sdim    { X86::VPCMPWZ256rrik,        X86::VPCMPWZ256rmik,        0 },
3196321369Sdim    { X86::VPCMPWZrrik,           X86::VPCMPWZrmik,           0 },
3197239462Sdim  };
3198239462Sdim
3199288943Sdim  for (X86MemoryFoldTableEntry Entry : MemoryFoldTable3) {
3200239462Sdim    AddTableEntry(RegOp2MemOpTable3, MemOp2RegOpTable,
3201288943Sdim                  Entry.RegOp, Entry.MemOp,
3202239462Sdim                  // Index 3, folded load
3203288943Sdim                  Entry.Flags | TB_INDEX_3 | TB_FOLDED_LOAD);
3204239462Sdim  }
3205314564Sdim  auto I = X86InstrFMA3Info::rm_begin();
3206314564Sdim  auto E = X86InstrFMA3Info::rm_end();
3207314564Sdim  for (; I != E; ++I) {
3208314564Sdim    if (!I.getGroup()->isKMasked()) {
3209314564Sdim      // Intrinsic forms need to pass TB_NO_REVERSE.
3210314564Sdim      if (I.getGroup()->isIntrinsic()) {
3211314564Sdim        AddTableEntry(RegOp2MemOpTable3, MemOp2RegOpTable,
3212314564Sdim                      I.getRegOpcode(), I.getMemOpcode(),
3213314564Sdim                      TB_ALIGN_NONE | TB_INDEX_3 | TB_FOLDED_LOAD | TB_NO_REVERSE);
3214314564Sdim      } else {
3215314564Sdim        AddTableEntry(RegOp2MemOpTable3, MemOp2RegOpTable,
3216314564Sdim                      I.getRegOpcode(), I.getMemOpcode(),
3217314564Sdim                      TB_ALIGN_NONE | TB_INDEX_3 | TB_FOLDED_LOAD);
3218314564Sdim      }
3219314564Sdim    }
3220314564Sdim  }
3221239462Sdim
3222288943Sdim  static const X86MemoryFoldTableEntry MemoryFoldTable4[] = {
3223314564Sdim    // AVX-512 foldable masked instructions
3224314564Sdim    { X86::VADDPDZrrk,         X86::VADDPDZrmk,           0 },
3225280031Sdim    { X86::VADDPSZrrk,         X86::VADDPSZrmk,           0 },
3226321369Sdim    { X86::VADDSDZrr_Intk,     X86::VADDSDZrm_Intk,       TB_NO_REVERSE },
3227321369Sdim    { X86::VADDSSZrr_Intk,     X86::VADDSSZrm_Intk,       TB_NO_REVERSE },
3228314564Sdim    { X86::VALIGNDZrrik,       X86::VALIGNDZrmik,         0 },
3229314564Sdim    { X86::VALIGNQZrrik,       X86::VALIGNQZrmik,         0 },
3230314564Sdim    { X86::VANDNPDZrrk,        X86::VANDNPDZrmk,          0 },
3231314564Sdim    { X86::VANDNPSZrrk,        X86::VANDNPSZrmk,          0 },
3232314564Sdim    { X86::VANDPDZrrk,         X86::VANDPDZrmk,           0 },
3233314564Sdim    { X86::VANDPSZrrk,         X86::VANDPSZrmk,           0 },
3234314564Sdim    { X86::VDIVPDZrrk,         X86::VDIVPDZrmk,           0 },
3235280031Sdim    { X86::VDIVPSZrrk,         X86::VDIVPSZrmk,           0 },
3236321369Sdim    { X86::VDIVSDZrr_Intk,     X86::VDIVSDZrm_Intk,       TB_NO_REVERSE },
3237321369Sdim    { X86::VDIVSSZrr_Intk,     X86::VDIVSSZrm_Intk,       TB_NO_REVERSE },
3238314564Sdim    { X86::VINSERTF32x4Zrrk,   X86::VINSERTF32x4Zrmk,     0 },
3239314564Sdim    { X86::VINSERTF32x8Zrrk,   X86::VINSERTF32x8Zrmk,     0 },
3240314564Sdim    { X86::VINSERTF64x2Zrrk,   X86::VINSERTF64x2Zrmk,     0 },
3241314564Sdim    { X86::VINSERTF64x4Zrrk,   X86::VINSERTF64x4Zrmk,     0 },
3242314564Sdim    { X86::VINSERTI32x4Zrrk,   X86::VINSERTI32x4Zrmk,     0 },
3243314564Sdim    { X86::VINSERTI32x8Zrrk,   X86::VINSERTI32x8Zrmk,     0 },
3244314564Sdim    { X86::VINSERTI64x2Zrrk,   X86::VINSERTI64x2Zrmk,     0 },
3245314564Sdim    { X86::VINSERTI64x4Zrrk,   X86::VINSERTI64x4Zrmk,     0 },
3246314564Sdim    { X86::VMAXCPDZrrk,        X86::VMAXCPDZrmk,          0 },
3247314564Sdim    { X86::VMAXCPSZrrk,        X86::VMAXCPSZrmk,          0 },
3248314564Sdim    { X86::VMAXPDZrrk,         X86::VMAXPDZrmk,           0 },
3249314564Sdim    { X86::VMAXPSZrrk,         X86::VMAXPSZrmk,           0 },
3250321369Sdim    { X86::VMAXSDZrr_Intk,     X86::VMAXSDZrm_Intk,       0 },
3251321369Sdim    { X86::VMAXSSZrr_Intk,     X86::VMAXSSZrm_Intk,       0 },
3252314564Sdim    { X86::VMINCPDZrrk,        X86::VMINCPDZrmk,          0 },
3253314564Sdim    { X86::VMINCPSZrrk,        X86::VMINCPSZrmk,          0 },
3254314564Sdim    { X86::VMINPDZrrk,         X86::VMINPDZrmk,           0 },
3255280031Sdim    { X86::VMINPSZrrk,         X86::VMINPSZrmk,           0 },
3256321369Sdim    { X86::VMINSDZrr_Intk,     X86::VMINSDZrm_Intk,       0 },
3257321369Sdim    { X86::VMINSSZrr_Intk,     X86::VMINSSZrm_Intk,       0 },
3258314564Sdim    { X86::VMULPDZrrk,         X86::VMULPDZrmk,           0 },
3259314564Sdim    { X86::VMULPSZrrk,         X86::VMULPSZrmk,           0 },
3260321369Sdim    { X86::VMULSDZrr_Intk,     X86::VMULSDZrm_Intk,       TB_NO_REVERSE },
3261321369Sdim    { X86::VMULSSZrr_Intk,     X86::VMULSSZrm_Intk,       TB_NO_REVERSE },
3262314564Sdim    { X86::VORPDZrrk,          X86::VORPDZrmk,            0 },
3263314564Sdim    { X86::VORPSZrrk,          X86::VORPSZrmk,            0 },
3264321369Sdim    { X86::VPACKSSDWZrrk,      X86::VPACKSSDWZrmk,        0 },
3265321369Sdim    { X86::VPACKSSWBZrrk,      X86::VPACKSSWBZrmk,        0 },
3266321369Sdim    { X86::VPACKUSDWZrrk,      X86::VPACKUSDWZrmk,        0 },
3267321369Sdim    { X86::VPACKUSWBZrrk,      X86::VPACKUSWBZrmk,        0 },
3268314564Sdim    { X86::VPADDBZrrk,         X86::VPADDBZrmk,           0 },
3269314564Sdim    { X86::VPADDDZrrk,         X86::VPADDDZrmk,           0 },
3270314564Sdim    { X86::VPADDQZrrk,         X86::VPADDQZrmk,           0 },
3271314564Sdim    { X86::VPADDSBZrrk,        X86::VPADDSBZrmk,          0 },
3272314564Sdim    { X86::VPADDSWZrrk,        X86::VPADDSWZrmk,          0 },
3273314564Sdim    { X86::VPADDUSBZrrk,       X86::VPADDUSBZrmk,         0 },
3274314564Sdim    { X86::VPADDUSWZrrk,       X86::VPADDUSWZrmk,         0 },
3275314564Sdim    { X86::VPADDWZrrk,         X86::VPADDWZrmk,           0 },
3276314564Sdim    { X86::VPALIGNRZrrik,      X86::VPALIGNRZrmik,        0 },
3277314564Sdim    { X86::VPANDDZrrk,         X86::VPANDDZrmk,           0 },
3278314564Sdim    { X86::VPANDNDZrrk,        X86::VPANDNDZrmk,          0 },
3279314564Sdim    { X86::VPANDNQZrrk,        X86::VPANDNQZrmk,          0 },
3280314564Sdim    { X86::VPANDQZrrk,         X86::VPANDQZrmk,           0 },
3281321369Sdim    { X86::VPAVGBZrrk,         X86::VPAVGBZrmk,           0 },
3282321369Sdim    { X86::VPAVGWZrrk,         X86::VPAVGWZrmk,           0 },
3283314564Sdim    { X86::VPERMBZrrk,         X86::VPERMBZrmk,           0 },
3284314564Sdim    { X86::VPERMDZrrk,         X86::VPERMDZrmk,           0 },
3285314564Sdim    { X86::VPERMI2Brrk,        X86::VPERMI2Brmk,          0 },
3286314564Sdim    { X86::VPERMI2Drrk,        X86::VPERMI2Drmk,          0 },
3287314564Sdim    { X86::VPERMI2PSrrk,       X86::VPERMI2PSrmk,         0 },
3288314564Sdim    { X86::VPERMI2PDrrk,       X86::VPERMI2PDrmk,         0 },
3289314564Sdim    { X86::VPERMI2Qrrk,        X86::VPERMI2Qrmk,          0 },
3290314564Sdim    { X86::VPERMI2Wrrk,        X86::VPERMI2Wrmk,          0 },
3291314564Sdim    { X86::VPERMILPDZrrk,      X86::VPERMILPDZrmk,        0 },
3292314564Sdim    { X86::VPERMILPSZrrk,      X86::VPERMILPSZrmk,        0 },
3293314564Sdim    { X86::VPERMPDZrrk,        X86::VPERMPDZrmk,          0 },
3294314564Sdim    { X86::VPERMPSZrrk,        X86::VPERMPSZrmk,          0 },
3295314564Sdim    { X86::VPERMQZrrk,         X86::VPERMQZrmk,           0 },
3296314564Sdim    { X86::VPERMT2Brrk,        X86::VPERMT2Brmk,          0 },
3297314564Sdim    { X86::VPERMT2Drrk,        X86::VPERMT2Drmk,          0 },
3298314564Sdim    { X86::VPERMT2PSrrk,       X86::VPERMT2PSrmk,         0 },
3299314564Sdim    { X86::VPERMT2PDrrk,       X86::VPERMT2PDrmk,         0 },
3300314564Sdim    { X86::VPERMT2Qrrk,        X86::VPERMT2Qrmk,          0 },
3301314564Sdim    { X86::VPERMT2Wrrk,        X86::VPERMT2Wrmk,          0 },
3302314564Sdim    { X86::VPERMWZrrk,         X86::VPERMWZrmk,           0 },
3303327952Sdim    { X86::VPMADD52HUQZrk,     X86::VPMADD52HUQZmk,       0 },
3304327952Sdim    { X86::VPMADD52LUQZrk,     X86::VPMADD52LUQZmk,       0 },
3305314564Sdim    { X86::VPMADDUBSWZrrk,     X86::VPMADDUBSWZrmk,       0 },
3306314564Sdim    { X86::VPMADDWDZrrk,       X86::VPMADDWDZrmk,         0 },
3307321369Sdim    { X86::VPMAXSBZrrk,        X86::VPMAXSBZrmk,          0 },
3308321369Sdim    { X86::VPMAXSDZrrk,        X86::VPMAXSDZrmk,          0 },
3309321369Sdim    { X86::VPMAXSQZrrk,        X86::VPMAXSQZrmk,          0 },
3310321369Sdim    { X86::VPMAXSWZrrk,        X86::VPMAXSWZrmk,          0 },
3311321369Sdim    { X86::VPMAXUBZrrk,        X86::VPMAXUBZrmk,          0 },
3312321369Sdim    { X86::VPMAXUDZrrk,        X86::VPMAXUDZrmk,          0 },
3313321369Sdim    { X86::VPMAXUQZrrk,        X86::VPMAXUQZrmk,          0 },
3314321369Sdim    { X86::VPMAXUWZrrk,        X86::VPMAXUWZrmk,          0 },
3315321369Sdim    { X86::VPMINSBZrrk,        X86::VPMINSBZrmk,          0 },
3316321369Sdim    { X86::VPMINSDZrrk,        X86::VPMINSDZrmk,          0 },
3317321369Sdim    { X86::VPMINSQZrrk,        X86::VPMINSQZrmk,          0 },
3318321369Sdim    { X86::VPMINSWZrrk,        X86::VPMINSWZrmk,          0 },
3319321369Sdim    { X86::VPMINUBZrrk,        X86::VPMINUBZrmk,          0 },
3320321369Sdim    { X86::VPMINUDZrrk,        X86::VPMINUDZrmk,          0 },
3321321369Sdim    { X86::VPMINUQZrrk,        X86::VPMINUQZrmk,          0 },
3322321369Sdim    { X86::VPMINUWZrrk,        X86::VPMINUWZrmk,          0 },
3323321369Sdim    { X86::VPMULDQZrrk,        X86::VPMULDQZrmk,          0 },
3324321369Sdim    { X86::VPMULLDZrrk,        X86::VPMULLDZrmk,          0 },
3325321369Sdim    { X86::VPMULLQZrrk,        X86::VPMULLQZrmk,          0 },
3326321369Sdim    { X86::VPMULLWZrrk,        X86::VPMULLWZrmk,          0 },
3327321369Sdim    { X86::VPMULUDQZrrk,       X86::VPMULUDQZrmk,         0 },
3328314564Sdim    { X86::VPORDZrrk,          X86::VPORDZrmk,            0 },
3329314564Sdim    { X86::VPORQZrrk,          X86::VPORQZrmk,            0 },
3330314564Sdim    { X86::VPSHUFBZrrk,        X86::VPSHUFBZrmk,          0 },
3331321369Sdim    { X86::VPSLLDZrrk,         X86::VPSLLDZrmk,           0 },
3332321369Sdim    { X86::VPSLLQZrrk,         X86::VPSLLQZrmk,           0 },
3333321369Sdim    { X86::VPSLLVDZrrk,        X86::VPSLLVDZrmk,          0 },
3334321369Sdim    { X86::VPSLLVQZrrk,        X86::VPSLLVQZrmk,          0 },
3335321369Sdim    { X86::VPSLLVWZrrk,        X86::VPSLLVWZrmk,          0 },
3336321369Sdim    { X86::VPSLLWZrrk,         X86::VPSLLWZrmk,           0 },
3337321369Sdim    { X86::VPSRADZrrk,         X86::VPSRADZrmk,           0 },
3338321369Sdim    { X86::VPSRAQZrrk,         X86::VPSRAQZrmk,           0 },
3339321369Sdim    { X86::VPSRAVDZrrk,        X86::VPSRAVDZrmk,          0 },
3340321369Sdim    { X86::VPSRAVQZrrk,        X86::VPSRAVQZrmk,          0 },
3341321369Sdim    { X86::VPSRAVWZrrk,        X86::VPSRAVWZrmk,          0 },
3342321369Sdim    { X86::VPSRAWZrrk,         X86::VPSRAWZrmk,           0 },
3343321369Sdim    { X86::VPSRLDZrrk,         X86::VPSRLDZrmk,           0 },
3344321369Sdim    { X86::VPSRLQZrrk,         X86::VPSRLQZrmk,           0 },
3345321369Sdim    { X86::VPSRLVDZrrk,        X86::VPSRLVDZrmk,          0 },
3346321369Sdim    { X86::VPSRLVQZrrk,        X86::VPSRLVQZrmk,          0 },
3347321369Sdim    { X86::VPSRLVWZrrk,        X86::VPSRLVWZrmk,          0 },
3348321369Sdim    { X86::VPSRLWZrrk,         X86::VPSRLWZrmk,           0 },
3349314564Sdim    { X86::VPSUBBZrrk,         X86::VPSUBBZrmk,           0 },
3350314564Sdim    { X86::VPSUBDZrrk,         X86::VPSUBDZrmk,           0 },
3351314564Sdim    { X86::VPSUBQZrrk,         X86::VPSUBQZrmk,           0 },
3352314564Sdim    { X86::VPSUBSBZrrk,        X86::VPSUBSBZrmk,          0 },
3353314564Sdim    { X86::VPSUBSWZrrk,        X86::VPSUBSWZrmk,          0 },
3354314564Sdim    { X86::VPSUBUSBZrrk,       X86::VPSUBUSBZrmk,         0 },
3355314564Sdim    { X86::VPSUBUSWZrrk,       X86::VPSUBUSWZrmk,         0 },
3356314564Sdim    { X86::VPTERNLOGDZrrik,    X86::VPTERNLOGDZrmik,      0 },
3357314564Sdim    { X86::VPTERNLOGQZrrik,    X86::VPTERNLOGQZrmik,      0 },
3358314564Sdim    { X86::VPUNPCKHBWZrrk,     X86::VPUNPCKHBWZrmk,       0 },
3359314564Sdim    { X86::VPUNPCKHDQZrrk,     X86::VPUNPCKHDQZrmk,       0 },
3360314564Sdim    { X86::VPUNPCKHQDQZrrk,    X86::VPUNPCKHQDQZrmk,      0 },
3361314564Sdim    { X86::VPUNPCKHWDZrrk,     X86::VPUNPCKHWDZrmk,       0 },
3362314564Sdim    { X86::VPUNPCKLBWZrrk,     X86::VPUNPCKLBWZrmk,       0 },
3363314564Sdim    { X86::VPUNPCKLDQZrrk,     X86::VPUNPCKLDQZrmk,       0 },
3364314564Sdim    { X86::VPUNPCKLQDQZrrk,    X86::VPUNPCKLQDQZrmk,      0 },
3365314564Sdim    { X86::VPUNPCKLWDZrrk,     X86::VPUNPCKLWDZrmk,       0 },
3366314564Sdim    { X86::VPXORDZrrk,         X86::VPXORDZrmk,           0 },
3367314564Sdim    { X86::VPXORQZrrk,         X86::VPXORQZrmk,           0 },
3368321369Sdim    { X86::VSHUFPDZrrik,       X86::VSHUFPDZrmik,         0 },
3369321369Sdim    { X86::VSHUFPSZrrik,       X86::VSHUFPSZrmik,         0 },
3370314564Sdim    { X86::VSUBPDZrrk,         X86::VSUBPDZrmk,           0 },
3371314564Sdim    { X86::VSUBPSZrrk,         X86::VSUBPSZrmk,           0 },
3372321369Sdim    { X86::VSUBSDZrr_Intk,     X86::VSUBSDZrm_Intk,       TB_NO_REVERSE },
3373321369Sdim    { X86::VSUBSSZrr_Intk,     X86::VSUBSSZrm_Intk,       TB_NO_REVERSE },
3374314564Sdim    { X86::VUNPCKHPDZrrk,      X86::VUNPCKHPDZrmk,        0 },
3375314564Sdim    { X86::VUNPCKHPSZrrk,      X86::VUNPCKHPSZrmk,        0 },
3376314564Sdim    { X86::VUNPCKLPDZrrk,      X86::VUNPCKLPDZrmk,        0 },
3377314564Sdim    { X86::VUNPCKLPSZrrk,      X86::VUNPCKLPSZrmk,        0 },
3378314564Sdim    { X86::VXORPDZrrk,         X86::VXORPDZrmk,           0 },
3379314564Sdim    { X86::VXORPSZrrk,         X86::VXORPSZrmk,           0 },
3380314564Sdim
3381314564Sdim    // AVX-512{F,VL} foldable masked instructions 256-bit
3382314564Sdim    { X86::VADDPDZ256rrk,      X86::VADDPDZ256rmk,        0 },
3383280031Sdim    { X86::VADDPSZ256rrk,      X86::VADDPSZ256rmk,        0 },
3384314564Sdim    { X86::VALIGNDZ256rrik,    X86::VALIGNDZ256rmik,      0 },
3385314564Sdim    { X86::VALIGNQZ256rrik,    X86::VALIGNQZ256rmik,      0 },
3386314564Sdim    { X86::VANDNPDZ256rrk,     X86::VANDNPDZ256rmk,       0 },
3387314564Sdim    { X86::VANDNPSZ256rrk,     X86::VANDNPSZ256rmk,       0 },
3388314564Sdim    { X86::VANDPDZ256rrk,      X86::VANDPDZ256rmk,        0 },
3389314564Sdim    { X86::VANDPSZ256rrk,      X86::VANDPSZ256rmk,        0 },
3390314564Sdim    { X86::VDIVPDZ256rrk,      X86::VDIVPDZ256rmk,        0 },
3391280031Sdim    { X86::VDIVPSZ256rrk,      X86::VDIVPSZ256rmk,        0 },
3392314564Sdim    { X86::VINSERTF32x4Z256rrk,X86::VINSERTF32x4Z256rmk,  0 },
3393314564Sdim    { X86::VINSERTF64x2Z256rrk,X86::VINSERTF64x2Z256rmk,  0 },
3394314564Sdim    { X86::VINSERTI32x4Z256rrk,X86::VINSERTI32x4Z256rmk,  0 },
3395314564Sdim    { X86::VINSERTI64x2Z256rrk,X86::VINSERTI64x2Z256rmk,  0 },
3396314564Sdim    { X86::VMAXCPDZ256rrk,     X86::VMAXCPDZ256rmk,       0 },
3397314564Sdim    { X86::VMAXCPSZ256rrk,     X86::VMAXCPSZ256rmk,       0 },
3398314564Sdim    { X86::VMAXPDZ256rrk,      X86::VMAXPDZ256rmk,        0 },
3399314564Sdim    { X86::VMAXPSZ256rrk,      X86::VMAXPSZ256rmk,        0 },
3400314564Sdim    { X86::VMINCPDZ256rrk,     X86::VMINCPDZ256rmk,       0 },
3401314564Sdim    { X86::VMINCPSZ256rrk,     X86::VMINCPSZ256rmk,       0 },
3402314564Sdim    { X86::VMINPDZ256rrk,      X86::VMINPDZ256rmk,        0 },
3403280031Sdim    { X86::VMINPSZ256rrk,      X86::VMINPSZ256rmk,        0 },
3404314564Sdim    { X86::VMULPDZ256rrk,      X86::VMULPDZ256rmk,        0 },
3405314564Sdim    { X86::VMULPSZ256rrk,      X86::VMULPSZ256rmk,        0 },
3406314564Sdim    { X86::VORPDZ256rrk,       X86::VORPDZ256rmk,         0 },
3407314564Sdim    { X86::VORPSZ256rrk,       X86::VORPSZ256rmk,         0 },
3408321369Sdim    { X86::VPACKSSDWZ256rrk,   X86::VPACKSSDWZ256rmk,     0 },
3409321369Sdim    { X86::VPACKSSWBZ256rrk,   X86::VPACKSSWBZ256rmk,     0 },
3410321369Sdim    { X86::VPACKUSDWZ256rrk,   X86::VPACKUSDWZ256rmk,     0 },
3411321369Sdim    { X86::VPACKUSWBZ256rrk,   X86::VPACKUSWBZ256rmk,     0 },
3412314564Sdim    { X86::VPADDBZ256rrk,      X86::VPADDBZ256rmk,        0 },
3413314564Sdim    { X86::VPADDDZ256rrk,      X86::VPADDDZ256rmk,        0 },
3414314564Sdim    { X86::VPADDQZ256rrk,      X86::VPADDQZ256rmk,        0 },
3415314564Sdim    { X86::VPADDSBZ256rrk,     X86::VPADDSBZ256rmk,       0 },
3416314564Sdim    { X86::VPADDSWZ256rrk,     X86::VPADDSWZ256rmk,       0 },
3417314564Sdim    { X86::VPADDUSBZ256rrk,    X86::VPADDUSBZ256rmk,      0 },
3418314564Sdim    { X86::VPADDUSWZ256rrk,    X86::VPADDUSWZ256rmk,      0 },
3419314564Sdim    { X86::VPADDWZ256rrk,      X86::VPADDWZ256rmk,        0 },
3420314564Sdim    { X86::VPALIGNRZ256rrik,   X86::VPALIGNRZ256rmik,     0 },
3421314564Sdim    { X86::VPANDDZ256rrk,      X86::VPANDDZ256rmk,        0 },
3422314564Sdim    { X86::VPANDNDZ256rrk,     X86::VPANDNDZ256rmk,       0 },
3423314564Sdim    { X86::VPANDNQZ256rrk,     X86::VPANDNQZ256rmk,       0 },
3424314564Sdim    { X86::VPANDQZ256rrk,      X86::VPANDQZ256rmk,        0 },
3425321369Sdim    { X86::VPAVGBZ256rrk,      X86::VPAVGBZ256rmk,        0 },
3426321369Sdim    { X86::VPAVGWZ256rrk,      X86::VPAVGWZ256rmk,        0 },
3427314564Sdim    { X86::VPERMBZ256rrk,      X86::VPERMBZ256rmk,        0 },
3428314564Sdim    { X86::VPERMDZ256rrk,      X86::VPERMDZ256rmk,        0 },
3429314564Sdim    { X86::VPERMI2B256rrk,     X86::VPERMI2B256rmk,       0 },
3430314564Sdim    { X86::VPERMI2D256rrk,     X86::VPERMI2D256rmk,       0 },
3431314564Sdim    { X86::VPERMI2PD256rrk,    X86::VPERMI2PD256rmk,      0 },
3432314564Sdim    { X86::VPERMI2PS256rrk,    X86::VPERMI2PS256rmk,      0 },
3433314564Sdim    { X86::VPERMI2Q256rrk,     X86::VPERMI2Q256rmk,       0 },
3434314564Sdim    { X86::VPERMI2W256rrk,     X86::VPERMI2W256rmk,       0 },
3435314564Sdim    { X86::VPERMILPDZ256rrk,   X86::VPERMILPDZ256rmk,     0 },
3436314564Sdim    { X86::VPERMILPSZ256rrk,   X86::VPERMILPSZ256rmk,     0 },
3437314564Sdim    { X86::VPERMPDZ256rrk,     X86::VPERMPDZ256rmk,       0 },
3438314564Sdim    { X86::VPERMPSZ256rrk,     X86::VPERMPSZ256rmk,       0 },
3439314564Sdim    { X86::VPERMQZ256rrk,      X86::VPERMQZ256rmk,        0 },
3440314564Sdim    { X86::VPERMT2B256rrk,     X86::VPERMT2B256rmk,       0 },
3441314564Sdim    { X86::VPERMT2D256rrk,     X86::VPERMT2D256rmk,       0 },
3442314564Sdim    { X86::VPERMT2PD256rrk,    X86::VPERMT2PD256rmk,      0 },
3443314564Sdim    { X86::VPERMT2PS256rrk,    X86::VPERMT2PS256rmk,      0 },
3444314564Sdim    { X86::VPERMT2Q256rrk,     X86::VPERMT2Q256rmk,       0 },
3445314564Sdim    { X86::VPERMT2W256rrk,     X86::VPERMT2W256rmk,       0 },
3446314564Sdim    { X86::VPERMWZ256rrk,      X86::VPERMWZ256rmk,        0 },
3447327952Sdim    { X86::VPMADD52HUQZ256rk,  X86::VPMADD52HUQZ256mk,    0 },
3448327952Sdim    { X86::VPMADD52LUQZ256rk,  X86::VPMADD52LUQZ256mk,    0 },
3449314564Sdim    { X86::VPMADDUBSWZ256rrk,  X86::VPMADDUBSWZ256rmk,    0 },
3450314564Sdim    { X86::VPMADDWDZ256rrk,    X86::VPMADDWDZ256rmk,      0 },
3451321369Sdim    { X86::VPMAXSBZ256rrk,     X86::VPMAXSBZ256rmk,       0 },
3452321369Sdim    { X86::VPMAXSDZ256rrk,     X86::VPMAXSDZ256rmk,       0 },
3453321369Sdim    { X86::VPMAXSQZ256rrk,     X86::VPMAXSQZ256rmk,       0 },
3454321369Sdim    { X86::VPMAXSWZ256rrk,     X86::VPMAXSWZ256rmk,       0 },
3455321369Sdim    { X86::VPMAXUBZ256rrk,     X86::VPMAXUBZ256rmk,       0 },
3456321369Sdim    { X86::VPMAXUDZ256rrk,     X86::VPMAXUDZ256rmk,       0 },
3457321369Sdim    { X86::VPMAXUQZ256rrk,     X86::VPMAXUQZ256rmk,       0 },
3458321369Sdim    { X86::VPMAXUWZ256rrk,     X86::VPMAXUWZ256rmk,       0 },
3459321369Sdim    { X86::VPMINSBZ256rrk,     X86::VPMINSBZ256rmk,       0 },
3460321369Sdim    { X86::VPMINSDZ256rrk,     X86::VPMINSDZ256rmk,       0 },
3461321369Sdim    { X86::VPMINSQZ256rrk,     X86::VPMINSQZ256rmk,       0 },
3462321369Sdim    { X86::VPMINSWZ256rrk,     X86::VPMINSWZ256rmk,       0 },
3463321369Sdim    { X86::VPMINUBZ256rrk,     X86::VPMINUBZ256rmk,       0 },
3464321369Sdim    { X86::VPMINUDZ256rrk,     X86::VPMINUDZ256rmk,       0 },
3465321369Sdim    { X86::VPMINUQZ256rrk,     X86::VPMINUQZ256rmk,       0 },
3466321369Sdim    { X86::VPMINUWZ256rrk,     X86::VPMINUWZ256rmk,       0 },
3467321369Sdim    { X86::VPMULDQZ256rrk,     X86::VPMULDQZ256rmk,       0 },
3468321369Sdim    { X86::VPMULLDZ256rrk,     X86::VPMULLDZ256rmk,       0 },
3469321369Sdim    { X86::VPMULLQZ256rrk,     X86::VPMULLQZ256rmk,       0 },
3470321369Sdim    { X86::VPMULLWZ256rrk,     X86::VPMULLWZ256rmk,       0 },
3471321369Sdim    { X86::VPMULUDQZ256rrk,    X86::VPMULUDQZ256rmk,      0 },
3472314564Sdim    { X86::VPORDZ256rrk,       X86::VPORDZ256rmk,         0 },
3473314564Sdim    { X86::VPORQZ256rrk,       X86::VPORQZ256rmk,         0 },
3474314564Sdim    { X86::VPSHUFBZ256rrk,     X86::VPSHUFBZ256rmk,       0 },
3475321369Sdim    { X86::VPSLLDZ256rrk,      X86::VPSLLDZ256rmk,        0 },
3476321369Sdim    { X86::VPSLLQZ256rrk,      X86::VPSLLQZ256rmk,        0 },
3477321369Sdim    { X86::VPSLLVDZ256rrk,     X86::VPSLLVDZ256rmk,       0 },
3478321369Sdim    { X86::VPSLLVQZ256rrk,     X86::VPSLLVQZ256rmk,       0 },
3479321369Sdim    { X86::VPSLLVWZ256rrk,     X86::VPSLLVWZ256rmk,       0 },
3480321369Sdim    { X86::VPSLLWZ256rrk,      X86::VPSLLWZ256rmk,        0 },
3481321369Sdim    { X86::VPSRADZ256rrk,      X86::VPSRADZ256rmk,        0 },
3482321369Sdim    { X86::VPSRAQZ256rrk,      X86::VPSRAQZ256rmk,        0 },
3483321369Sdim    { X86::VPSRAVDZ256rrk,     X86::VPSRAVDZ256rmk,       0 },
3484321369Sdim    { X86::VPSRAVQZ256rrk,     X86::VPSRAVQZ256rmk,       0 },
3485321369Sdim    { X86::VPSRAVWZ256rrk,     X86::VPSRAVWZ256rmk,       0 },
3486321369Sdim    { X86::VPSRAWZ256rrk,      X86::VPSRAWZ256rmk,        0 },
3487321369Sdim    { X86::VPSRLDZ256rrk,      X86::VPSRLDZ256rmk,        0 },
3488321369Sdim    { X86::VPSRLQZ256rrk,      X86::VPSRLQZ256rmk,        0 },
3489321369Sdim    { X86::VPSRLVDZ256rrk,     X86::VPSRLVDZ256rmk,       0 },
3490321369Sdim    { X86::VPSRLVQZ256rrk,     X86::VPSRLVQZ256rmk,       0 },
3491321369Sdim    { X86::VPSRLVWZ256rrk,     X86::VPSRLVWZ256rmk,       0 },
3492321369Sdim    { X86::VPSRLWZ256rrk,      X86::VPSRLWZ256rmk,        0 },
3493314564Sdim    { X86::VPSUBBZ256rrk,      X86::VPSUBBZ256rmk,        0 },
3494314564Sdim    { X86::VPSUBDZ256rrk,      X86::VPSUBDZ256rmk,        0 },
3495314564Sdim    { X86::VPSUBQZ256rrk,      X86::VPSUBQZ256rmk,        0 },
3496314564Sdim    { X86::VPSUBSBZ256rrk,     X86::VPSUBSBZ256rmk,       0 },
3497314564Sdim    { X86::VPSUBSWZ256rrk,     X86::VPSUBSWZ256rmk,       0 },
3498314564Sdim    { X86::VPSUBUSBZ256rrk,    X86::VPSUBUSBZ256rmk,      0 },
3499314564Sdim    { X86::VPSUBUSWZ256rrk,    X86::VPSUBUSWZ256rmk,      0 },
3500314564Sdim    { X86::VPSUBWZ256rrk,      X86::VPSUBWZ256rmk,        0 },
3501314564Sdim    { X86::VPTERNLOGDZ256rrik, X86::VPTERNLOGDZ256rmik,   0 },
3502314564Sdim    { X86::VPTERNLOGQZ256rrik, X86::VPTERNLOGQZ256rmik,   0 },
3503314564Sdim    { X86::VPUNPCKHBWZ256rrk,  X86::VPUNPCKHBWZ256rmk,    0 },
3504314564Sdim    { X86::VPUNPCKHDQZ256rrk,  X86::VPUNPCKHDQZ256rmk,    0 },
3505314564Sdim    { X86::VPUNPCKHQDQZ256rrk, X86::VPUNPCKHQDQZ256rmk,   0 },
3506314564Sdim    { X86::VPUNPCKHWDZ256rrk,  X86::VPUNPCKHWDZ256rmk,    0 },
3507314564Sdim    { X86::VPUNPCKLBWZ256rrk,  X86::VPUNPCKLBWZ256rmk,    0 },
3508314564Sdim    { X86::VPUNPCKLDQZ256rrk,  X86::VPUNPCKLDQZ256rmk,    0 },
3509314564Sdim    { X86::VPUNPCKLQDQZ256rrk, X86::VPUNPCKLQDQZ256rmk,   0 },
3510314564Sdim    { X86::VPUNPCKLWDZ256rrk,  X86::VPUNPCKLWDZ256rmk,    0 },
3511314564Sdim    { X86::VPXORDZ256rrk,      X86::VPXORDZ256rmk,        0 },
3512314564Sdim    { X86::VPXORQZ256rrk,      X86::VPXORQZ256rmk,        0 },
3513321369Sdim    { X86::VSHUFPDZ256rrik,    X86::VSHUFPDZ256rmik,      0 },
3514321369Sdim    { X86::VSHUFPSZ256rrik,    X86::VSHUFPSZ256rmik,      0 },
3515314564Sdim    { X86::VSUBPDZ256rrk,      X86::VSUBPDZ256rmk,        0 },
3516314564Sdim    { X86::VSUBPSZ256rrk,      X86::VSUBPSZ256rmk,        0 },
3517314564Sdim    { X86::VUNPCKHPDZ256rrk,   X86::VUNPCKHPDZ256rmk,     0 },
3518314564Sdim    { X86::VUNPCKHPSZ256rrk,   X86::VUNPCKHPSZ256rmk,     0 },
3519314564Sdim    { X86::VUNPCKLPDZ256rrk,   X86::VUNPCKLPDZ256rmk,     0 },
3520314564Sdim    { X86::VUNPCKLPSZ256rrk,   X86::VUNPCKLPSZ256rmk,     0 },
3521314564Sdim    { X86::VXORPDZ256rrk,      X86::VXORPDZ256rmk,        0 },
3522314564Sdim    { X86::VXORPSZ256rrk,      X86::VXORPSZ256rmk,        0 },
3523314564Sdim
3524280031Sdim    // AVX-512{F,VL} foldable instructions 128-bit
3525314564Sdim    { X86::VADDPDZ128rrk,      X86::VADDPDZ128rmk,        0 },
3526280031Sdim    { X86::VADDPSZ128rrk,      X86::VADDPSZ128rmk,        0 },
3527314564Sdim    { X86::VALIGNDZ128rrik,    X86::VALIGNDZ128rmik,      0 },
3528314564Sdim    { X86::VALIGNQZ128rrik,    X86::VALIGNQZ128rmik,      0 },
3529314564Sdim    { X86::VANDNPDZ128rrk,     X86::VANDNPDZ128rmk,       0 },
3530314564Sdim    { X86::VANDNPSZ128rrk,     X86::VANDNPSZ128rmk,       0 },
3531314564Sdim    { X86::VANDPDZ128rrk,      X86::VANDPDZ128rmk,        0 },
3532314564Sdim    { X86::VANDPSZ128rrk,      X86::VANDPSZ128rmk,        0 },
3533314564Sdim    { X86::VDIVPDZ128rrk,      X86::VDIVPDZ128rmk,        0 },
3534280031Sdim    { X86::VDIVPSZ128rrk,      X86::VDIVPSZ128rmk,        0 },
3535314564Sdim    { X86::VMAXCPDZ128rrk,     X86::VMAXCPDZ128rmk,       0 },
3536314564Sdim    { X86::VMAXCPSZ128rrk,     X86::VMAXCPSZ128rmk,       0 },
3537314564Sdim    { X86::VMAXPDZ128rrk,      X86::VMAXPDZ128rmk,        0 },
3538314564Sdim    { X86::VMAXPSZ128rrk,      X86::VMAXPSZ128rmk,        0 },
3539314564Sdim    { X86::VMINCPDZ128rrk,     X86::VMINCPDZ128rmk,       0 },
3540314564Sdim    { X86::VMINCPSZ128rrk,     X86::VMINCPSZ128rmk,       0 },
3541314564Sdim    { X86::VMINPDZ128rrk,      X86::VMINPDZ128rmk,        0 },
3542280031Sdim    { X86::VMINPSZ128rrk,      X86::VMINPSZ128rmk,        0 },
3543314564Sdim    { X86::VMULPDZ128rrk,      X86::VMULPDZ128rmk,        0 },
3544314564Sdim    { X86::VMULPSZ128rrk,      X86::VMULPSZ128rmk,        0 },
3545314564Sdim    { X86::VORPDZ128rrk,       X86::VORPDZ128rmk,         0 },
3546314564Sdim    { X86::VORPSZ128rrk,       X86::VORPSZ128rmk,         0 },
3547321369Sdim    { X86::VPACKSSDWZ128rrk,   X86::VPACKSSDWZ128rmk,     0 },
3548321369Sdim    { X86::VPACKSSWBZ128rrk,   X86::VPACKSSWBZ128rmk,     0 },
3549321369Sdim    { X86::VPACKUSDWZ128rrk,   X86::VPACKUSDWZ128rmk,     0 },
3550321369Sdim    { X86::VPACKUSWBZ128rrk,   X86::VPACKUSWBZ128rmk,     0 },
3551314564Sdim    { X86::VPADDBZ128rrk,      X86::VPADDBZ128rmk,        0 },
3552314564Sdim    { X86::VPADDDZ128rrk,      X86::VPADDDZ128rmk,        0 },
3553314564Sdim    { X86::VPADDQZ128rrk,      X86::VPADDQZ128rmk,        0 },
3554314564Sdim    { X86::VPADDSBZ128rrk,     X86::VPADDSBZ128rmk,       0 },
3555314564Sdim    { X86::VPADDSWZ128rrk,     X86::VPADDSWZ128rmk,       0 },
3556314564Sdim    { X86::VPADDUSBZ128rrk,    X86::VPADDUSBZ128rmk,      0 },
3557314564Sdim    { X86::VPADDUSWZ128rrk,    X86::VPADDUSWZ128rmk,      0 },
3558314564Sdim    { X86::VPADDWZ128rrk,      X86::VPADDWZ128rmk,        0 },
3559314564Sdim    { X86::VPALIGNRZ128rrik,   X86::VPALIGNRZ128rmik,     0 },
3560314564Sdim    { X86::VPANDDZ128rrk,      X86::VPANDDZ128rmk,        0 },
3561314564Sdim    { X86::VPANDNDZ128rrk,     X86::VPANDNDZ128rmk,       0 },
3562314564Sdim    { X86::VPANDNQZ128rrk,     X86::VPANDNQZ128rmk,       0 },
3563314564Sdim    { X86::VPANDQZ128rrk,      X86::VPANDQZ128rmk,        0 },
3564321369Sdim    { X86::VPAVGBZ128rrk,      X86::VPAVGBZ128rmk,        0 },
3565321369Sdim    { X86::VPAVGWZ128rrk,      X86::VPAVGWZ128rmk,        0 },
3566314564Sdim    { X86::VPERMBZ128rrk,      X86::VPERMBZ128rmk,        0 },
3567314564Sdim    { X86::VPERMI2B128rrk,     X86::VPERMI2B128rmk,       0 },
3568314564Sdim    { X86::VPERMI2D128rrk,     X86::VPERMI2D128rmk,       0 },
3569314564Sdim    { X86::VPERMI2PD128rrk,    X86::VPERMI2PD128rmk,      0 },
3570314564Sdim    { X86::VPERMI2PS128rrk,    X86::VPERMI2PS128rmk,      0 },
3571314564Sdim    { X86::VPERMI2Q128rrk,     X86::VPERMI2Q128rmk,       0 },
3572314564Sdim    { X86::VPERMI2W128rrk,     X86::VPERMI2W128rmk,       0 },
3573314564Sdim    { X86::VPERMILPDZ128rrk,   X86::VPERMILPDZ128rmk,     0 },
3574314564Sdim    { X86::VPERMILPSZ128rrk,   X86::VPERMILPSZ128rmk,     0 },
3575314564Sdim    { X86::VPERMT2B128rrk,     X86::VPERMT2B128rmk,       0 },
3576314564Sdim    { X86::VPERMT2D128rrk,     X86::VPERMT2D128rmk,       0 },
3577314564Sdim    { X86::VPERMT2PD128rrk,    X86::VPERMT2PD128rmk,      0 },
3578314564Sdim    { X86::VPERMT2PS128rrk,    X86::VPERMT2PS128rmk,      0 },
3579314564Sdim    { X86::VPERMT2Q128rrk,     X86::VPERMT2Q128rmk,       0 },
3580314564Sdim    { X86::VPERMT2W128rrk,     X86::VPERMT2W128rmk,       0 },
3581314564Sdim    { X86::VPERMWZ128rrk,      X86::VPERMWZ128rmk,        0 },
3582327952Sdim    { X86::VPMADD52HUQZ128rk,  X86::VPMADD52HUQZ128mk,    0 },
3583327952Sdim    { X86::VPMADD52LUQZ128rk,  X86::VPMADD52LUQZ128mk,    0 },
3584314564Sdim    { X86::VPMADDUBSWZ128rrk,  X86::VPMADDUBSWZ128rmk,    0 },
3585314564Sdim    { X86::VPMADDWDZ128rrk,    X86::VPMADDWDZ128rmk,      0 },
3586321369Sdim    { X86::VPMAXSBZ128rrk,     X86::VPMAXSBZ128rmk,       0 },
3587321369Sdim    { X86::VPMAXSDZ128rrk,     X86::VPMAXSDZ128rmk,       0 },
3588321369Sdim    { X86::VPMAXSQZ128rrk,     X86::VPMAXSQZ128rmk,       0 },
3589321369Sdim    { X86::VPMAXSWZ128rrk,     X86::VPMAXSWZ128rmk,       0 },
3590321369Sdim    { X86::VPMAXUBZ128rrk,     X86::VPMAXUBZ128rmk,       0 },
3591321369Sdim    { X86::VPMAXUDZ128rrk,     X86::VPMAXUDZ128rmk,       0 },
3592321369Sdim    { X86::VPMAXUQZ128rrk,     X86::VPMAXUQZ128rmk,       0 },
3593321369Sdim    { X86::VPMAXUWZ128rrk,     X86::VPMAXUWZ128rmk,       0 },
3594321369Sdim    { X86::VPMINSBZ128rrk,     X86::VPMINSBZ128rmk,       0 },
3595321369Sdim    { X86::VPMINSDZ128rrk,     X86::VPMINSDZ128rmk,       0 },
3596321369Sdim    { X86::VPMINSQZ128rrk,     X86::VPMINSQZ128rmk,       0 },
3597321369Sdim    { X86::VPMINSWZ128rrk,     X86::VPMINSWZ128rmk,       0 },
3598321369Sdim    { X86::VPMINUBZ128rrk,     X86::VPMINUBZ128rmk,       0 },
3599321369Sdim    { X86::VPMINUDZ128rrk,     X86::VPMINUDZ128rmk,       0 },
3600321369Sdim    { X86::VPMINUQZ128rrk,     X86::VPMINUQZ128rmk,       0 },
3601321369Sdim    { X86::VPMINUWZ128rrk,     X86::VPMINUWZ128rmk,       0 },
3602321369Sdim    { X86::VPMULDQZ128rrk,     X86::VPMULDQZ128rmk,       0 },
3603321369Sdim    { X86::VPMULLDZ128rrk,     X86::VPMULLDZ128rmk,       0 },
3604321369Sdim    { X86::VPMULLQZ128rrk,     X86::VPMULLQZ128rmk,       0 },
3605321369Sdim    { X86::VPMULLWZ128rrk,     X86::VPMULLWZ128rmk,       0 },
3606321369Sdim    { X86::VPMULUDQZ128rrk,    X86::VPMULUDQZ128rmk,      0 },
3607314564Sdim    { X86::VPORDZ128rrk,       X86::VPORDZ128rmk,         0 },
3608314564Sdim    { X86::VPORQZ128rrk,       X86::VPORQZ128rmk,         0 },
3609314564Sdim    { X86::VPSHUFBZ128rrk,     X86::VPSHUFBZ128rmk,       0 },
3610321369Sdim    { X86::VPSLLDZ128rrk,      X86::VPSLLDZ128rmk,        0 },
3611321369Sdim    { X86::VPSLLQZ128rrk,      X86::VPSLLQZ128rmk,        0 },
3612321369Sdim    { X86::VPSLLVDZ128rrk,     X86::VPSLLVDZ128rmk,       0 },
3613321369Sdim    { X86::VPSLLVQZ128rrk,     X86::VPSLLVQZ128rmk,       0 },
3614321369Sdim    { X86::VPSLLVWZ128rrk,     X86::VPSLLVWZ128rmk,       0 },
3615321369Sdim    { X86::VPSLLWZ128rrk,      X86::VPSLLWZ128rmk,        0 },
3616321369Sdim    { X86::VPSRADZ128rrk,      X86::VPSRADZ128rmk,        0 },
3617321369Sdim    { X86::VPSRAQZ128rrk,      X86::VPSRAQZ128rmk,        0 },
3618321369Sdim    { X86::VPSRAVDZ128rrk,     X86::VPSRAVDZ128rmk,       0 },
3619321369Sdim    { X86::VPSRAVQZ128rrk,     X86::VPSRAVQZ128rmk,       0 },
3620321369Sdim    { X86::VPSRAVWZ128rrk,     X86::VPSRAVWZ128rmk,       0 },
3621321369Sdim    { X86::VPSRAWZ128rrk,      X86::VPSRAWZ128rmk,        0 },
3622321369Sdim    { X86::VPSRLDZ128rrk,      X86::VPSRLDZ128rmk,        0 },
3623321369Sdim    { X86::VPSRLQZ128rrk,      X86::VPSRLQZ128rmk,        0 },
3624321369Sdim    { X86::VPSRLVDZ128rrk,     X86::VPSRLVDZ128rmk,       0 },
3625321369Sdim    { X86::VPSRLVQZ128rrk,     X86::VPSRLVQZ128rmk,       0 },
3626321369Sdim    { X86::VPSRLVWZ128rrk,     X86::VPSRLVWZ128rmk,       0 },
3627321369Sdim    { X86::VPSRLWZ128rrk,      X86::VPSRLWZ128rmk,        0 },
3628314564Sdim    { X86::VPSUBBZ128rrk,      X86::VPSUBBZ128rmk,        0 },
3629314564Sdim    { X86::VPSUBDZ128rrk,      X86::VPSUBDZ128rmk,        0 },
3630314564Sdim    { X86::VPSUBQZ128rrk,      X86::VPSUBQZ128rmk,        0 },
3631314564Sdim    { X86::VPSUBSBZ128rrk,     X86::VPSUBSBZ128rmk,       0 },
3632314564Sdim    { X86::VPSUBSWZ128rrk,     X86::VPSUBSWZ128rmk,       0 },
3633314564Sdim    { X86::VPSUBUSBZ128rrk,    X86::VPSUBUSBZ128rmk,      0 },
3634314564Sdim    { X86::VPSUBUSWZ128rrk,    X86::VPSUBUSWZ128rmk,      0 },
3635314564Sdim    { X86::VPSUBWZ128rrk,      X86::VPSUBWZ128rmk,        0 },
3636314564Sdim    { X86::VPTERNLOGDZ128rrik, X86::VPTERNLOGDZ128rmik,   0 },
3637314564Sdim    { X86::VPTERNLOGQZ128rrik, X86::VPTERNLOGQZ128rmik,   0 },
3638314564Sdim    { X86::VPUNPCKHBWZ128rrk,  X86::VPUNPCKHBWZ128rmk,    0 },
3639314564Sdim    { X86::VPUNPCKHDQZ128rrk,  X86::VPUNPCKHDQZ128rmk,    0 },
3640314564Sdim    { X86::VPUNPCKHQDQZ128rrk, X86::VPUNPCKHQDQZ128rmk,   0 },
3641314564Sdim    { X86::VPUNPCKHWDZ128rrk,  X86::VPUNPCKHWDZ128rmk,    0 },
3642314564Sdim    { X86::VPUNPCKLBWZ128rrk,  X86::VPUNPCKLBWZ128rmk,    0 },
3643314564Sdim    { X86::VPUNPCKLDQZ128rrk,  X86::VPUNPCKLDQZ128rmk,    0 },
3644314564Sdim    { X86::VPUNPCKLQDQZ128rrk, X86::VPUNPCKLQDQZ128rmk,   0 },
3645314564Sdim    { X86::VPUNPCKLWDZ128rrk,  X86::VPUNPCKLWDZ128rmk,    0 },
3646314564Sdim    { X86::VPXORDZ128rrk,      X86::VPXORDZ128rmk,        0 },
3647314564Sdim    { X86::VPXORQZ128rrk,      X86::VPXORQZ128rmk,        0 },
3648321369Sdim    { X86::VSHUFPDZ128rrik,    X86::VSHUFPDZ128rmik,      0 },
3649321369Sdim    { X86::VSHUFPSZ128rrik,    X86::VSHUFPSZ128rmik,      0 },
3650314564Sdim    { X86::VSUBPDZ128rrk,      X86::VSUBPDZ128rmk,        0 },
3651314564Sdim    { X86::VSUBPSZ128rrk,      X86::VSUBPSZ128rmk,        0 },
3652314564Sdim    { X86::VUNPCKHPDZ128rrk,   X86::VUNPCKHPDZ128rmk,     0 },
3653314564Sdim    { X86::VUNPCKHPSZ128rrk,   X86::VUNPCKHPSZ128rmk,     0 },
3654314564Sdim    { X86::VUNPCKLPDZ128rrk,   X86::VUNPCKLPDZ128rmk,     0 },
3655314564Sdim    { X86::VUNPCKLPSZ128rrk,   X86::VUNPCKLPSZ128rmk,     0 },
3656314564Sdim    { X86::VXORPDZ128rrk,      X86::VXORPDZ128rmk,        0 },
3657314564Sdim    { X86::VXORPSZ128rrk,      X86::VXORPSZ128rmk,        0 },
3658314564Sdim
3659314564Sdim    // 512-bit three source instructions with zero masking.
3660314564Sdim    { X86::VPERMI2Brrkz,       X86::VPERMI2Brmkz,         0 },
3661314564Sdim    { X86::VPERMI2Drrkz,       X86::VPERMI2Drmkz,         0 },
3662314564Sdim    { X86::VPERMI2PSrrkz,      X86::VPERMI2PSrmkz,        0 },
3663314564Sdim    { X86::VPERMI2PDrrkz,      X86::VPERMI2PDrmkz,        0 },
3664314564Sdim    { X86::VPERMI2Qrrkz,       X86::VPERMI2Qrmkz,         0 },
3665314564Sdim    { X86::VPERMI2Wrrkz,       X86::VPERMI2Wrmkz,         0 },
3666314564Sdim    { X86::VPERMT2Brrkz,       X86::VPERMT2Brmkz,         0 },
3667314564Sdim    { X86::VPERMT2Drrkz,       X86::VPERMT2Drmkz,         0 },
3668314564Sdim    { X86::VPERMT2PSrrkz,      X86::VPERMT2PSrmkz,        0 },
3669314564Sdim    { X86::VPERMT2PDrrkz,      X86::VPERMT2PDrmkz,        0 },
3670314564Sdim    { X86::VPERMT2Qrrkz,       X86::VPERMT2Qrmkz,         0 },
3671314564Sdim    { X86::VPERMT2Wrrkz,       X86::VPERMT2Wrmkz,         0 },
3672327952Sdim    { X86::VPMADD52HUQZrkz,    X86::VPMADD52HUQZmkz,      0 },
3673327952Sdim    { X86::VPMADD52LUQZrkz,    X86::VPMADD52LUQZmkz,      0 },
3674314564Sdim    { X86::VPTERNLOGDZrrikz,   X86::VPTERNLOGDZrmikz,     0 },
3675314564Sdim    { X86::VPTERNLOGQZrrikz,   X86::VPTERNLOGQZrmikz,     0 },
3676314564Sdim
3677314564Sdim    // 256-bit three source instructions with zero masking.
3678314564Sdim    { X86::VPERMI2B256rrkz,    X86::VPERMI2B256rmkz,      0 },
3679314564Sdim    { X86::VPERMI2D256rrkz,    X86::VPERMI2D256rmkz,      0 },
3680314564Sdim    { X86::VPERMI2PD256rrkz,   X86::VPERMI2PD256rmkz,     0 },
3681314564Sdim    { X86::VPERMI2PS256rrkz,   X86::VPERMI2PS256rmkz,     0 },
3682314564Sdim    { X86::VPERMI2Q256rrkz,    X86::VPERMI2Q256rmkz,      0 },
3683314564Sdim    { X86::VPERMI2W256rrkz,    X86::VPERMI2W256rmkz,      0 },
3684314564Sdim    { X86::VPERMT2B256rrkz,    X86::VPERMT2B256rmkz,      0 },
3685314564Sdim    { X86::VPERMT2D256rrkz,    X86::VPERMT2D256rmkz,      0 },
3686314564Sdim    { X86::VPERMT2PD256rrkz,   X86::VPERMT2PD256rmkz,     0 },
3687314564Sdim    { X86::VPERMT2PS256rrkz,   X86::VPERMT2PS256rmkz,     0 },
3688314564Sdim    { X86::VPERMT2Q256rrkz,    X86::VPERMT2Q256rmkz,      0 },
3689314564Sdim    { X86::VPERMT2W256rrkz,    X86::VPERMT2W256rmkz,      0 },
3690327952Sdim    { X86::VPMADD52HUQZ256rkz, X86::VPMADD52HUQZ256mkz,   0 },
3691327952Sdim    { X86::VPMADD52LUQZ256rkz, X86::VPMADD52LUQZ256mkz,   0 },
3692314564Sdim    { X86::VPTERNLOGDZ256rrikz,X86::VPTERNLOGDZ256rmikz,  0 },
3693314564Sdim    { X86::VPTERNLOGQZ256rrikz,X86::VPTERNLOGQZ256rmikz,  0 },
3694314564Sdim
3695314564Sdim    // 128-bit three source instructions with zero masking.
3696314564Sdim    { X86::VPERMI2B128rrkz,    X86::VPERMI2B128rmkz,      0 },
3697314564Sdim    { X86::VPERMI2D128rrkz,    X86::VPERMI2D128rmkz,      0 },
3698314564Sdim    { X86::VPERMI2PD128rrkz,   X86::VPERMI2PD128rmkz,     0 },
3699314564Sdim    { X86::VPERMI2PS128rrkz,   X86::VPERMI2PS128rmkz,     0 },
3700314564Sdim    { X86::VPERMI2Q128rrkz,    X86::VPERMI2Q128rmkz,      0 },
3701314564Sdim    { X86::VPERMI2W128rrkz,    X86::VPERMI2W128rmkz,      0 },
3702314564Sdim    { X86::VPERMT2B128rrkz,    X86::VPERMT2B128rmkz,      0 },
3703314564Sdim    { X86::VPERMT2D128rrkz,    X86::VPERMT2D128rmkz,      0 },
3704314564Sdim    { X86::VPERMT2PD128rrkz,   X86::VPERMT2PD128rmkz,     0 },
3705314564Sdim    { X86::VPERMT2PS128rrkz,   X86::VPERMT2PS128rmkz,     0 },
3706314564Sdim    { X86::VPERMT2Q128rrkz,    X86::VPERMT2Q128rmkz,      0 },
3707314564Sdim    { X86::VPERMT2W128rrkz,    X86::VPERMT2W128rmkz,      0 },
3708327952Sdim    { X86::VPMADD52HUQZ128rkz, X86::VPMADD52HUQZ128mkz,   0 },
3709327952Sdim    { X86::VPMADD52LUQZ128rkz, X86::VPMADD52LUQZ128mkz,   0 },
3710314564Sdim    { X86::VPTERNLOGDZ128rrikz,X86::VPTERNLOGDZ128rmikz,  0 },
3711314564Sdim    { X86::VPTERNLOGQZ128rrikz,X86::VPTERNLOGQZ128rmikz,  0 },
3712280031Sdim  };
3713280031Sdim
3714288943Sdim  for (X86MemoryFoldTableEntry Entry : MemoryFoldTable4) {
3715280031Sdim    AddTableEntry(RegOp2MemOpTable4, MemOp2RegOpTable,
3716288943Sdim                  Entry.RegOp, Entry.MemOp,
3717280031Sdim                  // Index 4, folded load
3718288943Sdim                  Entry.Flags | TB_INDEX_4 | TB_FOLDED_LOAD);
3719280031Sdim  }
3720314564Sdim  for (I = X86InstrFMA3Info::rm_begin(); I != E; ++I) {
3721314564Sdim    if (I.getGroup()->isKMasked()) {
3722314564Sdim      // Intrinsics need to pass TB_NO_REVERSE.
3723314564Sdim      if (I.getGroup()->isIntrinsic()) {
3724314564Sdim        AddTableEntry(RegOp2MemOpTable4, MemOp2RegOpTable,
3725314564Sdim                      I.getRegOpcode(), I.getMemOpcode(),
3726314564Sdim                      TB_ALIGN_NONE | TB_INDEX_4 | TB_FOLDED_LOAD | TB_NO_REVERSE);
3727314564Sdim      } else {
3728314564Sdim        AddTableEntry(RegOp2MemOpTable4, MemOp2RegOpTable,
3729314564Sdim                      I.getRegOpcode(), I.getMemOpcode(),
3730314564Sdim                      TB_ALIGN_NONE | TB_INDEX_4 | TB_FOLDED_LOAD);
3731314564Sdim      }
3732314564Sdim    }
3733314564Sdim  }
3734226633Sdim}
3735218893Sdim
3736226633Sdimvoid
3737226633SdimX86InstrInfo::AddTableEntry(RegOp2MemOpTableType &R2MTable,
3738226633Sdim                            MemOp2RegOpTableType &M2RTable,
3739309124Sdim                            uint16_t RegOp, uint16_t MemOp, uint16_t Flags) {
3740314564Sdim  if ((Flags & TB_NO_FORWARD) == 0) {
3741314564Sdim    assert(!R2MTable.count(RegOp) && "Duplicate entry!");
3742314564Sdim    R2MTable[RegOp] = std::make_pair(MemOp, Flags);
3743314564Sdim  }
3744314564Sdim  if ((Flags & TB_NO_REVERSE) == 0) {
3745314564Sdim    assert(!M2RTable.count(MemOp) &&
3746314564Sdim         "Duplicated entries in unfolding maps?");
3747314564Sdim    M2RTable[MemOp] = std::make_pair(RegOp, Flags);
3748314564Sdim  }
3749193323Sed}
3750193323Sed
3751202375Srdivackybool
3752202375SrdivackyX86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
3753202375Srdivacky                                    unsigned &SrcReg, unsigned &DstReg,
3754202375Srdivacky                                    unsigned &SubIdx) const {
3755202375Srdivacky  switch (MI.getOpcode()) {
3756202375Srdivacky  default: break;
3757202375Srdivacky  case X86::MOVSX16rr8:
3758202375Srdivacky  case X86::MOVZX16rr8:
3759202375Srdivacky  case X86::MOVSX32rr8:
3760202375Srdivacky  case X86::MOVZX32rr8:
3761202375Srdivacky  case X86::MOVSX64rr8:
3762276479Sdim    if (!Subtarget.is64Bit())
3763202375Srdivacky      // It's not always legal to reference the low 8-bit of the larger
3764202375Srdivacky      // register in 32-bit mode.
3765202375Srdivacky      return false;
3766321369Sdim    LLVM_FALLTHROUGH;
3767202375Srdivacky  case X86::MOVSX32rr16:
3768202375Srdivacky  case X86::MOVZX32rr16:
3769202375Srdivacky  case X86::MOVSX64rr16:
3770261991Sdim  case X86::MOVSX64rr32: {
3771202375Srdivacky    if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
3772202375Srdivacky      // Be conservative.
3773202375Srdivacky      return false;
3774202375Srdivacky    SrcReg = MI.getOperand(1).getReg();
3775202375Srdivacky    DstReg = MI.getOperand(0).getReg();
3776202375Srdivacky    switch (MI.getOpcode()) {
3777243830Sdim    default: llvm_unreachable("Unreachable!");
3778202375Srdivacky    case X86::MOVSX16rr8:
3779202375Srdivacky    case X86::MOVZX16rr8:
3780202375Srdivacky    case X86::MOVSX32rr8:
3781202375Srdivacky    case X86::MOVZX32rr8:
3782202375Srdivacky    case X86::MOVSX64rr8:
3783208599Srdivacky      SubIdx = X86::sub_8bit;
3784202375Srdivacky      break;
3785202375Srdivacky    case X86::MOVSX32rr16:
3786202375Srdivacky    case X86::MOVZX32rr16:
3787202375Srdivacky    case X86::MOVSX64rr16:
3788208599Srdivacky      SubIdx = X86::sub_16bit;
3789202375Srdivacky      break;
3790202375Srdivacky    case X86::MOVSX64rr32:
3791208599Srdivacky      SubIdx = X86::sub_32bit;
3792202375Srdivacky      break;
3793202375Srdivacky    }
3794202375Srdivacky    return true;
3795202375Srdivacky  }
3796202375Srdivacky  }
3797202375Srdivacky  return false;
3798202375Srdivacky}
3799202375Srdivacky
3800309124Sdimint X86InstrInfo::getSPAdjust(const MachineInstr &MI) const {
3801309124Sdim  const MachineFunction *MF = MI.getParent()->getParent();
3802280031Sdim  const TargetFrameLowering *TFI = MF->getSubtarget().getFrameLowering();
3803280031Sdim
3804321369Sdim  if (isFrameInstr(MI)) {
3805280031Sdim    unsigned StackAlign = TFI->getStackAlignment();
3806321369Sdim    int SPAdj = alignTo(getFrameSize(MI), StackAlign);
3807321369Sdim    SPAdj -= getFrameAdjustment(MI);
3808321369Sdim    if (!isFrameSetup(MI))
3809321369Sdim      SPAdj = -SPAdj;
3810321369Sdim    return SPAdj;
3811280031Sdim  }
3812288943Sdim
3813288943Sdim  // To know whether a call adjusts the stack, we need information
3814280031Sdim  // that is bound to the following ADJCALLSTACKUP pseudo.
3815280031Sdim  // Look for the next ADJCALLSTACKUP that follows the call.
3816309124Sdim  if (MI.isCall()) {
3817309124Sdim    const MachineBasicBlock *MBB = MI.getParent();
3818280031Sdim    auto I = ++MachineBasicBlock::const_iterator(MI);
3819280031Sdim    for (auto E = MBB->end(); I != E; ++I) {
3820280031Sdim      if (I->getOpcode() == getCallFrameDestroyOpcode() ||
3821280031Sdim          I->isCall())
3822280031Sdim        break;
3823280031Sdim    }
3824280031Sdim
3825280031Sdim    // If we could not find a frame destroy opcode, then it has already
3826280031Sdim    // been simplified, so we don't care.
3827280031Sdim    if (I->getOpcode() != getCallFrameDestroyOpcode())
3828280031Sdim      return 0;
3829280031Sdim
3830280031Sdim    return -(I->getOperand(1).getImm());
3831280031Sdim  }
3832280031Sdim
3833280031Sdim  // Currently handle only PUSHes we can reasonably expect to see
3834280031Sdim  // in call sequences
3835309124Sdim  switch (MI.getOpcode()) {
3836288943Sdim  default:
3837280031Sdim    return 0;
3838280031Sdim  case X86::PUSH32i8:
3839280031Sdim  case X86::PUSH32r:
3840280031Sdim  case X86::PUSH32rmm:
3841280031Sdim  case X86::PUSH32rmr:
3842280031Sdim  case X86::PUSHi32:
3843280031Sdim    return 4;
3844309124Sdim  case X86::PUSH64i8:
3845309124Sdim  case X86::PUSH64r:
3846309124Sdim  case X86::PUSH64rmm:
3847309124Sdim  case X86::PUSH64rmr:
3848309124Sdim  case X86::PUSH64i32:
3849309124Sdim    return 8;
3850280031Sdim  }
3851280031Sdim}
3852280031Sdim
3853288943Sdim/// Return true and the FrameIndex if the specified
3854199481Srdivacky/// operand and follow operands form a reference to the stack frame.
3855309124Sdimbool X86InstrInfo::isFrameOperand(const MachineInstr &MI, unsigned int Op,
3856199481Srdivacky                                  int &FrameIndex) const {
3857309124Sdim  if (MI.getOperand(Op + X86::AddrBaseReg).isFI() &&
3858309124Sdim      MI.getOperand(Op + X86::AddrScaleAmt).isImm() &&
3859309124Sdim      MI.getOperand(Op + X86::AddrIndexReg).isReg() &&
3860309124Sdim      MI.getOperand(Op + X86::AddrDisp).isImm() &&
3861309124Sdim      MI.getOperand(Op + X86::AddrScaleAmt).getImm() == 1 &&
3862309124Sdim      MI.getOperand(Op + X86::AddrIndexReg).getReg() == 0 &&
3863309124Sdim      MI.getOperand(Op + X86::AddrDisp).getImm() == 0) {
3864309124Sdim    FrameIndex = MI.getOperand(Op + X86::AddrBaseReg).getIndex();
3865199481Srdivacky    return true;
3866199481Srdivacky  }
3867199481Srdivacky  return false;
3868199481Srdivacky}
3869199481Srdivacky
3870199481Srdivackystatic bool isFrameLoadOpcode(int Opcode) {
3871199481Srdivacky  switch (Opcode) {
3872234353Sdim  default:
3873234353Sdim    return false;
3874193323Sed  case X86::MOV8rm:
3875193323Sed  case X86::MOV16rm:
3876193323Sed  case X86::MOV32rm:
3877193323Sed  case X86::MOV64rm:
3878193323Sed  case X86::LD_Fp64m:
3879193323Sed  case X86::MOVSSrm:
3880193323Sed  case X86::MOVSDrm:
3881193323Sed  case X86::MOVAPSrm:
3882309124Sdim  case X86::MOVUPSrm:
3883193323Sed  case X86::MOVAPDrm:
3884309124Sdim  case X86::MOVUPDrm:
3885193323Sed  case X86::MOVDQArm:
3886309124Sdim  case X86::MOVDQUrm:
3887226633Sdim  case X86::VMOVSSrm:
3888226633Sdim  case X86::VMOVSDrm:
3889226633Sdim  case X86::VMOVAPSrm:
3890309124Sdim  case X86::VMOVUPSrm:
3891226633Sdim  case X86::VMOVAPDrm:
3892309124Sdim  case X86::VMOVUPDrm:
3893226633Sdim  case X86::VMOVDQArm:
3894309124Sdim  case X86::VMOVDQUrm:
3895280031Sdim  case X86::VMOVUPSYrm:
3896224145Sdim  case X86::VMOVAPSYrm:
3897280031Sdim  case X86::VMOVUPDYrm:
3898224145Sdim  case X86::VMOVAPDYrm:
3899280031Sdim  case X86::VMOVDQUYrm:
3900224145Sdim  case X86::VMOVDQAYrm:
3901193323Sed  case X86::MMX_MOVD64rm:
3902193323Sed  case X86::MMX_MOVQ64rm:
3903309124Sdim  case X86::VMOVSSZrm:
3904309124Sdim  case X86::VMOVSDZrm:
3905276479Sdim  case X86::VMOVAPSZrm:
3906309124Sdim  case X86::VMOVAPSZ128rm:
3907309124Sdim  case X86::VMOVAPSZ256rm:
3908314564Sdim  case X86::VMOVAPSZ128rm_NOVLX:
3909314564Sdim  case X86::VMOVAPSZ256rm_NOVLX:
3910276479Sdim  case X86::VMOVUPSZrm:
3911309124Sdim  case X86::VMOVUPSZ128rm:
3912309124Sdim  case X86::VMOVUPSZ256rm:
3913314564Sdim  case X86::VMOVUPSZ128rm_NOVLX:
3914314564Sdim  case X86::VMOVUPSZ256rm_NOVLX:
3915309124Sdim  case X86::VMOVAPDZrm:
3916309124Sdim  case X86::VMOVAPDZ128rm:
3917309124Sdim  case X86::VMOVAPDZ256rm:
3918309124Sdim  case X86::VMOVUPDZrm:
3919309124Sdim  case X86::VMOVUPDZ128rm:
3920309124Sdim  case X86::VMOVUPDZ256rm:
3921309124Sdim  case X86::VMOVDQA32Zrm:
3922309124Sdim  case X86::VMOVDQA32Z128rm:
3923309124Sdim  case X86::VMOVDQA32Z256rm:
3924309124Sdim  case X86::VMOVDQU32Zrm:
3925309124Sdim  case X86::VMOVDQU32Z128rm:
3926309124Sdim  case X86::VMOVDQU32Z256rm:
3927309124Sdim  case X86::VMOVDQA64Zrm:
3928309124Sdim  case X86::VMOVDQA64Z128rm:
3929309124Sdim  case X86::VMOVDQA64Z256rm:
3930309124Sdim  case X86::VMOVDQU64Zrm:
3931309124Sdim  case X86::VMOVDQU64Z128rm:
3932309124Sdim  case X86::VMOVDQU64Z256rm:
3933309124Sdim  case X86::VMOVDQU8Zrm:
3934309124Sdim  case X86::VMOVDQU8Z128rm:
3935309124Sdim  case X86::VMOVDQU8Z256rm:
3936309124Sdim  case X86::VMOVDQU16Zrm:
3937309124Sdim  case X86::VMOVDQU16Z128rm:
3938309124Sdim  case X86::VMOVDQU16Z256rm:
3939309124Sdim  case X86::KMOVBkm:
3940309124Sdim  case X86::KMOVWkm:
3941309124Sdim  case X86::KMOVDkm:
3942309124Sdim  case X86::KMOVQkm:
3943199481Srdivacky    return true;
3944193323Sed  }
3945193323Sed}
3946193323Sed
3947199481Srdivackystatic bool isFrameStoreOpcode(int Opcode) {
3948199481Srdivacky  switch (Opcode) {
3949193323Sed  default: break;
3950193323Sed  case X86::MOV8mr:
3951193323Sed  case X86::MOV16mr:
3952193323Sed  case X86::MOV32mr:
3953193323Sed  case X86::MOV64mr:
3954193323Sed  case X86::ST_FpP64m:
3955193323Sed  case X86::MOVSSmr:
3956193323Sed  case X86::MOVSDmr:
3957193323Sed  case X86::MOVAPSmr:
3958309124Sdim  case X86::MOVUPSmr:
3959193323Sed  case X86::MOVAPDmr:
3960309124Sdim  case X86::MOVUPDmr:
3961193323Sed  case X86::MOVDQAmr:
3962309124Sdim  case X86::MOVDQUmr:
3963226633Sdim  case X86::VMOVSSmr:
3964226633Sdim  case X86::VMOVSDmr:
3965226633Sdim  case X86::VMOVAPSmr:
3966309124Sdim  case X86::VMOVUPSmr:
3967226633Sdim  case X86::VMOVAPDmr:
3968309124Sdim  case X86::VMOVUPDmr:
3969226633Sdim  case X86::VMOVDQAmr:
3970309124Sdim  case X86::VMOVDQUmr:
3971280031Sdim  case X86::VMOVUPSYmr:
3972224145Sdim  case X86::VMOVAPSYmr:
3973280031Sdim  case X86::VMOVUPDYmr:
3974224145Sdim  case X86::VMOVAPDYmr:
3975280031Sdim  case X86::VMOVDQUYmr:
3976224145Sdim  case X86::VMOVDQAYmr:
3977309124Sdim  case X86::VMOVSSZmr:
3978309124Sdim  case X86::VMOVSDZmr:
3979276479Sdim  case X86::VMOVUPSZmr:
3980309124Sdim  case X86::VMOVUPSZ128mr:
3981309124Sdim  case X86::VMOVUPSZ256mr:
3982314564Sdim  case X86::VMOVUPSZ128mr_NOVLX:
3983314564Sdim  case X86::VMOVUPSZ256mr_NOVLX:
3984276479Sdim  case X86::VMOVAPSZmr:
3985309124Sdim  case X86::VMOVAPSZ128mr:
3986309124Sdim  case X86::VMOVAPSZ256mr:
3987314564Sdim  case X86::VMOVAPSZ128mr_NOVLX:
3988314564Sdim  case X86::VMOVAPSZ256mr_NOVLX:
3989309124Sdim  case X86::VMOVUPDZmr:
3990309124Sdim  case X86::VMOVUPDZ128mr:
3991309124Sdim  case X86::VMOVUPDZ256mr:
3992309124Sdim  case X86::VMOVAPDZmr:
3993309124Sdim  case X86::VMOVAPDZ128mr:
3994309124Sdim  case X86::VMOVAPDZ256mr:
3995309124Sdim  case X86::VMOVDQA32Zmr:
3996309124Sdim  case X86::VMOVDQA32Z128mr:
3997309124Sdim  case X86::VMOVDQA32Z256mr:
3998309124Sdim  case X86::VMOVDQU32Zmr:
3999309124Sdim  case X86::VMOVDQU32Z128mr:
4000309124Sdim  case X86::VMOVDQU32Z256mr:
4001309124Sdim  case X86::VMOVDQA64Zmr:
4002309124Sdim  case X86::VMOVDQA64Z128mr:
4003309124Sdim  case X86::VMOVDQA64Z256mr:
4004309124Sdim  case X86::VMOVDQU64Zmr:
4005309124Sdim  case X86::VMOVDQU64Z128mr:
4006309124Sdim  case X86::VMOVDQU64Z256mr:
4007309124Sdim  case X86::VMOVDQU8Zmr:
4008309124Sdim  case X86::VMOVDQU8Z128mr:
4009309124Sdim  case X86::VMOVDQU8Z256mr:
4010309124Sdim  case X86::VMOVDQU16Zmr:
4011309124Sdim  case X86::VMOVDQU16Z128mr:
4012309124Sdim  case X86::VMOVDQU16Z256mr:
4013193323Sed  case X86::MMX_MOVD64mr:
4014193323Sed  case X86::MMX_MOVQ64mr:
4015193323Sed  case X86::MMX_MOVNTQmr:
4016309124Sdim  case X86::KMOVBmk:
4017309124Sdim  case X86::KMOVWmk:
4018309124Sdim  case X86::KMOVDmk:
4019309124Sdim  case X86::KMOVQmk:
4020199481Srdivacky    return true;
4021199481Srdivacky  }
4022199481Srdivacky  return false;
4023199481Srdivacky}
4024199481Srdivacky
4025309124Sdimunsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr &MI,
4026199481Srdivacky                                           int &FrameIndex) const {
4027309124Sdim  if (isFrameLoadOpcode(MI.getOpcode()))
4028309124Sdim    if (MI.getOperand(0).getSubReg() == 0 && isFrameOperand(MI, 1, FrameIndex))
4029309124Sdim      return MI.getOperand(0).getReg();
4030199481Srdivacky  return 0;
4031199481Srdivacky}
4032199481Srdivacky
4033309124Sdimunsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr &MI,
4034199481Srdivacky                                                 int &FrameIndex) const {
4035309124Sdim  if (isFrameLoadOpcode(MI.getOpcode())) {
4036199481Srdivacky    unsigned Reg;
4037199481Srdivacky    if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
4038199481Srdivacky      return Reg;
4039199481Srdivacky    // Check for post-frame index elimination operations
4040200581Srdivacky    const MachineMemOperand *Dummy;
4041200581Srdivacky    return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
4042199481Srdivacky  }
4043199481Srdivacky  return 0;
4044199481Srdivacky}
4045199481Srdivacky
4046309124Sdimunsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr &MI,
4047199481Srdivacky                                          int &FrameIndex) const {
4048309124Sdim  if (isFrameStoreOpcode(MI.getOpcode()))
4049309124Sdim    if (MI.getOperand(X86::AddrNumOperands).getSubReg() == 0 &&
4050212904Sdim        isFrameOperand(MI, 0, FrameIndex))
4051309124Sdim      return MI.getOperand(X86::AddrNumOperands).getReg();
4052199481Srdivacky  return 0;
4053199481Srdivacky}
4054199481Srdivacky
4055309124Sdimunsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr &MI,
4056199481Srdivacky                                                int &FrameIndex) const {
4057309124Sdim  if (isFrameStoreOpcode(MI.getOpcode())) {
4058199481Srdivacky    unsigned Reg;
4059199481Srdivacky    if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
4060199481Srdivacky      return Reg;
4061199481Srdivacky    // Check for post-frame index elimination operations
4062200581Srdivacky    const MachineMemOperand *Dummy;
4063200581Srdivacky    return hasStoreToStackSlot(MI, Dummy, FrameIndex);
4064193323Sed  }
4065193323Sed  return 0;
4066193323Sed}
4067193323Sed
4068288943Sdim/// Return true if register is PIC base; i.e.g defined by X86::MOVPC32r.
4069193323Sedstatic bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
4070239462Sdim  // Don't waste compile time scanning use-def chains of physregs.
4071239462Sdim  if (!TargetRegisterInfo::isVirtualRegister(BaseReg))
4072239462Sdim    return false;
4073193323Sed  bool isPICBase = false;
4074276479Sdim  for (MachineRegisterInfo::def_instr_iterator I = MRI.def_instr_begin(BaseReg),
4075276479Sdim         E = MRI.def_instr_end(); I != E; ++I) {
4076276479Sdim    MachineInstr *DefMI = &*I;
4077193323Sed    if (DefMI->getOpcode() != X86::MOVPC32r)
4078193323Sed      return false;
4079193323Sed    assert(!isPICBase && "More than one PIC base?");
4080193323Sed    isPICBase = true;
4081193323Sed  }
4082193323Sed  return isPICBase;
4083193323Sed}
4084193323Sed
4085309124Sdimbool X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr &MI,
4086309124Sdim                                                     AliasAnalysis *AA) const {
4087309124Sdim  switch (MI.getOpcode()) {
4088193323Sed  default: break;
4089243830Sdim  case X86::MOV8rm:
4090314564Sdim  case X86::MOV8rm_NOREX:
4091243830Sdim  case X86::MOV16rm:
4092243830Sdim  case X86::MOV32rm:
4093243830Sdim  case X86::MOV64rm:
4094243830Sdim  case X86::LD_Fp64m:
4095243830Sdim  case X86::MOVSSrm:
4096243830Sdim  case X86::MOVSDrm:
4097243830Sdim  case X86::MOVAPSrm:
4098243830Sdim  case X86::MOVUPSrm:
4099243830Sdim  case X86::MOVAPDrm:
4100314564Sdim  case X86::MOVUPDrm:
4101243830Sdim  case X86::MOVDQArm:
4102249423Sdim  case X86::MOVDQUrm:
4103243830Sdim  case X86::VMOVSSrm:
4104243830Sdim  case X86::VMOVSDrm:
4105243830Sdim  case X86::VMOVAPSrm:
4106243830Sdim  case X86::VMOVUPSrm:
4107243830Sdim  case X86::VMOVAPDrm:
4108314564Sdim  case X86::VMOVUPDrm:
4109243830Sdim  case X86::VMOVDQArm:
4110249423Sdim  case X86::VMOVDQUrm:
4111243830Sdim  case X86::VMOVAPSYrm:
4112243830Sdim  case X86::VMOVUPSYrm:
4113243830Sdim  case X86::VMOVAPDYrm:
4114314564Sdim  case X86::VMOVUPDYrm:
4115243830Sdim  case X86::VMOVDQAYrm:
4116249423Sdim  case X86::VMOVDQUYrm:
4117243830Sdim  case X86::MMX_MOVD64rm:
4118243830Sdim  case X86::MMX_MOVQ64rm:
4119296417Sdim  // AVX-512
4120314564Sdim  case X86::VMOVSSZrm:
4121314564Sdim  case X86::VMOVSDZrm:
4122296417Sdim  case X86::VMOVAPDZ128rm:
4123296417Sdim  case X86::VMOVAPDZ256rm:
4124296417Sdim  case X86::VMOVAPDZrm:
4125296417Sdim  case X86::VMOVAPSZ128rm:
4126296417Sdim  case X86::VMOVAPSZ256rm:
4127314564Sdim  case X86::VMOVAPSZ128rm_NOVLX:
4128314564Sdim  case X86::VMOVAPSZ256rm_NOVLX:
4129296417Sdim  case X86::VMOVAPSZrm:
4130296417Sdim  case X86::VMOVDQA32Z128rm:
4131296417Sdim  case X86::VMOVDQA32Z256rm:
4132296417Sdim  case X86::VMOVDQA32Zrm:
4133296417Sdim  case X86::VMOVDQA64Z128rm:
4134296417Sdim  case X86::VMOVDQA64Z256rm:
4135296417Sdim  case X86::VMOVDQA64Zrm:
4136296417Sdim  case X86::VMOVDQU16Z128rm:
4137296417Sdim  case X86::VMOVDQU16Z256rm:
4138296417Sdim  case X86::VMOVDQU16Zrm:
4139296417Sdim  case X86::VMOVDQU32Z128rm:
4140296417Sdim  case X86::VMOVDQU32Z256rm:
4141296417Sdim  case X86::VMOVDQU32Zrm:
4142296417Sdim  case X86::VMOVDQU64Z128rm:
4143296417Sdim  case X86::VMOVDQU64Z256rm:
4144296417Sdim  case X86::VMOVDQU64Zrm:
4145296417Sdim  case X86::VMOVDQU8Z128rm:
4146296417Sdim  case X86::VMOVDQU8Z256rm:
4147296417Sdim  case X86::VMOVDQU8Zrm:
4148314564Sdim  case X86::VMOVUPDZ128rm:
4149314564Sdim  case X86::VMOVUPDZ256rm:
4150314564Sdim  case X86::VMOVUPDZrm:
4151296417Sdim  case X86::VMOVUPSZ128rm:
4152296417Sdim  case X86::VMOVUPSZ256rm:
4153314564Sdim  case X86::VMOVUPSZ128rm_NOVLX:
4154314564Sdim  case X86::VMOVUPSZ256rm_NOVLX:
4155296417Sdim  case X86::VMOVUPSZrm: {
4156243830Sdim    // Loads from constant pools are trivially rematerializable.
4157309124Sdim    if (MI.getOperand(1 + X86::AddrBaseReg).isReg() &&
4158309124Sdim        MI.getOperand(1 + X86::AddrScaleAmt).isImm() &&
4159309124Sdim        MI.getOperand(1 + X86::AddrIndexReg).isReg() &&
4160309124Sdim        MI.getOperand(1 + X86::AddrIndexReg).getReg() == 0 &&
4161314564Sdim        MI.isDereferenceableInvariantLoad(AA)) {
4162309124Sdim      unsigned BaseReg = MI.getOperand(1 + X86::AddrBaseReg).getReg();
4163243830Sdim      if (BaseReg == 0 || BaseReg == X86::RIP)
4164243830Sdim        return true;
4165243830Sdim      // Allow re-materialization of PIC load.
4166309124Sdim      if (!ReMatPICStubLoad && MI.getOperand(1 + X86::AddrDisp).isGlobal())
4167243830Sdim        return false;
4168309124Sdim      const MachineFunction &MF = *MI.getParent()->getParent();
4169243830Sdim      const MachineRegisterInfo &MRI = MF.getRegInfo();
4170243830Sdim      return regIsPICBase(BaseReg, MRI);
4171193323Sed    }
4172243830Sdim    return false;
4173243830Sdim  }
4174218893Sdim
4175243830Sdim  case X86::LEA32r:
4176243830Sdim  case X86::LEA64r: {
4177309124Sdim    if (MI.getOperand(1 + X86::AddrScaleAmt).isImm() &&
4178309124Sdim        MI.getOperand(1 + X86::AddrIndexReg).isReg() &&
4179309124Sdim        MI.getOperand(1 + X86::AddrIndexReg).getReg() == 0 &&
4180309124Sdim        !MI.getOperand(1 + X86::AddrDisp).isReg()) {
4181243830Sdim      // lea fi#, lea GV, etc. are all rematerializable.
4182309124Sdim      if (!MI.getOperand(1 + X86::AddrBaseReg).isReg())
4183243830Sdim        return true;
4184309124Sdim      unsigned BaseReg = MI.getOperand(1 + X86::AddrBaseReg).getReg();
4185243830Sdim      if (BaseReg == 0)
4186243830Sdim        return true;
4187243830Sdim      // Allow re-materialization of lea PICBase + x.
4188309124Sdim      const MachineFunction &MF = *MI.getParent()->getParent();
4189243830Sdim      const MachineRegisterInfo &MRI = MF.getRegInfo();
4190243830Sdim      return regIsPICBase(BaseReg, MRI);
4191243830Sdim    }
4192243830Sdim    return false;
4193193323Sed  }
4194243830Sdim  }
4195193323Sed
4196193323Sed  // All other instructions marked M_REMATERIALIZABLE are always trivially
4197193323Sed  // rematerializable.
4198193323Sed  return true;
4199193323Sed}
4200193323Sed
4201276479Sdimbool X86InstrInfo::isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
4202276479Sdim                                         MachineBasicBlock::iterator I) const {
4203206083Srdivacky  MachineBasicBlock::iterator E = MBB.end();
4204206083Srdivacky
4205193323Sed  // For compile time consideration, if we are not able to determine the
4206198090Srdivacky  // safety after visiting 4 instructions in each direction, we will assume
4207198090Srdivacky  // it's not safe.
4208198090Srdivacky  MachineBasicBlock::iterator Iter = I;
4209226633Sdim  for (unsigned i = 0; Iter != E && i < 4; ++i) {
4210193323Sed    bool SeenDef = false;
4211198090Srdivacky    for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
4212198090Srdivacky      MachineOperand &MO = Iter->getOperand(j);
4213234353Sdim      if (MO.isRegMask() && MO.clobbersPhysReg(X86::EFLAGS))
4214234353Sdim        SeenDef = true;
4215193323Sed      if (!MO.isReg())
4216193323Sed        continue;
4217193323Sed      if (MO.getReg() == X86::EFLAGS) {
4218193323Sed        if (MO.isUse())
4219193323Sed          return false;
4220193323Sed        SeenDef = true;
4221193323Sed      }
4222193323Sed    }
4223193323Sed
4224193323Sed    if (SeenDef)
4225193323Sed      // This instruction defines EFLAGS, no need to look any further.
4226193323Sed      return true;
4227198090Srdivacky    ++Iter;
4228206083Srdivacky    // Skip over DBG_VALUE.
4229206083Srdivacky    while (Iter != E && Iter->isDebugValue())
4230206083Srdivacky      ++Iter;
4231226633Sdim  }
4232193323Sed
4233226633Sdim  // It is safe to clobber EFLAGS at the end of a block of no successor has it
4234226633Sdim  // live in.
4235226633Sdim  if (Iter == E) {
4236296417Sdim    for (MachineBasicBlock *S : MBB.successors())
4237296417Sdim      if (S->isLiveIn(X86::EFLAGS))
4238226633Sdim        return false;
4239226633Sdim    return true;
4240193323Sed  }
4241193323Sed
4242206083Srdivacky  MachineBasicBlock::iterator B = MBB.begin();
4243198090Srdivacky  Iter = I;
4244198090Srdivacky  for (unsigned i = 0; i < 4; ++i) {
4245198090Srdivacky    // If we make it to the beginning of the block, it's safe to clobber
4246198090Srdivacky    // EFLAGS iff EFLAGS is not live-in.
4247206083Srdivacky    if (Iter == B)
4248198090Srdivacky      return !MBB.isLiveIn(X86::EFLAGS);
4249198090Srdivacky
4250198090Srdivacky    --Iter;
4251206083Srdivacky    // Skip over DBG_VALUE.
4252206083Srdivacky    while (Iter != B && Iter->isDebugValue())
4253206083Srdivacky      --Iter;
4254206083Srdivacky
4255198090Srdivacky    bool SawKill = false;
4256198090Srdivacky    for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
4257198090Srdivacky      MachineOperand &MO = Iter->getOperand(j);
4258234353Sdim      // A register mask may clobber EFLAGS, but we should still look for a
4259234353Sdim      // live EFLAGS def.
4260234353Sdim      if (MO.isRegMask() && MO.clobbersPhysReg(X86::EFLAGS))
4261234353Sdim        SawKill = true;
4262198090Srdivacky      if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
4263198090Srdivacky        if (MO.isDef()) return MO.isDead();
4264198090Srdivacky        if (MO.isKill()) SawKill = true;
4265198090Srdivacky      }
4266198090Srdivacky    }
4267198090Srdivacky
4268198090Srdivacky    if (SawKill)
4269198090Srdivacky      // This instruction kills EFLAGS and doesn't redefine it, so
4270198090Srdivacky      // there's no need to look further.
4271198090Srdivacky      return true;
4272198090Srdivacky  }
4273198090Srdivacky
4274193323Sed  // Conservative answer.
4275193323Sed  return false;
4276193323Sed}
4277193323Sed
4278193323Sedvoid X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
4279193323Sed                                 MachineBasicBlock::iterator I,
4280198090Srdivacky                                 unsigned DestReg, unsigned SubIdx,
4281309124Sdim                                 const MachineInstr &Orig,
4282210299Sed                                 const TargetRegisterInfo &TRI) const {
4283296417Sdim  bool ClobbersEFLAGS = false;
4284309124Sdim  for (const MachineOperand &MO : Orig.operands()) {
4285296417Sdim    if (MO.isReg() && MO.isDef() && MO.getReg() == X86::EFLAGS) {
4286296417Sdim      ClobbersEFLAGS = true;
4287296417Sdim      break;
4288296417Sdim    }
4289296417Sdim  }
4290296417Sdim
4291296417Sdim  if (ClobbersEFLAGS && !isSafeToClobberEFLAGS(MBB, I)) {
4292296417Sdim    // The instruction clobbers EFLAGS. Re-materialize as MOV32ri to avoid side
4293296417Sdim    // effects.
4294296417Sdim    int Value;
4295309124Sdim    switch (Orig.getOpcode()) {
4296296417Sdim    case X86::MOV32r0:  Value = 0; break;
4297296417Sdim    case X86::MOV32r1:  Value = 1; break;
4298296417Sdim    case X86::MOV32r_1: Value = -1; break;
4299296417Sdim    default:
4300296417Sdim      llvm_unreachable("Unexpected instruction!");
4301296417Sdim    }
4302296417Sdim
4303309124Sdim    const DebugLoc &DL = Orig.getDebugLoc();
4304309124Sdim    BuildMI(MBB, I, DL, get(X86::MOV32ri))
4305321369Sdim        .add(Orig.getOperand(0))
4306309124Sdim        .addImm(Value);
4307261991Sdim  } else {
4308309124Sdim    MachineInstr *MI = MBB.getParent()->CloneMachineInstr(&Orig);
4309193323Sed    MBB.insert(I, MI);
4310193323Sed  }
4311193323Sed
4312309124Sdim  MachineInstr &NewMI = *std::prev(I);
4313309124Sdim  NewMI.substituteRegister(Orig.getOperand(0).getReg(), DestReg, SubIdx, TRI);
4314193323Sed}
4315193323Sed
4316288943Sdim/// True if MI has a condition code def, e.g. EFLAGS, that is not marked dead.
4317309124Sdimbool X86InstrInfo::hasLiveCondCodeDef(MachineInstr &MI) const {
4318309124Sdim  for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
4319309124Sdim    MachineOperand &MO = MI.getOperand(i);
4320193323Sed    if (MO.isReg() && MO.isDef() &&
4321193323Sed        MO.getReg() == X86::EFLAGS && !MO.isDead()) {
4322193323Sed      return true;
4323193323Sed    }
4324193323Sed  }
4325193323Sed  return false;
4326193323Sed}
4327193323Sed
4328288943Sdim/// Check whether the shift count for a machine operand is non-zero.
4329309124Sdiminline static unsigned getTruncatedShiftCount(MachineInstr &MI,
4330261991Sdim                                              unsigned ShiftAmtOperandIdx) {
4331261991Sdim  // The shift count is six bits with the REX.W prefix and five bits without.
4332309124Sdim  unsigned ShiftCountMask = (MI.getDesc().TSFlags & X86II::REX_W) ? 63 : 31;
4333309124Sdim  unsigned Imm = MI.getOperand(ShiftAmtOperandIdx).getImm();
4334261991Sdim  return Imm & ShiftCountMask;
4335261991Sdim}
4336261991Sdim
4337288943Sdim/// Check whether the given shift count is appropriate
4338261991Sdim/// can be represented by a LEA instruction.
4339261991Sdiminline static bool isTruncatedShiftCountForLEA(unsigned ShAmt) {
4340261991Sdim  // Left shift instructions can be transformed into load-effective-address
4341261991Sdim  // instructions if we can encode them appropriately.
4342296417Sdim  // A LEA instruction utilizes a SIB byte to encode its scale factor.
4343261991Sdim  // The SIB.scale field is two bits wide which means that we can encode any
4344261991Sdim  // shift amount less than 4.
4345261991Sdim  return ShAmt < 4 && ShAmt > 0;
4346261991Sdim}
4347261991Sdim
4348309124Sdimbool X86InstrInfo::classifyLEAReg(MachineInstr &MI, const MachineOperand &Src,
4349309124Sdim                                  unsigned Opc, bool AllowSP, unsigned &NewSrc,
4350309124Sdim                                  bool &isKill, bool &isUndef,
4351309124Sdim                                  MachineOperand &ImplicitOp,
4352309124Sdim                                  LiveVariables *LV) const {
4353309124Sdim  MachineFunction &MF = *MI.getParent()->getParent();
4354261991Sdim  const TargetRegisterClass *RC;
4355261991Sdim  if (AllowSP) {
4356261991Sdim    RC = Opc != X86::LEA32r ? &X86::GR64RegClass : &X86::GR32RegClass;
4357261991Sdim  } else {
4358261991Sdim    RC = Opc != X86::LEA32r ?
4359261991Sdim      &X86::GR64_NOSPRegClass : &X86::GR32_NOSPRegClass;
4360261991Sdim  }
4361261991Sdim  unsigned SrcReg = Src.getReg();
4362261991Sdim
4363261991Sdim  // For both LEA64 and LEA32 the register already has essentially the right
4364261991Sdim  // type (32-bit or 64-bit) we may just need to forbid SP.
4365261991Sdim  if (Opc != X86::LEA64_32r) {
4366261991Sdim    NewSrc = SrcReg;
4367261991Sdim    isKill = Src.isKill();
4368261991Sdim    isUndef = Src.isUndef();
4369261991Sdim
4370261991Sdim    if (TargetRegisterInfo::isVirtualRegister(NewSrc) &&
4371261991Sdim        !MF.getRegInfo().constrainRegClass(NewSrc, RC))
4372261991Sdim      return false;
4373261991Sdim
4374261991Sdim    return true;
4375261991Sdim  }
4376261991Sdim
4377261991Sdim  // This is for an LEA64_32r and incoming registers are 32-bit. One way or
4378261991Sdim  // another we need to add 64-bit registers to the final MI.
4379261991Sdim  if (TargetRegisterInfo::isPhysicalRegister(SrcReg)) {
4380261991Sdim    ImplicitOp = Src;
4381261991Sdim    ImplicitOp.setImplicit();
4382261991Sdim
4383296417Sdim    NewSrc = getX86SubSuperRegister(Src.getReg(), 64);
4384314564Sdim    isKill = Src.isKill();
4385314564Sdim    isUndef = Src.isUndef();
4386261991Sdim  } else {
4387261991Sdim    // Virtual register of the wrong class, we have to create a temporary 64-bit
4388261991Sdim    // vreg to feed into the LEA.
4389261991Sdim    NewSrc = MF.getRegInfo().createVirtualRegister(RC);
4390321369Sdim    MachineInstr *Copy =
4391321369Sdim        BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), get(TargetOpcode::COPY))
4392321369Sdim            .addReg(NewSrc, RegState::Define | RegState::Undef, X86::sub_32bit)
4393321369Sdim            .add(Src);
4394261991Sdim
4395261991Sdim    // Which is obviously going to be dead after we're done with it.
4396261991Sdim    isKill = true;
4397261991Sdim    isUndef = false;
4398309124Sdim
4399309124Sdim    if (LV)
4400309124Sdim      LV->replaceKillInstruction(SrcReg, MI, *Copy);
4401261991Sdim  }
4402261991Sdim
4403261991Sdim  // We've set all the parameters without issue.
4404261991Sdim  return true;
4405261991Sdim}
4406261991Sdim
4407288943Sdim/// Helper for convertToThreeAddress when 16-bit LEA is disabled, use 32-bit
4408288943Sdim/// LEA to form 3-address code by promoting to a 32-bit superregister and then
4409288943Sdim/// truncating back down to a 16-bit subregister.
4410309124SdimMachineInstr *X86InstrInfo::convertToThreeAddressWithLEA(
4411309124Sdim    unsigned MIOpc, MachineFunction::iterator &MFI, MachineInstr &MI,
4412309124Sdim    LiveVariables *LV) const {
4413309124Sdim  MachineBasicBlock::iterator MBBI = MI.getIterator();
4414309124Sdim  unsigned Dest = MI.getOperand(0).getReg();
4415309124Sdim  unsigned Src = MI.getOperand(1).getReg();
4416309124Sdim  bool isDead = MI.getOperand(0).isDead();
4417309124Sdim  bool isKill = MI.getOperand(1).isKill();
4418200581Srdivacky
4419200581Srdivacky  MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
4420200581Srdivacky  unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
4421261991Sdim  unsigned Opc, leaInReg;
4422276479Sdim  if (Subtarget.is64Bit()) {
4423261991Sdim    Opc = X86::LEA64_32r;
4424261991Sdim    leaInReg = RegInfo.createVirtualRegister(&X86::GR64_NOSPRegClass);
4425261991Sdim  } else {
4426261991Sdim    Opc = X86::LEA32r;
4427261991Sdim    leaInReg = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
4428261991Sdim  }
4429218893Sdim
4430200581Srdivacky  // Build and insert into an implicit UNDEF value. This is OK because
4431218893Sdim  // well be shifting and then extracting the lower 16-bits.
4432200581Srdivacky  // This has the potential to cause partial register stall. e.g.
4433200581Srdivacky  //   movw    (%rbp,%rcx,2), %dx
4434200581Srdivacky  //   leal    -65(%rdx), %esi
4435200581Srdivacky  // But testing has shown this *does* help performance in 64-bit mode (at
4436200581Srdivacky  // least on modern x86 machines).
4437309124Sdim  BuildMI(*MFI, MBBI, MI.getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
4438200581Srdivacky  MachineInstr *InsMI =
4439309124Sdim      BuildMI(*MFI, MBBI, MI.getDebugLoc(), get(TargetOpcode::COPY))
4440309124Sdim          .addReg(leaInReg, RegState::Define, X86::sub_16bit)
4441309124Sdim          .addReg(Src, getKillRegState(isKill));
4442200581Srdivacky
4443309124Sdim  MachineInstrBuilder MIB =
4444309124Sdim      BuildMI(*MFI, MBBI, MI.getDebugLoc(), get(Opc), leaOutReg);
4445200581Srdivacky  switch (MIOpc) {
4446243830Sdim  default: llvm_unreachable("Unreachable!");
4447200581Srdivacky  case X86::SHL16ri: {
4448309124Sdim    unsigned ShAmt = MI.getOperand(2).getImm();
4449309124Sdim    MIB.addReg(0).addImm(1ULL << ShAmt)
4450210299Sed       .addReg(leaInReg, RegState::Kill).addImm(0).addReg(0);
4451200581Srdivacky    break;
4452200581Srdivacky  }
4453200581Srdivacky  case X86::INC16r:
4454210299Sed    addRegOffset(MIB, leaInReg, true, 1);
4455200581Srdivacky    break;
4456200581Srdivacky  case X86::DEC16r:
4457210299Sed    addRegOffset(MIB, leaInReg, true, -1);
4458200581Srdivacky    break;
4459200581Srdivacky  case X86::ADD16ri:
4460200581Srdivacky  case X86::ADD16ri8:
4461218893Sdim  case X86::ADD16ri_DB:
4462218893Sdim  case X86::ADD16ri8_DB:
4463309124Sdim    addRegOffset(MIB, leaInReg, true, MI.getOperand(2).getImm());
4464200581Srdivacky    break;
4465218893Sdim  case X86::ADD16rr:
4466218893Sdim  case X86::ADD16rr_DB: {
4467309124Sdim    unsigned Src2 = MI.getOperand(2).getReg();
4468309124Sdim    bool isKill2 = MI.getOperand(2).isKill();
4469200581Srdivacky    unsigned leaInReg2 = 0;
4470276479Sdim    MachineInstr *InsMI2 = nullptr;
4471200581Srdivacky    if (Src == Src2) {
4472327952Sdim      // ADD16rr killed %reg1028, %reg1028
4473200581Srdivacky      // just a single insert_subreg.
4474200581Srdivacky      addRegReg(MIB, leaInReg, true, leaInReg, false);
4475200581Srdivacky    } else {
4476276479Sdim      if (Subtarget.is64Bit())
4477261991Sdim        leaInReg2 = RegInfo.createVirtualRegister(&X86::GR64_NOSPRegClass);
4478261991Sdim      else
4479261991Sdim        leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
4480200581Srdivacky      // Build and insert into an implicit UNDEF value. This is OK because
4481218893Sdim      // well be shifting and then extracting the lower 16-bits.
4482309124Sdim      BuildMI(*MFI, &*MIB, MI.getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
4483309124Sdim      InsMI2 = BuildMI(*MFI, &*MIB, MI.getDebugLoc(), get(TargetOpcode::COPY))
4484309124Sdim                   .addReg(leaInReg2, RegState::Define, X86::sub_16bit)
4485309124Sdim                   .addReg(Src2, getKillRegState(isKill2));
4486200581Srdivacky      addRegReg(MIB, leaInReg, true, leaInReg2, true);
4487200581Srdivacky    }
4488200581Srdivacky    if (LV && isKill2 && InsMI2)
4489309124Sdim      LV->replaceKillInstruction(Src2, MI, *InsMI2);
4490200581Srdivacky    break;
4491200581Srdivacky  }
4492200581Srdivacky  }
4493200581Srdivacky
4494200581Srdivacky  MachineInstr *NewMI = MIB;
4495200581Srdivacky  MachineInstr *ExtMI =
4496309124Sdim      BuildMI(*MFI, MBBI, MI.getDebugLoc(), get(TargetOpcode::COPY))
4497309124Sdim          .addReg(Dest, RegState::Define | getDeadRegState(isDead))
4498309124Sdim          .addReg(leaOutReg, RegState::Kill, X86::sub_16bit);
4499200581Srdivacky
4500200581Srdivacky  if (LV) {
4501200581Srdivacky    // Update live variables
4502200581Srdivacky    LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
4503200581Srdivacky    LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
4504200581Srdivacky    if (isKill)
4505309124Sdim      LV->replaceKillInstruction(Src, MI, *InsMI);
4506200581Srdivacky    if (isDead)
4507309124Sdim      LV->replaceKillInstruction(Dest, MI, *ExtMI);
4508200581Srdivacky  }
4509200581Srdivacky
4510200581Srdivacky  return ExtMI;
4511200581Srdivacky}
4512200581Srdivacky
4513288943Sdim/// This method must be implemented by targets that
4514193323Sed/// set the M_CONVERTIBLE_TO_3_ADDR flag.  When this flag is set, the target
4515193323Sed/// may be able to convert a two-address instruction into a true
4516193323Sed/// three-address instruction on demand.  This allows the X86 target (for
4517193323Sed/// example) to convert ADD and SHL instructions into LEA instructions if they
4518193323Sed/// would require register copies due to two-addressness.
4519193323Sed///
4520193323Sed/// This method returns a null pointer if the transformation cannot be
4521193323Sed/// performed, otherwise it returns the new instruction.
4522193323Sed///
4523193323SedMachineInstr *
4524193323SedX86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
4525309124Sdim                                    MachineInstr &MI, LiveVariables *LV) const {
4526261991Sdim  // The following opcodes also sets the condition code register(s). Only
4527261991Sdim  // convert them to equivalent lea if the condition code register def's
4528261991Sdim  // are dead!
4529261991Sdim  if (hasLiveCondCodeDef(MI))
4530276479Sdim    return nullptr;
4531261991Sdim
4532309124Sdim  MachineFunction &MF = *MI.getParent()->getParent();
4533193323Sed  // All instructions input are two-addr instructions.  Get the known operands.
4534309124Sdim  const MachineOperand &Dest = MI.getOperand(0);
4535309124Sdim  const MachineOperand &Src = MI.getOperand(1);
4536193323Sed
4537276479Sdim  MachineInstr *NewMI = nullptr;
4538193323Sed  // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's.  When
4539193323Sed  // we have better subtarget support, enable the 16-bit LEA generation here.
4540200581Srdivacky  // 16-bit LEA is also slow on Core2.
4541193323Sed  bool DisableLEA16 = true;
4542276479Sdim  bool is64Bit = Subtarget.is64Bit();
4543193323Sed
4544309124Sdim  unsigned MIOpc = MI.getOpcode();
4545193323Sed  switch (MIOpc) {
4546280031Sdim  default: return nullptr;
4547193323Sed  case X86::SHL64ri: {
4548309124Sdim    assert(MI.getNumOperands() >= 3 && "Unknown shift instruction!");
4549261991Sdim    unsigned ShAmt = getTruncatedShiftCount(MI, 2);
4550276479Sdim    if (!isTruncatedShiftCountForLEA(ShAmt)) return nullptr;
4551193323Sed
4552218893Sdim    // LEA can't handle RSP.
4553243830Sdim    if (TargetRegisterInfo::isVirtualRegister(Src.getReg()) &&
4554243830Sdim        !MF.getRegInfo().constrainRegClass(Src.getReg(),
4555243830Sdim                                           &X86::GR64_NOSPRegClass))
4556276479Sdim      return nullptr;
4557218893Sdim
4558309124Sdim    NewMI = BuildMI(MF, MI.getDebugLoc(), get(X86::LEA64r))
4559321369Sdim                .add(Dest)
4560309124Sdim                .addReg(0)
4561309124Sdim                .addImm(1ULL << ShAmt)
4562321369Sdim                .add(Src)
4563309124Sdim                .addImm(0)
4564309124Sdim                .addReg(0);
4565193323Sed    break;
4566193323Sed  }
4567193323Sed  case X86::SHL32ri: {
4568309124Sdim    assert(MI.getNumOperands() >= 3 && "Unknown shift instruction!");
4569261991Sdim    unsigned ShAmt = getTruncatedShiftCount(MI, 2);
4570276479Sdim    if (!isTruncatedShiftCountForLEA(ShAmt)) return nullptr;
4571193323Sed
4572261991Sdim    unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
4573261991Sdim
4574218893Sdim    // LEA can't handle ESP.
4575261991Sdim    bool isKill, isUndef;
4576261991Sdim    unsigned SrcReg;
4577261991Sdim    MachineOperand ImplicitOp = MachineOperand::CreateReg(0, false);
4578261991Sdim    if (!classifyLEAReg(MI, Src, Opc, /*AllowSP=*/ false,
4579309124Sdim                        SrcReg, isKill, isUndef, ImplicitOp, LV))
4580276479Sdim      return nullptr;
4581218893Sdim
4582309124Sdim    MachineInstrBuilder MIB =
4583309124Sdim        BuildMI(MF, MI.getDebugLoc(), get(Opc))
4584321369Sdim            .add(Dest)
4585309124Sdim            .addReg(0)
4586309124Sdim            .addImm(1ULL << ShAmt)
4587309124Sdim            .addReg(SrcReg, getKillRegState(isKill) | getUndefRegState(isUndef))
4588309124Sdim            .addImm(0)
4589309124Sdim            .addReg(0);
4590261991Sdim    if (ImplicitOp.getReg() != 0)
4591321369Sdim      MIB.add(ImplicitOp);
4592261991Sdim    NewMI = MIB;
4593261991Sdim
4594193323Sed    break;
4595193323Sed  }
4596193323Sed  case X86::SHL16ri: {
4597309124Sdim    assert(MI.getNumOperands() >= 3 && "Unknown shift instruction!");
4598261991Sdim    unsigned ShAmt = getTruncatedShiftCount(MI, 2);
4599276479Sdim    if (!isTruncatedShiftCountForLEA(ShAmt)) return nullptr;
4600193323Sed
4601200581Srdivacky    if (DisableLEA16)
4602309124Sdim      return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MI, LV)
4603309124Sdim                     : nullptr;
4604309124Sdim    NewMI = BuildMI(MF, MI.getDebugLoc(), get(X86::LEA16r))
4605321369Sdim                .add(Dest)
4606309124Sdim                .addReg(0)
4607309124Sdim                .addImm(1ULL << ShAmt)
4608321369Sdim                .add(Src)
4609309124Sdim                .addImm(0)
4610309124Sdim                .addReg(0);
4611193323Sed    break;
4612193323Sed  }
4613280031Sdim  case X86::INC64r:
4614280031Sdim  case X86::INC32r: {
4615309124Sdim    assert(MI.getNumOperands() >= 2 && "Unknown inc instruction!");
4616280031Sdim    unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
4617280031Sdim      : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
4618280031Sdim    bool isKill, isUndef;
4619280031Sdim    unsigned SrcReg;
4620280031Sdim    MachineOperand ImplicitOp = MachineOperand::CreateReg(0, false);
4621280031Sdim    if (!classifyLEAReg(MI, Src, Opc, /*AllowSP=*/ false,
4622309124Sdim                        SrcReg, isKill, isUndef, ImplicitOp, LV))
4623280031Sdim      return nullptr;
4624193323Sed
4625309124Sdim    MachineInstrBuilder MIB =
4626309124Sdim        BuildMI(MF, MI.getDebugLoc(), get(Opc))
4627321369Sdim            .add(Dest)
4628309124Sdim            .addReg(SrcReg,
4629309124Sdim                    getKillRegState(isKill) | getUndefRegState(isUndef));
4630280031Sdim    if (ImplicitOp.getReg() != 0)
4631321369Sdim      MIB.add(ImplicitOp);
4632218893Sdim
4633280031Sdim    NewMI = addOffset(MIB, 1);
4634280031Sdim    break;
4635280031Sdim  }
4636280031Sdim  case X86::INC16r:
4637280031Sdim    if (DisableLEA16)
4638309124Sdim      return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MI, LV)
4639280031Sdim                     : nullptr;
4640309124Sdim    assert(MI.getNumOperands() >= 2 && "Unknown inc instruction!");
4641321369Sdim    NewMI = addOffset(
4642321369Sdim        BuildMI(MF, MI.getDebugLoc(), get(X86::LEA16r)).add(Dest).add(Src), 1);
4643280031Sdim    break;
4644280031Sdim  case X86::DEC64r:
4645280031Sdim  case X86::DEC32r: {
4646309124Sdim    assert(MI.getNumOperands() >= 2 && "Unknown dec instruction!");
4647280031Sdim    unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
4648280031Sdim      : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
4649261991Sdim
4650280031Sdim    bool isKill, isUndef;
4651280031Sdim    unsigned SrcReg;
4652280031Sdim    MachineOperand ImplicitOp = MachineOperand::CreateReg(0, false);
4653280031Sdim    if (!classifyLEAReg(MI, Src, Opc, /*AllowSP=*/ false,
4654309124Sdim                        SrcReg, isKill, isUndef, ImplicitOp, LV))
4655280031Sdim      return nullptr;
4656261991Sdim
4657309124Sdim    MachineInstrBuilder MIB = BuildMI(MF, MI.getDebugLoc(), get(Opc))
4658321369Sdim                                  .add(Dest)
4659309124Sdim                                  .addReg(SrcReg, getUndefRegState(isUndef) |
4660309124Sdim                                                      getKillRegState(isKill));
4661280031Sdim    if (ImplicitOp.getReg() != 0)
4662321369Sdim      MIB.add(ImplicitOp);
4663218893Sdim
4664280031Sdim    NewMI = addOffset(MIB, -1);
4665261991Sdim
4666280031Sdim    break;
4667280031Sdim  }
4668280031Sdim  case X86::DEC16r:
4669280031Sdim    if (DisableLEA16)
4670309124Sdim      return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MI, LV)
4671280031Sdim                     : nullptr;
4672309124Sdim    assert(MI.getNumOperands() >= 2 && "Unknown dec instruction!");
4673321369Sdim    NewMI = addOffset(
4674321369Sdim        BuildMI(MF, MI.getDebugLoc(), get(X86::LEA16r)).add(Dest).add(Src), -1);
4675280031Sdim    break;
4676280031Sdim  case X86::ADD64rr:
4677280031Sdim  case X86::ADD64rr_DB:
4678280031Sdim  case X86::ADD32rr:
4679280031Sdim  case X86::ADD32rr_DB: {
4680309124Sdim    assert(MI.getNumOperands() >= 3 && "Unknown add instruction!");
4681280031Sdim    unsigned Opc;
4682280031Sdim    if (MIOpc == X86::ADD64rr || MIOpc == X86::ADD64rr_DB)
4683280031Sdim      Opc = X86::LEA64r;
4684280031Sdim    else
4685280031Sdim      Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
4686261991Sdim
4687280031Sdim    bool isKill, isUndef;
4688280031Sdim    unsigned SrcReg;
4689280031Sdim    MachineOperand ImplicitOp = MachineOperand::CreateReg(0, false);
4690280031Sdim    if (!classifyLEAReg(MI, Src, Opc, /*AllowSP=*/ true,
4691309124Sdim                        SrcReg, isKill, isUndef, ImplicitOp, LV))
4692280031Sdim      return nullptr;
4693218893Sdim
4694309124Sdim    const MachineOperand &Src2 = MI.getOperand(2);
4695280031Sdim    bool isKill2, isUndef2;
4696280031Sdim    unsigned SrcReg2;
4697280031Sdim    MachineOperand ImplicitOp2 = MachineOperand::CreateReg(0, false);
4698280031Sdim    if (!classifyLEAReg(MI, Src2, Opc, /*AllowSP=*/ false,
4699309124Sdim                        SrcReg2, isKill2, isUndef2, ImplicitOp2, LV))
4700280031Sdim      return nullptr;
4701218893Sdim
4702321369Sdim    MachineInstrBuilder MIB = BuildMI(MF, MI.getDebugLoc(), get(Opc)).add(Dest);
4703280031Sdim    if (ImplicitOp.getReg() != 0)
4704321369Sdim      MIB.add(ImplicitOp);
4705280031Sdim    if (ImplicitOp2.getReg() != 0)
4706321369Sdim      MIB.add(ImplicitOp2);
4707218893Sdim
4708280031Sdim    NewMI = addRegReg(MIB, SrcReg, isKill, SrcReg2, isKill2);
4709239462Sdim
4710280031Sdim    // Preserve undefness of the operands.
4711280031Sdim    NewMI->getOperand(1).setIsUndef(isUndef);
4712280031Sdim    NewMI->getOperand(3).setIsUndef(isUndef2);
4713261991Sdim
4714280031Sdim    if (LV && Src2.isKill())
4715309124Sdim      LV->replaceKillInstruction(SrcReg2, MI, *NewMI);
4716280031Sdim    break;
4717280031Sdim  }
4718280031Sdim  case X86::ADD16rr:
4719280031Sdim  case X86::ADD16rr_DB: {
4720280031Sdim    if (DisableLEA16)
4721309124Sdim      return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MI, LV)
4722280031Sdim                     : nullptr;
4723309124Sdim    assert(MI.getNumOperands() >= 3 && "Unknown add instruction!");
4724309124Sdim    unsigned Src2 = MI.getOperand(2).getReg();
4725309124Sdim    bool isKill2 = MI.getOperand(2).isKill();
4726321369Sdim    NewMI = addRegReg(BuildMI(MF, MI.getDebugLoc(), get(X86::LEA16r)).add(Dest),
4727321369Sdim                      Src.getReg(), Src.isKill(), Src2, isKill2);
4728239462Sdim
4729280031Sdim    // Preserve undefness of the operands.
4730309124Sdim    bool isUndef = MI.getOperand(1).isUndef();
4731309124Sdim    bool isUndef2 = MI.getOperand(2).isUndef();
4732280031Sdim    NewMI->getOperand(1).setIsUndef(isUndef);
4733280031Sdim    NewMI->getOperand(3).setIsUndef(isUndef2);
4734243830Sdim
4735280031Sdim    if (LV && isKill2)
4736309124Sdim      LV->replaceKillInstruction(Src2, MI, *NewMI);
4737280031Sdim    break;
4738280031Sdim  }
4739280031Sdim  case X86::ADD64ri32:
4740280031Sdim  case X86::ADD64ri8:
4741280031Sdim  case X86::ADD64ri32_DB:
4742280031Sdim  case X86::ADD64ri8_DB:
4743309124Sdim    assert(MI.getNumOperands() >= 3 && "Unknown add instruction!");
4744321369Sdim    NewMI = addOffset(
4745321369Sdim        BuildMI(MF, MI.getDebugLoc(), get(X86::LEA64r)).add(Dest).add(Src),
4746321369Sdim        MI.getOperand(2));
4747280031Sdim    break;
4748280031Sdim  case X86::ADD32ri:
4749280031Sdim  case X86::ADD32ri8:
4750280031Sdim  case X86::ADD32ri_DB:
4751280031Sdim  case X86::ADD32ri8_DB: {
4752309124Sdim    assert(MI.getNumOperands() >= 3 && "Unknown add instruction!");
4753280031Sdim    unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
4754243830Sdim
4755280031Sdim    bool isKill, isUndef;
4756280031Sdim    unsigned SrcReg;
4757280031Sdim    MachineOperand ImplicitOp = MachineOperand::CreateReg(0, false);
4758280031Sdim    if (!classifyLEAReg(MI, Src, Opc, /*AllowSP=*/ true,
4759309124Sdim                        SrcReg, isKill, isUndef, ImplicitOp, LV))
4760280031Sdim      return nullptr;
4761261991Sdim
4762309124Sdim    MachineInstrBuilder MIB = BuildMI(MF, MI.getDebugLoc(), get(Opc))
4763321369Sdim                                  .add(Dest)
4764309124Sdim                                  .addReg(SrcReg, getUndefRegState(isUndef) |
4765309124Sdim                                                      getKillRegState(isKill));
4766280031Sdim    if (ImplicitOp.getReg() != 0)
4767321369Sdim      MIB.add(ImplicitOp);
4768261991Sdim
4769314564Sdim    NewMI = addOffset(MIB, MI.getOperand(2));
4770280031Sdim    break;
4771193323Sed  }
4772280031Sdim  case X86::ADD16ri:
4773280031Sdim  case X86::ADD16ri8:
4774280031Sdim  case X86::ADD16ri_DB:
4775280031Sdim  case X86::ADD16ri8_DB:
4776280031Sdim    if (DisableLEA16)
4777309124Sdim      return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MI, LV)
4778280031Sdim                     : nullptr;
4779309124Sdim    assert(MI.getNumOperands() >= 3 && "Unknown add instruction!");
4780321369Sdim    NewMI = addOffset(
4781321369Sdim        BuildMI(MF, MI.getDebugLoc(), get(X86::LEA16r)).add(Dest).add(Src),
4782321369Sdim        MI.getOperand(2));
4783280031Sdim    break;
4784321369Sdim
4785321369Sdim  case X86::VMOVDQU8Z128rmk:
4786321369Sdim  case X86::VMOVDQU8Z256rmk:
4787321369Sdim  case X86::VMOVDQU8Zrmk:
4788321369Sdim  case X86::VMOVDQU16Z128rmk:
4789321369Sdim  case X86::VMOVDQU16Z256rmk:
4790321369Sdim  case X86::VMOVDQU16Zrmk:
4791321369Sdim  case X86::VMOVDQU32Z128rmk: case X86::VMOVDQA32Z128rmk:
4792321369Sdim  case X86::VMOVDQU32Z256rmk: case X86::VMOVDQA32Z256rmk:
4793321369Sdim  case X86::VMOVDQU32Zrmk:    case X86::VMOVDQA32Zrmk:
4794321369Sdim  case X86::VMOVDQU64Z128rmk: case X86::VMOVDQA64Z128rmk:
4795321369Sdim  case X86::VMOVDQU64Z256rmk: case X86::VMOVDQA64Z256rmk:
4796321369Sdim  case X86::VMOVDQU64Zrmk:    case X86::VMOVDQA64Zrmk:
4797321369Sdim  case X86::VMOVUPDZ128rmk:   case X86::VMOVAPDZ128rmk:
4798321369Sdim  case X86::VMOVUPDZ256rmk:   case X86::VMOVAPDZ256rmk:
4799321369Sdim  case X86::VMOVUPDZrmk:      case X86::VMOVAPDZrmk:
4800321369Sdim  case X86::VMOVUPSZ128rmk:   case X86::VMOVAPSZ128rmk:
4801321369Sdim  case X86::VMOVUPSZ256rmk:   case X86::VMOVAPSZ256rmk:
4802321369Sdim  case X86::VMOVUPSZrmk:      case X86::VMOVAPSZrmk: {
4803321369Sdim    unsigned Opc;
4804321369Sdim    switch (MIOpc) {
4805321369Sdim    default: llvm_unreachable("Unreachable!");
4806321369Sdim    case X86::VMOVDQU8Z128rmk:  Opc = X86::VPBLENDMBZ128rmk; break;
4807321369Sdim    case X86::VMOVDQU8Z256rmk:  Opc = X86::VPBLENDMBZ256rmk; break;
4808321369Sdim    case X86::VMOVDQU8Zrmk:     Opc = X86::VPBLENDMBZrmk;    break;
4809321369Sdim    case X86::VMOVDQU16Z128rmk: Opc = X86::VPBLENDMWZ128rmk; break;
4810321369Sdim    case X86::VMOVDQU16Z256rmk: Opc = X86::VPBLENDMWZ256rmk; break;
4811321369Sdim    case X86::VMOVDQU16Zrmk:    Opc = X86::VPBLENDMWZrmk;    break;
4812321369Sdim    case X86::VMOVDQU32Z128rmk: Opc = X86::VPBLENDMDZ128rmk; break;
4813321369Sdim    case X86::VMOVDQU32Z256rmk: Opc = X86::VPBLENDMDZ256rmk; break;
4814321369Sdim    case X86::VMOVDQU32Zrmk:    Opc = X86::VPBLENDMDZrmk;    break;
4815321369Sdim    case X86::VMOVDQU64Z128rmk: Opc = X86::VPBLENDMQZ128rmk; break;
4816321369Sdim    case X86::VMOVDQU64Z256rmk: Opc = X86::VPBLENDMQZ256rmk; break;
4817321369Sdim    case X86::VMOVDQU64Zrmk:    Opc = X86::VPBLENDMQZrmk;    break;
4818321369Sdim    case X86::VMOVUPDZ128rmk:   Opc = X86::VBLENDMPDZ128rmk; break;
4819321369Sdim    case X86::VMOVUPDZ256rmk:   Opc = X86::VBLENDMPDZ256rmk; break;
4820321369Sdim    case X86::VMOVUPDZrmk:      Opc = X86::VBLENDMPDZrmk;    break;
4821321369Sdim    case X86::VMOVUPSZ128rmk:   Opc = X86::VBLENDMPSZ128rmk; break;
4822321369Sdim    case X86::VMOVUPSZ256rmk:   Opc = X86::VBLENDMPSZ256rmk; break;
4823321369Sdim    case X86::VMOVUPSZrmk:      Opc = X86::VBLENDMPSZrmk;    break;
4824321369Sdim    case X86::VMOVDQA32Z128rmk: Opc = X86::VPBLENDMDZ128rmk; break;
4825321369Sdim    case X86::VMOVDQA32Z256rmk: Opc = X86::VPBLENDMDZ256rmk; break;
4826321369Sdim    case X86::VMOVDQA32Zrmk:    Opc = X86::VPBLENDMDZrmk;    break;
4827321369Sdim    case X86::VMOVDQA64Z128rmk: Opc = X86::VPBLENDMQZ128rmk; break;
4828321369Sdim    case X86::VMOVDQA64Z256rmk: Opc = X86::VPBLENDMQZ256rmk; break;
4829321369Sdim    case X86::VMOVDQA64Zrmk:    Opc = X86::VPBLENDMQZrmk;    break;
4830321369Sdim    case X86::VMOVAPDZ128rmk:   Opc = X86::VBLENDMPDZ128rmk; break;
4831321369Sdim    case X86::VMOVAPDZ256rmk:   Opc = X86::VBLENDMPDZ256rmk; break;
4832321369Sdim    case X86::VMOVAPDZrmk:      Opc = X86::VBLENDMPDZrmk;    break;
4833321369Sdim    case X86::VMOVAPSZ128rmk:   Opc = X86::VBLENDMPSZ128rmk; break;
4834321369Sdim    case X86::VMOVAPSZ256rmk:   Opc = X86::VBLENDMPSZ256rmk; break;
4835321369Sdim    case X86::VMOVAPSZrmk:      Opc = X86::VBLENDMPSZrmk;    break;
4836321369Sdim    }
4837321369Sdim
4838321369Sdim    NewMI = BuildMI(MF, MI.getDebugLoc(), get(Opc))
4839321369Sdim              .add(Dest)
4840321369Sdim              .add(MI.getOperand(2))
4841321369Sdim              .add(Src)
4842321369Sdim              .add(MI.getOperand(3))
4843321369Sdim              .add(MI.getOperand(4))
4844321369Sdim              .add(MI.getOperand(5))
4845321369Sdim              .add(MI.getOperand(6))
4846321369Sdim              .add(MI.getOperand(7));
4847321369Sdim    break;
4848193323Sed  }
4849321369Sdim  case X86::VMOVDQU8Z128rrk:
4850321369Sdim  case X86::VMOVDQU8Z256rrk:
4851321369Sdim  case X86::VMOVDQU8Zrrk:
4852321369Sdim  case X86::VMOVDQU16Z128rrk:
4853321369Sdim  case X86::VMOVDQU16Z256rrk:
4854321369Sdim  case X86::VMOVDQU16Zrrk:
4855321369Sdim  case X86::VMOVDQU32Z128rrk: case X86::VMOVDQA32Z128rrk:
4856321369Sdim  case X86::VMOVDQU32Z256rrk: case X86::VMOVDQA32Z256rrk:
4857321369Sdim  case X86::VMOVDQU32Zrrk:    case X86::VMOVDQA32Zrrk:
4858321369Sdim  case X86::VMOVDQU64Z128rrk: case X86::VMOVDQA64Z128rrk:
4859321369Sdim  case X86::VMOVDQU64Z256rrk: case X86::VMOVDQA64Z256rrk:
4860321369Sdim  case X86::VMOVDQU64Zrrk:    case X86::VMOVDQA64Zrrk:
4861321369Sdim  case X86::VMOVUPDZ128rrk:   case X86::VMOVAPDZ128rrk:
4862321369Sdim  case X86::VMOVUPDZ256rrk:   case X86::VMOVAPDZ256rrk:
4863321369Sdim  case X86::VMOVUPDZrrk:      case X86::VMOVAPDZrrk:
4864321369Sdim  case X86::VMOVUPSZ128rrk:   case X86::VMOVAPSZ128rrk:
4865321369Sdim  case X86::VMOVUPSZ256rrk:   case X86::VMOVAPSZ256rrk:
4866321369Sdim  case X86::VMOVUPSZrrk:      case X86::VMOVAPSZrrk: {
4867321369Sdim    unsigned Opc;
4868321369Sdim    switch (MIOpc) {
4869321369Sdim    default: llvm_unreachable("Unreachable!");
4870321369Sdim    case X86::VMOVDQU8Z128rrk:  Opc = X86::VPBLENDMBZ128rrk; break;
4871321369Sdim    case X86::VMOVDQU8Z256rrk:  Opc = X86::VPBLENDMBZ256rrk; break;
4872321369Sdim    case X86::VMOVDQU8Zrrk:     Opc = X86::VPBLENDMBZrrk;    break;
4873321369Sdim    case X86::VMOVDQU16Z128rrk: Opc = X86::VPBLENDMWZ128rrk; break;
4874321369Sdim    case X86::VMOVDQU16Z256rrk: Opc = X86::VPBLENDMWZ256rrk; break;
4875321369Sdim    case X86::VMOVDQU16Zrrk:    Opc = X86::VPBLENDMWZrrk;    break;
4876321369Sdim    case X86::VMOVDQU32Z128rrk: Opc = X86::VPBLENDMDZ128rrk; break;
4877321369Sdim    case X86::VMOVDQU32Z256rrk: Opc = X86::VPBLENDMDZ256rrk; break;
4878321369Sdim    case X86::VMOVDQU32Zrrk:    Opc = X86::VPBLENDMDZrrk;    break;
4879321369Sdim    case X86::VMOVDQU64Z128rrk: Opc = X86::VPBLENDMQZ128rrk; break;
4880321369Sdim    case X86::VMOVDQU64Z256rrk: Opc = X86::VPBLENDMQZ256rrk; break;
4881321369Sdim    case X86::VMOVDQU64Zrrk:    Opc = X86::VPBLENDMQZrrk;    break;
4882321369Sdim    case X86::VMOVUPDZ128rrk:   Opc = X86::VBLENDMPDZ128rrk; break;
4883321369Sdim    case X86::VMOVUPDZ256rrk:   Opc = X86::VBLENDMPDZ256rrk; break;
4884321369Sdim    case X86::VMOVUPDZrrk:      Opc = X86::VBLENDMPDZrrk;    break;
4885321369Sdim    case X86::VMOVUPSZ128rrk:   Opc = X86::VBLENDMPSZ128rrk; break;
4886321369Sdim    case X86::VMOVUPSZ256rrk:   Opc = X86::VBLENDMPSZ256rrk; break;
4887321369Sdim    case X86::VMOVUPSZrrk:      Opc = X86::VBLENDMPSZrrk;    break;
4888321369Sdim    case X86::VMOVDQA32Z128rrk: Opc = X86::VPBLENDMDZ128rrk; break;
4889321369Sdim    case X86::VMOVDQA32Z256rrk: Opc = X86::VPBLENDMDZ256rrk; break;
4890321369Sdim    case X86::VMOVDQA32Zrrk:    Opc = X86::VPBLENDMDZrrk;    break;
4891321369Sdim    case X86::VMOVDQA64Z128rrk: Opc = X86::VPBLENDMQZ128rrk; break;
4892321369Sdim    case X86::VMOVDQA64Z256rrk: Opc = X86::VPBLENDMQZ256rrk; break;
4893321369Sdim    case X86::VMOVDQA64Zrrk:    Opc = X86::VPBLENDMQZrrk;    break;
4894321369Sdim    case X86::VMOVAPDZ128rrk:   Opc = X86::VBLENDMPDZ128rrk; break;
4895321369Sdim    case X86::VMOVAPDZ256rrk:   Opc = X86::VBLENDMPDZ256rrk; break;
4896321369Sdim    case X86::VMOVAPDZrrk:      Opc = X86::VBLENDMPDZrrk;    break;
4897321369Sdim    case X86::VMOVAPSZ128rrk:   Opc = X86::VBLENDMPSZ128rrk; break;
4898321369Sdim    case X86::VMOVAPSZ256rrk:   Opc = X86::VBLENDMPSZ256rrk; break;
4899321369Sdim    case X86::VMOVAPSZrrk:      Opc = X86::VBLENDMPSZrrk;    break;
4900321369Sdim    }
4901193323Sed
4902321369Sdim    NewMI = BuildMI(MF, MI.getDebugLoc(), get(Opc))
4903321369Sdim              .add(Dest)
4904321369Sdim              .add(MI.getOperand(2))
4905321369Sdim              .add(Src)
4906321369Sdim              .add(MI.getOperand(3));
4907321369Sdim    break;
4908321369Sdim  }
4909321369Sdim  }
4910321369Sdim
4911276479Sdim  if (!NewMI) return nullptr;
4912193323Sed
4913193323Sed  if (LV) {  // Update live variables
4914243830Sdim    if (Src.isKill())
4915309124Sdim      LV->replaceKillInstruction(Src.getReg(), MI, *NewMI);
4916243830Sdim    if (Dest.isDead())
4917309124Sdim      LV->replaceKillInstruction(Dest.getReg(), MI, *NewMI);
4918193323Sed  }
4919193323Sed
4920309124Sdim  MFI->insert(MI.getIterator(), NewMI); // Insert the new inst
4921193323Sed  return NewMI;
4922193323Sed}
4923193323Sed
4924314564Sdim/// This determines which of three possible cases of a three source commute
4925314564Sdim/// the source indexes correspond to taking into account any mask operands.
4926314564Sdim/// All prevents commuting a passthru operand. Returns -1 if the commute isn't
4927314564Sdim/// possible.
4928314564Sdim/// Case 0 - Possible to commute the first and second operands.
4929314564Sdim/// Case 1 - Possible to commute the first and third operands.
4930314564Sdim/// Case 2 - Possible to commute the second and third operands.
4931314564Sdimstatic int getThreeSrcCommuteCase(uint64_t TSFlags, unsigned SrcOpIdx1,
4932314564Sdim                                  unsigned SrcOpIdx2) {
4933314564Sdim  // Put the lowest index to SrcOpIdx1 to simplify the checks below.
4934314564Sdim  if (SrcOpIdx1 > SrcOpIdx2)
4935314564Sdim    std::swap(SrcOpIdx1, SrcOpIdx2);
4936296417Sdim
4937314564Sdim  unsigned Op1 = 1, Op2 = 2, Op3 = 3;
4938314564Sdim  if (X86II::isKMasked(TSFlags)) {
4939314564Sdim    // The k-mask operand cannot be commuted.
4940314564Sdim    if (SrcOpIdx1 == 2)
4941314564Sdim      return -1;
4942296417Sdim
4943314564Sdim    // For k-zero-masked operations it is Ok to commute the first vector
4944314564Sdim    // operand.
4945314564Sdim    // For regular k-masked operations a conservative choice is done as the
4946314564Sdim    // elements of the first vector operand, for which the corresponding bit
4947314564Sdim    // in the k-mask operand is set to 0, are copied to the result of the
4948314564Sdim    // instruction.
4949314564Sdim    // TODO/FIXME: The commute still may be legal if it is known that the
4950314564Sdim    // k-mask operand is set to either all ones or all zeroes.
4951314564Sdim    // It is also Ok to commute the 1st operand if all users of MI use only
4952314564Sdim    // the elements enabled by the k-mask operand. For example,
4953314564Sdim    //   v4 = VFMADD213PSZrk v1, k, v2, v3; // v1[i] = k[i] ? v2[i]*v1[i]+v3[i]
4954314564Sdim    //                                                     : v1[i];
4955314564Sdim    //   VMOVAPSZmrk <mem_addr>, k, v4; // this is the ONLY user of v4 ->
4956314564Sdim    //                                  // Ok, to commute v1 in FMADD213PSZrk.
4957314564Sdim    if (X86II::isKMergeMasked(TSFlags) && SrcOpIdx1 == Op1)
4958314564Sdim      return -1;
4959314564Sdim    Op2++;
4960314564Sdim    Op3++;
4961314564Sdim  }
4962296417Sdim
4963314564Sdim  if (SrcOpIdx1 == Op1 && SrcOpIdx2 == Op2)
4964314564Sdim    return 0;
4965314564Sdim  if (SrcOpIdx1 == Op1 && SrcOpIdx2 == Op3)
4966314564Sdim    return 1;
4967314564Sdim  if (SrcOpIdx1 == Op2 && SrcOpIdx2 == Op3)
4968314564Sdim    return 2;
4969314564Sdim  return -1;
4970314564Sdim}
4971296417Sdim
4972314564Sdimunsigned X86InstrInfo::getFMA3OpcodeToCommuteOperands(
4973314564Sdim    const MachineInstr &MI, unsigned SrcOpIdx1, unsigned SrcOpIdx2,
4974314564Sdim    const X86InstrFMA3Group &FMA3Group) const {
4975296417Sdim
4976314564Sdim  unsigned Opc = MI.getOpcode();
4977296417Sdim
4978314564Sdim  // Put the lowest index to SrcOpIdx1 to simplify the checks below.
4979314564Sdim  if (SrcOpIdx1 > SrcOpIdx2)
4980314564Sdim    std::swap(SrcOpIdx1, SrcOpIdx2);
4981296417Sdim
4982314564Sdim  // TODO: Commuting the 1st operand of FMA*_Int requires some additional
4983314564Sdim  // analysis. The commute optimization is legal only if all users of FMA*_Int
4984314564Sdim  // use only the lowest element of the FMA*_Int instruction. Such analysis are
4985314564Sdim  // not implemented yet. So, just return 0 in that case.
4986314564Sdim  // When such analysis are available this place will be the right place for
4987314564Sdim  // calling it.
4988314564Sdim  if (FMA3Group.isIntrinsic() && SrcOpIdx1 == 1)
4989314564Sdim    return 0;
4990296417Sdim
4991314564Sdim  // Determine which case this commute is or if it can't be done.
4992314564Sdim  int Case = getThreeSrcCommuteCase(MI.getDesc().TSFlags, SrcOpIdx1, SrcOpIdx2);
4993314564Sdim  if (Case < 0)
4994314564Sdim    return 0;
4995296417Sdim
4996314564Sdim  // Define the FMA forms mapping array that helps to map input FMA form
4997314564Sdim  // to output FMA form to preserve the operation semantics after
4998314564Sdim  // commuting the operands.
4999314564Sdim  const unsigned Form132Index = 0;
5000314564Sdim  const unsigned Form213Index = 1;
5001314564Sdim  const unsigned Form231Index = 2;
5002314564Sdim  static const unsigned FormMapping[][3] = {
5003314564Sdim    // 0: SrcOpIdx1 == 1 && SrcOpIdx2 == 2;
5004314564Sdim    // FMA132 A, C, b; ==> FMA231 C, A, b;
5005314564Sdim    // FMA213 B, A, c; ==> FMA213 A, B, c;
5006314564Sdim    // FMA231 C, A, b; ==> FMA132 A, C, b;
5007314564Sdim    { Form231Index, Form213Index, Form132Index },
5008314564Sdim    // 1: SrcOpIdx1 == 1 && SrcOpIdx2 == 3;
5009314564Sdim    // FMA132 A, c, B; ==> FMA132 B, c, A;
5010314564Sdim    // FMA213 B, a, C; ==> FMA231 C, a, B;
5011314564Sdim    // FMA231 C, a, B; ==> FMA213 B, a, C;
5012314564Sdim    { Form132Index, Form231Index, Form213Index },
5013314564Sdim    // 2: SrcOpIdx1 == 2 && SrcOpIdx2 == 3;
5014314564Sdim    // FMA132 a, C, B; ==> FMA213 a, B, C;
5015314564Sdim    // FMA213 b, A, C; ==> FMA132 b, C, A;
5016314564Sdim    // FMA231 c, A, B; ==> FMA231 c, B, A;
5017314564Sdim    { Form213Index, Form132Index, Form231Index }
5018314564Sdim  };
5019296417Sdim
5020314564Sdim  unsigned FMAForms[3];
5021314564Sdim  if (FMA3Group.isRegOpcodeFromGroup(Opc)) {
5022314564Sdim    FMAForms[0] = FMA3Group.getReg132Opcode();
5023314564Sdim    FMAForms[1] = FMA3Group.getReg213Opcode();
5024314564Sdim    FMAForms[2] = FMA3Group.getReg231Opcode();
5025314564Sdim  } else {
5026314564Sdim    FMAForms[0] = FMA3Group.getMem132Opcode();
5027314564Sdim    FMAForms[1] = FMA3Group.getMem213Opcode();
5028314564Sdim    FMAForms[2] = FMA3Group.getMem231Opcode();
5029314564Sdim  }
5030314564Sdim  unsigned FormIndex;
5031314564Sdim  for (FormIndex = 0; FormIndex < 3; FormIndex++)
5032314564Sdim    if (Opc == FMAForms[FormIndex])
5033314564Sdim      break;
5034296417Sdim
5035314564Sdim  // Everything is ready, just adjust the FMA opcode and return it.
5036314564Sdim  FormIndex = FormMapping[Case][FormIndex];
5037314564Sdim  return FMAForms[FormIndex];
5038314564Sdim}
5039296417Sdim
5040314564Sdimstatic bool commuteVPTERNLOG(MachineInstr &MI, unsigned SrcOpIdx1,
5041314564Sdim                             unsigned SrcOpIdx2) {
5042314564Sdim  uint64_t TSFlags = MI.getDesc().TSFlags;
5043314564Sdim
5044314564Sdim  // Determine which case this commute is or if it can't be done.
5045314564Sdim  int Case = getThreeSrcCommuteCase(TSFlags, SrcOpIdx1, SrcOpIdx2);
5046314564Sdim  if (Case < 0)
5047314564Sdim    return false;
5048314564Sdim
5049314564Sdim  // For each case we need to swap two pairs of bits in the final immediate.
5050314564Sdim  static const uint8_t SwapMasks[3][4] = {
5051314564Sdim    { 0x04, 0x10, 0x08, 0x20 }, // Swap bits 2/4 and 3/5.
5052314564Sdim    { 0x02, 0x10, 0x08, 0x40 }, // Swap bits 1/4 and 3/6.
5053314564Sdim    { 0x02, 0x04, 0x20, 0x40 }, // Swap bits 1/2 and 5/6.
5054314564Sdim  };
5055314564Sdim
5056314564Sdim  uint8_t Imm = MI.getOperand(MI.getNumOperands()-1).getImm();
5057314564Sdim  // Clear out the bits we are swapping.
5058314564Sdim  uint8_t NewImm = Imm & ~(SwapMasks[Case][0] | SwapMasks[Case][1] |
5059314564Sdim                           SwapMasks[Case][2] | SwapMasks[Case][3]);
5060314564Sdim  // If the immediate had a bit of the pair set, then set the opposite bit.
5061314564Sdim  if (Imm & SwapMasks[Case][0]) NewImm |= SwapMasks[Case][1];
5062314564Sdim  if (Imm & SwapMasks[Case][1]) NewImm |= SwapMasks[Case][0];
5063314564Sdim  if (Imm & SwapMasks[Case][2]) NewImm |= SwapMasks[Case][3];
5064314564Sdim  if (Imm & SwapMasks[Case][3]) NewImm |= SwapMasks[Case][2];
5065314564Sdim  MI.getOperand(MI.getNumOperands()-1).setImm(NewImm);
5066314564Sdim
5067314564Sdim  return true;
5068314564Sdim}
5069314564Sdim
5070314564Sdim// Returns true if this is a VPERMI2 or VPERMT2 instrution that can be
5071314564Sdim// commuted.
5072314564Sdimstatic bool isCommutableVPERMV3Instruction(unsigned Opcode) {
5073314564Sdim#define VPERM_CASES(Suffix) \
5074314564Sdim  case X86::VPERMI2##Suffix##128rr:    case X86::VPERMT2##Suffix##128rr:    \
5075314564Sdim  case X86::VPERMI2##Suffix##256rr:    case X86::VPERMT2##Suffix##256rr:    \
5076314564Sdim  case X86::VPERMI2##Suffix##rr:       case X86::VPERMT2##Suffix##rr:       \
5077314564Sdim  case X86::VPERMI2##Suffix##128rm:    case X86::VPERMT2##Suffix##128rm:    \
5078314564Sdim  case X86::VPERMI2##Suffix##256rm:    case X86::VPERMT2##Suffix##256rm:    \
5079314564Sdim  case X86::VPERMI2##Suffix##rm:       case X86::VPERMT2##Suffix##rm:       \
5080314564Sdim  case X86::VPERMI2##Suffix##128rrkz:  case X86::VPERMT2##Suffix##128rrkz:  \
5081314564Sdim  case X86::VPERMI2##Suffix##256rrkz:  case X86::VPERMT2##Suffix##256rrkz:  \
5082314564Sdim  case X86::VPERMI2##Suffix##rrkz:     case X86::VPERMT2##Suffix##rrkz:     \
5083314564Sdim  case X86::VPERMI2##Suffix##128rmkz:  case X86::VPERMT2##Suffix##128rmkz:  \
5084314564Sdim  case X86::VPERMI2##Suffix##256rmkz:  case X86::VPERMT2##Suffix##256rmkz:  \
5085314564Sdim  case X86::VPERMI2##Suffix##rmkz:     case X86::VPERMT2##Suffix##rmkz:
5086314564Sdim
5087314564Sdim#define VPERM_CASES_BROADCAST(Suffix) \
5088314564Sdim  VPERM_CASES(Suffix) \
5089314564Sdim  case X86::VPERMI2##Suffix##128rmb:   case X86::VPERMT2##Suffix##128rmb:   \
5090314564Sdim  case X86::VPERMI2##Suffix##256rmb:   case X86::VPERMT2##Suffix##256rmb:   \
5091314564Sdim  case X86::VPERMI2##Suffix##rmb:      case X86::VPERMT2##Suffix##rmb:      \
5092314564Sdim  case X86::VPERMI2##Suffix##128rmbkz: case X86::VPERMT2##Suffix##128rmbkz: \
5093314564Sdim  case X86::VPERMI2##Suffix##256rmbkz: case X86::VPERMT2##Suffix##256rmbkz: \
5094314564Sdim  case X86::VPERMI2##Suffix##rmbkz:    case X86::VPERMT2##Suffix##rmbkz:
5095314564Sdim
5096314564Sdim  switch (Opcode) {
5097314564Sdim  default: return false;
5098314564Sdim  VPERM_CASES(B)
5099314564Sdim  VPERM_CASES_BROADCAST(D)
5100314564Sdim  VPERM_CASES_BROADCAST(PD)
5101314564Sdim  VPERM_CASES_BROADCAST(PS)
5102314564Sdim  VPERM_CASES_BROADCAST(Q)
5103314564Sdim  VPERM_CASES(W)
5104314564Sdim    return true;
5105296417Sdim  }
5106314564Sdim#undef VPERM_CASES_BROADCAST
5107314564Sdim#undef VPERM_CASES
5108296417Sdim}
5109296417Sdim
5110314564Sdim// Returns commuted opcode for VPERMI2 and VPERMT2 instructions by switching
5111314564Sdim// from the I opcod to the T opcode and vice versa.
5112314564Sdimstatic unsigned getCommutedVPERMV3Opcode(unsigned Opcode) {
5113314564Sdim#define VPERM_CASES(Orig, New) \
5114314564Sdim  case X86::Orig##128rr:    return X86::New##128rr;   \
5115314564Sdim  case X86::Orig##128rrkz:  return X86::New##128rrkz; \
5116314564Sdim  case X86::Orig##128rm:    return X86::New##128rm;   \
5117314564Sdim  case X86::Orig##128rmkz:  return X86::New##128rmkz; \
5118314564Sdim  case X86::Orig##256rr:    return X86::New##256rr;   \
5119314564Sdim  case X86::Orig##256rrkz:  return X86::New##256rrkz; \
5120314564Sdim  case X86::Orig##256rm:    return X86::New##256rm;   \
5121314564Sdim  case X86::Orig##256rmkz:  return X86::New##256rmkz; \
5122314564Sdim  case X86::Orig##rr:       return X86::New##rr;      \
5123314564Sdim  case X86::Orig##rrkz:     return X86::New##rrkz;    \
5124314564Sdim  case X86::Orig##rm:       return X86::New##rm;      \
5125314564Sdim  case X86::Orig##rmkz:     return X86::New##rmkz;
5126314564Sdim
5127314564Sdim#define VPERM_CASES_BROADCAST(Orig, New) \
5128314564Sdim  VPERM_CASES(Orig, New) \
5129314564Sdim  case X86::Orig##128rmb:   return X86::New##128rmb;   \
5130314564Sdim  case X86::Orig##128rmbkz: return X86::New##128rmbkz; \
5131314564Sdim  case X86::Orig##256rmb:   return X86::New##256rmb;   \
5132314564Sdim  case X86::Orig##256rmbkz: return X86::New##256rmbkz; \
5133314564Sdim  case X86::Orig##rmb:      return X86::New##rmb;      \
5134314564Sdim  case X86::Orig##rmbkz:    return X86::New##rmbkz;
5135314564Sdim
5136314564Sdim  switch (Opcode) {
5137314564Sdim  VPERM_CASES(VPERMI2B, VPERMT2B)
5138314564Sdim  VPERM_CASES_BROADCAST(VPERMI2D,  VPERMT2D)
5139314564Sdim  VPERM_CASES_BROADCAST(VPERMI2PD, VPERMT2PD)
5140314564Sdim  VPERM_CASES_BROADCAST(VPERMI2PS, VPERMT2PS)
5141314564Sdim  VPERM_CASES_BROADCAST(VPERMI2Q,  VPERMT2Q)
5142314564Sdim  VPERM_CASES(VPERMI2W, VPERMT2W)
5143314564Sdim  VPERM_CASES(VPERMT2B, VPERMI2B)
5144314564Sdim  VPERM_CASES_BROADCAST(VPERMT2D,  VPERMI2D)
5145314564Sdim  VPERM_CASES_BROADCAST(VPERMT2PD, VPERMI2PD)
5146314564Sdim  VPERM_CASES_BROADCAST(VPERMT2PS, VPERMI2PS)
5147314564Sdim  VPERM_CASES_BROADCAST(VPERMT2Q,  VPERMI2Q)
5148314564Sdim  VPERM_CASES(VPERMT2W, VPERMI2W)
5149314564Sdim  }
5150314564Sdim
5151314564Sdim  llvm_unreachable("Unreachable!");
5152314564Sdim#undef VPERM_CASES_BROADCAST
5153314564Sdim#undef VPERM_CASES
5154314564Sdim}
5155314564Sdim
5156309124SdimMachineInstr *X86InstrInfo::commuteInstructionImpl(MachineInstr &MI, bool NewMI,
5157296417Sdim                                                   unsigned OpIdx1,
5158296417Sdim                                                   unsigned OpIdx2) const {
5159309124Sdim  auto cloneIfNew = [NewMI](MachineInstr &MI) -> MachineInstr & {
5160309124Sdim    if (NewMI)
5161309124Sdim      return *MI.getParent()->getParent()->CloneMachineInstr(&MI);
5162309124Sdim    return MI;
5163309124Sdim  };
5164309124Sdim
5165309124Sdim  switch (MI.getOpcode()) {
5166193323Sed  case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
5167193323Sed  case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
5168193323Sed  case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
5169193323Sed  case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
5170193323Sed  case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
5171193323Sed  case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
5172193323Sed    unsigned Opc;
5173193323Sed    unsigned Size;
5174309124Sdim    switch (MI.getOpcode()) {
5175198090Srdivacky    default: llvm_unreachable("Unreachable!");
5176193323Sed    case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
5177193323Sed    case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
5178193323Sed    case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
5179193323Sed    case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
5180193323Sed    case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
5181193323Sed    case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
5182193323Sed    }
5183309124Sdim    unsigned Amt = MI.getOperand(3).getImm();
5184309124Sdim    auto &WorkingMI = cloneIfNew(MI);
5185309124Sdim    WorkingMI.setDesc(get(Opc));
5186309124Sdim    WorkingMI.getOperand(3).setImm(Size - Amt);
5187309124Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5188309124Sdim                                                   OpIdx1, OpIdx2);
5189193323Sed  }
5190321369Sdim  case X86::PFSUBrr:
5191321369Sdim  case X86::PFSUBRrr: {
5192321369Sdim    // PFSUB  x, y: x = x - y
5193321369Sdim    // PFSUBR x, y: x = y - x
5194321369Sdim    unsigned Opc =
5195321369Sdim        (X86::PFSUBRrr == MI.getOpcode() ? X86::PFSUBrr : X86::PFSUBRrr);
5196321369Sdim    auto &WorkingMI = cloneIfNew(MI);
5197321369Sdim    WorkingMI.setDesc(get(Opc));
5198321369Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5199321369Sdim                                                   OpIdx1, OpIdx2);
5200321369Sdim  }
5201280031Sdim  case X86::BLENDPDrri:
5202280031Sdim  case X86::BLENDPSrri:
5203280031Sdim  case X86::PBLENDWrri:
5204280031Sdim  case X86::VBLENDPDrri:
5205280031Sdim  case X86::VBLENDPSrri:
5206280031Sdim  case X86::VBLENDPDYrri:
5207280031Sdim  case X86::VBLENDPSYrri:
5208280031Sdim  case X86::VPBLENDDrri:
5209280031Sdim  case X86::VPBLENDWrri:
5210280031Sdim  case X86::VPBLENDDYrri:
5211280031Sdim  case X86::VPBLENDWYrri:{
5212280031Sdim    unsigned Mask;
5213309124Sdim    switch (MI.getOpcode()) {
5214280031Sdim    default: llvm_unreachable("Unreachable!");
5215280031Sdim    case X86::BLENDPDrri:    Mask = 0x03; break;
5216280031Sdim    case X86::BLENDPSrri:    Mask = 0x0F; break;
5217280031Sdim    case X86::PBLENDWrri:    Mask = 0xFF; break;
5218280031Sdim    case X86::VBLENDPDrri:   Mask = 0x03; break;
5219280031Sdim    case X86::VBLENDPSrri:   Mask = 0x0F; break;
5220280031Sdim    case X86::VBLENDPDYrri:  Mask = 0x0F; break;
5221280031Sdim    case X86::VBLENDPSYrri:  Mask = 0xFF; break;
5222280031Sdim    case X86::VPBLENDDrri:   Mask = 0x0F; break;
5223280031Sdim    case X86::VPBLENDWrri:   Mask = 0xFF; break;
5224280031Sdim    case X86::VPBLENDDYrri:  Mask = 0xFF; break;
5225280031Sdim    case X86::VPBLENDWYrri:  Mask = 0xFF; break;
5226280031Sdim    }
5227280031Sdim    // Only the least significant bits of Imm are used.
5228309124Sdim    unsigned Imm = MI.getOperand(3).getImm() & Mask;
5229309124Sdim    auto &WorkingMI = cloneIfNew(MI);
5230309124Sdim    WorkingMI.getOperand(3).setImm(Mask ^ Imm);
5231309124Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5232309124Sdim                                                   OpIdx1, OpIdx2);
5233280031Sdim  }
5234314564Sdim  case X86::MOVSDrr:
5235314564Sdim  case X86::MOVSSrr:
5236314564Sdim  case X86::VMOVSDrr:
5237314564Sdim  case X86::VMOVSSrr:{
5238314564Sdim    // On SSE41 or later we can commute a MOVSS/MOVSD to a BLENDPS/BLENDPD.
5239314564Sdim    if (!Subtarget.hasSSE41())
5240314564Sdim      return nullptr;
5241314564Sdim
5242314564Sdim    unsigned Mask, Opc;
5243314564Sdim    switch (MI.getOpcode()) {
5244314564Sdim    default: llvm_unreachable("Unreachable!");
5245314564Sdim    case X86::MOVSDrr:  Opc = X86::BLENDPDrri;  Mask = 0x02; break;
5246314564Sdim    case X86::MOVSSrr:  Opc = X86::BLENDPSrri;  Mask = 0x0E; break;
5247314564Sdim    case X86::VMOVSDrr: Opc = X86::VBLENDPDrri; Mask = 0x02; break;
5248314564Sdim    case X86::VMOVSSrr: Opc = X86::VBLENDPSrri; Mask = 0x0E; break;
5249314564Sdim    }
5250314564Sdim
5251314564Sdim    auto &WorkingMI = cloneIfNew(MI);
5252314564Sdim    WorkingMI.setDesc(get(Opc));
5253314564Sdim    WorkingMI.addOperand(MachineOperand::CreateImm(Mask));
5254314564Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5255314564Sdim                                                   OpIdx1, OpIdx2);
5256314564Sdim  }
5257288943Sdim  case X86::PCLMULQDQrr:
5258327952Sdim  case X86::VPCLMULQDQrr:
5259327952Sdim  case X86::VPCLMULQDQYrr:
5260327952Sdim  case X86::VPCLMULQDQZrr:
5261327952Sdim  case X86::VPCLMULQDQZ128rr:
5262327952Sdim  case X86::VPCLMULQDQZ256rr: {
5263288943Sdim    // SRC1 64bits = Imm[0] ? SRC1[127:64] : SRC1[63:0]
5264288943Sdim    // SRC2 64bits = Imm[4] ? SRC2[127:64] : SRC2[63:0]
5265309124Sdim    unsigned Imm = MI.getOperand(3).getImm();
5266288943Sdim    unsigned Src1Hi = Imm & 0x01;
5267288943Sdim    unsigned Src2Hi = Imm & 0x10;
5268309124Sdim    auto &WorkingMI = cloneIfNew(MI);
5269309124Sdim    WorkingMI.getOperand(3).setImm((Src1Hi << 4) | (Src2Hi >> 4));
5270309124Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5271309124Sdim                                                   OpIdx1, OpIdx2);
5272288943Sdim  }
5273314564Sdim  case X86::CMPSDrr:
5274314564Sdim  case X86::CMPSSrr:
5275288943Sdim  case X86::CMPPDrri:
5276288943Sdim  case X86::CMPPSrri:
5277314564Sdim  case X86::VCMPSDrr:
5278314564Sdim  case X86::VCMPSSrr:
5279288943Sdim  case X86::VCMPPDrri:
5280288943Sdim  case X86::VCMPPSrri:
5281288943Sdim  case X86::VCMPPDYrri:
5282314564Sdim  case X86::VCMPPSYrri:
5283314564Sdim  case X86::VCMPSDZrr:
5284314564Sdim  case X86::VCMPSSZrr:
5285314564Sdim  case X86::VCMPPDZrri:
5286314564Sdim  case X86::VCMPPSZrri:
5287314564Sdim  case X86::VCMPPDZ128rri:
5288314564Sdim  case X86::VCMPPSZ128rri:
5289314564Sdim  case X86::VCMPPDZ256rri:
5290314564Sdim  case X86::VCMPPSZ256rri: {
5291288943Sdim    // Float comparison can be safely commuted for
5292288943Sdim    // Ordered/Unordered/Equal/NotEqual tests
5293309124Sdim    unsigned Imm = MI.getOperand(3).getImm() & 0x7;
5294288943Sdim    switch (Imm) {
5295288943Sdim    case 0x00: // EQUAL
5296288943Sdim    case 0x03: // UNORDERED
5297288943Sdim    case 0x04: // NOT EQUAL
5298288943Sdim    case 0x07: // ORDERED
5299296417Sdim      return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
5300288943Sdim    default:
5301288943Sdim      return nullptr;
5302288943Sdim    }
5303288943Sdim  }
5304321369Sdim  case X86::VPCMPBZ128rri:  case X86::VPCMPUBZ128rri:
5305321369Sdim  case X86::VPCMPBZ256rri:  case X86::VPCMPUBZ256rri:
5306321369Sdim  case X86::VPCMPBZrri:     case X86::VPCMPUBZrri:
5307321369Sdim  case X86::VPCMPDZ128rri:  case X86::VPCMPUDZ128rri:
5308321369Sdim  case X86::VPCMPDZ256rri:  case X86::VPCMPUDZ256rri:
5309321369Sdim  case X86::VPCMPDZrri:     case X86::VPCMPUDZrri:
5310321369Sdim  case X86::VPCMPQZ128rri:  case X86::VPCMPUQZ128rri:
5311321369Sdim  case X86::VPCMPQZ256rri:  case X86::VPCMPUQZ256rri:
5312321369Sdim  case X86::VPCMPQZrri:     case X86::VPCMPUQZrri:
5313321369Sdim  case X86::VPCMPWZ128rri:  case X86::VPCMPUWZ128rri:
5314321369Sdim  case X86::VPCMPWZ256rri:  case X86::VPCMPUWZ256rri:
5315321369Sdim  case X86::VPCMPWZrri:     case X86::VPCMPUWZrri:
5316321369Sdim  case X86::VPCMPBZ128rrik: case X86::VPCMPUBZ128rrik:
5317321369Sdim  case X86::VPCMPBZ256rrik: case X86::VPCMPUBZ256rrik:
5318321369Sdim  case X86::VPCMPBZrrik:    case X86::VPCMPUBZrrik:
5319321369Sdim  case X86::VPCMPDZ128rrik: case X86::VPCMPUDZ128rrik:
5320321369Sdim  case X86::VPCMPDZ256rrik: case X86::VPCMPUDZ256rrik:
5321321369Sdim  case X86::VPCMPDZrrik:    case X86::VPCMPUDZrrik:
5322321369Sdim  case X86::VPCMPQZ128rrik: case X86::VPCMPUQZ128rrik:
5323321369Sdim  case X86::VPCMPQZ256rrik: case X86::VPCMPUQZ256rrik:
5324321369Sdim  case X86::VPCMPQZrrik:    case X86::VPCMPUQZrrik:
5325321369Sdim  case X86::VPCMPWZ128rrik: case X86::VPCMPUWZ128rrik:
5326321369Sdim  case X86::VPCMPWZ256rrik: case X86::VPCMPUWZ256rrik:
5327321369Sdim  case X86::VPCMPWZrrik:    case X86::VPCMPUWZrrik: {
5328314564Sdim    // Flip comparison mode immediate (if necessary).
5329321369Sdim    unsigned Imm = MI.getOperand(MI.getNumOperands() - 1).getImm() & 0x7;
5330314564Sdim    switch (Imm) {
5331314564Sdim    default: llvm_unreachable("Unreachable!");
5332314564Sdim    case 0x01: Imm = 0x06; break; // LT  -> NLE
5333314564Sdim    case 0x02: Imm = 0x05; break; // LE  -> NLT
5334314564Sdim    case 0x05: Imm = 0x02; break; // NLT -> LE
5335314564Sdim    case 0x06: Imm = 0x01; break; // NLE -> LT
5336314564Sdim    case 0x00: // EQ
5337314564Sdim    case 0x03: // FALSE
5338314564Sdim    case 0x04: // NE
5339314564Sdim    case 0x07: // TRUE
5340314564Sdim      break;
5341314564Sdim    }
5342314564Sdim    auto &WorkingMI = cloneIfNew(MI);
5343321369Sdim    WorkingMI.getOperand(MI.getNumOperands() - 1).setImm(Imm);
5344314564Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5345314564Sdim                                                   OpIdx1, OpIdx2);
5346314564Sdim  }
5347288943Sdim  case X86::VPCOMBri: case X86::VPCOMUBri:
5348288943Sdim  case X86::VPCOMDri: case X86::VPCOMUDri:
5349288943Sdim  case X86::VPCOMQri: case X86::VPCOMUQri:
5350288943Sdim  case X86::VPCOMWri: case X86::VPCOMUWri: {
5351288943Sdim    // Flip comparison mode immediate (if necessary).
5352309124Sdim    unsigned Imm = MI.getOperand(3).getImm() & 0x7;
5353288943Sdim    switch (Imm) {
5354314564Sdim    default: llvm_unreachable("Unreachable!");
5355288943Sdim    case 0x00: Imm = 0x02; break; // LT -> GT
5356288943Sdim    case 0x01: Imm = 0x03; break; // LE -> GE
5357288943Sdim    case 0x02: Imm = 0x00; break; // GT -> LT
5358288943Sdim    case 0x03: Imm = 0x01; break; // GE -> LE
5359288943Sdim    case 0x04: // EQ
5360288943Sdim    case 0x05: // NE
5361288943Sdim    case 0x06: // FALSE
5362288943Sdim    case 0x07: // TRUE
5363288943Sdim      break;
5364288943Sdim    }
5365309124Sdim    auto &WorkingMI = cloneIfNew(MI);
5366309124Sdim    WorkingMI.getOperand(3).setImm(Imm);
5367309124Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5368309124Sdim                                                   OpIdx1, OpIdx2);
5369288943Sdim  }
5370309124Sdim  case X86::VPERM2F128rr:
5371309124Sdim  case X86::VPERM2I128rr: {
5372309124Sdim    // Flip permute source immediate.
5373309124Sdim    // Imm & 0x02: lo = if set, select Op1.lo/hi else Op0.lo/hi.
5374309124Sdim    // Imm & 0x20: hi = if set, select Op1.lo/hi else Op0.lo/hi.
5375309124Sdim    unsigned Imm = MI.getOperand(3).getImm() & 0xFF;
5376309124Sdim    auto &WorkingMI = cloneIfNew(MI);
5377309124Sdim    WorkingMI.getOperand(3).setImm(Imm ^ 0x22);
5378309124Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5379309124Sdim                                                   OpIdx1, OpIdx2);
5380309124Sdim  }
5381314564Sdim  case X86::MOVHLPSrr:
5382314564Sdim  case X86::UNPCKHPDrr: {
5383314564Sdim    if (!Subtarget.hasSSE2())
5384314564Sdim      return nullptr;
5385314564Sdim
5386314564Sdim    unsigned Opc = MI.getOpcode();
5387314564Sdim    switch (Opc) {
5388314564Sdim      default: llvm_unreachable("Unreachable!");
5389314564Sdim      case X86::MOVHLPSrr: Opc = X86::UNPCKHPDrr; break;
5390314564Sdim      case X86::UNPCKHPDrr: Opc = X86::MOVHLPSrr; break;
5391314564Sdim    }
5392314564Sdim    auto &WorkingMI = cloneIfNew(MI);
5393314564Sdim    WorkingMI.setDesc(get(Opc));
5394314564Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5395314564Sdim                                                   OpIdx1, OpIdx2);
5396314564Sdim  }
5397243830Sdim  case X86::CMOVB16rr:  case X86::CMOVB32rr:  case X86::CMOVB64rr:
5398243830Sdim  case X86::CMOVAE16rr: case X86::CMOVAE32rr: case X86::CMOVAE64rr:
5399243830Sdim  case X86::CMOVE16rr:  case X86::CMOVE32rr:  case X86::CMOVE64rr:
5400243830Sdim  case X86::CMOVNE16rr: case X86::CMOVNE32rr: case X86::CMOVNE64rr:
5401243830Sdim  case X86::CMOVBE16rr: case X86::CMOVBE32rr: case X86::CMOVBE64rr:
5402243830Sdim  case X86::CMOVA16rr:  case X86::CMOVA32rr:  case X86::CMOVA64rr:
5403243830Sdim  case X86::CMOVL16rr:  case X86::CMOVL32rr:  case X86::CMOVL64rr:
5404243830Sdim  case X86::CMOVGE16rr: case X86::CMOVGE32rr: case X86::CMOVGE64rr:
5405243830Sdim  case X86::CMOVLE16rr: case X86::CMOVLE32rr: case X86::CMOVLE64rr:
5406243830Sdim  case X86::CMOVG16rr:  case X86::CMOVG32rr:  case X86::CMOVG64rr:
5407243830Sdim  case X86::CMOVS16rr:  case X86::CMOVS32rr:  case X86::CMOVS64rr:
5408243830Sdim  case X86::CMOVNS16rr: case X86::CMOVNS32rr: case X86::CMOVNS64rr:
5409243830Sdim  case X86::CMOVP16rr:  case X86::CMOVP32rr:  case X86::CMOVP64rr:
5410243830Sdim  case X86::CMOVNP16rr: case X86::CMOVNP32rr: case X86::CMOVNP64rr:
5411243830Sdim  case X86::CMOVO16rr:  case X86::CMOVO32rr:  case X86::CMOVO64rr:
5412243830Sdim  case X86::CMOVNO16rr: case X86::CMOVNO32rr: case X86::CMOVNO64rr: {
5413243830Sdim    unsigned Opc;
5414309124Sdim    switch (MI.getOpcode()) {
5415243830Sdim    default: llvm_unreachable("Unreachable!");
5416193323Sed    case X86::CMOVB16rr:  Opc = X86::CMOVAE16rr; break;
5417193323Sed    case X86::CMOVB32rr:  Opc = X86::CMOVAE32rr; break;
5418193323Sed    case X86::CMOVB64rr:  Opc = X86::CMOVAE64rr; break;
5419193323Sed    case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
5420193323Sed    case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
5421193323Sed    case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
5422193323Sed    case X86::CMOVE16rr:  Opc = X86::CMOVNE16rr; break;
5423193323Sed    case X86::CMOVE32rr:  Opc = X86::CMOVNE32rr; break;
5424193323Sed    case X86::CMOVE64rr:  Opc = X86::CMOVNE64rr; break;
5425193323Sed    case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
5426193323Sed    case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
5427193323Sed    case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
5428193323Sed    case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
5429193323Sed    case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
5430193323Sed    case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
5431193323Sed    case X86::CMOVA16rr:  Opc = X86::CMOVBE16rr; break;
5432193323Sed    case X86::CMOVA32rr:  Opc = X86::CMOVBE32rr; break;
5433193323Sed    case X86::CMOVA64rr:  Opc = X86::CMOVBE64rr; break;
5434193323Sed    case X86::CMOVL16rr:  Opc = X86::CMOVGE16rr; break;
5435193323Sed    case X86::CMOVL32rr:  Opc = X86::CMOVGE32rr; break;
5436193323Sed    case X86::CMOVL64rr:  Opc = X86::CMOVGE64rr; break;
5437193323Sed    case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
5438193323Sed    case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
5439193323Sed    case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
5440193323Sed    case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
5441193323Sed    case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
5442193323Sed    case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
5443193323Sed    case X86::CMOVG16rr:  Opc = X86::CMOVLE16rr; break;
5444193323Sed    case X86::CMOVG32rr:  Opc = X86::CMOVLE32rr; break;
5445193323Sed    case X86::CMOVG64rr:  Opc = X86::CMOVLE64rr; break;
5446193323Sed    case X86::CMOVS16rr:  Opc = X86::CMOVNS16rr; break;
5447193323Sed    case X86::CMOVS32rr:  Opc = X86::CMOVNS32rr; break;
5448193323Sed    case X86::CMOVS64rr:  Opc = X86::CMOVNS64rr; break;
5449193323Sed    case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
5450193323Sed    case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
5451193323Sed    case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
5452193323Sed    case X86::CMOVP16rr:  Opc = X86::CMOVNP16rr; break;
5453193323Sed    case X86::CMOVP32rr:  Opc = X86::CMOVNP32rr; break;
5454193323Sed    case X86::CMOVP64rr:  Opc = X86::CMOVNP64rr; break;
5455193323Sed    case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
5456193323Sed    case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
5457193323Sed    case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
5458193323Sed    case X86::CMOVO16rr:  Opc = X86::CMOVNO16rr; break;
5459193323Sed    case X86::CMOVO32rr:  Opc = X86::CMOVNO32rr; break;
5460193323Sed    case X86::CMOVO64rr:  Opc = X86::CMOVNO64rr; break;
5461193323Sed    case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
5462193323Sed    case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
5463193323Sed    case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
5464193323Sed    }
5465309124Sdim    auto &WorkingMI = cloneIfNew(MI);
5466309124Sdim    WorkingMI.setDesc(get(Opc));
5467309124Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5468309124Sdim                                                   OpIdx1, OpIdx2);
5469193323Sed  }
5470314564Sdim  case X86::VPTERNLOGDZrri:      case X86::VPTERNLOGDZrmi:
5471314564Sdim  case X86::VPTERNLOGDZ128rri:   case X86::VPTERNLOGDZ128rmi:
5472314564Sdim  case X86::VPTERNLOGDZ256rri:   case X86::VPTERNLOGDZ256rmi:
5473314564Sdim  case X86::VPTERNLOGQZrri:      case X86::VPTERNLOGQZrmi:
5474314564Sdim  case X86::VPTERNLOGQZ128rri:   case X86::VPTERNLOGQZ128rmi:
5475314564Sdim  case X86::VPTERNLOGQZ256rri:   case X86::VPTERNLOGQZ256rmi:
5476321369Sdim  case X86::VPTERNLOGDZrrik:
5477321369Sdim  case X86::VPTERNLOGDZ128rrik:
5478321369Sdim  case X86::VPTERNLOGDZ256rrik:
5479321369Sdim  case X86::VPTERNLOGQZrrik:
5480321369Sdim  case X86::VPTERNLOGQZ128rrik:
5481321369Sdim  case X86::VPTERNLOGQZ256rrik:
5482314564Sdim  case X86::VPTERNLOGDZrrikz:    case X86::VPTERNLOGDZrmikz:
5483314564Sdim  case X86::VPTERNLOGDZ128rrikz: case X86::VPTERNLOGDZ128rmikz:
5484314564Sdim  case X86::VPTERNLOGDZ256rrikz: case X86::VPTERNLOGDZ256rmikz:
5485314564Sdim  case X86::VPTERNLOGQZrrikz:    case X86::VPTERNLOGQZrmikz:
5486314564Sdim  case X86::VPTERNLOGQZ128rrikz: case X86::VPTERNLOGQZ128rmikz:
5487321369Sdim  case X86::VPTERNLOGQZ256rrikz: case X86::VPTERNLOGQZ256rmikz:
5488321369Sdim  case X86::VPTERNLOGDZ128rmbi:
5489321369Sdim  case X86::VPTERNLOGDZ256rmbi:
5490321369Sdim  case X86::VPTERNLOGDZrmbi:
5491321369Sdim  case X86::VPTERNLOGQZ128rmbi:
5492321369Sdim  case X86::VPTERNLOGQZ256rmbi:
5493321369Sdim  case X86::VPTERNLOGQZrmbi:
5494321369Sdim  case X86::VPTERNLOGDZ128rmbikz:
5495321369Sdim  case X86::VPTERNLOGDZ256rmbikz:
5496321369Sdim  case X86::VPTERNLOGDZrmbikz:
5497321369Sdim  case X86::VPTERNLOGQZ128rmbikz:
5498321369Sdim  case X86::VPTERNLOGQZ256rmbikz:
5499321369Sdim  case X86::VPTERNLOGQZrmbikz: {
5500314564Sdim    auto &WorkingMI = cloneIfNew(MI);
5501314564Sdim    if (!commuteVPTERNLOG(WorkingMI, OpIdx1, OpIdx2))
5502314564Sdim      return nullptr;
5503314564Sdim    return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5504314564Sdim                                                   OpIdx1, OpIdx2);
5505314564Sdim  }
5506314564Sdim  default: {
5507314564Sdim    if (isCommutableVPERMV3Instruction(MI.getOpcode())) {
5508314564Sdim      unsigned Opc = getCommutedVPERMV3Opcode(MI.getOpcode());
5509314564Sdim      auto &WorkingMI = cloneIfNew(MI);
5510314564Sdim      WorkingMI.setDesc(get(Opc));
5511314564Sdim      return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5512314564Sdim                                                     OpIdx1, OpIdx2);
5513314564Sdim    }
5514314564Sdim
5515314564Sdim    const X86InstrFMA3Group *FMA3Group =
5516314564Sdim        X86InstrFMA3Info::getFMA3Group(MI.getOpcode());
5517314564Sdim    if (FMA3Group) {
5518314564Sdim      unsigned Opc =
5519314564Sdim        getFMA3OpcodeToCommuteOperands(MI, OpIdx1, OpIdx2, *FMA3Group);
5520296417Sdim      if (Opc == 0)
5521296417Sdim        return nullptr;
5522309124Sdim      auto &WorkingMI = cloneIfNew(MI);
5523309124Sdim      WorkingMI.setDesc(get(Opc));
5524309124Sdim      return TargetInstrInfo::commuteInstructionImpl(WorkingMI, /*NewMI=*/false,
5525309124Sdim                                                     OpIdx1, OpIdx2);
5526296417Sdim    }
5527309124Sdim
5528296417Sdim    return TargetInstrInfo::commuteInstructionImpl(MI, NewMI, OpIdx1, OpIdx2);
5529193323Sed  }
5530314564Sdim  }
5531193323Sed}
5532193323Sed
5533314564Sdimbool X86InstrInfo::findFMA3CommutedOpIndices(
5534314564Sdim    const MachineInstr &MI, unsigned &SrcOpIdx1, unsigned &SrcOpIdx2,
5535314564Sdim    const X86InstrFMA3Group &FMA3Group) const {
5536296417Sdim
5537314564Sdim  if (!findThreeSrcCommutedOpIndices(MI, SrcOpIdx1, SrcOpIdx2))
5538314564Sdim    return false;
5539296417Sdim
5540314564Sdim  // Check if we can adjust the opcode to preserve the semantics when
5541314564Sdim  // commute the register operands.
5542314564Sdim  return getFMA3OpcodeToCommuteOperands(MI, SrcOpIdx1, SrcOpIdx2, FMA3Group) != 0;
5543314564Sdim}
5544314564Sdim
5545314564Sdimbool X86InstrInfo::findThreeSrcCommutedOpIndices(const MachineInstr &MI,
5546314564Sdim                                                 unsigned &SrcOpIdx1,
5547314564Sdim                                                 unsigned &SrcOpIdx2) const {
5548314564Sdim  uint64_t TSFlags = MI.getDesc().TSFlags;
5549314564Sdim
5550314564Sdim  unsigned FirstCommutableVecOp = 1;
5551314564Sdim  unsigned LastCommutableVecOp = 3;
5552314564Sdim  unsigned KMaskOp = 0;
5553314564Sdim  if (X86II::isKMasked(TSFlags)) {
5554314564Sdim    // The k-mask operand has index = 2 for masked and zero-masked operations.
5555314564Sdim    KMaskOp = 2;
5556314564Sdim
5557314564Sdim    // The operand with index = 1 is used as a source for those elements for
5558314564Sdim    // which the corresponding bit in the k-mask is set to 0.
5559314564Sdim    if (X86II::isKMergeMasked(TSFlags))
5560314564Sdim      FirstCommutableVecOp = 3;
5561314564Sdim
5562314564Sdim    LastCommutableVecOp++;
5563314564Sdim  }
5564314564Sdim
5565314564Sdim  if (isMem(MI, LastCommutableVecOp))
5566314564Sdim    LastCommutableVecOp--;
5567314564Sdim
5568296417Sdim  // Only the first RegOpsNum operands are commutable.
5569296417Sdim  // Also, the value 'CommuteAnyOperandIndex' is valid here as it means
5570296417Sdim  // that the operand is not specified/fixed.
5571296417Sdim  if (SrcOpIdx1 != CommuteAnyOperandIndex &&
5572314564Sdim      (SrcOpIdx1 < FirstCommutableVecOp || SrcOpIdx1 > LastCommutableVecOp ||
5573314564Sdim       SrcOpIdx1 == KMaskOp))
5574296417Sdim    return false;
5575296417Sdim  if (SrcOpIdx2 != CommuteAnyOperandIndex &&
5576314564Sdim      (SrcOpIdx2 < FirstCommutableVecOp || SrcOpIdx2 > LastCommutableVecOp ||
5577314564Sdim       SrcOpIdx2 == KMaskOp))
5578296417Sdim    return false;
5579296417Sdim
5580296417Sdim  // Look for two different register operands assumed to be commutable
5581296417Sdim  // regardless of the FMA opcode. The FMA opcode is adjusted later.
5582296417Sdim  if (SrcOpIdx1 == CommuteAnyOperandIndex ||
5583296417Sdim      SrcOpIdx2 == CommuteAnyOperandIndex) {
5584296417Sdim    unsigned CommutableOpIdx1 = SrcOpIdx1;
5585296417Sdim    unsigned CommutableOpIdx2 = SrcOpIdx2;
5586296417Sdim
5587296417Sdim    // At least one of operands to be commuted is not specified and
5588296417Sdim    // this method is free to choose appropriate commutable operands.
5589296417Sdim    if (SrcOpIdx1 == SrcOpIdx2)
5590296417Sdim      // Both of operands are not fixed. By default set one of commutable
5591296417Sdim      // operands to the last register operand of the instruction.
5592314564Sdim      CommutableOpIdx2 = LastCommutableVecOp;
5593296417Sdim    else if (SrcOpIdx2 == CommuteAnyOperandIndex)
5594296417Sdim      // Only one of operands is not fixed.
5595296417Sdim      CommutableOpIdx2 = SrcOpIdx1;
5596296417Sdim
5597296417Sdim    // CommutableOpIdx2 is well defined now. Let's choose another commutable
5598296417Sdim    // operand and assign its index to CommutableOpIdx1.
5599309124Sdim    unsigned Op2Reg = MI.getOperand(CommutableOpIdx2).getReg();
5600314564Sdim    for (CommutableOpIdx1 = LastCommutableVecOp;
5601314564Sdim         CommutableOpIdx1 >= FirstCommutableVecOp; CommutableOpIdx1--) {
5602314564Sdim      // Just ignore and skip the k-mask operand.
5603314564Sdim      if (CommutableOpIdx1 == KMaskOp)
5604314564Sdim        continue;
5605314564Sdim
5606296417Sdim      // The commuted operands must have different registers.
5607296417Sdim      // Otherwise, the commute transformation does not change anything and
5608296417Sdim      // is useless then.
5609309124Sdim      if (Op2Reg != MI.getOperand(CommutableOpIdx1).getReg())
5610296417Sdim        break;
5611296417Sdim    }
5612296417Sdim
5613296417Sdim    // No appropriate commutable operands were found.
5614314564Sdim    if (CommutableOpIdx1 < FirstCommutableVecOp)
5615296417Sdim      return false;
5616296417Sdim
5617296417Sdim    // Assign the found pair of commutable indices to SrcOpIdx1 and SrcOpidx2
5618296417Sdim    // to return those values.
5619296417Sdim    if (!fixCommutedOpIndices(SrcOpIdx1, SrcOpIdx2,
5620296417Sdim                              CommutableOpIdx1, CommutableOpIdx2))
5621296417Sdim      return false;
5622296417Sdim  }
5623296417Sdim
5624314564Sdim  return true;
5625296417Sdim}
5626296417Sdim
5627309124Sdimbool X86InstrInfo::findCommutedOpIndices(MachineInstr &MI, unsigned &SrcOpIdx1,
5628276479Sdim                                         unsigned &SrcOpIdx2) const {
5629314564Sdim  const MCInstrDesc &Desc = MI.getDesc();
5630314564Sdim  if (!Desc.isCommutable())
5631314564Sdim    return false;
5632314564Sdim
5633309124Sdim  switch (MI.getOpcode()) {
5634314564Sdim  case X86::CMPSDrr:
5635314564Sdim  case X86::CMPSSrr:
5636309124Sdim  case X86::CMPPDrri:
5637309124Sdim  case X86::CMPPSrri:
5638314564Sdim  case X86::VCMPSDrr:
5639314564Sdim  case X86::VCMPSSrr:
5640309124Sdim  case X86::VCMPPDrri:
5641309124Sdim  case X86::VCMPPSrri:
5642309124Sdim  case X86::VCMPPDYrri:
5643314564Sdim  case X86::VCMPPSYrri:
5644314564Sdim  case X86::VCMPSDZrr:
5645314564Sdim  case X86::VCMPSSZrr:
5646314564Sdim  case X86::VCMPPDZrri:
5647314564Sdim  case X86::VCMPPSZrri:
5648314564Sdim  case X86::VCMPPDZ128rri:
5649314564Sdim  case X86::VCMPPSZ128rri:
5650314564Sdim  case X86::VCMPPDZ256rri:
5651314564Sdim  case X86::VCMPPSZ256rri: {
5652309124Sdim    // Float comparison can be safely commuted for
5653309124Sdim    // Ordered/Unordered/Equal/NotEqual tests
5654309124Sdim    unsigned Imm = MI.getOperand(3).getImm() & 0x7;
5655309124Sdim    switch (Imm) {
5656309124Sdim    case 0x00: // EQUAL
5657309124Sdim    case 0x03: // UNORDERED
5658309124Sdim    case 0x04: // NOT EQUAL
5659309124Sdim    case 0x07: // ORDERED
5660309124Sdim      // The indices of the commutable operands are 1 and 2.
5661309124Sdim      // Assign them to the returned operand indices here.
5662309124Sdim      return fixCommutedOpIndices(SrcOpIdx1, SrcOpIdx2, 1, 2);
5663288943Sdim    }
5664309124Sdim    return false;
5665276479Sdim  }
5666314564Sdim  case X86::MOVSDrr:
5667314564Sdim  case X86::MOVSSrr:
5668314564Sdim  case X86::VMOVSDrr:
5669314564Sdim  case X86::VMOVSSrr: {
5670314564Sdim    if (Subtarget.hasSSE41())
5671314564Sdim      return TargetInstrInfo::findCommutedOpIndices(MI, SrcOpIdx1, SrcOpIdx2);
5672314564Sdim    return false;
5673314564Sdim  }
5674314564Sdim  case X86::VPTERNLOGDZrri:      case X86::VPTERNLOGDZrmi:
5675314564Sdim  case X86::VPTERNLOGDZ128rri:   case X86::VPTERNLOGDZ128rmi:
5676314564Sdim  case X86::VPTERNLOGDZ256rri:   case X86::VPTERNLOGDZ256rmi:
5677314564Sdim  case X86::VPTERNLOGQZrri:      case X86::VPTERNLOGQZrmi:
5678314564Sdim  case X86::VPTERNLOGQZ128rri:   case X86::VPTERNLOGQZ128rmi:
5679314564Sdim  case X86::VPTERNLOGQZ256rri:   case X86::VPTERNLOGQZ256rmi:
5680321369Sdim  case X86::VPTERNLOGDZrrik:
5681321369Sdim  case X86::VPTERNLOGDZ128rrik:
5682321369Sdim  case X86::VPTERNLOGDZ256rrik:
5683321369Sdim  case X86::VPTERNLOGQZrrik:
5684321369Sdim  case X86::VPTERNLOGQZ128rrik:
5685321369Sdim  case X86::VPTERNLOGQZ256rrik:
5686314564Sdim  case X86::VPTERNLOGDZrrikz:    case X86::VPTERNLOGDZrmikz:
5687314564Sdim  case X86::VPTERNLOGDZ128rrikz: case X86::VPTERNLOGDZ128rmikz:
5688314564Sdim  case X86::VPTERNLOGDZ256rrikz: case X86::VPTERNLOGDZ256rmikz:
5689314564Sdim  case X86::VPTERNLOGQZrrikz:    case X86::VPTERNLOGQZrmikz:
5690314564Sdim  case X86::VPTERNLOGQZ128rrikz: case X86::VPTERNLOGQZ128rmikz:
5691314564Sdim  case X86::VPTERNLOGQZ256rrikz: case X86::VPTERNLOGQZ256rmikz:
5692321369Sdim  case X86::VPTERNLOGDZ128rmbi:
5693321369Sdim  case X86::VPTERNLOGDZ256rmbi:
5694321369Sdim  case X86::VPTERNLOGDZrmbi:
5695321369Sdim  case X86::VPTERNLOGQZ128rmbi:
5696321369Sdim  case X86::VPTERNLOGQZ256rmbi:
5697321369Sdim  case X86::VPTERNLOGQZrmbi:
5698321369Sdim  case X86::VPTERNLOGDZ128rmbikz:
5699321369Sdim  case X86::VPTERNLOGDZ256rmbikz:
5700321369Sdim  case X86::VPTERNLOGDZrmbikz:
5701321369Sdim  case X86::VPTERNLOGQZ128rmbikz:
5702321369Sdim  case X86::VPTERNLOGQZ256rmbikz:
5703321369Sdim  case X86::VPTERNLOGQZrmbikz:
5704314564Sdim    return findThreeSrcCommutedOpIndices(MI, SrcOpIdx1, SrcOpIdx2);
5705327952Sdim  case X86::VPMADD52HUQZ128r:
5706327952Sdim  case X86::VPMADD52HUQZ128rk:
5707327952Sdim  case X86::VPMADD52HUQZ128rkz:
5708327952Sdim  case X86::VPMADD52HUQZ256r:
5709327952Sdim  case X86::VPMADD52HUQZ256rk:
5710327952Sdim  case X86::VPMADD52HUQZ256rkz:
5711327952Sdim  case X86::VPMADD52HUQZr:
5712327952Sdim  case X86::VPMADD52HUQZrk:
5713327952Sdim  case X86::VPMADD52HUQZrkz:
5714327952Sdim  case X86::VPMADD52LUQZ128r:
5715327952Sdim  case X86::VPMADD52LUQZ128rk:
5716327952Sdim  case X86::VPMADD52LUQZ128rkz:
5717327952Sdim  case X86::VPMADD52LUQZ256r:
5718327952Sdim  case X86::VPMADD52LUQZ256rk:
5719327952Sdim  case X86::VPMADD52LUQZ256rkz:
5720327952Sdim  case X86::VPMADD52LUQZr:
5721327952Sdim  case X86::VPMADD52LUQZrk:
5722327952Sdim  case X86::VPMADD52LUQZrkz: {
5723327952Sdim    unsigned CommutableOpIdx1 = 2;
5724327952Sdim    unsigned CommutableOpIdx2 = 3;
5725327952Sdim    if (Desc.TSFlags & X86II::EVEX_K) {
5726327952Sdim      // Skip the mask register.
5727327952Sdim      ++CommutableOpIdx1;
5728327952Sdim      ++CommutableOpIdx2;
5729327952Sdim    }
5730327952Sdim    if (!fixCommutedOpIndices(SrcOpIdx1, SrcOpIdx2,
5731327952Sdim                              CommutableOpIdx1, CommutableOpIdx2))
5732327952Sdim      return false;
5733327952Sdim    if (!MI.getOperand(SrcOpIdx1).isReg() ||
5734327952Sdim        !MI.getOperand(SrcOpIdx2).isReg())
5735327952Sdim      // No idea.
5736327952Sdim      return false;
5737327952Sdim    return true;
5738327952Sdim  }
5739327952Sdim
5740309124Sdim  default:
5741314564Sdim    const X86InstrFMA3Group *FMA3Group =
5742314564Sdim        X86InstrFMA3Info::getFMA3Group(MI.getOpcode());
5743314564Sdim    if (FMA3Group)
5744314564Sdim      return findFMA3CommutedOpIndices(MI, SrcOpIdx1, SrcOpIdx2, *FMA3Group);
5745314564Sdim
5746314564Sdim    // Handled masked instructions since we need to skip over the mask input
5747314564Sdim    // and the preserved input.
5748314564Sdim    if (Desc.TSFlags & X86II::EVEX_K) {
5749314564Sdim      // First assume that the first input is the mask operand and skip past it.
5750314564Sdim      unsigned CommutableOpIdx1 = Desc.getNumDefs() + 1;
5751314564Sdim      unsigned CommutableOpIdx2 = Desc.getNumDefs() + 2;
5752314564Sdim      // Check if the first input is tied. If there isn't one then we only
5753314564Sdim      // need to skip the mask operand which we did above.
5754314564Sdim      if ((MI.getDesc().getOperandConstraint(Desc.getNumDefs(),
5755314564Sdim                                             MCOI::TIED_TO) != -1)) {
5756314564Sdim        // If this is zero masking instruction with a tied operand, we need to
5757314564Sdim        // move the first index back to the first input since this must
5758314564Sdim        // be a 3 input instruction and we want the first two non-mask inputs.
5759314564Sdim        // Otherwise this is a 2 input instruction with a preserved input and
5760314564Sdim        // mask, so we need to move the indices to skip one more input.
5761314564Sdim        if (Desc.TSFlags & X86II::EVEX_Z)
5762314564Sdim          --CommutableOpIdx1;
5763314564Sdim        else {
5764314564Sdim          ++CommutableOpIdx1;
5765314564Sdim          ++CommutableOpIdx2;
5766314564Sdim        }
5767314564Sdim      }
5768314564Sdim
5769314564Sdim      if (!fixCommutedOpIndices(SrcOpIdx1, SrcOpIdx2,
5770314564Sdim                                CommutableOpIdx1, CommutableOpIdx2))
5771314564Sdim        return false;
5772314564Sdim
5773314564Sdim      if (!MI.getOperand(SrcOpIdx1).isReg() ||
5774314564Sdim          !MI.getOperand(SrcOpIdx2).isReg())
5775314564Sdim        // No idea.
5776314564Sdim        return false;
5777314564Sdim      return true;
5778314564Sdim    }
5779314564Sdim
5780309124Sdim    return TargetInstrInfo::findCommutedOpIndices(MI, SrcOpIdx1, SrcOpIdx2);
5781309124Sdim  }
5782296417Sdim  return false;
5783276479Sdim}
5784276479Sdim
5785239462Sdimstatic X86::CondCode getCondFromBranchOpc(unsigned BrOpc) {
5786193323Sed  switch (BrOpc) {
5787193323Sed  default: return X86::COND_INVALID;
5788280031Sdim  case X86::JE_1:  return X86::COND_E;
5789280031Sdim  case X86::JNE_1: return X86::COND_NE;
5790280031Sdim  case X86::JL_1:  return X86::COND_L;
5791280031Sdim  case X86::JLE_1: return X86::COND_LE;
5792280031Sdim  case X86::JG_1:  return X86::COND_G;
5793280031Sdim  case X86::JGE_1: return X86::COND_GE;
5794280031Sdim  case X86::JB_1:  return X86::COND_B;
5795280031Sdim  case X86::JBE_1: return X86::COND_BE;
5796280031Sdim  case X86::JA_1:  return X86::COND_A;
5797280031Sdim  case X86::JAE_1: return X86::COND_AE;
5798280031Sdim  case X86::JS_1:  return X86::COND_S;
5799280031Sdim  case X86::JNS_1: return X86::COND_NS;
5800280031Sdim  case X86::JP_1:  return X86::COND_P;
5801280031Sdim  case X86::JNP_1: return X86::COND_NP;
5802280031Sdim  case X86::JO_1:  return X86::COND_O;
5803280031Sdim  case X86::JNO_1: return X86::COND_NO;
5804193323Sed  }
5805193323Sed}
5806193323Sed
5807288943Sdim/// Return condition code of a SET opcode.
5808239462Sdimstatic X86::CondCode getCondFromSETOpc(unsigned Opc) {
5809239462Sdim  switch (Opc) {
5810239462Sdim  default: return X86::COND_INVALID;
5811239462Sdim  case X86::SETAr:  case X86::SETAm:  return X86::COND_A;
5812239462Sdim  case X86::SETAEr: case X86::SETAEm: return X86::COND_AE;
5813239462Sdim  case X86::SETBr:  case X86::SETBm:  return X86::COND_B;
5814239462Sdim  case X86::SETBEr: case X86::SETBEm: return X86::COND_BE;
5815239462Sdim  case X86::SETEr:  case X86::SETEm:  return X86::COND_E;
5816239462Sdim  case X86::SETGr:  case X86::SETGm:  return X86::COND_G;
5817239462Sdim  case X86::SETGEr: case X86::SETGEm: return X86::COND_GE;
5818239462Sdim  case X86::SETLr:  case X86::SETLm:  return X86::COND_L;
5819239462Sdim  case X86::SETLEr: case X86::SETLEm: return X86::COND_LE;
5820239462Sdim  case X86::SETNEr: case X86::SETNEm: return X86::COND_NE;
5821239462Sdim  case X86::SETNOr: case X86::SETNOm: return X86::COND_NO;
5822239462Sdim  case X86::SETNPr: case X86::SETNPm: return X86::COND_NP;
5823239462Sdim  case X86::SETNSr: case X86::SETNSm: return X86::COND_NS;
5824239462Sdim  case X86::SETOr:  case X86::SETOm:  return X86::COND_O;
5825239462Sdim  case X86::SETPr:  case X86::SETPm:  return X86::COND_P;
5826239462Sdim  case X86::SETSr:  case X86::SETSm:  return X86::COND_S;
5827239462Sdim  }
5828239462Sdim}
5829239462Sdim
5830288943Sdim/// Return condition code of a CMov opcode.
5831243830SdimX86::CondCode X86::getCondFromCMovOpc(unsigned Opc) {
5832239462Sdim  switch (Opc) {
5833239462Sdim  default: return X86::COND_INVALID;
5834239462Sdim  case X86::CMOVA16rm:  case X86::CMOVA16rr:  case X86::CMOVA32rm:
5835239462Sdim  case X86::CMOVA32rr:  case X86::CMOVA64rm:  case X86::CMOVA64rr:
5836239462Sdim    return X86::COND_A;
5837239462Sdim  case X86::CMOVAE16rm: case X86::CMOVAE16rr: case X86::CMOVAE32rm:
5838239462Sdim  case X86::CMOVAE32rr: case X86::CMOVAE64rm: case X86::CMOVAE64rr:
5839239462Sdim    return X86::COND_AE;
5840239462Sdim  case X86::CMOVB16rm:  case X86::CMOVB16rr:  case X86::CMOVB32rm:
5841239462Sdim  case X86::CMOVB32rr:  case X86::CMOVB64rm:  case X86::CMOVB64rr:
5842239462Sdim    return X86::COND_B;
5843239462Sdim  case X86::CMOVBE16rm: case X86::CMOVBE16rr: case X86::CMOVBE32rm:
5844239462Sdim  case X86::CMOVBE32rr: case X86::CMOVBE64rm: case X86::CMOVBE64rr:
5845239462Sdim    return X86::COND_BE;
5846239462Sdim  case X86::CMOVE16rm:  case X86::CMOVE16rr:  case X86::CMOVE32rm:
5847239462Sdim  case X86::CMOVE32rr:  case X86::CMOVE64rm:  case X86::CMOVE64rr:
5848239462Sdim    return X86::COND_E;
5849239462Sdim  case X86::CMOVG16rm:  case X86::CMOVG16rr:  case X86::CMOVG32rm:
5850239462Sdim  case X86::CMOVG32rr:  case X86::CMOVG64rm:  case X86::CMOVG64rr:
5851239462Sdim    return X86::COND_G;
5852239462Sdim  case X86::CMOVGE16rm: case X86::CMOVGE16rr: case X86::CMOVGE32rm:
5853239462Sdim  case X86::CMOVGE32rr: case X86::CMOVGE64rm: case X86::CMOVGE64rr:
5854239462Sdim    return X86::COND_GE;
5855239462Sdim  case X86::CMOVL16rm:  case X86::CMOVL16rr:  case X86::CMOVL32rm:
5856239462Sdim  case X86::CMOVL32rr:  case X86::CMOVL64rm:  case X86::CMOVL64rr:
5857239462Sdim    return X86::COND_L;
5858239462Sdim  case X86::CMOVLE16rm: case X86::CMOVLE16rr: case X86::CMOVLE32rm:
5859239462Sdim  case X86::CMOVLE32rr: case X86::CMOVLE64rm: case X86::CMOVLE64rr:
5860239462Sdim    return X86::COND_LE;
5861239462Sdim  case X86::CMOVNE16rm: case X86::CMOVNE16rr: case X86::CMOVNE32rm:
5862239462Sdim  case X86::CMOVNE32rr: case X86::CMOVNE64rm: case X86::CMOVNE64rr:
5863239462Sdim    return X86::COND_NE;
5864239462Sdim  case X86::CMOVNO16rm: case X86::CMOVNO16rr: case X86::CMOVNO32rm:
5865239462Sdim  case X86::CMOVNO32rr: case X86::CMOVNO64rm: case X86::CMOVNO64rr:
5866239462Sdim    return X86::COND_NO;
5867239462Sdim  case X86::CMOVNP16rm: case X86::CMOVNP16rr: case X86::CMOVNP32rm:
5868239462Sdim  case X86::CMOVNP32rr: case X86::CMOVNP64rm: case X86::CMOVNP64rr:
5869239462Sdim    return X86::COND_NP;
5870239462Sdim  case X86::CMOVNS16rm: case X86::CMOVNS16rr: case X86::CMOVNS32rm:
5871239462Sdim  case X86::CMOVNS32rr: case X86::CMOVNS64rm: case X86::CMOVNS64rr:
5872239462Sdim    return X86::COND_NS;
5873239462Sdim  case X86::CMOVO16rm:  case X86::CMOVO16rr:  case X86::CMOVO32rm:
5874239462Sdim  case X86::CMOVO32rr:  case X86::CMOVO64rm:  case X86::CMOVO64rr:
5875239462Sdim    return X86::COND_O;
5876239462Sdim  case X86::CMOVP16rm:  case X86::CMOVP16rr:  case X86::CMOVP32rm:
5877239462Sdim  case X86::CMOVP32rr:  case X86::CMOVP64rm:  case X86::CMOVP64rr:
5878239462Sdim    return X86::COND_P;
5879239462Sdim  case X86::CMOVS16rm:  case X86::CMOVS16rr:  case X86::CMOVS32rm:
5880239462Sdim  case X86::CMOVS32rr:  case X86::CMOVS64rm:  case X86::CMOVS64rr:
5881239462Sdim    return X86::COND_S;
5882239462Sdim  }
5883239462Sdim}
5884239462Sdim
5885193323Sedunsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
5886193323Sed  switch (CC) {
5887198090Srdivacky  default: llvm_unreachable("Illegal condition code!");
5888280031Sdim  case X86::COND_E:  return X86::JE_1;
5889280031Sdim  case X86::COND_NE: return X86::JNE_1;
5890280031Sdim  case X86::COND_L:  return X86::JL_1;
5891280031Sdim  case X86::COND_LE: return X86::JLE_1;
5892280031Sdim  case X86::COND_G:  return X86::JG_1;
5893280031Sdim  case X86::COND_GE: return X86::JGE_1;
5894280031Sdim  case X86::COND_B:  return X86::JB_1;
5895280031Sdim  case X86::COND_BE: return X86::JBE_1;
5896280031Sdim  case X86::COND_A:  return X86::JA_1;
5897280031Sdim  case X86::COND_AE: return X86::JAE_1;
5898280031Sdim  case X86::COND_S:  return X86::JS_1;
5899280031Sdim  case X86::COND_NS: return X86::JNS_1;
5900280031Sdim  case X86::COND_P:  return X86::JP_1;
5901280031Sdim  case X86::COND_NP: return X86::JNP_1;
5902280031Sdim  case X86::COND_O:  return X86::JO_1;
5903280031Sdim  case X86::COND_NO: return X86::JNO_1;
5904193323Sed  }
5905193323Sed}
5906193323Sed
5907288943Sdim/// Return the inverse of the specified condition,
5908193323Sed/// e.g. turning COND_E to COND_NE.
5909193323SedX86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
5910193323Sed  switch (CC) {
5911198090Srdivacky  default: llvm_unreachable("Illegal condition code!");
5912193323Sed  case X86::COND_E:  return X86::COND_NE;
5913193323Sed  case X86::COND_NE: return X86::COND_E;
5914193323Sed  case X86::COND_L:  return X86::COND_GE;
5915193323Sed  case X86::COND_LE: return X86::COND_G;
5916193323Sed  case X86::COND_G:  return X86::COND_LE;
5917193323Sed  case X86::COND_GE: return X86::COND_L;
5918193323Sed  case X86::COND_B:  return X86::COND_AE;
5919193323Sed  case X86::COND_BE: return X86::COND_A;
5920193323Sed  case X86::COND_A:  return X86::COND_BE;
5921193323Sed  case X86::COND_AE: return X86::COND_B;
5922193323Sed  case X86::COND_S:  return X86::COND_NS;
5923193323Sed  case X86::COND_NS: return X86::COND_S;
5924193323Sed  case X86::COND_P:  return X86::COND_NP;
5925193323Sed  case X86::COND_NP: return X86::COND_P;
5926193323Sed  case X86::COND_O:  return X86::COND_NO;
5927193323Sed  case X86::COND_NO: return X86::COND_O;
5928309124Sdim  case X86::COND_NE_OR_P:  return X86::COND_E_AND_NP;
5929309124Sdim  case X86::COND_E_AND_NP: return X86::COND_NE_OR_P;
5930193323Sed  }
5931193323Sed}
5932193323Sed
5933288943Sdim/// Assuming the flags are set by MI(a,b), return the condition code if we
5934288943Sdim/// modify the instructions such that flags are set by MI(b,a).
5935239462Sdimstatic X86::CondCode getSwappedCondition(X86::CondCode CC) {
5936239462Sdim  switch (CC) {
5937239462Sdim  default: return X86::COND_INVALID;
5938239462Sdim  case X86::COND_E:  return X86::COND_E;
5939239462Sdim  case X86::COND_NE: return X86::COND_NE;
5940239462Sdim  case X86::COND_L:  return X86::COND_G;
5941239462Sdim  case X86::COND_LE: return X86::COND_GE;
5942239462Sdim  case X86::COND_G:  return X86::COND_L;
5943239462Sdim  case X86::COND_GE: return X86::COND_LE;
5944239462Sdim  case X86::COND_B:  return X86::COND_A;
5945239462Sdim  case X86::COND_BE: return X86::COND_AE;
5946239462Sdim  case X86::COND_A:  return X86::COND_B;
5947239462Sdim  case X86::COND_AE: return X86::COND_BE;
5948239462Sdim  }
5949239462Sdim}
5950239462Sdim
5951321369Sdimstd::pair<X86::CondCode, bool>
5952321369SdimX86::getX86ConditionCode(CmpInst::Predicate Predicate) {
5953321369Sdim  X86::CondCode CC = X86::COND_INVALID;
5954321369Sdim  bool NeedSwap = false;
5955321369Sdim  switch (Predicate) {
5956321369Sdim  default: break;
5957321369Sdim  // Floating-point Predicates
5958321369Sdim  case CmpInst::FCMP_UEQ: CC = X86::COND_E;       break;
5959321369Sdim  case CmpInst::FCMP_OLT: NeedSwap = true;        LLVM_FALLTHROUGH;
5960321369Sdim  case CmpInst::FCMP_OGT: CC = X86::COND_A;       break;
5961321369Sdim  case CmpInst::FCMP_OLE: NeedSwap = true;        LLVM_FALLTHROUGH;
5962321369Sdim  case CmpInst::FCMP_OGE: CC = X86::COND_AE;      break;
5963321369Sdim  case CmpInst::FCMP_UGT: NeedSwap = true;        LLVM_FALLTHROUGH;
5964321369Sdim  case CmpInst::FCMP_ULT: CC = X86::COND_B;       break;
5965321369Sdim  case CmpInst::FCMP_UGE: NeedSwap = true;        LLVM_FALLTHROUGH;
5966321369Sdim  case CmpInst::FCMP_ULE: CC = X86::COND_BE;      break;
5967321369Sdim  case CmpInst::FCMP_ONE: CC = X86::COND_NE;      break;
5968321369Sdim  case CmpInst::FCMP_UNO: CC = X86::COND_P;       break;
5969321369Sdim  case CmpInst::FCMP_ORD: CC = X86::COND_NP;      break;
5970321369Sdim  case CmpInst::FCMP_OEQ:                         LLVM_FALLTHROUGH;
5971321369Sdim  case CmpInst::FCMP_UNE: CC = X86::COND_INVALID; break;
5972321369Sdim
5973321369Sdim  // Integer Predicates
5974321369Sdim  case CmpInst::ICMP_EQ:  CC = X86::COND_E;       break;
5975321369Sdim  case CmpInst::ICMP_NE:  CC = X86::COND_NE;      break;
5976321369Sdim  case CmpInst::ICMP_UGT: CC = X86::COND_A;       break;
5977321369Sdim  case CmpInst::ICMP_UGE: CC = X86::COND_AE;      break;
5978321369Sdim  case CmpInst::ICMP_ULT: CC = X86::COND_B;       break;
5979321369Sdim  case CmpInst::ICMP_ULE: CC = X86::COND_BE;      break;
5980321369Sdim  case CmpInst::ICMP_SGT: CC = X86::COND_G;       break;
5981321369Sdim  case CmpInst::ICMP_SGE: CC = X86::COND_GE;      break;
5982321369Sdim  case CmpInst::ICMP_SLT: CC = X86::COND_L;       break;
5983321369Sdim  case CmpInst::ICMP_SLE: CC = X86::COND_LE;      break;
5984321369Sdim  }
5985321369Sdim
5986321369Sdim  return std::make_pair(CC, NeedSwap);
5987321369Sdim}
5988321369Sdim
5989288943Sdim/// Return a set opcode for the given condition and
5990239462Sdim/// whether it has memory operand.
5991276479Sdimunsigned X86::getSETFromCond(CondCode CC, bool HasMemoryOperand) {
5992243830Sdim  static const uint16_t Opc[16][2] = {
5993239462Sdim    { X86::SETAr,  X86::SETAm  },
5994239462Sdim    { X86::SETAEr, X86::SETAEm },
5995239462Sdim    { X86::SETBr,  X86::SETBm  },
5996239462Sdim    { X86::SETBEr, X86::SETBEm },
5997239462Sdim    { X86::SETEr,  X86::SETEm  },
5998239462Sdim    { X86::SETGr,  X86::SETGm  },
5999239462Sdim    { X86::SETGEr, X86::SETGEm },
6000239462Sdim    { X86::SETLr,  X86::SETLm  },
6001239462Sdim    { X86::SETLEr, X86::SETLEm },
6002239462Sdim    { X86::SETNEr, X86::SETNEm },
6003239462Sdim    { X86::SETNOr, X86::SETNOm },
6004239462Sdim    { X86::SETNPr, X86::SETNPm },
6005239462Sdim    { X86::SETNSr, X86::SETNSm },
6006239462Sdim    { X86::SETOr,  X86::SETOm  },
6007239462Sdim    { X86::SETPr,  X86::SETPm  },
6008239462Sdim    { X86::SETSr,  X86::SETSm  }
6009239462Sdim  };
6010239462Sdim
6011276479Sdim  assert(CC <= LAST_VALID_COND && "Can only handle standard cond codes");
6012239462Sdim  return Opc[CC][HasMemoryOperand ? 1 : 0];
6013239462Sdim}
6014239462Sdim
6015288943Sdim/// Return a cmov opcode for the given condition,
6016239462Sdim/// register size in bytes, and operand type.
6017276479Sdimunsigned X86::getCMovFromCond(CondCode CC, unsigned RegBytes,
6018276479Sdim                              bool HasMemoryOperand) {
6019243830Sdim  static const uint16_t Opc[32][3] = {
6020239462Sdim    { X86::CMOVA16rr,  X86::CMOVA32rr,  X86::CMOVA64rr  },
6021239462Sdim    { X86::CMOVAE16rr, X86::CMOVAE32rr, X86::CMOVAE64rr },
6022239462Sdim    { X86::CMOVB16rr,  X86::CMOVB32rr,  X86::CMOVB64rr  },
6023239462Sdim    { X86::CMOVBE16rr, X86::CMOVBE32rr, X86::CMOVBE64rr },
6024239462Sdim    { X86::CMOVE16rr,  X86::CMOVE32rr,  X86::CMOVE64rr  },
6025239462Sdim    { X86::CMOVG16rr,  X86::CMOVG32rr,  X86::CMOVG64rr  },
6026239462Sdim    { X86::CMOVGE16rr, X86::CMOVGE32rr, X86::CMOVGE64rr },
6027239462Sdim    { X86::CMOVL16rr,  X86::CMOVL32rr,  X86::CMOVL64rr  },
6028239462Sdim    { X86::CMOVLE16rr, X86::CMOVLE32rr, X86::CMOVLE64rr },
6029239462Sdim    { X86::CMOVNE16rr, X86::CMOVNE32rr, X86::CMOVNE64rr },
6030239462Sdim    { X86::CMOVNO16rr, X86::CMOVNO32rr, X86::CMOVNO64rr },
6031239462Sdim    { X86::CMOVNP16rr, X86::CMOVNP32rr, X86::CMOVNP64rr },
6032239462Sdim    { X86::CMOVNS16rr, X86::CMOVNS32rr, X86::CMOVNS64rr },
6033239462Sdim    { X86::CMOVO16rr,  X86::CMOVO32rr,  X86::CMOVO64rr  },
6034239462Sdim    { X86::CMOVP16rr,  X86::CMOVP32rr,  X86::CMOVP64rr  },
6035239462Sdim    { X86::CMOVS16rr,  X86::CMOVS32rr,  X86::CMOVS64rr  },
6036239462Sdim    { X86::CMOVA16rm,  X86::CMOVA32rm,  X86::CMOVA64rm  },
6037239462Sdim    { X86::CMOVAE16rm, X86::CMOVAE32rm, X86::CMOVAE64rm },
6038239462Sdim    { X86::CMOVB16rm,  X86::CMOVB32rm,  X86::CMOVB64rm  },
6039239462Sdim    { X86::CMOVBE16rm, X86::CMOVBE32rm, X86::CMOVBE64rm },
6040239462Sdim    { X86::CMOVE16rm,  X86::CMOVE32rm,  X86::CMOVE64rm  },
6041239462Sdim    { X86::CMOVG16rm,  X86::CMOVG32rm,  X86::CMOVG64rm  },
6042239462Sdim    { X86::CMOVGE16rm, X86::CMOVGE32rm, X86::CMOVGE64rm },
6043239462Sdim    { X86::CMOVL16rm,  X86::CMOVL32rm,  X86::CMOVL64rm  },
6044239462Sdim    { X86::CMOVLE16rm, X86::CMOVLE32rm, X86::CMOVLE64rm },
6045239462Sdim    { X86::CMOVNE16rm, X86::CMOVNE32rm, X86::CMOVNE64rm },
6046239462Sdim    { X86::CMOVNO16rm, X86::CMOVNO32rm, X86::CMOVNO64rm },
6047239462Sdim    { X86::CMOVNP16rm, X86::CMOVNP32rm, X86::CMOVNP64rm },
6048239462Sdim    { X86::CMOVNS16rm, X86::CMOVNS32rm, X86::CMOVNS64rm },
6049239462Sdim    { X86::CMOVO16rm,  X86::CMOVO32rm,  X86::CMOVO64rm  },
6050239462Sdim    { X86::CMOVP16rm,  X86::CMOVP32rm,  X86::CMOVP64rm  },
6051239462Sdim    { X86::CMOVS16rm,  X86::CMOVS32rm,  X86::CMOVS64rm  }
6052239462Sdim  };
6053239462Sdim
6054239462Sdim  assert(CC < 16 && "Can only handle standard cond codes");
6055239462Sdim  unsigned Idx = HasMemoryOperand ? 16+CC : CC;
6056239462Sdim  switch(RegBytes) {
6057239462Sdim  default: llvm_unreachable("Illegal register size!");
6058239462Sdim  case 2: return Opc[Idx][0];
6059239462Sdim  case 4: return Opc[Idx][1];
6060239462Sdim  case 8: return Opc[Idx][2];
6061239462Sdim  }
6062239462Sdim}
6063239462Sdim
6064309124Sdimbool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr &MI) const {
6065309124Sdim  if (!MI.isTerminator()) return false;
6066218893Sdim
6067193323Sed  // Conditional branch is a special case.
6068309124Sdim  if (MI.isBranch() && !MI.isBarrier())
6069193323Sed    return true;
6070309124Sdim  if (!MI.isPredicable())
6071193323Sed    return true;
6072193323Sed  return !isPredicated(MI);
6073193323Sed}
6074193323Sed
6075321369Sdimbool X86InstrInfo::isUnconditionalTailCall(const MachineInstr &MI) const {
6076321369Sdim  switch (MI.getOpcode()) {
6077321369Sdim  case X86::TCRETURNdi:
6078321369Sdim  case X86::TCRETURNri:
6079321369Sdim  case X86::TCRETURNmi:
6080321369Sdim  case X86::TCRETURNdi64:
6081321369Sdim  case X86::TCRETURNri64:
6082321369Sdim  case X86::TCRETURNmi64:
6083321369Sdim    return true;
6084321369Sdim  default:
6085321369Sdim    return false;
6086321369Sdim  }
6087321369Sdim}
6088321369Sdim
6089321369Sdimbool X86InstrInfo::canMakeTailCallConditional(
6090321369Sdim    SmallVectorImpl<MachineOperand> &BranchCond,
6091321369Sdim    const MachineInstr &TailCall) const {
6092321369Sdim  if (TailCall.getOpcode() != X86::TCRETURNdi &&
6093321369Sdim      TailCall.getOpcode() != X86::TCRETURNdi64) {
6094321369Sdim    // Only direct calls can be done with a conditional branch.
6095321369Sdim    return false;
6096321369Sdim  }
6097321369Sdim
6098321369Sdim  const MachineFunction *MF = TailCall.getParent()->getParent();
6099321369Sdim  if (Subtarget.isTargetWin64() && MF->hasWinCFI()) {
6100321369Sdim    // Conditional tail calls confuse the Win64 unwinder.
6101321369Sdim    return false;
6102321369Sdim  }
6103321369Sdim
6104321369Sdim  assert(BranchCond.size() == 1);
6105321369Sdim  if (BranchCond[0].getImm() > X86::LAST_VALID_COND) {
6106321369Sdim    // Can't make a conditional tail call with this condition.
6107321369Sdim    return false;
6108321369Sdim  }
6109321369Sdim
6110321369Sdim  const X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
6111321369Sdim  if (X86FI->getTCReturnAddrDelta() != 0 ||
6112321369Sdim      TailCall.getOperand(1).getImm() != 0) {
6113321369Sdim    // A conditional tail call cannot do any stack adjustment.
6114321369Sdim    return false;
6115321369Sdim  }
6116321369Sdim
6117321369Sdim  return true;
6118321369Sdim}
6119321369Sdim
6120321369Sdimvoid X86InstrInfo::replaceBranchWithTailCall(
6121321369Sdim    MachineBasicBlock &MBB, SmallVectorImpl<MachineOperand> &BranchCond,
6122321369Sdim    const MachineInstr &TailCall) const {
6123321369Sdim  assert(canMakeTailCallConditional(BranchCond, TailCall));
6124321369Sdim
6125321369Sdim  MachineBasicBlock::iterator I = MBB.end();
6126321369Sdim  while (I != MBB.begin()) {
6127321369Sdim    --I;
6128321369Sdim    if (I->isDebugValue())
6129321369Sdim      continue;
6130321369Sdim    if (!I->isBranch())
6131321369Sdim      assert(0 && "Can't find the branch to replace!");
6132321369Sdim
6133321369Sdim    X86::CondCode CC = getCondFromBranchOpc(I->getOpcode());
6134321369Sdim    assert(BranchCond.size() == 1);
6135321369Sdim    if (CC != BranchCond[0].getImm())
6136321369Sdim      continue;
6137321369Sdim
6138321369Sdim    break;
6139321369Sdim  }
6140321369Sdim
6141321369Sdim  unsigned Opc = TailCall.getOpcode() == X86::TCRETURNdi ? X86::TCRETURNdicc
6142321369Sdim                                                         : X86::TCRETURNdi64cc;
6143321369Sdim
6144321369Sdim  auto MIB = BuildMI(MBB, I, MBB.findDebugLoc(I), get(Opc));
6145321369Sdim  MIB->addOperand(TailCall.getOperand(0)); // Destination.
6146321369Sdim  MIB.addImm(0); // Stack offset (not used).
6147321369Sdim  MIB->addOperand(BranchCond[0]); // Condition.
6148321369Sdim  MIB.copyImplicitOps(TailCall); // Regmask and (imp-used) parameters.
6149321369Sdim
6150321369Sdim  // Add implicit uses and defs of all live regs potentially clobbered by the
6151321369Sdim  // call. This way they still appear live across the call.
6152321369Sdim  LivePhysRegs LiveRegs(getRegisterInfo());
6153321369Sdim  LiveRegs.addLiveOuts(MBB);
6154321369Sdim  SmallVector<std::pair<unsigned, const MachineOperand *>, 8> Clobbers;
6155321369Sdim  LiveRegs.stepForward(*MIB, Clobbers);
6156321369Sdim  for (const auto &C : Clobbers) {
6157321369Sdim    MIB.addReg(C.first, RegState::Implicit);
6158321369Sdim    MIB.addReg(C.first, RegState::Implicit | RegState::Define);
6159321369Sdim  }
6160321369Sdim
6161321369Sdim  I->eraseFromParent();
6162321369Sdim}
6163321369Sdim
6164309124Sdim// Given a MBB and its TBB, find the FBB which was a fallthrough MBB (it may
6165309124Sdim// not be a fallthrough MBB now due to layout changes). Return nullptr if the
6166309124Sdim// fallthrough MBB cannot be identified.
6167309124Sdimstatic MachineBasicBlock *getFallThroughMBB(MachineBasicBlock *MBB,
6168309124Sdim                                            MachineBasicBlock *TBB) {
6169309124Sdim  // Look for non-EHPad successors other than TBB. If we find exactly one, it
6170309124Sdim  // is the fallthrough MBB. If we find zero, then TBB is both the target MBB
6171309124Sdim  // and fallthrough MBB. If we find more than one, we cannot identify the
6172309124Sdim  // fallthrough MBB and should return nullptr.
6173309124Sdim  MachineBasicBlock *FallthroughBB = nullptr;
6174309124Sdim  for (auto SI = MBB->succ_begin(), SE = MBB->succ_end(); SI != SE; ++SI) {
6175309124Sdim    if ((*SI)->isEHPad() || (*SI == TBB && FallthroughBB))
6176309124Sdim      continue;
6177309124Sdim    // Return a nullptr if we found more than one fallthrough successor.
6178309124Sdim    if (FallthroughBB && FallthroughBB != TBB)
6179309124Sdim      return nullptr;
6180309124Sdim    FallthroughBB = *SI;
6181309124Sdim  }
6182309124Sdim  return FallthroughBB;
6183309124Sdim}
6184309124Sdim
6185288943Sdimbool X86InstrInfo::AnalyzeBranchImpl(
6186288943Sdim    MachineBasicBlock &MBB, MachineBasicBlock *&TBB, MachineBasicBlock *&FBB,
6187288943Sdim    SmallVectorImpl<MachineOperand> &Cond,
6188288943Sdim    SmallVectorImpl<MachineInstr *> &CondBranches, bool AllowModify) const {
6189288943Sdim
6190193323Sed  // Start from the bottom of the block and work up, examining the
6191193323Sed  // terminator instructions.
6192193323Sed  MachineBasicBlock::iterator I = MBB.end();
6193207618Srdivacky  MachineBasicBlock::iterator UnCondBrIter = MBB.end();
6194193323Sed  while (I != MBB.begin()) {
6195193323Sed    --I;
6196206083Srdivacky    if (I->isDebugValue())
6197206083Srdivacky      continue;
6198200581Srdivacky
6199200581Srdivacky    // Working from the bottom, when we see a non-terminator instruction, we're
6200200581Srdivacky    // done.
6201309124Sdim    if (!isUnpredicatedTerminator(*I))
6202193323Sed      break;
6203200581Srdivacky
6204200581Srdivacky    // A terminator that isn't a branch can't easily be handled by this
6205200581Srdivacky    // analysis.
6206234353Sdim    if (!I->isBranch())
6207193323Sed      return true;
6208200581Srdivacky
6209193323Sed    // Handle unconditional branches.
6210280031Sdim    if (I->getOpcode() == X86::JMP_1) {
6211207618Srdivacky      UnCondBrIter = I;
6212207618Srdivacky
6213193323Sed      if (!AllowModify) {
6214193323Sed        TBB = I->getOperand(0).getMBB();
6215193323Sed        continue;
6216193323Sed      }
6217193323Sed
6218193323Sed      // If the block has any instructions after a JMP, delete them.
6219276479Sdim      while (std::next(I) != MBB.end())
6220276479Sdim        std::next(I)->eraseFromParent();
6221200581Srdivacky
6222193323Sed      Cond.clear();
6223276479Sdim      FBB = nullptr;
6224200581Srdivacky
6225193323Sed      // Delete the JMP if it's equivalent to a fall-through.
6226193323Sed      if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
6227276479Sdim        TBB = nullptr;
6228193323Sed        I->eraseFromParent();
6229193323Sed        I = MBB.end();
6230207618Srdivacky        UnCondBrIter = MBB.end();
6231193323Sed        continue;
6232193323Sed      }
6233200581Srdivacky
6234207618Srdivacky      // TBB is used to indicate the unconditional destination.
6235193323Sed      TBB = I->getOperand(0).getMBB();
6236193323Sed      continue;
6237193323Sed    }
6238200581Srdivacky
6239193323Sed    // Handle conditional branches.
6240239462Sdim    X86::CondCode BranchCode = getCondFromBranchOpc(I->getOpcode());
6241193323Sed    if (BranchCode == X86::COND_INVALID)
6242193323Sed      return true;  // Can't handle indirect branch.
6243200581Srdivacky
6244193323Sed    // Working from the bottom, handle the first conditional branch.
6245193323Sed    if (Cond.empty()) {
6246207618Srdivacky      MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
6247207618Srdivacky      if (AllowModify && UnCondBrIter != MBB.end() &&
6248207618Srdivacky          MBB.isLayoutSuccessor(TargetBB)) {
6249207618Srdivacky        // If we can modify the code and it ends in something like:
6250207618Srdivacky        //
6251207618Srdivacky        //     jCC L1
6252207618Srdivacky        //     jmp L2
6253207618Srdivacky        //   L1:
6254207618Srdivacky        //     ...
6255207618Srdivacky        //   L2:
6256207618Srdivacky        //
6257207618Srdivacky        // Then we can change this to:
6258207618Srdivacky        //
6259207618Srdivacky        //     jnCC L2
6260207618Srdivacky        //   L1:
6261207618Srdivacky        //     ...
6262207618Srdivacky        //   L2:
6263207618Srdivacky        //
6264207618Srdivacky        // Which is a bit more efficient.
6265207618Srdivacky        // We conditionally jump to the fall-through block.
6266207618Srdivacky        BranchCode = GetOppositeBranchCondition(BranchCode);
6267207618Srdivacky        unsigned JNCC = GetCondBranchFromCond(BranchCode);
6268207618Srdivacky        MachineBasicBlock::iterator OldInst = I;
6269207618Srdivacky
6270207618Srdivacky        BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
6271207618Srdivacky          .addMBB(UnCondBrIter->getOperand(0).getMBB());
6272280031Sdim        BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_1))
6273207618Srdivacky          .addMBB(TargetBB);
6274207618Srdivacky
6275207618Srdivacky        OldInst->eraseFromParent();
6276207618Srdivacky        UnCondBrIter->eraseFromParent();
6277207618Srdivacky
6278207618Srdivacky        // Restart the analysis.
6279207618Srdivacky        UnCondBrIter = MBB.end();
6280207618Srdivacky        I = MBB.end();
6281207618Srdivacky        continue;
6282207618Srdivacky      }
6283207618Srdivacky
6284193323Sed      FBB = TBB;
6285193323Sed      TBB = I->getOperand(0).getMBB();
6286193323Sed      Cond.push_back(MachineOperand::CreateImm(BranchCode));
6287309124Sdim      CondBranches.push_back(&*I);
6288193323Sed      continue;
6289193323Sed    }
6290200581Srdivacky
6291200581Srdivacky    // Handle subsequent conditional branches. Only handle the case where all
6292200581Srdivacky    // conditional branches branch to the same destination and their condition
6293200581Srdivacky    // opcodes fit one of the special multi-branch idioms.
6294193323Sed    assert(Cond.size() == 1);
6295193323Sed    assert(TBB);
6296200581Srdivacky
6297200581Srdivacky    // If the conditions are the same, we can leave them alone.
6298193323Sed    X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
6299309124Sdim    auto NewTBB = I->getOperand(0).getMBB();
6300309124Sdim    if (OldBranchCode == BranchCode && TBB == NewTBB)
6301193323Sed      continue;
6302200581Srdivacky
6303200581Srdivacky    // If they differ, see if they fit one of the known patterns. Theoretically,
6304200581Srdivacky    // we could handle more patterns here, but we shouldn't expect to see them
6305200581Srdivacky    // if instruction selection has done a reasonable job.
6306309124Sdim    if (TBB == NewTBB &&
6307309124Sdim               ((OldBranchCode == X86::COND_P && BranchCode == X86::COND_NE) ||
6308309124Sdim                (OldBranchCode == X86::COND_NE && BranchCode == X86::COND_P))) {
6309193323Sed      BranchCode = X86::COND_NE_OR_P;
6310309124Sdim    } else if ((OldBranchCode == X86::COND_NP && BranchCode == X86::COND_NE) ||
6311309124Sdim               (OldBranchCode == X86::COND_E && BranchCode == X86::COND_P)) {
6312309124Sdim      if (NewTBB != (FBB ? FBB : getFallThroughMBB(&MBB, TBB)))
6313309124Sdim        return true;
6314309124Sdim
6315309124Sdim      // X86::COND_E_AND_NP usually has two different branch destinations.
6316309124Sdim      //
6317309124Sdim      // JP B1
6318309124Sdim      // JE B2
6319309124Sdim      // JMP B1
6320309124Sdim      // B1:
6321309124Sdim      // B2:
6322309124Sdim      //
6323309124Sdim      // Here this condition branches to B2 only if NP && E. It has another
6324309124Sdim      // equivalent form:
6325309124Sdim      //
6326309124Sdim      // JNE B1
6327309124Sdim      // JNP B2
6328309124Sdim      // JMP B1
6329309124Sdim      // B1:
6330309124Sdim      // B2:
6331309124Sdim      //
6332309124Sdim      // Similarly it branches to B2 only if E && NP. That is why this condition
6333309124Sdim      // is named with COND_E_AND_NP.
6334309124Sdim      BranchCode = X86::COND_E_AND_NP;
6335309124Sdim    } else
6336193323Sed      return true;
6337200581Srdivacky
6338193323Sed    // Update the MachineOperand.
6339193323Sed    Cond[0].setImm(BranchCode);
6340309124Sdim    CondBranches.push_back(&*I);
6341193323Sed  }
6342193323Sed
6343193323Sed  return false;
6344193323Sed}
6345193323Sed
6346309124Sdimbool X86InstrInfo::analyzeBranch(MachineBasicBlock &MBB,
6347288943Sdim                                 MachineBasicBlock *&TBB,
6348288943Sdim                                 MachineBasicBlock *&FBB,
6349288943Sdim                                 SmallVectorImpl<MachineOperand> &Cond,
6350288943Sdim                                 bool AllowModify) const {
6351288943Sdim  SmallVector<MachineInstr *, 4> CondBranches;
6352288943Sdim  return AnalyzeBranchImpl(MBB, TBB, FBB, Cond, CondBranches, AllowModify);
6353288943Sdim}
6354288943Sdim
6355309124Sdimbool X86InstrInfo::analyzeBranchPredicate(MachineBasicBlock &MBB,
6356288943Sdim                                          MachineBranchPredicate &MBP,
6357288943Sdim                                          bool AllowModify) const {
6358288943Sdim  using namespace std::placeholders;
6359288943Sdim
6360288943Sdim  SmallVector<MachineOperand, 4> Cond;
6361288943Sdim  SmallVector<MachineInstr *, 4> CondBranches;
6362288943Sdim  if (AnalyzeBranchImpl(MBB, MBP.TrueDest, MBP.FalseDest, Cond, CondBranches,
6363288943Sdim                        AllowModify))
6364288943Sdim    return true;
6365288943Sdim
6366288943Sdim  if (Cond.size() != 1)
6367288943Sdim    return true;
6368288943Sdim
6369288943Sdim  assert(MBP.TrueDest && "expected!");
6370288943Sdim
6371288943Sdim  if (!MBP.FalseDest)
6372288943Sdim    MBP.FalseDest = MBB.getNextNode();
6373288943Sdim
6374288943Sdim  const TargetRegisterInfo *TRI = &getRegisterInfo();
6375288943Sdim
6376288943Sdim  MachineInstr *ConditionDef = nullptr;
6377288943Sdim  bool SingleUseCondition = true;
6378288943Sdim
6379288943Sdim  for (auto I = std::next(MBB.rbegin()), E = MBB.rend(); I != E; ++I) {
6380288943Sdim    if (I->modifiesRegister(X86::EFLAGS, TRI)) {
6381288943Sdim      ConditionDef = &*I;
6382288943Sdim      break;
6383288943Sdim    }
6384288943Sdim
6385288943Sdim    if (I->readsRegister(X86::EFLAGS, TRI))
6386288943Sdim      SingleUseCondition = false;
6387288943Sdim  }
6388288943Sdim
6389288943Sdim  if (!ConditionDef)
6390288943Sdim    return true;
6391288943Sdim
6392288943Sdim  if (SingleUseCondition) {
6393288943Sdim    for (auto *Succ : MBB.successors())
6394288943Sdim      if (Succ->isLiveIn(X86::EFLAGS))
6395288943Sdim        SingleUseCondition = false;
6396288943Sdim  }
6397288943Sdim
6398288943Sdim  MBP.ConditionDef = ConditionDef;
6399288943Sdim  MBP.SingleUseCondition = SingleUseCondition;
6400288943Sdim
6401288943Sdim  // Currently we only recognize the simple pattern:
6402288943Sdim  //
6403288943Sdim  //   test %reg, %reg
6404288943Sdim  //   je %label
6405288943Sdim  //
6406288943Sdim  const unsigned TestOpcode =
6407288943Sdim      Subtarget.is64Bit() ? X86::TEST64rr : X86::TEST32rr;
6408288943Sdim
6409288943Sdim  if (ConditionDef->getOpcode() == TestOpcode &&
6410288943Sdim      ConditionDef->getNumOperands() == 3 &&
6411288943Sdim      ConditionDef->getOperand(0).isIdenticalTo(ConditionDef->getOperand(1)) &&
6412288943Sdim      (Cond[0].getImm() == X86::COND_NE || Cond[0].getImm() == X86::COND_E)) {
6413288943Sdim    MBP.LHS = ConditionDef->getOperand(0);
6414288943Sdim    MBP.RHS = MachineOperand::CreateImm(0);
6415288943Sdim    MBP.Predicate = Cond[0].getImm() == X86::COND_NE
6416288943Sdim                        ? MachineBranchPredicate::PRED_NE
6417288943Sdim                        : MachineBranchPredicate::PRED_EQ;
6418288943Sdim    return false;
6419288943Sdim  }
6420288943Sdim
6421288943Sdim  return true;
6422288943Sdim}
6423288943Sdim
6424314564Sdimunsigned X86InstrInfo::removeBranch(MachineBasicBlock &MBB,
6425314564Sdim                                    int *BytesRemoved) const {
6426314564Sdim  assert(!BytesRemoved && "code size not handled");
6427314564Sdim
6428193323Sed  MachineBasicBlock::iterator I = MBB.end();
6429193323Sed  unsigned Count = 0;
6430193323Sed
6431193323Sed  while (I != MBB.begin()) {
6432193323Sed    --I;
6433206083Srdivacky    if (I->isDebugValue())
6434206083Srdivacky      continue;
6435280031Sdim    if (I->getOpcode() != X86::JMP_1 &&
6436239462Sdim        getCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
6437193323Sed      break;
6438193323Sed    // Remove the branch.
6439193323Sed    I->eraseFromParent();
6440193323Sed    I = MBB.end();
6441193323Sed    ++Count;
6442193323Sed  }
6443218893Sdim
6444193323Sed  return Count;
6445193323Sed}
6446193323Sed
6447314564Sdimunsigned X86InstrInfo::insertBranch(MachineBasicBlock &MBB,
6448309124Sdim                                    MachineBasicBlock *TBB,
6449309124Sdim                                    MachineBasicBlock *FBB,
6450309124Sdim                                    ArrayRef<MachineOperand> Cond,
6451314564Sdim                                    const DebugLoc &DL,
6452314564Sdim                                    int *BytesAdded) const {
6453193323Sed  // Shouldn't be a fall through.
6454314564Sdim  assert(TBB && "insertBranch must not be told to insert a fallthrough");
6455193323Sed  assert((Cond.size() == 1 || Cond.size() == 0) &&
6456193323Sed         "X86 branch conditions have one component!");
6457314564Sdim  assert(!BytesAdded && "code size not handled");
6458193323Sed
6459193323Sed  if (Cond.empty()) {
6460193323Sed    // Unconditional branch?
6461193323Sed    assert(!FBB && "Unconditional branch with multiple successors!");
6462280031Sdim    BuildMI(&MBB, DL, get(X86::JMP_1)).addMBB(TBB);
6463193323Sed    return 1;
6464193323Sed  }
6465193323Sed
6466309124Sdim  // If FBB is null, it is implied to be a fall-through block.
6467309124Sdim  bool FallThru = FBB == nullptr;
6468309124Sdim
6469193323Sed  // Conditional branch.
6470193323Sed  unsigned Count = 0;
6471193323Sed  X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
6472193323Sed  switch (CC) {
6473193323Sed  case X86::COND_NE_OR_P:
6474193323Sed    // Synthesize NE_OR_P with two branches.
6475280031Sdim    BuildMI(&MBB, DL, get(X86::JNE_1)).addMBB(TBB);
6476193323Sed    ++Count;
6477280031Sdim    BuildMI(&MBB, DL, get(X86::JP_1)).addMBB(TBB);
6478193323Sed    ++Count;
6479193323Sed    break;
6480309124Sdim  case X86::COND_E_AND_NP:
6481309124Sdim    // Use the next block of MBB as FBB if it is null.
6482309124Sdim    if (FBB == nullptr) {
6483309124Sdim      FBB = getFallThroughMBB(&MBB, TBB);
6484309124Sdim      assert(FBB && "MBB cannot be the last block in function when the false "
6485309124Sdim                    "body is a fall-through.");
6486309124Sdim    }
6487309124Sdim    // Synthesize COND_E_AND_NP with two branches.
6488309124Sdim    BuildMI(&MBB, DL, get(X86::JNE_1)).addMBB(FBB);
6489309124Sdim    ++Count;
6490309124Sdim    BuildMI(&MBB, DL, get(X86::JNP_1)).addMBB(TBB);
6491309124Sdim    ++Count;
6492309124Sdim    break;
6493193323Sed  default: {
6494193323Sed    unsigned Opc = GetCondBranchFromCond(CC);
6495210299Sed    BuildMI(&MBB, DL, get(Opc)).addMBB(TBB);
6496193323Sed    ++Count;
6497193323Sed  }
6498193323Sed  }
6499309124Sdim  if (!FallThru) {
6500193323Sed    // Two-way Conditional branch. Insert the second branch.
6501280031Sdim    BuildMI(&MBB, DL, get(X86::JMP_1)).addMBB(FBB);
6502193323Sed    ++Count;
6503193323Sed  }
6504193323Sed  return Count;
6505193323Sed}
6506193323Sed
6507239462Sdimbool X86InstrInfo::
6508239462SdimcanInsertSelect(const MachineBasicBlock &MBB,
6509288943Sdim                ArrayRef<MachineOperand> Cond,
6510239462Sdim                unsigned TrueReg, unsigned FalseReg,
6511239462Sdim                int &CondCycles, int &TrueCycles, int &FalseCycles) const {
6512239462Sdim  // Not all subtargets have cmov instructions.
6513276479Sdim  if (!Subtarget.hasCMov())
6514239462Sdim    return false;
6515239462Sdim  if (Cond.size() != 1)
6516239462Sdim    return false;
6517239462Sdim  // We cannot do the composite conditions, at least not in SSA form.
6518239462Sdim  if ((X86::CondCode)Cond[0].getImm() > X86::COND_S)
6519239462Sdim    return false;
6520239462Sdim
6521239462Sdim  // Check register classes.
6522239462Sdim  const MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
6523239462Sdim  const TargetRegisterClass *RC =
6524239462Sdim    RI.getCommonSubClass(MRI.getRegClass(TrueReg), MRI.getRegClass(FalseReg));
6525239462Sdim  if (!RC)
6526239462Sdim    return false;
6527239462Sdim
6528239462Sdim  // We have cmov instructions for 16, 32, and 64 bit general purpose registers.
6529239462Sdim  if (X86::GR16RegClass.hasSubClassEq(RC) ||
6530239462Sdim      X86::GR32RegClass.hasSubClassEq(RC) ||
6531239462Sdim      X86::GR64RegClass.hasSubClassEq(RC)) {
6532239462Sdim    // This latency applies to Pentium M, Merom, Wolfdale, Nehalem, and Sandy
6533239462Sdim    // Bridge. Probably Ivy Bridge as well.
6534239462Sdim    CondCycles = 2;
6535239462Sdim    TrueCycles = 2;
6536239462Sdim    FalseCycles = 2;
6537239462Sdim    return true;
6538239462Sdim  }
6539239462Sdim
6540239462Sdim  // Can't do vectors.
6541239462Sdim  return false;
6542239462Sdim}
6543239462Sdim
6544239462Sdimvoid X86InstrInfo::insertSelect(MachineBasicBlock &MBB,
6545309124Sdim                                MachineBasicBlock::iterator I,
6546309124Sdim                                const DebugLoc &DL, unsigned DstReg,
6547309124Sdim                                ArrayRef<MachineOperand> Cond, unsigned TrueReg,
6548309124Sdim                                unsigned FalseReg) const {
6549309124Sdim  MachineRegisterInfo &MRI = MBB.getParent()->getRegInfo();
6550321369Sdim  const TargetRegisterInfo &TRI = *MRI.getTargetRegisterInfo();
6551321369Sdim  const TargetRegisterClass &RC = *MRI.getRegClass(DstReg);
6552309124Sdim  assert(Cond.size() == 1 && "Invalid Cond array");
6553309124Sdim  unsigned Opc = getCMovFromCond((X86::CondCode)Cond[0].getImm(),
6554321369Sdim                                 TRI.getRegSizeInBits(RC) / 8,
6555309124Sdim                                 false /*HasMemoryOperand*/);
6556309124Sdim  BuildMI(MBB, I, DL, get(Opc), DstReg).addReg(FalseReg).addReg(TrueReg);
6557239462Sdim}
6558239462Sdim
6559288943Sdim/// Test if the given register is a physical h register.
6560193323Sedstatic bool isHReg(unsigned Reg) {
6561193323Sed  return X86::GR8_ABCD_HRegClass.contains(Reg);
6562193323Sed}
6563193323Sed
6564212904Sdim// Try and copy between VR128/VR64 and GR64 registers.
6565314564Sdimstatic unsigned CopyToFromAsymmetricReg(unsigned &DestReg, unsigned &SrcReg,
6566276479Sdim                                        const X86Subtarget &Subtarget) {
6567314564Sdim  bool HasAVX = Subtarget.hasAVX();
6568314564Sdim  bool HasAVX512 = Subtarget.hasAVX512();
6569261991Sdim
6570314564Sdim  // SrcReg(MaskReg) -> DestReg(GR64)
6571314564Sdim  // SrcReg(MaskReg) -> DestReg(GR32)
6572314564Sdim
6573314564Sdim  // All KMASK RegClasses hold the same k registers, can be tested against anyone.
6574314564Sdim  if (X86::VK16RegClass.contains(SrcReg)) {
6575314564Sdim    if (X86::GR64RegClass.contains(DestReg)) {
6576314564Sdim      assert(Subtarget.hasBWI());
6577314564Sdim      return X86::KMOVQrk;
6578314564Sdim    }
6579314564Sdim    if (X86::GR32RegClass.contains(DestReg))
6580314564Sdim      return Subtarget.hasBWI() ? X86::KMOVDrk : X86::KMOVWrk;
6581314564Sdim  }
6582314564Sdim
6583314564Sdim  // SrcReg(GR64) -> DestReg(MaskReg)
6584314564Sdim  // SrcReg(GR32) -> DestReg(MaskReg)
6585314564Sdim
6586314564Sdim  // All KMASK RegClasses hold the same k registers, can be tested against anyone.
6587314564Sdim  if (X86::VK16RegClass.contains(DestReg)) {
6588314564Sdim    if (X86::GR64RegClass.contains(SrcReg)) {
6589314564Sdim      assert(Subtarget.hasBWI());
6590314564Sdim      return X86::KMOVQkr;
6591314564Sdim    }
6592314564Sdim    if (X86::GR32RegClass.contains(SrcReg))
6593314564Sdim      return Subtarget.hasBWI() ? X86::KMOVDkr : X86::KMOVWkr;
6594314564Sdim  }
6595314564Sdim
6596314564Sdim
6597212904Sdim  // SrcReg(VR128) -> DestReg(GR64)
6598212904Sdim  // SrcReg(VR64)  -> DestReg(GR64)
6599212904Sdim  // SrcReg(GR64)  -> DestReg(VR128)
6600212904Sdim  // SrcReg(GR64)  -> DestReg(VR64)
6601212904Sdim
6602212904Sdim  if (X86::GR64RegClass.contains(DestReg)) {
6603261991Sdim    if (X86::VR128XRegClass.contains(SrcReg))
6604212904Sdim      // Copy from a VR128 register to a GR64 register.
6605309124Sdim      return HasAVX512 ? X86::VMOVPQIto64Zrr :
6606309124Sdim             HasAVX    ? X86::VMOVPQIto64rr  :
6607309124Sdim                         X86::MOVPQIto64rr;
6608243830Sdim    if (X86::VR64RegClass.contains(SrcReg))
6609212904Sdim      // Copy from a VR64 register to a GR64 register.
6610288943Sdim      return X86::MMX_MOVD64from64rr;
6611212904Sdim  } else if (X86::GR64RegClass.contains(SrcReg)) {
6612212904Sdim    // Copy from a GR64 register to a VR128 register.
6613261991Sdim    if (X86::VR128XRegClass.contains(DestReg))
6614309124Sdim      return HasAVX512 ? X86::VMOV64toPQIZrr :
6615309124Sdim             HasAVX    ? X86::VMOV64toPQIrr  :
6616309124Sdim                         X86::MOV64toPQIrr;
6617212904Sdim    // Copy from a GR64 register to a VR64 register.
6618243830Sdim    if (X86::VR64RegClass.contains(DestReg))
6619288943Sdim      return X86::MMX_MOVD64to64rr;
6620212904Sdim  }
6621212904Sdim
6622226633Sdim  // SrcReg(FR32) -> DestReg(GR32)
6623226633Sdim  // SrcReg(GR32) -> DestReg(FR32)
6624226633Sdim
6625309124Sdim  if (X86::GR32RegClass.contains(DestReg) &&
6626309124Sdim      X86::FR32XRegClass.contains(SrcReg))
6627243830Sdim    // Copy from a FR32 register to a GR32 register.
6628309124Sdim    return HasAVX512 ? X86::VMOVSS2DIZrr :
6629309124Sdim           HasAVX    ? X86::VMOVSS2DIrr  :
6630309124Sdim                       X86::MOVSS2DIrr;
6631226633Sdim
6632309124Sdim  if (X86::FR32XRegClass.contains(DestReg) &&
6633309124Sdim      X86::GR32RegClass.contains(SrcReg))
6634243830Sdim    // Copy from a GR32 register to a FR32 register.
6635309124Sdim    return HasAVX512 ? X86::VMOVDI2SSZrr :
6636309124Sdim           HasAVX    ? X86::VMOVDI2SSrr  :
6637309124Sdim                       X86::MOVDI2SSrr;
6638261991Sdim  return 0;
6639261991Sdim}
6640226633Sdim
6641210299Sedvoid X86InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
6642309124Sdim                               MachineBasicBlock::iterator MI,
6643309124Sdim                               const DebugLoc &DL, unsigned DestReg,
6644309124Sdim                               unsigned SrcReg, bool KillSrc) const {
6645210299Sed  // First deal with the normal symmetric copies.
6646276479Sdim  bool HasAVX = Subtarget.hasAVX();
6647314564Sdim  bool HasVLX = Subtarget.hasVLX();
6648261991Sdim  unsigned Opc = 0;
6649210299Sed  if (X86::GR64RegClass.contains(DestReg, SrcReg))
6650210299Sed    Opc = X86::MOV64rr;
6651210299Sed  else if (X86::GR32RegClass.contains(DestReg, SrcReg))
6652210299Sed    Opc = X86::MOV32rr;
6653210299Sed  else if (X86::GR16RegClass.contains(DestReg, SrcReg))
6654210299Sed    Opc = X86::MOV16rr;
6655210299Sed  else if (X86::GR8RegClass.contains(DestReg, SrcReg)) {
6656210299Sed    // Copying to or from a physical H register on x86-64 requires a NOREX
6657210299Sed    // move.  Otherwise use a normal move.
6658210299Sed    if ((isHReg(DestReg) || isHReg(SrcReg)) &&
6659276479Sdim        Subtarget.is64Bit()) {
6660210299Sed      Opc = X86::MOV8rr_NOREX;
6661226633Sdim      // Both operands must be encodable without an REX prefix.
6662226633Sdim      assert(X86::GR8_NOREXRegClass.contains(SrcReg, DestReg) &&
6663226633Sdim             "8-bit H register can not be copied outside GR8_NOREX");
6664226633Sdim    } else
6665210299Sed      Opc = X86::MOV8rr;
6666261991Sdim  }
6667261991Sdim  else if (X86::VR64RegClass.contains(DestReg, SrcReg))
6668261991Sdim    Opc = X86::MMX_MOVQ64rr;
6669314564Sdim  else if (X86::VR128XRegClass.contains(DestReg, SrcReg)) {
6670314564Sdim    if (HasVLX)
6671314564Sdim      Opc = X86::VMOVAPSZ128rr;
6672314564Sdim    else if (X86::VR128RegClass.contains(DestReg, SrcReg))
6673314564Sdim      Opc = HasAVX ? X86::VMOVAPSrr : X86::MOVAPSrr;
6674314564Sdim    else {
6675314564Sdim      // If this an extended register and we don't have VLX we need to use a
6676314564Sdim      // 512-bit move.
6677314564Sdim      Opc = X86::VMOVAPSZrr;
6678314564Sdim      const TargetRegisterInfo *TRI = &getRegisterInfo();
6679314564Sdim      DestReg = TRI->getMatchingSuperReg(DestReg, X86::sub_xmm,
6680314564Sdim                                         &X86::VR512RegClass);
6681314564Sdim      SrcReg = TRI->getMatchingSuperReg(SrcReg, X86::sub_xmm,
6682314564Sdim                                        &X86::VR512RegClass);
6683314564Sdim    }
6684314564Sdim  } else if (X86::VR256XRegClass.contains(DestReg, SrcReg)) {
6685314564Sdim    if (HasVLX)
6686314564Sdim      Opc = X86::VMOVAPSZ256rr;
6687314564Sdim    else if (X86::VR256RegClass.contains(DestReg, SrcReg))
6688314564Sdim      Opc = X86::VMOVAPSYrr;
6689314564Sdim    else {
6690314564Sdim      // If this an extended register and we don't have VLX we need to use a
6691314564Sdim      // 512-bit move.
6692314564Sdim      Opc = X86::VMOVAPSZrr;
6693314564Sdim      const TargetRegisterInfo *TRI = &getRegisterInfo();
6694314564Sdim      DestReg = TRI->getMatchingSuperReg(DestReg, X86::sub_ymm,
6695314564Sdim                                         &X86::VR512RegClass);
6696314564Sdim      SrcReg = TRI->getMatchingSuperReg(SrcReg, X86::sub_ymm,
6697314564Sdim                                        &X86::VR512RegClass);
6698314564Sdim    }
6699314564Sdim  } else if (X86::VR512RegClass.contains(DestReg, SrcReg))
6700314564Sdim    Opc = X86::VMOVAPSZrr;
6701314564Sdim  // All KMASK RegClasses hold the same k registers, can be tested against anyone.
6702314564Sdim  else if (X86::VK16RegClass.contains(DestReg, SrcReg))
6703314564Sdim    Opc = Subtarget.hasBWI() ? X86::KMOVQkk : X86::KMOVWkk;
6704261991Sdim  if (!Opc)
6705276479Sdim    Opc = CopyToFromAsymmetricReg(DestReg, SrcReg, Subtarget);
6706193323Sed
6707210299Sed  if (Opc) {
6708210299Sed    BuildMI(MBB, MI, DL, get(Opc), DestReg)
6709210299Sed      .addReg(SrcReg, getKillRegState(KillSrc));
6710210299Sed    return;
6711193323Sed  }
6712198090Srdivacky
6713296417Sdim  bool FromEFLAGS = SrcReg == X86::EFLAGS;
6714296417Sdim  bool ToEFLAGS = DestReg == X86::EFLAGS;
6715296417Sdim  int Reg = FromEFLAGS ? DestReg : SrcReg;
6716296417Sdim  bool is32 = X86::GR32RegClass.contains(Reg);
6717296417Sdim  bool is64 = X86::GR64RegClass.contains(Reg);
6718296417Sdim
6719296417Sdim  if ((FromEFLAGS || ToEFLAGS) && (is32 || is64)) {
6720296417Sdim    int Mov = is64 ? X86::MOV64rr : X86::MOV32rr;
6721296417Sdim    int Push = is64 ? X86::PUSH64r : X86::PUSH32r;
6722296417Sdim    int PushF = is64 ? X86::PUSHF64 : X86::PUSHF32;
6723296417Sdim    int Pop = is64 ? X86::POP64r : X86::POP32r;
6724296417Sdim    int PopF = is64 ? X86::POPF64 : X86::POPF32;
6725296417Sdim    int AX = is64 ? X86::RAX : X86::EAX;
6726296417Sdim
6727296417Sdim    if (!Subtarget.hasLAHFSAHF()) {
6728296417Sdim      assert(Subtarget.is64Bit() &&
6729296417Sdim             "Not having LAHF/SAHF only happens on 64-bit.");
6730296417Sdim      // Moving EFLAGS to / from another register requires a push and a pop.
6731296417Sdim      // Notice that we have to adjust the stack if we don't want to clobber the
6732296417Sdim      // first frame index. See X86FrameLowering.cpp - usesTheStack.
6733296417Sdim      if (FromEFLAGS) {
6734296417Sdim        BuildMI(MBB, MI, DL, get(PushF));
6735296417Sdim        BuildMI(MBB, MI, DL, get(Pop), DestReg);
6736296417Sdim      }
6737296417Sdim      if (ToEFLAGS) {
6738296417Sdim        BuildMI(MBB, MI, DL, get(Push))
6739296417Sdim            .addReg(SrcReg, getKillRegState(KillSrc));
6740296417Sdim        BuildMI(MBB, MI, DL, get(PopF));
6741296417Sdim      }
6742210299Sed      return;
6743243830Sdim    }
6744296417Sdim
6745296417Sdim    // The flags need to be saved, but saving EFLAGS with PUSHF/POPF is
6746296417Sdim    // inefficient. Instead:
6747296417Sdim    //   - Save the overflow flag OF into AL using SETO, and restore it using a
6748296417Sdim    //     signed 8-bit addition of AL and INT8_MAX.
6749296417Sdim    //   - Save/restore the bottom 8 EFLAGS bits (CF, PF, AF, ZF, SF) to/from AH
6750296417Sdim    //     using LAHF/SAHF.
6751296417Sdim    //   - When RAX/EAX is live and isn't the destination register, make sure it
6752296417Sdim    //     isn't clobbered by PUSH/POP'ing it before and after saving/restoring
6753296417Sdim    //     the flags.
6754296417Sdim    // This approach is ~2.25x faster than using PUSHF/POPF.
6755296417Sdim    //
6756296417Sdim    // This is still somewhat inefficient because we don't know which flags are
6757296417Sdim    // actually live inside EFLAGS. Were we able to do a single SETcc instead of
6758296417Sdim    // SETO+LAHF / ADDB+SAHF the code could be 1.02x faster.
6759296417Sdim    //
6760296417Sdim    // PUSHF/POPF is also potentially incorrect because it affects other flags
6761296417Sdim    // such as TF/IF/DF, which LLVM doesn't model.
6762296417Sdim    //
6763296417Sdim    // Notice that we have to adjust the stack if we don't want to clobber the
6764296417Sdim    // first frame index.
6765296417Sdim    // See X86ISelLowering.cpp - X86::hasCopyImplyingStackAdjustment.
6766296417Sdim
6767321369Sdim    const TargetRegisterInfo &TRI = getRegisterInfo();
6768309124Sdim    MachineBasicBlock::LivenessQueryResult LQR =
6769321369Sdim        MBB.computeRegisterLiveness(&TRI, AX, MI);
6770309124Sdim    // We do not want to save and restore AX if we do not have to.
6771309124Sdim    // Moreover, if we do so whereas AX is dead, we would need to set
6772309124Sdim    // an undef flag on the use of AX, otherwise the verifier will
6773309124Sdim    // complain that we read an undef value.
6774309124Sdim    // We do not want to change the behavior of the machine verifier
6775309124Sdim    // as this is usually wrong to read an undef value.
6776309124Sdim    if (MachineBasicBlock::LQR_Unknown == LQR) {
6777309124Sdim      LivePhysRegs LPR(TRI);
6778309124Sdim      LPR.addLiveOuts(MBB);
6779309124Sdim      MachineBasicBlock::iterator I = MBB.end();
6780309124Sdim      while (I != MI) {
6781309124Sdim        --I;
6782309124Sdim        LPR.stepBackward(*I);
6783309124Sdim      }
6784309124Sdim      // AX contains the top most register in the aliasing hierarchy.
6785309124Sdim      // It may not be live, but one of its aliases may be.
6786321369Sdim      for (MCRegAliasIterator AI(AX, &TRI, true);
6787309124Sdim           AI.isValid() && LQR != MachineBasicBlock::LQR_Live; ++AI)
6788309124Sdim        LQR = LPR.contains(*AI) ? MachineBasicBlock::LQR_Live
6789309124Sdim                                : MachineBasicBlock::LQR_Dead;
6790309124Sdim    }
6791309124Sdim    bool AXDead = (Reg == AX) || (MachineBasicBlock::LQR_Dead == LQR);
6792309124Sdim    if (!AXDead)
6793296417Sdim      BuildMI(MBB, MI, DL, get(Push)).addReg(AX, getKillRegState(true));
6794296417Sdim    if (FromEFLAGS) {
6795296417Sdim      BuildMI(MBB, MI, DL, get(X86::SETOr), X86::AL);
6796296417Sdim      BuildMI(MBB, MI, DL, get(X86::LAHF));
6797296417Sdim      BuildMI(MBB, MI, DL, get(Mov), Reg).addReg(AX);
6798243830Sdim    }
6799296417Sdim    if (ToEFLAGS) {
6800296417Sdim      BuildMI(MBB, MI, DL, get(Mov), AX).addReg(Reg, getKillRegState(KillSrc));
6801296417Sdim      BuildMI(MBB, MI, DL, get(X86::ADD8ri), X86::AL)
6802296417Sdim          .addReg(X86::AL)
6803296417Sdim          .addImm(INT8_MAX);
6804296417Sdim      BuildMI(MBB, MI, DL, get(X86::SAHF));
6805193323Sed    }
6806296417Sdim    if (!AXDead)
6807296417Sdim      BuildMI(MBB, MI, DL, get(Pop), AX);
6808296417Sdim    return;
6809193323Sed  }
6810193323Sed
6811210299Sed  DEBUG(dbgs() << "Cannot copy " << RI.getName(SrcReg)
6812210299Sed               << " to " << RI.getName(DestReg) << '\n');
6813210299Sed  llvm_unreachable("Cannot emit physreg copy instruction");
6814193323Sed}
6815193323Sed
6816210299Sedstatic unsigned getLoadStoreRegOpcode(unsigned Reg,
6817210299Sed                                      const TargetRegisterClass *RC,
6818210299Sed                                      bool isStackAligned,
6819276479Sdim                                      const X86Subtarget &STI,
6820210299Sed                                      bool load) {
6821314564Sdim  bool HasAVX = STI.hasAVX();
6822314564Sdim  bool HasAVX512 = STI.hasAVX512();
6823314564Sdim  bool HasVLX = STI.hasVLX();
6824261991Sdim
6825321369Sdim  switch (STI.getRegisterInfo()->getSpillSize(*RC)) {
6826210299Sed  default:
6827223017Sdim    llvm_unreachable("Unknown spill size");
6828223017Sdim  case 1:
6829223017Sdim    assert(X86::GR8RegClass.hasSubClassEq(RC) && "Unknown 1-byte regclass");
6830276479Sdim    if (STI.is64Bit())
6831223017Sdim      // Copying to or from a physical H register on x86-64 requires a NOREX
6832223017Sdim      // move.  Otherwise use a normal move.
6833223017Sdim      if (isHReg(Reg) || X86::GR8_ABCD_HRegClass.hasSubClassEq(RC))
6834223017Sdim        return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
6835223017Sdim    return load ? X86::MOV8rm : X86::MOV8mr;
6836223017Sdim  case 2:
6837314564Sdim    if (X86::VK16RegClass.hasSubClassEq(RC))
6838314564Sdim      return load ? X86::KMOVWkm : X86::KMOVWmk;
6839223017Sdim    assert(X86::GR16RegClass.hasSubClassEq(RC) && "Unknown 2-byte regclass");
6840210299Sed    return load ? X86::MOV16rm : X86::MOV16mr;
6841223017Sdim  case 4:
6842223017Sdim    if (X86::GR32RegClass.hasSubClassEq(RC))
6843223017Sdim      return load ? X86::MOV32rm : X86::MOV32mr;
6844314564Sdim    if (X86::FR32XRegClass.hasSubClassEq(RC))
6845226633Sdim      return load ?
6846314564Sdim        (HasAVX512 ? X86::VMOVSSZrm : HasAVX ? X86::VMOVSSrm : X86::MOVSSrm) :
6847314564Sdim        (HasAVX512 ? X86::VMOVSSZmr : HasAVX ? X86::VMOVSSmr : X86::MOVSSmr);
6848223017Sdim    if (X86::RFP32RegClass.hasSubClassEq(RC))
6849223017Sdim      return load ? X86::LD_Fp32m : X86::ST_Fp32m;
6850314564Sdim    if (X86::VK32RegClass.hasSubClassEq(RC))
6851314564Sdim      return load ? X86::KMOVDkm : X86::KMOVDmk;
6852223017Sdim    llvm_unreachable("Unknown 4-byte regclass");
6853223017Sdim  case 8:
6854223017Sdim    if (X86::GR64RegClass.hasSubClassEq(RC))
6855223017Sdim      return load ? X86::MOV64rm : X86::MOV64mr;
6856314564Sdim    if (X86::FR64XRegClass.hasSubClassEq(RC))
6857226633Sdim      return load ?
6858314564Sdim        (HasAVX512 ? X86::VMOVSDZrm : HasAVX ? X86::VMOVSDrm : X86::MOVSDrm) :
6859314564Sdim        (HasAVX512 ? X86::VMOVSDZmr : HasAVX ? X86::VMOVSDmr : X86::MOVSDmr);
6860223017Sdim    if (X86::VR64RegClass.hasSubClassEq(RC))
6861223017Sdim      return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr;
6862223017Sdim    if (X86::RFP64RegClass.hasSubClassEq(RC))
6863223017Sdim      return load ? X86::LD_Fp64m : X86::ST_Fp64m;
6864314564Sdim    if (X86::VK64RegClass.hasSubClassEq(RC))
6865314564Sdim      return load ? X86::KMOVQkm : X86::KMOVQmk;
6866223017Sdim    llvm_unreachable("Unknown 8-byte regclass");
6867223017Sdim  case 10:
6868223017Sdim    assert(X86::RFP80RegClass.hasSubClassEq(RC) && "Unknown 10-byte regclass");
6869210299Sed    return load ? X86::LD_Fp80m : X86::ST_FpP80m;
6870226633Sdim  case 16: {
6871321369Sdim    if (X86::VR128XRegClass.hasSubClassEq(RC)) {
6872321369Sdim      // If stack is realigned we can use aligned stores.
6873321369Sdim      if (isStackAligned)
6874321369Sdim        return load ?
6875321369Sdim          (HasVLX    ? X86::VMOVAPSZ128rm :
6876321369Sdim           HasAVX512 ? X86::VMOVAPSZ128rm_NOVLX :
6877321369Sdim           HasAVX    ? X86::VMOVAPSrm :
6878321369Sdim                       X86::MOVAPSrm):
6879321369Sdim          (HasVLX    ? X86::VMOVAPSZ128mr :
6880321369Sdim           HasAVX512 ? X86::VMOVAPSZ128mr_NOVLX :
6881321369Sdim           HasAVX    ? X86::VMOVAPSmr :
6882321369Sdim                       X86::MOVAPSmr);
6883321369Sdim      else
6884321369Sdim        return load ?
6885321369Sdim          (HasVLX    ? X86::VMOVUPSZ128rm :
6886321369Sdim           HasAVX512 ? X86::VMOVUPSZ128rm_NOVLX :
6887321369Sdim           HasAVX    ? X86::VMOVUPSrm :
6888321369Sdim                       X86::MOVUPSrm):
6889321369Sdim          (HasVLX    ? X86::VMOVUPSZ128mr :
6890321369Sdim           HasAVX512 ? X86::VMOVUPSZ128mr_NOVLX :
6891321369Sdim           HasAVX    ? X86::VMOVUPSmr :
6892321369Sdim                       X86::MOVUPSmr);
6893321369Sdim    }
6894321369Sdim    if (X86::BNDRRegClass.hasSubClassEq(RC)) {
6895321369Sdim      if (STI.is64Bit())
6896321369Sdim        return load ? X86::BNDMOVRM64rm : X86::BNDMOVMR64mr;
6897321369Sdim      else
6898321369Sdim        return load ? X86::BNDMOVRM32rm : X86::BNDMOVMR32mr;
6899321369Sdim    }
6900321369Sdim    llvm_unreachable("Unknown 16-byte regclass");
6901226633Sdim  }
6902224145Sdim  case 32:
6903314564Sdim    assert(X86::VR256XRegClass.hasSubClassEq(RC) && "Unknown 32-byte regclass");
6904224145Sdim    // If stack is realigned we can use aligned stores.
6905224145Sdim    if (isStackAligned)
6906314564Sdim      return load ?
6907314564Sdim        (HasVLX    ? X86::VMOVAPSZ256rm :
6908314564Sdim         HasAVX512 ? X86::VMOVAPSZ256rm_NOVLX :
6909314564Sdim                     X86::VMOVAPSYrm) :
6910314564Sdim        (HasVLX    ? X86::VMOVAPSZ256mr :
6911314564Sdim         HasAVX512 ? X86::VMOVAPSZ256mr_NOVLX :
6912314564Sdim                     X86::VMOVAPSYmr);
6913224145Sdim    else
6914314564Sdim      return load ?
6915314564Sdim        (HasVLX    ? X86::VMOVUPSZ256rm :
6916314564Sdim         HasAVX512 ? X86::VMOVUPSZ256rm_NOVLX :
6917314564Sdim                     X86::VMOVUPSYrm) :
6918314564Sdim        (HasVLX    ? X86::VMOVUPSZ256mr :
6919314564Sdim         HasAVX512 ? X86::VMOVUPSZ256mr_NOVLX :
6920314564Sdim                     X86::VMOVUPSYmr);
6921261991Sdim  case 64:
6922261991Sdim    assert(X86::VR512RegClass.hasSubClassEq(RC) && "Unknown 64-byte regclass");
6923314564Sdim    assert(STI.hasAVX512() && "Using 512-bit register requires AVX512");
6924261991Sdim    if (isStackAligned)
6925261991Sdim      return load ? X86::VMOVAPSZrm : X86::VMOVAPSZmr;
6926261991Sdim    else
6927261991Sdim      return load ? X86::VMOVUPSZrm : X86::VMOVUPSZmr;
6928193323Sed  }
6929210299Sed}
6930193323Sed
6931309124Sdimbool X86InstrInfo::getMemOpBaseRegImmOfs(MachineInstr &MemOp, unsigned &BaseReg,
6932309124Sdim                                         int64_t &Offset,
6933288943Sdim                                         const TargetRegisterInfo *TRI) const {
6934309124Sdim  const MCInstrDesc &Desc = MemOp.getDesc();
6935309124Sdim  int MemRefBegin = X86II::getMemoryOperandNo(Desc.TSFlags);
6936288943Sdim  if (MemRefBegin < 0)
6937288943Sdim    return false;
6938288943Sdim
6939288943Sdim  MemRefBegin += X86II::getOperandBias(Desc);
6940288943Sdim
6941309124Sdim  MachineOperand &BaseMO = MemOp.getOperand(MemRefBegin + X86::AddrBaseReg);
6942309124Sdim  if (!BaseMO.isReg()) // Can be an MO_FrameIndex
6943288943Sdim    return false;
6944288943Sdim
6945309124Sdim  BaseReg = BaseMO.getReg();
6946309124Sdim  if (MemOp.getOperand(MemRefBegin + X86::AddrScaleAmt).getImm() != 1)
6947309124Sdim    return false;
6948309124Sdim
6949309124Sdim  if (MemOp.getOperand(MemRefBegin + X86::AddrIndexReg).getReg() !=
6950288943Sdim      X86::NoRegister)
6951288943Sdim    return false;
6952288943Sdim
6953309124Sdim  const MachineOperand &DispMO = MemOp.getOperand(MemRefBegin + X86::AddrDisp);
6954288943Sdim
6955288943Sdim  // Displacement can be symbolic
6956288943Sdim  if (!DispMO.isImm())
6957288943Sdim    return false;
6958288943Sdim
6959288943Sdim  Offset = DispMO.getImm();
6960288943Sdim
6961314564Sdim  return true;
6962288943Sdim}
6963288943Sdim
6964210299Sedstatic unsigned getStoreRegOpcode(unsigned SrcReg,
6965210299Sed                                  const TargetRegisterClass *RC,
6966210299Sed                                  bool isStackAligned,
6967276479Sdim                                  const X86Subtarget &STI) {
6968276479Sdim  return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, STI, false);
6969193323Sed}
6970193323Sed
6971210299Sed
6972210299Sedstatic unsigned getLoadRegOpcode(unsigned DestReg,
6973210299Sed                                 const TargetRegisterClass *RC,
6974210299Sed                                 bool isStackAligned,
6975276479Sdim                                 const X86Subtarget &STI) {
6976276479Sdim  return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, STI, true);
6977210299Sed}
6978210299Sed
6979193323Sedvoid X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
6980193323Sed                                       MachineBasicBlock::iterator MI,
6981193323Sed                                       unsigned SrcReg, bool isKill, int FrameIdx,
6982208599Srdivacky                                       const TargetRegisterClass *RC,
6983208599Srdivacky                                       const TargetRegisterInfo *TRI) const {
6984193323Sed  const MachineFunction &MF = *MBB.getParent();
6985321369Sdim  assert(MF.getFrameInfo().getObjectSize(FrameIdx) >= TRI->getSpillSize(*RC) &&
6986212904Sdim         "Stack slot too small for store");
6987321369Sdim  unsigned Alignment = std::max<uint32_t>(TRI->getSpillSize(*RC), 16);
6988288943Sdim  bool isAligned =
6989288943Sdim      (Subtarget.getFrameLowering()->getStackAlignment() >= Alignment) ||
6990288943Sdim      RI.canRealignStack(MF);
6991276479Sdim  unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, Subtarget);
6992203954Srdivacky  DebugLoc DL = MBB.findDebugLoc(MI);
6993193323Sed  addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
6994193323Sed    .addReg(SrcReg, getKillRegState(isKill));
6995193323Sed}
6996193323Sed
6997193323Sedvoid X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
6998193323Sed                                  bool isKill,
6999193323Sed                                  SmallVectorImpl<MachineOperand> &Addr,
7000193323Sed                                  const TargetRegisterClass *RC,
7001198090Srdivacky                                  MachineInstr::mmo_iterator MMOBegin,
7002198090Srdivacky                                  MachineInstr::mmo_iterator MMOEnd,
7003193323Sed                                  SmallVectorImpl<MachineInstr*> &NewMIs) const {
7004321369Sdim  const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
7005321369Sdim  unsigned Alignment = std::max<uint32_t>(TRI.getSpillSize(*RC), 16);
7006226633Sdim  bool isAligned = MMOBegin != MMOEnd &&
7007226633Sdim                   (*MMOBegin)->getAlignment() >= Alignment;
7008276479Sdim  unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, Subtarget);
7009206124Srdivacky  DebugLoc DL;
7010193323Sed  MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
7011193323Sed  for (unsigned i = 0, e = Addr.size(); i != e; ++i)
7012321369Sdim    MIB.add(Addr[i]);
7013193323Sed  MIB.addReg(SrcReg, getKillRegState(isKill));
7014198090Srdivacky  (*MIB).setMemRefs(MMOBegin, MMOEnd);
7015193323Sed  NewMIs.push_back(MIB);
7016193323Sed}
7017193323Sed
7018193323Sed
7019193323Sedvoid X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
7020193323Sed                                        MachineBasicBlock::iterator MI,
7021193323Sed                                        unsigned DestReg, int FrameIdx,
7022208599Srdivacky                                        const TargetRegisterClass *RC,
7023208599Srdivacky                                        const TargetRegisterInfo *TRI) const {
7024193323Sed  const MachineFunction &MF = *MBB.getParent();
7025321369Sdim  unsigned Alignment = std::max<uint32_t>(TRI->getSpillSize(*RC), 16);
7026288943Sdim  bool isAligned =
7027288943Sdim      (Subtarget.getFrameLowering()->getStackAlignment() >= Alignment) ||
7028288943Sdim      RI.canRealignStack(MF);
7029276479Sdim  unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, Subtarget);
7030203954Srdivacky  DebugLoc DL = MBB.findDebugLoc(MI);
7031193323Sed  addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
7032193323Sed}
7033193323Sed
7034193323Sedvoid X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
7035193323Sed                                 SmallVectorImpl<MachineOperand> &Addr,
7036193323Sed                                 const TargetRegisterClass *RC,
7037198090Srdivacky                                 MachineInstr::mmo_iterator MMOBegin,
7038198090Srdivacky                                 MachineInstr::mmo_iterator MMOEnd,
7039193323Sed                                 SmallVectorImpl<MachineInstr*> &NewMIs) const {
7040321369Sdim  const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
7041321369Sdim  unsigned Alignment = std::max<uint32_t>(TRI.getSpillSize(*RC), 16);
7042226633Sdim  bool isAligned = MMOBegin != MMOEnd &&
7043226633Sdim                   (*MMOBegin)->getAlignment() >= Alignment;
7044276479Sdim  unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, Subtarget);
7045206124Srdivacky  DebugLoc DL;
7046193323Sed  MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
7047193323Sed  for (unsigned i = 0, e = Addr.size(); i != e; ++i)
7048321369Sdim    MIB.add(Addr[i]);
7049198090Srdivacky  (*MIB).setMemRefs(MMOBegin, MMOEnd);
7050193323Sed  NewMIs.push_back(MIB);
7051193323Sed}
7052193323Sed
7053309124Sdimbool X86InstrInfo::analyzeCompare(const MachineInstr &MI, unsigned &SrcReg,
7054309124Sdim                                  unsigned &SrcReg2, int &CmpMask,
7055309124Sdim                                  int &CmpValue) const {
7056309124Sdim  switch (MI.getOpcode()) {
7057239462Sdim  default: break;
7058239462Sdim  case X86::CMP64ri32:
7059239462Sdim  case X86::CMP64ri8:
7060239462Sdim  case X86::CMP32ri:
7061239462Sdim  case X86::CMP32ri8:
7062239462Sdim  case X86::CMP16ri:
7063239462Sdim  case X86::CMP16ri8:
7064239462Sdim  case X86::CMP8ri:
7065309124Sdim    SrcReg = MI.getOperand(0).getReg();
7066239462Sdim    SrcReg2 = 0;
7067321369Sdim    if (MI.getOperand(1).isImm()) {
7068321369Sdim      CmpMask = ~0;
7069321369Sdim      CmpValue = MI.getOperand(1).getImm();
7070321369Sdim    } else {
7071321369Sdim      CmpMask = CmpValue = 0;
7072321369Sdim    }
7073239462Sdim    return true;
7074239462Sdim  // A SUB can be used to perform comparison.
7075239462Sdim  case X86::SUB64rm:
7076239462Sdim  case X86::SUB32rm:
7077239462Sdim  case X86::SUB16rm:
7078239462Sdim  case X86::SUB8rm:
7079309124Sdim    SrcReg = MI.getOperand(1).getReg();
7080239462Sdim    SrcReg2 = 0;
7081321369Sdim    CmpMask = 0;
7082239462Sdim    CmpValue = 0;
7083239462Sdim    return true;
7084239462Sdim  case X86::SUB64rr:
7085239462Sdim  case X86::SUB32rr:
7086239462Sdim  case X86::SUB16rr:
7087239462Sdim  case X86::SUB8rr:
7088309124Sdim    SrcReg = MI.getOperand(1).getReg();
7089309124Sdim    SrcReg2 = MI.getOperand(2).getReg();
7090321369Sdim    CmpMask = 0;
7091239462Sdim    CmpValue = 0;
7092239462Sdim    return true;
7093239462Sdim  case X86::SUB64ri32:
7094239462Sdim  case X86::SUB64ri8:
7095239462Sdim  case X86::SUB32ri:
7096239462Sdim  case X86::SUB32ri8:
7097239462Sdim  case X86::SUB16ri:
7098239462Sdim  case X86::SUB16ri8:
7099239462Sdim  case X86::SUB8ri:
7100309124Sdim    SrcReg = MI.getOperand(1).getReg();
7101239462Sdim    SrcReg2 = 0;
7102321369Sdim    if (MI.getOperand(2).isImm()) {
7103321369Sdim      CmpMask = ~0;
7104321369Sdim      CmpValue = MI.getOperand(2).getImm();
7105321369Sdim    } else {
7106321369Sdim      CmpMask = CmpValue = 0;
7107321369Sdim    }
7108239462Sdim    return true;
7109239462Sdim  case X86::CMP64rr:
7110239462Sdim  case X86::CMP32rr:
7111239462Sdim  case X86::CMP16rr:
7112239462Sdim  case X86::CMP8rr:
7113309124Sdim    SrcReg = MI.getOperand(0).getReg();
7114309124Sdim    SrcReg2 = MI.getOperand(1).getReg();
7115321369Sdim    CmpMask = 0;
7116239462Sdim    CmpValue = 0;
7117239462Sdim    return true;
7118239462Sdim  case X86::TEST8rr:
7119239462Sdim  case X86::TEST16rr:
7120239462Sdim  case X86::TEST32rr:
7121239462Sdim  case X86::TEST64rr:
7122309124Sdim    SrcReg = MI.getOperand(0).getReg();
7123309124Sdim    if (MI.getOperand(1).getReg() != SrcReg)
7124309124Sdim      return false;
7125239462Sdim    // Compare against zero.
7126239462Sdim    SrcReg2 = 0;
7127239462Sdim    CmpMask = ~0;
7128239462Sdim    CmpValue = 0;
7129239462Sdim    return true;
7130239462Sdim  }
7131239462Sdim  return false;
7132239462Sdim}
7133239462Sdim
7134288943Sdim/// Check whether the first instruction, whose only
7135239462Sdim/// purpose is to update flags, can be made redundant.
7136239462Sdim/// CMPrr can be made redundant by SUBrr if the operands are the same.
7137239462Sdim/// This function can be extended later on.
7138239462Sdim/// SrcReg, SrcRegs: register operands for FlagI.
7139239462Sdim/// ImmValue: immediate for FlagI if it takes an immediate.
7140309124Sdiminline static bool isRedundantFlagInstr(MachineInstr &FlagI, unsigned SrcReg,
7141321369Sdim                                        unsigned SrcReg2, int ImmMask,
7142321369Sdim                                        int ImmValue, MachineInstr &OI) {
7143309124Sdim  if (((FlagI.getOpcode() == X86::CMP64rr && OI.getOpcode() == X86::SUB64rr) ||
7144309124Sdim       (FlagI.getOpcode() == X86::CMP32rr && OI.getOpcode() == X86::SUB32rr) ||
7145309124Sdim       (FlagI.getOpcode() == X86::CMP16rr && OI.getOpcode() == X86::SUB16rr) ||
7146309124Sdim       (FlagI.getOpcode() == X86::CMP8rr && OI.getOpcode() == X86::SUB8rr)) &&
7147309124Sdim      ((OI.getOperand(1).getReg() == SrcReg &&
7148309124Sdim        OI.getOperand(2).getReg() == SrcReg2) ||
7149309124Sdim       (OI.getOperand(1).getReg() == SrcReg2 &&
7150309124Sdim        OI.getOperand(2).getReg() == SrcReg)))
7151239462Sdim    return true;
7152239462Sdim
7153321369Sdim  if (ImmMask != 0 &&
7154321369Sdim      ((FlagI.getOpcode() == X86::CMP64ri32 &&
7155309124Sdim        OI.getOpcode() == X86::SUB64ri32) ||
7156309124Sdim       (FlagI.getOpcode() == X86::CMP64ri8 &&
7157309124Sdim        OI.getOpcode() == X86::SUB64ri8) ||
7158309124Sdim       (FlagI.getOpcode() == X86::CMP32ri && OI.getOpcode() == X86::SUB32ri) ||
7159309124Sdim       (FlagI.getOpcode() == X86::CMP32ri8 &&
7160309124Sdim        OI.getOpcode() == X86::SUB32ri8) ||
7161309124Sdim       (FlagI.getOpcode() == X86::CMP16ri && OI.getOpcode() == X86::SUB16ri) ||
7162309124Sdim       (FlagI.getOpcode() == X86::CMP16ri8 &&
7163309124Sdim        OI.getOpcode() == X86::SUB16ri8) ||
7164309124Sdim       (FlagI.getOpcode() == X86::CMP8ri && OI.getOpcode() == X86::SUB8ri)) &&
7165309124Sdim      OI.getOperand(1).getReg() == SrcReg &&
7166309124Sdim      OI.getOperand(2).getImm() == ImmValue)
7167239462Sdim    return true;
7168239462Sdim  return false;
7169239462Sdim}
7170239462Sdim
7171288943Sdim/// Check whether the definition can be converted
7172239462Sdim/// to remove a comparison against zero.
7173309124Sdiminline static bool isDefConvertible(MachineInstr &MI) {
7174309124Sdim  switch (MI.getOpcode()) {
7175239462Sdim  default: return false;
7176261991Sdim
7177261991Sdim  // The shift instructions only modify ZF if their shift count is non-zero.
7178261991Sdim  // N.B.: The processor truncates the shift count depending on the encoding.
7179261991Sdim  case X86::SAR8ri:    case X86::SAR16ri:  case X86::SAR32ri:case X86::SAR64ri:
7180261991Sdim  case X86::SHR8ri:    case X86::SHR16ri:  case X86::SHR32ri:case X86::SHR64ri:
7181261991Sdim     return getTruncatedShiftCount(MI, 2) != 0;
7182261991Sdim
7183261991Sdim  // Some left shift instructions can be turned into LEA instructions but only
7184261991Sdim  // if their flags aren't used. Avoid transforming such instructions.
7185261991Sdim  case X86::SHL8ri:    case X86::SHL16ri:  case X86::SHL32ri:case X86::SHL64ri:{
7186261991Sdim    unsigned ShAmt = getTruncatedShiftCount(MI, 2);
7187261991Sdim    if (isTruncatedShiftCountForLEA(ShAmt)) return false;
7188261991Sdim    return ShAmt != 0;
7189261991Sdim  }
7190261991Sdim
7191261991Sdim  case X86::SHRD16rri8:case X86::SHRD32rri8:case X86::SHRD64rri8:
7192261991Sdim  case X86::SHLD16rri8:case X86::SHLD32rri8:case X86::SHLD64rri8:
7193261991Sdim     return getTruncatedShiftCount(MI, 3) != 0;
7194261991Sdim
7195239462Sdim  case X86::SUB64ri32: case X86::SUB64ri8: case X86::SUB32ri:
7196239462Sdim  case X86::SUB32ri8:  case X86::SUB16ri:  case X86::SUB16ri8:
7197239462Sdim  case X86::SUB8ri:    case X86::SUB64rr:  case X86::SUB32rr:
7198239462Sdim  case X86::SUB16rr:   case X86::SUB8rr:   case X86::SUB64rm:
7199239462Sdim  case X86::SUB32rm:   case X86::SUB16rm:  case X86::SUB8rm:
7200249423Sdim  case X86::DEC64r:    case X86::DEC32r:   case X86::DEC16r: case X86::DEC8r:
7201239462Sdim  case X86::ADD64ri32: case X86::ADD64ri8: case X86::ADD32ri:
7202239462Sdim  case X86::ADD32ri8:  case X86::ADD16ri:  case X86::ADD16ri8:
7203239462Sdim  case X86::ADD8ri:    case X86::ADD64rr:  case X86::ADD32rr:
7204239462Sdim  case X86::ADD16rr:   case X86::ADD8rr:   case X86::ADD64rm:
7205239462Sdim  case X86::ADD32rm:   case X86::ADD16rm:  case X86::ADD8rm:
7206249423Sdim  case X86::INC64r:    case X86::INC32r:   case X86::INC16r: case X86::INC8r:
7207239462Sdim  case X86::AND64ri32: case X86::AND64ri8: case X86::AND32ri:
7208239462Sdim  case X86::AND32ri8:  case X86::AND16ri:  case X86::AND16ri8:
7209239462Sdim  case X86::AND8ri:    case X86::AND64rr:  case X86::AND32rr:
7210239462Sdim  case X86::AND16rr:   case X86::AND8rr:   case X86::AND64rm:
7211239462Sdim  case X86::AND32rm:   case X86::AND16rm:  case X86::AND8rm:
7212239462Sdim  case X86::XOR64ri32: case X86::XOR64ri8: case X86::XOR32ri:
7213239462Sdim  case X86::XOR32ri8:  case X86::XOR16ri:  case X86::XOR16ri8:
7214239462Sdim  case X86::XOR8ri:    case X86::XOR64rr:  case X86::XOR32rr:
7215239462Sdim  case X86::XOR16rr:   case X86::XOR8rr:   case X86::XOR64rm:
7216239462Sdim  case X86::XOR32rm:   case X86::XOR16rm:  case X86::XOR8rm:
7217239462Sdim  case X86::OR64ri32:  case X86::OR64ri8:  case X86::OR32ri:
7218239462Sdim  case X86::OR32ri8:   case X86::OR16ri:   case X86::OR16ri8:
7219239462Sdim  case X86::OR8ri:     case X86::OR64rr:   case X86::OR32rr:
7220239462Sdim  case X86::OR16rr:    case X86::OR8rr:    case X86::OR64rm:
7221239462Sdim  case X86::OR32rm:    case X86::OR16rm:   case X86::OR8rm:
7222327952Sdim  case X86::ADC64ri32: case X86::ADC64ri8: case X86::ADC32ri:
7223327952Sdim  case X86::ADC32ri8:  case X86::ADC16ri:  case X86::ADC16ri8:
7224327952Sdim  case X86::ADC8ri:    case X86::ADC64rr:  case X86::ADC32rr:
7225327952Sdim  case X86::ADC16rr:   case X86::ADC8rr:   case X86::ADC64rm:
7226327952Sdim  case X86::ADC32rm:   case X86::ADC16rm:  case X86::ADC8rm:
7227327952Sdim  case X86::SBB64ri32: case X86::SBB64ri8: case X86::SBB32ri:
7228327952Sdim  case X86::SBB32ri8:  case X86::SBB16ri:  case X86::SBB16ri8:
7229327952Sdim  case X86::SBB8ri:    case X86::SBB64rr:  case X86::SBB32rr:
7230327952Sdim  case X86::SBB16rr:   case X86::SBB8rr:   case X86::SBB64rm:
7231327952Sdim  case X86::SBB32rm:   case X86::SBB16rm:  case X86::SBB8rm:
7232261991Sdim  case X86::NEG8r:     case X86::NEG16r:   case X86::NEG32r: case X86::NEG64r:
7233261991Sdim  case X86::SAR8r1:    case X86::SAR16r1:  case X86::SAR32r1:case X86::SAR64r1:
7234261991Sdim  case X86::SHR8r1:    case X86::SHR16r1:  case X86::SHR32r1:case X86::SHR64r1:
7235261991Sdim  case X86::SHL8r1:    case X86::SHL16r1:  case X86::SHL32r1:case X86::SHL64r1:
7236249423Sdim  case X86::ANDN32rr:  case X86::ANDN32rm:
7237249423Sdim  case X86::ANDN64rr:  case X86::ANDN64rm:
7238261991Sdim  case X86::BEXTR32rr: case X86::BEXTR64rr:
7239261991Sdim  case X86::BEXTR32rm: case X86::BEXTR64rm:
7240261991Sdim  case X86::BLSI32rr:  case X86::BLSI32rm:
7241261991Sdim  case X86::BLSI64rr:  case X86::BLSI64rm:
7242261991Sdim  case X86::BLSMSK32rr:case X86::BLSMSK32rm:
7243261991Sdim  case X86::BLSMSK64rr:case X86::BLSMSK64rm:
7244261991Sdim  case X86::BLSR32rr:  case X86::BLSR32rm:
7245261991Sdim  case X86::BLSR64rr:  case X86::BLSR64rm:
7246261991Sdim  case X86::BZHI32rr:  case X86::BZHI32rm:
7247261991Sdim  case X86::BZHI64rr:  case X86::BZHI64rm:
7248261991Sdim  case X86::LZCNT16rr: case X86::LZCNT16rm:
7249261991Sdim  case X86::LZCNT32rr: case X86::LZCNT32rm:
7250261991Sdim  case X86::LZCNT64rr: case X86::LZCNT64rm:
7251261991Sdim  case X86::POPCNT16rr:case X86::POPCNT16rm:
7252261991Sdim  case X86::POPCNT32rr:case X86::POPCNT32rm:
7253261991Sdim  case X86::POPCNT64rr:case X86::POPCNT64rm:
7254261991Sdim  case X86::TZCNT16rr: case X86::TZCNT16rm:
7255261991Sdim  case X86::TZCNT32rr: case X86::TZCNT32rm:
7256261991Sdim  case X86::TZCNT64rr: case X86::TZCNT64rm:
7257327952Sdim  case X86::BEXTRI32ri:  case X86::BEXTRI32mi:
7258327952Sdim  case X86::BEXTRI64ri:  case X86::BEXTRI64mi:
7259327952Sdim  case X86::BLCFILL32rr: case X86::BLCFILL32rm:
7260327952Sdim  case X86::BLCFILL64rr: case X86::BLCFILL64rm:
7261327952Sdim  case X86::BLCI32rr:    case X86::BLCI32rm:
7262327952Sdim  case X86::BLCI64rr:    case X86::BLCI64rm:
7263327952Sdim  case X86::BLCIC32rr:   case X86::BLCIC32rm:
7264327952Sdim  case X86::BLCIC64rr:   case X86::BLCIC64rm:
7265327952Sdim  case X86::BLCMSK32rr:  case X86::BLCMSK32rm:
7266327952Sdim  case X86::BLCMSK64rr:  case X86::BLCMSK64rm:
7267327952Sdim  case X86::BLCS32rr:    case X86::BLCS32rm:
7268327952Sdim  case X86::BLCS64rr:    case X86::BLCS64rm:
7269327952Sdim  case X86::BLSFILL32rr: case X86::BLSFILL32rm:
7270327952Sdim  case X86::BLSFILL64rr: case X86::BLSFILL64rm:
7271327952Sdim  case X86::BLSIC32rr:   case X86::BLSIC32rm:
7272327952Sdim  case X86::BLSIC64rr:   case X86::BLSIC64rm:
7273239462Sdim    return true;
7274239462Sdim  }
7275239462Sdim}
7276239462Sdim
7277288943Sdim/// Check whether the use can be converted to remove a comparison against zero.
7278309124Sdimstatic X86::CondCode isUseDefConvertible(MachineInstr &MI) {
7279309124Sdim  switch (MI.getOpcode()) {
7280276479Sdim  default: return X86::COND_INVALID;
7281276479Sdim  case X86::LZCNT16rr: case X86::LZCNT16rm:
7282276479Sdim  case X86::LZCNT32rr: case X86::LZCNT32rm:
7283276479Sdim  case X86::LZCNT64rr: case X86::LZCNT64rm:
7284276479Sdim    return X86::COND_B;
7285276479Sdim  case X86::POPCNT16rr:case X86::POPCNT16rm:
7286276479Sdim  case X86::POPCNT32rr:case X86::POPCNT32rm:
7287276479Sdim  case X86::POPCNT64rr:case X86::POPCNT64rm:
7288276479Sdim    return X86::COND_E;
7289276479Sdim  case X86::TZCNT16rr: case X86::TZCNT16rm:
7290276479Sdim  case X86::TZCNT32rr: case X86::TZCNT32rm:
7291276479Sdim  case X86::TZCNT64rr: case X86::TZCNT64rm:
7292276479Sdim    return X86::COND_B;
7293276479Sdim  }
7294276479Sdim}
7295276479Sdim
7296288943Sdim/// Check if there exists an earlier instruction that
7297239462Sdim/// operates on the same source operands and sets flags in the same way as
7298239462Sdim/// Compare; remove Compare if possible.
7299309124Sdimbool X86InstrInfo::optimizeCompareInstr(MachineInstr &CmpInstr, unsigned SrcReg,
7300309124Sdim                                        unsigned SrcReg2, int CmpMask,
7301309124Sdim                                        int CmpValue,
7302309124Sdim                                        const MachineRegisterInfo *MRI) const {
7303239462Sdim  // Check whether we can replace SUB with CMP.
7304239462Sdim  unsigned NewOpcode = 0;
7305309124Sdim  switch (CmpInstr.getOpcode()) {
7306239462Sdim  default: break;
7307239462Sdim  case X86::SUB64ri32:
7308239462Sdim  case X86::SUB64ri8:
7309239462Sdim  case X86::SUB32ri:
7310239462Sdim  case X86::SUB32ri8:
7311239462Sdim  case X86::SUB16ri:
7312239462Sdim  case X86::SUB16ri8:
7313239462Sdim  case X86::SUB8ri:
7314239462Sdim  case X86::SUB64rm:
7315239462Sdim  case X86::SUB32rm:
7316239462Sdim  case X86::SUB16rm:
7317239462Sdim  case X86::SUB8rm:
7318239462Sdim  case X86::SUB64rr:
7319239462Sdim  case X86::SUB32rr:
7320239462Sdim  case X86::SUB16rr:
7321239462Sdim  case X86::SUB8rr: {
7322309124Sdim    if (!MRI->use_nodbg_empty(CmpInstr.getOperand(0).getReg()))
7323239462Sdim      return false;
7324239462Sdim    // There is no use of the destination register, we can replace SUB with CMP.
7325309124Sdim    switch (CmpInstr.getOpcode()) {
7326243830Sdim    default: llvm_unreachable("Unreachable!");
7327239462Sdim    case X86::SUB64rm:   NewOpcode = X86::CMP64rm;   break;
7328239462Sdim    case X86::SUB32rm:   NewOpcode = X86::CMP32rm;   break;
7329239462Sdim    case X86::SUB16rm:   NewOpcode = X86::CMP16rm;   break;
7330239462Sdim    case X86::SUB8rm:    NewOpcode = X86::CMP8rm;    break;
7331239462Sdim    case X86::SUB64rr:   NewOpcode = X86::CMP64rr;   break;
7332239462Sdim    case X86::SUB32rr:   NewOpcode = X86::CMP32rr;   break;
7333239462Sdim    case X86::SUB16rr:   NewOpcode = X86::CMP16rr;   break;
7334239462Sdim    case X86::SUB8rr:    NewOpcode = X86::CMP8rr;    break;
7335239462Sdim    case X86::SUB64ri32: NewOpcode = X86::CMP64ri32; break;
7336239462Sdim    case X86::SUB64ri8:  NewOpcode = X86::CMP64ri8;  break;
7337239462Sdim    case X86::SUB32ri:   NewOpcode = X86::CMP32ri;   break;
7338239462Sdim    case X86::SUB32ri8:  NewOpcode = X86::CMP32ri8;  break;
7339239462Sdim    case X86::SUB16ri:   NewOpcode = X86::CMP16ri;   break;
7340239462Sdim    case X86::SUB16ri8:  NewOpcode = X86::CMP16ri8;  break;
7341239462Sdim    case X86::SUB8ri:    NewOpcode = X86::CMP8ri;    break;
7342239462Sdim    }
7343309124Sdim    CmpInstr.setDesc(get(NewOpcode));
7344309124Sdim    CmpInstr.RemoveOperand(0);
7345239462Sdim    // Fall through to optimize Cmp if Cmp is CMPrr or CMPri.
7346239462Sdim    if (NewOpcode == X86::CMP64rm || NewOpcode == X86::CMP32rm ||
7347239462Sdim        NewOpcode == X86::CMP16rm || NewOpcode == X86::CMP8rm)
7348239462Sdim      return false;
7349239462Sdim  }
7350239462Sdim  }
7351239462Sdim
7352239462Sdim  // Get the unique definition of SrcReg.
7353239462Sdim  MachineInstr *MI = MRI->getUniqueVRegDef(SrcReg);
7354239462Sdim  if (!MI) return false;
7355239462Sdim
7356239462Sdim  // CmpInstr is the first instruction of the BB.
7357239462Sdim  MachineBasicBlock::iterator I = CmpInstr, Def = MI;
7358239462Sdim
7359239462Sdim  // If we are comparing against zero, check whether we can use MI to update
7360239462Sdim  // EFLAGS. If MI is not in the same BB as CmpInstr, do not optimize.
7361321369Sdim  bool IsCmpZero = (CmpMask != 0 && CmpValue == 0);
7362309124Sdim  if (IsCmpZero && MI->getParent() != CmpInstr.getParent())
7363239462Sdim    return false;
7364239462Sdim
7365276479Sdim  // If we have a use of the source register between the def and our compare
7366276479Sdim  // instruction we can eliminate the compare iff the use sets EFLAGS in the
7367276479Sdim  // right way.
7368276479Sdim  bool ShouldUpdateCC = false;
7369276479Sdim  X86::CondCode NewCC = X86::COND_INVALID;
7370309124Sdim  if (IsCmpZero && !isDefConvertible(*MI)) {
7371276479Sdim    // Scan forward from the use until we hit the use we're looking for or the
7372276479Sdim    // compare instruction.
7373276479Sdim    for (MachineBasicBlock::iterator J = MI;; ++J) {
7374276479Sdim      // Do we have a convertible instruction?
7375309124Sdim      NewCC = isUseDefConvertible(*J);
7376276479Sdim      if (NewCC != X86::COND_INVALID && J->getOperand(1).isReg() &&
7377276479Sdim          J->getOperand(1).getReg() == SrcReg) {
7378276479Sdim        assert(J->definesRegister(X86::EFLAGS) && "Must be an EFLAGS def!");
7379276479Sdim        ShouldUpdateCC = true; // Update CC later on.
7380276479Sdim        // This is not a def of SrcReg, but still a def of EFLAGS. Keep going
7381276479Sdim        // with the new def.
7382309124Sdim        Def = J;
7383309124Sdim        MI = &*Def;
7384276479Sdim        break;
7385276479Sdim      }
7386276479Sdim
7387276479Sdim      if (J == I)
7388276479Sdim        return false;
7389276479Sdim    }
7390276479Sdim  }
7391276479Sdim
7392239462Sdim  // We are searching for an earlier instruction that can make CmpInstr
7393239462Sdim  // redundant and that instruction will be saved in Sub.
7394276479Sdim  MachineInstr *Sub = nullptr;
7395239462Sdim  const TargetRegisterInfo *TRI = &getRegisterInfo();
7396239462Sdim
7397239462Sdim  // We iterate backward, starting from the instruction before CmpInstr and
7398239462Sdim  // stop when reaching the definition of a source register or done with the BB.
7399239462Sdim  // RI points to the instruction before CmpInstr.
7400239462Sdim  // If the definition is in this basic block, RE points to the definition;
7401239462Sdim  // otherwise, RE is the rend of the basic block.
7402239462Sdim  MachineBasicBlock::reverse_iterator
7403314564Sdim      RI = ++I.getReverse(),
7404309124Sdim      RE = CmpInstr.getParent() == MI->getParent()
7405314564Sdim               ? Def.getReverse() /* points to MI */
7406309124Sdim               : CmpInstr.getParent()->rend();
7407276479Sdim  MachineInstr *Movr0Inst = nullptr;
7408239462Sdim  for (; RI != RE; ++RI) {
7409309124Sdim    MachineInstr &Instr = *RI;
7410239462Sdim    // Check whether CmpInstr can be made redundant by the current instruction.
7411321369Sdim    if (!IsCmpZero && isRedundantFlagInstr(CmpInstr, SrcReg, SrcReg2, CmpMask,
7412321369Sdim                                           CmpValue, Instr)) {
7413309124Sdim      Sub = &Instr;
7414239462Sdim      break;
7415239462Sdim    }
7416239462Sdim
7417309124Sdim    if (Instr.modifiesRegister(X86::EFLAGS, TRI) ||
7418309124Sdim        Instr.readsRegister(X86::EFLAGS, TRI)) {
7419239462Sdim      // This instruction modifies or uses EFLAGS.
7420239462Sdim
7421239462Sdim      // MOV32r0 etc. are implemented with xor which clobbers condition code.
7422239462Sdim      // They are safe to move up, if the definition to EFLAGS is dead and
7423239462Sdim      // earlier instructions do not read or write EFLAGS.
7424309124Sdim      if (!Movr0Inst && Instr.getOpcode() == X86::MOV32r0 &&
7425309124Sdim          Instr.registerDefIsDead(X86::EFLAGS, TRI)) {
7426309124Sdim        Movr0Inst = &Instr;
7427239462Sdim        continue;
7428239462Sdim      }
7429239462Sdim
7430239462Sdim      // We can't remove CmpInstr.
7431239462Sdim      return false;
7432239462Sdim    }
7433239462Sdim  }
7434239462Sdim
7435239462Sdim  // Return false if no candidates exist.
7436239462Sdim  if (!IsCmpZero && !Sub)
7437239462Sdim    return false;
7438239462Sdim
7439239462Sdim  bool IsSwapped = (SrcReg2 != 0 && Sub->getOperand(1).getReg() == SrcReg2 &&
7440239462Sdim                    Sub->getOperand(2).getReg() == SrcReg);
7441239462Sdim
7442239462Sdim  // Scan forward from the instruction after CmpInstr for uses of EFLAGS.
7443239462Sdim  // It is safe to remove CmpInstr if EFLAGS is redefined or killed.
7444239462Sdim  // If we are done with the basic block, we need to check whether EFLAGS is
7445239462Sdim  // live-out.
7446239462Sdim  bool IsSafe = false;
7447239462Sdim  SmallVector<std::pair<MachineInstr*, unsigned /*NewOpc*/>, 4> OpsToUpdate;
7448309124Sdim  MachineBasicBlock::iterator E = CmpInstr.getParent()->end();
7449239462Sdim  for (++I; I != E; ++I) {
7450239462Sdim    const MachineInstr &Instr = *I;
7451239462Sdim    bool ModifyEFLAGS = Instr.modifiesRegister(X86::EFLAGS, TRI);
7452239462Sdim    bool UseEFLAGS = Instr.readsRegister(X86::EFLAGS, TRI);
7453239462Sdim    // We should check the usage if this instruction uses and updates EFLAGS.
7454239462Sdim    if (!UseEFLAGS && ModifyEFLAGS) {
7455239462Sdim      // It is safe to remove CmpInstr if EFLAGS is updated again.
7456239462Sdim      IsSafe = true;
7457239462Sdim      break;
7458239462Sdim    }
7459239462Sdim    if (!UseEFLAGS && !ModifyEFLAGS)
7460239462Sdim      continue;
7461239462Sdim
7462239462Sdim    // EFLAGS is used by this instruction.
7463276479Sdim    X86::CondCode OldCC = X86::COND_INVALID;
7464239462Sdim    bool OpcIsSET = false;
7465239462Sdim    if (IsCmpZero || IsSwapped) {
7466239462Sdim      // We decode the condition code from opcode.
7467239462Sdim      if (Instr.isBranch())
7468239462Sdim        OldCC = getCondFromBranchOpc(Instr.getOpcode());
7469239462Sdim      else {
7470239462Sdim        OldCC = getCondFromSETOpc(Instr.getOpcode());
7471239462Sdim        if (OldCC != X86::COND_INVALID)
7472239462Sdim          OpcIsSET = true;
7473239462Sdim        else
7474243830Sdim          OldCC = X86::getCondFromCMovOpc(Instr.getOpcode());
7475239462Sdim      }
7476239462Sdim      if (OldCC == X86::COND_INVALID) return false;
7477239462Sdim    }
7478327952Sdim    X86::CondCode ReplacementCC = X86::COND_INVALID;
7479239462Sdim    if (IsCmpZero) {
7480239462Sdim      switch (OldCC) {
7481239462Sdim      default: break;
7482239462Sdim      case X86::COND_A: case X86::COND_AE:
7483239462Sdim      case X86::COND_B: case X86::COND_BE:
7484239462Sdim      case X86::COND_G: case X86::COND_GE:
7485239462Sdim      case X86::COND_L: case X86::COND_LE:
7486239462Sdim      case X86::COND_O: case X86::COND_NO:
7487239462Sdim        // CF and OF are used, we can't perform this optimization.
7488239462Sdim        return false;
7489239462Sdim      }
7490276479Sdim
7491276479Sdim      // If we're updating the condition code check if we have to reverse the
7492276479Sdim      // condition.
7493276479Sdim      if (ShouldUpdateCC)
7494276479Sdim        switch (OldCC) {
7495276479Sdim        default:
7496276479Sdim          return false;
7497276479Sdim        case X86::COND_E:
7498327952Sdim          ReplacementCC = NewCC;
7499276479Sdim          break;
7500276479Sdim        case X86::COND_NE:
7501327952Sdim          ReplacementCC = GetOppositeBranchCondition(NewCC);
7502276479Sdim          break;
7503276479Sdim        }
7504239462Sdim    } else if (IsSwapped) {
7505239462Sdim      // If we have SUB(r1, r2) and CMP(r2, r1), the condition code needs
7506239462Sdim      // to be changed from r2 > r1 to r1 < r2, from r2 < r1 to r1 > r2, etc.
7507239462Sdim      // We swap the condition code and synthesize the new opcode.
7508327952Sdim      ReplacementCC = getSwappedCondition(OldCC);
7509327952Sdim      if (ReplacementCC == X86::COND_INVALID) return false;
7510276479Sdim    }
7511239462Sdim
7512327952Sdim    if ((ShouldUpdateCC || IsSwapped) && ReplacementCC != OldCC) {
7513239462Sdim      // Synthesize the new opcode.
7514239462Sdim      bool HasMemoryOperand = Instr.hasOneMemOperand();
7515239462Sdim      unsigned NewOpc;
7516239462Sdim      if (Instr.isBranch())
7517327952Sdim        NewOpc = GetCondBranchFromCond(ReplacementCC);
7518239462Sdim      else if(OpcIsSET)
7519327952Sdim        NewOpc = getSETFromCond(ReplacementCC, HasMemoryOperand);
7520239462Sdim      else {
7521239462Sdim        unsigned DstReg = Instr.getOperand(0).getReg();
7522321369Sdim        const TargetRegisterClass *DstRC = MRI->getRegClass(DstReg);
7523327952Sdim        NewOpc = getCMovFromCond(ReplacementCC, TRI->getRegSizeInBits(*DstRC)/8,
7524239462Sdim                                 HasMemoryOperand);
7525239462Sdim      }
7526239462Sdim
7527239462Sdim      // Push the MachineInstr to OpsToUpdate.
7528239462Sdim      // If it is safe to remove CmpInstr, the condition code of these
7529239462Sdim      // instructions will be modified.
7530239462Sdim      OpsToUpdate.push_back(std::make_pair(&*I, NewOpc));
7531239462Sdim    }
7532239462Sdim    if (ModifyEFLAGS || Instr.killsRegister(X86::EFLAGS, TRI)) {
7533239462Sdim      // It is safe to remove CmpInstr if EFLAGS is updated again or killed.
7534239462Sdim      IsSafe = true;
7535239462Sdim      break;
7536239462Sdim    }
7537239462Sdim  }
7538239462Sdim
7539239462Sdim  // If EFLAGS is not killed nor re-defined, we should check whether it is
7540239462Sdim  // live-out. If it is live-out, do not optimize.
7541239462Sdim  if ((IsCmpZero || IsSwapped) && !IsSafe) {
7542309124Sdim    MachineBasicBlock *MBB = CmpInstr.getParent();
7543296417Sdim    for (MachineBasicBlock *Successor : MBB->successors())
7544296417Sdim      if (Successor->isLiveIn(X86::EFLAGS))
7545239462Sdim        return false;
7546239462Sdim  }
7547239462Sdim
7548239462Sdim  // The instruction to be updated is either Sub or MI.
7549239462Sdim  Sub = IsCmpZero ? MI : Sub;
7550261991Sdim  // Move Movr0Inst to the appropriate place before Sub.
7551239462Sdim  if (Movr0Inst) {
7552261991Sdim    // Look backwards until we find a def that doesn't use the current EFLAGS.
7553261991Sdim    Def = Sub;
7554314564Sdim    MachineBasicBlock::reverse_iterator InsertI = Def.getReverse(),
7555314564Sdim                                        InsertE = Sub->getParent()->rend();
7556261991Sdim    for (; InsertI != InsertE; ++InsertI) {
7557261991Sdim      MachineInstr *Instr = &*InsertI;
7558261991Sdim      if (!Instr->readsRegister(X86::EFLAGS, TRI) &&
7559261991Sdim          Instr->modifiesRegister(X86::EFLAGS, TRI)) {
7560261991Sdim        Sub->getParent()->remove(Movr0Inst);
7561261991Sdim        Instr->getParent()->insert(MachineBasicBlock::iterator(Instr),
7562261991Sdim                                   Movr0Inst);
7563261991Sdim        break;
7564261991Sdim      }
7565261991Sdim    }
7566261991Sdim    if (InsertI == InsertE)
7567261991Sdim      return false;
7568239462Sdim  }
7569239462Sdim
7570243830Sdim  // Make sure Sub instruction defines EFLAGS and mark the def live.
7571261991Sdim  unsigned i = 0, e = Sub->getNumOperands();
7572261991Sdim  for (; i != e; ++i) {
7573261991Sdim    MachineOperand &MO = Sub->getOperand(i);
7574261991Sdim    if (MO.isReg() && MO.isDef() && MO.getReg() == X86::EFLAGS) {
7575261991Sdim      MO.setIsDead(false);
7576261991Sdim      break;
7577261991Sdim    }
7578261991Sdim  }
7579261991Sdim  assert(i != e && "Unable to locate a def EFLAGS operand");
7580261991Sdim
7581309124Sdim  CmpInstr.eraseFromParent();
7582239462Sdim
7583239462Sdim  // Modify the condition code of instructions in OpsToUpdate.
7584296417Sdim  for (auto &Op : OpsToUpdate)
7585296417Sdim    Op.first->setDesc(get(Op.second));
7586239462Sdim  return true;
7587239462Sdim}
7588239462Sdim
7589288943Sdim/// Try to remove the load by folding it to a register
7590239462Sdim/// operand at the use. We fold the load instructions if load defines a virtual
7591239462Sdim/// register, the virtual register is used once in the same BB, and the
7592239462Sdim/// instructions in-between do not load or store, and have no side effects.
7593309124SdimMachineInstr *X86InstrInfo::optimizeLoadInstr(MachineInstr &MI,
7594280031Sdim                                              const MachineRegisterInfo *MRI,
7595280031Sdim                                              unsigned &FoldAsLoadDefReg,
7596280031Sdim                                              MachineInstr *&DefMI) const {
7597239462Sdim  // Check whether we can move DefMI here.
7598239462Sdim  DefMI = MRI->getVRegDef(FoldAsLoadDefReg);
7599239462Sdim  assert(DefMI);
7600239462Sdim  bool SawStore = false;
7601288943Sdim  if (!DefMI->isSafeToMove(nullptr, SawStore))
7602276479Sdim    return nullptr;
7603239462Sdim
7604280031Sdim  // Collect information about virtual register operands of MI.
7605314564Sdim  SmallVector<unsigned, 1> SrcOperandIds;
7606314564Sdim  for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
7607309124Sdim    MachineOperand &MO = MI.getOperand(i);
7608280031Sdim    if (!MO.isReg())
7609280031Sdim      continue;
7610280031Sdim    unsigned Reg = MO.getReg();
7611280031Sdim    if (Reg != FoldAsLoadDefReg)
7612280031Sdim      continue;
7613314564Sdim    // Do not fold if we have a subreg use or a def.
7614314564Sdim    if (MO.getSubReg() || MO.isDef())
7615280031Sdim      return nullptr;
7616314564Sdim    SrcOperandIds.push_back(i);
7617280031Sdim  }
7618314564Sdim  if (SrcOperandIds.empty())
7619280031Sdim    return nullptr;
7620239462Sdim
7621280031Sdim  // Check whether we can fold the def into SrcOperandId.
7622314564Sdim  if (MachineInstr *FoldMI = foldMemoryOperand(MI, SrcOperandIds, *DefMI)) {
7623280031Sdim    FoldAsLoadDefReg = 0;
7624280031Sdim    return FoldMI;
7625280031Sdim  }
7626239462Sdim
7627276479Sdim  return nullptr;
7628239462Sdim}
7629239462Sdim
7630288943Sdim/// Expand a single-def pseudo instruction to a two-addr
7631288943Sdim/// instruction with two undef reads of the register being defined.
7632288943Sdim/// This is used for mapping:
7633226633Sdim///   %xmm4 = V_SET0
7634226633Sdim/// to:
7635327952Sdim///   %xmm4 = PXORrr undef %xmm4, undef %xmm4
7636226633Sdim///
7637249423Sdimstatic bool Expand2AddrUndef(MachineInstrBuilder &MIB,
7638249423Sdim                             const MCInstrDesc &Desc) {
7639226633Sdim  assert(Desc.getNumOperands() == 3 && "Expected two-addr instruction.");
7640249423Sdim  unsigned Reg = MIB->getOperand(0).getReg();
7641249423Sdim  MIB->setDesc(Desc);
7642226633Sdim
7643226633Sdim  // MachineInstr::addOperand() will insert explicit operands before any
7644226633Sdim  // implicit operands.
7645249423Sdim  MIB.addReg(Reg, RegState::Undef).addReg(Reg, RegState::Undef);
7646226633Sdim  // But we don't trust that.
7647249423Sdim  assert(MIB->getOperand(1).getReg() == Reg &&
7648249423Sdim         MIB->getOperand(2).getReg() == Reg && "Misplaced operand");
7649226633Sdim  return true;
7650226633Sdim}
7651226633Sdim
7652296417Sdim/// Expand a single-def pseudo instruction to a two-addr
7653296417Sdim/// instruction with two %k0 reads.
7654296417Sdim/// This is used for mapping:
7655296417Sdim///   %k4 = K_SET1
7656296417Sdim/// to:
7657296417Sdim///   %k4 = KXNORrr %k0, %k0
7658296417Sdimstatic bool Expand2AddrKreg(MachineInstrBuilder &MIB,
7659296417Sdim                            const MCInstrDesc &Desc, unsigned Reg) {
7660296417Sdim  assert(Desc.getNumOperands() == 3 && "Expected two-addr instruction.");
7661296417Sdim  MIB->setDesc(Desc);
7662296417Sdim  MIB.addReg(Reg, RegState::Undef).addReg(Reg, RegState::Undef);
7663296417Sdim  return true;
7664296417Sdim}
7665296417Sdim
7666296417Sdimstatic bool expandMOV32r1(MachineInstrBuilder &MIB, const TargetInstrInfo &TII,
7667296417Sdim                          bool MinusOne) {
7668296417Sdim  MachineBasicBlock &MBB = *MIB->getParent();
7669296417Sdim  DebugLoc DL = MIB->getDebugLoc();
7670296417Sdim  unsigned Reg = MIB->getOperand(0).getReg();
7671296417Sdim
7672296417Sdim  // Insert the XOR.
7673296417Sdim  BuildMI(MBB, MIB.getInstr(), DL, TII.get(X86::XOR32rr), Reg)
7674296417Sdim      .addReg(Reg, RegState::Undef)
7675296417Sdim      .addReg(Reg, RegState::Undef);
7676296417Sdim
7677296417Sdim  // Turn the pseudo into an INC or DEC.
7678296417Sdim  MIB->setDesc(TII.get(MinusOne ? X86::DEC32r : X86::INC32r));
7679296417Sdim  MIB.addReg(Reg);
7680296417Sdim
7681296417Sdim  return true;
7682296417Sdim}
7683296417Sdim
7684314564Sdimstatic bool ExpandMOVImmSExti8(MachineInstrBuilder &MIB,
7685314564Sdim                               const TargetInstrInfo &TII,
7686314564Sdim                               const X86Subtarget &Subtarget) {
7687309124Sdim  MachineBasicBlock &MBB = *MIB->getParent();
7688309124Sdim  DebugLoc DL = MIB->getDebugLoc();
7689309124Sdim  int64_t Imm = MIB->getOperand(1).getImm();
7690309124Sdim  assert(Imm != 0 && "Using push/pop for 0 is not efficient.");
7691309124Sdim  MachineBasicBlock::iterator I = MIB.getInstr();
7692309124Sdim
7693309124Sdim  int StackAdjustment;
7694309124Sdim
7695309124Sdim  if (Subtarget.is64Bit()) {
7696309124Sdim    assert(MIB->getOpcode() == X86::MOV64ImmSExti8 ||
7697309124Sdim           MIB->getOpcode() == X86::MOV32ImmSExti8);
7698309124Sdim
7699309124Sdim    // Can't use push/pop lowering if the function might write to the red zone.
7700309124Sdim    X86MachineFunctionInfo *X86FI =
7701309124Sdim        MBB.getParent()->getInfo<X86MachineFunctionInfo>();
7702309124Sdim    if (X86FI->getUsesRedZone()) {
7703314564Sdim      MIB->setDesc(TII.get(MIB->getOpcode() ==
7704314564Sdim                           X86::MOV32ImmSExti8 ? X86::MOV32ri : X86::MOV64ri));
7705309124Sdim      return true;
7706309124Sdim    }
7707309124Sdim
7708309124Sdim    // 64-bit mode doesn't have 32-bit push/pop, so use 64-bit operations and
7709309124Sdim    // widen the register if necessary.
7710309124Sdim    StackAdjustment = 8;
7711314564Sdim    BuildMI(MBB, I, DL, TII.get(X86::PUSH64i8)).addImm(Imm);
7712314564Sdim    MIB->setDesc(TII.get(X86::POP64r));
7713309124Sdim    MIB->getOperand(0)
7714309124Sdim        .setReg(getX86SubSuperRegister(MIB->getOperand(0).getReg(), 64));
7715309124Sdim  } else {
7716309124Sdim    assert(MIB->getOpcode() == X86::MOV32ImmSExti8);
7717309124Sdim    StackAdjustment = 4;
7718314564Sdim    BuildMI(MBB, I, DL, TII.get(X86::PUSH32i8)).addImm(Imm);
7719314564Sdim    MIB->setDesc(TII.get(X86::POP32r));
7720309124Sdim  }
7721309124Sdim
7722309124Sdim  // Build CFI if necessary.
7723309124Sdim  MachineFunction &MF = *MBB.getParent();
7724309124Sdim  const X86FrameLowering *TFL = Subtarget.getFrameLowering();
7725309124Sdim  bool IsWin64Prologue = MF.getTarget().getMCAsmInfo()->usesWindowsCFI();
7726309124Sdim  bool NeedsDwarfCFI =
7727309124Sdim      !IsWin64Prologue &&
7728327952Sdim      (MF.getMMI().hasDebugInfo() || MF.getFunction().needsUnwindTableEntry());
7729309124Sdim  bool EmitCFI = !TFL->hasFP(MF) && NeedsDwarfCFI;
7730309124Sdim  if (EmitCFI) {
7731309124Sdim    TFL->BuildCFI(MBB, I, DL,
7732309124Sdim        MCCFIInstruction::createAdjustCfaOffset(nullptr, StackAdjustment));
7733309124Sdim    TFL->BuildCFI(MBB, std::next(I), DL,
7734309124Sdim        MCCFIInstruction::createAdjustCfaOffset(nullptr, -StackAdjustment));
7735309124Sdim  }
7736309124Sdim
7737309124Sdim  return true;
7738309124Sdim}
7739309124Sdim
7740280031Sdim// LoadStackGuard has so far only been implemented for 64-bit MachO. Different
7741280031Sdim// code sequence is needed for other targets.
7742280031Sdimstatic void expandLoadStackGuard(MachineInstrBuilder &MIB,
7743280031Sdim                                 const TargetInstrInfo &TII) {
7744280031Sdim  MachineBasicBlock &MBB = *MIB->getParent();
7745280031Sdim  DebugLoc DL = MIB->getDebugLoc();
7746280031Sdim  unsigned Reg = MIB->getOperand(0).getReg();
7747280031Sdim  const GlobalValue *GV =
7748280031Sdim      cast<GlobalValue>((*MIB->memoperands_begin())->getValue());
7749314564Sdim  auto Flags = MachineMemOperand::MOLoad |
7750314564Sdim               MachineMemOperand::MODereferenceable |
7751314564Sdim               MachineMemOperand::MOInvariant;
7752296417Sdim  MachineMemOperand *MMO = MBB.getParent()->getMachineMemOperand(
7753309124Sdim      MachinePointerInfo::getGOT(*MBB.getParent()), Flags, 8, 8);
7754280031Sdim  MachineBasicBlock::iterator I = MIB.getInstr();
7755280031Sdim
7756280031Sdim  BuildMI(MBB, I, DL, TII.get(X86::MOV64rm), Reg).addReg(X86::RIP).addImm(1)
7757280031Sdim      .addReg(0).addGlobalAddress(GV, 0, X86II::MO_GOTPCREL).addReg(0)
7758280031Sdim      .addMemOperand(MMO);
7759280031Sdim  MIB->setDebugLoc(DL);
7760280031Sdim  MIB->setDesc(TII.get(X86::MOV64rm));
7761280031Sdim  MIB.addReg(Reg, RegState::Kill).addImm(1).addReg(0).addImm(0).addReg(0);
7762280031Sdim}
7763280031Sdim
7764327952Sdimstatic bool expandXorFP(MachineInstrBuilder &MIB, const TargetInstrInfo &TII) {
7765327952Sdim  MachineBasicBlock &MBB = *MIB->getParent();
7766327952Sdim  MachineFunction &MF = *MBB.getParent();
7767327952Sdim  const X86Subtarget &Subtarget = MF.getSubtarget<X86Subtarget>();
7768327952Sdim  const X86RegisterInfo *TRI = Subtarget.getRegisterInfo();
7769327952Sdim  unsigned XorOp =
7770327952Sdim      MIB->getOpcode() == X86::XOR64_FP ? X86::XOR64rr : X86::XOR32rr;
7771327952Sdim  MIB->setDesc(TII.get(XorOp));
7772327952Sdim  MIB.addReg(TRI->getFrameRegister(MF), RegState::Undef);
7773327952Sdim  return true;
7774327952Sdim}
7775327952Sdim
7776314564Sdim// This is used to handle spills for 128/256-bit registers when we have AVX512,
7777314564Sdim// but not VLX. If it uses an extended register we need to use an instruction
7778314564Sdim// that loads the lower 128/256-bit, but is available with only AVX512F.
7779314564Sdimstatic bool expandNOVLXLoad(MachineInstrBuilder &MIB,
7780314564Sdim                            const TargetRegisterInfo *TRI,
7781314564Sdim                            const MCInstrDesc &LoadDesc,
7782314564Sdim                            const MCInstrDesc &BroadcastDesc,
7783314564Sdim                            unsigned SubIdx) {
7784314564Sdim  unsigned DestReg = MIB->getOperand(0).getReg();
7785314564Sdim  // Check if DestReg is XMM16-31 or YMM16-31.
7786314564Sdim  if (TRI->getEncodingValue(DestReg) < 16) {
7787314564Sdim    // We can use a normal VEX encoded load.
7788314564Sdim    MIB->setDesc(LoadDesc);
7789314564Sdim  } else {
7790314564Sdim    // Use a 128/256-bit VBROADCAST instruction.
7791314564Sdim    MIB->setDesc(BroadcastDesc);
7792314564Sdim    // Change the destination to a 512-bit register.
7793314564Sdim    DestReg = TRI->getMatchingSuperReg(DestReg, SubIdx, &X86::VR512RegClass);
7794314564Sdim    MIB->getOperand(0).setReg(DestReg);
7795314564Sdim  }
7796314564Sdim  return true;
7797314564Sdim}
7798314564Sdim
7799314564Sdim// This is used to handle spills for 128/256-bit registers when we have AVX512,
7800314564Sdim// but not VLX. If it uses an extended register we need to use an instruction
7801314564Sdim// that stores the lower 128/256-bit, but is available with only AVX512F.
7802314564Sdimstatic bool expandNOVLXStore(MachineInstrBuilder &MIB,
7803314564Sdim                             const TargetRegisterInfo *TRI,
7804314564Sdim                             const MCInstrDesc &StoreDesc,
7805314564Sdim                             const MCInstrDesc &ExtractDesc,
7806314564Sdim                             unsigned SubIdx) {
7807314564Sdim  unsigned SrcReg = MIB->getOperand(X86::AddrNumOperands).getReg();
7808314564Sdim  // Check if DestReg is XMM16-31 or YMM16-31.
7809314564Sdim  if (TRI->getEncodingValue(SrcReg) < 16) {
7810314564Sdim    // We can use a normal VEX encoded store.
7811314564Sdim    MIB->setDesc(StoreDesc);
7812314564Sdim  } else {
7813314564Sdim    // Use a VEXTRACTF instruction.
7814314564Sdim    MIB->setDesc(ExtractDesc);
7815314564Sdim    // Change the destination to a 512-bit register.
7816314564Sdim    SrcReg = TRI->getMatchingSuperReg(SrcReg, SubIdx, &X86::VR512RegClass);
7817314564Sdim    MIB->getOperand(X86::AddrNumOperands).setReg(SrcReg);
7818314564Sdim    MIB.addImm(0x0); // Append immediate to extract from the lower bits.
7819314564Sdim  }
7820314564Sdim
7821314564Sdim  return true;
7822314564Sdim}
7823309124Sdimbool X86InstrInfo::expandPostRAPseudo(MachineInstr &MI) const {
7824276479Sdim  bool HasAVX = Subtarget.hasAVX();
7825309124Sdim  MachineInstrBuilder MIB(*MI.getParent()->getParent(), MI);
7826309124Sdim  switch (MI.getOpcode()) {
7827276479Sdim  case X86::MOV32r0:
7828276479Sdim    return Expand2AddrUndef(MIB, get(X86::XOR32rr));
7829296417Sdim  case X86::MOV32r1:
7830296417Sdim    return expandMOV32r1(MIB, *this, /*MinusOne=*/ false);
7831296417Sdim  case X86::MOV32r_1:
7832296417Sdim    return expandMOV32r1(MIB, *this, /*MinusOne=*/ true);
7833309124Sdim  case X86::MOV32ImmSExti8:
7834309124Sdim  case X86::MOV64ImmSExti8:
7835314564Sdim    return ExpandMOVImmSExti8(MIB, *this, Subtarget);
7836243830Sdim  case X86::SETB_C8r:
7837249423Sdim    return Expand2AddrUndef(MIB, get(X86::SBB8rr));
7838243830Sdim  case X86::SETB_C16r:
7839249423Sdim    return Expand2AddrUndef(MIB, get(X86::SBB16rr));
7840243830Sdim  case X86::SETB_C32r:
7841249423Sdim    return Expand2AddrUndef(MIB, get(X86::SBB32rr));
7842243830Sdim  case X86::SETB_C64r:
7843249423Sdim    return Expand2AddrUndef(MIB, get(X86::SBB64rr));
7844226633Sdim  case X86::V_SET0:
7845234353Sdim  case X86::FsFLD0SS:
7846234353Sdim  case X86::FsFLD0SD:
7847249423Sdim    return Expand2AddrUndef(MIB, get(HasAVX ? X86::VXORPSrr : X86::XORPSrr));
7848327952Sdim  case X86::AVX_SET0: {
7849243830Sdim    assert(HasAVX && "AVX not supported");
7850327952Sdim    const TargetRegisterInfo *TRI = &getRegisterInfo();
7851327952Sdim    unsigned SrcReg = MIB->getOperand(0).getReg();
7852327952Sdim    unsigned XReg = TRI->getSubReg(SrcReg, X86::sub_xmm);
7853327952Sdim    MIB->getOperand(0).setReg(XReg);
7854327952Sdim    Expand2AddrUndef(MIB, get(X86::VXORPSrr));
7855327952Sdim    MIB.addReg(SrcReg, RegState::ImplicitDefine);
7856327952Sdim    return true;
7857327952Sdim  }
7858309124Sdim  case X86::AVX512_128_SET0:
7859321369Sdim  case X86::AVX512_FsFLD0SS:
7860321369Sdim  case X86::AVX512_FsFLD0SD: {
7861321369Sdim    bool HasVLX = Subtarget.hasVLX();
7862321369Sdim    unsigned SrcReg = MIB->getOperand(0).getReg();
7863321369Sdim    const TargetRegisterInfo *TRI = &getRegisterInfo();
7864321369Sdim    if (HasVLX || TRI->getEncodingValue(SrcReg) < 16)
7865321369Sdim      return Expand2AddrUndef(MIB,
7866321369Sdim                              get(HasVLX ? X86::VPXORDZ128rr : X86::VXORPSrr));
7867321369Sdim    // Extended register without VLX. Use a larger XOR.
7868327952Sdim    SrcReg =
7869327952Sdim        TRI->getMatchingSuperReg(SrcReg, X86::sub_xmm, &X86::VR512RegClass);
7870321369Sdim    MIB->getOperand(0).setReg(SrcReg);
7871321369Sdim    return Expand2AddrUndef(MIB, get(X86::VPXORDZrr));
7872321369Sdim  }
7873327952Sdim  case X86::AVX512_256_SET0:
7874327952Sdim  case X86::AVX512_512_SET0: {
7875321369Sdim    bool HasVLX = Subtarget.hasVLX();
7876321369Sdim    unsigned SrcReg = MIB->getOperand(0).getReg();
7877321369Sdim    const TargetRegisterInfo *TRI = &getRegisterInfo();
7878327952Sdim    if (HasVLX || TRI->getEncodingValue(SrcReg) < 16) {
7879327952Sdim      unsigned XReg = TRI->getSubReg(SrcReg, X86::sub_xmm);
7880327952Sdim      MIB->getOperand(0).setReg(XReg);
7881327952Sdim      Expand2AddrUndef(MIB,
7882327952Sdim                       get(HasVLX ? X86::VPXORDZ128rr : X86::VXORPSrr));
7883327952Sdim      MIB.addReg(SrcReg, RegState::ImplicitDefine);
7884327952Sdim      return true;
7885327952Sdim    }
7886321369Sdim    return Expand2AddrUndef(MIB, get(X86::VPXORDZrr));
7887321369Sdim  }
7888243830Sdim  case X86::V_SETALLONES:
7889249423Sdim    return Expand2AddrUndef(MIB, get(HasAVX ? X86::VPCMPEQDrr : X86::PCMPEQDrr));
7890243830Sdim  case X86::AVX2_SETALLONES:
7891249423Sdim    return Expand2AddrUndef(MIB, get(X86::VPCMPEQDYrr));
7892321369Sdim  case X86::AVX1_SETALLONES: {
7893321369Sdim    unsigned Reg = MIB->getOperand(0).getReg();
7894321369Sdim    // VCMPPSYrri with an immediate 0xf should produce VCMPTRUEPS.
7895321369Sdim    MIB->setDesc(get(X86::VCMPPSYrri));
7896321369Sdim    MIB.addReg(Reg, RegState::Undef).addReg(Reg, RegState::Undef).addImm(0xf);
7897321369Sdim    return true;
7898321369Sdim  }
7899309124Sdim  case X86::AVX512_512_SETALLONES: {
7900309124Sdim    unsigned Reg = MIB->getOperand(0).getReg();
7901309124Sdim    MIB->setDesc(get(X86::VPTERNLOGDZrri));
7902309124Sdim    // VPTERNLOGD needs 3 register inputs and an immediate.
7903309124Sdim    // 0xff will return 1s for any input.
7904309124Sdim    MIB.addReg(Reg, RegState::Undef).addReg(Reg, RegState::Undef)
7905309124Sdim       .addReg(Reg, RegState::Undef).addImm(0xff);
7906309124Sdim    return true;
7907309124Sdim  }
7908314564Sdim  case X86::AVX512_512_SEXT_MASK_32:
7909314564Sdim  case X86::AVX512_512_SEXT_MASK_64: {
7910314564Sdim    unsigned Reg = MIB->getOperand(0).getReg();
7911314564Sdim    unsigned MaskReg = MIB->getOperand(1).getReg();
7912314564Sdim    unsigned MaskState = getRegState(MIB->getOperand(1));
7913314564Sdim    unsigned Opc = (MI.getOpcode() == X86::AVX512_512_SEXT_MASK_64) ?
7914314564Sdim                   X86::VPTERNLOGQZrrikz : X86::VPTERNLOGDZrrikz;
7915314564Sdim    MI.RemoveOperand(1);
7916314564Sdim    MIB->setDesc(get(Opc));
7917314564Sdim    // VPTERNLOG needs 3 register inputs and an immediate.
7918314564Sdim    // 0xff will return 1s for any input.
7919314564Sdim    MIB.addReg(Reg, RegState::Undef).addReg(MaskReg, MaskState)
7920314564Sdim       .addReg(Reg, RegState::Undef).addReg(Reg, RegState::Undef).addImm(0xff);
7921314564Sdim    return true;
7922314564Sdim  }
7923314564Sdim  case X86::VMOVAPSZ128rm_NOVLX:
7924314564Sdim    return expandNOVLXLoad(MIB, &getRegisterInfo(), get(X86::VMOVAPSrm),
7925314564Sdim                           get(X86::VBROADCASTF32X4rm), X86::sub_xmm);
7926314564Sdim  case X86::VMOVUPSZ128rm_NOVLX:
7927314564Sdim    return expandNOVLXLoad(MIB, &getRegisterInfo(), get(X86::VMOVUPSrm),
7928314564Sdim                           get(X86::VBROADCASTF32X4rm), X86::sub_xmm);
7929314564Sdim  case X86::VMOVAPSZ256rm_NOVLX:
7930314564Sdim    return expandNOVLXLoad(MIB, &getRegisterInfo(), get(X86::VMOVAPSYrm),
7931314564Sdim                           get(X86::VBROADCASTF64X4rm), X86::sub_ymm);
7932314564Sdim  case X86::VMOVUPSZ256rm_NOVLX:
7933314564Sdim    return expandNOVLXLoad(MIB, &getRegisterInfo(), get(X86::VMOVUPSYrm),
7934314564Sdim                           get(X86::VBROADCASTF64X4rm), X86::sub_ymm);
7935314564Sdim  case X86::VMOVAPSZ128mr_NOVLX:
7936314564Sdim    return expandNOVLXStore(MIB, &getRegisterInfo(), get(X86::VMOVAPSmr),
7937314564Sdim                            get(X86::VEXTRACTF32x4Zmr), X86::sub_xmm);
7938314564Sdim  case X86::VMOVUPSZ128mr_NOVLX:
7939314564Sdim    return expandNOVLXStore(MIB, &getRegisterInfo(), get(X86::VMOVUPSmr),
7940314564Sdim                            get(X86::VEXTRACTF32x4Zmr), X86::sub_xmm);
7941314564Sdim  case X86::VMOVAPSZ256mr_NOVLX:
7942314564Sdim    return expandNOVLXStore(MIB, &getRegisterInfo(), get(X86::VMOVAPSYmr),
7943314564Sdim                            get(X86::VEXTRACTF64x4Zmr), X86::sub_ymm);
7944314564Sdim  case X86::VMOVUPSZ256mr_NOVLX:
7945314564Sdim    return expandNOVLXStore(MIB, &getRegisterInfo(), get(X86::VMOVUPSYmr),
7946314564Sdim                            get(X86::VEXTRACTF64x4Zmr), X86::sub_ymm);
7947226633Sdim  case X86::TEST8ri_NOREX:
7948309124Sdim    MI.setDesc(get(X86::TEST8ri));
7949226633Sdim    return true;
7950296417Sdim  case X86::MOV32ri64:
7951309124Sdim    MI.setDesc(get(X86::MOV32ri));
7952296417Sdim    return true;
7953296417Sdim
7954296417Sdim  // KNL does not recognize dependency-breaking idioms for mask registers,
7955296417Sdim  // so kxnor %k1, %k1, %k2 has a RAW dependence on %k1.
7956296417Sdim  // Using %k0 as the undef input register is a performance heuristic based
7957296417Sdim  // on the assumption that %k0 is used less frequently than the other mask
7958296417Sdim  // registers, since it is not usable as a write mask.
7959296417Sdim  // FIXME: A more advanced approach would be to choose the best input mask
7960296417Sdim  // register based on context.
7961296417Sdim  case X86::KSET0W: return Expand2AddrKreg(MIB, get(X86::KXORWrr), X86::K0);
7962296417Sdim  case X86::KSET0D: return Expand2AddrKreg(MIB, get(X86::KXORDrr), X86::K0);
7963296417Sdim  case X86::KSET0Q: return Expand2AddrKreg(MIB, get(X86::KXORQrr), X86::K0);
7964296417Sdim  case X86::KSET1W: return Expand2AddrKreg(MIB, get(X86::KXNORWrr), X86::K0);
7965296417Sdim  case X86::KSET1D: return Expand2AddrKreg(MIB, get(X86::KXNORDrr), X86::K0);
7966296417Sdim  case X86::KSET1Q: return Expand2AddrKreg(MIB, get(X86::KXNORQrr), X86::K0);
7967280031Sdim  case TargetOpcode::LOAD_STACK_GUARD:
7968280031Sdim    expandLoadStackGuard(MIB, *this);
7969280031Sdim    return true;
7970327952Sdim  case X86::XOR64_FP:
7971327952Sdim  case X86::XOR32_FP:
7972327952Sdim    return expandXorFP(MIB, *this);
7973226633Sdim  }
7974226633Sdim  return false;
7975226633Sdim}
7976226633Sdim
7977327952Sdim/// Return true for all instructions that only update
7978327952Sdim/// the first 32 or 64-bits of the destination register and leave the rest
7979327952Sdim/// unmodified. This can be used to avoid folding loads if the instructions
7980327952Sdim/// only update part of the destination register, and the non-updated part is
7981327952Sdim/// not needed. e.g. cvtss2sd, sqrtss. Unfolding the load from these
7982327952Sdim/// instructions breaks the partial register dependency and it can improve
7983327952Sdim/// performance. e.g.:
7984327952Sdim///
7985327952Sdim///   movss (%rdi), %xmm0
7986327952Sdim///   cvtss2sd %xmm0, %xmm0
7987327952Sdim///
7988327952Sdim/// Instead of
7989327952Sdim///   cvtss2sd (%rdi), %xmm0
7990327952Sdim///
7991327952Sdim/// FIXME: This should be turned into a TSFlags.
7992327952Sdim///
7993327952Sdimstatic bool hasPartialRegUpdate(unsigned Opcode) {
7994327952Sdim  switch (Opcode) {
7995327952Sdim  case X86::CVTSI2SSrr:
7996327952Sdim  case X86::CVTSI2SSrm:
7997327952Sdim  case X86::CVTSI642SSrr:
7998327952Sdim  case X86::CVTSI642SSrm:
7999327952Sdim  case X86::CVTSI2SDrr:
8000327952Sdim  case X86::CVTSI2SDrm:
8001327952Sdim  case X86::CVTSI642SDrr:
8002327952Sdim  case X86::CVTSI642SDrm:
8003327952Sdim  case X86::CVTSD2SSrr:
8004327952Sdim  case X86::CVTSD2SSrm:
8005327952Sdim  case X86::CVTSS2SDrr:
8006327952Sdim  case X86::CVTSS2SDrm:
8007327952Sdim  case X86::MOVHPDrm:
8008327952Sdim  case X86::MOVHPSrm:
8009327952Sdim  case X86::MOVLPDrm:
8010327952Sdim  case X86::MOVLPSrm:
8011327952Sdim  case X86::RCPSSr:
8012327952Sdim  case X86::RCPSSm:
8013327952Sdim  case X86::RCPSSr_Int:
8014327952Sdim  case X86::RCPSSm_Int:
8015327952Sdim  case X86::ROUNDSDr:
8016327952Sdim  case X86::ROUNDSDm:
8017327952Sdim  case X86::ROUNDSSr:
8018327952Sdim  case X86::ROUNDSSm:
8019327952Sdim  case X86::RSQRTSSr:
8020327952Sdim  case X86::RSQRTSSm:
8021327952Sdim  case X86::RSQRTSSr_Int:
8022327952Sdim  case X86::RSQRTSSm_Int:
8023327952Sdim  case X86::SQRTSSr:
8024327952Sdim  case X86::SQRTSSm:
8025327952Sdim  case X86::SQRTSSr_Int:
8026327952Sdim  case X86::SQRTSSm_Int:
8027327952Sdim  case X86::SQRTSDr:
8028327952Sdim  case X86::SQRTSDm:
8029327952Sdim  case X86::SQRTSDr_Int:
8030327952Sdim  case X86::SQRTSDm_Int:
8031327952Sdim    return true;
8032327952Sdim  }
8033327952Sdim
8034327952Sdim  return false;
8035327952Sdim}
8036327952Sdim
8037327952Sdim/// Inform the ExecutionDepsFix pass how many idle
8038327952Sdim/// instructions we would like before a partial register update.
8039327952Sdimunsigned X86InstrInfo::getPartialRegUpdateClearance(
8040327952Sdim    const MachineInstr &MI, unsigned OpNum,
8041327952Sdim    const TargetRegisterInfo *TRI) const {
8042327952Sdim  if (OpNum != 0 || !hasPartialRegUpdate(MI.getOpcode()))
8043327952Sdim    return 0;
8044327952Sdim
8045327952Sdim  // If MI is marked as reading Reg, the partial register update is wanted.
8046327952Sdim  const MachineOperand &MO = MI.getOperand(0);
8047327952Sdim  unsigned Reg = MO.getReg();
8048327952Sdim  if (TargetRegisterInfo::isVirtualRegister(Reg)) {
8049327952Sdim    if (MO.readsReg() || MI.readsVirtualRegister(Reg))
8050327952Sdim      return 0;
8051327952Sdim  } else {
8052327952Sdim    if (MI.readsRegister(Reg, TRI))
8053327952Sdim      return 0;
8054327952Sdim  }
8055327952Sdim
8056327952Sdim  // If any instructions in the clearance range are reading Reg, insert a
8057327952Sdim  // dependency breaking instruction, which is inexpensive and is likely to
8058327952Sdim  // be hidden in other instruction's cycles.
8059327952Sdim  return PartialRegUpdateClearance;
8060327952Sdim}
8061327952Sdim
8062327952Sdim// Return true for any instruction the copies the high bits of the first source
8063327952Sdim// operand into the unused high bits of the destination operand.
8064327952Sdimstatic bool hasUndefRegUpdate(unsigned Opcode) {
8065327952Sdim  switch (Opcode) {
8066327952Sdim  case X86::VCVTSI2SSrr:
8067327952Sdim  case X86::VCVTSI2SSrm:
8068327952Sdim  case X86::VCVTSI2SSrr_Int:
8069327952Sdim  case X86::VCVTSI2SSrm_Int:
8070327952Sdim  case X86::VCVTSI642SSrr:
8071327952Sdim  case X86::VCVTSI642SSrm:
8072327952Sdim  case X86::VCVTSI642SSrr_Int:
8073327952Sdim  case X86::VCVTSI642SSrm_Int:
8074327952Sdim  case X86::VCVTSI2SDrr:
8075327952Sdim  case X86::VCVTSI2SDrm:
8076327952Sdim  case X86::VCVTSI2SDrr_Int:
8077327952Sdim  case X86::VCVTSI2SDrm_Int:
8078327952Sdim  case X86::VCVTSI642SDrr:
8079327952Sdim  case X86::VCVTSI642SDrm:
8080327952Sdim  case X86::VCVTSI642SDrr_Int:
8081327952Sdim  case X86::VCVTSI642SDrm_Int:
8082327952Sdim  case X86::VCVTSD2SSrr:
8083327952Sdim  case X86::VCVTSD2SSrm:
8084327952Sdim  case X86::VCVTSD2SSrr_Int:
8085327952Sdim  case X86::VCVTSD2SSrm_Int:
8086327952Sdim  case X86::VCVTSS2SDrr:
8087327952Sdim  case X86::VCVTSS2SDrm:
8088327952Sdim  case X86::VCVTSS2SDrr_Int:
8089327952Sdim  case X86::VCVTSS2SDrm_Int:
8090327952Sdim  case X86::VRCPSSr:
8091327952Sdim  case X86::VRCPSSr_Int:
8092327952Sdim  case X86::VRCPSSm:
8093327952Sdim  case X86::VRCPSSm_Int:
8094327952Sdim  case X86::VROUNDSDr:
8095327952Sdim  case X86::VROUNDSDm:
8096327952Sdim  case X86::VROUNDSDr_Int:
8097327952Sdim  case X86::VROUNDSDm_Int:
8098327952Sdim  case X86::VROUNDSSr:
8099327952Sdim  case X86::VROUNDSSm:
8100327952Sdim  case X86::VROUNDSSr_Int:
8101327952Sdim  case X86::VROUNDSSm_Int:
8102327952Sdim  case X86::VRSQRTSSr:
8103327952Sdim  case X86::VRSQRTSSr_Int:
8104327952Sdim  case X86::VRSQRTSSm:
8105327952Sdim  case X86::VRSQRTSSm_Int:
8106327952Sdim  case X86::VSQRTSSr:
8107327952Sdim  case X86::VSQRTSSr_Int:
8108327952Sdim  case X86::VSQRTSSm:
8109327952Sdim  case X86::VSQRTSSm_Int:
8110327952Sdim  case X86::VSQRTSDr:
8111327952Sdim  case X86::VSQRTSDr_Int:
8112327952Sdim  case X86::VSQRTSDm:
8113327952Sdim  case X86::VSQRTSDm_Int:
8114327952Sdim  // AVX-512
8115327952Sdim  case X86::VCVTSI2SSZrr:
8116327952Sdim  case X86::VCVTSI2SSZrm:
8117327952Sdim  case X86::VCVTSI2SSZrr_Int:
8118327952Sdim  case X86::VCVTSI2SSZrrb_Int:
8119327952Sdim  case X86::VCVTSI2SSZrm_Int:
8120327952Sdim  case X86::VCVTSI642SSZrr:
8121327952Sdim  case X86::VCVTSI642SSZrm:
8122327952Sdim  case X86::VCVTSI642SSZrr_Int:
8123327952Sdim  case X86::VCVTSI642SSZrrb_Int:
8124327952Sdim  case X86::VCVTSI642SSZrm_Int:
8125327952Sdim  case X86::VCVTSI2SDZrr:
8126327952Sdim  case X86::VCVTSI2SDZrm:
8127327952Sdim  case X86::VCVTSI2SDZrr_Int:
8128327952Sdim  case X86::VCVTSI2SDZrrb_Int:
8129327952Sdim  case X86::VCVTSI2SDZrm_Int:
8130327952Sdim  case X86::VCVTSI642SDZrr:
8131327952Sdim  case X86::VCVTSI642SDZrm:
8132327952Sdim  case X86::VCVTSI642SDZrr_Int:
8133327952Sdim  case X86::VCVTSI642SDZrrb_Int:
8134327952Sdim  case X86::VCVTSI642SDZrm_Int:
8135327952Sdim  case X86::VCVTUSI2SSZrr:
8136327952Sdim  case X86::VCVTUSI2SSZrm:
8137327952Sdim  case X86::VCVTUSI2SSZrr_Int:
8138327952Sdim  case X86::VCVTUSI2SSZrrb_Int:
8139327952Sdim  case X86::VCVTUSI2SSZrm_Int:
8140327952Sdim  case X86::VCVTUSI642SSZrr:
8141327952Sdim  case X86::VCVTUSI642SSZrm:
8142327952Sdim  case X86::VCVTUSI642SSZrr_Int:
8143327952Sdim  case X86::VCVTUSI642SSZrrb_Int:
8144327952Sdim  case X86::VCVTUSI642SSZrm_Int:
8145327952Sdim  case X86::VCVTUSI2SDZrr:
8146327952Sdim  case X86::VCVTUSI2SDZrm:
8147327952Sdim  case X86::VCVTUSI2SDZrr_Int:
8148327952Sdim  case X86::VCVTUSI2SDZrm_Int:
8149327952Sdim  case X86::VCVTUSI642SDZrr:
8150327952Sdim  case X86::VCVTUSI642SDZrm:
8151327952Sdim  case X86::VCVTUSI642SDZrr_Int:
8152327952Sdim  case X86::VCVTUSI642SDZrrb_Int:
8153327952Sdim  case X86::VCVTUSI642SDZrm_Int:
8154327952Sdim  case X86::VCVTSD2SSZrr:
8155327952Sdim  case X86::VCVTSD2SSZrr_Int:
8156327952Sdim  case X86::VCVTSD2SSZrrb_Int:
8157327952Sdim  case X86::VCVTSD2SSZrm:
8158327952Sdim  case X86::VCVTSD2SSZrm_Int:
8159327952Sdim  case X86::VCVTSS2SDZrr:
8160327952Sdim  case X86::VCVTSS2SDZrr_Int:
8161327952Sdim  case X86::VCVTSS2SDZrrb_Int:
8162327952Sdim  case X86::VCVTSS2SDZrm:
8163327952Sdim  case X86::VCVTSS2SDZrm_Int:
8164327952Sdim  case X86::VRNDSCALESDr:
8165327952Sdim  case X86::VRNDSCALESDr_Int:
8166327952Sdim  case X86::VRNDSCALESDrb_Int:
8167327952Sdim  case X86::VRNDSCALESDm:
8168327952Sdim  case X86::VRNDSCALESDm_Int:
8169327952Sdim  case X86::VRNDSCALESSr:
8170327952Sdim  case X86::VRNDSCALESSr_Int:
8171327952Sdim  case X86::VRNDSCALESSrb_Int:
8172327952Sdim  case X86::VRNDSCALESSm:
8173327952Sdim  case X86::VRNDSCALESSm_Int:
8174327952Sdim  case X86::VRCP14SSrr:
8175327952Sdim  case X86::VRCP14SSrm:
8176327952Sdim  case X86::VRSQRT14SSrr:
8177327952Sdim  case X86::VRSQRT14SSrm:
8178327952Sdim  case X86::VSQRTSSZr:
8179327952Sdim  case X86::VSQRTSSZr_Int:
8180327952Sdim  case X86::VSQRTSSZrb_Int:
8181327952Sdim  case X86::VSQRTSSZm:
8182327952Sdim  case X86::VSQRTSSZm_Int:
8183327952Sdim  case X86::VSQRTSDZr:
8184327952Sdim  case X86::VSQRTSDZr_Int:
8185327952Sdim  case X86::VSQRTSDZrb_Int:
8186327952Sdim  case X86::VSQRTSDZm:
8187327952Sdim  case X86::VSQRTSDZm_Int:
8188327952Sdim    return true;
8189327952Sdim  }
8190327952Sdim
8191327952Sdim  return false;
8192327952Sdim}
8193327952Sdim
8194327952Sdim/// Inform the ExecutionDepsFix pass how many idle instructions we would like
8195327952Sdim/// before certain undef register reads.
8196327952Sdim///
8197327952Sdim/// This catches the VCVTSI2SD family of instructions:
8198327952Sdim///
8199327952Sdim/// vcvtsi2sdq %rax, undef %xmm0, %xmm14
8200327952Sdim///
8201327952Sdim/// We should to be careful *not* to catch VXOR idioms which are presumably
8202327952Sdim/// handled specially in the pipeline:
8203327952Sdim///
8204327952Sdim/// vxorps undef %xmm1, undef %xmm1, %xmm1
8205327952Sdim///
8206327952Sdim/// Like getPartialRegUpdateClearance, this makes a strong assumption that the
8207327952Sdim/// high bits that are passed-through are not live.
8208327952Sdimunsigned
8209327952SdimX86InstrInfo::getUndefRegClearance(const MachineInstr &MI, unsigned &OpNum,
8210327952Sdim                                   const TargetRegisterInfo *TRI) const {
8211327952Sdim  if (!hasUndefRegUpdate(MI.getOpcode()))
8212327952Sdim    return 0;
8213327952Sdim
8214327952Sdim  // Set the OpNum parameter to the first source operand.
8215327952Sdim  OpNum = 1;
8216327952Sdim
8217327952Sdim  const MachineOperand &MO = MI.getOperand(OpNum);
8218327952Sdim  if (MO.isUndef() && TargetRegisterInfo::isPhysicalRegister(MO.getReg())) {
8219327952Sdim    return UndefRegClearance;
8220327952Sdim  }
8221327952Sdim  return 0;
8222327952Sdim}
8223327952Sdim
8224327952Sdimvoid X86InstrInfo::breakPartialRegDependency(
8225327952Sdim    MachineInstr &MI, unsigned OpNum, const TargetRegisterInfo *TRI) const {
8226327952Sdim  unsigned Reg = MI.getOperand(OpNum).getReg();
8227327952Sdim  // If MI kills this register, the false dependence is already broken.
8228327952Sdim  if (MI.killsRegister(Reg, TRI))
8229327952Sdim    return;
8230327952Sdim
8231327952Sdim  if (X86::VR128RegClass.contains(Reg)) {
8232327952Sdim    // These instructions are all floating point domain, so xorps is the best
8233327952Sdim    // choice.
8234327952Sdim    unsigned Opc = Subtarget.hasAVX() ? X86::VXORPSrr : X86::XORPSrr;
8235327952Sdim    BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), get(Opc), Reg)
8236327952Sdim        .addReg(Reg, RegState::Undef)
8237327952Sdim        .addReg(Reg, RegState::Undef);
8238327952Sdim    MI.addRegisterKilled(Reg, TRI, true);
8239327952Sdim  } else if (X86::VR256RegClass.contains(Reg)) {
8240327952Sdim    // Use vxorps to clear the full ymm register.
8241327952Sdim    // It wants to read and write the xmm sub-register.
8242327952Sdim    unsigned XReg = TRI->getSubReg(Reg, X86::sub_xmm);
8243327952Sdim    BuildMI(*MI.getParent(), MI, MI.getDebugLoc(), get(X86::VXORPSrr), XReg)
8244327952Sdim        .addReg(XReg, RegState::Undef)
8245327952Sdim        .addReg(XReg, RegState::Undef)
8246327952Sdim        .addReg(Reg, RegState::ImplicitDefine);
8247327952Sdim    MI.addRegisterKilled(Reg, TRI, true);
8248327952Sdim  }
8249327952Sdim}
8250327952Sdim
8251296417Sdimstatic void addOperands(MachineInstrBuilder &MIB, ArrayRef<MachineOperand> MOs,
8252296417Sdim                        int PtrOffset = 0) {
8253288943Sdim  unsigned NumAddrOps = MOs.size();
8254296417Sdim
8255296417Sdim  if (NumAddrOps < 4) {
8256296417Sdim    // FrameIndex only - add an immediate offset (whether its zero or not).
8257296417Sdim    for (unsigned i = 0; i != NumAddrOps; ++i)
8258321369Sdim      MIB.add(MOs[i]);
8259296417Sdim    addOffset(MIB, PtrOffset);
8260296417Sdim  } else {
8261296417Sdim    // General Memory Addressing - we need to add any offset to an existing
8262296417Sdim    // offset.
8263296417Sdim    assert(MOs.size() == 5 && "Unexpected memory operand list length");
8264296417Sdim    for (unsigned i = 0; i != NumAddrOps; ++i) {
8265296417Sdim      const MachineOperand &MO = MOs[i];
8266296417Sdim      if (i == 3 && PtrOffset != 0) {
8267296417Sdim        MIB.addDisp(MO, PtrOffset);
8268296417Sdim      } else {
8269321369Sdim        MIB.add(MO);
8270296417Sdim      }
8271296417Sdim    }
8272296417Sdim  }
8273288943Sdim}
8274288943Sdim
8275193323Sedstatic MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
8276288943Sdim                                     ArrayRef<MachineOperand> MOs,
8277288943Sdim                                     MachineBasicBlock::iterator InsertPt,
8278309124Sdim                                     MachineInstr &MI,
8279193323Sed                                     const TargetInstrInfo &TII) {
8280193323Sed  // Create the base instruction with the memory operand as the first part.
8281249423Sdim  // Omit the implicit operands, something BuildMI can't do.
8282309124Sdim  MachineInstr *NewMI =
8283309124Sdim      MF.CreateMachineInstr(TII.get(Opcode), MI.getDebugLoc(), true);
8284249423Sdim  MachineInstrBuilder MIB(MF, NewMI);
8285288943Sdim  addOperands(MIB, MOs);
8286218893Sdim
8287193323Sed  // Loop over the rest of the ri operands, converting them over.
8288309124Sdim  unsigned NumOps = MI.getDesc().getNumOperands() - 2;
8289193323Sed  for (unsigned i = 0; i != NumOps; ++i) {
8290309124Sdim    MachineOperand &MO = MI.getOperand(i + 2);
8291321369Sdim    MIB.add(MO);
8292193323Sed  }
8293309124Sdim  for (unsigned i = NumOps + 2, e = MI.getNumOperands(); i != e; ++i) {
8294309124Sdim    MachineOperand &MO = MI.getOperand(i);
8295321369Sdim    MIB.add(MO);
8296193323Sed  }
8297288943Sdim
8298288943Sdim  MachineBasicBlock *MBB = InsertPt->getParent();
8299288943Sdim  MBB->insert(InsertPt, NewMI);
8300288943Sdim
8301193323Sed  return MIB;
8302193323Sed}
8303193323Sed
8304288943Sdimstatic MachineInstr *FuseInst(MachineFunction &MF, unsigned Opcode,
8305288943Sdim                              unsigned OpNo, ArrayRef<MachineOperand> MOs,
8306288943Sdim                              MachineBasicBlock::iterator InsertPt,
8307309124Sdim                              MachineInstr &MI, const TargetInstrInfo &TII,
8308296417Sdim                              int PtrOffset = 0) {
8309249423Sdim  // Omit the implicit operands, something BuildMI can't do.
8310309124Sdim  MachineInstr *NewMI =
8311309124Sdim      MF.CreateMachineInstr(TII.get(Opcode), MI.getDebugLoc(), true);
8312249423Sdim  MachineInstrBuilder MIB(MF, NewMI);
8313218893Sdim
8314309124Sdim  for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
8315309124Sdim    MachineOperand &MO = MI.getOperand(i);
8316193323Sed    if (i == OpNo) {
8317193323Sed      assert(MO.isReg() && "Expected to fold into reg operand!");
8318296417Sdim      addOperands(MIB, MOs, PtrOffset);
8319193323Sed    } else {
8320321369Sdim      MIB.add(MO);
8321193323Sed    }
8322193323Sed  }
8323288943Sdim
8324288943Sdim  MachineBasicBlock *MBB = InsertPt->getParent();
8325288943Sdim  MBB->insert(InsertPt, NewMI);
8326288943Sdim
8327193323Sed  return MIB;
8328193323Sed}
8329193323Sed
8330193323Sedstatic MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
8331288943Sdim                                ArrayRef<MachineOperand> MOs,
8332288943Sdim                                MachineBasicBlock::iterator InsertPt,
8333309124Sdim                                MachineInstr &MI) {
8334288943Sdim  MachineInstrBuilder MIB = BuildMI(*InsertPt->getParent(), InsertPt,
8335309124Sdim                                    MI.getDebugLoc(), TII.get(Opcode));
8336288943Sdim  addOperands(MIB, MOs);
8337193323Sed  return MIB.addImm(0);
8338193323Sed}
8339193323Sed
8340296417SdimMachineInstr *X86InstrInfo::foldMemoryOperandCustom(
8341309124Sdim    MachineFunction &MF, MachineInstr &MI, unsigned OpNum,
8342296417Sdim    ArrayRef<MachineOperand> MOs, MachineBasicBlock::iterator InsertPt,
8343296417Sdim    unsigned Size, unsigned Align) const {
8344309124Sdim  switch (MI.getOpcode()) {
8345296417Sdim  case X86::INSERTPSrr:
8346296417Sdim  case X86::VINSERTPSrr:
8347314564Sdim  case X86::VINSERTPSZrr:
8348296417Sdim    // Attempt to convert the load of inserted vector into a fold load
8349296417Sdim    // of a single float.
8350296417Sdim    if (OpNum == 2) {
8351309124Sdim      unsigned Imm = MI.getOperand(MI.getNumOperands() - 1).getImm();
8352296417Sdim      unsigned ZMask = Imm & 15;
8353296417Sdim      unsigned DstIdx = (Imm >> 4) & 3;
8354296417Sdim      unsigned SrcIdx = (Imm >> 6) & 3;
8355296417Sdim
8356321369Sdim      const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8357321369Sdim      const TargetRegisterClass *RC = getRegClass(MI.getDesc(), OpNum, &RI, MF);
8358321369Sdim      unsigned RCSize = TRI.getRegSizeInBits(*RC) / 8;
8359296417Sdim      if (Size <= RCSize && 4 <= Align) {
8360296417Sdim        int PtrOffset = SrcIdx * 4;
8361296417Sdim        unsigned NewImm = (DstIdx << 4) | ZMask;
8362296417Sdim        unsigned NewOpCode =
8363314564Sdim            (MI.getOpcode() == X86::VINSERTPSZrr) ? X86::VINSERTPSZrm :
8364314564Sdim            (MI.getOpcode() == X86::VINSERTPSrr)  ? X86::VINSERTPSrm  :
8365314564Sdim                                                    X86::INSERTPSrm;
8366296417Sdim        MachineInstr *NewMI =
8367296417Sdim            FuseInst(MF, NewOpCode, OpNum, MOs, InsertPt, MI, *this, PtrOffset);
8368296417Sdim        NewMI->getOperand(NewMI->getNumOperands() - 1).setImm(NewImm);
8369296417Sdim        return NewMI;
8370296417Sdim      }
8371296417Sdim    }
8372296417Sdim    break;
8373309124Sdim  case X86::MOVHLPSrr:
8374309124Sdim  case X86::VMOVHLPSrr:
8375314564Sdim  case X86::VMOVHLPSZrr:
8376309124Sdim    // Move the upper 64-bits of the second operand to the lower 64-bits.
8377309124Sdim    // To fold the load, adjust the pointer to the upper and use (V)MOVLPS.
8378309124Sdim    // TODO: In most cases AVX doesn't have a 8-byte alignment requirement.
8379309124Sdim    if (OpNum == 2) {
8380321369Sdim      const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8381321369Sdim      const TargetRegisterClass *RC = getRegClass(MI.getDesc(), OpNum, &RI, MF);
8382321369Sdim      unsigned RCSize = TRI.getRegSizeInBits(*RC) / 8;
8383309124Sdim      if (Size <= RCSize && 8 <= Align) {
8384309124Sdim        unsigned NewOpCode =
8385314564Sdim            (MI.getOpcode() == X86::VMOVHLPSZrr) ? X86::VMOVLPSZ128rm :
8386314564Sdim            (MI.getOpcode() == X86::VMOVHLPSrr)  ? X86::VMOVLPSrm     :
8387314564Sdim                                                   X86::MOVLPSrm;
8388309124Sdim        MachineInstr *NewMI =
8389309124Sdim            FuseInst(MF, NewOpCode, OpNum, MOs, InsertPt, MI, *this, 8);
8390309124Sdim        return NewMI;
8391309124Sdim      }
8392309124Sdim    }
8393309124Sdim    break;
8394296417Sdim  };
8395296417Sdim
8396296417Sdim  return nullptr;
8397296417Sdim}
8398296417Sdim
8399288943SdimMachineInstr *X86InstrInfo::foldMemoryOperandImpl(
8400309124Sdim    MachineFunction &MF, MachineInstr &MI, unsigned OpNum,
8401288943Sdim    ArrayRef<MachineOperand> MOs, MachineBasicBlock::iterator InsertPt,
8402288943Sdim    unsigned Size, unsigned Align, bool AllowCommute) const {
8403276479Sdim  const DenseMap<unsigned,
8404309124Sdim                 std::pair<uint16_t, uint16_t> > *OpcodeTablePtr = nullptr;
8405327952Sdim  bool isSlowTwoMemOps = Subtarget.slowTwoMemOps();
8406193323Sed  bool isTwoAddrFold = false;
8407249423Sdim
8408296417Sdim  // For CPUs that favor the register form of a call or push,
8409296417Sdim  // do not fold loads into calls or pushes, unless optimizing for size
8410296417Sdim  // aggressively.
8411327952Sdim  if (isSlowTwoMemOps && !MF.getFunction().optForMinSize() &&
8412309124Sdim      (MI.getOpcode() == X86::CALL32r || MI.getOpcode() == X86::CALL64r ||
8413309124Sdim       MI.getOpcode() == X86::PUSH16r || MI.getOpcode() == X86::PUSH32r ||
8414309124Sdim       MI.getOpcode() == X86::PUSH64r))
8415276479Sdim    return nullptr;
8416249423Sdim
8417327952Sdim  // Avoid partial register update stalls unless optimizing for size.
8418327952Sdim  // TODO: we should block undef reg update as well.
8419327952Sdim  if (!MF.getFunction().optForSize() && hasPartialRegUpdate(MI.getOpcode()))
8420327952Sdim    return nullptr;
8421327952Sdim
8422309124Sdim  unsigned NumOps = MI.getDesc().getNumOperands();
8423309124Sdim  bool isTwoAddr =
8424309124Sdim      NumOps > 1 && MI.getDesc().getOperandConstraint(1, MCOI::TIED_TO) != -1;
8425193323Sed
8426221345Sdim  // FIXME: AsmPrinter doesn't know how to handle
8427221345Sdim  // X86II::MO_GOT_ABSOLUTE_ADDRESS after folding.
8428309124Sdim  if (MI.getOpcode() == X86::ADD32ri &&
8429309124Sdim      MI.getOperand(2).getTargetFlags() == X86II::MO_GOT_ABSOLUTE_ADDRESS)
8430276479Sdim    return nullptr;
8431221345Sdim
8432276479Sdim  MachineInstr *NewMI = nullptr;
8433296417Sdim
8434296417Sdim  // Attempt to fold any custom cases we have.
8435296417Sdim  if (MachineInstr *CustomMI =
8436296417Sdim          foldMemoryOperandCustom(MF, MI, OpNum, MOs, InsertPt, Size, Align))
8437296417Sdim    return CustomMI;
8438296417Sdim
8439193323Sed  // Folding a memory location into the two-address part of a two-address
8440193323Sed  // instruction is different than folding it other places.  It requires
8441193323Sed  // replacing the *two* registers with the memory location.
8442309124Sdim  if (isTwoAddr && NumOps >= 2 && OpNum < 2 && MI.getOperand(0).isReg() &&
8443309124Sdim      MI.getOperand(1).isReg() &&
8444309124Sdim      MI.getOperand(0).getReg() == MI.getOperand(1).getReg()) {
8445193323Sed    OpcodeTablePtr = &RegOp2MemOpTable2Addr;
8446193323Sed    isTwoAddrFold = true;
8447288943Sdim  } else if (OpNum == 0) {
8448309124Sdim    if (MI.getOpcode() == X86::MOV32r0) {
8449288943Sdim      NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, InsertPt, MI);
8450261991Sdim      if (NewMI)
8451261991Sdim        return NewMI;
8452243830Sdim    }
8453218893Sdim
8454193323Sed    OpcodeTablePtr = &RegOp2MemOpTable0;
8455288943Sdim  } else if (OpNum == 1) {
8456193323Sed    OpcodeTablePtr = &RegOp2MemOpTable1;
8457288943Sdim  } else if (OpNum == 2) {
8458193323Sed    OpcodeTablePtr = &RegOp2MemOpTable2;
8459288943Sdim  } else if (OpNum == 3) {
8460239462Sdim    OpcodeTablePtr = &RegOp2MemOpTable3;
8461288943Sdim  } else if (OpNum == 4) {
8462280031Sdim    OpcodeTablePtr = &RegOp2MemOpTable4;
8463193323Sed  }
8464218893Sdim
8465193323Sed  // If table selected...
8466193323Sed  if (OpcodeTablePtr) {
8467193323Sed    // Find the Opcode to fuse
8468309124Sdim    auto I = OpcodeTablePtr->find(MI.getOpcode());
8469193323Sed    if (I != OpcodeTablePtr->end()) {
8470198090Srdivacky      unsigned Opcode = I->second.first;
8471226633Sdim      unsigned MinAlign = (I->second.second & TB_ALIGN_MASK) >> TB_ALIGN_SHIFT;
8472198090Srdivacky      if (Align < MinAlign)
8473276479Sdim        return nullptr;
8474198090Srdivacky      bool NarrowToMOV32rm = false;
8475198090Srdivacky      if (Size) {
8476321369Sdim        const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8477321369Sdim        const TargetRegisterClass *RC = getRegClass(MI.getDesc(), OpNum,
8478321369Sdim                                                    &RI, MF);
8479321369Sdim        unsigned RCSize = TRI.getRegSizeInBits(*RC) / 8;
8480198090Srdivacky        if (Size < RCSize) {
8481198090Srdivacky          // Check if it's safe to fold the load. If the size of the object is
8482198090Srdivacky          // narrower than the load width, then it's not.
8483198090Srdivacky          if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
8484276479Sdim            return nullptr;
8485198090Srdivacky          // If this is a 64-bit load, but the spill slot is 32, then we can do
8486280031Sdim          // a 32-bit load which is implicitly zero-extended. This likely is
8487280031Sdim          // due to live interval analysis remat'ing a load from stack slot.
8488309124Sdim          if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
8489276479Sdim            return nullptr;
8490198090Srdivacky          Opcode = X86::MOV32rm;
8491198090Srdivacky          NarrowToMOV32rm = true;
8492198090Srdivacky        }
8493198090Srdivacky      }
8494198090Srdivacky
8495193323Sed      if (isTwoAddrFold)
8496288943Sdim        NewMI = FuseTwoAddrInst(MF, Opcode, MOs, InsertPt, MI, *this);
8497193323Sed      else
8498288943Sdim        NewMI = FuseInst(MF, Opcode, OpNum, MOs, InsertPt, MI, *this);
8499198090Srdivacky
8500198090Srdivacky      if (NarrowToMOV32rm) {
8501198090Srdivacky        // If this is the special case where we use a MOV32rm to load a 32-bit
8502198090Srdivacky        // value and zero-extend the top bits. Change the destination register
8503198090Srdivacky        // to a 32-bit one.
8504198090Srdivacky        unsigned DstReg = NewMI->getOperand(0).getReg();
8505198090Srdivacky        if (TargetRegisterInfo::isPhysicalRegister(DstReg))
8506280031Sdim          NewMI->getOperand(0).setReg(RI.getSubReg(DstReg, X86::sub_32bit));
8507198090Srdivacky        else
8508208599Srdivacky          NewMI->getOperand(0).setSubReg(X86::sub_32bit);
8509198090Srdivacky      }
8510193323Sed      return NewMI;
8511193323Sed    }
8512193323Sed  }
8513218893Sdim
8514280031Sdim  // If the instruction and target operand are commutable, commute the
8515280031Sdim  // instruction and try again.
8516280031Sdim  if (AllowCommute) {
8517296417Sdim    unsigned CommuteOpIdx1 = OpNum, CommuteOpIdx2 = CommuteAnyOperandIndex;
8518280031Sdim    if (findCommutedOpIndices(MI, CommuteOpIdx1, CommuteOpIdx2)) {
8519309124Sdim      bool HasDef = MI.getDesc().getNumDefs();
8520309124Sdim      unsigned Reg0 = HasDef ? MI.getOperand(0).getReg() : 0;
8521309124Sdim      unsigned Reg1 = MI.getOperand(CommuteOpIdx1).getReg();
8522309124Sdim      unsigned Reg2 = MI.getOperand(CommuteOpIdx2).getReg();
8523296417Sdim      bool Tied1 =
8524309124Sdim          0 == MI.getDesc().getOperandConstraint(CommuteOpIdx1, MCOI::TIED_TO);
8525296417Sdim      bool Tied2 =
8526309124Sdim          0 == MI.getDesc().getOperandConstraint(CommuteOpIdx2, MCOI::TIED_TO);
8527280031Sdim
8528280031Sdim      // If either of the commutable operands are tied to the destination
8529280031Sdim      // then we can not commute + fold.
8530296417Sdim      if ((HasDef && Reg0 == Reg1 && Tied1) ||
8531296417Sdim          (HasDef && Reg0 == Reg2 && Tied2))
8532280031Sdim        return nullptr;
8533280031Sdim
8534296417Sdim      MachineInstr *CommutedMI =
8535296417Sdim          commuteInstruction(MI, false, CommuteOpIdx1, CommuteOpIdx2);
8536296417Sdim      if (!CommutedMI) {
8537296417Sdim        // Unable to commute.
8538296417Sdim        return nullptr;
8539296417Sdim      }
8540309124Sdim      if (CommutedMI != &MI) {
8541296417Sdim        // New instruction. We can't fold from this.
8542296417Sdim        CommutedMI->eraseFromParent();
8543296417Sdim        return nullptr;
8544296417Sdim      }
8545280031Sdim
8546296417Sdim      // Attempt to fold with the commuted version of the instruction.
8547296417Sdim      NewMI = foldMemoryOperandImpl(MF, MI, CommuteOpIdx2, MOs, InsertPt,
8548296417Sdim                                    Size, Align, /*AllowCommute=*/false);
8549296417Sdim      if (NewMI)
8550296417Sdim        return NewMI;
8551280031Sdim
8552296417Sdim      // Folding failed again - undo the commute before returning.
8553296417Sdim      MachineInstr *UncommutedMI =
8554296417Sdim          commuteInstruction(MI, false, CommuteOpIdx1, CommuteOpIdx2);
8555296417Sdim      if (!UncommutedMI) {
8556296417Sdim        // Unable to commute.
8557280031Sdim        return nullptr;
8558280031Sdim      }
8559309124Sdim      if (UncommutedMI != &MI) {
8560296417Sdim        // New instruction. It doesn't need to be kept.
8561296417Sdim        UncommutedMI->eraseFromParent();
8562296417Sdim        return nullptr;
8563296417Sdim      }
8564296417Sdim
8565296417Sdim      // Return here to prevent duplicate fuse failure report.
8566296417Sdim      return nullptr;
8567280031Sdim    }
8568280031Sdim  }
8569280031Sdim
8570218893Sdim  // No fusion
8571309124Sdim  if (PrintFailedFusing && !MI.isCopy())
8572309124Sdim    dbgs() << "We failed to fuse operand " << OpNum << " in " << MI;
8573276479Sdim  return nullptr;
8574193323Sed}
8575193323Sed
8576309124SdimMachineInstr *
8577309124SdimX86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF, MachineInstr &MI,
8578309124Sdim                                    ArrayRef<unsigned> Ops,
8579309124Sdim                                    MachineBasicBlock::iterator InsertPt,
8580309124Sdim                                    int FrameIndex, LiveIntervals *LIS) const {
8581218893Sdim  // Check switch flag
8582296417Sdim  if (NoFusing)
8583296417Sdim    return nullptr;
8584193323Sed
8585226633Sdim  // Unless optimizing for size, don't fold to avoid partial
8586226633Sdim  // register update stalls
8587327952Sdim  // TODO: we should block undef reg update as well.
8588327952Sdim  if (!MF.getFunction().optForSize() && hasPartialRegUpdate(MI.getOpcode()))
8589276479Sdim    return nullptr;
8590201360Srdivacky
8591314564Sdim  // Don't fold subreg spills, or reloads that use a high subreg.
8592314564Sdim  for (auto Op : Ops) {
8593314564Sdim    MachineOperand &MO = MI.getOperand(Op);
8594314564Sdim    auto SubReg = MO.getSubReg();
8595314564Sdim    if (SubReg && (MO.isDef() || SubReg == X86::sub_8bit_hi))
8596314564Sdim      return nullptr;
8597314564Sdim  }
8598314564Sdim
8599314564Sdim  const MachineFrameInfo &MFI = MF.getFrameInfo();
8600314564Sdim  unsigned Size = MFI.getObjectSize(FrameIndex);
8601314564Sdim  unsigned Alignment = MFI.getObjectAlignment(FrameIndex);
8602256090Sdim  // If the function stack isn't realigned we don't want to fold instructions
8603256090Sdim  // that need increased alignment.
8604256090Sdim  if (!RI.needsStackRealignment(MF))
8605288943Sdim    Alignment =
8606288943Sdim        std::min(Alignment, Subtarget.getFrameLowering()->getStackAlignment());
8607193323Sed  if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
8608193323Sed    unsigned NewOpc = 0;
8609198090Srdivacky    unsigned RCSize = 0;
8610309124Sdim    switch (MI.getOpcode()) {
8611276479Sdim    default: return nullptr;
8612198090Srdivacky    case X86::TEST8rr:  NewOpc = X86::CMP8ri; RCSize = 1; break;
8613208599Srdivacky    case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
8614208599Srdivacky    case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
8615208599Srdivacky    case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
8616193323Sed    }
8617198090Srdivacky    // Check if it's safe to fold the load. If the size of the object is
8618198090Srdivacky    // narrower than the load width, then it's not.
8619198090Srdivacky    if (Size < RCSize)
8620276479Sdim      return nullptr;
8621193323Sed    // Change to CMPXXri r, 0 first.
8622309124Sdim    MI.setDesc(get(NewOpc));
8623309124Sdim    MI.getOperand(1).ChangeToImmediate(0);
8624193323Sed  } else if (Ops.size() != 1)
8625276479Sdim    return nullptr;
8626193323Sed
8627288943Sdim  return foldMemoryOperandImpl(MF, MI, Ops[0],
8628288943Sdim                               MachineOperand::CreateFI(FrameIndex), InsertPt,
8629280031Sdim                               Size, Alignment, /*AllowCommute=*/true);
8630193323Sed}
8631193323Sed
8632288943Sdim/// Check if \p LoadMI is a partial register load that we can't fold into \p MI
8633288943Sdim/// because the latter uses contents that wouldn't be defined in the folded
8634288943Sdim/// version.  For instance, this transformation isn't legal:
8635288943Sdim///   movss (%rdi), %xmm0
8636288943Sdim///   addps %xmm0, %xmm0
8637288943Sdim/// ->
8638288943Sdim///   addps (%rdi), %xmm0
8639288943Sdim///
8640288943Sdim/// But this one is:
8641288943Sdim///   movss (%rdi), %xmm0
8642288943Sdim///   addss %xmm0, %xmm0
8643288943Sdim/// ->
8644288943Sdim///   addss (%rdi), %xmm0
8645288943Sdim///
8646288943Sdimstatic bool isNonFoldablePartialRegisterLoad(const MachineInstr &LoadMI,
8647288943Sdim                                             const MachineInstr &UserMI,
8648288943Sdim                                             const MachineFunction &MF) {
8649280031Sdim  unsigned Opc = LoadMI.getOpcode();
8650288943Sdim  unsigned UserOpc = UserMI.getOpcode();
8651321369Sdim  const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
8652321369Sdim  const TargetRegisterClass *RC =
8653321369Sdim      MF.getRegInfo().getRegClass(LoadMI.getOperand(0).getReg());
8654321369Sdim  unsigned RegSize = TRI.getRegSizeInBits(*RC);
8655280031Sdim
8656309124Sdim  if ((Opc == X86::MOVSSrm || Opc == X86::VMOVSSrm || Opc == X86::VMOVSSZrm) &&
8657321369Sdim      RegSize > 32) {
8658280031Sdim    // These instructions only load 32 bits, we can't fold them if the
8659288943Sdim    // destination register is wider than 32 bits (4 bytes), and its user
8660288943Sdim    // instruction isn't scalar (SS).
8661288943Sdim    switch (UserOpc) {
8662309124Sdim    case X86::ADDSSrr_Int: case X86::VADDSSrr_Int: case X86::VADDSSZrr_Int:
8663327952Sdim    case X86::CMPSSrr_Int: case X86::VCMPSSrr_Int: case X86::VCMPSSZrr_Int:
8664309124Sdim    case X86::DIVSSrr_Int: case X86::VDIVSSrr_Int: case X86::VDIVSSZrr_Int:
8665314564Sdim    case X86::MAXSSrr_Int: case X86::VMAXSSrr_Int: case X86::VMAXSSZrr_Int:
8666314564Sdim    case X86::MINSSrr_Int: case X86::VMINSSrr_Int: case X86::VMINSSZrr_Int:
8667309124Sdim    case X86::MULSSrr_Int: case X86::VMULSSrr_Int: case X86::VMULSSZrr_Int:
8668309124Sdim    case X86::SUBSSrr_Int: case X86::VSUBSSrr_Int: case X86::VSUBSSZrr_Int:
8669321369Sdim    case X86::VADDSSZrr_Intk: case X86::VADDSSZrr_Intkz:
8670321369Sdim    case X86::VDIVSSZrr_Intk: case X86::VDIVSSZrr_Intkz:
8671321369Sdim    case X86::VMAXSSZrr_Intk: case X86::VMAXSSZrr_Intkz:
8672321369Sdim    case X86::VMINSSZrr_Intk: case X86::VMINSSZrr_Intkz:
8673321369Sdim    case X86::VMULSSZrr_Intk: case X86::VMULSSZrr_Intkz:
8674321369Sdim    case X86::VSUBSSZrr_Intk: case X86::VSUBSSZrr_Intkz:
8675314564Sdim    case X86::VFMADDSS4rr_Int:   case X86::VFNMADDSS4rr_Int:
8676314564Sdim    case X86::VFMSUBSS4rr_Int:   case X86::VFNMSUBSS4rr_Int:
8677314564Sdim    case X86::VFMADD132SSr_Int:  case X86::VFNMADD132SSr_Int:
8678314564Sdim    case X86::VFMADD213SSr_Int:  case X86::VFNMADD213SSr_Int:
8679314564Sdim    case X86::VFMADD231SSr_Int:  case X86::VFNMADD231SSr_Int:
8680314564Sdim    case X86::VFMSUB132SSr_Int:  case X86::VFNMSUB132SSr_Int:
8681314564Sdim    case X86::VFMSUB213SSr_Int:  case X86::VFNMSUB213SSr_Int:
8682314564Sdim    case X86::VFMSUB231SSr_Int:  case X86::VFNMSUB231SSr_Int:
8683314564Sdim    case X86::VFMADD132SSZr_Int: case X86::VFNMADD132SSZr_Int:
8684314564Sdim    case X86::VFMADD213SSZr_Int: case X86::VFNMADD213SSZr_Int:
8685314564Sdim    case X86::VFMADD231SSZr_Int: case X86::VFNMADD231SSZr_Int:
8686314564Sdim    case X86::VFMSUB132SSZr_Int: case X86::VFNMSUB132SSZr_Int:
8687314564Sdim    case X86::VFMSUB213SSZr_Int: case X86::VFNMSUB213SSZr_Int:
8688314564Sdim    case X86::VFMSUB231SSZr_Int: case X86::VFNMSUB231SSZr_Int:
8689321369Sdim    case X86::VFMADD132SSZr_Intk: case X86::VFNMADD132SSZr_Intk:
8690321369Sdim    case X86::VFMADD213SSZr_Intk: case X86::VFNMADD213SSZr_Intk:
8691321369Sdim    case X86::VFMADD231SSZr_Intk: case X86::VFNMADD231SSZr_Intk:
8692321369Sdim    case X86::VFMSUB132SSZr_Intk: case X86::VFNMSUB132SSZr_Intk:
8693321369Sdim    case X86::VFMSUB213SSZr_Intk: case X86::VFNMSUB213SSZr_Intk:
8694321369Sdim    case X86::VFMSUB231SSZr_Intk: case X86::VFNMSUB231SSZr_Intk:
8695321369Sdim    case X86::VFMADD132SSZr_Intkz: case X86::VFNMADD132SSZr_Intkz:
8696321369Sdim    case X86::VFMADD213SSZr_Intkz: case X86::VFNMADD213SSZr_Intkz:
8697321369Sdim    case X86::VFMADD231SSZr_Intkz: case X86::VFNMADD231SSZr_Intkz:
8698321369Sdim    case X86::VFMSUB132SSZr_Intkz: case X86::VFNMSUB132SSZr_Intkz:
8699321369Sdim    case X86::VFMSUB213SSZr_Intkz: case X86::VFNMSUB213SSZr_Intkz:
8700321369Sdim    case X86::VFMSUB231SSZr_Intkz: case X86::VFNMSUB231SSZr_Intkz:
8701288943Sdim      return false;
8702288943Sdim    default:
8703288943Sdim      return true;
8704288943Sdim    }
8705288943Sdim  }
8706280031Sdim
8707309124Sdim  if ((Opc == X86::MOVSDrm || Opc == X86::VMOVSDrm || Opc == X86::VMOVSDZrm) &&
8708321369Sdim      RegSize > 64) {
8709280031Sdim    // These instructions only load 64 bits, we can't fold them if the
8710288943Sdim    // destination register is wider than 64 bits (8 bytes), and its user
8711288943Sdim    // instruction isn't scalar (SD).
8712288943Sdim    switch (UserOpc) {
8713309124Sdim    case X86::ADDSDrr_Int: case X86::VADDSDrr_Int: case X86::VADDSDZrr_Int:
8714327952Sdim    case X86::CMPSDrr_Int: case X86::VCMPSDrr_Int: case X86::VCMPSDZrr_Int:
8715309124Sdim    case X86::DIVSDrr_Int: case X86::VDIVSDrr_Int: case X86::VDIVSDZrr_Int:
8716314564Sdim    case X86::MAXSDrr_Int: case X86::VMAXSDrr_Int: case X86::VMAXSDZrr_Int:
8717314564Sdim    case X86::MINSDrr_Int: case X86::VMINSDrr_Int: case X86::VMINSDZrr_Int:
8718309124Sdim    case X86::MULSDrr_Int: case X86::VMULSDrr_Int: case X86::VMULSDZrr_Int:
8719309124Sdim    case X86::SUBSDrr_Int: case X86::VSUBSDrr_Int: case X86::VSUBSDZrr_Int:
8720321369Sdim    case X86::VADDSDZrr_Intk: case X86::VADDSDZrr_Intkz:
8721321369Sdim    case X86::VDIVSDZrr_Intk: case X86::VDIVSDZrr_Intkz:
8722321369Sdim    case X86::VMAXSDZrr_Intk: case X86::VMAXSDZrr_Intkz:
8723321369Sdim    case X86::VMINSDZrr_Intk: case X86::VMINSDZrr_Intkz:
8724321369Sdim    case X86::VMULSDZrr_Intk: case X86::VMULSDZrr_Intkz:
8725321369Sdim    case X86::VSUBSDZrr_Intk: case X86::VSUBSDZrr_Intkz:
8726314564Sdim    case X86::VFMADDSD4rr_Int:   case X86::VFNMADDSD4rr_Int:
8727314564Sdim    case X86::VFMSUBSD4rr_Int:   case X86::VFNMSUBSD4rr_Int:
8728314564Sdim    case X86::VFMADD132SDr_Int:  case X86::VFNMADD132SDr_Int:
8729314564Sdim    case X86::VFMADD213SDr_Int:  case X86::VFNMADD213SDr_Int:
8730314564Sdim    case X86::VFMADD231SDr_Int:  case X86::VFNMADD231SDr_Int:
8731314564Sdim    case X86::VFMSUB132SDr_Int:  case X86::VFNMSUB132SDr_Int:
8732314564Sdim    case X86::VFMSUB213SDr_Int:  case X86::VFNMSUB213SDr_Int:
8733314564Sdim    case X86::VFMSUB231SDr_Int:  case X86::VFNMSUB231SDr_Int:
8734314564Sdim    case X86::VFMADD132SDZr_Int: case X86::VFNMADD132SDZr_Int:
8735314564Sdim    case X86::VFMADD213SDZr_Int: case X86::VFNMADD213SDZr_Int:
8736314564Sdim    case X86::VFMADD231SDZr_Int: case X86::VFNMADD231SDZr_Int:
8737314564Sdim    case X86::VFMSUB132SDZr_Int: case X86::VFNMSUB132SDZr_Int:
8738314564Sdim    case X86::VFMSUB213SDZr_Int: case X86::VFNMSUB213SDZr_Int:
8739314564Sdim    case X86::VFMSUB231SDZr_Int: case X86::VFNMSUB231SDZr_Int:
8740321369Sdim    case X86::VFMADD132SDZr_Intk: case X86::VFNMADD132SDZr_Intk:
8741321369Sdim    case X86::VFMADD213SDZr_Intk: case X86::VFNMADD213SDZr_Intk:
8742321369Sdim    case X86::VFMADD231SDZr_Intk: case X86::VFNMADD231SDZr_Intk:
8743321369Sdim    case X86::VFMSUB132SDZr_Intk: case X86::VFNMSUB132SDZr_Intk:
8744321369Sdim    case X86::VFMSUB213SDZr_Intk: case X86::VFNMSUB213SDZr_Intk:
8745321369Sdim    case X86::VFMSUB231SDZr_Intk: case X86::VFNMSUB231SDZr_Intk:
8746321369Sdim    case X86::VFMADD132SDZr_Intkz: case X86::VFNMADD132SDZr_Intkz:
8747321369Sdim    case X86::VFMADD213SDZr_Intkz: case X86::VFNMADD213SDZr_Intkz:
8748321369Sdim    case X86::VFMADD231SDZr_Intkz: case X86::VFNMADD231SDZr_Intkz:
8749321369Sdim    case X86::VFMSUB132SDZr_Intkz: case X86::VFNMSUB132SDZr_Intkz:
8750321369Sdim    case X86::VFMSUB213SDZr_Intkz: case X86::VFNMSUB213SDZr_Intkz:
8751321369Sdim    case X86::VFMSUB231SDZr_Intkz: case X86::VFNMSUB231SDZr_Intkz:
8752288943Sdim      return false;
8753288943Sdim    default:
8754288943Sdim      return true;
8755288943Sdim    }
8756288943Sdim  }
8757280031Sdim
8758280031Sdim  return false;
8759280031Sdim}
8760280031Sdim
8761288943SdimMachineInstr *X86InstrInfo::foldMemoryOperandImpl(
8762309124Sdim    MachineFunction &MF, MachineInstr &MI, ArrayRef<unsigned> Ops,
8763309124Sdim    MachineBasicBlock::iterator InsertPt, MachineInstr &LoadMI,
8764309124Sdim    LiveIntervals *LIS) const {
8765314564Sdim
8766314564Sdim  // TODO: Support the case where LoadMI loads a wide register, but MI
8767314564Sdim  // only uses a subreg.
8768314564Sdim  for (auto Op : Ops) {
8769314564Sdim    if (MI.getOperand(Op).getSubReg())
8770314564Sdim      return nullptr;
8771314564Sdim  }
8772314564Sdim
8773261991Sdim  // If loading from a FrameIndex, fold directly from the FrameIndex.
8774309124Sdim  unsigned NumOps = LoadMI.getDesc().getNumOperands();
8775261991Sdim  int FrameIndex;
8776280031Sdim  if (isLoadFromStackSlot(LoadMI, FrameIndex)) {
8777309124Sdim    if (isNonFoldablePartialRegisterLoad(LoadMI, MI, MF))
8778280031Sdim      return nullptr;
8779309124Sdim    return foldMemoryOperandImpl(MF, MI, Ops, InsertPt, FrameIndex, LIS);
8780280031Sdim  }
8781261991Sdim
8782218893Sdim  // Check switch flag
8783276479Sdim  if (NoFusing) return nullptr;
8784193323Sed
8785296417Sdim  // Avoid partial register update stalls unless optimizing for size.
8786327952Sdim  // TODO: we should block undef reg update as well.
8787327952Sdim  if (!MF.getFunction().optForSize() && hasPartialRegUpdate(MI.getOpcode()))
8788276479Sdim    return nullptr;
8789201360Srdivacky
8790193323Sed  // Determine the alignment of the load.
8791193323Sed  unsigned Alignment = 0;
8792309124Sdim  if (LoadMI.hasOneMemOperand())
8793309124Sdim    Alignment = (*LoadMI.memoperands_begin())->getAlignment();
8794198090Srdivacky  else
8795309124Sdim    switch (LoadMI.getOpcode()) {
8796309124Sdim    case X86::AVX512_512_SET0:
8797309124Sdim    case X86::AVX512_512_SETALLONES:
8798309124Sdim      Alignment = 64;
8799309124Sdim      break;
8800234353Sdim    case X86::AVX2_SETALLONES:
8801321369Sdim    case X86::AVX1_SETALLONES:
8802243830Sdim    case X86::AVX_SET0:
8803309124Sdim    case X86::AVX512_256_SET0:
8804212904Sdim      Alignment = 32;
8805212904Sdim      break;
8806226633Sdim    case X86::V_SET0:
8807198090Srdivacky    case X86::V_SETALLONES:
8808309124Sdim    case X86::AVX512_128_SET0:
8809198090Srdivacky      Alignment = 16;
8810198090Srdivacky      break;
8811198090Srdivacky    case X86::FsFLD0SD:
8812314564Sdim    case X86::AVX512_FsFLD0SD:
8813198090Srdivacky      Alignment = 8;
8814198090Srdivacky      break;
8815198090Srdivacky    case X86::FsFLD0SS:
8816314564Sdim    case X86::AVX512_FsFLD0SS:
8817198090Srdivacky      Alignment = 4;
8818198090Srdivacky      break;
8819198090Srdivacky    default:
8820276479Sdim      return nullptr;
8821193323Sed    }
8822193323Sed  if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
8823193323Sed    unsigned NewOpc = 0;
8824309124Sdim    switch (MI.getOpcode()) {
8825276479Sdim    default: return nullptr;
8826193323Sed    case X86::TEST8rr:  NewOpc = X86::CMP8ri; break;
8827208599Srdivacky    case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
8828208599Srdivacky    case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
8829208599Srdivacky    case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
8830193323Sed    }
8831193323Sed    // Change to CMPXXri r, 0 first.
8832309124Sdim    MI.setDesc(get(NewOpc));
8833309124Sdim    MI.getOperand(1).ChangeToImmediate(0);
8834193323Sed  } else if (Ops.size() != 1)
8835276479Sdim    return nullptr;
8836193323Sed
8837212904Sdim  // Make sure the subregisters match.
8838212904Sdim  // Otherwise we risk changing the size of the load.
8839309124Sdim  if (LoadMI.getOperand(0).getSubReg() != MI.getOperand(Ops[0]).getSubReg())
8840276479Sdim    return nullptr;
8841212904Sdim
8842210299Sed  SmallVector<MachineOperand,X86::AddrNumOperands> MOs;
8843309124Sdim  switch (LoadMI.getOpcode()) {
8844226633Sdim  case X86::V_SET0:
8845198090Srdivacky  case X86::V_SETALLONES:
8846234353Sdim  case X86::AVX2_SETALLONES:
8847321369Sdim  case X86::AVX1_SETALLONES:
8848243830Sdim  case X86::AVX_SET0:
8849309124Sdim  case X86::AVX512_128_SET0:
8850309124Sdim  case X86::AVX512_256_SET0:
8851309124Sdim  case X86::AVX512_512_SET0:
8852309124Sdim  case X86::AVX512_512_SETALLONES:
8853198090Srdivacky  case X86::FsFLD0SD:
8854314564Sdim  case X86::AVX512_FsFLD0SD:
8855314564Sdim  case X86::FsFLD0SS:
8856314564Sdim  case X86::AVX512_FsFLD0SS: {
8857226633Sdim    // Folding a V_SET0 or V_SETALLONES as a load, to ease register pressure.
8858193323Sed    // Create a constant-pool entry and operands to load from it.
8859193323Sed
8860204961Srdivacky    // Medium and large mode can't fold loads this way.
8861276479Sdim    if (MF.getTarget().getCodeModel() != CodeModel::Small &&
8862276479Sdim        MF.getTarget().getCodeModel() != CodeModel::Kernel)
8863276479Sdim      return nullptr;
8864204961Srdivacky
8865193323Sed    // x86-32 PIC requires a PIC base register for constant pools.
8866193323Sed    unsigned PICBase = 0;
8867309124Sdim    if (MF.getTarget().isPositionIndependent()) {
8868276479Sdim      if (Subtarget.is64Bit())
8869198090Srdivacky        PICBase = X86::RIP;
8870198090Srdivacky      else
8871210299Sed        // FIXME: PICBase = getGlobalBaseReg(&MF);
8872198090Srdivacky        // This doesn't work for several reasons.
8873198090Srdivacky        // 1. GlobalBaseReg may have been spilled.
8874198090Srdivacky        // 2. It may not be live at MI.
8875276479Sdim        return nullptr;
8876198090Srdivacky    }
8877193323Sed
8878198090Srdivacky    // Create a constant-pool entry.
8879193323Sed    MachineConstantPool &MCP = *MF.getConstantPool();
8880226633Sdim    Type *Ty;
8881309124Sdim    unsigned Opc = LoadMI.getOpcode();
8882314564Sdim    if (Opc == X86::FsFLD0SS || Opc == X86::AVX512_FsFLD0SS)
8883327952Sdim      Ty = Type::getFloatTy(MF.getFunction().getContext());
8884314564Sdim    else if (Opc == X86::FsFLD0SD || Opc == X86::AVX512_FsFLD0SD)
8885327952Sdim      Ty = Type::getDoubleTy(MF.getFunction().getContext());
8886309124Sdim    else if (Opc == X86::AVX512_512_SET0 || Opc == X86::AVX512_512_SETALLONES)
8887327952Sdim      Ty = VectorType::get(Type::getInt32Ty(MF.getFunction().getContext()),16);
8888309124Sdim    else if (Opc == X86::AVX2_SETALLONES || Opc == X86::AVX_SET0 ||
8889321369Sdim             Opc == X86::AVX512_256_SET0 || Opc == X86::AVX1_SETALLONES)
8890327952Sdim      Ty = VectorType::get(Type::getInt32Ty(MF.getFunction().getContext()), 8);
8891198090Srdivacky    else
8892327952Sdim      Ty = VectorType::get(Type::getInt32Ty(MF.getFunction().getContext()), 4);
8893226633Sdim
8894309124Sdim    bool IsAllOnes = (Opc == X86::V_SETALLONES || Opc == X86::AVX2_SETALLONES ||
8895321369Sdim                      Opc == X86::AVX512_512_SETALLONES ||
8896321369Sdim                      Opc == X86::AVX1_SETALLONES);
8897226633Sdim    const Constant *C = IsAllOnes ? Constant::getAllOnesValue(Ty) :
8898226633Sdim                                    Constant::getNullValue(Ty);
8899198090Srdivacky    unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
8900193323Sed
8901193323Sed    // Create operands to load from the constant pool entry.
8902193323Sed    MOs.push_back(MachineOperand::CreateReg(PICBase, false));
8903193323Sed    MOs.push_back(MachineOperand::CreateImm(1));
8904193323Sed    MOs.push_back(MachineOperand::CreateReg(0, false));
8905193323Sed    MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
8906193323Sed    MOs.push_back(MachineOperand::CreateReg(0, false));
8907198090Srdivacky    break;
8908198090Srdivacky  }
8909198090Srdivacky  default: {
8910309124Sdim    if (isNonFoldablePartialRegisterLoad(LoadMI, MI, MF))
8911276479Sdim      return nullptr;
8912249423Sdim
8913193323Sed    // Folding a normal load. Just copy the load's address operands.
8914309124Sdim    MOs.append(LoadMI.operands_begin() + NumOps - X86::AddrNumOperands,
8915309124Sdim               LoadMI.operands_begin() + NumOps);
8916198090Srdivacky    break;
8917193323Sed  }
8918198090Srdivacky  }
8919288943Sdim  return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, InsertPt,
8920280031Sdim                               /*Size=*/0, Alignment, /*AllowCommute=*/true);
8921193323Sed}
8922193323Sed
8923309124Sdimbool X86InstrInfo::unfoldMemoryOperand(
8924309124Sdim    MachineFunction &MF, MachineInstr &MI, unsigned Reg, bool UnfoldLoad,
8925309124Sdim    bool UnfoldStore, SmallVectorImpl<MachineInstr *> &NewMIs) const {
8926309124Sdim  auto I = MemOp2RegOpTable.find(MI.getOpcode());
8927193323Sed  if (I == MemOp2RegOpTable.end())
8928193323Sed    return false;
8929193323Sed  unsigned Opc = I->second.first;
8930226633Sdim  unsigned Index = I->second.second & TB_INDEX_MASK;
8931226633Sdim  bool FoldedLoad = I->second.second & TB_FOLDED_LOAD;
8932226633Sdim  bool FoldedStore = I->second.second & TB_FOLDED_STORE;
8933193323Sed  if (UnfoldLoad && !FoldedLoad)
8934193323Sed    return false;
8935193323Sed  UnfoldLoad &= FoldedLoad;
8936193323Sed  if (UnfoldStore && !FoldedStore)
8937193323Sed    return false;
8938193323Sed  UnfoldStore &= FoldedStore;
8939193323Sed
8940224145Sdim  const MCInstrDesc &MCID = get(Opc);
8941239462Sdim  const TargetRegisterClass *RC = getRegClass(MCID, Index, &RI, MF);
8942296417Sdim  // TODO: Check if 32-byte or greater accesses are slow too?
8943309124Sdim  if (!MI.hasOneMemOperand() && RC == &X86::VR128RegClass &&
8944296417Sdim      Subtarget.isUnalignedMem16Slow())
8945210299Sed    // Without memoperands, loadRegFromAddr and storeRegToStackSlot will
8946210299Sed    // conservatively assume the address is unaligned. That's bad for
8947210299Sed    // performance.
8948210299Sed    return false;
8949210299Sed  SmallVector<MachineOperand, X86::AddrNumOperands> AddrOps;
8950193323Sed  SmallVector<MachineOperand,2> BeforeOps;
8951193323Sed  SmallVector<MachineOperand,2> AfterOps;
8952193323Sed  SmallVector<MachineOperand,4> ImpOps;
8953309124Sdim  for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
8954309124Sdim    MachineOperand &Op = MI.getOperand(i);
8955210299Sed    if (i >= Index && i < Index + X86::AddrNumOperands)
8956193323Sed      AddrOps.push_back(Op);
8957193323Sed    else if (Op.isReg() && Op.isImplicit())
8958193323Sed      ImpOps.push_back(Op);
8959193323Sed    else if (i < Index)
8960193323Sed      BeforeOps.push_back(Op);
8961193323Sed    else if (i > Index)
8962193323Sed      AfterOps.push_back(Op);
8963193323Sed  }
8964193323Sed
8965193323Sed  // Emit the load instruction.
8966193323Sed  if (UnfoldLoad) {
8967309124Sdim    std::pair<MachineInstr::mmo_iterator, MachineInstr::mmo_iterator> MMOs =
8968309124Sdim        MF.extractLoadMemRefs(MI.memoperands_begin(), MI.memoperands_end());
8969198090Srdivacky    loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
8970193323Sed    if (UnfoldStore) {
8971193323Sed      // Address operands cannot be marked isKill.
8972210299Sed      for (unsigned i = 1; i != 1 + X86::AddrNumOperands; ++i) {
8973193323Sed        MachineOperand &MO = NewMIs[0]->getOperand(i);
8974193323Sed        if (MO.isReg())
8975193323Sed          MO.setIsKill(false);
8976193323Sed      }
8977193323Sed    }
8978193323Sed  }
8979193323Sed
8980193323Sed  // Emit the data processing instruction.
8981309124Sdim  MachineInstr *DataMI = MF.CreateMachineInstr(MCID, MI.getDebugLoc(), true);
8982249423Sdim  MachineInstrBuilder MIB(MF, DataMI);
8983218893Sdim
8984193323Sed  if (FoldedStore)
8985193323Sed    MIB.addReg(Reg, RegState::Define);
8986296417Sdim  for (MachineOperand &BeforeOp : BeforeOps)
8987321369Sdim    MIB.add(BeforeOp);
8988193323Sed  if (FoldedLoad)
8989193323Sed    MIB.addReg(Reg);
8990296417Sdim  for (MachineOperand &AfterOp : AfterOps)
8991321369Sdim    MIB.add(AfterOp);
8992296417Sdim  for (MachineOperand &ImpOp : ImpOps) {
8993296417Sdim    MIB.addReg(ImpOp.getReg(),
8994296417Sdim               getDefRegState(ImpOp.isDef()) |
8995193323Sed               RegState::Implicit |
8996296417Sdim               getKillRegState(ImpOp.isKill()) |
8997296417Sdim               getDeadRegState(ImpOp.isDead()) |
8998296417Sdim               getUndefRegState(ImpOp.isUndef()));
8999193323Sed  }
9000193323Sed  // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
9001193323Sed  switch (DataMI->getOpcode()) {
9002193323Sed  default: break;
9003193323Sed  case X86::CMP64ri32:
9004208599Srdivacky  case X86::CMP64ri8:
9005193323Sed  case X86::CMP32ri:
9006208599Srdivacky  case X86::CMP32ri8:
9007193323Sed  case X86::CMP16ri:
9008208599Srdivacky  case X86::CMP16ri8:
9009193323Sed  case X86::CMP8ri: {
9010193323Sed    MachineOperand &MO0 = DataMI->getOperand(0);
9011193323Sed    MachineOperand &MO1 = DataMI->getOperand(1);
9012193323Sed    if (MO1.getImm() == 0) {
9013243830Sdim      unsigned NewOpc;
9014193323Sed      switch (DataMI->getOpcode()) {
9015243830Sdim      default: llvm_unreachable("Unreachable!");
9016208599Srdivacky      case X86::CMP64ri8:
9017193323Sed      case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
9018208599Srdivacky      case X86::CMP32ri8:
9019193323Sed      case X86::CMP32ri:   NewOpc = X86::TEST32rr; break;
9020208599Srdivacky      case X86::CMP16ri8:
9021193323Sed      case X86::CMP16ri:   NewOpc = X86::TEST16rr; break;
9022193323Sed      case X86::CMP8ri:    NewOpc = X86::TEST8rr; break;
9023193323Sed      }
9024193323Sed      DataMI->setDesc(get(NewOpc));
9025193323Sed      MO1.ChangeToRegister(MO0.getReg(), false);
9026193323Sed    }
9027193323Sed  }
9028193323Sed  }
9029193323Sed  NewMIs.push_back(DataMI);
9030193323Sed
9031193323Sed  // Emit the store instruction.
9032193323Sed  if (UnfoldStore) {
9033239462Sdim    const TargetRegisterClass *DstRC = getRegClass(MCID, 0, &RI, MF);
9034309124Sdim    std::pair<MachineInstr::mmo_iterator, MachineInstr::mmo_iterator> MMOs =
9035309124Sdim        MF.extractStoreMemRefs(MI.memoperands_begin(), MI.memoperands_end());
9036198090Srdivacky    storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
9037193323Sed  }
9038193323Sed
9039193323Sed  return true;
9040193323Sed}
9041193323Sed
9042193323Sedbool
9043193323SedX86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
9044193323Sed                                  SmallVectorImpl<SDNode*> &NewNodes) const {
9045193323Sed  if (!N->isMachineOpcode())
9046193323Sed    return false;
9047193323Sed
9048309124Sdim  auto I = MemOp2RegOpTable.find(N->getMachineOpcode());
9049193323Sed  if (I == MemOp2RegOpTable.end())
9050193323Sed    return false;
9051193323Sed  unsigned Opc = I->second.first;
9052226633Sdim  unsigned Index = I->second.second & TB_INDEX_MASK;
9053226633Sdim  bool FoldedLoad = I->second.second & TB_FOLDED_LOAD;
9054226633Sdim  bool FoldedStore = I->second.second & TB_FOLDED_STORE;
9055224145Sdim  const MCInstrDesc &MCID = get(Opc);
9056239462Sdim  MachineFunction &MF = DAG.getMachineFunction();
9057321369Sdim  const TargetRegisterInfo &TRI = *MF.getSubtarget().getRegisterInfo();
9058239462Sdim  const TargetRegisterClass *RC = getRegClass(MCID, Index, &RI, MF);
9059224145Sdim  unsigned NumDefs = MCID.NumDefs;
9060193323Sed  std::vector<SDValue> AddrOps;
9061193323Sed  std::vector<SDValue> BeforeOps;
9062193323Sed  std::vector<SDValue> AfterOps;
9063261991Sdim  SDLoc dl(N);
9064193323Sed  unsigned NumOps = N->getNumOperands();
9065193323Sed  for (unsigned i = 0; i != NumOps-1; ++i) {
9066193323Sed    SDValue Op = N->getOperand(i);
9067210299Sed    if (i >= Index-NumDefs && i < Index-NumDefs + X86::AddrNumOperands)
9068193323Sed      AddrOps.push_back(Op);
9069193323Sed    else if (i < Index-NumDefs)
9070193323Sed      BeforeOps.push_back(Op);
9071193323Sed    else if (i > Index-NumDefs)
9072193323Sed      AfterOps.push_back(Op);
9073193323Sed  }
9074193323Sed  SDValue Chain = N->getOperand(NumOps-1);
9075193323Sed  AddrOps.push_back(Chain);
9076193323Sed
9077193323Sed  // Emit the load instruction.
9078276479Sdim  SDNode *Load = nullptr;
9079193323Sed  if (FoldedLoad) {
9080321369Sdim    EVT VT = *TRI.legalclasstypes_begin(*RC);
9081199481Srdivacky    std::pair<MachineInstr::mmo_iterator,
9082199481Srdivacky              MachineInstr::mmo_iterator> MMOs =
9083199481Srdivacky      MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
9084199481Srdivacky                            cast<MachineSDNode>(N)->memoperands_end());
9085210299Sed    if (!(*MMOs.first) &&
9086210299Sed        RC == &X86::VR128RegClass &&
9087296417Sdim        Subtarget.isUnalignedMem16Slow())
9088210299Sed      // Do not introduce a slow unaligned load.
9089210299Sed      return false;
9090296417Sdim    // FIXME: If a VR128 can have size 32, we should be checking if a 32-byte
9091296417Sdim    // memory access is slow above.
9092321369Sdim    unsigned Alignment = std::max<uint32_t>(TRI.getSpillSize(*RC), 16);
9093226633Sdim    bool isAligned = (*MMOs.first) &&
9094226633Sdim                     (*MMOs.first)->getAlignment() >= Alignment;
9095276479Sdim    Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, Subtarget), dl,
9096251662Sdim                              VT, MVT::Other, AddrOps);
9097193323Sed    NewNodes.push_back(Load);
9098198090Srdivacky
9099198090Srdivacky    // Preserve memory reference information.
9100198090Srdivacky    cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
9101193323Sed  }
9102193323Sed
9103193323Sed  // Emit the data processing instruction.
9104198090Srdivacky  std::vector<EVT> VTs;
9105276479Sdim  const TargetRegisterClass *DstRC = nullptr;
9106224145Sdim  if (MCID.getNumDefs() > 0) {
9107239462Sdim    DstRC = getRegClass(MCID, 0, &RI, MF);
9108321369Sdim    VTs.push_back(*TRI.legalclasstypes_begin(*DstRC));
9109193323Sed  }
9110193323Sed  for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
9111198090Srdivacky    EVT VT = N->getValueType(i);
9112224145Sdim    if (VT != MVT::Other && i >= (unsigned)MCID.getNumDefs())
9113193323Sed      VTs.push_back(VT);
9114193323Sed  }
9115193323Sed  if (Load)
9116193323Sed    BeforeOps.push_back(SDValue(Load, 0));
9117288943Sdim  BeforeOps.insert(BeforeOps.end(), AfterOps.begin(), AfterOps.end());
9118251662Sdim  SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, BeforeOps);
9119193323Sed  NewNodes.push_back(NewNode);
9120193323Sed
9121193323Sed  // Emit the store instruction.
9122193323Sed  if (FoldedStore) {
9123193323Sed    AddrOps.pop_back();
9124193323Sed    AddrOps.push_back(SDValue(NewNode, 0));
9125193323Sed    AddrOps.push_back(Chain);
9126199481Srdivacky    std::pair<MachineInstr::mmo_iterator,
9127199481Srdivacky              MachineInstr::mmo_iterator> MMOs =
9128199481Srdivacky      MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
9129199481Srdivacky                             cast<MachineSDNode>(N)->memoperands_end());
9130210299Sed    if (!(*MMOs.first) &&
9131210299Sed        RC == &X86::VR128RegClass &&
9132296417Sdim        Subtarget.isUnalignedMem16Slow())
9133210299Sed      // Do not introduce a slow unaligned store.
9134210299Sed      return false;
9135296417Sdim    // FIXME: If a VR128 can have size 32, we should be checking if a 32-byte
9136296417Sdim    // memory access is slow above.
9137321369Sdim    unsigned Alignment = std::max<uint32_t>(TRI.getSpillSize(*RC), 16);
9138226633Sdim    bool isAligned = (*MMOs.first) &&
9139226633Sdim                     (*MMOs.first)->getAlignment() >= Alignment;
9140276479Sdim    SDNode *Store =
9141276479Sdim        DAG.getMachineNode(getStoreRegOpcode(0, DstRC, isAligned, Subtarget),
9142276479Sdim                           dl, MVT::Other, AddrOps);
9143193323Sed    NewNodes.push_back(Store);
9144198090Srdivacky
9145198090Srdivacky    // Preserve memory reference information.
9146288943Sdim    cast<MachineSDNode>(Store)->setMemRefs(MMOs.first, MMOs.second);
9147193323Sed  }
9148193323Sed
9149193323Sed  return true;
9150193323Sed}
9151193323Sed
9152193323Sedunsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
9153198892Srdivacky                                      bool UnfoldLoad, bool UnfoldStore,
9154198892Srdivacky                                      unsigned *LoadRegIndex) const {
9155309124Sdim  auto I = MemOp2RegOpTable.find(Opc);
9156193323Sed  if (I == MemOp2RegOpTable.end())
9157193323Sed    return 0;
9158226633Sdim  bool FoldedLoad = I->second.second & TB_FOLDED_LOAD;
9159226633Sdim  bool FoldedStore = I->second.second & TB_FOLDED_STORE;
9160193323Sed  if (UnfoldLoad && !FoldedLoad)
9161193323Sed    return 0;
9162193323Sed  if (UnfoldStore && !FoldedStore)
9163193323Sed    return 0;
9164198892Srdivacky  if (LoadRegIndex)
9165226633Sdim    *LoadRegIndex = I->second.second & TB_INDEX_MASK;
9166193323Sed  return I->second.first;
9167193323Sed}
9168193323Sed
9169202878Srdivackybool
9170202878SrdivackyX86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
9171202878Srdivacky                                     int64_t &Offset1, int64_t &Offset2) const {
9172202878Srdivacky  if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
9173202878Srdivacky    return false;
9174202878Srdivacky  unsigned Opc1 = Load1->getMachineOpcode();
9175202878Srdivacky  unsigned Opc2 = Load2->getMachineOpcode();
9176202878Srdivacky  switch (Opc1) {
9177202878Srdivacky  default: return false;
9178202878Srdivacky  case X86::MOV8rm:
9179202878Srdivacky  case X86::MOV16rm:
9180202878Srdivacky  case X86::MOV32rm:
9181202878Srdivacky  case X86::MOV64rm:
9182202878Srdivacky  case X86::LD_Fp32m:
9183202878Srdivacky  case X86::LD_Fp64m:
9184202878Srdivacky  case X86::LD_Fp80m:
9185202878Srdivacky  case X86::MOVSSrm:
9186202878Srdivacky  case X86::MOVSDrm:
9187202878Srdivacky  case X86::MMX_MOVD64rm:
9188202878Srdivacky  case X86::MMX_MOVQ64rm:
9189202878Srdivacky  case X86::MOVAPSrm:
9190202878Srdivacky  case X86::MOVUPSrm:
9191202878Srdivacky  case X86::MOVAPDrm:
9192309124Sdim  case X86::MOVUPDrm:
9193202878Srdivacky  case X86::MOVDQArm:
9194202878Srdivacky  case X86::MOVDQUrm:
9195226633Sdim  // AVX load instructions
9196226633Sdim  case X86::VMOVSSrm:
9197226633Sdim  case X86::VMOVSDrm:
9198226633Sdim  case X86::VMOVAPSrm:
9199226633Sdim  case X86::VMOVUPSrm:
9200226633Sdim  case X86::VMOVAPDrm:
9201309124Sdim  case X86::VMOVUPDrm:
9202226633Sdim  case X86::VMOVDQArm:
9203226633Sdim  case X86::VMOVDQUrm:
9204224145Sdim  case X86::VMOVAPSYrm:
9205224145Sdim  case X86::VMOVUPSYrm:
9206224145Sdim  case X86::VMOVAPDYrm:
9207309124Sdim  case X86::VMOVUPDYrm:
9208224145Sdim  case X86::VMOVDQAYrm:
9209224145Sdim  case X86::VMOVDQUYrm:
9210309124Sdim  // AVX512 load instructions
9211309124Sdim  case X86::VMOVSSZrm:
9212309124Sdim  case X86::VMOVSDZrm:
9213309124Sdim  case X86::VMOVAPSZ128rm:
9214309124Sdim  case X86::VMOVUPSZ128rm:
9215314564Sdim  case X86::VMOVAPSZ128rm_NOVLX:
9216314564Sdim  case X86::VMOVUPSZ128rm_NOVLX:
9217309124Sdim  case X86::VMOVAPDZ128rm:
9218309124Sdim  case X86::VMOVUPDZ128rm:
9219309124Sdim  case X86::VMOVDQU8Z128rm:
9220309124Sdim  case X86::VMOVDQU16Z128rm:
9221309124Sdim  case X86::VMOVDQA32Z128rm:
9222309124Sdim  case X86::VMOVDQU32Z128rm:
9223309124Sdim  case X86::VMOVDQA64Z128rm:
9224309124Sdim  case X86::VMOVDQU64Z128rm:
9225309124Sdim  case X86::VMOVAPSZ256rm:
9226309124Sdim  case X86::VMOVUPSZ256rm:
9227314564Sdim  case X86::VMOVAPSZ256rm_NOVLX:
9228314564Sdim  case X86::VMOVUPSZ256rm_NOVLX:
9229309124Sdim  case X86::VMOVAPDZ256rm:
9230309124Sdim  case X86::VMOVUPDZ256rm:
9231309124Sdim  case X86::VMOVDQU8Z256rm:
9232309124Sdim  case X86::VMOVDQU16Z256rm:
9233309124Sdim  case X86::VMOVDQA32Z256rm:
9234309124Sdim  case X86::VMOVDQU32Z256rm:
9235309124Sdim  case X86::VMOVDQA64Z256rm:
9236309124Sdim  case X86::VMOVDQU64Z256rm:
9237309124Sdim  case X86::VMOVAPSZrm:
9238309124Sdim  case X86::VMOVUPSZrm:
9239309124Sdim  case X86::VMOVAPDZrm:
9240309124Sdim  case X86::VMOVUPDZrm:
9241309124Sdim  case X86::VMOVDQU8Zrm:
9242309124Sdim  case X86::VMOVDQU16Zrm:
9243309124Sdim  case X86::VMOVDQA32Zrm:
9244309124Sdim  case X86::VMOVDQU32Zrm:
9245309124Sdim  case X86::VMOVDQA64Zrm:
9246309124Sdim  case X86::VMOVDQU64Zrm:
9247309124Sdim  case X86::KMOVBkm:
9248309124Sdim  case X86::KMOVWkm:
9249309124Sdim  case X86::KMOVDkm:
9250309124Sdim  case X86::KMOVQkm:
9251202878Srdivacky    break;
9252202878Srdivacky  }
9253202878Srdivacky  switch (Opc2) {
9254202878Srdivacky  default: return false;
9255202878Srdivacky  case X86::MOV8rm:
9256202878Srdivacky  case X86::MOV16rm:
9257202878Srdivacky  case X86::MOV32rm:
9258202878Srdivacky  case X86::MOV64rm:
9259202878Srdivacky  case X86::LD_Fp32m:
9260202878Srdivacky  case X86::LD_Fp64m:
9261202878Srdivacky  case X86::LD_Fp80m:
9262202878Srdivacky  case X86::MOVSSrm:
9263202878Srdivacky  case X86::MOVSDrm:
9264202878Srdivacky  case X86::MMX_MOVD64rm:
9265202878Srdivacky  case X86::MMX_MOVQ64rm:
9266202878Srdivacky  case X86::MOVAPSrm:
9267202878Srdivacky  case X86::MOVUPSrm:
9268202878Srdivacky  case X86::MOVAPDrm:
9269309124Sdim  case X86::MOVUPDrm:
9270202878Srdivacky  case X86::MOVDQArm:
9271202878Srdivacky  case X86::MOVDQUrm:
9272226633Sdim  // AVX load instructions
9273226633Sdim  case X86::VMOVSSrm:
9274226633Sdim  case X86::VMOVSDrm:
9275226633Sdim  case X86::VMOVAPSrm:
9276226633Sdim  case X86::VMOVUPSrm:
9277226633Sdim  case X86::VMOVAPDrm:
9278309124Sdim  case X86::VMOVUPDrm:
9279226633Sdim  case X86::VMOVDQArm:
9280226633Sdim  case X86::VMOVDQUrm:
9281224145Sdim  case X86::VMOVAPSYrm:
9282224145Sdim  case X86::VMOVUPSYrm:
9283224145Sdim  case X86::VMOVAPDYrm:
9284309124Sdim  case X86::VMOVUPDYrm:
9285224145Sdim  case X86::VMOVDQAYrm:
9286224145Sdim  case X86::VMOVDQUYrm:
9287309124Sdim  // AVX512 load instructions
9288309124Sdim  case X86::VMOVSSZrm:
9289309124Sdim  case X86::VMOVSDZrm:
9290309124Sdim  case X86::VMOVAPSZ128rm:
9291309124Sdim  case X86::VMOVUPSZ128rm:
9292314564Sdim  case X86::VMOVAPSZ128rm_NOVLX:
9293314564Sdim  case X86::VMOVUPSZ128rm_NOVLX:
9294309124Sdim  case X86::VMOVAPDZ128rm:
9295309124Sdim  case X86::VMOVUPDZ128rm:
9296309124Sdim  case X86::VMOVDQU8Z128rm:
9297309124Sdim  case X86::VMOVDQU16Z128rm:
9298309124Sdim  case X86::VMOVDQA32Z128rm:
9299309124Sdim  case X86::VMOVDQU32Z128rm:
9300309124Sdim  case X86::VMOVDQA64Z128rm:
9301309124Sdim  case X86::VMOVDQU64Z128rm:
9302309124Sdim  case X86::VMOVAPSZ256rm:
9303309124Sdim  case X86::VMOVUPSZ256rm:
9304314564Sdim  case X86::VMOVAPSZ256rm_NOVLX:
9305314564Sdim  case X86::VMOVUPSZ256rm_NOVLX:
9306309124Sdim  case X86::VMOVAPDZ256rm:
9307309124Sdim  case X86::VMOVUPDZ256rm:
9308309124Sdim  case X86::VMOVDQU8Z256rm:
9309309124Sdim  case X86::VMOVDQU16Z256rm:
9310309124Sdim  case X86::VMOVDQA32Z256rm:
9311309124Sdim  case X86::VMOVDQU32Z256rm:
9312309124Sdim  case X86::VMOVDQA64Z256rm:
9313309124Sdim  case X86::VMOVDQU64Z256rm:
9314309124Sdim  case X86::VMOVAPSZrm:
9315309124Sdim  case X86::VMOVUPSZrm:
9316309124Sdim  case X86::VMOVAPDZrm:
9317309124Sdim  case X86::VMOVUPDZrm:
9318309124Sdim  case X86::VMOVDQU8Zrm:
9319309124Sdim  case X86::VMOVDQU16Zrm:
9320309124Sdim  case X86::VMOVDQA32Zrm:
9321309124Sdim  case X86::VMOVDQU32Zrm:
9322309124Sdim  case X86::VMOVDQA64Zrm:
9323309124Sdim  case X86::VMOVDQU64Zrm:
9324309124Sdim  case X86::KMOVBkm:
9325309124Sdim  case X86::KMOVWkm:
9326309124Sdim  case X86::KMOVDkm:
9327309124Sdim  case X86::KMOVQkm:
9328202878Srdivacky    break;
9329202878Srdivacky  }
9330202878Srdivacky
9331321369Sdim  // Lambda to check if both the loads have the same value for an operand index.
9332321369Sdim  auto HasSameOp = [&](int I) {
9333321369Sdim    return Load1->getOperand(I) == Load2->getOperand(I);
9334321369Sdim  };
9335321369Sdim
9336321369Sdim  // All operands except the displacement should match.
9337321369Sdim  if (!HasSameOp(X86::AddrBaseReg) || !HasSameOp(X86::AddrScaleAmt) ||
9338321369Sdim      !HasSameOp(X86::AddrIndexReg) || !HasSameOp(X86::AddrSegmentReg))
9339202878Srdivacky    return false;
9340321369Sdim
9341321369Sdim  // Chain Operand must be the same.
9342321369Sdim  if (!HasSameOp(5))
9343202878Srdivacky    return false;
9344202878Srdivacky
9345321369Sdim  // Now let's examine if the displacements are constants.
9346321369Sdim  auto Disp1 = dyn_cast<ConstantSDNode>(Load1->getOperand(X86::AddrDisp));
9347321369Sdim  auto Disp2 = dyn_cast<ConstantSDNode>(Load2->getOperand(X86::AddrDisp));
9348321369Sdim  if (!Disp1 || !Disp2)
9349321369Sdim    return false;
9350321369Sdim
9351321369Sdim  Offset1 = Disp1->getSExtValue();
9352321369Sdim  Offset2 = Disp2->getSExtValue();
9353321369Sdim  return true;
9354202878Srdivacky}
9355202878Srdivacky
9356202878Srdivackybool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
9357202878Srdivacky                                           int64_t Offset1, int64_t Offset2,
9358202878Srdivacky                                           unsigned NumLoads) const {
9359202878Srdivacky  assert(Offset2 > Offset1);
9360202878Srdivacky  if ((Offset2 - Offset1) / 8 > 64)
9361202878Srdivacky    return false;
9362202878Srdivacky
9363202878Srdivacky  unsigned Opc1 = Load1->getMachineOpcode();
9364202878Srdivacky  unsigned Opc2 = Load2->getMachineOpcode();
9365202878Srdivacky  if (Opc1 != Opc2)
9366202878Srdivacky    return false;  // FIXME: overly conservative?
9367202878Srdivacky
9368202878Srdivacky  switch (Opc1) {
9369202878Srdivacky  default: break;
9370202878Srdivacky  case X86::LD_Fp32m:
9371202878Srdivacky  case X86::LD_Fp64m:
9372202878Srdivacky  case X86::LD_Fp80m:
9373202878Srdivacky  case X86::MMX_MOVD64rm:
9374202878Srdivacky  case X86::MMX_MOVQ64rm:
9375202878Srdivacky    return false;
9376202878Srdivacky  }
9377202878Srdivacky
9378202878Srdivacky  EVT VT = Load1->getValueType(0);
9379202878Srdivacky  switch (VT.getSimpleVT().SimpleTy) {
9380210299Sed  default:
9381202878Srdivacky    // XMM registers. In 64-bit mode we can be a bit more aggressive since we
9382202878Srdivacky    // have 16 of them to play with.
9383276479Sdim    if (Subtarget.is64Bit()) {
9384202878Srdivacky      if (NumLoads >= 3)
9385202878Srdivacky        return false;
9386210299Sed    } else if (NumLoads) {
9387202878Srdivacky      return false;
9388210299Sed    }
9389202878Srdivacky    break;
9390202878Srdivacky  case MVT::i8:
9391202878Srdivacky  case MVT::i16:
9392202878Srdivacky  case MVT::i32:
9393202878Srdivacky  case MVT::i64:
9394202878Srdivacky  case MVT::f32:
9395202878Srdivacky  case MVT::f64:
9396202878Srdivacky    if (NumLoads)
9397202878Srdivacky      return false;
9398210299Sed    break;
9399202878Srdivacky  }
9400202878Srdivacky
9401202878Srdivacky  return true;
9402202878Srdivacky}
9403202878Srdivacky
9404193323Sedbool X86InstrInfo::
9405314564SdimreverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
9406193323Sed  assert(Cond.size() == 1 && "Invalid X86 branch condition!");
9407193323Sed  X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
9408193323Sed  Cond[0].setImm(GetOppositeBranchCondition(CC));
9409193323Sed  return false;
9410193323Sed}
9411193323Sed
9412193323Sedbool X86InstrInfo::
9413193323SedisSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
9414193323Sed  // FIXME: Return false for x87 stack register classes for now. We can't
9415193323Sed  // allow any loads of these registers before FpGet_ST0_80.
9416193323Sed  return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
9417193323Sed           RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
9418193323Sed}
9419193323Sed
9420288943Sdim/// Return a virtual register initialized with the
9421193323Sed/// the global base register value. Output instructions required to
9422193323Sed/// initialize the register in the function entry block, if necessary.
9423193323Sed///
9424210299Sed/// TODO: Eliminate this and move the code to X86MachineFunctionInfo.
9425210299Sed///
9426193323Sedunsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
9427276479Sdim  assert(!Subtarget.is64Bit() &&
9428193323Sed         "X86-64 PIC uses RIP relative addressing");
9429193323Sed
9430193323Sed  X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
9431193323Sed  unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
9432193323Sed  if (GlobalBaseReg != 0)
9433193323Sed    return GlobalBaseReg;
9434193323Sed
9435210299Sed  // Create the register. The code to initialize it is inserted
9436210299Sed  // later, by the CGBR pass (below).
9437193323Sed  MachineRegisterInfo &RegInfo = MF->getRegInfo();
9438239462Sdim  GlobalBaseReg = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
9439193323Sed  X86FI->setGlobalBaseReg(GlobalBaseReg);
9440193323Sed  return GlobalBaseReg;
9441193323Sed}
9442206083Srdivacky
9443206083Srdivacky// These are the replaceable SSE instructions. Some of these have Int variants
9444206083Srdivacky// that we don't include here. We don't want to replace instructions selected
9445206083Srdivacky// by intrinsics.
9446234353Sdimstatic const uint16_t ReplaceableInstrs[][3] = {
9447212904Sdim  //PackedSingle     PackedDouble    PackedInt
9448206083Srdivacky  { X86::MOVAPSmr,   X86::MOVAPDmr,  X86::MOVDQAmr  },
9449206083Srdivacky  { X86::MOVAPSrm,   X86::MOVAPDrm,  X86::MOVDQArm  },
9450206083Srdivacky  { X86::MOVAPSrr,   X86::MOVAPDrr,  X86::MOVDQArr  },
9451206083Srdivacky  { X86::MOVUPSmr,   X86::MOVUPDmr,  X86::MOVDQUmr  },
9452206083Srdivacky  { X86::MOVUPSrm,   X86::MOVUPDrm,  X86::MOVDQUrm  },
9453314564Sdim  { X86::MOVLPSmr,   X86::MOVLPDmr,  X86::MOVPQI2QImr },
9454321369Sdim  { X86::MOVSDmr,    X86::MOVSDmr,   X86::MOVPQI2QImr },
9455314564Sdim  { X86::MOVSSmr,    X86::MOVSSmr,   X86::MOVPDI2DImr },
9456314564Sdim  { X86::MOVSDrm,    X86::MOVSDrm,   X86::MOVQI2PQIrm },
9457314564Sdim  { X86::MOVSSrm,    X86::MOVSSrm,   X86::MOVDI2PDIrm },
9458206083Srdivacky  { X86::MOVNTPSmr,  X86::MOVNTPDmr, X86::MOVNTDQmr },
9459206083Srdivacky  { X86::ANDNPSrm,   X86::ANDNPDrm,  X86::PANDNrm   },
9460206083Srdivacky  { X86::ANDNPSrr,   X86::ANDNPDrr,  X86::PANDNrr   },
9461206083Srdivacky  { X86::ANDPSrm,    X86::ANDPDrm,   X86::PANDrm    },
9462206083Srdivacky  { X86::ANDPSrr,    X86::ANDPDrr,   X86::PANDrr    },
9463206083Srdivacky  { X86::ORPSrm,     X86::ORPDrm,    X86::PORrm     },
9464206083Srdivacky  { X86::ORPSrr,     X86::ORPDrr,    X86::PORrr     },
9465206083Srdivacky  { X86::XORPSrm,    X86::XORPDrm,   X86::PXORrm    },
9466206083Srdivacky  { X86::XORPSrr,    X86::XORPDrr,   X86::PXORrr    },
9467327952Sdim  { X86::UNPCKLPDrm, X86::UNPCKLPDrm, X86::PUNPCKLQDQrm },
9468327952Sdim  { X86::MOVLHPSrr,  X86::UNPCKLPDrr, X86::PUNPCKLQDQrr },
9469327952Sdim  { X86::UNPCKHPDrm, X86::UNPCKHPDrm, X86::PUNPCKHQDQrm },
9470327952Sdim  { X86::UNPCKHPDrr, X86::UNPCKHPDrr, X86::PUNPCKHQDQrr },
9471327952Sdim  { X86::UNPCKLPSrm, X86::UNPCKLPSrm, X86::PUNPCKLDQrm },
9472327952Sdim  { X86::UNPCKLPSrr, X86::UNPCKLPSrr, X86::PUNPCKLDQrr },
9473327952Sdim  { X86::UNPCKHPSrm, X86::UNPCKHPSrm, X86::PUNPCKHDQrm },
9474327952Sdim  { X86::UNPCKHPSrr, X86::UNPCKHPSrr, X86::PUNPCKHDQrr },
9475327952Sdim  { X86::EXTRACTPSmr, X86::EXTRACTPSmr, X86::PEXTRDmr },
9476327952Sdim  { X86::EXTRACTPSrr, X86::EXTRACTPSrr, X86::PEXTRDrr },
9477212904Sdim  // AVX 128-bit support
9478212904Sdim  { X86::VMOVAPSmr,  X86::VMOVAPDmr,  X86::VMOVDQAmr  },
9479212904Sdim  { X86::VMOVAPSrm,  X86::VMOVAPDrm,  X86::VMOVDQArm  },
9480212904Sdim  { X86::VMOVAPSrr,  X86::VMOVAPDrr,  X86::VMOVDQArr  },
9481212904Sdim  { X86::VMOVUPSmr,  X86::VMOVUPDmr,  X86::VMOVDQUmr  },
9482212904Sdim  { X86::VMOVUPSrm,  X86::VMOVUPDrm,  X86::VMOVDQUrm  },
9483314564Sdim  { X86::VMOVLPSmr,  X86::VMOVLPDmr,  X86::VMOVPQI2QImr },
9484321369Sdim  { X86::VMOVSDmr,   X86::VMOVSDmr,   X86::VMOVPQI2QImr },
9485314564Sdim  { X86::VMOVSSmr,   X86::VMOVSSmr,   X86::VMOVPDI2DImr },
9486314564Sdim  { X86::VMOVSDrm,   X86::VMOVSDrm,   X86::VMOVQI2PQIrm },
9487314564Sdim  { X86::VMOVSSrm,   X86::VMOVSSrm,   X86::VMOVDI2PDIrm },
9488212904Sdim  { X86::VMOVNTPSmr, X86::VMOVNTPDmr, X86::VMOVNTDQmr },
9489212904Sdim  { X86::VANDNPSrm,  X86::VANDNPDrm,  X86::VPANDNrm   },
9490212904Sdim  { X86::VANDNPSrr,  X86::VANDNPDrr,  X86::VPANDNrr   },
9491212904Sdim  { X86::VANDPSrm,   X86::VANDPDrm,   X86::VPANDrm    },
9492212904Sdim  { X86::VANDPSrr,   X86::VANDPDrr,   X86::VPANDrr    },
9493212904Sdim  { X86::VORPSrm,    X86::VORPDrm,    X86::VPORrm     },
9494212904Sdim  { X86::VORPSrr,    X86::VORPDrr,    X86::VPORrr     },
9495212904Sdim  { X86::VXORPSrm,   X86::VXORPDrm,   X86::VPXORrm    },
9496212904Sdim  { X86::VXORPSrr,   X86::VXORPDrr,   X86::VPXORrr    },
9497327952Sdim  { X86::VUNPCKLPDrm, X86::VUNPCKLPDrm, X86::VPUNPCKLQDQrm },
9498327952Sdim  { X86::VMOVLHPSrr,  X86::VUNPCKLPDrr, X86::VPUNPCKLQDQrr },
9499327952Sdim  { X86::VUNPCKHPDrm, X86::VUNPCKHPDrm, X86::VPUNPCKHQDQrm },
9500327952Sdim  { X86::VUNPCKHPDrr, X86::VUNPCKHPDrr, X86::VPUNPCKHQDQrr },
9501327952Sdim  { X86::VUNPCKLPSrm, X86::VUNPCKLPSrm, X86::VPUNPCKLDQrm },
9502327952Sdim  { X86::VUNPCKLPSrr, X86::VUNPCKLPSrr, X86::VPUNPCKLDQrr },
9503327952Sdim  { X86::VUNPCKHPSrm, X86::VUNPCKHPSrm, X86::VPUNPCKHDQrm },
9504327952Sdim  { X86::VUNPCKHPSrr, X86::VUNPCKHPSrr, X86::VPUNPCKHDQrr },
9505327952Sdim  { X86::VEXTRACTPSmr, X86::VEXTRACTPSmr, X86::VPEXTRDmr },
9506327952Sdim  { X86::VEXTRACTPSrr, X86::VEXTRACTPSrr, X86::VPEXTRDrr },
9507224145Sdim  // AVX 256-bit support
9508224145Sdim  { X86::VMOVAPSYmr,   X86::VMOVAPDYmr,   X86::VMOVDQAYmr  },
9509224145Sdim  { X86::VMOVAPSYrm,   X86::VMOVAPDYrm,   X86::VMOVDQAYrm  },
9510224145Sdim  { X86::VMOVAPSYrr,   X86::VMOVAPDYrr,   X86::VMOVDQAYrr  },
9511224145Sdim  { X86::VMOVUPSYmr,   X86::VMOVUPDYmr,   X86::VMOVDQUYmr  },
9512224145Sdim  { X86::VMOVUPSYrm,   X86::VMOVUPDYrm,   X86::VMOVDQUYrm  },
9513314564Sdim  { X86::VMOVNTPSYmr,  X86::VMOVNTPDYmr,  X86::VMOVNTDQYmr },
9514327952Sdim  { X86::VPERMPSYrm,   X86::VPERMPSYrm,   X86::VPERMDYrm },
9515327952Sdim  { X86::VPERMPSYrr,   X86::VPERMPSYrr,   X86::VPERMDYrr },
9516327952Sdim  { X86::VPERMPDYmi,   X86::VPERMPDYmi,   X86::VPERMQYmi },
9517327952Sdim  { X86::VPERMPDYri,   X86::VPERMPDYri,   X86::VPERMQYri },
9518314564Sdim  // AVX512 support
9519314564Sdim  { X86::VMOVLPSZ128mr,  X86::VMOVLPDZ128mr,  X86::VMOVPQI2QIZmr  },
9520314564Sdim  { X86::VMOVNTPSZ128mr, X86::VMOVNTPDZ128mr, X86::VMOVNTDQZ128mr },
9521321369Sdim  { X86::VMOVNTPSZ256mr, X86::VMOVNTPDZ256mr, X86::VMOVNTDQZ256mr },
9522314564Sdim  { X86::VMOVNTPSZmr,    X86::VMOVNTPDZmr,    X86::VMOVNTDQZmr    },
9523314564Sdim  { X86::VMOVSDZmr,      X86::VMOVSDZmr,      X86::VMOVPQI2QIZmr  },
9524314564Sdim  { X86::VMOVSSZmr,      X86::VMOVSSZmr,      X86::VMOVPDI2DIZmr  },
9525314564Sdim  { X86::VMOVSDZrm,      X86::VMOVSDZrm,      X86::VMOVQI2PQIZrm  },
9526314564Sdim  { X86::VMOVSSZrm,      X86::VMOVSSZrm,      X86::VMOVDI2PDIZrm  },
9527314564Sdim  { X86::VBROADCASTSSZ128r, X86::VBROADCASTSSZ128r, X86::VPBROADCASTDZ128r },
9528314564Sdim  { X86::VBROADCASTSSZ128m, X86::VBROADCASTSSZ128m, X86::VPBROADCASTDZ128m },
9529314564Sdim  { X86::VBROADCASTSSZ256r, X86::VBROADCASTSSZ256r, X86::VPBROADCASTDZ256r },
9530314564Sdim  { X86::VBROADCASTSSZ256m, X86::VBROADCASTSSZ256m, X86::VPBROADCASTDZ256m },
9531314564Sdim  { X86::VBROADCASTSSZr,    X86::VBROADCASTSSZr,    X86::VPBROADCASTDZr },
9532314564Sdim  { X86::VBROADCASTSSZm,    X86::VBROADCASTSSZm,    X86::VPBROADCASTDZm },
9533314564Sdim  { X86::VBROADCASTSDZ256r, X86::VBROADCASTSDZ256r, X86::VPBROADCASTQZ256r },
9534314564Sdim  { X86::VBROADCASTSDZ256m, X86::VBROADCASTSDZ256m, X86::VPBROADCASTQZ256m },
9535314564Sdim  { X86::VBROADCASTSDZr,    X86::VBROADCASTSDZr,    X86::VPBROADCASTQZr },
9536314564Sdim  { X86::VBROADCASTSDZm,    X86::VBROADCASTSDZm,    X86::VPBROADCASTQZm },
9537327952Sdim  { X86::VINSERTF32x4Zrr,   X86::VINSERTF32x4Zrr,   X86::VINSERTI32x4Zrr },
9538327952Sdim  { X86::VINSERTF32x4Zrm,   X86::VINSERTF32x4Zrm,   X86::VINSERTI32x4Zrm },
9539327952Sdim  { X86::VINSERTF32x8Zrr,   X86::VINSERTF32x8Zrr,   X86::VINSERTI32x8Zrr },
9540327952Sdim  { X86::VINSERTF32x8Zrm,   X86::VINSERTF32x8Zrm,   X86::VINSERTI32x8Zrm },
9541327952Sdim  { X86::VINSERTF64x2Zrr,   X86::VINSERTF64x2Zrr,   X86::VINSERTI64x2Zrr },
9542327952Sdim  { X86::VINSERTF64x2Zrm,   X86::VINSERTF64x2Zrm,   X86::VINSERTI64x2Zrm },
9543327952Sdim  { X86::VINSERTF64x4Zrr,   X86::VINSERTF64x4Zrr,   X86::VINSERTI64x4Zrr },
9544327952Sdim  { X86::VINSERTF64x4Zrm,   X86::VINSERTF64x4Zrm,   X86::VINSERTI64x4Zrm },
9545327952Sdim  { X86::VINSERTF32x4Z256rr,X86::VINSERTF32x4Z256rr,X86::VINSERTI32x4Z256rr },
9546327952Sdim  { X86::VINSERTF32x4Z256rm,X86::VINSERTF32x4Z256rm,X86::VINSERTI32x4Z256rm },
9547327952Sdim  { X86::VINSERTF64x2Z256rr,X86::VINSERTF64x2Z256rr,X86::VINSERTI64x2Z256rr },
9548327952Sdim  { X86::VINSERTF64x2Z256rm,X86::VINSERTF64x2Z256rm,X86::VINSERTI64x2Z256rm },
9549327952Sdim  { X86::VEXTRACTF32x4Zrr,   X86::VEXTRACTF32x4Zrr,   X86::VEXTRACTI32x4Zrr },
9550327952Sdim  { X86::VEXTRACTF32x4Zmr,   X86::VEXTRACTF32x4Zmr,   X86::VEXTRACTI32x4Zmr },
9551327952Sdim  { X86::VEXTRACTF32x8Zrr,   X86::VEXTRACTF32x8Zrr,   X86::VEXTRACTI32x8Zrr },
9552327952Sdim  { X86::VEXTRACTF32x8Zmr,   X86::VEXTRACTF32x8Zmr,   X86::VEXTRACTI32x8Zmr },
9553327952Sdim  { X86::VEXTRACTF64x2Zrr,   X86::VEXTRACTF64x2Zrr,   X86::VEXTRACTI64x2Zrr },
9554327952Sdim  { X86::VEXTRACTF64x2Zmr,   X86::VEXTRACTF64x2Zmr,   X86::VEXTRACTI64x2Zmr },
9555327952Sdim  { X86::VEXTRACTF64x4Zrr,   X86::VEXTRACTF64x4Zrr,   X86::VEXTRACTI64x4Zrr },
9556327952Sdim  { X86::VEXTRACTF64x4Zmr,   X86::VEXTRACTF64x4Zmr,   X86::VEXTRACTI64x4Zmr },
9557327952Sdim  { X86::VEXTRACTF32x4Z256rr,X86::VEXTRACTF32x4Z256rr,X86::VEXTRACTI32x4Z256rr },
9558327952Sdim  { X86::VEXTRACTF32x4Z256mr,X86::VEXTRACTF32x4Z256mr,X86::VEXTRACTI32x4Z256mr },
9559327952Sdim  { X86::VEXTRACTF64x2Z256rr,X86::VEXTRACTF64x2Z256rr,X86::VEXTRACTI64x2Z256rr },
9560327952Sdim  { X86::VEXTRACTF64x2Z256mr,X86::VEXTRACTF64x2Z256mr,X86::VEXTRACTI64x2Z256mr },
9561327952Sdim  { X86::VPERMILPSmi,        X86::VPERMILPSmi,        X86::VPSHUFDmi },
9562327952Sdim  { X86::VPERMILPSri,        X86::VPERMILPSri,        X86::VPSHUFDri },
9563327952Sdim  { X86::VPERMILPSZ128mi,    X86::VPERMILPSZ128mi,    X86::VPSHUFDZ128mi },
9564327952Sdim  { X86::VPERMILPSZ128ri,    X86::VPERMILPSZ128ri,    X86::VPSHUFDZ128ri },
9565327952Sdim  { X86::VPERMILPSZ256mi,    X86::VPERMILPSZ256mi,    X86::VPSHUFDZ256mi },
9566327952Sdim  { X86::VPERMILPSZ256ri,    X86::VPERMILPSZ256ri,    X86::VPSHUFDZ256ri },
9567327952Sdim  { X86::VPERMILPSZmi,       X86::VPERMILPSZmi,       X86::VPSHUFDZmi },
9568327952Sdim  { X86::VPERMILPSZri,       X86::VPERMILPSZri,       X86::VPSHUFDZri },
9569327952Sdim  { X86::VPERMPSZ256rm,      X86::VPERMPSZ256rm,      X86::VPERMDZ256rm },
9570327952Sdim  { X86::VPERMPSZ256rr,      X86::VPERMPSZ256rr,      X86::VPERMDZ256rr },
9571327952Sdim  { X86::VPERMPDZ256mi,      X86::VPERMPDZ256mi,      X86::VPERMQZ256mi },
9572327952Sdim  { X86::VPERMPDZ256ri,      X86::VPERMPDZ256ri,      X86::VPERMQZ256ri },
9573327952Sdim  { X86::VPERMPDZ256rm,      X86::VPERMPDZ256rm,      X86::VPERMQZ256rm },
9574327952Sdim  { X86::VPERMPDZ256rr,      X86::VPERMPDZ256rr,      X86::VPERMQZ256rr },
9575327952Sdim  { X86::VPERMPSZrm,         X86::VPERMPSZrm,         X86::VPERMDZrm },
9576327952Sdim  { X86::VPERMPSZrr,         X86::VPERMPSZrr,         X86::VPERMDZrr },
9577327952Sdim  { X86::VPERMPDZmi,         X86::VPERMPDZmi,         X86::VPERMQZmi },
9578327952Sdim  { X86::VPERMPDZri,         X86::VPERMPDZri,         X86::VPERMQZri },
9579327952Sdim  { X86::VPERMPDZrm,         X86::VPERMPDZrm,         X86::VPERMQZrm },
9580327952Sdim  { X86::VPERMPDZrr,         X86::VPERMPDZrr,         X86::VPERMQZrr },
9581327952Sdim  { X86::VUNPCKLPDZ256rm,    X86::VUNPCKLPDZ256rm,    X86::VPUNPCKLQDQZ256rm },
9582327952Sdim  { X86::VUNPCKLPDZ256rr,    X86::VUNPCKLPDZ256rr,    X86::VPUNPCKLQDQZ256rr },
9583327952Sdim  { X86::VUNPCKHPDZ256rm,    X86::VUNPCKHPDZ256rm,    X86::VPUNPCKHQDQZ256rm },
9584327952Sdim  { X86::VUNPCKHPDZ256rr,    X86::VUNPCKHPDZ256rr,    X86::VPUNPCKHQDQZ256rr },
9585327952Sdim  { X86::VUNPCKLPSZ256rm,    X86::VUNPCKLPSZ256rm,    X86::VPUNPCKLDQZ256rm },
9586327952Sdim  { X86::VUNPCKLPSZ256rr,    X86::VUNPCKLPSZ256rr,    X86::VPUNPCKLDQZ256rr },
9587327952Sdim  { X86::VUNPCKHPSZ256rm,    X86::VUNPCKHPSZ256rm,    X86::VPUNPCKHDQZ256rm },
9588327952Sdim  { X86::VUNPCKHPSZ256rr,    X86::VUNPCKHPSZ256rr,    X86::VPUNPCKHDQZ256rr },
9589327952Sdim  { X86::VUNPCKLPDZ128rm,    X86::VUNPCKLPDZ128rm,    X86::VPUNPCKLQDQZ128rm },
9590327952Sdim  { X86::VMOVLHPSZrr,        X86::VUNPCKLPDZ128rr,    X86::VPUNPCKLQDQZ128rr },
9591327952Sdim  { X86::VUNPCKHPDZ128rm,    X86::VUNPCKHPDZ128rm,    X86::VPUNPCKHQDQZ128rm },
9592327952Sdim  { X86::VUNPCKHPDZ128rr,    X86::VUNPCKHPDZ128rr,    X86::VPUNPCKHQDQZ128rr },
9593327952Sdim  { X86::VUNPCKLPSZ128rm,    X86::VUNPCKLPSZ128rm,    X86::VPUNPCKLDQZ128rm },
9594327952Sdim  { X86::VUNPCKLPSZ128rr,    X86::VUNPCKLPSZ128rr,    X86::VPUNPCKLDQZ128rr },
9595327952Sdim  { X86::VUNPCKHPSZ128rm,    X86::VUNPCKHPSZ128rm,    X86::VPUNPCKHDQZ128rm },
9596327952Sdim  { X86::VUNPCKHPSZ128rr,    X86::VUNPCKHPSZ128rr,    X86::VPUNPCKHDQZ128rr },
9597327952Sdim  { X86::VUNPCKLPDZrm,       X86::VUNPCKLPDZrm,       X86::VPUNPCKLQDQZrm },
9598327952Sdim  { X86::VUNPCKLPDZrr,       X86::VUNPCKLPDZrr,       X86::VPUNPCKLQDQZrr },
9599327952Sdim  { X86::VUNPCKHPDZrm,       X86::VUNPCKHPDZrm,       X86::VPUNPCKHQDQZrm },
9600327952Sdim  { X86::VUNPCKHPDZrr,       X86::VUNPCKHPDZrr,       X86::VPUNPCKHQDQZrr },
9601327952Sdim  { X86::VUNPCKLPSZrm,       X86::VUNPCKLPSZrm,       X86::VPUNPCKLDQZrm },
9602327952Sdim  { X86::VUNPCKLPSZrr,       X86::VUNPCKLPSZrr,       X86::VPUNPCKLDQZrr },
9603327952Sdim  { X86::VUNPCKHPSZrm,       X86::VUNPCKHPSZrm,       X86::VPUNPCKHDQZrm },
9604327952Sdim  { X86::VUNPCKHPSZrr,       X86::VUNPCKHPSZrr,       X86::VPUNPCKHDQZrr },
9605327952Sdim  { X86::VEXTRACTPSZmr,      X86::VEXTRACTPSZmr,      X86::VPEXTRDZmr },
9606327952Sdim  { X86::VEXTRACTPSZrr,      X86::VEXTRACTPSZrr,      X86::VPEXTRDZrr },
9607206083Srdivacky};
9608206083Srdivacky
9609234353Sdimstatic const uint16_t ReplaceableInstrsAVX2[][3] = {
9610234353Sdim  //PackedSingle       PackedDouble       PackedInt
9611234353Sdim  { X86::VANDNPSYrm,   X86::VANDNPDYrm,   X86::VPANDNYrm   },
9612234353Sdim  { X86::VANDNPSYrr,   X86::VANDNPDYrr,   X86::VPANDNYrr   },
9613234353Sdim  { X86::VANDPSYrm,    X86::VANDPDYrm,    X86::VPANDYrm    },
9614234353Sdim  { X86::VANDPSYrr,    X86::VANDPDYrr,    X86::VPANDYrr    },
9615234353Sdim  { X86::VORPSYrm,     X86::VORPDYrm,     X86::VPORYrm     },
9616234353Sdim  { X86::VORPSYrr,     X86::VORPDYrr,     X86::VPORYrr     },
9617234353Sdim  { X86::VXORPSYrm,    X86::VXORPDYrm,    X86::VPXORYrm    },
9618234353Sdim  { X86::VXORPSYrr,    X86::VXORPDYrr,    X86::VPXORYrr    },
9619234353Sdim  { X86::VPERM2F128rm,   X86::VPERM2F128rm,   X86::VPERM2I128rm },
9620276479Sdim  { X86::VPERM2F128rr,   X86::VPERM2F128rr,   X86::VPERM2I128rr },
9621276479Sdim  { X86::VBROADCASTSSrm, X86::VBROADCASTSSrm, X86::VPBROADCASTDrm},
9622276479Sdim  { X86::VBROADCASTSSrr, X86::VBROADCASTSSrr, X86::VPBROADCASTDrr},
9623276479Sdim  { X86::VBROADCASTSSYrr, X86::VBROADCASTSSYrr, X86::VPBROADCASTDYrr},
9624276479Sdim  { X86::VBROADCASTSSYrm, X86::VBROADCASTSSYrm, X86::VPBROADCASTDYrm},
9625276479Sdim  { X86::VBROADCASTSDYrr, X86::VBROADCASTSDYrr, X86::VPBROADCASTQYrr},
9626314564Sdim  { X86::VBROADCASTSDYrm, X86::VBROADCASTSDYrm, X86::VPBROADCASTQYrm},
9627314564Sdim  { X86::VBROADCASTF128,  X86::VBROADCASTF128,  X86::VBROADCASTI128 },
9628327952Sdim  { X86::VBLENDPSrri,     X86::VBLENDPSrri,     X86::VPBLENDDrri },
9629327952Sdim  { X86::VBLENDPSrmi,     X86::VBLENDPSrmi,     X86::VPBLENDDrmi },
9630327952Sdim  { X86::VBLENDPSYrri,    X86::VBLENDPSYrri,    X86::VPBLENDDYrri },
9631327952Sdim  { X86::VBLENDPSYrmi,    X86::VBLENDPSYrmi,    X86::VPBLENDDYrmi },
9632327952Sdim  { X86::VPERMILPSYmi,    X86::VPERMILPSYmi,    X86::VPSHUFDYmi },
9633327952Sdim  { X86::VPERMILPSYri,    X86::VPERMILPSYri,    X86::VPSHUFDYri },
9634327952Sdim  { X86::VUNPCKLPDYrm,    X86::VUNPCKLPDYrm,    X86::VPUNPCKLQDQYrm },
9635327952Sdim  { X86::VUNPCKLPDYrr,    X86::VUNPCKLPDYrr,    X86::VPUNPCKLQDQYrr },
9636327952Sdim  { X86::VUNPCKHPDYrm,    X86::VUNPCKHPDYrm,    X86::VPUNPCKHQDQYrm },
9637327952Sdim  { X86::VUNPCKHPDYrr,    X86::VUNPCKHPDYrr,    X86::VPUNPCKHQDQYrr },
9638327952Sdim  { X86::VUNPCKLPSYrm,    X86::VUNPCKLPSYrm,    X86::VPUNPCKLDQYrm },
9639327952Sdim  { X86::VUNPCKLPSYrr,    X86::VUNPCKLPSYrr,    X86::VPUNPCKLDQYrr },
9640327952Sdim  { X86::VUNPCKHPSYrm,    X86::VUNPCKHPSYrm,    X86::VPUNPCKHDQYrm },
9641327952Sdim  { X86::VUNPCKHPSYrr,    X86::VUNPCKHPSYrr,    X86::VPUNPCKHDQYrr },
9642234353Sdim};
9643234353Sdim
9644321369Sdimstatic const uint16_t ReplaceableInstrsAVX2InsertExtract[][3] = {
9645321369Sdim  //PackedSingle       PackedDouble       PackedInt
9646321369Sdim  { X86::VEXTRACTF128mr, X86::VEXTRACTF128mr, X86::VEXTRACTI128mr },
9647321369Sdim  { X86::VEXTRACTF128rr, X86::VEXTRACTF128rr, X86::VEXTRACTI128rr },
9648321369Sdim  { X86::VINSERTF128rm,  X86::VINSERTF128rm,  X86::VINSERTI128rm },
9649321369Sdim  { X86::VINSERTF128rr,  X86::VINSERTF128rr,  X86::VINSERTI128rr },
9650321369Sdim};
9651321369Sdim
9652314564Sdimstatic const uint16_t ReplaceableInstrsAVX512[][4] = {
9653314564Sdim  // Two integer columns for 64-bit and 32-bit elements.
9654314564Sdim  //PackedSingle        PackedDouble        PackedInt             PackedInt
9655314564Sdim  { X86::VMOVAPSZ128mr, X86::VMOVAPDZ128mr, X86::VMOVDQA64Z128mr, X86::VMOVDQA32Z128mr  },
9656314564Sdim  { X86::VMOVAPSZ128rm, X86::VMOVAPDZ128rm, X86::VMOVDQA64Z128rm, X86::VMOVDQA32Z128rm  },
9657314564Sdim  { X86::VMOVAPSZ128rr, X86::VMOVAPDZ128rr, X86::VMOVDQA64Z128rr, X86::VMOVDQA32Z128rr  },
9658314564Sdim  { X86::VMOVUPSZ128mr, X86::VMOVUPDZ128mr, X86::VMOVDQU64Z128mr, X86::VMOVDQU32Z128mr  },
9659314564Sdim  { X86::VMOVUPSZ128rm, X86::VMOVUPDZ128rm, X86::VMOVDQU64Z128rm, X86::VMOVDQU32Z128rm  },
9660314564Sdim  { X86::VMOVAPSZ256mr, X86::VMOVAPDZ256mr, X86::VMOVDQA64Z256mr, X86::VMOVDQA32Z256mr  },
9661314564Sdim  { X86::VMOVAPSZ256rm, X86::VMOVAPDZ256rm, X86::VMOVDQA64Z256rm, X86::VMOVDQA32Z256rm  },
9662314564Sdim  { X86::VMOVAPSZ256rr, X86::VMOVAPDZ256rr, X86::VMOVDQA64Z256rr, X86::VMOVDQA32Z256rr  },
9663314564Sdim  { X86::VMOVUPSZ256mr, X86::VMOVUPDZ256mr, X86::VMOVDQU64Z256mr, X86::VMOVDQU32Z256mr  },
9664314564Sdim  { X86::VMOVUPSZ256rm, X86::VMOVUPDZ256rm, X86::VMOVDQU64Z256rm, X86::VMOVDQU32Z256rm  },
9665314564Sdim  { X86::VMOVAPSZmr,    X86::VMOVAPDZmr,    X86::VMOVDQA64Zmr,    X86::VMOVDQA32Zmr     },
9666314564Sdim  { X86::VMOVAPSZrm,    X86::VMOVAPDZrm,    X86::VMOVDQA64Zrm,    X86::VMOVDQA32Zrm     },
9667314564Sdim  { X86::VMOVAPSZrr,    X86::VMOVAPDZrr,    X86::VMOVDQA64Zrr,    X86::VMOVDQA32Zrr     },
9668314564Sdim  { X86::VMOVUPSZmr,    X86::VMOVUPDZmr,    X86::VMOVDQU64Zmr,    X86::VMOVDQU32Zmr     },
9669314564Sdim  { X86::VMOVUPSZrm,    X86::VMOVUPDZrm,    X86::VMOVDQU64Zrm,    X86::VMOVDQU32Zrm     },
9670314564Sdim};
9671314564Sdim
9672314564Sdimstatic const uint16_t ReplaceableInstrsAVX512DQ[][4] = {
9673314564Sdim  // Two integer columns for 64-bit and 32-bit elements.
9674314564Sdim  //PackedSingle        PackedDouble        PackedInt           PackedInt
9675314564Sdim  { X86::VANDNPSZ128rm, X86::VANDNPDZ128rm, X86::VPANDNQZ128rm, X86::VPANDNDZ128rm },
9676314564Sdim  { X86::VANDNPSZ128rr, X86::VANDNPDZ128rr, X86::VPANDNQZ128rr, X86::VPANDNDZ128rr },
9677314564Sdim  { X86::VANDPSZ128rm,  X86::VANDPDZ128rm,  X86::VPANDQZ128rm,  X86::VPANDDZ128rm  },
9678314564Sdim  { X86::VANDPSZ128rr,  X86::VANDPDZ128rr,  X86::VPANDQZ128rr,  X86::VPANDDZ128rr  },
9679314564Sdim  { X86::VORPSZ128rm,   X86::VORPDZ128rm,   X86::VPORQZ128rm,   X86::VPORDZ128rm   },
9680314564Sdim  { X86::VORPSZ128rr,   X86::VORPDZ128rr,   X86::VPORQZ128rr,   X86::VPORDZ128rr   },
9681314564Sdim  { X86::VXORPSZ128rm,  X86::VXORPDZ128rm,  X86::VPXORQZ128rm,  X86::VPXORDZ128rm  },
9682314564Sdim  { X86::VXORPSZ128rr,  X86::VXORPDZ128rr,  X86::VPXORQZ128rr,  X86::VPXORDZ128rr  },
9683314564Sdim  { X86::VANDNPSZ256rm, X86::VANDNPDZ256rm, X86::VPANDNQZ256rm, X86::VPANDNDZ256rm },
9684314564Sdim  { X86::VANDNPSZ256rr, X86::VANDNPDZ256rr, X86::VPANDNQZ256rr, X86::VPANDNDZ256rr },
9685314564Sdim  { X86::VANDPSZ256rm,  X86::VANDPDZ256rm,  X86::VPANDQZ256rm,  X86::VPANDDZ256rm  },
9686314564Sdim  { X86::VANDPSZ256rr,  X86::VANDPDZ256rr,  X86::VPANDQZ256rr,  X86::VPANDDZ256rr  },
9687314564Sdim  { X86::VORPSZ256rm,   X86::VORPDZ256rm,   X86::VPORQZ256rm,   X86::VPORDZ256rm   },
9688314564Sdim  { X86::VORPSZ256rr,   X86::VORPDZ256rr,   X86::VPORQZ256rr,   X86::VPORDZ256rr   },
9689314564Sdim  { X86::VXORPSZ256rm,  X86::VXORPDZ256rm,  X86::VPXORQZ256rm,  X86::VPXORDZ256rm  },
9690314564Sdim  { X86::VXORPSZ256rr,  X86::VXORPDZ256rr,  X86::VPXORQZ256rr,  X86::VPXORDZ256rr  },
9691314564Sdim  { X86::VANDNPSZrm,    X86::VANDNPDZrm,    X86::VPANDNQZrm,    X86::VPANDNDZrm    },
9692314564Sdim  { X86::VANDNPSZrr,    X86::VANDNPDZrr,    X86::VPANDNQZrr,    X86::VPANDNDZrr    },
9693314564Sdim  { X86::VANDPSZrm,     X86::VANDPDZrm,     X86::VPANDQZrm,     X86::VPANDDZrm     },
9694314564Sdim  { X86::VANDPSZrr,     X86::VANDPDZrr,     X86::VPANDQZrr,     X86::VPANDDZrr     },
9695314564Sdim  { X86::VORPSZrm,      X86::VORPDZrm,      X86::VPORQZrm,      X86::VPORDZrm      },
9696314564Sdim  { X86::VORPSZrr,      X86::VORPDZrr,      X86::VPORQZrr,      X86::VPORDZrr      },
9697314564Sdim  { X86::VXORPSZrm,     X86::VXORPDZrm,     X86::VPXORQZrm,     X86::VPXORDZrm     },
9698314564Sdim  { X86::VXORPSZrr,     X86::VXORPDZrr,     X86::VPXORQZrr,     X86::VPXORDZrr     },
9699314564Sdim};
9700314564Sdim
9701314564Sdimstatic const uint16_t ReplaceableInstrsAVX512DQMasked[][4] = {
9702314564Sdim  // Two integer columns for 64-bit and 32-bit elements.
9703314564Sdim  //PackedSingle          PackedDouble
9704314564Sdim  //PackedInt             PackedInt
9705314564Sdim  { X86::VANDNPSZ128rmk,  X86::VANDNPDZ128rmk,
9706314564Sdim    X86::VPANDNQZ128rmk,  X86::VPANDNDZ128rmk  },
9707314564Sdim  { X86::VANDNPSZ128rmkz, X86::VANDNPDZ128rmkz,
9708314564Sdim    X86::VPANDNQZ128rmkz, X86::VPANDNDZ128rmkz },
9709314564Sdim  { X86::VANDNPSZ128rrk,  X86::VANDNPDZ128rrk,
9710314564Sdim    X86::VPANDNQZ128rrk,  X86::VPANDNDZ128rrk  },
9711314564Sdim  { X86::VANDNPSZ128rrkz, X86::VANDNPDZ128rrkz,
9712314564Sdim    X86::VPANDNQZ128rrkz, X86::VPANDNDZ128rrkz },
9713314564Sdim  { X86::VANDPSZ128rmk,   X86::VANDPDZ128rmk,
9714314564Sdim    X86::VPANDQZ128rmk,   X86::VPANDDZ128rmk   },
9715314564Sdim  { X86::VANDPSZ128rmkz,  X86::VANDPDZ128rmkz,
9716314564Sdim    X86::VPANDQZ128rmkz,  X86::VPANDDZ128rmkz  },
9717314564Sdim  { X86::VANDPSZ128rrk,   X86::VANDPDZ128rrk,
9718314564Sdim    X86::VPANDQZ128rrk,   X86::VPANDDZ128rrk   },
9719314564Sdim  { X86::VANDPSZ128rrkz,  X86::VANDPDZ128rrkz,
9720314564Sdim    X86::VPANDQZ128rrkz,  X86::VPANDDZ128rrkz  },
9721314564Sdim  { X86::VORPSZ128rmk,    X86::VORPDZ128rmk,
9722314564Sdim    X86::VPORQZ128rmk,    X86::VPORDZ128rmk    },
9723314564Sdim  { X86::VORPSZ128rmkz,   X86::VORPDZ128rmkz,
9724314564Sdim    X86::VPORQZ128rmkz,   X86::VPORDZ128rmkz   },
9725314564Sdim  { X86::VORPSZ128rrk,    X86::VORPDZ128rrk,
9726314564Sdim    X86::VPORQZ128rrk,    X86::VPORDZ128rrk    },
9727314564Sdim  { X86::VORPSZ128rrkz,   X86::VORPDZ128rrkz,
9728314564Sdim    X86::VPORQZ128rrkz,   X86::VPORDZ128rrkz   },
9729314564Sdim  { X86::VXORPSZ128rmk,   X86::VXORPDZ128rmk,
9730314564Sdim    X86::VPXORQZ128rmk,   X86::VPXORDZ128rmk   },
9731314564Sdim  { X86::VXORPSZ128rmkz,  X86::VXORPDZ128rmkz,
9732314564Sdim    X86::VPXORQZ128rmkz,  X86::VPXORDZ128rmkz  },
9733314564Sdim  { X86::VXORPSZ128rrk,   X86::VXORPDZ128rrk,
9734314564Sdim    X86::VPXORQZ128rrk,   X86::VPXORDZ128rrk   },
9735314564Sdim  { X86::VXORPSZ128rrkz,  X86::VXORPDZ128rrkz,
9736314564Sdim    X86::VPXORQZ128rrkz,  X86::VPXORDZ128rrkz  },
9737314564Sdim  { X86::VANDNPSZ256rmk,  X86::VANDNPDZ256rmk,
9738314564Sdim    X86::VPANDNQZ256rmk,  X86::VPANDNDZ256rmk  },
9739314564Sdim  { X86::VANDNPSZ256rmkz, X86::VANDNPDZ256rmkz,
9740314564Sdim    X86::VPANDNQZ256rmkz, X86::VPANDNDZ256rmkz },
9741314564Sdim  { X86::VANDNPSZ256rrk,  X86::VANDNPDZ256rrk,
9742314564Sdim    X86::VPANDNQZ256rrk,  X86::VPANDNDZ256rrk  },
9743314564Sdim  { X86::VANDNPSZ256rrkz, X86::VANDNPDZ256rrkz,
9744314564Sdim    X86::VPANDNQZ256rrkz, X86::VPANDNDZ256rrkz },
9745314564Sdim  { X86::VANDPSZ256rmk,   X86::VANDPDZ256rmk,
9746314564Sdim    X86::VPANDQZ256rmk,   X86::VPANDDZ256rmk   },
9747314564Sdim  { X86::VANDPSZ256rmkz,  X86::VANDPDZ256rmkz,
9748314564Sdim    X86::VPANDQZ256rmkz,  X86::VPANDDZ256rmkz  },
9749314564Sdim  { X86::VANDPSZ256rrk,   X86::VANDPDZ256rrk,
9750314564Sdim    X86::VPANDQZ256rrk,   X86::VPANDDZ256rrk   },
9751314564Sdim  { X86::VANDPSZ256rrkz,  X86::VANDPDZ256rrkz,
9752314564Sdim    X86::VPANDQZ256rrkz,  X86::VPANDDZ256rrkz  },
9753314564Sdim  { X86::VORPSZ256rmk,    X86::VORPDZ256rmk,
9754314564Sdim    X86::VPORQZ256rmk,    X86::VPORDZ256rmk    },
9755314564Sdim  { X86::VORPSZ256rmkz,   X86::VORPDZ256rmkz,
9756314564Sdim    X86::VPORQZ256rmkz,   X86::VPORDZ256rmkz   },
9757314564Sdim  { X86::VORPSZ256rrk,    X86::VORPDZ256rrk,
9758314564Sdim    X86::VPORQZ256rrk,    X86::VPORDZ256rrk    },
9759314564Sdim  { X86::VORPSZ256rrkz,   X86::VORPDZ256rrkz,
9760314564Sdim    X86::VPORQZ256rrkz,   X86::VPORDZ256rrkz   },
9761314564Sdim  { X86::VXORPSZ256rmk,   X86::VXORPDZ256rmk,
9762314564Sdim    X86::VPXORQZ256rmk,   X86::VPXORDZ256rmk   },
9763314564Sdim  { X86::VXORPSZ256rmkz,  X86::VXORPDZ256rmkz,
9764314564Sdim    X86::VPXORQZ256rmkz,  X86::VPXORDZ256rmkz  },
9765314564Sdim  { X86::VXORPSZ256rrk,   X86::VXORPDZ256rrk,
9766314564Sdim    X86::VPXORQZ256rrk,   X86::VPXORDZ256rrk   },
9767314564Sdim  { X86::VXORPSZ256rrkz,  X86::VXORPDZ256rrkz,
9768314564Sdim    X86::VPXORQZ256rrkz,  X86::VPXORDZ256rrkz  },
9769314564Sdim  { X86::VANDNPSZrmk,     X86::VANDNPDZrmk,
9770314564Sdim    X86::VPANDNQZrmk,     X86::VPANDNDZrmk     },
9771314564Sdim  { X86::VANDNPSZrmkz,    X86::VANDNPDZrmkz,
9772314564Sdim    X86::VPANDNQZrmkz,    X86::VPANDNDZrmkz    },
9773314564Sdim  { X86::VANDNPSZrrk,     X86::VANDNPDZrrk,
9774314564Sdim    X86::VPANDNQZrrk,     X86::VPANDNDZrrk     },
9775314564Sdim  { X86::VANDNPSZrrkz,    X86::VANDNPDZrrkz,
9776314564Sdim    X86::VPANDNQZrrkz,    X86::VPANDNDZrrkz    },
9777314564Sdim  { X86::VANDPSZrmk,      X86::VANDPDZrmk,
9778314564Sdim    X86::VPANDQZrmk,      X86::VPANDDZrmk      },
9779314564Sdim  { X86::VANDPSZrmkz,     X86::VANDPDZrmkz,
9780314564Sdim    X86::VPANDQZrmkz,     X86::VPANDDZrmkz     },
9781314564Sdim  { X86::VANDPSZrrk,      X86::VANDPDZrrk,
9782314564Sdim    X86::VPANDQZrrk,      X86::VPANDDZrrk      },
9783314564Sdim  { X86::VANDPSZrrkz,     X86::VANDPDZrrkz,
9784314564Sdim    X86::VPANDQZrrkz,     X86::VPANDDZrrkz     },
9785314564Sdim  { X86::VORPSZrmk,       X86::VORPDZrmk,
9786314564Sdim    X86::VPORQZrmk,       X86::VPORDZrmk       },
9787314564Sdim  { X86::VORPSZrmkz,      X86::VORPDZrmkz,
9788314564Sdim    X86::VPORQZrmkz,      X86::VPORDZrmkz      },
9789314564Sdim  { X86::VORPSZrrk,       X86::VORPDZrrk,
9790314564Sdim    X86::VPORQZrrk,       X86::VPORDZrrk       },
9791314564Sdim  { X86::VORPSZrrkz,      X86::VORPDZrrkz,
9792314564Sdim    X86::VPORQZrrkz,      X86::VPORDZrrkz      },
9793314564Sdim  { X86::VXORPSZrmk,      X86::VXORPDZrmk,
9794314564Sdim    X86::VPXORQZrmk,      X86::VPXORDZrmk      },
9795314564Sdim  { X86::VXORPSZrmkz,     X86::VXORPDZrmkz,
9796314564Sdim    X86::VPXORQZrmkz,     X86::VPXORDZrmkz     },
9797314564Sdim  { X86::VXORPSZrrk,      X86::VXORPDZrrk,
9798314564Sdim    X86::VPXORQZrrk,      X86::VPXORDZrrk      },
9799314564Sdim  { X86::VXORPSZrrkz,     X86::VXORPDZrrkz,
9800314564Sdim    X86::VPXORQZrrkz,     X86::VPXORDZrrkz     },
9801314564Sdim  // Broadcast loads can be handled the same as masked operations to avoid
9802314564Sdim  // changing element size.
9803314564Sdim  { X86::VANDNPSZ128rmb,  X86::VANDNPDZ128rmb,
9804314564Sdim    X86::VPANDNQZ128rmb,  X86::VPANDNDZ128rmb  },
9805314564Sdim  { X86::VANDPSZ128rmb,   X86::VANDPDZ128rmb,
9806314564Sdim    X86::VPANDQZ128rmb,   X86::VPANDDZ128rmb   },
9807314564Sdim  { X86::VORPSZ128rmb,    X86::VORPDZ128rmb,
9808314564Sdim    X86::VPORQZ128rmb,    X86::VPORDZ128rmb    },
9809314564Sdim  { X86::VXORPSZ128rmb,   X86::VXORPDZ128rmb,
9810314564Sdim    X86::VPXORQZ128rmb,   X86::VPXORDZ128rmb   },
9811314564Sdim  { X86::VANDNPSZ256rmb,  X86::VANDNPDZ256rmb,
9812314564Sdim    X86::VPANDNQZ256rmb,  X86::VPANDNDZ256rmb  },
9813314564Sdim  { X86::VANDPSZ256rmb,   X86::VANDPDZ256rmb,
9814314564Sdim    X86::VPANDQZ256rmb,   X86::VPANDDZ256rmb   },
9815314564Sdim  { X86::VORPSZ256rmb,    X86::VORPDZ256rmb,
9816314564Sdim    X86::VPORQZ256rmb,    X86::VPORDZ256rmb    },
9817314564Sdim  { X86::VXORPSZ256rmb,   X86::VXORPDZ256rmb,
9818314564Sdim    X86::VPXORQZ256rmb,   X86::VPXORDZ256rmb   },
9819314564Sdim  { X86::VANDNPSZrmb,     X86::VANDNPDZrmb,
9820314564Sdim    X86::VPANDNQZrmb,     X86::VPANDNDZrmb     },
9821314564Sdim  { X86::VANDPSZrmb,      X86::VANDPDZrmb,
9822314564Sdim    X86::VPANDQZrmb,      X86::VPANDDZrmb      },
9823314564Sdim  { X86::VANDPSZrmb,      X86::VANDPDZrmb,
9824314564Sdim    X86::VPANDQZrmb,      X86::VPANDDZrmb      },
9825314564Sdim  { X86::VORPSZrmb,       X86::VORPDZrmb,
9826314564Sdim    X86::VPORQZrmb,       X86::VPORDZrmb       },
9827314564Sdim  { X86::VXORPSZrmb,      X86::VXORPDZrmb,
9828314564Sdim    X86::VPXORQZrmb,      X86::VPXORDZrmb      },
9829314564Sdim  { X86::VANDNPSZ128rmbk, X86::VANDNPDZ128rmbk,
9830314564Sdim    X86::VPANDNQZ128rmbk, X86::VPANDNDZ128rmbk },
9831314564Sdim  { X86::VANDPSZ128rmbk,  X86::VANDPDZ128rmbk,
9832314564Sdim    X86::VPANDQZ128rmbk,  X86::VPANDDZ128rmbk  },
9833314564Sdim  { X86::VORPSZ128rmbk,   X86::VORPDZ128rmbk,
9834314564Sdim    X86::VPORQZ128rmbk,   X86::VPORDZ128rmbk   },
9835314564Sdim  { X86::VXORPSZ128rmbk,  X86::VXORPDZ128rmbk,
9836314564Sdim    X86::VPXORQZ128rmbk,  X86::VPXORDZ128rmbk  },
9837314564Sdim  { X86::VANDNPSZ256rmbk, X86::VANDNPDZ256rmbk,
9838314564Sdim    X86::VPANDNQZ256rmbk, X86::VPANDNDZ256rmbk },
9839314564Sdim  { X86::VANDPSZ256rmbk,  X86::VANDPDZ256rmbk,
9840314564Sdim    X86::VPANDQZ256rmbk,  X86::VPANDDZ256rmbk  },
9841314564Sdim  { X86::VORPSZ256rmbk,   X86::VORPDZ256rmbk,
9842314564Sdim    X86::VPORQZ256rmbk,   X86::VPORDZ256rmbk   },
9843314564Sdim  { X86::VXORPSZ256rmbk,  X86::VXORPDZ256rmbk,
9844314564Sdim    X86::VPXORQZ256rmbk,  X86::VPXORDZ256rmbk  },
9845314564Sdim  { X86::VANDNPSZrmbk,    X86::VANDNPDZrmbk,
9846314564Sdim    X86::VPANDNQZrmbk,    X86::VPANDNDZrmbk    },
9847314564Sdim  { X86::VANDPSZrmbk,     X86::VANDPDZrmbk,
9848314564Sdim    X86::VPANDQZrmbk,     X86::VPANDDZrmbk     },
9849314564Sdim  { X86::VANDPSZrmbk,     X86::VANDPDZrmbk,
9850314564Sdim    X86::VPANDQZrmbk,     X86::VPANDDZrmbk     },
9851314564Sdim  { X86::VORPSZrmbk,      X86::VORPDZrmbk,
9852314564Sdim    X86::VPORQZrmbk,      X86::VPORDZrmbk      },
9853314564Sdim  { X86::VXORPSZrmbk,     X86::VXORPDZrmbk,
9854314564Sdim    X86::VPXORQZrmbk,     X86::VPXORDZrmbk     },
9855314564Sdim  { X86::VANDNPSZ128rmbkz,X86::VANDNPDZ128rmbkz,
9856314564Sdim    X86::VPANDNQZ128rmbkz,X86::VPANDNDZ128rmbkz},
9857314564Sdim  { X86::VANDPSZ128rmbkz, X86::VANDPDZ128rmbkz,
9858314564Sdim    X86::VPANDQZ128rmbkz, X86::VPANDDZ128rmbkz },
9859314564Sdim  { X86::VORPSZ128rmbkz,  X86::VORPDZ128rmbkz,
9860314564Sdim    X86::VPORQZ128rmbkz,  X86::VPORDZ128rmbkz  },
9861314564Sdim  { X86::VXORPSZ128rmbkz, X86::VXORPDZ128rmbkz,
9862314564Sdim    X86::VPXORQZ128rmbkz, X86::VPXORDZ128rmbkz },
9863314564Sdim  { X86::VANDNPSZ256rmbkz,X86::VANDNPDZ256rmbkz,
9864314564Sdim    X86::VPANDNQZ256rmbkz,X86::VPANDNDZ256rmbkz},
9865314564Sdim  { X86::VANDPSZ256rmbkz, X86::VANDPDZ256rmbkz,
9866314564Sdim    X86::VPANDQZ256rmbkz, X86::VPANDDZ256rmbkz },
9867314564Sdim  { X86::VORPSZ256rmbkz,  X86::VORPDZ256rmbkz,
9868314564Sdim    X86::VPORQZ256rmbkz,  X86::VPORDZ256rmbkz  },
9869314564Sdim  { X86::VXORPSZ256rmbkz, X86::VXORPDZ256rmbkz,
9870314564Sdim    X86::VPXORQZ256rmbkz, X86::VPXORDZ256rmbkz },
9871314564Sdim  { X86::VANDNPSZrmbkz,   X86::VANDNPDZrmbkz,
9872314564Sdim    X86::VPANDNQZrmbkz,   X86::VPANDNDZrmbkz   },
9873314564Sdim  { X86::VANDPSZrmbkz,    X86::VANDPDZrmbkz,
9874314564Sdim    X86::VPANDQZrmbkz,    X86::VPANDDZrmbkz    },
9875314564Sdim  { X86::VANDPSZrmbkz,    X86::VANDPDZrmbkz,
9876314564Sdim    X86::VPANDQZrmbkz,    X86::VPANDDZrmbkz    },
9877314564Sdim  { X86::VORPSZrmbkz,     X86::VORPDZrmbkz,
9878314564Sdim    X86::VPORQZrmbkz,     X86::VPORDZrmbkz     },
9879314564Sdim  { X86::VXORPSZrmbkz,    X86::VXORPDZrmbkz,
9880314564Sdim    X86::VPXORQZrmbkz,    X86::VPXORDZrmbkz    },
9881314564Sdim};
9882314564Sdim
9883206083Srdivacky// FIXME: Some shuffle and unpack instructions have equivalents in different
9884206083Srdivacky// domains, but they require a bit more work than just switching opcodes.
9885206083Srdivacky
9886314564Sdimstatic const uint16_t *lookup(unsigned opcode, unsigned domain,
9887314564Sdim                              ArrayRef<uint16_t[3]> Table) {
9888314564Sdim  for (const uint16_t (&Row)[3] : Table)
9889296417Sdim    if (Row[domain-1] == opcode)
9890296417Sdim      return Row;
9891276479Sdim  return nullptr;
9892206083Srdivacky}
9893206083Srdivacky
9894314564Sdimstatic const uint16_t *lookupAVX512(unsigned opcode, unsigned domain,
9895314564Sdim                                    ArrayRef<uint16_t[4]> Table) {
9896314564Sdim  // If this is the integer domain make sure to check both integer columns.
9897314564Sdim  for (const uint16_t (&Row)[4] : Table)
9898314564Sdim    if (Row[domain-1] == opcode || (domain == 3 && Row[3] == opcode))
9899296417Sdim      return Row;
9900276479Sdim  return nullptr;
9901234353Sdim}
9902234353Sdim
9903206083Srdivackystd::pair<uint16_t, uint16_t>
9904309124SdimX86InstrInfo::getExecutionDomain(const MachineInstr &MI) const {
9905309124Sdim  uint16_t domain = (MI.getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
9906314564Sdim  unsigned opcode = MI.getOpcode();
9907234353Sdim  uint16_t validDomains = 0;
9908314564Sdim  if (domain) {
9909314564Sdim    if (lookup(MI.getOpcode(), domain, ReplaceableInstrs)) {
9910314564Sdim      validDomains = 0xe;
9911314564Sdim    } else if (lookup(opcode, domain, ReplaceableInstrsAVX2)) {
9912314564Sdim      validDomains = Subtarget.hasAVX2() ? 0xe : 0x6;
9913321369Sdim    } else if (lookup(opcode, domain, ReplaceableInstrsAVX2InsertExtract)) {
9914321369Sdim      // Insert/extract instructions should only effect domain if AVX2
9915321369Sdim      // is enabled.
9916321369Sdim      if (!Subtarget.hasAVX2())
9917321369Sdim        return std::make_pair(0, 0);
9918321369Sdim      validDomains = 0xe;
9919314564Sdim    } else if (lookupAVX512(opcode, domain, ReplaceableInstrsAVX512)) {
9920314564Sdim      validDomains = 0xe;
9921321369Sdim    } else if (Subtarget.hasDQI() && lookupAVX512(opcode, domain,
9922321369Sdim                                                  ReplaceableInstrsAVX512DQ)) {
9923321369Sdim      validDomains = 0xe;
9924321369Sdim    } else if (Subtarget.hasDQI()) {
9925321369Sdim      if (const uint16_t *table = lookupAVX512(opcode, domain,
9926314564Sdim                                             ReplaceableInstrsAVX512DQMasked)) {
9927321369Sdim        if (domain == 1 || (domain == 3 && table[3] == opcode))
9928321369Sdim          validDomains = 0xa;
9929321369Sdim        else
9930321369Sdim          validDomains = 0xc;
9931321369Sdim      }
9932314564Sdim    }
9933314564Sdim  }
9934234353Sdim  return std::make_pair(domain, validDomains);
9935206083Srdivacky}
9936206083Srdivacky
9937309124Sdimvoid X86InstrInfo::setExecutionDomain(MachineInstr &MI, unsigned Domain) const {
9938206083Srdivacky  assert(Domain>0 && Domain<4 && "Invalid execution domain");
9939309124Sdim  uint16_t dom = (MI.getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
9940206083Srdivacky  assert(dom && "Not an SSE instruction");
9941314564Sdim  const uint16_t *table = lookup(MI.getOpcode(), dom, ReplaceableInstrs);
9942234353Sdim  if (!table) { // try the other table
9943276479Sdim    assert((Subtarget.hasAVX2() || Domain < 3) &&
9944234353Sdim           "256-bit vector operations only available in AVX2");
9945314564Sdim    table = lookup(MI.getOpcode(), dom, ReplaceableInstrsAVX2);
9946234353Sdim  }
9947321369Sdim  if (!table) { // try the other table
9948321369Sdim    assert(Subtarget.hasAVX2() &&
9949321369Sdim           "256-bit insert/extract only available in AVX2");
9950321369Sdim    table = lookup(MI.getOpcode(), dom, ReplaceableInstrsAVX2InsertExtract);
9951321369Sdim  }
9952314564Sdim  if (!table) { // try the AVX512 table
9953314564Sdim    assert(Subtarget.hasAVX512() && "Requires AVX-512");
9954314564Sdim    table = lookupAVX512(MI.getOpcode(), dom, ReplaceableInstrsAVX512);
9955314564Sdim    // Don't change integer Q instructions to D instructions.
9956314564Sdim    if (table && Domain == 3 && table[3] == MI.getOpcode())
9957314564Sdim      Domain = 4;
9958314564Sdim  }
9959314564Sdim  if (!table) { // try the AVX512DQ table
9960314564Sdim    assert((Subtarget.hasDQI() || Domain >= 3) && "Requires AVX-512DQ");
9961314564Sdim    table = lookupAVX512(MI.getOpcode(), dom, ReplaceableInstrsAVX512DQ);
9962314564Sdim    // Don't change integer Q instructions to D instructions and
9963314564Sdim    // use D intructions if we started with a PS instruction.
9964314564Sdim    if (table && Domain == 3 && (dom == 1 || table[3] == MI.getOpcode()))
9965314564Sdim      Domain = 4;
9966314564Sdim  }
9967314564Sdim  if (!table) { // try the AVX512DQMasked table
9968314564Sdim    assert((Subtarget.hasDQI() || Domain >= 3) && "Requires AVX-512DQ");
9969314564Sdim    table = lookupAVX512(MI.getOpcode(), dom, ReplaceableInstrsAVX512DQMasked);
9970314564Sdim    if (table && Domain == 3 && (dom == 1 || table[3] == MI.getOpcode()))
9971314564Sdim      Domain = 4;
9972314564Sdim  }
9973206083Srdivacky  assert(table && "Cannot change domain");
9974309124Sdim  MI.setDesc(get(table[Domain - 1]));
9975206083Srdivacky}
9976207618Srdivacky
9977288943Sdim/// Return the noop instruction to use for a noop.
9978321369Sdimvoid X86InstrInfo::getNoop(MCInst &NopInst) const {
9979207618Srdivacky  NopInst.setOpcode(X86::NOOP);
9980207618Srdivacky}
9981207618Srdivacky
9982221345Sdimbool X86InstrInfo::isHighLatencyDef(int opc) const {
9983221345Sdim  switch (opc) {
9984218893Sdim  default: return false;
9985309124Sdim  case X86::DIVPDrm:
9986309124Sdim  case X86::DIVPDrr:
9987309124Sdim  case X86::DIVPSrm:
9988309124Sdim  case X86::DIVPSrr:
9989218893Sdim  case X86::DIVSDrm:
9990218893Sdim  case X86::DIVSDrm_Int:
9991218893Sdim  case X86::DIVSDrr:
9992218893Sdim  case X86::DIVSDrr_Int:
9993218893Sdim  case X86::DIVSSrm:
9994218893Sdim  case X86::DIVSSrm_Int:
9995218893Sdim  case X86::DIVSSrr:
9996218893Sdim  case X86::DIVSSrr_Int:
9997218893Sdim  case X86::SQRTPDm:
9998218893Sdim  case X86::SQRTPDr:
9999218893Sdim  case X86::SQRTPSm:
10000218893Sdim  case X86::SQRTPSr:
10001218893Sdim  case X86::SQRTSDm:
10002218893Sdim  case X86::SQRTSDm_Int:
10003218893Sdim  case X86::SQRTSDr:
10004218893Sdim  case X86::SQRTSDr_Int:
10005218893Sdim  case X86::SQRTSSm:
10006218893Sdim  case X86::SQRTSSm_Int:
10007218893Sdim  case X86::SQRTSSr:
10008218893Sdim  case X86::SQRTSSr_Int:
10009226633Sdim  // AVX instructions with high latency
10010309124Sdim  case X86::VDIVPDrm:
10011309124Sdim  case X86::VDIVPDrr:
10012309124Sdim  case X86::VDIVPDYrm:
10013309124Sdim  case X86::VDIVPDYrr:
10014309124Sdim  case X86::VDIVPSrm:
10015309124Sdim  case X86::VDIVPSrr:
10016309124Sdim  case X86::VDIVPSYrm:
10017309124Sdim  case X86::VDIVPSYrr:
10018226633Sdim  case X86::VDIVSDrm:
10019226633Sdim  case X86::VDIVSDrm_Int:
10020226633Sdim  case X86::VDIVSDrr:
10021226633Sdim  case X86::VDIVSDrr_Int:
10022226633Sdim  case X86::VDIVSSrm:
10023226633Sdim  case X86::VDIVSSrm_Int:
10024226633Sdim  case X86::VDIVSSrr:
10025226633Sdim  case X86::VDIVSSrr_Int:
10026226633Sdim  case X86::VSQRTPDm:
10027226633Sdim  case X86::VSQRTPDr:
10028309124Sdim  case X86::VSQRTPDYm:
10029309124Sdim  case X86::VSQRTPDYr:
10030226633Sdim  case X86::VSQRTPSm:
10031226633Sdim  case X86::VSQRTPSr:
10032309124Sdim  case X86::VSQRTPSYm:
10033309124Sdim  case X86::VSQRTPSYr:
10034226633Sdim  case X86::VSQRTSDm:
10035226633Sdim  case X86::VSQRTSDm_Int:
10036226633Sdim  case X86::VSQRTSDr:
10037309124Sdim  case X86::VSQRTSDr_Int:
10038226633Sdim  case X86::VSQRTSSm:
10039226633Sdim  case X86::VSQRTSSm_Int:
10040226633Sdim  case X86::VSQRTSSr:
10041309124Sdim  case X86::VSQRTSSr_Int:
10042309124Sdim  // AVX512 instructions with high latency
10043309124Sdim  case X86::VDIVPDZ128rm:
10044309124Sdim  case X86::VDIVPDZ128rmb:
10045309124Sdim  case X86::VDIVPDZ128rmbk:
10046309124Sdim  case X86::VDIVPDZ128rmbkz:
10047309124Sdim  case X86::VDIVPDZ128rmk:
10048309124Sdim  case X86::VDIVPDZ128rmkz:
10049309124Sdim  case X86::VDIVPDZ128rr:
10050309124Sdim  case X86::VDIVPDZ128rrk:
10051309124Sdim  case X86::VDIVPDZ128rrkz:
10052309124Sdim  case X86::VDIVPDZ256rm:
10053309124Sdim  case X86::VDIVPDZ256rmb:
10054309124Sdim  case X86::VDIVPDZ256rmbk:
10055309124Sdim  case X86::VDIVPDZ256rmbkz:
10056309124Sdim  case X86::VDIVPDZ256rmk:
10057309124Sdim  case X86::VDIVPDZ256rmkz:
10058309124Sdim  case X86::VDIVPDZ256rr:
10059309124Sdim  case X86::VDIVPDZ256rrk:
10060309124Sdim  case X86::VDIVPDZ256rrkz:
10061327952Sdim  case X86::VDIVPDZrrb:
10062327952Sdim  case X86::VDIVPDZrrbk:
10063327952Sdim  case X86::VDIVPDZrrbkz:
10064309124Sdim  case X86::VDIVPDZrm:
10065309124Sdim  case X86::VDIVPDZrmb:
10066309124Sdim  case X86::VDIVPDZrmbk:
10067309124Sdim  case X86::VDIVPDZrmbkz:
10068309124Sdim  case X86::VDIVPDZrmk:
10069309124Sdim  case X86::VDIVPDZrmkz:
10070309124Sdim  case X86::VDIVPDZrr:
10071309124Sdim  case X86::VDIVPDZrrk:
10072309124Sdim  case X86::VDIVPDZrrkz:
10073309124Sdim  case X86::VDIVPSZ128rm:
10074309124Sdim  case X86::VDIVPSZ128rmb:
10075309124Sdim  case X86::VDIVPSZ128rmbk:
10076309124Sdim  case X86::VDIVPSZ128rmbkz:
10077309124Sdim  case X86::VDIVPSZ128rmk:
10078309124Sdim  case X86::VDIVPSZ128rmkz:
10079309124Sdim  case X86::VDIVPSZ128rr:
10080309124Sdim  case X86::VDIVPSZ128rrk:
10081309124Sdim  case X86::VDIVPSZ128rrkz:
10082309124Sdim  case X86::VDIVPSZ256rm:
10083309124Sdim  case X86::VDIVPSZ256rmb:
10084309124Sdim  case X86::VDIVPSZ256rmbk:
10085309124Sdim  case X86::VDIVPSZ256rmbkz:
10086309124Sdim  case X86::VDIVPSZ256rmk:
10087309124Sdim  case X86::VDIVPSZ256rmkz:
10088309124Sdim  case X86::VDIVPSZ256rr:
10089309124Sdim  case X86::VDIVPSZ256rrk:
10090309124Sdim  case X86::VDIVPSZ256rrkz:
10091327952Sdim  case X86::VDIVPSZrrb:
10092327952Sdim  case X86::VDIVPSZrrbk:
10093327952Sdim  case X86::VDIVPSZrrbkz:
10094309124Sdim  case X86::VDIVPSZrm:
10095309124Sdim  case X86::VDIVPSZrmb:
10096309124Sdim  case X86::VDIVPSZrmbk:
10097309124Sdim  case X86::VDIVPSZrmbkz:
10098309124Sdim  case X86::VDIVPSZrmk:
10099309124Sdim  case X86::VDIVPSZrmkz:
10100309124Sdim  case X86::VDIVPSZrr:
10101309124Sdim  case X86::VDIVPSZrrk:
10102309124Sdim  case X86::VDIVPSZrrkz:
10103309124Sdim  case X86::VDIVSDZrm:
10104309124Sdim  case X86::VDIVSDZrr:
10105309124Sdim  case X86::VDIVSDZrm_Int:
10106309124Sdim  case X86::VDIVSDZrm_Intk:
10107309124Sdim  case X86::VDIVSDZrm_Intkz:
10108309124Sdim  case X86::VDIVSDZrr_Int:
10109309124Sdim  case X86::VDIVSDZrr_Intk:
10110309124Sdim  case X86::VDIVSDZrr_Intkz:
10111327952Sdim  case X86::VDIVSDZrrb_Int:
10112327952Sdim  case X86::VDIVSDZrrb_Intk:
10113327952Sdim  case X86::VDIVSDZrrb_Intkz:
10114309124Sdim  case X86::VDIVSSZrm:
10115309124Sdim  case X86::VDIVSSZrr:
10116309124Sdim  case X86::VDIVSSZrm_Int:
10117309124Sdim  case X86::VDIVSSZrm_Intk:
10118309124Sdim  case X86::VDIVSSZrm_Intkz:
10119309124Sdim  case X86::VDIVSSZrr_Int:
10120309124Sdim  case X86::VDIVSSZrr_Intk:
10121309124Sdim  case X86::VDIVSSZrr_Intkz:
10122327952Sdim  case X86::VDIVSSZrrb_Int:
10123327952Sdim  case X86::VDIVSSZrrb_Intk:
10124327952Sdim  case X86::VDIVSSZrrb_Intkz:
10125309124Sdim  case X86::VSQRTPDZ128m:
10126309124Sdim  case X86::VSQRTPDZ128mb:
10127309124Sdim  case X86::VSQRTPDZ128mbk:
10128309124Sdim  case X86::VSQRTPDZ128mbkz:
10129309124Sdim  case X86::VSQRTPDZ128mk:
10130309124Sdim  case X86::VSQRTPDZ128mkz:
10131309124Sdim  case X86::VSQRTPDZ128r:
10132309124Sdim  case X86::VSQRTPDZ128rk:
10133309124Sdim  case X86::VSQRTPDZ128rkz:
10134309124Sdim  case X86::VSQRTPDZ256m:
10135309124Sdim  case X86::VSQRTPDZ256mb:
10136309124Sdim  case X86::VSQRTPDZ256mbk:
10137309124Sdim  case X86::VSQRTPDZ256mbkz:
10138309124Sdim  case X86::VSQRTPDZ256mk:
10139309124Sdim  case X86::VSQRTPDZ256mkz:
10140309124Sdim  case X86::VSQRTPDZ256r:
10141309124Sdim  case X86::VSQRTPDZ256rk:
10142309124Sdim  case X86::VSQRTPDZ256rkz:
10143280031Sdim  case X86::VSQRTPDZm:
10144309124Sdim  case X86::VSQRTPDZmb:
10145309124Sdim  case X86::VSQRTPDZmbk:
10146309124Sdim  case X86::VSQRTPDZmbkz:
10147309124Sdim  case X86::VSQRTPDZmk:
10148309124Sdim  case X86::VSQRTPDZmkz:
10149280031Sdim  case X86::VSQRTPDZr:
10150309124Sdim  case X86::VSQRTPDZrb:
10151309124Sdim  case X86::VSQRTPDZrbk:
10152309124Sdim  case X86::VSQRTPDZrbkz:
10153309124Sdim  case X86::VSQRTPDZrk:
10154309124Sdim  case X86::VSQRTPDZrkz:
10155309124Sdim  case X86::VSQRTPSZ128m:
10156309124Sdim  case X86::VSQRTPSZ128mb:
10157309124Sdim  case X86::VSQRTPSZ128mbk:
10158309124Sdim  case X86::VSQRTPSZ128mbkz:
10159309124Sdim  case X86::VSQRTPSZ128mk:
10160309124Sdim  case X86::VSQRTPSZ128mkz:
10161309124Sdim  case X86::VSQRTPSZ128r:
10162309124Sdim  case X86::VSQRTPSZ128rk:
10163309124Sdim  case X86::VSQRTPSZ128rkz:
10164309124Sdim  case X86::VSQRTPSZ256m:
10165309124Sdim  case X86::VSQRTPSZ256mb:
10166309124Sdim  case X86::VSQRTPSZ256mbk:
10167309124Sdim  case X86::VSQRTPSZ256mbkz:
10168309124Sdim  case X86::VSQRTPSZ256mk:
10169309124Sdim  case X86::VSQRTPSZ256mkz:
10170309124Sdim  case X86::VSQRTPSZ256r:
10171309124Sdim  case X86::VSQRTPSZ256rk:
10172309124Sdim  case X86::VSQRTPSZ256rkz:
10173280031Sdim  case X86::VSQRTPSZm:
10174309124Sdim  case X86::VSQRTPSZmb:
10175309124Sdim  case X86::VSQRTPSZmbk:
10176309124Sdim  case X86::VSQRTPSZmbkz:
10177309124Sdim  case X86::VSQRTPSZmk:
10178309124Sdim  case X86::VSQRTPSZmkz:
10179280031Sdim  case X86::VSQRTPSZr:
10180309124Sdim  case X86::VSQRTPSZrb:
10181309124Sdim  case X86::VSQRTPSZrbk:
10182309124Sdim  case X86::VSQRTPSZrbkz:
10183309124Sdim  case X86::VSQRTPSZrk:
10184309124Sdim  case X86::VSQRTPSZrkz:
10185261991Sdim  case X86::VSQRTSDZm:
10186261991Sdim  case X86::VSQRTSDZm_Int:
10187309124Sdim  case X86::VSQRTSDZm_Intk:
10188309124Sdim  case X86::VSQRTSDZm_Intkz:
10189261991Sdim  case X86::VSQRTSDZr:
10190309124Sdim  case X86::VSQRTSDZr_Int:
10191309124Sdim  case X86::VSQRTSDZr_Intk:
10192309124Sdim  case X86::VSQRTSDZr_Intkz:
10193309124Sdim  case X86::VSQRTSDZrb_Int:
10194309124Sdim  case X86::VSQRTSDZrb_Intk:
10195309124Sdim  case X86::VSQRTSDZrb_Intkz:
10196309124Sdim  case X86::VSQRTSSZm:
10197261991Sdim  case X86::VSQRTSSZm_Int:
10198309124Sdim  case X86::VSQRTSSZm_Intk:
10199309124Sdim  case X86::VSQRTSSZm_Intkz:
10200261991Sdim  case X86::VSQRTSSZr:
10201309124Sdim  case X86::VSQRTSSZr_Int:
10202309124Sdim  case X86::VSQRTSSZr_Intk:
10203309124Sdim  case X86::VSQRTSSZr_Intkz:
10204309124Sdim  case X86::VSQRTSSZrb_Int:
10205309124Sdim  case X86::VSQRTSSZrb_Intk:
10206309124Sdim  case X86::VSQRTSSZrb_Intkz:
10207261991Sdim
10208309124Sdim  case X86::VGATHERDPDYrm:
10209309124Sdim  case X86::VGATHERDPDZ128rm:
10210309124Sdim  case X86::VGATHERDPDZ256rm:
10211261991Sdim  case X86::VGATHERDPDZrm:
10212309124Sdim  case X86::VGATHERDPDrm:
10213309124Sdim  case X86::VGATHERDPSYrm:
10214309124Sdim  case X86::VGATHERDPSZ128rm:
10215309124Sdim  case X86::VGATHERDPSZ256rm:
10216261991Sdim  case X86::VGATHERDPSZrm:
10217309124Sdim  case X86::VGATHERDPSrm:
10218309124Sdim  case X86::VGATHERPF0DPDm:
10219309124Sdim  case X86::VGATHERPF0DPSm:
10220309124Sdim  case X86::VGATHERPF0QPDm:
10221309124Sdim  case X86::VGATHERPF0QPSm:
10222309124Sdim  case X86::VGATHERPF1DPDm:
10223309124Sdim  case X86::VGATHERPF1DPSm:
10224309124Sdim  case X86::VGATHERPF1QPDm:
10225309124Sdim  case X86::VGATHERPF1QPSm:
10226309124Sdim  case X86::VGATHERQPDYrm:
10227309124Sdim  case X86::VGATHERQPDZ128rm:
10228309124Sdim  case X86::VGATHERQPDZ256rm:
10229309124Sdim  case X86::VGATHERQPDZrm:
10230309124Sdim  case X86::VGATHERQPDrm:
10231309124Sdim  case X86::VGATHERQPSYrm:
10232309124Sdim  case X86::VGATHERQPSZ128rm:
10233309124Sdim  case X86::VGATHERQPSZ256rm:
10234309124Sdim  case X86::VGATHERQPSZrm:
10235309124Sdim  case X86::VGATHERQPSrm:
10236309124Sdim  case X86::VPGATHERDDYrm:
10237309124Sdim  case X86::VPGATHERDDZ128rm:
10238309124Sdim  case X86::VPGATHERDDZ256rm:
10239309124Sdim  case X86::VPGATHERDDZrm:
10240309124Sdim  case X86::VPGATHERDDrm:
10241309124Sdim  case X86::VPGATHERDQYrm:
10242309124Sdim  case X86::VPGATHERDQZ128rm:
10243309124Sdim  case X86::VPGATHERDQZ256rm:
10244309124Sdim  case X86::VPGATHERDQZrm:
10245309124Sdim  case X86::VPGATHERDQrm:
10246309124Sdim  case X86::VPGATHERQDYrm:
10247309124Sdim  case X86::VPGATHERQDZ128rm:
10248309124Sdim  case X86::VPGATHERQDZ256rm:
10249261991Sdim  case X86::VPGATHERQDZrm:
10250309124Sdim  case X86::VPGATHERQDrm:
10251309124Sdim  case X86::VPGATHERQQYrm:
10252309124Sdim  case X86::VPGATHERQQZ128rm:
10253309124Sdim  case X86::VPGATHERQQZ256rm:
10254261991Sdim  case X86::VPGATHERQQZrm:
10255309124Sdim  case X86::VPGATHERQQrm:
10256309124Sdim  case X86::VSCATTERDPDZ128mr:
10257309124Sdim  case X86::VSCATTERDPDZ256mr:
10258309124Sdim  case X86::VSCATTERDPDZmr:
10259309124Sdim  case X86::VSCATTERDPSZ128mr:
10260309124Sdim  case X86::VSCATTERDPSZ256mr:
10261309124Sdim  case X86::VSCATTERDPSZmr:
10262309124Sdim  case X86::VSCATTERPF0DPDm:
10263309124Sdim  case X86::VSCATTERPF0DPSm:
10264309124Sdim  case X86::VSCATTERPF0QPDm:
10265309124Sdim  case X86::VSCATTERPF0QPSm:
10266309124Sdim  case X86::VSCATTERPF1DPDm:
10267309124Sdim  case X86::VSCATTERPF1DPSm:
10268309124Sdim  case X86::VSCATTERPF1QPDm:
10269309124Sdim  case X86::VSCATTERPF1QPSm:
10270309124Sdim  case X86::VSCATTERQPDZ128mr:
10271309124Sdim  case X86::VSCATTERQPDZ256mr:
10272261991Sdim  case X86::VSCATTERQPDZmr:
10273309124Sdim  case X86::VSCATTERQPSZ128mr:
10274309124Sdim  case X86::VSCATTERQPSZ256mr:
10275261991Sdim  case X86::VSCATTERQPSZmr:
10276309124Sdim  case X86::VPSCATTERDDZ128mr:
10277309124Sdim  case X86::VPSCATTERDDZ256mr:
10278309124Sdim  case X86::VPSCATTERDDZmr:
10279309124Sdim  case X86::VPSCATTERDQZ128mr:
10280309124Sdim  case X86::VPSCATTERDQZ256mr:
10281309124Sdim  case X86::VPSCATTERDQZmr:
10282309124Sdim  case X86::VPSCATTERQDZ128mr:
10283309124Sdim  case X86::VPSCATTERQDZ256mr:
10284261991Sdim  case X86::VPSCATTERQDZmr:
10285309124Sdim  case X86::VPSCATTERQQZ128mr:
10286309124Sdim  case X86::VPSCATTERQQZ256mr:
10287261991Sdim  case X86::VPSCATTERQQZmr:
10288218893Sdim    return true;
10289218893Sdim  }
10290218893Sdim}
10291218893Sdim
10292309124Sdimbool X86InstrInfo::hasHighOperandLatency(const TargetSchedModel &SchedModel,
10293309124Sdim                                         const MachineRegisterInfo *MRI,
10294309124Sdim                                         const MachineInstr &DefMI,
10295309124Sdim                                         unsigned DefIdx,
10296309124Sdim                                         const MachineInstr &UseMI,
10297309124Sdim                                         unsigned UseIdx) const {
10298309124Sdim  return isHighLatencyDef(DefMI.getOpcode());
10299221345Sdim}
10300221345Sdim
10301296417Sdimbool X86InstrInfo::hasReassociableOperands(const MachineInstr &Inst,
10302296417Sdim                                           const MachineBasicBlock *MBB) const {
10303296417Sdim  assert((Inst.getNumOperands() == 3 || Inst.getNumOperands() == 4) &&
10304296417Sdim         "Reassociation needs binary operators");
10305288943Sdim
10306296417Sdim  // Integer binary math/logic instructions have a third source operand:
10307296417Sdim  // the EFLAGS register. That operand must be both defined here and never
10308296417Sdim  // used; ie, it must be dead. If the EFLAGS operand is live, then we can
10309296417Sdim  // not change anything because rearranging the operands could affect other
10310296417Sdim  // instructions that depend on the exact status flags (zero, sign, etc.)
10311296417Sdim  // that are set by using these particular operands with this operation.
10312296417Sdim  if (Inst.getNumOperands() == 4) {
10313296417Sdim    assert(Inst.getOperand(3).isReg() &&
10314296417Sdim           Inst.getOperand(3).getReg() == X86::EFLAGS &&
10315296417Sdim           "Unexpected operand in reassociable instruction");
10316296417Sdim    if (!Inst.getOperand(3).isDead())
10317296417Sdim      return false;
10318296417Sdim  }
10319288943Sdim
10320296417Sdim  return TargetInstrInfo::hasReassociableOperands(Inst, MBB);
10321288943Sdim}
10322288943Sdim
10323288943Sdim// TODO: There are many more machine instruction opcodes to match:
10324288943Sdim//       1. Other data types (integer, vectors)
10325296417Sdim//       2. Other math / logic operations (xor, or)
10326296417Sdim//       3. Other forms of the same operation (intrinsics and other variants)
10327296417Sdimbool X86InstrInfo::isAssociativeAndCommutative(const MachineInstr &Inst) const {
10328296417Sdim  switch (Inst.getOpcode()) {
10329296417Sdim  case X86::AND8rr:
10330296417Sdim  case X86::AND16rr:
10331296417Sdim  case X86::AND32rr:
10332296417Sdim  case X86::AND64rr:
10333296417Sdim  case X86::OR8rr:
10334296417Sdim  case X86::OR16rr:
10335296417Sdim  case X86::OR32rr:
10336296417Sdim  case X86::OR64rr:
10337296417Sdim  case X86::XOR8rr:
10338296417Sdim  case X86::XOR16rr:
10339296417Sdim  case X86::XOR32rr:
10340296417Sdim  case X86::XOR64rr:
10341296417Sdim  case X86::IMUL16rr:
10342296417Sdim  case X86::IMUL32rr:
10343296417Sdim  case X86::IMUL64rr:
10344296417Sdim  case X86::PANDrr:
10345296417Sdim  case X86::PORrr:
10346296417Sdim  case X86::PXORrr:
10347309124Sdim  case X86::ANDPDrr:
10348309124Sdim  case X86::ANDPSrr:
10349309124Sdim  case X86::ORPDrr:
10350309124Sdim  case X86::ORPSrr:
10351309124Sdim  case X86::XORPDrr:
10352309124Sdim  case X86::XORPSrr:
10353309124Sdim  case X86::PADDBrr:
10354309124Sdim  case X86::PADDWrr:
10355309124Sdim  case X86::PADDDrr:
10356309124Sdim  case X86::PADDQrr:
10357296417Sdim  case X86::VPANDrr:
10358296417Sdim  case X86::VPANDYrr:
10359309124Sdim  case X86::VPANDDZ128rr:
10360309124Sdim  case X86::VPANDDZ256rr:
10361309124Sdim  case X86::VPANDDZrr:
10362309124Sdim  case X86::VPANDQZ128rr:
10363309124Sdim  case X86::VPANDQZ256rr:
10364309124Sdim  case X86::VPANDQZrr:
10365296417Sdim  case X86::VPORrr:
10366296417Sdim  case X86::VPORYrr:
10367309124Sdim  case X86::VPORDZ128rr:
10368309124Sdim  case X86::VPORDZ256rr:
10369309124Sdim  case X86::VPORDZrr:
10370309124Sdim  case X86::VPORQZ128rr:
10371309124Sdim  case X86::VPORQZ256rr:
10372309124Sdim  case X86::VPORQZrr:
10373296417Sdim  case X86::VPXORrr:
10374296417Sdim  case X86::VPXORYrr:
10375309124Sdim  case X86::VPXORDZ128rr:
10376309124Sdim  case X86::VPXORDZ256rr:
10377309124Sdim  case X86::VPXORDZrr:
10378309124Sdim  case X86::VPXORQZ128rr:
10379309124Sdim  case X86::VPXORQZ256rr:
10380309124Sdim  case X86::VPXORQZrr:
10381309124Sdim  case X86::VANDPDrr:
10382309124Sdim  case X86::VANDPSrr:
10383309124Sdim  case X86::VANDPDYrr:
10384309124Sdim  case X86::VANDPSYrr:
10385309124Sdim  case X86::VANDPDZ128rr:
10386309124Sdim  case X86::VANDPSZ128rr:
10387309124Sdim  case X86::VANDPDZ256rr:
10388309124Sdim  case X86::VANDPSZ256rr:
10389309124Sdim  case X86::VANDPDZrr:
10390309124Sdim  case X86::VANDPSZrr:
10391309124Sdim  case X86::VORPDrr:
10392309124Sdim  case X86::VORPSrr:
10393309124Sdim  case X86::VORPDYrr:
10394309124Sdim  case X86::VORPSYrr:
10395309124Sdim  case X86::VORPDZ128rr:
10396309124Sdim  case X86::VORPSZ128rr:
10397309124Sdim  case X86::VORPDZ256rr:
10398309124Sdim  case X86::VORPSZ256rr:
10399309124Sdim  case X86::VORPDZrr:
10400309124Sdim  case X86::VORPSZrr:
10401309124Sdim  case X86::VXORPDrr:
10402309124Sdim  case X86::VXORPSrr:
10403309124Sdim  case X86::VXORPDYrr:
10404309124Sdim  case X86::VXORPSYrr:
10405309124Sdim  case X86::VXORPDZ128rr:
10406309124Sdim  case X86::VXORPSZ128rr:
10407309124Sdim  case X86::VXORPDZ256rr:
10408309124Sdim  case X86::VXORPSZ256rr:
10409309124Sdim  case X86::VXORPDZrr:
10410309124Sdim  case X86::VXORPSZrr:
10411309124Sdim  case X86::KADDBrr:
10412309124Sdim  case X86::KADDWrr:
10413309124Sdim  case X86::KADDDrr:
10414309124Sdim  case X86::KADDQrr:
10415309124Sdim  case X86::KANDBrr:
10416309124Sdim  case X86::KANDWrr:
10417309124Sdim  case X86::KANDDrr:
10418309124Sdim  case X86::KANDQrr:
10419309124Sdim  case X86::KORBrr:
10420309124Sdim  case X86::KORWrr:
10421309124Sdim  case X86::KORDrr:
10422309124Sdim  case X86::KORQrr:
10423309124Sdim  case X86::KXORBrr:
10424309124Sdim  case X86::KXORWrr:
10425309124Sdim  case X86::KXORDrr:
10426309124Sdim  case X86::KXORQrr:
10427309124Sdim  case X86::VPADDBrr:
10428309124Sdim  case X86::VPADDWrr:
10429309124Sdim  case X86::VPADDDrr:
10430309124Sdim  case X86::VPADDQrr:
10431309124Sdim  case X86::VPADDBYrr:
10432309124Sdim  case X86::VPADDWYrr:
10433309124Sdim  case X86::VPADDDYrr:
10434309124Sdim  case X86::VPADDQYrr:
10435309124Sdim  case X86::VPADDBZ128rr:
10436309124Sdim  case X86::VPADDWZ128rr:
10437309124Sdim  case X86::VPADDDZ128rr:
10438309124Sdim  case X86::VPADDQZ128rr:
10439309124Sdim  case X86::VPADDBZ256rr:
10440309124Sdim  case X86::VPADDWZ256rr:
10441309124Sdim  case X86::VPADDDZ256rr:
10442309124Sdim  case X86::VPADDQZ256rr:
10443309124Sdim  case X86::VPADDBZrr:
10444309124Sdim  case X86::VPADDWZrr:
10445309124Sdim  case X86::VPADDDZrr:
10446309124Sdim  case X86::VPADDQZrr:
10447309124Sdim  case X86::VPMULLWrr:
10448309124Sdim  case X86::VPMULLWYrr:
10449309124Sdim  case X86::VPMULLWZ128rr:
10450309124Sdim  case X86::VPMULLWZ256rr:
10451309124Sdim  case X86::VPMULLWZrr:
10452309124Sdim  case X86::VPMULLDrr:
10453309124Sdim  case X86::VPMULLDYrr:
10454309124Sdim  case X86::VPMULLDZ128rr:
10455309124Sdim  case X86::VPMULLDZ256rr:
10456309124Sdim  case X86::VPMULLDZrr:
10457309124Sdim  case X86::VPMULLQZ128rr:
10458309124Sdim  case X86::VPMULLQZ256rr:
10459309124Sdim  case X86::VPMULLQZrr:
10460296417Sdim  // Normal min/max instructions are not commutative because of NaN and signed
10461296417Sdim  // zero semantics, but these are. Thus, there's no need to check for global
10462296417Sdim  // relaxed math; the instructions themselves have the properties we need.
10463296417Sdim  case X86::MAXCPDrr:
10464296417Sdim  case X86::MAXCPSrr:
10465296417Sdim  case X86::MAXCSDrr:
10466296417Sdim  case X86::MAXCSSrr:
10467296417Sdim  case X86::MINCPDrr:
10468296417Sdim  case X86::MINCPSrr:
10469296417Sdim  case X86::MINCSDrr:
10470296417Sdim  case X86::MINCSSrr:
10471296417Sdim  case X86::VMAXCPDrr:
10472296417Sdim  case X86::VMAXCPSrr:
10473296417Sdim  case X86::VMAXCPDYrr:
10474296417Sdim  case X86::VMAXCPSYrr:
10475309124Sdim  case X86::VMAXCPDZ128rr:
10476309124Sdim  case X86::VMAXCPSZ128rr:
10477309124Sdim  case X86::VMAXCPDZ256rr:
10478309124Sdim  case X86::VMAXCPSZ256rr:
10479309124Sdim  case X86::VMAXCPDZrr:
10480309124Sdim  case X86::VMAXCPSZrr:
10481296417Sdim  case X86::VMAXCSDrr:
10482296417Sdim  case X86::VMAXCSSrr:
10483309124Sdim  case X86::VMAXCSDZrr:
10484309124Sdim  case X86::VMAXCSSZrr:
10485296417Sdim  case X86::VMINCPDrr:
10486296417Sdim  case X86::VMINCPSrr:
10487296417Sdim  case X86::VMINCPDYrr:
10488296417Sdim  case X86::VMINCPSYrr:
10489309124Sdim  case X86::VMINCPDZ128rr:
10490309124Sdim  case X86::VMINCPSZ128rr:
10491309124Sdim  case X86::VMINCPDZ256rr:
10492309124Sdim  case X86::VMINCPSZ256rr:
10493309124Sdim  case X86::VMINCPDZrr:
10494309124Sdim  case X86::VMINCPSZrr:
10495296417Sdim  case X86::VMINCSDrr:
10496296417Sdim  case X86::VMINCSSrr:
10497309124Sdim  case X86::VMINCSDZrr:
10498309124Sdim  case X86::VMINCSSZrr:
10499296417Sdim    return true;
10500296417Sdim  case X86::ADDPDrr:
10501296417Sdim  case X86::ADDPSrr:
10502288943Sdim  case X86::ADDSDrr:
10503288943Sdim  case X86::ADDSSrr:
10504296417Sdim  case X86::MULPDrr:
10505296417Sdim  case X86::MULPSrr:
10506296417Sdim  case X86::MULSDrr:
10507296417Sdim  case X86::MULSSrr:
10508296417Sdim  case X86::VADDPDrr:
10509296417Sdim  case X86::VADDPSrr:
10510296417Sdim  case X86::VADDPDYrr:
10511296417Sdim  case X86::VADDPSYrr:
10512309124Sdim  case X86::VADDPDZ128rr:
10513309124Sdim  case X86::VADDPSZ128rr:
10514309124Sdim  case X86::VADDPDZ256rr:
10515309124Sdim  case X86::VADDPSZ256rr:
10516309124Sdim  case X86::VADDPDZrr:
10517309124Sdim  case X86::VADDPSZrr:
10518288943Sdim  case X86::VADDSDrr:
10519288943Sdim  case X86::VADDSSrr:
10520309124Sdim  case X86::VADDSDZrr:
10521309124Sdim  case X86::VADDSSZrr:
10522296417Sdim  case X86::VMULPDrr:
10523296417Sdim  case X86::VMULPSrr:
10524296417Sdim  case X86::VMULPDYrr:
10525296417Sdim  case X86::VMULPSYrr:
10526309124Sdim  case X86::VMULPDZ128rr:
10527309124Sdim  case X86::VMULPSZ128rr:
10528309124Sdim  case X86::VMULPDZ256rr:
10529309124Sdim  case X86::VMULPSZ256rr:
10530309124Sdim  case X86::VMULPDZrr:
10531309124Sdim  case X86::VMULPSZrr:
10532288943Sdim  case X86::VMULSDrr:
10533288943Sdim  case X86::VMULSSrr:
10534309124Sdim  case X86::VMULSDZrr:
10535309124Sdim  case X86::VMULSSZrr:
10536296417Sdim    return Inst.getParent()->getParent()->getTarget().Options.UnsafeFPMath;
10537288943Sdim  default:
10538288943Sdim    return false;
10539288943Sdim  }
10540288943Sdim}
10541288943Sdim
10542296417Sdim/// This is an architecture-specific helper function of reassociateOps.
10543296417Sdim/// Set special operand attributes for new instructions after reassociation.
10544296417Sdimvoid X86InstrInfo::setSpecialOperandAttr(MachineInstr &OldMI1,
10545296417Sdim                                         MachineInstr &OldMI2,
10546296417Sdim                                         MachineInstr &NewMI1,
10547296417Sdim                                         MachineInstr &NewMI2) const {
10548296417Sdim  // Integer instructions define an implicit EFLAGS source register operand as
10549296417Sdim  // the third source (fourth total) operand.
10550296417Sdim  if (OldMI1.getNumOperands() != 4 || OldMI2.getNumOperands() != 4)
10551296417Sdim    return;
10552288943Sdim
10553296417Sdim  assert(NewMI1.getNumOperands() == 4 && NewMI2.getNumOperands() == 4 &&
10554296417Sdim         "Unexpected instruction type for reassociation");
10555288943Sdim
10556296417Sdim  MachineOperand &OldOp1 = OldMI1.getOperand(3);
10557296417Sdim  MachineOperand &OldOp2 = OldMI2.getOperand(3);
10558296417Sdim  MachineOperand &NewOp1 = NewMI1.getOperand(3);
10559296417Sdim  MachineOperand &NewOp2 = NewMI2.getOperand(3);
10560288943Sdim
10561296417Sdim  assert(OldOp1.isReg() && OldOp1.getReg() == X86::EFLAGS && OldOp1.isDead() &&
10562296417Sdim         "Must have dead EFLAGS operand in reassociable instruction");
10563296417Sdim  assert(OldOp2.isReg() && OldOp2.getReg() == X86::EFLAGS && OldOp2.isDead() &&
10564296417Sdim         "Must have dead EFLAGS operand in reassociable instruction");
10565288943Sdim
10566296417Sdim  (void)OldOp1;
10567296417Sdim  (void)OldOp2;
10568288943Sdim
10569296417Sdim  assert(NewOp1.isReg() && NewOp1.getReg() == X86::EFLAGS &&
10570296417Sdim         "Unexpected operand in reassociable instruction");
10571296417Sdim  assert(NewOp2.isReg() && NewOp2.getReg() == X86::EFLAGS &&
10572296417Sdim         "Unexpected operand in reassociable instruction");
10573288943Sdim
10574296417Sdim  // Mark the new EFLAGS operands as dead to be helpful to subsequent iterations
10575296417Sdim  // of this pass or other passes. The EFLAGS operands must be dead in these new
10576296417Sdim  // instructions because the EFLAGS operands in the original instructions must
10577296417Sdim  // be dead in order for reassociation to occur.
10578296417Sdim  NewOp1.setIsDead();
10579296417Sdim  NewOp2.setIsDead();
10580288943Sdim}
10581288943Sdim
10582296417Sdimstd::pair<unsigned, unsigned>
10583296417SdimX86InstrInfo::decomposeMachineOperandsTargetFlags(unsigned TF) const {
10584296417Sdim  return std::make_pair(TF, 0u);
10585288943Sdim}
10586288943Sdim
10587296417SdimArrayRef<std::pair<unsigned, const char *>>
10588296417SdimX86InstrInfo::getSerializableDirectMachineOperandTargetFlags() const {
10589296417Sdim  using namespace X86II;
10590296417Sdim  static const std::pair<unsigned, const char *> TargetFlags[] = {
10591296417Sdim      {MO_GOT_ABSOLUTE_ADDRESS, "x86-got-absolute-address"},
10592296417Sdim      {MO_PIC_BASE_OFFSET, "x86-pic-base-offset"},
10593296417Sdim      {MO_GOT, "x86-got"},
10594296417Sdim      {MO_GOTOFF, "x86-gotoff"},
10595296417Sdim      {MO_GOTPCREL, "x86-gotpcrel"},
10596296417Sdim      {MO_PLT, "x86-plt"},
10597296417Sdim      {MO_TLSGD, "x86-tlsgd"},
10598296417Sdim      {MO_TLSLD, "x86-tlsld"},
10599296417Sdim      {MO_TLSLDM, "x86-tlsldm"},
10600296417Sdim      {MO_GOTTPOFF, "x86-gottpoff"},
10601296417Sdim      {MO_INDNTPOFF, "x86-indntpoff"},
10602296417Sdim      {MO_TPOFF, "x86-tpoff"},
10603296417Sdim      {MO_DTPOFF, "x86-dtpoff"},
10604296417Sdim      {MO_NTPOFF, "x86-ntpoff"},
10605296417Sdim      {MO_GOTNTPOFF, "x86-gotntpoff"},
10606296417Sdim      {MO_DLLIMPORT, "x86-dllimport"},
10607296417Sdim      {MO_DARWIN_NONLAZY, "x86-darwin-nonlazy"},
10608296417Sdim      {MO_DARWIN_NONLAZY_PIC_BASE, "x86-darwin-nonlazy-pic-base"},
10609296417Sdim      {MO_TLVP, "x86-tlvp"},
10610296417Sdim      {MO_TLVP_PIC_BASE, "x86-tlvp-pic-base"},
10611296417Sdim      {MO_SECREL, "x86-secrel"}};
10612296417Sdim  return makeArrayRef(TargetFlags);
10613288943Sdim}
10614288943Sdim
10615210299Sednamespace {
10616288943Sdim  /// Create Global Base Reg pass. This initializes the PIC
10617210299Sed  /// global base register for x86-32.
10618210299Sed  struct CGBR : public MachineFunctionPass {
10619210299Sed    static char ID;
10620212904Sdim    CGBR() : MachineFunctionPass(ID) {}
10621210299Sed
10622276479Sdim    bool runOnMachineFunction(MachineFunction &MF) override {
10623210299Sed      const X86TargetMachine *TM =
10624210299Sed        static_cast<const X86TargetMachine *>(&MF.getTarget());
10625288943Sdim      const X86Subtarget &STI = MF.getSubtarget<X86Subtarget>();
10626210299Sed
10627276479Sdim      // Don't do anything if this is 64-bit as 64-bit PIC
10628276479Sdim      // uses RIP relative addressing.
10629288943Sdim      if (STI.is64Bit())
10630276479Sdim        return false;
10631210299Sed
10632210299Sed      // Only emit a global base reg in PIC mode.
10633309124Sdim      if (!TM->isPositionIndependent())
10634210299Sed        return false;
10635210299Sed
10636218893Sdim      X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
10637218893Sdim      unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
10638218893Sdim
10639218893Sdim      // If we didn't need a GlobalBaseReg, don't insert code.
10640218893Sdim      if (GlobalBaseReg == 0)
10641218893Sdim        return false;
10642218893Sdim
10643210299Sed      // Insert the set of GlobalBaseReg into the first MBB of the function
10644210299Sed      MachineBasicBlock &FirstMBB = MF.front();
10645210299Sed      MachineBasicBlock::iterator MBBI = FirstMBB.begin();
10646210299Sed      DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
10647210299Sed      MachineRegisterInfo &RegInfo = MF.getRegInfo();
10648288943Sdim      const X86InstrInfo *TII = STI.getInstrInfo();
10649210299Sed
10650210299Sed      unsigned PC;
10651288943Sdim      if (STI.isPICStyleGOT())
10652239462Sdim        PC = RegInfo.createVirtualRegister(&X86::GR32RegClass);
10653210299Sed      else
10654218893Sdim        PC = GlobalBaseReg;
10655218893Sdim
10656210299Sed      // Operand of MovePCtoStack is completely ignored by asm printer. It's
10657210299Sed      // only used in JIT code emission as displacement to pc.
10658210299Sed      BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
10659218893Sdim
10660210299Sed      // If we're using vanilla 'GOT' PIC style, we should use relative addressing
10661210299Sed      // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
10662288943Sdim      if (STI.isPICStyleGOT()) {
10663210299Sed        // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
10664210299Sed        BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
10665210299Sed          .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
10666210299Sed                                        X86II::MO_GOT_ABSOLUTE_ADDRESS);
10667210299Sed      }
10668210299Sed
10669210299Sed      return true;
10670210299Sed    }
10671210299Sed
10672314564Sdim    StringRef getPassName() const override {
10673210299Sed      return "X86 PIC Global Base Reg Initialization";
10674210299Sed    }
10675210299Sed
10676276479Sdim    void getAnalysisUsage(AnalysisUsage &AU) const override {
10677210299Sed      AU.setPreservesCFG();
10678210299Sed      MachineFunctionPass::getAnalysisUsage(AU);
10679210299Sed    }
10680210299Sed  };
10681210299Sed}
10682210299Sed
10683210299Sedchar CGBR::ID = 0;
10684210299SedFunctionPass*
10685276479Sdimllvm::createX86GlobalBaseRegPass() { return new CGBR(); }
10686239462Sdim
10687239462Sdimnamespace {
10688239462Sdim  struct LDTLSCleanup : public MachineFunctionPass {
10689239462Sdim    static char ID;
10690239462Sdim    LDTLSCleanup() : MachineFunctionPass(ID) {}
10691239462Sdim
10692276479Sdim    bool runOnMachineFunction(MachineFunction &MF) override {
10693327952Sdim      if (skipFunction(MF.getFunction()))
10694309124Sdim        return false;
10695309124Sdim
10696309124Sdim      X86MachineFunctionInfo *MFI = MF.getInfo<X86MachineFunctionInfo>();
10697239462Sdim      if (MFI->getNumLocalDynamicTLSAccesses() < 2) {
10698239462Sdim        // No point folding accesses if there isn't at least two.
10699239462Sdim        return false;
10700239462Sdim      }
10701239462Sdim
10702239462Sdim      MachineDominatorTree *DT = &getAnalysis<MachineDominatorTree>();
10703239462Sdim      return VisitNode(DT->getRootNode(), 0);
10704239462Sdim    }
10705239462Sdim
10706239462Sdim    // Visit the dominator subtree rooted at Node in pre-order.
10707239462Sdim    // If TLSBaseAddrReg is non-null, then use that to replace any
10708239462Sdim    // TLS_base_addr instructions. Otherwise, create the register
10709239462Sdim    // when the first such instruction is seen, and then use it
10710239462Sdim    // as we encounter more instructions.
10711239462Sdim    bool VisitNode(MachineDomTreeNode *Node, unsigned TLSBaseAddrReg) {
10712239462Sdim      MachineBasicBlock *BB = Node->getBlock();
10713239462Sdim      bool Changed = false;
10714239462Sdim
10715239462Sdim      // Traverse the current block.
10716239462Sdim      for (MachineBasicBlock::iterator I = BB->begin(), E = BB->end(); I != E;
10717239462Sdim           ++I) {
10718239462Sdim        switch (I->getOpcode()) {
10719239462Sdim          case X86::TLS_base_addr32:
10720239462Sdim          case X86::TLS_base_addr64:
10721239462Sdim            if (TLSBaseAddrReg)
10722309124Sdim              I = ReplaceTLSBaseAddrCall(*I, TLSBaseAddrReg);
10723239462Sdim            else
10724309124Sdim              I = SetRegister(*I, &TLSBaseAddrReg);
10725239462Sdim            Changed = true;
10726239462Sdim            break;
10727239462Sdim          default:
10728239462Sdim            break;
10729239462Sdim        }
10730239462Sdim      }
10731239462Sdim
10732239462Sdim      // Visit the children of this block in the dominator tree.
10733239462Sdim      for (MachineDomTreeNode::iterator I = Node->begin(), E = Node->end();
10734239462Sdim           I != E; ++I) {
10735239462Sdim        Changed |= VisitNode(*I, TLSBaseAddrReg);
10736239462Sdim      }
10737239462Sdim
10738239462Sdim      return Changed;
10739239462Sdim    }
10740239462Sdim
10741239462Sdim    // Replace the TLS_base_addr instruction I with a copy from
10742239462Sdim    // TLSBaseAddrReg, returning the new instruction.
10743309124Sdim    MachineInstr *ReplaceTLSBaseAddrCall(MachineInstr &I,
10744239462Sdim                                         unsigned TLSBaseAddrReg) {
10745309124Sdim      MachineFunction *MF = I.getParent()->getParent();
10746288943Sdim      const X86Subtarget &STI = MF->getSubtarget<X86Subtarget>();
10747288943Sdim      const bool is64Bit = STI.is64Bit();
10748288943Sdim      const X86InstrInfo *TII = STI.getInstrInfo();
10749239462Sdim
10750239462Sdim      // Insert a Copy from TLSBaseAddrReg to RAX/EAX.
10751309124Sdim      MachineInstr *Copy =
10752309124Sdim          BuildMI(*I.getParent(), I, I.getDebugLoc(),
10753309124Sdim                  TII->get(TargetOpcode::COPY), is64Bit ? X86::RAX : X86::EAX)
10754309124Sdim              .addReg(TLSBaseAddrReg);
10755239462Sdim
10756239462Sdim      // Erase the TLS_base_addr instruction.
10757309124Sdim      I.eraseFromParent();
10758239462Sdim
10759239462Sdim      return Copy;
10760239462Sdim    }
10761239462Sdim
10762321369Sdim    // Create a virtual register in *TLSBaseAddrReg, and populate it by
10763239462Sdim    // inserting a copy instruction after I. Returns the new instruction.
10764309124Sdim    MachineInstr *SetRegister(MachineInstr &I, unsigned *TLSBaseAddrReg) {
10765309124Sdim      MachineFunction *MF = I.getParent()->getParent();
10766288943Sdim      const X86Subtarget &STI = MF->getSubtarget<X86Subtarget>();
10767288943Sdim      const bool is64Bit = STI.is64Bit();
10768288943Sdim      const X86InstrInfo *TII = STI.getInstrInfo();
10769239462Sdim
10770239462Sdim      // Create a virtual register for the TLS base address.
10771239462Sdim      MachineRegisterInfo &RegInfo = MF->getRegInfo();
10772239462Sdim      *TLSBaseAddrReg = RegInfo.createVirtualRegister(is64Bit
10773239462Sdim                                                      ? &X86::GR64RegClass
10774239462Sdim                                                      : &X86::GR32RegClass);
10775239462Sdim
10776239462Sdim      // Insert a copy from RAX/EAX to TLSBaseAddrReg.
10777309124Sdim      MachineInstr *Next = I.getNextNode();
10778309124Sdim      MachineInstr *Copy =
10779309124Sdim          BuildMI(*I.getParent(), Next, I.getDebugLoc(),
10780309124Sdim                  TII->get(TargetOpcode::COPY), *TLSBaseAddrReg)
10781309124Sdim              .addReg(is64Bit ? X86::RAX : X86::EAX);
10782239462Sdim
10783239462Sdim      return Copy;
10784239462Sdim    }
10785239462Sdim
10786314564Sdim    StringRef getPassName() const override {
10787239462Sdim      return "Local Dynamic TLS Access Clean-up";
10788239462Sdim    }
10789239462Sdim
10790276479Sdim    void getAnalysisUsage(AnalysisUsage &AU) const override {
10791239462Sdim      AU.setPreservesCFG();
10792239462Sdim      AU.addRequired<MachineDominatorTree>();
10793239462Sdim      MachineFunctionPass::getAnalysisUsage(AU);
10794239462Sdim    }
10795239462Sdim  };
10796239462Sdim}
10797239462Sdim
10798239462Sdimchar LDTLSCleanup::ID = 0;
10799239462SdimFunctionPass*
10800239462Sdimllvm::createCleanupLocalDynamicTLSPass() { return new LDTLSCleanup(); }
10801321369Sdim
10802327952Sdim/// Constants defining how certain sequences should be outlined.
10803327952Sdim///
10804327952Sdim/// \p MachineOutlinerDefault implies that the function is called with a call
10805327952Sdim/// instruction, and a return must be emitted for the outlined function frame.
10806327952Sdim///
10807327952Sdim/// That is,
10808327952Sdim///
10809327952Sdim/// I1                                 OUTLINED_FUNCTION:
10810327952Sdim/// I2 --> call OUTLINED_FUNCTION       I1
10811327952Sdim/// I3                                  I2
10812327952Sdim///                                     I3
10813327952Sdim///                                     ret
10814327952Sdim///
10815327952Sdim/// * Call construction overhead: 1 (call instruction)
10816327952Sdim/// * Frame construction overhead: 1 (return instruction)
10817327952Sdim///
10818327952Sdim/// \p MachineOutlinerTailCall implies that the function is being tail called.
10819327952Sdim/// A jump is emitted instead of a call, and the return is already present in
10820327952Sdim/// the outlined sequence. That is,
10821327952Sdim///
10822327952Sdim/// I1                                 OUTLINED_FUNCTION:
10823327952Sdim/// I2 --> jmp OUTLINED_FUNCTION       I1
10824327952Sdim/// ret                                I2
10825327952Sdim///                                    ret
10826327952Sdim///
10827327952Sdim/// * Call construction overhead: 1 (jump instruction)
10828327952Sdim/// * Frame construction overhead: 0 (don't need to return)
10829327952Sdim///
10830327952Sdimenum MachineOutlinerClass {
10831327952Sdim  MachineOutlinerDefault,
10832327952Sdim  MachineOutlinerTailCall
10833327952Sdim};
10834321369Sdim
10835327952SdimX86GenInstrInfo::MachineOutlinerInfo
10836327952SdimX86InstrInfo::getOutlininingCandidateInfo(
10837327952Sdim  std::vector<
10838327952Sdim      std::pair<MachineBasicBlock::iterator, MachineBasicBlock::iterator>>
10839327952Sdim      &RepeatedSequenceLocs) const {
10840321369Sdim
10841327952Sdim  if (RepeatedSequenceLocs[0].second->isTerminator())
10842327952Sdim    return MachineOutlinerInfo(1, // Number of instructions to emit call.
10843327952Sdim                               0, // Number of instructions to emit frame.
10844327952Sdim                               MachineOutlinerTailCall, // Type of call.
10845327952Sdim                               MachineOutlinerTailCall // Type of frame.
10846327952Sdim                              );
10847327952Sdim
10848327952Sdim  return MachineOutlinerInfo(1, 1, MachineOutlinerDefault,
10849327952Sdim                             MachineOutlinerDefault);
10850321369Sdim}
10851321369Sdim
10852327952Sdimbool X86InstrInfo::isFunctionSafeToOutlineFrom(MachineFunction &MF,
10853327952Sdim                                           bool OutlineFromLinkOnceODRs) const {
10854327952Sdim  const Function &F = MF.getFunction();
10855327952Sdim
10856327952Sdim  // Does the function use a red zone? If it does, then we can't risk messing
10857327952Sdim  // with the stack.
10858327952Sdim  if (!F.hasFnAttribute(Attribute::NoRedZone))
10859327952Sdim      return false;
10860327952Sdim
10861327952Sdim  // If we *don't* want to outline from things that could potentially be deduped
10862327952Sdim  // then return false.
10863327952Sdim  if (!OutlineFromLinkOnceODRs && F.hasLinkOnceODRLinkage())
10864327952Sdim      return false;
10865327952Sdim
10866327952Sdim  // This function is viable for outlining, so return true.
10867327952Sdim  return true;
10868321369Sdim}
10869321369Sdim
10870321369SdimX86GenInstrInfo::MachineOutlinerInstrType
10871321369SdimX86InstrInfo::getOutliningType(MachineInstr &MI) const {
10872321369Sdim
10873321369Sdim  // Don't allow debug values to impact outlining type.
10874321369Sdim  if (MI.isDebugValue() || MI.isIndirectDebugValue())
10875321369Sdim    return MachineOutlinerInstrType::Invisible;
10876321369Sdim
10877321369Sdim  // Is this a tail call? If yes, we can outline as a tail call.
10878321369Sdim  if (isTailCall(MI))
10879321369Sdim    return MachineOutlinerInstrType::Legal;
10880321369Sdim
10881321369Sdim  // Is this the terminator of a basic block?
10882321369Sdim  if (MI.isTerminator() || MI.isReturn()) {
10883321369Sdim
10884321369Sdim    // Does its parent have any successors in its MachineFunction?
10885321369Sdim    if (MI.getParent()->succ_empty())
10886321369Sdim        return MachineOutlinerInstrType::Legal;
10887321369Sdim
10888321369Sdim    // It does, so we can't tail call it.
10889321369Sdim    return MachineOutlinerInstrType::Illegal;
10890321369Sdim  }
10891321369Sdim
10892321369Sdim  // Don't outline anything that modifies or reads from the stack pointer.
10893321369Sdim  //
10894321369Sdim  // FIXME: There are instructions which are being manually built without
10895321369Sdim  // explicit uses/defs so we also have to check the MCInstrDesc. We should be
10896321369Sdim  // able to remove the extra checks once those are fixed up. For example,
10897327952Sdim  // sometimes we might get something like %rax = POP64r 1. This won't be
10898321369Sdim  // caught by modifiesRegister or readsRegister even though the instruction
10899321369Sdim  // really ought to be formed so that modifiesRegister/readsRegister would
10900321369Sdim  // catch it.
10901321369Sdim  if (MI.modifiesRegister(X86::RSP, &RI) || MI.readsRegister(X86::RSP, &RI) ||
10902321369Sdim      MI.getDesc().hasImplicitUseOfPhysReg(X86::RSP) ||
10903321369Sdim      MI.getDesc().hasImplicitDefOfPhysReg(X86::RSP))
10904321369Sdim    return MachineOutlinerInstrType::Illegal;
10905321369Sdim
10906321369Sdim  // Outlined calls change the instruction pointer, so don't read from it.
10907321369Sdim  if (MI.readsRegister(X86::RIP, &RI) ||
10908321369Sdim      MI.getDesc().hasImplicitUseOfPhysReg(X86::RIP) ||
10909321369Sdim      MI.getDesc().hasImplicitDefOfPhysReg(X86::RIP))
10910321369Sdim    return MachineOutlinerInstrType::Illegal;
10911321369Sdim
10912321369Sdim  // Positions can't safely be outlined.
10913321369Sdim  if (MI.isPosition())
10914321369Sdim    return MachineOutlinerInstrType::Illegal;
10915321369Sdim
10916321369Sdim  // Make sure none of the operands of this instruction do anything tricky.
10917321369Sdim  for (const MachineOperand &MOP : MI.operands())
10918321369Sdim    if (MOP.isCPI() || MOP.isJTI() || MOP.isCFIIndex() || MOP.isFI() ||
10919321369Sdim        MOP.isTargetIndex())
10920321369Sdim      return MachineOutlinerInstrType::Illegal;
10921321369Sdim
10922321369Sdim  return MachineOutlinerInstrType::Legal;
10923321369Sdim}
10924321369Sdim
10925321369Sdimvoid X86InstrInfo::insertOutlinerEpilogue(MachineBasicBlock &MBB,
10926321369Sdim                                          MachineFunction &MF,
10927327952Sdim                                          const MachineOutlinerInfo &MInfo)
10928327952Sdim                                          const {
10929321369Sdim  // If we're a tail call, we already have a return, so don't do anything.
10930327952Sdim  if (MInfo.FrameConstructionID == MachineOutlinerTailCall)
10931321369Sdim    return;
10932321369Sdim
10933321369Sdim  // We're a normal call, so our sequence doesn't have a return instruction.
10934321369Sdim  // Add it in.
10935321369Sdim  MachineInstr *retq = BuildMI(MF, DebugLoc(), get(X86::RETQ));
10936321369Sdim  MBB.insert(MBB.end(), retq);
10937321369Sdim}
10938321369Sdim
10939321369Sdimvoid X86InstrInfo::insertOutlinerPrologue(MachineBasicBlock &MBB,
10940321369Sdim                                          MachineFunction &MF,
10941327952Sdim                                          const MachineOutlinerInfo &MInfo)
10942327952Sdim                                          const {}
10943321369Sdim
10944321369SdimMachineBasicBlock::iterator
10945321369SdimX86InstrInfo::insertOutlinedCall(Module &M, MachineBasicBlock &MBB,
10946321369Sdim                                 MachineBasicBlock::iterator &It,
10947321369Sdim                                 MachineFunction &MF,
10948327952Sdim                                 const MachineOutlinerInfo &MInfo) const {
10949321369Sdim  // Is it a tail call?
10950327952Sdim  if (MInfo.CallConstructionID == MachineOutlinerTailCall) {
10951321369Sdim    // Yes, just insert a JMP.
10952321369Sdim    It = MBB.insert(It,
10953321369Sdim                  BuildMI(MF, DebugLoc(), get(X86::JMP_1))
10954321369Sdim                      .addGlobalAddress(M.getNamedValue(MF.getName())));
10955321369Sdim  } else {
10956321369Sdim    // No, insert a call.
10957321369Sdim    It = MBB.insert(It,
10958321369Sdim                  BuildMI(MF, DebugLoc(), get(X86::CALL64pcrel32))
10959321369Sdim                      .addGlobalAddress(M.getNamedValue(MF.getName())));
10960321369Sdim  }
10961321369Sdim
10962321369Sdim  return It;
10963321369Sdim}
10964