schizo.c revision 201126
1/*-
2 * Copyright (c) 1999, 2000 Matthew R. Green
3 * Copyright (c) 2001 - 2003 by Thomas Moestl <tmm@FreeBSD.org>
4 * Copyright (c) 2005, 2007, 2008 by Marius Strobl <marius@FreeBSD.org>
5 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 *    notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 *    notice, this list of conditions and the following disclaimer in the
14 *    documentation and/or other materials provided with the distribution.
15 * 3. The name of the author may not be used to endorse or promote products
16 *    derived from this software without specific prior written permission.
17 *
18 * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
19 * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
20 * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
21 * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
22 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING,
23 * BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
24 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED
25 * AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
26 * OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
27 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
28 * SUCH DAMAGE.
29 *
30 *	from: NetBSD: psycho.c,v 1.39 2001/10/07 20:30:41 eeh Exp
31 *	from: FreeBSD: psycho.c 183152 2008-09-18 19:45:22Z marius
32 */
33
34#include <sys/cdefs.h>
35__FBSDID("$FreeBSD: head/sys/sparc64/pci/schizo.c 201126 2009-12-28 14:16:40Z marius $");
36
37/*
38 * Driver for `Schizo' Fireplane/Safari to PCI 2.1 and `Tomatillo' JBus to
39 * PCI 2.2 bridges
40 */
41
42#include "opt_ofw_pci.h"
43#include "opt_schizo.h"
44
45#include <sys/param.h>
46#include <sys/systm.h>
47#include <sys/bus.h>
48#include <sys/kernel.h>
49#include <sys/lock.h>
50#include <sys/malloc.h>
51#include <sys/module.h>
52#include <sys/mutex.h>
53#include <sys/pcpu.h>
54#include <sys/rman.h>
55#include <sys/time.h>
56#include <sys/timetc.h>
57
58#include <dev/ofw/ofw_bus.h>
59#include <dev/ofw/ofw_pci.h>
60#include <dev/ofw/openfirm.h>
61
62#include <machine/bus.h>
63#include <machine/bus_common.h>
64#include <machine/bus_private.h>
65#include <machine/fsr.h>
66#include <machine/iommureg.h>
67#include <machine/iommuvar.h>
68#include <machine/resource.h>
69
70#include <dev/pci/pcireg.h>
71#include <dev/pci/pcivar.h>
72
73#include <sparc64/pci/ofw_pci.h>
74#include <sparc64/pci/schizoreg.h>
75#include <sparc64/pci/schizovar.h>
76
77#include "pcib_if.h"
78
79static const struct schizo_desc *schizo_get_desc(device_t);
80static void schizo_set_intr(struct schizo_softc *, u_int, u_int,
81    driver_filter_t);
82static driver_filter_t schizo_dma_sync_stub;
83static driver_filter_t ichip_dma_sync_stub;
84static void schizo_intr_enable(void *);
85static void schizo_intr_disable(void *);
86static void schizo_intr_assign(void *);
87static void schizo_intr_clear(void *);
88static int schizo_intr_register(struct schizo_softc *sc, u_int ino);
89static int schizo_get_intrmap(struct schizo_softc *, u_int,
90    bus_addr_t *, bus_addr_t *);
91static bus_space_tag_t schizo_alloc_bus_tag(struct schizo_softc *, int);
92static timecounter_get_t schizo_get_timecount;
93
94/* Interrupt handlers */
95static driver_filter_t schizo_pci_bus;
96static driver_filter_t schizo_ue;
97static driver_filter_t schizo_ce;
98static driver_filter_t schizo_host_bus;
99static driver_filter_t schizo_cdma;
100
101/* IOMMU support */
102static void schizo_iommu_init(struct schizo_softc *, int, uint32_t);
103
104/*
105 * Methods
106 */
107static device_probe_t schizo_probe;
108static device_attach_t schizo_attach;
109static bus_read_ivar_t schizo_read_ivar;
110static bus_setup_intr_t schizo_setup_intr;
111static bus_teardown_intr_t schizo_teardown_intr;
112static bus_alloc_resource_t schizo_alloc_resource;
113static bus_activate_resource_t schizo_activate_resource;
114static bus_deactivate_resource_t schizo_deactivate_resource;
115static bus_release_resource_t schizo_release_resource;
116static bus_describe_intr_t schizo_describe_intr;
117static bus_get_dma_tag_t schizo_get_dma_tag;
118static pcib_maxslots_t schizo_maxslots;
119static pcib_read_config_t schizo_read_config;
120static pcib_write_config_t schizo_write_config;
121static pcib_route_interrupt_t schizo_route_interrupt;
122static ofw_bus_get_node_t schizo_get_node;
123
124static device_method_t schizo_methods[] = {
125	/* Device interface */
126	DEVMETHOD(device_probe,		schizo_probe),
127	DEVMETHOD(device_attach,	schizo_attach),
128	DEVMETHOD(device_shutdown,	bus_generic_shutdown),
129	DEVMETHOD(device_suspend,	bus_generic_suspend),
130	DEVMETHOD(device_resume,	bus_generic_resume),
131
132	/* Bus interface */
133	DEVMETHOD(bus_print_child,	bus_generic_print_child),
134	DEVMETHOD(bus_read_ivar,	schizo_read_ivar),
135	DEVMETHOD(bus_setup_intr,	schizo_setup_intr),
136	DEVMETHOD(bus_teardown_intr,	schizo_teardown_intr),
137	DEVMETHOD(bus_alloc_resource,	schizo_alloc_resource),
138	DEVMETHOD(bus_activate_resource,	schizo_activate_resource),
139	DEVMETHOD(bus_deactivate_resource,	schizo_deactivate_resource),
140	DEVMETHOD(bus_release_resource,	schizo_release_resource),
141	DEVMETHOD(bus_describe_intr,	schizo_describe_intr),
142	DEVMETHOD(bus_get_dma_tag,	schizo_get_dma_tag),
143
144	/* pcib interface */
145	DEVMETHOD(pcib_maxslots,	schizo_maxslots),
146	DEVMETHOD(pcib_read_config,	schizo_read_config),
147	DEVMETHOD(pcib_write_config,	schizo_write_config),
148	DEVMETHOD(pcib_route_interrupt,	schizo_route_interrupt),
149
150	/* ofw_bus interface */
151	DEVMETHOD(ofw_bus_get_node,	schizo_get_node),
152
153	KOBJMETHOD_END
154};
155
156static devclass_t schizo_devclass;
157
158DEFINE_CLASS_0(pcib, schizo_driver, schizo_methods,
159    sizeof(struct schizo_softc));
160DRIVER_MODULE(schizo, nexus, schizo_driver, schizo_devclass, 0, 0);
161
162static SLIST_HEAD(, schizo_softc) schizo_softcs =
163    SLIST_HEAD_INITIALIZER(schizo_softcs);
164
165static const struct intr_controller schizo_ic = {
166	schizo_intr_enable,
167	schizo_intr_disable,
168	schizo_intr_assign,
169	schizo_intr_clear
170};
171
172struct schizo_icarg {
173	struct schizo_softc	*sica_sc;
174	bus_addr_t		sica_map;
175	bus_addr_t		sica_clr;
176};
177
178struct schizo_dma_sync {
179	struct schizo_softc	*sds_sc;
180	driver_filter_t		*sds_handler;
181	void			*sds_arg;
182	void			*sds_cookie;
183	uint64_t		sds_syncval;
184	device_t		sds_ppb;	/* farest PCI-PCI bridge */
185	uint8_t			sds_bus;	/* bus of farest PCI device */
186	uint8_t			sds_slot;	/* slot of farest PCI device */
187	uint8_t			sds_func;	/* func. of farest PCI device */
188};
189
190#define	SCHIZO_PERF_CNT_QLTY	100
191
192#define	SCHIZO_SPC_READ_8(spc, sc, offs) \
193	bus_read_8((sc)->sc_mem_res[(spc)], (offs))
194#define	SCHIZO_SPC_WRITE_8(spc, sc, offs, v) \
195	bus_write_8((sc)->sc_mem_res[(spc)], (offs), (v))
196
197#define	SCHIZO_PCI_READ_8(sc, offs) \
198	SCHIZO_SPC_READ_8(STX_PCI, (sc), (offs))
199#define	SCHIZO_PCI_WRITE_8(sc, offs, v) \
200	SCHIZO_SPC_WRITE_8(STX_PCI, (sc), (offs), (v))
201#define	SCHIZO_CTRL_READ_8(sc, offs) \
202	SCHIZO_SPC_READ_8(STX_CTRL, (sc), (offs))
203#define	SCHIZO_CTRL_WRITE_8(sc, offs, v) \
204	SCHIZO_SPC_WRITE_8(STX_CTRL, (sc), (offs), (v))
205#define	SCHIZO_PCICFG_READ_8(sc, offs) \
206	SCHIZO_SPC_READ_8(STX_PCICFG, (sc), (offs))
207#define	SCHIZO_PCICFG_WRITE_8(sc, offs, v) \
208	SCHIZO_SPC_WRITE_8(STX_PCICFG, (sc), (offs), (v))
209#define	SCHIZO_ICON_READ_8(sc, offs) \
210	SCHIZO_SPC_READ_8(STX_ICON, (sc), (offs))
211#define	SCHIZO_ICON_WRITE_8(sc, offs, v) \
212	SCHIZO_SPC_WRITE_8(STX_ICON, (sc), (offs), (v))
213
214struct schizo_desc {
215	const char	*sd_string;
216	int		sd_mode;
217	const char	*sd_name;
218};
219
220static const struct schizo_desc const schizo_compats[] = {
221	{ "pci108e,8001",	SCHIZO_MODE_SCZ,	"Schizo" },
222	{ "pci108e,a801",	SCHIZO_MODE_TOM,	"Tomatillo" },
223	{ NULL,			0,			NULL }
224};
225
226static const struct schizo_desc *
227schizo_get_desc(device_t dev)
228{
229	const struct schizo_desc *desc;
230	const char *compat;
231
232	compat = ofw_bus_get_compat(dev);
233	if (compat == NULL)
234		return (NULL);
235	for (desc = schizo_compats; desc->sd_string != NULL; desc++)
236		if (strcmp(desc->sd_string, compat) == 0)
237			return (desc);
238	return (NULL);
239}
240
241static int
242schizo_probe(device_t dev)
243{
244	const char *dtype;
245
246	dtype = ofw_bus_get_type(dev);
247	if (dtype != NULL && strcmp(dtype, OFW_TYPE_PCI) == 0 &&
248	    schizo_get_desc(dev) != NULL) {
249		device_set_desc(dev, "Sun Host-PCI bridge");
250		return (0);
251	}
252	return (ENXIO);
253}
254
255static int
256schizo_attach(device_t dev)
257{
258	struct ofw_pci_ranges *range;
259	const struct schizo_desc *desc;
260	struct schizo_softc *asc, *sc, *osc;
261	struct timecounter *tc;
262	uint64_t ino_bitmap, reg;
263	phandle_t node;
264	uint32_t prop, prop_array[2];
265	int i, mode, n, nrange, rid, tsbsize;
266
267	sc = device_get_softc(dev);
268	node = ofw_bus_get_node(dev);
269	desc = schizo_get_desc(dev);
270	mode = desc->sd_mode;
271
272	sc->sc_dev = dev;
273	sc->sc_node = node;
274	sc->sc_mode = mode;
275	sc->sc_flags = 0;
276
277	/*
278	 * The Schizo has three register banks:
279	 * (0) per-PBM PCI configuration and status registers, but for bus B
280	 *     shared with the UPA64s interrupt mapping register banks
281	 * (1) shared Schizo controller configuration and status registers
282	 * (2) per-PBM PCI configuration space
283	 *
284	 * The Tomatillo has four register banks:
285	 * (0) per-PBM PCI configuration and status registers
286	 * (1) per-PBM Tomatillo controller configuration registers, but on
287	 *     machines having the `jbusppm' device shared with its Estar
288	 *     register bank for bus A
289	 * (2) per-PBM PCI configuration space
290	 * (3) per-PBM interrupt concentrator registers
291	 */
292	sc->sc_half = (bus_get_resource_start(dev, SYS_RES_MEMORY, STX_PCI) >>
293	    20) & 1;
294	for (n = 0; n < (mode == SCHIZO_MODE_SCZ ? SCZ_NREG : TOM_NREG);
295	    n++) {
296		rid = n;
297		sc->sc_mem_res[n] = bus_alloc_resource_any(dev,
298		    SYS_RES_MEMORY, &rid,
299		    (((mode == SCHIZO_MODE_SCZ && ((sc->sc_half == 1 &&
300		    n == STX_PCI) || n == STX_CTRL)) ||
301		    (mode == SCHIZO_MODE_TOM && sc->sc_half == 0 &&
302		    n == STX_CTRL)) ? RF_SHAREABLE : 0) | RF_ACTIVE);
303		if (sc->sc_mem_res[n] == NULL)
304			panic("%s: could not allocate register bank %d",
305			    __func__, n);
306	}
307
308	/*
309	 * Match other Schizos that are already configured against
310	 * the controller base physical address.  This will be the
311	 * same for a pair of devices that share register space.
312	 */
313	osc = NULL;
314	SLIST_FOREACH(asc, &schizo_softcs, sc_link) {
315		if (rman_get_start(asc->sc_mem_res[STX_CTRL]) ==
316		    rman_get_start(sc->sc_mem_res[STX_CTRL])) {
317			/* Found partner. */
318			osc = asc;
319			break;
320		}
321	}
322	if (osc == NULL) {
323		sc->sc_mtx = malloc(sizeof(*sc->sc_mtx), M_DEVBUF,
324		    M_NOWAIT | M_ZERO);
325		if (sc->sc_mtx == NULL)
326			panic("%s: could not malloc mutex", __func__);
327		mtx_init(sc->sc_mtx, "pcib_mtx", NULL, MTX_SPIN);
328	} else {
329		if (sc->sc_mode != SCHIZO_MODE_SCZ)
330			panic("%s: no partner expected", __func__);
331		if (mtx_initialized(osc->sc_mtx) == 0)
332			panic("%s: mutex not initialized", __func__);
333		sc->sc_mtx = osc->sc_mtx;
334	}
335
336	if (OF_getprop(node, "portid", &sc->sc_ign, sizeof(sc->sc_ign)) == -1)
337		panic("%s: could not determine IGN", __func__);
338	if (OF_getprop(node, "version#", &sc->sc_ver, sizeof(sc->sc_ver)) == -1)
339		panic("%s: could not determine version", __func__);
340	if (OF_getprop(node, "clock-frequency", &prop, sizeof(prop)) == -1)
341		prop = 33000000;
342
343	device_printf(dev, "%s, version %d, IGN %#x, bus %c, %dMHz\n",
344	    desc->sd_name, sc->sc_ver, sc->sc_ign, 'A' + sc->sc_half,
345	    prop / 1000 / 1000);
346
347	/* Set up the PCI interrupt retry timer. */
348#ifdef SCHIZO_DEBUG
349	device_printf(dev, "PCI IRT 0x%016llx\n", (unsigned long long)
350	    SCHIZO_PCI_READ_8(sc, STX_PCI_INTR_RETRY_TIM));
351#endif
352	SCHIZO_PCI_WRITE_8(sc, STX_PCI_INTR_RETRY_TIM, 5);
353
354	/* Set up the PCI control register. */
355	reg = SCHIZO_PCI_READ_8(sc, STX_PCI_CTRL);
356	reg |= STX_PCI_CTRL_MMU_IEN | STX_PCI_CTRL_SBH_IEN |
357	    STX_PCI_CTRL_ERR_IEN | STX_PCI_CTRL_ARB_MASK;
358	reg &= ~(TOM_PCI_CTRL_DTO_IEN | STX_PCI_CTRL_ARB_PARK);
359	if (OF_getproplen(node, "no-bus-parking") < 0)
360		reg |= STX_PCI_CTRL_ARB_PARK;
361	if (mode == SCHIZO_MODE_TOM) {
362		reg |= TOM_PCI_CTRL_PRM | TOM_PCI_CTRL_PRO | TOM_PCI_CTRL_PRL;
363		if (sc->sc_ver <= 1)	/* revision <= 2.0 */
364			reg |= TOM_PCI_CTRL_DTO_IEN;
365		else
366			reg |= STX_PCI_CTRL_PTO;
367	}
368#ifdef SCHIZO_DEBUG
369	device_printf(dev, "PCI CSR 0x%016llx -> 0x%016llx\n",
370	    (unsigned long long)SCHIZO_PCI_READ_8(sc, STX_PCI_CTRL),
371	    (unsigned long long)reg);
372#endif
373	SCHIZO_PCI_WRITE_8(sc, STX_PCI_CTRL, reg);
374
375	/* Set up the PCI diagnostic register. */
376	reg = SCHIZO_PCI_READ_8(sc, STX_PCI_DIAG);
377	reg &= ~(SCZ_PCI_DIAG_RTRYARB_DIS | STX_PCI_DIAG_RETRY_DIS |
378	    STX_PCI_DIAG_INTRSYNC_DIS);
379#ifdef SCHIZO_DEBUG
380	device_printf(dev, "PCI DR 0x%016llx -> 0x%016llx\n",
381	    (unsigned long long)SCHIZO_PCI_READ_8(sc, STX_PCI_DIAG),
382	    (unsigned long long)reg);
383#endif
384	SCHIZO_PCI_WRITE_8(sc, STX_PCI_DIAG, reg);
385
386	/*
387	 * On Tomatillo clear the I/O prefetch lengths (workaround for a
388	 * Jalapeno bug).
389	 */
390	if (mode == SCHIZO_MODE_TOM)
391		SCHIZO_PCI_WRITE_8(sc, TOM_PCI_IOC_CSR, TOM_PCI_IOC_PW |
392		    (1 << TOM_PCI_IOC_PREF_OFF_SHIFT) | TOM_PCI_IOC_CPRM |
393		    TOM_PCI_IOC_CPRO | TOM_PCI_IOC_CPRL);
394
395	/*
396	 * Hunt through all the interrupt mapping regs and register
397	 * the interrupt controller for our interrupt vectors.  We do
398	 * this early in order to be able to catch stray interrupts.
399	 * This is complicated by the fact that a pair of Schizo PBMs
400	 * shares one IGN.
401	 */
402	n = OF_getprop(node, "ino-bitmap", (void *)prop_array,
403	    sizeof(prop_array));
404	if (n == -1)
405		panic("%s: could not get ino-bitmap", __func__);
406	ino_bitmap = ((uint64_t)prop_array[1] << 32) | prop_array[0];
407	for (n = 0; n <= STX_MAX_INO; n++) {
408		if ((ino_bitmap & (1ULL << n)) == 0)
409			continue;
410		if (n == STX_FB0_INO || n == STX_FB1_INO)
411			/* Leave for upa(4). */
412			continue;
413		i = schizo_intr_register(sc, n);
414		if (i != 0)
415			device_printf(dev, "could not register interrupt "
416			    "controller for INO %d (%d)\n", n, i);
417	}
418
419	/*
420	 * Setup Safari/JBus performance counter 0 in bus cycle counting
421	 * mode as timecounter.  Unfortunately, this is broken with at
422	 * least the version 4 Tomatillos found in Fire V120 and Blade
423	 * 1500, which apparently actually count some different event at
424	 * ~0.5 and 3MHz respectively instead (also when running in full
425	 * power mode).  Besides, one counter seems to be shared by a
426	 * "pair" of Tomatillos, too.
427	 */
428	if (sc->sc_half == 0) {
429		SCHIZO_CTRL_WRITE_8(sc, STX_CTRL_PERF,
430		    (STX_CTRL_PERF_DIS << STX_CTRL_PERF_CNT1_SHIFT) |
431		    (STX_CTRL_PERF_BUSCYC << STX_CTRL_PERF_CNT0_SHIFT));
432		tc = malloc(sizeof(*tc), M_DEVBUF, M_NOWAIT | M_ZERO);
433		if (tc == NULL)
434			panic("%s: could not malloc timecounter", __func__);
435		tc->tc_get_timecount = schizo_get_timecount;
436		tc->tc_poll_pps = NULL;
437		tc->tc_counter_mask = STX_CTRL_PERF_CNT_MASK;
438		if (OF_getprop(OF_peer(0), "clock-frequency", &prop,
439		    sizeof(prop)) == -1)
440			panic("%s: could not determine clock frequency",
441			    __func__);
442		tc->tc_frequency = prop;
443		tc->tc_name = strdup(device_get_nameunit(dev), M_DEVBUF);
444		if (mode == SCHIZO_MODE_SCZ)
445			tc->tc_quality = SCHIZO_PERF_CNT_QLTY;
446		else
447			tc->tc_quality = -SCHIZO_PERF_CNT_QLTY;
448		tc->tc_priv = sc;
449		tc_init(tc);
450	}
451
452	/*
453	 * Set up the IOMMU.  Schizo, Tomatillo and XMITS all have
454	 * one per PBM.  Schizo and XMITS additionally have a streaming
455	 * buffer, in Schizo version < 5 (i.e. revision < 2.3) it's
456	 * affected by several errata and basically unusable though.
457	 */
458	sc->sc_is.is_pmaxaddr = IOMMU_MAXADDR(STX_IOMMU_BITS);
459	sc->sc_is.is_sb[0] = sc->sc_is.is_sb[1] = 0;
460	if (OF_getproplen(node, "no-streaming-cache") < 0 &&
461	    !(sc->sc_mode == SCHIZO_MODE_SCZ && sc->sc_ver < 5))
462		sc->sc_is.is_sb[0] = STX_PCI_STRBUF;
463
464#define	TSBCASE(x)							\
465	case (IOTSB_BASESZ << (x)) << (IO_PAGE_SHIFT - IOTTE_SHIFT):	\
466		tsbsize = (x);						\
467		break;							\
468
469	n = OF_getprop(node, "virtual-dma", (void *)prop_array,
470	    sizeof(prop_array));
471	if (n == -1 || n != sizeof(prop_array))
472		schizo_iommu_init(sc, 7, -1);
473	else {
474		switch (prop_array[1]) {
475		TSBCASE(1);
476		TSBCASE(2);
477		TSBCASE(3);
478		TSBCASE(4);
479		TSBCASE(5);
480		TSBCASE(6);
481		TSBCASE(7);
482		TSBCASE(8);
483		default:
484			panic("%s: unsupported DVMA size 0x%x",
485			    __func__, prop_array[1]);
486			/* NOTREACHED */
487		}
488		schizo_iommu_init(sc, tsbsize, prop_array[0]);
489	}
490
491#undef TSBCASE
492
493	/* Initialize memory and I/O rmans. */
494	sc->sc_pci_io_rman.rm_type = RMAN_ARRAY;
495	sc->sc_pci_io_rman.rm_descr = "Schizo PCI I/O Ports";
496	if (rman_init(&sc->sc_pci_io_rman) != 0 ||
497	    rman_manage_region(&sc->sc_pci_io_rman, 0, STX_IO_SIZE) != 0)
498		panic("%s: failed to set up I/O rman", __func__);
499	sc->sc_pci_mem_rman.rm_type = RMAN_ARRAY;
500	sc->sc_pci_mem_rman.rm_descr = "Schizo PCI Memory";
501	if (rman_init(&sc->sc_pci_mem_rman) != 0 ||
502	    rman_manage_region(&sc->sc_pci_mem_rman, 0, STX_MEM_SIZE) != 0)
503		panic("%s: failed to set up memory rman", __func__);
504
505	nrange = OF_getprop_alloc(node, "ranges", sizeof(*range),
506	    (void **)&range);
507	/*
508	 * Make sure that the expected ranges are present.  The
509	 * OFW_PCI_CS_MEM64 one is not currently used though.
510	 */
511	if (nrange != STX_NRANGE)
512		panic("%s: unsupported number of ranges", __func__);
513	/*
514	 * Find the addresses of the various bus spaces.
515	 * There should not be multiple ones of one kind.
516	 * The physical start addresses of the ranges are the configuration,
517	 * memory and I/O handles.
518	 */
519	for (n = 0; n < STX_NRANGE; n++) {
520		i = OFW_PCI_RANGE_CS(&range[n]);
521		if (sc->sc_pci_bh[i] != 0)
522			panic("%s: duplicate range for space %d", __func__, i);
523		sc->sc_pci_bh[i] = OFW_PCI_RANGE_PHYS(&range[n]);
524	}
525	free(range, M_OFWPROP);
526
527	/* Register the softc, this is needed for paired Schizos. */
528	SLIST_INSERT_HEAD(&schizo_softcs, sc, sc_link);
529
530	/* Allocate our tags. */
531	sc->sc_pci_memt = schizo_alloc_bus_tag(sc, PCI_MEMORY_BUS_SPACE);
532	sc->sc_pci_iot = schizo_alloc_bus_tag(sc, PCI_IO_BUS_SPACE);
533	sc->sc_pci_cfgt = schizo_alloc_bus_tag(sc, PCI_CONFIG_BUS_SPACE);
534	if (bus_dma_tag_create(bus_get_dma_tag(dev), 8, 0,
535	    sc->sc_is.is_pmaxaddr, ~0, NULL, NULL, sc->sc_is.is_pmaxaddr,
536	    0xff, 0xffffffff, 0, NULL, NULL, &sc->sc_pci_dmat) != 0)
537		panic("%s: bus_dma_tag_create failed", __func__);
538	/* Customize the tag. */
539	sc->sc_pci_dmat->dt_cookie = &sc->sc_is;
540	sc->sc_pci_dmat->dt_mt = &iommu_dma_methods;
541
542	/*
543	 * Get the bus range from the firmware.
544	 * NB: Tomatillos don't support PCI bus reenumeration.
545	 */
546	n = OF_getprop(node, "bus-range", (void *)prop_array,
547	    sizeof(prop_array));
548	if (n == -1)
549		panic("%s: could not get bus-range", __func__);
550	if (n != sizeof(prop_array))
551		panic("%s: broken bus-range (%d)", __func__, n);
552	if (bootverbose)
553		device_printf(dev, "bus range %u to %u; PCI bus %d\n",
554		    prop_array[0], prop_array[1], prop_array[0]);
555	sc->sc_pci_secbus = prop_array[0];
556
557	/* Clear any pending PCI error bits. */
558	PCIB_WRITE_CONFIG(dev, sc->sc_pci_secbus, STX_CS_DEVICE, STX_CS_FUNC,
559	    PCIR_STATUS, PCIB_READ_CONFIG(dev, sc->sc_pci_secbus,
560	    STX_CS_DEVICE, STX_CS_FUNC, PCIR_STATUS, 2), 2);
561	SCHIZO_PCI_WRITE_8(sc, STX_PCI_CTRL,
562	    SCHIZO_PCI_READ_8(sc, STX_PCI_CTRL));
563	SCHIZO_PCI_WRITE_8(sc, STX_PCI_AFSR,
564	    SCHIZO_PCI_READ_8(sc, STX_PCI_AFSR));
565
566	/*
567	 * Establish handlers for interesting interrupts...
568	 * Someone at Sun clearly was smoking crack; with Schizos PCI
569	 * bus error interrupts for one PBM can be routed to the other
570	 * PBM though we obviously need to use the softc of the former
571	 * as the argument for the interrupt handler and the softc of
572	 * the latter as the argument for the interrupt controller.
573	 */
574	if (sc->sc_half == 0) {
575		if ((ino_bitmap & (1ULL << STX_PCIERR_A_INO)) != 0 ||
576		    (osc != NULL && ((struct schizo_icarg *)intr_vectors[
577		    INTMAP_VEC(sc->sc_ign, STX_PCIERR_A_INO)].iv_icarg)->
578		    sica_sc == osc))
579			/*
580			 * We are the driver for PBM A and either also
581			 * registered the interrupt controller for us or
582			 * the driver for PBM B has probed first and
583			 * registered it for us.
584			 */
585			schizo_set_intr(sc, 0, STX_PCIERR_A_INO,
586			    schizo_pci_bus);
587		if ((ino_bitmap & (1ULL << STX_PCIERR_B_INO)) != 0 &&
588		    osc != NULL)
589			/*
590			 * We are the driver for PBM A but registered
591			 * the interrupt controller for PBM B, i.e. the
592			 * driver for PBM B attached first but couldn't
593			 * set up a handler for PBM B.
594			 */
595			schizo_set_intr(osc, 0, STX_PCIERR_B_INO,
596			    schizo_pci_bus);
597	} else {
598		if ((ino_bitmap & (1ULL << STX_PCIERR_B_INO)) != 0 ||
599		    (osc != NULL && ((struct schizo_icarg *)intr_vectors[
600		    INTMAP_VEC(sc->sc_ign, STX_PCIERR_B_INO)].iv_icarg)->
601		    sica_sc == osc))
602			/*
603			 * We are the driver for PBM B and either also
604			 * registered the interrupt controller for us or
605			 * the driver for PBM A has probed first and
606			 * registered it for us.
607			 */
608			schizo_set_intr(sc, 0, STX_PCIERR_B_INO,
609			    schizo_pci_bus);
610		if ((ino_bitmap & (1ULL << STX_PCIERR_A_INO)) != 0 &&
611		    osc != NULL)
612			/*
613			 * We are the driver for PBM B but registered
614			 * the interrupt controller for PBM A, i.e. the
615			 * driver for PBM A attached first but couldn't
616			 * set up a handler for PBM A.
617			 */
618			schizo_set_intr(osc, 0, STX_PCIERR_A_INO,
619			    schizo_pci_bus);
620	}
621	if ((ino_bitmap & (1ULL << STX_UE_INO)) != 0)
622		schizo_set_intr(sc, 1, STX_UE_INO, schizo_ue);
623	if ((ino_bitmap & (1ULL << STX_CE_INO)) != 0)
624		schizo_set_intr(sc, 2, STX_CE_INO, schizo_ce);
625	if ((ino_bitmap & (1ULL << STX_BUS_INO)) != 0)
626		schizo_set_intr(sc, 3, STX_BUS_INO, schizo_host_bus);
627
628	/*
629	 * According to the Schizo Errata I-13, consistent DMA flushing/
630	 * syncing is FUBAR in version < 5 (i.e. revision < 2.3) bridges,
631	 * so we can't use it and need to live with the consequences.  With
632	 * Schizo version >= 5, CDMA flushing/syncing is usable but requires
633	 * the workaround described in Schizo Errata I-23.  With Tomatillo
634	 * and XMITS, CDMA flushing/syncing works as expected, Tomatillo
635	 * version <= 4 (i.e. revision <= 2.3) bridges additionally require
636	 * a block store after a write to TOMXMS_PCI_DMA_SYNC_PEND though.
637	 */
638	if ((sc->sc_mode == SCHIZO_MODE_SCZ && sc->sc_ver >= 5) ||
639	    sc->sc_mode == SCHIZO_MODE_TOM || sc->sc_mode == SCHIZO_MODE_XMS) {
640		sc->sc_flags |= SCHIZO_FLAGS_CDMA;
641		if (sc->sc_mode == SCHIZO_MODE_SCZ) {
642			sc->sc_cdma_state = SCHIZO_CDMA_STATE_DONE;
643			/*
644			 * Some firmware versions include the CDMA interrupt
645			 * at RID 4 but most don't.  With the latter we add
646			 * it ourselves at the spare RID 5.
647			 */
648			n = INTINO(bus_get_resource_start(dev, SYS_RES_IRQ,
649			    4));
650			if (n == STX_CDMA_A_INO || n == STX_CDMA_B_INO) {
651				(void)schizo_get_intrmap(sc, n, NULL,
652				   &sc->sc_cdma_clr);
653				schizo_set_intr(sc, 4, n, schizo_cdma);
654			} else {
655				n = STX_CDMA_A_INO + sc->sc_half;
656				if (bus_set_resource(dev, SYS_RES_IRQ, 5,
657				    INTMAP_VEC(sc->sc_ign, n), 1) != 0)
658					panic("%s: failed to add CDMA "
659					    "interrupt", __func__);
660				i = schizo_intr_register(sc, n);
661				if (i != 0)
662					panic("%s: could not register "
663					    "interrupt controller for CDMA "
664					    "(%d)", __func__, i);
665				(void)schizo_get_intrmap(sc, n, NULL,
666				   &sc->sc_cdma_clr);
667				schizo_set_intr(sc, 5, n, schizo_cdma);
668			}
669		}
670		if (sc->sc_mode == SCHIZO_MODE_TOM && sc->sc_ver <= 4)
671			sc->sc_flags |= SCHIZO_FLAGS_BSWAR;
672	}
673
674	/*
675	 * Set the latency timer register as this isn't always done by the
676	 * firmware.
677	 */
678	PCIB_WRITE_CONFIG(dev, sc->sc_pci_secbus, STX_CS_DEVICE, STX_CS_FUNC,
679	    PCIR_LATTIMER, OFW_PCI_LATENCY, 1);
680
681	ofw_bus_setup_iinfo(node, &sc->sc_pci_iinfo, sizeof(ofw_pci_intr_t));
682
683	device_add_child(dev, "pci", -1);
684	return (bus_generic_attach(dev));
685}
686
687static void
688schizo_set_intr(struct schizo_softc *sc, u_int index, u_int ino,
689    driver_filter_t handler)
690{
691	u_long vec;
692	int rid;
693
694	rid = index;
695	sc->sc_irq_res[index] = bus_alloc_resource_any(sc->sc_dev, SYS_RES_IRQ,
696	    &rid, RF_ACTIVE);
697	if (sc->sc_irq_res[index] == NULL ||
698	    INTIGN(vec = rman_get_start(sc->sc_irq_res[index])) != sc->sc_ign ||
699	    INTINO(vec) != ino ||
700	    intr_vectors[vec].iv_ic != &schizo_ic ||
701	    bus_setup_intr(sc->sc_dev, sc->sc_irq_res[index],
702	    INTR_TYPE_MISC | INTR_FAST, handler, NULL, sc,
703	    &sc->sc_ihand[index]) != 0)
704		panic("%s: failed to set up interrupt %d", __func__, index);
705}
706
707static int
708schizo_intr_register(struct schizo_softc *sc, u_int ino)
709{
710	struct schizo_icarg *sica;
711	bus_addr_t intrclr, intrmap;
712	int error;
713
714	if (schizo_get_intrmap(sc, ino, &intrmap, &intrclr) == 0)
715		return (ENXIO);
716	sica = malloc(sizeof(*sica), M_DEVBUF, M_NOWAIT);
717	if (sica == NULL)
718		return (ENOMEM);
719	sica->sica_sc = sc;
720	sica->sica_map = intrmap;
721	sica->sica_clr = intrclr;
722#ifdef SCHIZO_DEBUG
723	device_printf(sc->sc_dev, "intr map (INO %d) %#lx: %#lx, clr: %#lx\n",
724	    ino, (u_long)intrmap, (u_long)SCHIZO_PCI_READ_8(sc, intrmap),
725	    (u_long)intrclr);
726#endif
727	error = (intr_controller_register(INTMAP_VEC(sc->sc_ign, ino),
728	    &schizo_ic, sica));
729	if (error != 0)
730		free(sica, M_DEVBUF);
731	return (error);
732}
733
734static int
735schizo_get_intrmap(struct schizo_softc *sc, u_int ino, bus_addr_t *intrmapptr,
736    bus_addr_t *intrclrptr)
737{
738	bus_addr_t intrclr, intrmap;
739	uint64_t mr;
740
741	/*
742	 * XXX we only look for INOs rather than INRs since the firmware
743	 * may not provide the IGN and the IGN is constant for all devices
744	 * on that PCI controller.
745	 */
746
747	if (ino > STX_MAX_INO) {
748		device_printf(sc->sc_dev, "out of range INO %d requested\n",
749		    ino);
750		return (0);
751	}
752
753	intrmap = STX_PCI_IMAP_BASE + (ino << 3);
754	intrclr = STX_PCI_ICLR_BASE + (ino << 3);
755	mr = SCHIZO_PCI_READ_8(sc, intrmap);
756	if (INTINO(mr) != ino) {
757		device_printf(sc->sc_dev,
758		    "interrupt map entry does not match INO (%d != %d)\n",
759		    (int)INTINO(mr), ino);
760		return (0);
761	}
762
763	if (intrmapptr != NULL)
764		*intrmapptr = intrmap;
765	if (intrclrptr != NULL)
766		*intrclrptr = intrclr;
767	return (1);
768}
769
770/*
771 * Interrupt handlers
772 */
773static int
774schizo_pci_bus(void *arg)
775{
776	struct schizo_softc *sc = arg;
777	uint64_t afar, afsr, csr, iommu;
778	uint32_t status;
779
780	afar = SCHIZO_PCI_READ_8(sc, STX_PCI_AFAR);
781	afsr = SCHIZO_PCI_READ_8(sc, STX_PCI_AFSR);
782	csr = SCHIZO_PCI_READ_8(sc, STX_PCI_CTRL);
783	iommu = SCHIZO_PCI_READ_8(sc, STX_PCI_IOMMU);
784	status = PCIB_READ_CONFIG(sc->sc_dev, sc->sc_pci_secbus,
785	    STX_CS_DEVICE, STX_CS_FUNC, PCIR_STATUS, 2);
786	if ((csr & STX_PCI_CTRL_MMU_ERR) != 0) {
787		if ((iommu & TOM_PCI_IOMMU_ERR) == 0)
788			goto clear_error;
789
790		/* These are non-fatal if target abort was signaled. */
791		if ((status & PCIM_STATUS_STABORT) != 0 &&
792		    ((iommu & TOM_PCI_IOMMU_ERRMASK) ==
793		    TOM_PCI_IOMMU_INVALID_ERR ||
794		    (iommu & TOM_PCI_IOMMU_ERR_ILLTSBTBW) != 0 ||
795		    (iommu & TOM_PCI_IOMMU_ERR_BAD_VA) != 0)) {
796			SCHIZO_PCI_WRITE_8(sc, STX_PCI_IOMMU, iommu);
797			goto clear_error;
798		}
799	}
800
801	panic("%s: PCI bus %c error AFAR %#llx AFSR %#llx PCI CSR %#llx "
802	    "IOMMU %#llx STATUS %#llx", device_get_name(sc->sc_dev),
803	    'A' + sc->sc_half, (unsigned long long)afar,
804	    (unsigned long long)afsr, (unsigned long long)csr,
805	    (unsigned long long)iommu, (unsigned long long)status);
806
807 clear_error:
808	if (bootverbose)
809		device_printf(sc->sc_dev,
810		    "PCI bus %c error AFAR %#llx AFSR %#llx PCI CSR %#llx "
811		    "STATUS %#llx", 'A' + sc->sc_half,
812		    (unsigned long long)afar, (unsigned long long)afsr,
813		    (unsigned long long)csr, (unsigned long long)status);
814	/* Clear the error bits that we caught. */
815	PCIB_WRITE_CONFIG(sc->sc_dev, sc->sc_pci_secbus, STX_CS_DEVICE,
816	    STX_CS_FUNC, PCIR_STATUS, status, 2);
817	SCHIZO_PCI_WRITE_8(sc, STX_PCI_CTRL, csr);
818	SCHIZO_PCI_WRITE_8(sc, STX_PCI_AFSR, afsr);
819	return (FILTER_HANDLED);
820}
821
822static int
823schizo_ue(void *arg)
824{
825	struct schizo_softc *sc = arg;
826	uint64_t afar, afsr;
827	int i;
828
829	mtx_lock_spin(sc->sc_mtx);
830	afar = SCHIZO_CTRL_READ_8(sc, STX_CTRL_UE_AFAR);
831	for (i = 0; i < 1000; i++)
832		if (((afsr = SCHIZO_CTRL_READ_8(sc, STX_CTRL_UE_AFSR)) &
833		    STX_CTRL_CE_AFSR_ERRPNDG) == 0)
834			break;
835	mtx_unlock_spin(sc->sc_mtx);
836	panic("%s: uncorrectable DMA error AFAR %#llx AFSR %#llx",
837	    device_get_name(sc->sc_dev), (unsigned long long)afar,
838	    (unsigned long long)afsr);
839	return (FILTER_HANDLED);
840}
841
842static int
843schizo_ce(void *arg)
844{
845	struct schizo_softc *sc = arg;
846	uint64_t afar, afsr;
847	int i;
848
849	mtx_lock_spin(sc->sc_mtx);
850	afar = SCHIZO_CTRL_READ_8(sc, STX_CTRL_CE_AFAR);
851	for (i = 0; i < 1000; i++)
852		if (((afsr = SCHIZO_CTRL_READ_8(sc, STX_CTRL_UE_AFSR)) &
853		    STX_CTRL_CE_AFSR_ERRPNDG) == 0)
854			break;
855	device_printf(sc->sc_dev,
856	    "correctable DMA error AFAR %#llx AFSR %#llx\n",
857	    (unsigned long long)afar, (unsigned long long)afsr);
858	/* Clear the error bits that we caught. */
859	SCHIZO_CTRL_WRITE_8(sc, STX_CTRL_UE_AFSR, afsr);
860	mtx_unlock_spin(sc->sc_mtx);
861	return (FILTER_HANDLED);
862}
863
864static int
865schizo_host_bus(void *arg)
866{
867	struct schizo_softc *sc = arg;
868	uint64_t errlog;
869
870	errlog = SCHIZO_CTRL_READ_8(sc, STX_CTRL_BUS_ERRLOG);
871	panic("%s: %s error %#llx", device_get_name(sc->sc_dev),
872	    sc->sc_mode == SCHIZO_MODE_TOM ? "JBus" : "Safari",
873	    (unsigned long long)errlog);
874	return (FILTER_HANDLED);
875}
876
877static int
878schizo_cdma(void *arg)
879{
880	struct schizo_softc *sc = arg;
881
882	atomic_store_rel_32(&sc->sc_cdma_state, SCHIZO_CDMA_STATE_DONE);
883	return (FILTER_HANDLED);
884}
885
886static void
887schizo_iommu_init(struct schizo_softc *sc, int tsbsize, uint32_t dvmabase)
888{
889
890	/* Punch in our copies. */
891	sc->sc_is.is_bustag = rman_get_bustag(sc->sc_mem_res[STX_PCI]);
892	sc->sc_is.is_bushandle = rman_get_bushandle(sc->sc_mem_res[STX_PCI]);
893	sc->sc_is.is_iommu = STX_PCI_IOMMU;
894	sc->sc_is.is_dtag = STX_PCI_IOMMU_TLB_TAG_DIAG;
895	sc->sc_is.is_ddram = STX_PCI_IOMMU_TLB_DATA_DIAG;
896	sc->sc_is.is_dqueue = STX_PCI_IOMMU_QUEUE_DIAG;
897	sc->sc_is.is_dva = STX_PCI_IOMMU_SVADIAG;
898	sc->sc_is.is_dtcmp = STX_PCI_IOMMU_TLB_CMP_DIAG;
899
900	iommu_init(device_get_nameunit(sc->sc_dev), &sc->sc_is, tsbsize,
901	    dvmabase, 0);
902}
903
904static int
905schizo_maxslots(device_t dev)
906{
907	struct schizo_softc *sc;
908
909	sc = device_get_softc(dev);
910	if (sc->sc_mode == SCHIZO_MODE_SCZ)
911		return (sc->sc_half == 0 ? 4 : 6);
912
913	/* XXX: is this correct? */
914	return (PCI_SLOTMAX);
915}
916
917static uint32_t
918schizo_read_config(device_t dev, u_int bus, u_int slot, u_int func, u_int reg,
919    int width)
920{
921	struct schizo_softc *sc;
922	bus_space_handle_t bh;
923	u_long offset = 0;
924	uint32_t r, wrd;
925	int i;
926	uint16_t shrt;
927	uint8_t byte;
928
929	sc = device_get_softc(dev);
930
931	/*
932	 * The Schizo bridges contain a dupe of their header at 0x80.
933	 */
934	if (sc->sc_mode == SCHIZO_MODE_SCZ && bus == sc->sc_pci_secbus &&
935	    slot == STX_CS_DEVICE && func == STX_CS_FUNC &&
936	    reg + width > 0x80)
937		return (0);
938
939	offset = STX_CONF_OFF(bus, slot, func, reg);
940	bh = sc->sc_pci_bh[OFW_PCI_CS_CONFIG];
941	switch (width) {
942	case 1:
943		i = bus_space_peek_1(sc->sc_pci_cfgt, bh, offset, &byte);
944		r = byte;
945		break;
946	case 2:
947		i = bus_space_peek_2(sc->sc_pci_cfgt, bh, offset, &shrt);
948		r = shrt;
949		break;
950	case 4:
951		i = bus_space_peek_4(sc->sc_pci_cfgt, bh, offset, &wrd);
952		r = wrd;
953		break;
954	default:
955		panic("%s: bad width", __func__);
956		/* NOTREACHED */
957	}
958
959	if (i) {
960#ifdef SCHIZO_DEBUG
961		printf("%s: read data error reading: %d.%d.%d: 0x%x\n",
962		    __func__, bus, slot, func, reg);
963#endif
964		r = -1;
965	}
966	return (r);
967}
968
969static void
970schizo_write_config(device_t dev, u_int bus, u_int slot, u_int func, u_int reg,
971    uint32_t val, int width)
972{
973	struct schizo_softc *sc;
974	bus_space_handle_t bh;
975	u_long offset = 0;
976
977	sc = device_get_softc(dev);
978	offset = STX_CONF_OFF(bus, slot, func, reg);
979	bh = sc->sc_pci_bh[OFW_PCI_CS_CONFIG];
980	switch (width) {
981	case 1:
982		bus_space_write_1(sc->sc_pci_cfgt, bh, offset, val);
983		break;
984	case 2:
985		bus_space_write_2(sc->sc_pci_cfgt, bh, offset, val);
986		break;
987	case 4:
988		bus_space_write_4(sc->sc_pci_cfgt, bh, offset, val);
989		break;
990	default:
991		panic("%s: bad width", __func__);
992		/* NOTREACHED */
993	}
994}
995
996static int
997schizo_route_interrupt(device_t bridge, device_t dev, int pin)
998{
999	struct schizo_softc *sc;
1000	struct ofw_pci_register reg;
1001	ofw_pci_intr_t pintr, mintr;
1002	uint8_t maskbuf[sizeof(reg) + sizeof(pintr)];
1003
1004	sc = device_get_softc(bridge);
1005	pintr = pin;
1006	if (ofw_bus_lookup_imap(ofw_bus_get_node(dev), &sc->sc_pci_iinfo, &reg,
1007	    sizeof(reg), &pintr, sizeof(pintr), &mintr, sizeof(mintr), maskbuf))
1008		return (mintr);
1009
1010	device_printf(bridge, "could not route pin %d for device %d.%d\n",
1011	    pin, pci_get_slot(dev), pci_get_function(dev));
1012	return (PCI_INVALID_IRQ);
1013}
1014
1015static int
1016schizo_read_ivar(device_t dev, device_t child, int which, uintptr_t *result)
1017{
1018	struct schizo_softc *sc;
1019
1020	sc = device_get_softc(dev);
1021	switch (which) {
1022	case PCIB_IVAR_DOMAIN:
1023		*result = device_get_unit(dev);
1024		return (0);
1025	case PCIB_IVAR_BUS:
1026		*result = sc->sc_pci_secbus;
1027		return (0);
1028	}
1029	return (ENOENT);
1030}
1031
1032static int
1033schizo_dma_sync_stub(void *arg)
1034{
1035	struct timeval cur, end;
1036	struct schizo_dma_sync *sds = arg;
1037	struct schizo_softc *sc = sds->sds_sc;
1038	uint32_t state;
1039
1040	(void)PCIB_READ_CONFIG(sds->sds_ppb, sds->sds_bus, sds->sds_slot,
1041	    sds->sds_func, PCIR_VENDOR, 2);
1042	for (; atomic_cmpset_acq_32(&sc->sc_cdma_state, SCHIZO_CDMA_STATE_DONE,
1043	    SCHIZO_CDMA_STATE_PENDING) == 0;)
1044		;
1045	SCHIZO_PCI_WRITE_8(sc, sc->sc_cdma_clr, 1);
1046	microuptime(&cur);
1047	end.tv_sec = 1;
1048	end.tv_usec = 0;
1049	timevaladd(&end, &cur);
1050	for (; (state = atomic_load_32(&sc->sc_cdma_state)) !=
1051	    SCHIZO_CDMA_STATE_DONE && timevalcmp(&cur, &end, <=);)
1052		microuptime(&cur);
1053	if (state != SCHIZO_CDMA_STATE_DONE)
1054		panic("%s: DMA does not sync", __func__);
1055	return (sds->sds_handler(sds->sds_arg));
1056}
1057
1058#define	VIS_BLOCKSIZE	64
1059
1060static int
1061ichip_dma_sync_stub(void *arg)
1062{
1063	static u_char buf[VIS_BLOCKSIZE] __aligned(VIS_BLOCKSIZE);
1064	struct timeval cur, end;
1065	struct schizo_dma_sync *sds = arg;
1066	struct schizo_softc *sc = sds->sds_sc;
1067	register_t reg, s;
1068
1069	(void)PCIB_READ_CONFIG(sds->sds_ppb, sds->sds_bus, sds->sds_slot,
1070	    sds->sds_func, PCIR_VENDOR, 2);
1071	SCHIZO_PCI_WRITE_8(sc, TOMXMS_PCI_DMA_SYNC_PEND, sds->sds_syncval);
1072	microuptime(&cur);
1073	end.tv_sec = 1;
1074	end.tv_usec = 0;
1075	timevaladd(&end, &cur);
1076	for (; ((reg = SCHIZO_PCI_READ_8(sc, TOMXMS_PCI_DMA_SYNC_PEND)) &
1077	    sds->sds_syncval) != 0 && timevalcmp(&cur, &end, <=);)
1078		microuptime(&cur);
1079	if ((reg & sds->sds_syncval) != 0)
1080		panic("%s: DMA does not sync", __func__);
1081
1082	if ((sc->sc_flags & SCHIZO_FLAGS_BSWAR) != 0) {
1083		s = intr_disable();
1084		reg = rd(fprs);
1085		wr(fprs, reg | FPRS_FEF, 0);
1086		__asm __volatile("stda %%f0, [%0] %1"
1087		    : : "r" (buf), "n" (ASI_BLK_COMMIT_S));
1088		membar(Sync);
1089		wr(fprs, reg, 0);
1090		intr_restore(s);
1091	}
1092	return (sds->sds_handler(sds->sds_arg));
1093}
1094
1095static void
1096schizo_intr_enable(void *arg)
1097{
1098	struct intr_vector *iv = arg;
1099	struct schizo_icarg *sica = iv->iv_icarg;
1100
1101	SCHIZO_PCI_WRITE_8(sica->sica_sc, sica->sica_map,
1102	    INTMAP_ENABLE(iv->iv_vec, iv->iv_mid));
1103}
1104
1105static void
1106schizo_intr_disable(void *arg)
1107{
1108	struct intr_vector *iv = arg;
1109	struct schizo_icarg *sica = iv->iv_icarg;
1110
1111	SCHIZO_PCI_WRITE_8(sica->sica_sc, sica->sica_map, iv->iv_vec);
1112}
1113
1114static void
1115schizo_intr_assign(void *arg)
1116{
1117	struct intr_vector *iv = arg;
1118	struct schizo_icarg *sica = iv->iv_icarg;
1119
1120	SCHIZO_PCI_WRITE_8(sica->sica_sc, sica->sica_map, INTMAP_TID(
1121	    SCHIZO_PCI_READ_8(sica->sica_sc, sica->sica_map), iv->iv_mid));
1122}
1123
1124static void
1125schizo_intr_clear(void *arg)
1126{
1127	struct intr_vector *iv = arg;
1128	struct schizo_icarg *sica = iv->iv_icarg;
1129
1130	SCHIZO_PCI_WRITE_8(sica->sica_sc, sica->sica_clr, 0);
1131}
1132
1133static int
1134schizo_setup_intr(device_t dev, device_t child, struct resource *ires,
1135    int flags, driver_filter_t *filt, driver_intr_t *intr, void *arg,
1136    void **cookiep)
1137{
1138	devclass_t pci_devclass;
1139	device_t cdev, pdev, pcidev;
1140	struct schizo_dma_sync *sds;
1141	struct schizo_softc *sc;
1142	u_long vec;
1143	int error, found;
1144
1145	sc = device_get_softc(dev);
1146	/*
1147	 * Make sure the vector is fully specified.
1148	 */
1149	vec = rman_get_start(ires);
1150	if (INTIGN(vec) != sc->sc_ign) {
1151		device_printf(dev, "invalid interrupt vector 0x%lx\n", vec);
1152		return (EINVAL);
1153	}
1154
1155	if (intr_vectors[vec].iv_ic == &schizo_ic) {
1156		/*
1157		 * Ensure we use the right softc in case the interrupt
1158		 * is routed to our companion PBM for some odd reason.
1159		 */
1160		sc = ((struct schizo_icarg *)intr_vectors[vec].iv_icarg)->
1161		    sica_sc;
1162	} else if (intr_vectors[vec].iv_ic == NULL) {
1163		/*
1164		 * Work around broken firmware which misses entries in
1165		 * the ino-bitmap.
1166		 */
1167		error = schizo_intr_register(sc, INTINO(vec));
1168		if (error != 0) {
1169			device_printf(dev, "could not register interrupt "
1170			    "controller for vector 0x%lx (%d)\n", vec, error);
1171			return (error);
1172		}
1173		if (bootverbose)
1174			device_printf(dev, "belatedly registered as "
1175			    "interrupt controller for vector 0x%lx\n", vec);
1176	} else {
1177		device_printf(dev,
1178		    "invalid interrupt controller for vector 0x%lx\n", vec);
1179		return (EINVAL);
1180	}
1181
1182	/*
1183	 * Install a a wrapper for CDMA flushing/syncing for devices
1184	 * behind PCI-PCI bridges if possible.
1185	 */
1186	pcidev = NULL;
1187	found = 0;
1188	pci_devclass = devclass_find("pci");
1189	for (cdev = child; cdev != dev; cdev = pdev) {
1190		pdev = device_get_parent(cdev);
1191		if (pcidev == NULL) {
1192			if (device_get_devclass(pdev) != pci_devclass)
1193				continue;
1194			pcidev = cdev;
1195			continue;
1196		}
1197		if (pci_get_class(cdev) == PCIC_BRIDGE &&
1198		    pci_get_subclass(cdev) == PCIS_BRIDGE_PCI)
1199			found = 1;
1200	}
1201	if ((sc->sc_flags & SCHIZO_FLAGS_CDMA) != 0) {
1202		sds = malloc(sizeof(*sds), M_DEVBUF, M_NOWAIT | M_ZERO);
1203		if (sds == NULL)
1204			return (ENOMEM);
1205		if (found != 0 && pcidev != NULL) {
1206			sds->sds_sc = sc;
1207			sds->sds_arg = arg;
1208			sds->sds_ppb =
1209			    device_get_parent(device_get_parent(pcidev));
1210			sds->sds_bus = pci_get_bus(pcidev);
1211			sds->sds_slot = pci_get_slot(pcidev);
1212			sds->sds_func = pci_get_function(pcidev);
1213			sds->sds_syncval = 1ULL << INTINO(vec);
1214			if (bootverbose)
1215				device_printf(dev, "installed DMA sync "
1216				    "wrapper for device %d.%d on bus %d\n",
1217				    sds->sds_slot, sds->sds_func,
1218				    sds->sds_bus);
1219
1220#define	DMA_SYNC_STUB							\
1221	(sc->sc_mode == SCHIZO_MODE_SCZ ? schizo_dma_sync_stub :	\
1222	ichip_dma_sync_stub)
1223
1224			if (intr == NULL) {
1225				sds->sds_handler = filt;
1226				error = bus_generic_setup_intr(dev, child,
1227				    ires, flags, DMA_SYNC_STUB, intr, sds,
1228				    cookiep);
1229			} else {
1230				sds->sds_handler = (driver_filter_t *)intr;
1231				error = bus_generic_setup_intr(dev, child,
1232				    ires, flags, filt, (driver_intr_t *)
1233				    DMA_SYNC_STUB, sds, cookiep);
1234			}
1235
1236#undef DMA_SYNC_STUB
1237
1238		} else
1239			error = bus_generic_setup_intr(dev, child, ires,
1240			    flags, filt, intr, arg, cookiep);
1241		if (error != 0) {
1242			free(sds, M_DEVBUF);
1243			return (error);
1244		}
1245		sds->sds_cookie = *cookiep;
1246		*cookiep = sds;
1247		return (error);
1248	} else if (found != 0)
1249		device_printf(dev, "WARNING: using devices behind PCI-PCI "
1250		    "bridges may cause data corruption\n");
1251	return (bus_generic_setup_intr(dev, child, ires, flags, filt, intr,
1252	    arg, cookiep));
1253}
1254
1255static int
1256schizo_teardown_intr(device_t dev, device_t child, struct resource *vec,
1257    void *cookie)
1258{
1259	struct schizo_dma_sync *sds;
1260	struct schizo_softc *sc;
1261	int error;
1262
1263	sc = device_get_softc(dev);
1264	if ((sc->sc_flags & SCHIZO_FLAGS_CDMA) != 0) {
1265		sds = cookie;
1266		error = bus_generic_teardown_intr(dev, child, vec,
1267		    sds->sds_cookie);
1268		if (error == 0)
1269			free(sds, M_DEVBUF);
1270		return (error);
1271	}
1272	return (bus_generic_teardown_intr(dev, child, vec, cookie));
1273}
1274
1275static int
1276schizo_describe_intr(device_t dev, device_t child, struct resource *vec,
1277    void *cookie, const char *descr)
1278{
1279	struct schizo_softc *sc;
1280
1281	sc = device_get_softc(dev);
1282	if ((sc->sc_flags & SCHIZO_FLAGS_CDMA) != 0)
1283		cookie = ((struct schizo_dma_sync *)cookie)->sds_cookie;
1284	return (bus_generic_describe_intr(dev, child, vec, cookie, descr));
1285}
1286
1287static struct resource *
1288schizo_alloc_resource(device_t bus, device_t child, int type, int *rid,
1289    u_long start, u_long end, u_long count, u_int flags)
1290{
1291	struct schizo_softc *sc;
1292	struct resource *rv;
1293	struct rman *rm;
1294	bus_space_tag_t bt;
1295	bus_space_handle_t bh;
1296	int needactivate = flags & RF_ACTIVE;
1297
1298	flags &= ~RF_ACTIVE;
1299
1300	sc = device_get_softc(bus);
1301	if (type == SYS_RES_IRQ) {
1302		/*
1303		 * XXX: Don't accept blank ranges for now, only single
1304		 * interrupts.  The other case should not happen with
1305		 * the MI PCI code...
1306		 * XXX: This may return a resource that is out of the
1307		 * range that was specified.  Is this correct...?
1308		 */
1309		if (start != end)
1310			panic("%s: XXX: interrupt range", __func__);
1311		start = end = INTMAP_VEC(sc->sc_ign, end);
1312		return (BUS_ALLOC_RESOURCE(device_get_parent(bus), child, type,
1313		    rid, start, end, count, flags));
1314	}
1315	switch (type) {
1316	case SYS_RES_MEMORY:
1317		rm = &sc->sc_pci_mem_rman;
1318		bt = sc->sc_pci_memt;
1319		bh = sc->sc_pci_bh[OFW_PCI_CS_MEM32];
1320		break;
1321	case SYS_RES_IOPORT:
1322		rm = &sc->sc_pci_io_rman;
1323		bt = sc->sc_pci_iot;
1324		bh = sc->sc_pci_bh[OFW_PCI_CS_IO];
1325		break;
1326	default:
1327		return (NULL);
1328		/* NOTREACHED */
1329	}
1330
1331	rv = rman_reserve_resource(rm, start, end, count, flags, child);
1332	if (rv == NULL)
1333		return (NULL);
1334	rman_set_rid(rv, *rid);
1335	bh += rman_get_start(rv);
1336	rman_set_bustag(rv, bt);
1337	rman_set_bushandle(rv, bh);
1338
1339	if (needactivate) {
1340		if (bus_activate_resource(child, type, *rid, rv)) {
1341			rman_release_resource(rv);
1342			return (NULL);
1343		}
1344	}
1345	return (rv);
1346}
1347
1348static int
1349schizo_activate_resource(device_t bus, device_t child, int type, int rid,
1350    struct resource *r)
1351{
1352	void *p;
1353	int error;
1354
1355	if (type == SYS_RES_IRQ)
1356		return (BUS_ACTIVATE_RESOURCE(device_get_parent(bus), child,
1357		    type, rid, r));
1358	if (type == SYS_RES_MEMORY) {
1359		/*
1360		 * Need to memory-map the device space, as some drivers
1361		 * depend on the virtual address being set and usable.
1362		 */
1363		error = sparc64_bus_mem_map(rman_get_bustag(r),
1364		    rman_get_bushandle(r), rman_get_size(r), 0, 0, &p);
1365		if (error != 0)
1366			return (error);
1367		rman_set_virtual(r, p);
1368	}
1369	return (rman_activate_resource(r));
1370}
1371
1372static int
1373schizo_deactivate_resource(device_t bus, device_t child, int type, int rid,
1374    struct resource *r)
1375{
1376
1377	if (type == SYS_RES_IRQ)
1378		return (BUS_DEACTIVATE_RESOURCE(device_get_parent(bus), child,
1379		    type, rid, r));
1380	if (type == SYS_RES_MEMORY) {
1381		sparc64_bus_mem_unmap(rman_get_virtual(r), rman_get_size(r));
1382		rman_set_virtual(r, NULL);
1383	}
1384	return (rman_deactivate_resource(r));
1385}
1386
1387static int
1388schizo_release_resource(device_t bus, device_t child, int type, int rid,
1389    struct resource *r)
1390{
1391	int error;
1392
1393	if (type == SYS_RES_IRQ)
1394		return (BUS_RELEASE_RESOURCE(device_get_parent(bus), child,
1395		    type, rid, r));
1396	if (rman_get_flags(r) & RF_ACTIVE) {
1397		error = bus_deactivate_resource(child, type, rid, r);
1398		if (error)
1399			return (error);
1400	}
1401	return (rman_release_resource(r));
1402}
1403
1404static bus_dma_tag_t
1405schizo_get_dma_tag(device_t bus, device_t child)
1406{
1407	struct schizo_softc *sc;
1408
1409	sc = device_get_softc(bus);
1410	return (sc->sc_pci_dmat);
1411}
1412
1413static phandle_t
1414schizo_get_node(device_t bus, device_t dev)
1415{
1416	struct schizo_softc *sc;
1417
1418	sc = device_get_softc(bus);
1419	/* We only have one child, the PCI bus, which needs our own node. */
1420	return (sc->sc_node);
1421}
1422
1423static bus_space_tag_t
1424schizo_alloc_bus_tag(struct schizo_softc *sc, int type)
1425{
1426	bus_space_tag_t bt;
1427
1428	bt = (bus_space_tag_t)malloc(sizeof(struct bus_space_tag), M_DEVBUF,
1429	    M_NOWAIT | M_ZERO);
1430	if (bt == NULL)
1431		panic("%s: out of memory", __func__);
1432
1433	bt->bst_cookie = sc;
1434	bt->bst_parent = rman_get_bustag(sc->sc_mem_res[STX_PCI]);
1435	bt->bst_type = type;
1436	return (bt);
1437}
1438
1439static u_int
1440schizo_get_timecount(struct timecounter *tc)
1441{
1442	struct schizo_softc *sc;
1443
1444	sc = tc->tc_priv;
1445	return (SCHIZO_CTRL_READ_8(sc, STX_CTRL_PERF_CNT) &
1446	    (STX_CTRL_PERF_CNT_MASK << STX_CTRL_PERF_CNT_CNT0_SHIFT));
1447}
1448